blob: 66c32ce62802c88b93a8f1810b9be9e02a7c5f1b [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
David Greene03264ef2010-07-12 23:41:28 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
David Greene03264ef2010-07-12 23:41:28 +000041
42def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
43def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000044
45// Commutative and Associative FMIN and FMAX.
46def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
47 [SDNPCommutative, SDNPAssociative]>;
48def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50
David Greene03264ef2010-07-12 23:41:28 +000051def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
52 [SDNPCommutative, SDNPAssociative]>;
53def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000057def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
60def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Asaf Badouheaf2da12015-09-21 10:23:53 +000061def X86frsqrt14s: SDNode<"X86ISD::FRSQRT", SDTFPBinOp>;
62def X86frcp14s : SDNode<"X86ISD::FRCP", SDTFPBinOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000063def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000064def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
65def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000066def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
67def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000068def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
69def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000070def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
71//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000072def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
73 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
74 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000075def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
76 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
77 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000078def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Topper78349002012-01-25 06:43:11 +000079 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000080 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000081def X86psadbw : SDNode<"X86ISD::PSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000082 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
83 SDTCVecEltisVT<1, i8>,
84 SDTCisSameSizeAs<0,1>,
Cong Houdb6220f2015-11-24 19:51:26 +000085 SDTCisSameAs<1,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000086def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000087 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
88 SDTCVecEltisVT<1, i8>,
89 SDTCisSameSizeAs<0,1>,
Igor Bregerf3ded812015-08-31 13:09:30 +000090 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000091def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000092 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000093 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000094def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000095 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000096 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000097def X86pextrb : SDNode<"X86ISD::PEXTRB",
98 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
99def X86pextrw : SDNode<"X86ISD::PEXTRW",
100 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
101def X86pinsrb : SDNode<"X86ISD::PINSRB",
102 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
103 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
104def X86pinsrw : SDNode<"X86ISD::PINSRW",
105 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
106 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000107def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000108 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000109 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000110def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
111 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000112
David Greene03264ef2010-07-12 23:41:28 +0000113def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000114 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000115
Michael Liao1be96bb2012-10-23 17:34:00 +0000116def X86vzext : SDNode<"X86ISD::VZEXT",
117 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000118 SDTCisInt<0>, SDTCisInt<1>,
119 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000120
121def X86vsext : SDNode<"X86ISD::VSEXT",
122 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000123 SDTCisInt<0>, SDTCisInt<1>,
124 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000125
Igor Breger074a64e2015-07-24 17:24:15 +0000126def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
127 SDTCisInt<0>, SDTCisInt<1>,
128 SDTCisOpSmallerThanOp<0, 1>]>;
129
130def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
131def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
132def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
133
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000134def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000135 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
136 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000137def X86vfpext : SDNode<"X86ISD::VFPEXT",
138 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000139 SDTCisFP<0>, SDTCisFP<1>,
140 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000141def X86vfpround: SDNode<"X86ISD::VFPROUND",
142 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000143 SDTCisFP<0>, SDTCisFP<1>,
144 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000145
Asaf Badouh2744d212015-09-20 14:31:19 +0000146def X86fround: SDNode<"X86ISD::VFPROUND",
147 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
148 SDTCVecEltisVT<0, f32>,
149 SDTCVecEltisVT<1, f64>,
150 SDTCVecEltisVT<2, f64>,
151 SDTCisOpSmallerThanOp<0, 1>]>>;
152def X86froundRnd: SDNode<"X86ISD::VFPROUND",
153 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
154 SDTCVecEltisVT<0, f32>,
155 SDTCVecEltisVT<1, f64>,
156 SDTCVecEltisVT<2, f64>,
157 SDTCisOpSmallerThanOp<0, 1>,
158 SDTCisInt<3>]>>;
159
160def X86fpext : SDNode<"X86ISD::VFPEXT",
161 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
162 SDTCVecEltisVT<0, f64>,
163 SDTCVecEltisVT<1, f32>,
164 SDTCVecEltisVT<2, f32>,
165 SDTCisOpSmallerThanOp<1, 0>]>>;
166
167def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
168 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
169 SDTCVecEltisVT<0, f64>,
170 SDTCVecEltisVT<1, f32>,
171 SDTCVecEltisVT<2, f32>,
172 SDTCisOpSmallerThanOp<1, 0>,
173 SDTCisInt<3>]>>;
174
Craig Topper09462642012-01-22 19:15:14 +0000175def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
176def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000177def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000178def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
179def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000180
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000181def X86IntCmpMask : SDTypeProfile<1, 2,
182 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
183def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
184def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
185
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000186def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000187 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
188 SDTCisVec<1>, SDTCisSameAs<2, 1>,
189 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
190def X86CmpMaskCCRound :
191 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
192 SDTCisVec<1>, SDTCisSameAs<2, 1>,
193 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
194 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000195def X86CmpMaskCCScalar :
196 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
197
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000198def X86CmpMaskCCScalarRound :
199 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
200 SDTCisInt<4>]>;
201
202def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
203def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
204def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
205def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
206def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000207
Craig Topper09462642012-01-22 19:15:14 +0000208def X86vshl : SDNode<"X86ISD::VSHL",
209 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
210 SDTCisVec<2>]>>;
211def X86vsrl : SDNode<"X86ISD::VSRL",
212 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
213 SDTCisVec<2>]>>;
214def X86vsra : SDNode<"X86ISD::VSRA",
215 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
216 SDTCisVec<2>]>>;
217
218def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
219def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
220def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
221
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000222def X86vprot : SDNode<"X86ISD::VPROT",
223 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
224 SDTCisVec<2>]>>;
225def X86vproti : SDNode<"X86ISD::VPROTI",
226 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
227 SDTCisVT<2, i8>]>>;
228
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000229def X86vpshl : SDNode<"X86ISD::VPSHL",
230 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
231 SDTCisVec<2>]>>;
232def X86vpsha : SDNode<"X86ISD::VPSHA",
233 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
234 SDTCisVec<2>]>>;
235
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000236def X86vpcom : SDNode<"X86ISD::VPCOM",
237 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
238 SDTCisVec<2>, SDTCisVT<3, i8>]>>;
239def X86vpcomu : SDNode<"X86ISD::VPCOMU",
240 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
241 SDTCisVec<2>, SDTCisVT<3, i8>]>>;
242
David Greene03264ef2010-07-12 23:41:28 +0000243def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000244 SDTCisVec<1>,
245 SDTCisSameAs<2, 1>]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000246def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000247def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000248def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
249def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000250def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000251def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000252def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000253def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000254def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000255def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000256def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000257 SDTCisVec<1>, SDTCisSameAs<2, 1>,
258 SDTCVecEltisVT<0, i1>,
259 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000260def X86testnm : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000261 SDTCisVec<1>, SDTCisSameAs<2, 1>,
262 SDTCVecEltisVT<0, i1>,
263 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000264def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000265
Craig Topper1d471e32012-02-05 03:14:49 +0000266def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
267 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
268 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000269def X86pmuldq : SDNode<"X86ISD::PMULDQ",
270 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
271 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000272
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000273def X86extrqi : SDNode<"X86ISD::EXTRQI",
274 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
275 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
276def X86insertqi : SDNode<"X86ISD::INSERTQI",
277 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
278 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
279 SDTCisVT<4, i8>]>>;
280
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000281// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
282// translated into one of the target nodes below during lowering.
283// Note: this is a work in progress...
284def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
285def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
286 SDTCisSameAs<0,2>]>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000287def SDTShuff3Op : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
288 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000289
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000290def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
291 SDTCisVec<2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000292def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
293 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
294def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
295 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000296def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
297 SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000298def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
299 SDTCisInt<2>, SDTCisInt<3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000300
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000301def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000302def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
303 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000304
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000305def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000306 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000307
Igor Bregerb4bb1902015-10-15 12:33:24 +0000308def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
309 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
310 SDTCisInt<4>]>;
311
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000312def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
313 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
314
Asaf Badouh402ebb32015-06-03 13:41:48 +0000315def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
316 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
317
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000318def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
319 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000320def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
321 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000322def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
323 SDTCisVec<0>, SDTCisInt<2>]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000324def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
325 SDTCisVec<0>, SDTCisInt<3>]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000326def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
327 SDTCisVec<0>, SDTCisInt<3>, SDTCisInt<4>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000328
Craig Topper8fb09f02013-01-28 06:48:25 +0000329def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000330def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000331
332def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
333def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000334
335def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
336def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
337def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
338
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000339def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
340def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000341
342def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
343def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
344def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
345
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000346def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
347def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
348
349def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000350def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000351def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000352
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000353def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
354def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000355
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000356def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, SDTCisSameAs<2, 1>]>;
357def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
358def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
359
Craig Topper8d4ba192011-12-06 08:21:25 +0000360def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
361def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000362
Igor Bregerf7fd5472015-07-21 07:11:28 +0000363def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
364def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
365
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000366def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000367def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
368def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
369def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000370def X86VPermt2Fp : SDNode<"X86ISD::VPERMV3",
371 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
372 SDTCisSameAs<0,1>, SDTCisInt<2>,
373 SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
374 SDTCisSameAs<0,3>]>, []>;
375def X86VPermt2Int : SDNode<"X86ISD::VPERMV3",
376 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisInt<0>,
377 SDTCisSameAs<0,1>, SDTCisSameAs<0,2>,
378 SDTCisSameAs<0,3>]>, []>;
379
380def X86VPermi2X : SDNode<"X86ISD::VPERMIV3", SDTShuff3Op>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000381def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000382
Craig Topper0a672ea2011-11-30 07:47:51 +0000383def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000384
Igor Breger1e58e8a2015-09-02 11:18:55 +0000385def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPBinOpImmRound>;
386def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
387def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
388def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
389def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Asaf Badouh572bbce2015-09-20 08:46:07 +0000390def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
391 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
392 SDTCisVec<1>, SDTCisInt<2>]>, []>;
Asaf Badouh696e8e02015-10-18 11:04:38 +0000393def X86Vfpclasss : SDNode<"X86ISD::VFPCLASS", SDTypeProfile<1, 2, [SDTCisInt<0>,
394 SDTCisFP<1>, SDTCisInt<2>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000395
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000396def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
397 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
398 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000399// SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
400def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
401 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>]>, []>;
402
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000403def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000404def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000405def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
406 [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000407def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
408 [SDTCisVec<1>, SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000409
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000410def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000411
412def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
413
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000414def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
415def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
416def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
417def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000418def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
419def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
420def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
421def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
422def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", STDFp2SrcRm>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000423def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
424def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000425
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000426def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
427def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
428def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
429def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000430def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
431def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000432
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000433def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
434def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
435def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
436def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
437def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
438def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
439
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000440def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", STDFp1SrcRm>;
441def X86rcp28 : SDNode<"X86ISD::RCP28", STDFp1SrcRm>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000442def X86exp2 : SDNode<"X86ISD::EXP2", STDFp1SrcRm>;
443
Igor Breger1e58e8a2015-09-02 11:18:55 +0000444def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", STDFp2SrcRm>;
445def X86rcp28s : SDNode<"X86ISD::RCP28", STDFp2SrcRm>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000446def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000447def X86Reduces : SDNode<"X86ISD::VREDUCE", STDFp3SrcRm>;
448def X86GetMants : SDNode<"X86ISD::VGETMANT", STDFp3SrcRm>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000449
Craig Topperab47fe42012-08-06 06:22:36 +0000450def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
451 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
452 SDTCisVT<4, i8>]>;
453def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
454 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
455 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
456 SDTCisVT<6, i8>]>;
457
458def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
459def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
460
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000461def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
462 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
463def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
464 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000465
Igor Bregerabe4a792015-06-14 12:44:55 +0000466def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
467 SDTCisSameAs<0,1>, SDTCisInt<2>, SDTCisInt<3>]>;
468
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000469def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
470 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
471def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
472 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
473
474def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
475 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000476def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>,
477 SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000478def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
479 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000480def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
481 SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000482def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
483 SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
484 SDTCisInt<2>]>;
485def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
486 SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
487 SDTCisInt<2>]>;
488
489def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
490 SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
491 SDTCisInt<2>]>;
492def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
493 SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
494 SDTCisInt<2>]>;
495
496// Scalar
497def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
498def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
499
Asaf Badouh2744d212015-09-20 14:31:19 +0000500def X86cvttss2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
501def X86cvttss2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
502def X86cvttsd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSDoubleToIntRnd>;
503def X86cvttsd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSDoubleToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000504// Vector with rounding mode
505
506// cvtt fp-to-int staff
507def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToIntRound>;
508def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToIntRound>;
509def X86VFpToSlongRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToLongRound>;
510def X86VFpToUlongRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToLongRound>;
511
512def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
513def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
514def X86VSlongToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVlongToFPRound>;
515def X86VUlongToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVlongToFPRound>;
516
517// cvt fp-to-int staff
518def X86cvtps2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
519def X86cvtps2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
520def X86cvtpd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToIntRnd>;
521def X86cvtpd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToIntRnd>;
522
523// Vector without rounding mode
524def X86cvtps2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
525def X86cvtps2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
526def X86cvtpd2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToInt>;
527def X86cvtpd2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToInt>;
528
Asaf Badouh7c522452015-10-22 14:01:16 +0000529def X86cvtph2ps : SDNode<"ISD::FP16_TO_FP",
530 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
531 SDTCVecEltisVT<0, f32>,
532 SDTCVecEltisVT<1, i16>,
533 SDTCisFP<0>, SDTCisInt<2>]> >;
534
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000535def X86cvtps2ph : SDNode<"ISD::FP_TO_FP16",
536 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
537 SDTCVecEltisVT<0, i16>,
538 SDTCVecEltisVT<1, f32>,
539 SDTCisFP<1>, SDTCisInt<2>, SDTCisInt<3>]> >;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000540def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
541 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
542 SDTCisFP<0>, SDTCisFP<1>,
543 SDTCisOpSmallerThanOp<1, 0>,
544 SDTCisInt<2>]>>;
545def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
546 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
547 SDTCisFP<0>, SDTCisFP<1>,
548 SDTCVecEltisVT<0, f32>,
549 SDTCVecEltisVT<1, f64>,
550 SDTCisInt<2>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000551
David Greene03264ef2010-07-12 23:41:28 +0000552//===----------------------------------------------------------------------===//
553// SSE Complex Patterns
554//===----------------------------------------------------------------------===//
555
556// These are 'extloads' from a scalar to the low element of a vector, zeroing
557// the top elements. These are used for the SSE 'ss' and 'sd' instruction
558// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000559def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000560 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
561 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000562def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000563 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
564 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000565
566def ssmem : Operand<v4f32> {
567 let PrintMethod = "printf32mem";
568 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000569 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000570 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000571}
572def sdmem : Operand<v2f64> {
573 let PrintMethod = "printf64mem";
574 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000575 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000576 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000577}
578
579//===----------------------------------------------------------------------===//
580// SSE pattern fragments
581//===----------------------------------------------------------------------===//
582
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000583// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000584// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000585def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
586def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000587def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
588
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000589// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000590// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000591def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
592def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000593def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
594
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000595// 512-bit load pattern fragments
596def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
597def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000598def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
599def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000600def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000601def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
602
603// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000604def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
605def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000606def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000607
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000608// These are needed to match a scalar load that is used in a vector-only
609// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
610// The memory operand is required to be a 128-bit load, so it must be converted
611// from a vector to a scalar.
612def loadf32_128 : PatFrag<(ops node:$ptr),
613 (f32 (vector_extract (loadv4f32 node:$ptr), (iPTR 0)))>;
614def loadf64_128 : PatFrag<(ops node:$ptr),
615 (f64 (vector_extract (loadv2f64 node:$ptr), (iPTR 0)))>;
616
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000617// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000618def alignedstore : PatFrag<(ops node:$val, node:$ptr),
619 (store node:$val, node:$ptr), [{
620 return cast<StoreSDNode>(N)->getAlignment() >= 16;
621}]>;
622
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000623// Like 'store', but always requires 256-bit vector alignment.
624def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
625 (store node:$val, node:$ptr), [{
626 return cast<StoreSDNode>(N)->getAlignment() >= 32;
627}]>;
628
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000629// Like 'store', but always requires 512-bit vector alignment.
630def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
631 (store node:$val, node:$ptr), [{
632 return cast<StoreSDNode>(N)->getAlignment() >= 64;
633}]>;
634
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000635// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000636def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
637 return cast<LoadSDNode>(N)->getAlignment() >= 16;
638}]>;
639
Chad Rosiera281afc2012-03-09 02:00:48 +0000640// Like 'X86vzload', but always requires 128-bit vector alignment.
641def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
642 return cast<MemSDNode>(N)->getAlignment() >= 16;
643}]>;
644
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000645// Like 'load', but always requires 256-bit vector alignment.
646def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
647 return cast<LoadSDNode>(N)->getAlignment() >= 32;
648}]>;
649
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000650// Like 'load', but always requires 512-bit vector alignment.
651def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
652 return cast<LoadSDNode>(N)->getAlignment() >= 64;
653}]>;
654
David Greene03264ef2010-07-12 23:41:28 +0000655def alignedloadfsf32 : PatFrag<(ops node:$ptr),
656 (f32 (alignedload node:$ptr))>;
657def alignedloadfsf64 : PatFrag<(ops node:$ptr),
658 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000659
660// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000661// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000662def alignedloadv4f32 : PatFrag<(ops node:$ptr),
663 (v4f32 (alignedload node:$ptr))>;
664def alignedloadv2f64 : PatFrag<(ops node:$ptr),
665 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000666def alignedloadv2i64 : PatFrag<(ops node:$ptr),
667 (v2i64 (alignedload node:$ptr))>;
668
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000669// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000670// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000671def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000672 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000673def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000674 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000675def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000676 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000677
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000678// 512-bit aligned load pattern fragments
679def alignedloadv16f32 : PatFrag<(ops node:$ptr),
680 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000681def alignedloadv16i32 : PatFrag<(ops node:$ptr),
682 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000683def alignedloadv8f64 : PatFrag<(ops node:$ptr),
684 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000685def alignedloadv8i64 : PatFrag<(ops node:$ptr),
686 (v8i64 (alignedload512 node:$ptr))>;
687
David Greene03264ef2010-07-12 23:41:28 +0000688// Like 'load', but uses special alignment checks suitable for use in
689// memory operands in most SSE instructions, which are required to
690// be naturally aligned on some targets but not on others. If the subtarget
691// allows unaligned accesses, match any load, though this may require
692// setting a feature bit in the processor (on startup, for example).
693// Opteron 10h and later implement such a feature.
694def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000695 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000696 || cast<LoadSDNode>(N)->getAlignment() >= 16;
697}]>;
698
699def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
700def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000701
702// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000703// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000704def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
705def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000706def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000707
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000708// These are needed to match a scalar memop that is used in a vector-only
709// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
710// The memory operand is required to be a 128-bit load, so it must be converted
711// from a vector to a scalar.
712def memopfsf32_128 : PatFrag<(ops node:$ptr),
713 (f32 (vector_extract (memopv4f32 node:$ptr), (iPTR 0)))>;
714def memopfsf64_128 : PatFrag<(ops node:$ptr),
715 (f64 (vector_extract (memopv2f64 node:$ptr), (iPTR 0)))>;
716
717
David Greene03264ef2010-07-12 23:41:28 +0000718// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
719// 16-byte boundary.
720// FIXME: 8 byte alignment for mmx reads is not required
721def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
722 return cast<LoadSDNode>(N)->getAlignment() >= 8;
723}]>;
724
Dale Johannesendd224d22010-09-30 23:57:10 +0000725def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000726
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000727def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
728 (masked_gather node:$src1, node:$src2, node:$src3) , [{
729 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
730 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
731 Mgt->getBasePtr().getValueType() == MVT::v4i32);
732 return false;
733}]>;
734
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000735def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
736 (masked_gather node:$src1, node:$src2, node:$src3) , [{
737 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
738 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
739 Mgt->getBasePtr().getValueType() == MVT::v8i32);
740 return false;
741}]>;
742
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000743def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
744 (masked_gather node:$src1, node:$src2, node:$src3) , [{
745 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
746 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
747 Mgt->getBasePtr().getValueType() == MVT::v2i64);
748 return false;
749}]>;
750def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
751 (masked_gather node:$src1, node:$src2, node:$src3) , [{
752 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
753 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
754 Mgt->getBasePtr().getValueType() == MVT::v4i64);
755 return false;
756}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000757def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
758 (masked_gather node:$src1, node:$src2, node:$src3) , [{
759 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
760 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
761 Mgt->getBasePtr().getValueType() == MVT::v8i64);
762 return false;
763}]>;
764def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
765 (masked_gather node:$src1, node:$src2, node:$src3) , [{
766 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
767 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
768 Mgt->getBasePtr().getValueType() == MVT::v16i32);
769 return false;
770}]>;
771
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000772def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
773 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
774 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
775 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
776 Sc->getBasePtr().getValueType() == MVT::v2i64);
777 return false;
778}]>;
779
780def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
781 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
782 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
783 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
784 Sc->getBasePtr().getValueType() == MVT::v4i32);
785 return false;
786}]>;
787
788def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
789 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
790 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
791 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
792 Sc->getBasePtr().getValueType() == MVT::v4i64);
793 return false;
794}]>;
795
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000796def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
797 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
798 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
799 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
800 Sc->getBasePtr().getValueType() == MVT::v8i32);
801 return false;
802}]>;
803
804def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
805 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
806 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
807 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
808 Sc->getBasePtr().getValueType() == MVT::v8i64);
809 return false;
810}]>;
811def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
812 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
813 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
814 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
815 Sc->getBasePtr().getValueType() == MVT::v16i32);
816 return false;
817}]>;
818
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000819// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000820def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
821def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
822def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
823def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
824def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
825def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
826
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000827// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000828def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
829def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000830def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000831def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000832def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000833
Craig Topper8c929622013-08-16 06:07:34 +0000834// 512-bit bitconvert pattern fragments
835def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
836def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000837def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
838def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000839
David Greene03264ef2010-07-12 23:41:28 +0000840def vzmovl_v2i64 : PatFrag<(ops node:$src),
841 (bitconvert (v2i64 (X86vzmovl
842 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
843def vzmovl_v4i32 : PatFrag<(ops node:$src),
844 (bitconvert (v4i32 (X86vzmovl
845 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
846
847def vzload_v2i64 : PatFrag<(ops node:$src),
848 (bitconvert (v2i64 (X86vzload node:$src)))>;
849
850
851def fp32imm0 : PatLeaf<(f32 fpimm), [{
852 return N->isExactlyValue(+0.0);
853}]>;
854
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000855def I8Imm : SDNodeXForm<imm, [{
856 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000857 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000858}]>;
859
860def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000861def FROUND_CURRENT : ImmLeaf<i32, [{
862 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
863}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000864
David Greene03264ef2010-07-12 23:41:28 +0000865// BYTE_imm - Transform bit immediates into byte immediates.
866def BYTE_imm : SDNodeXForm<imm, [{
867 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000868 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000869}]>;
870
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000871// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
872// to VEXTRACTF128/VEXTRACTI128 imm.
873def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000874 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000875}]>;
876
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000877// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
878// VINSERTF128/VINSERTI128 imm.
879def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000880 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000881}]>;
882
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000883// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
884// to VEXTRACTF64x4 imm.
885def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000886 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000887}]>;
888
889// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
890// VINSERTF64x4 imm.
891def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000892 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000893}]>;
894
895def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000896 (extract_subvector node:$bigvec,
897 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000898 return X86::isVEXTRACT128Index(N);
899}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000900
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000901def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000902 node:$index),
903 (insert_subvector node:$bigvec, node:$smallvec,
904 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000905 return X86::isVINSERT128Index(N);
906}], INSERT_get_vinsert128_imm>;
907
908
909def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
910 (extract_subvector node:$bigvec,
911 node:$index), [{
912 return X86::isVEXTRACT256Index(N);
913}], EXTRACT_get_vextract256_imm>;
914
915def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
916 node:$index),
917 (insert_subvector node:$bigvec, node:$smallvec,
918 node:$index), [{
919 return X86::isVINSERT256Index(N);
920}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000921
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000922def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
923 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000924 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
925 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000926 return false;
927}]>;
928
929def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
930 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000931 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
932 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000933 return false;
934}]>;
935
936def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
937 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000938 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
939 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000940 return false;
941}]>;
942
943def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
944 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000945 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000946}]>;
947
Igor Breger074a64e2015-07-24 17:24:15 +0000948// masked store fragments.
949// X86mstore can't be implemented in core DAG files because some targets
950// doesn't support vector type ( llvm-tblgen will fail)
951def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
952 (masked_store node:$src1, node:$src2, node:$src3), [{
953 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
954}]>;
955
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000956def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000957 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000958 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
959 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000960 return false;
961}]>;
962
963def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000964 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000965 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
966 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000967 return false;
968}]>;
969
970def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000971 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000972 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
973 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000974 return false;
975}]>;
976
977def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000978 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000979 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000980}]>;
981
Igor Breger074a64e2015-07-24 17:24:15 +0000982// masked truncstore fragments
983// X86mtruncstore can't be implemented in core DAG files because some targets
984// doesn't support vector type ( llvm-tblgen will fail)
985def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
986 (masked_store node:$src1, node:$src2, node:$src3), [{
987 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
988}]>;
989def masked_truncstorevi8 :
990 PatFrag<(ops node:$src1, node:$src2, node:$src3),
991 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
992 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
993}]>;
994def masked_truncstorevi16 :
995 PatFrag<(ops node:$src1, node:$src2, node:$src3),
996 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
997 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
998}]>;
999def masked_truncstorevi32 :
1000 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1001 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1002 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1003}]>;