blob: 6249a2cd7cc81bf56ade4c5679157274065933be [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
77 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000078
79 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000080 // Note: For EltSize < 32, FloatVT is illegal and TableGen
81 // fails to compile, so we choose FloatVT = VT
82 ValueType FloatVT = !cast<ValueType>(
83 !if (!eq (!srl(EltSize,5),0),
84 VTName,
85 !if (!eq(TypeVariantName, "i"),
86 "v" # NumElts # "f" # EltSize,
87 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000088
89 // The string to specify embedded broadcast in assembly.
90 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000091
Adam Nemet449b3f02014-10-15 23:42:09 +000092 // 8-bit compressed displacement tuple/subvector format. This is only
93 // defined for NumElts <= 8.
94 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
95 !cast<CD8VForm>("CD8VT" # NumElts), ?);
96
Adam Nemet55536c62014-09-25 23:48:45 +000097 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
98 !if (!eq (Size, 256), sub_ymm, ?));
99
100 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
101 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
102 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000103
104 // A vector type of the same width with element type i32. This is used to
105 // create the canonical constant zero node ImmAllZerosV.
106 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
107 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108}
109
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000110def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
111def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000112def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
113def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000114def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
115def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000116
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000117// "x" in v32i8x_info means RC = VR256X
118def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
119def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
120def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
121def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000122def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
123def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124
125def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
126def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
127def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
128def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000129def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
130def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000132// We map scalar types to the smallest (128-bit) vector type
133// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000134def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
135def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
136
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000137class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
138 X86VectorVTInfo i128> {
139 X86VectorVTInfo info512 = i512;
140 X86VectorVTInfo info256 = i256;
141 X86VectorVTInfo info128 = i128;
142}
143
144def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
145 v16i8x_info>;
146def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
147 v8i16x_info>;
148def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
149 v4i32x_info>;
150def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
151 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000152def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
153 v4f32x_info>;
154def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
155 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000156
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000157// This multiclass generates the masking variants from the non-masking
158// variant. It only provides the assembly pieces for the masking variants.
159// It assumes custom ISel patterns for masking which can be provided as
160// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000161multiclass AVX512_maskable_custom<bits<8> O, Format F,
162 dag Outs,
163 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
164 string OpcodeStr,
165 string AttSrcAsm, string IntelSrcAsm,
166 list<dag> Pattern,
167 list<dag> MaskingPattern,
168 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000169 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000170 string MaskingConstraint = "",
171 InstrItinClass itin = NoItinerary,
172 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000173 let isCommutable = IsCommutable in
174 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000175 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
176 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000177 Pattern, itin>;
178
179 // Prefer over VMOV*rrk Pat<>
180 let AddedComplexity = 20 in
181 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000182 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
183 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000184 MaskingPattern, itin>,
185 EVEX_K {
186 // In case of the 3src subclass this is overridden with a let.
187 string Constraints = MaskingConstraint;
188 }
189 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
190 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000191 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
192 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000193 ZeroMaskingPattern,
194 itin>,
195 EVEX_KZ;
196}
197
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000198
Adam Nemet34801422014-10-08 23:25:39 +0000199// Common base class of AVX512_maskable and AVX512_maskable_3src.
200multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
201 dag Outs,
202 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
203 string OpcodeStr,
204 string AttSrcAsm, string IntelSrcAsm,
205 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000206 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000207 string MaskingConstraint = "",
208 InstrItinClass itin = NoItinerary,
209 bit IsCommutable = 0> :
210 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
211 AttSrcAsm, IntelSrcAsm,
212 [(set _.RC:$dst, RHS)],
213 [(set _.RC:$dst, MaskingRHS)],
214 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000215 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000216 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000217
Adam Nemet2e91ee52014-08-14 17:13:19 +0000218// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000219// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000220// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000221multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
222 dag Outs, dag Ins, string OpcodeStr,
223 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000224 dag RHS, string Round = "",
225 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000226 bit IsCommutable = 0> :
227 AVX512_maskable_common<O, F, _, Outs, Ins,
228 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
229 !con((ins _.KRCWM:$mask), Ins),
230 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000231 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
232 Round, "$src0 = $dst", itin, IsCommutable>;
233
234// This multiclass generates the unconditional/non-masking, the masking and
235// the zero-masking variant of the scalar instruction.
236multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
237 dag Outs, dag Ins, string OpcodeStr,
238 string AttSrcAsm, string IntelSrcAsm,
239 dag RHS, string Round = "",
240 InstrItinClass itin = NoItinerary,
241 bit IsCommutable = 0> :
242 AVX512_maskable_common<O, F, _, Outs, Ins,
243 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
244 !con((ins _.KRCWM:$mask), Ins),
245 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
246 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
247 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000248
Adam Nemet34801422014-10-08 23:25:39 +0000249// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000250// ($src1) is already tied to $dst so we just use that for the preserved
251// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
252// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000253multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
254 dag Outs, dag NonTiedIns, string OpcodeStr,
255 string AttSrcAsm, string IntelSrcAsm,
256 dag RHS> :
257 AVX512_maskable_common<O, F, _, Outs,
258 !con((ins _.RC:$src1), NonTiedIns),
259 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
260 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
261 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
262 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000263
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000264
Adam Nemet34801422014-10-08 23:25:39 +0000265multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
266 dag Outs, dag Ins,
267 string OpcodeStr,
268 string AttSrcAsm, string IntelSrcAsm,
269 list<dag> Pattern> :
270 AVX512_maskable_custom<O, F, Outs, Ins,
271 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
272 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000273 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000274 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000275
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000276// Bitcasts between 512-bit vector types. Return the original type since
277// no instruction is needed for the conversion
278let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000279 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000280 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000281 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
282 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
283 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000284 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000285 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
286 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
287 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000288 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000289 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000290 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
291 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000292 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000293 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
294 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000295 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000296 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
297 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000298 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000299 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
300 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
301 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
302 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
303 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
304 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
305 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
306 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
307 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
308 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
309 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000310
311 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
312 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
313 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
314 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
315 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
316 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
317 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
318 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
319 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
320 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
321 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
322 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
323 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
324 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
325 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
326 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
327 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
328 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
329 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
330 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
331 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
332 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
333 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
334 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
335 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
336 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
337 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
338 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
339 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
340 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
341
342// Bitcasts between 256-bit vector types. Return the original type since
343// no instruction is needed for the conversion
344 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
345 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
346 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
347 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
348 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
349 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
350 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
351 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
352 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
353 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
354 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
355 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
356 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
357 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
358 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
359 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
360 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
361 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
362 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
363 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
364 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
365 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
366 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
367 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
368 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
369 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
370 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
371 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
372 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
373 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
374}
375
376//
377// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
378//
379
380let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
381 isPseudo = 1, Predicates = [HasAVX512] in {
382def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
383 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
384}
385
Craig Topperfb1746b2014-01-30 06:03:19 +0000386let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
388def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
389def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000390}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391
392//===----------------------------------------------------------------------===//
393// AVX-512 - VECTOR INSERT
394//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000395
Adam Nemet4285c1f2014-10-15 23:42:17 +0000396multiclass vinsert_for_size_no_alt<int Opcode,
397 X86VectorVTInfo From, X86VectorVTInfo To,
398 PatFrag vinsert_insert,
399 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000400 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
401 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000402 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000403 "vinsert" # From.EltTypeName # "x" # From.NumElts #
404 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000405 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000406 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
407 (From.VT From.RC:$src2),
408 (iPTR imm)))]>,
409 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000410
411 let mayLoad = 1 in
412 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000413 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000414 "vinsert" # From.EltTypeName # "x" # From.NumElts #
415 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000416 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000417 []>,
418 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000419 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000420}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000421
Adam Nemet4285c1f2014-10-15 23:42:17 +0000422multiclass vinsert_for_size<int Opcode,
423 X86VectorVTInfo From, X86VectorVTInfo To,
424 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
425 PatFrag vinsert_insert,
426 SDNodeXForm INSERT_get_vinsert_imm> :
427 vinsert_for_size_no_alt<Opcode, From, To,
428 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000429 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000430 // vinserti32x4. Only add this if 64x2 and friends are not supported
431 // natively via AVX512DQ.
432 let Predicates = [NoDQI] in
433 def : Pat<(vinsert_insert:$ins
434 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
435 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
436 VR512:$src1, From.RC:$src2,
437 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000438}
439
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000440multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
441 ValueType EltVT64, int Opcode256> {
442 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000443 X86VectorVTInfo< 4, EltVT32, VR128X>,
444 X86VectorVTInfo<16, EltVT32, VR512>,
445 X86VectorVTInfo< 2, EltVT64, VR128X>,
446 X86VectorVTInfo< 8, EltVT64, VR512>,
447 vinsert128_insert,
448 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000449 let Predicates = [HasDQI] in
450 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
451 X86VectorVTInfo< 2, EltVT64, VR128X>,
452 X86VectorVTInfo< 8, EltVT64, VR512>,
453 vinsert128_insert,
454 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000455 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000456 X86VectorVTInfo< 4, EltVT64, VR256X>,
457 X86VectorVTInfo< 8, EltVT64, VR512>,
458 X86VectorVTInfo< 8, EltVT32, VR256>,
459 X86VectorVTInfo<16, EltVT32, VR512>,
460 vinsert256_insert,
461 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000462 let Predicates = [HasDQI] in
463 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
464 X86VectorVTInfo< 8, EltVT32, VR256X>,
465 X86VectorVTInfo<16, EltVT32, VR512>,
466 vinsert256_insert,
467 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000468}
469
Adam Nemet4e2ef472014-10-02 23:18:28 +0000470defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
471defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000472
473// vinsertps - insert f32 to XMM
474def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000475 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000476 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000477 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000478 EVEX_4V;
479def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000480 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000481 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000482 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000483 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
484 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
485
486//===----------------------------------------------------------------------===//
487// AVX-512 VECTOR EXTRACT
488//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000489
Adam Nemet55536c62014-09-25 23:48:45 +0000490multiclass vextract_for_size<int Opcode,
491 X86VectorVTInfo From, X86VectorVTInfo To,
492 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
493 PatFrag vextract_extract,
494 SDNodeXForm EXTRACT_get_vextract_imm> {
495 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000496 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000497 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000498 "vextract" # To.EltTypeName # "x4",
499 "$idx, $src1", "$src1, $idx",
500 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
501 (iPTR imm)))]>,
502 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000503 let mayStore = 1 in
504 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000505 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000506 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
507 "$dst, $src1, $src2}",
508 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
509 }
510
Adam Nemet55536c62014-09-25 23:48:45 +0000511 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
512 // vextracti32x4
513 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
514 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
515 VR512:$src1,
516 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
517
518 // A 128/256-bit subvector extract from the first 512-bit vector position is
519 // a subregister copy that needs no instruction.
520 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
521 (To.VT
522 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
523
524 // And for the alternative types.
525 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
526 (AltTo.VT
527 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000528
529 // Intrinsic call with masking.
530 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
531 "x4_512")
532 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
533 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
534 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
535 VR512:$src1, imm:$idx)>;
536
537 // Intrinsic call with zero-masking.
538 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
539 "x4_512")
540 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
541 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
542 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
543 VR512:$src1, imm:$idx)>;
544
545 // Intrinsic call without masking.
546 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
547 "x4_512")
548 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
549 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
550 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551}
552
Adam Nemet55536c62014-09-25 23:48:45 +0000553multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
554 ValueType EltVT64, int Opcode64> {
555 defm NAME # "32x4" : vextract_for_size<Opcode32,
556 X86VectorVTInfo<16, EltVT32, VR512>,
557 X86VectorVTInfo< 4, EltVT32, VR128X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
559 X86VectorVTInfo< 2, EltVT64, VR128X>,
560 vextract128_extract,
561 EXTRACT_get_vextract128_imm>;
562 defm NAME # "64x4" : vextract_for_size<Opcode64,
563 X86VectorVTInfo< 8, EltVT64, VR512>,
564 X86VectorVTInfo< 4, EltVT64, VR256X>,
565 X86VectorVTInfo<16, EltVT32, VR512>,
566 X86VectorVTInfo< 8, EltVT32, VR256>,
567 vextract256_extract,
568 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000569}
570
Adam Nemet55536c62014-09-25 23:48:45 +0000571defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
572defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573
574// A 128-bit subvector insert to the first 512-bit vector position
575// is a subregister copy that needs no instruction.
576def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
577 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
578 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
579 sub_ymm)>;
580def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
581 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
582 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
583 sub_ymm)>;
584def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
585 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
586 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
587 sub_ymm)>;
588def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
589 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
590 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
591 sub_ymm)>;
592
593def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
594 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
595def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
596 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
597def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
598 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
599def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
600 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
601
602// vextractps - extract 32 bits from XMM
603def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000604 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000605 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000606 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
607 EVEX;
608
609def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000610 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000611 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000613 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000614
615//===---------------------------------------------------------------------===//
616// AVX-512 BROADCAST
617//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000618multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
619 ValueType svt, X86VectorVTInfo _> {
620 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
621 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
622 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
623 T8PD, EVEX;
624
625 let mayLoad = 1 in {
626 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
627 (ins _.ScalarMemOp:$src),
628 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
629 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
630 T8PD, EVEX;
631 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000633
634multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
635 AVX512VLVectorVTInfo _> {
636 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
637 EVEX_V512;
638
639 let Predicates = [HasVLX] in {
640 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
641 EVEX_V256;
642 }
643}
644
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000645let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000646 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
647 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
648 let Predicates = [HasVLX] in {
649 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
650 v4f32, v4f32x_info>, EVEX_V128,
651 EVEX_CD8<32, CD8VT1>;
652 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000653}
654
655let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000656 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
657 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000658}
659
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000660// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
661// Later, we can canonize broadcast instructions before ISel phase and
662// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000663// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
664// representations of source
665multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
666 X86VectorVTInfo _, RegisterClass SrcRC_v,
667 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000668 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000669 (!cast<Instruction>(InstName##"r")
670 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
671
672 let AddedComplexity = 30 in {
673 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000674 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000675 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
676 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
677
678 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000679 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000680 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
681 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
682 }
683}
684
685defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
686 VR128X, FR32X>;
687defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
688 VR128X, FR64X>;
689
690let Predicates = [HasVLX] in {
691 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
692 v8f32x_info, VR128X, FR32X>;
693 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
694 v4f32x_info, VR128X, FR32X>;
695 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
696 v4f64x_info, VR128X, FR64X>;
697}
698
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000699def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000700 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000701def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000703
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000704def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000705 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000706def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000707 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000708
Robert Khasanovcbc57032014-12-09 16:38:41 +0000709multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
710 RegisterClass SrcRC> {
711 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
712 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
713 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000714}
715
Robert Khasanovcbc57032014-12-09 16:38:41 +0000716multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
717 RegisterClass SrcRC, Predicate prd> {
718 let Predicates = [prd] in
719 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
720 let Predicates = [prd, HasVLX] in {
721 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
722 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
723 }
724}
725
726defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
727 HasBWI>;
728defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
729 HasBWI>;
730defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
731 HasAVX512>;
732defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
733 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000734
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000735def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000736 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000737
738def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000739 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000740
741def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000742 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000743def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000744 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000745def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000746 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000747def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000748 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749
Cameron McInally394d5572013-10-31 13:56:31 +0000750def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000751 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000752def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000753 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000754
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000755def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
756 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000757 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000758def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
759 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000760 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000761
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
763 X86MemOperand x86memop, PatFrag ld_frag,
764 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
765 RegisterClass KRC> {
766 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000767 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 [(set DstRC:$dst,
769 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
770 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
771 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000772 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000773 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774 [(set DstRC:$dst,
775 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
776 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000777 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000778 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000779 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000780 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000781 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
782 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
783 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000784 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000785 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000786 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000788 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789}
790
791defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
792 loadi32, VR512, v16i32, v4i32, VK16WM>,
793 EVEX_V512, EVEX_CD8<32, CD8VT1>;
794defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
795 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
796 EVEX_CD8<64, CD8VT1>;
797
Adam Nemet73f72e12014-06-27 00:43:38 +0000798multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
799 X86MemOperand x86memop, PatFrag ld_frag,
800 RegisterClass KRC> {
801 let mayLoad = 1 in {
802 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000803 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000804 []>, EVEX;
805 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
806 x86memop:$src),
807 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000808 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000809 []>, EVEX, EVEX_KZ;
810 }
811}
812
813defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
814 i128mem, loadv2i64, VK16WM>,
815 EVEX_V512, EVEX_CD8<32, CD8VT4>;
816defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
817 i256mem, loadv4i64, VK16WM>, VEX_W,
818 EVEX_V512, EVEX_CD8<64, CD8VT4>;
819
Cameron McInally394d5572013-10-31 13:56:31 +0000820def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
821 (VPBROADCASTDZrr VR128X:$src)>;
822def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
823 (VPBROADCASTQZrr VR128X:$src)>;
824
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000825def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000826 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000827def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000828 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000829
830def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
831 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
832def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
833 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
834
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000835def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000836 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000837def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000838 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000839
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840// Provide fallback in case the load node that is used in the patterns above
841// is used by additional users, which prevents the pattern selection.
842def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000844def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000845 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846
847
848let Predicates = [HasAVX512] in {
849def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000850 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
852 addr:$src)), sub_ymm)>;
853}
854//===----------------------------------------------------------------------===//
855// AVX-512 BROADCAST MASK TO VECTOR REGISTER
856//---
857
858multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000859 RegisterClass KRC> {
860let Predicates = [HasCDI] in
861def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000862 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000863 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000864
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000865let Predicates = [HasCDI, HasVLX] in {
866def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000867 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000868 []>, EVEX, EVEX_V128;
869def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000870 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000871 []>, EVEX, EVEX_V256;
872}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873}
874
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000875let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000876defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
877 VK16>;
878defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
879 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000880}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000881
882//===----------------------------------------------------------------------===//
883// AVX-512 - VPERM
884//
885// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000886multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
887 X86VectorVTInfo _> {
888 let ExeDomain = _.ExeDomain in {
889 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000890 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000891 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000892 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000893 [(set _.RC:$dst,
894 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000896 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000897 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000898 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000899 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000900 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000901 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000902 (i8 imm:$src2))))]>,
903 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
904}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000905}
906
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000907multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
908 X86VectorVTInfo Ctrl> :
909 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
910 let ExeDomain = _.ExeDomain in {
911 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
912 (ins _.RC:$src1, _.RC:$src2),
913 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000914 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000915 [(set _.RC:$dst,
916 (_.VT (X86VPermilpv _.RC:$src1,
917 (Ctrl.VT Ctrl.RC:$src2))))]>,
918 EVEX_4V;
919 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
920 (ins _.RC:$src1, Ctrl.MemOp:$src2),
921 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000922 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000923 [(set _.RC:$dst,
924 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000925 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000926 EVEX_4V;
927 }
928}
929
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000930defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
931 EVEX_V512, VEX_W;
932defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
933 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000935defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000936 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000937defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000938 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000939
940def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
941 (VPERMILPSZri VR512:$src1, imm:$imm)>;
942def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
943 (VPERMILPDZri VR512:$src1, imm:$imm)>;
944
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +0000946multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
948
949 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
950 (ins RC:$src1, RC:$src2),
951 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000952 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953 [(set RC:$dst,
954 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
955
956 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
957 (ins RC:$src1, x86memop:$src2),
958 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000959 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960 [(set RC:$dst,
961 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
962 EVEX_4V;
963}
964
Craig Topper820d4922015-02-09 04:04:50 +0000965defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +0000967defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000968 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
969let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +0000970defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000971 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
972let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +0000973defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000974 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
975
976// -- VPERM2I - 3 source operands form --
977multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
978 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000979 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980let Constraints = "$src1 = $dst" in {
981 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
982 (ins RC:$src1, RC:$src2, RC:$src3),
983 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000984 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000985 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000986 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000987 EVEX_4V;
988
Adam Nemet2415a492014-07-02 21:25:54 +0000989 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
990 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
991 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000992 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000993 "$dst {${mask}}, $src2, $src3}"),
994 [(set RC:$dst, (OpVT (vselect KRC:$mask,
995 (OpNode RC:$src1, RC:$src2,
996 RC:$src3),
997 RC:$src1)))]>,
998 EVEX_4V, EVEX_K;
999
1000 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1001 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1002 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1003 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001004 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001005 "$dst {${mask}} {z}, $src2, $src3}"),
1006 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1007 (OpNode RC:$src1, RC:$src2,
1008 RC:$src3),
1009 (OpVT (bitconvert
1010 (v16i32 immAllZerosV))))))]>,
1011 EVEX_4V, EVEX_KZ;
1012
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001013 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1014 (ins RC:$src1, RC:$src2, x86memop:$src3),
1015 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001016 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001017 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001018 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001020
1021 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1022 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1023 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001024 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001025 "$dst {${mask}}, $src2, $src3}"),
1026 [(set RC:$dst,
1027 (OpVT (vselect KRC:$mask,
1028 (OpNode RC:$src1, RC:$src2,
1029 (mem_frag addr:$src3)),
1030 RC:$src1)))]>,
1031 EVEX_4V, EVEX_K;
1032
1033 let AddedComplexity = 10 in // Prefer over the rrkz variant
1034 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1035 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1036 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001037 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001038 "$dst {${mask}} {z}, $src2, $src3}"),
1039 [(set RC:$dst,
1040 (OpVT (vselect KRC:$mask,
1041 (OpNode RC:$src1, RC:$src2,
1042 (mem_frag addr:$src3)),
1043 (OpVT (bitconvert
1044 (v16i32 immAllZerosV))))))]>,
1045 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001046 }
1047}
Craig Topper820d4922015-02-09 04:04:50 +00001048defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001049 i512mem, X86VPermiv3, v16i32, VK16WM>,
1050 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001051defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001052 i512mem, X86VPermiv3, v8i64, VK8WM>,
1053 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001054defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001055 i512mem, X86VPermiv3, v16f32, VK16WM>,
1056 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001057defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001058 i512mem, X86VPermiv3, v8f64, VK8WM>,
1059 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001060
Adam Nemetefe9c982014-07-02 21:25:58 +00001061multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1062 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001063 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1064 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001065 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1066 OpVT, KRC> {
1067 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1068 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1069 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001070
1071 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1072 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1073 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1074 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001075}
1076
Craig Topper820d4922015-02-09 04:04:50 +00001077defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001078 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1079 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001080defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001081 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1082 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001083defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001084 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1085 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001086defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001087 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1088 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001089
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001090//===----------------------------------------------------------------------===//
1091// AVX-512 - BLEND using mask
1092//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001093multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1094 let ExeDomain = _.ExeDomain in {
1095 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1096 (ins _.RC:$src1, _.RC:$src2),
1097 !strconcat(OpcodeStr,
1098 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1099 []>, EVEX_4V;
1100 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1101 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001102 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001103 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001104 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1105 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1106 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1107 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1108 !strconcat(OpcodeStr,
1109 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1110 []>, EVEX_4V, EVEX_KZ;
1111 let mayLoad = 1 in {
1112 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1113 (ins _.RC:$src1, _.MemOp:$src2),
1114 !strconcat(OpcodeStr,
1115 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1116 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1117 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1118 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001119 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001120 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001121 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1122 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1123 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1124 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1125 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1126 !strconcat(OpcodeStr,
1127 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1128 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1129 }
1130 }
1131}
1132multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1133
1134 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1135 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1136 !strconcat(OpcodeStr,
1137 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1138 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1139 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1140 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001141 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001142
1143 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1144 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1145 !strconcat(OpcodeStr,
1146 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1147 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001148 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001149
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001150}
1151
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001152multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1153 AVX512VLVectorVTInfo VTInfo> {
1154 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1155 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001156
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001157 let Predicates = [HasVLX] in {
1158 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1159 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1160 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1161 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1162 }
1163}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001164
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001165multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1166 AVX512VLVectorVTInfo VTInfo> {
1167 let Predicates = [HasBWI] in
1168 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001169
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001170 let Predicates = [HasBWI, HasVLX] in {
1171 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1172 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1173 }
1174}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001175
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001176
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001177defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1178defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1179defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1180defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1181defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1182defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001183
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001184
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001185let Predicates = [HasAVX512] in {
1186def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1187 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001188 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001189 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001190 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1191 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1192
1193def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1194 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001195 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001196 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1198 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1199}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001200//===----------------------------------------------------------------------===//
1201// Compare Instructions
1202//===----------------------------------------------------------------------===//
1203
1204// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1205multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001206 SDNode OpNode, ValueType VT,
1207 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001208 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001209 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1210 !strconcat("vcmp${cc}", Suffix,
1211 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001212 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001213 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1214 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001215 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1216 !strconcat("vcmp${cc}", Suffix,
1217 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001218 [(set VK1:$dst, (OpNode (VT RC:$src1),
1219 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001220 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001221 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001222 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001223 !strconcat("vcmp", Suffix,
1224 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1225 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001226 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001227 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001228 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001229 !strconcat("vcmp", Suffix,
1230 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1231 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001232 }
1233}
1234
1235let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001236defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1237 XS;
1238defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1239 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001240}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001241
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001242multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1243 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001244 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001245 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1246 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1247 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001249 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001250 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001251 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1252 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1253 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1254 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001255 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001256 def rrk : AVX512BI<opc, MRMSrcReg,
1257 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1258 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1259 "$dst {${mask}}, $src1, $src2}"),
1260 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1261 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1262 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1263 let mayLoad = 1 in
1264 def rmk : AVX512BI<opc, MRMSrcMem,
1265 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1266 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1267 "$dst {${mask}}, $src1, $src2}"),
1268 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1269 (OpNode (_.VT _.RC:$src1),
1270 (_.VT (bitconvert
1271 (_.LdFrag addr:$src2))))))],
1272 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001273}
1274
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001275multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001276 X86VectorVTInfo _> :
1277 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001278 let mayLoad = 1 in {
1279 def rmb : AVX512BI<opc, MRMSrcMem,
1280 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1281 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1282 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1283 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1284 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1285 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1286 def rmbk : AVX512BI<opc, MRMSrcMem,
1287 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1288 _.ScalarMemOp:$src2),
1289 !strconcat(OpcodeStr,
1290 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1291 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1292 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1293 (OpNode (_.VT _.RC:$src1),
1294 (X86VBroadcast
1295 (_.ScalarLdFrag addr:$src2)))))],
1296 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1297 }
1298}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001299
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001300multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1301 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1302 let Predicates = [prd] in
1303 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1304 EVEX_V512;
1305
1306 let Predicates = [prd, HasVLX] in {
1307 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1308 EVEX_V256;
1309 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1310 EVEX_V128;
1311 }
1312}
1313
1314multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1315 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1316 Predicate prd> {
1317 let Predicates = [prd] in
1318 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1319 EVEX_V512;
1320
1321 let Predicates = [prd, HasVLX] in {
1322 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1323 EVEX_V256;
1324 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1325 EVEX_V128;
1326 }
1327}
1328
1329defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1330 avx512vl_i8_info, HasBWI>,
1331 EVEX_CD8<8, CD8VF>;
1332
1333defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1334 avx512vl_i16_info, HasBWI>,
1335 EVEX_CD8<16, CD8VF>;
1336
Robert Khasanovf70f7982014-09-18 14:06:55 +00001337defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001338 avx512vl_i32_info, HasAVX512>,
1339 EVEX_CD8<32, CD8VF>;
1340
Robert Khasanovf70f7982014-09-18 14:06:55 +00001341defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001342 avx512vl_i64_info, HasAVX512>,
1343 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1344
1345defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1346 avx512vl_i8_info, HasBWI>,
1347 EVEX_CD8<8, CD8VF>;
1348
1349defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1350 avx512vl_i16_info, HasBWI>,
1351 EVEX_CD8<16, CD8VF>;
1352
Robert Khasanovf70f7982014-09-18 14:06:55 +00001353defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001354 avx512vl_i32_info, HasAVX512>,
1355 EVEX_CD8<32, CD8VF>;
1356
Robert Khasanovf70f7982014-09-18 14:06:55 +00001357defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001358 avx512vl_i64_info, HasAVX512>,
1359 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360
1361def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001362 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1364 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1365
1366def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001367 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001368 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1369 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1370
Robert Khasanov29e3b962014-08-27 09:34:37 +00001371multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1372 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001374 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001375 !strconcat("vpcmp${cc}", Suffix,
1376 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001377 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1378 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001379 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001380 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001381 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001382 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001383 !strconcat("vpcmp${cc}", Suffix,
1384 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001385 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1386 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001387 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001388 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1389 def rrik : AVX512AIi8<opc, MRMSrcReg,
1390 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001391 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001392 !strconcat("vpcmp${cc}", Suffix,
1393 "\t{$src2, $src1, $dst {${mask}}|",
1394 "$dst {${mask}}, $src1, $src2}"),
1395 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1396 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001397 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001398 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1399 let mayLoad = 1 in
1400 def rmik : AVX512AIi8<opc, MRMSrcMem,
1401 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001402 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001403 !strconcat("vpcmp${cc}", Suffix,
1404 "\t{$src2, $src1, $dst {${mask}}|",
1405 "$dst {${mask}}, $src1, $src2}"),
1406 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1407 (OpNode (_.VT _.RC:$src1),
1408 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001409 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001410 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1411
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001412 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001413 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001414 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001415 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001416 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1417 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001418 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001419 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001420 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001421 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001422 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1423 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001424 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001425 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1426 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001427 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001428 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001429 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1430 "$dst {${mask}}, $src1, $src2, $cc}"),
1431 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001432 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001433 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1434 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001435 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001436 !strconcat("vpcmp", Suffix,
1437 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1438 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001439 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001440 }
1441}
1442
Robert Khasanov29e3b962014-08-27 09:34:37 +00001443multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001444 X86VectorVTInfo _> :
1445 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001446 def rmib : AVX512AIi8<opc, MRMSrcMem,
1447 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001448 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001449 !strconcat("vpcmp${cc}", Suffix,
1450 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1451 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1452 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1453 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001454 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001455 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1456 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1457 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001458 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001459 !strconcat("vpcmp${cc}", Suffix,
1460 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1461 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1462 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1463 (OpNode (_.VT _.RC:$src1),
1464 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001465 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001466 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001467
Robert Khasanov29e3b962014-08-27 09:34:37 +00001468 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001469 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001470 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1471 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001472 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001473 !strconcat("vpcmp", Suffix,
1474 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1475 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1476 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1477 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1478 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001479 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001480 !strconcat("vpcmp", Suffix,
1481 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1482 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1483 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1484 }
1485}
1486
1487multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1488 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1489 let Predicates = [prd] in
1490 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1491
1492 let Predicates = [prd, HasVLX] in {
1493 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1494 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1495 }
1496}
1497
1498multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1499 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1500 let Predicates = [prd] in
1501 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1502 EVEX_V512;
1503
1504 let Predicates = [prd, HasVLX] in {
1505 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1506 EVEX_V256;
1507 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1508 EVEX_V128;
1509 }
1510}
1511
1512defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1513 HasBWI>, EVEX_CD8<8, CD8VF>;
1514defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1515 HasBWI>, EVEX_CD8<8, CD8VF>;
1516
1517defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1518 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1519defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1520 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1521
Robert Khasanovf70f7982014-09-18 14:06:55 +00001522defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001523 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001524defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001525 HasAVX512>, EVEX_CD8<32, CD8VF>;
1526
Robert Khasanovf70f7982014-09-18 14:06:55 +00001527defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001528 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001529defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001530 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001531
Adam Nemet905832b2014-06-26 00:21:12 +00001532// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001534 X86MemOperand x86memop, ValueType vt,
1535 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001536 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001537 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1538 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001539 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001540 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001541 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001542 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001543 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001544 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001545 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001546 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001547 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001548 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001549 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001550 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001551 [(set KRC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001552 (X86cmpm (vt RC:$src1), (load addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001553
1554 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001555 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001556 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001557 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001558 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001559 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001560 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001561 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001562 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001563 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001564 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001565 }
1566}
1567
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001568defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001569 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001570 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001571defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001572 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001573 EVEX_CD8<64, CD8VF>;
1574
1575def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1576 (COPY_TO_REGCLASS (VCMPPSZrri
1577 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1578 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1579 imm:$cc), VK8)>;
1580def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1581 (COPY_TO_REGCLASS (VPCMPDZrri
1582 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1583 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1584 imm:$cc), VK8)>;
1585def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1586 (COPY_TO_REGCLASS (VPCMPUDZrri
1587 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1588 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1589 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001590
1591def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001592 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001593 FROUND_NO_EXC)),
1594 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001595 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001596
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001597def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001598 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001599 FROUND_NO_EXC)),
1600 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001601 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001602
1603def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001604 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001605 FROUND_CURRENT)),
1606 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1607 (I8Imm imm:$cc)), GR16)>;
1608
1609def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001610 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001611 FROUND_CURRENT)),
1612 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1613 (I8Imm imm:$cc)), GR8)>;
1614
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615// Mask register copy, including
1616// - copy between mask registers
1617// - load/store mask registers
1618// - copy from GPR to mask register and vice versa
1619//
1620multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1621 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001622 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001623 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001624 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001625 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001626 let mayLoad = 1 in
1627 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001628 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001629 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 let mayStore = 1 in
1631 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001632 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1633 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001634 }
1635}
1636
1637multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1638 string OpcodeStr,
1639 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001640 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001642 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001643 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001644 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001645 }
1646}
1647
Robert Khasanov74acbb72014-07-23 14:49:42 +00001648let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001649 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001650 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1651 VEX, PD;
1652
1653let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001654 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001655 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001656 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001657
1658let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001659 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1660 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001661 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1662 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001663}
1664
Robert Khasanov74acbb72014-07-23 14:49:42 +00001665let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001666 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1667 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001668 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1669 VEX, XD, VEX_W;
1670}
1671
1672// GR from/to mask register
1673let Predicates = [HasDQI] in {
1674 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1675 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1676 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1677 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1678}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001679let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001680 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1681 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1682 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1683 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001684}
1685let Predicates = [HasBWI] in {
1686 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1687 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1688}
1689let Predicates = [HasBWI] in {
1690 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1691 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1692}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001693
Robert Khasanov74acbb72014-07-23 14:49:42 +00001694// Load/store kreg
1695let Predicates = [HasDQI] in {
1696 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1697 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001698 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1699 (KMOVBkm addr:$src)>;
1700}
1701let Predicates = [HasAVX512, NoDQI] in {
1702 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1703 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1704 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1705 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001706}
1707let Predicates = [HasAVX512] in {
1708 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001710 def : Pat<(i1 (load addr:$src)),
1711 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001712 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1713 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001714}
1715let Predicates = [HasBWI] in {
1716 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1717 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001718 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1719 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001720}
1721let Predicates = [HasBWI] in {
1722 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1723 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001724 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1725 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001726}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001727
Robert Khasanov74acbb72014-07-23 14:49:42 +00001728let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001729 def : Pat<(i1 (trunc (i64 GR64:$src))),
1730 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1731 (i32 1))), VK1)>;
1732
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001733 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001734 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001735
1736 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001737 (COPY_TO_REGCLASS
1738 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1739 VK1)>;
1740 def : Pat<(i1 (trunc (i16 GR16:$src))),
1741 (COPY_TO_REGCLASS
1742 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1743 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001744
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001745 def : Pat<(i32 (zext VK1:$src)),
1746 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001747 def : Pat<(i8 (zext VK1:$src)),
1748 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001749 (AND32ri (KMOVWrk
1750 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001751 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001752 (AND64ri8 (SUBREG_TO_REG (i64 0),
1753 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001754 def : Pat<(i16 (zext VK1:$src)),
1755 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001756 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1757 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001758 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1759 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1760 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1761 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001762}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001763let Predicates = [HasBWI] in {
1764 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1765 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1766 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1767 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1768}
1769
1770
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1772let Predicates = [HasAVX512] in {
1773 // GR from/to 8-bit mask without native support
1774 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1775 (COPY_TO_REGCLASS
1776 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1777 VK8)>;
1778 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1779 (EXTRACT_SUBREG
1780 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1781 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001782
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001783 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001784 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001785 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001786 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001787}
1788let Predicates = [HasBWI] in {
1789 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1790 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1791 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1792 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001793}
1794
1795// Mask unary operation
1796// - KNOT
1797multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001798 RegisterClass KRC, SDPatternOperator OpNode,
1799 Predicate prd> {
1800 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001801 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001802 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 [(set KRC:$dst, (OpNode KRC:$src))]>;
1804}
1805
Robert Khasanov74acbb72014-07-23 14:49:42 +00001806multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1807 SDPatternOperator OpNode> {
1808 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1809 HasDQI>, VEX, PD;
1810 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1811 HasAVX512>, VEX, PS;
1812 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1813 HasBWI>, VEX, PD, VEX_W;
1814 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1815 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001816}
1817
Robert Khasanov74acbb72014-07-23 14:49:42 +00001818defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001820multiclass avx512_mask_unop_int<string IntName, string InstName> {
1821 let Predicates = [HasAVX512] in
1822 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1823 (i16 GR16:$src)),
1824 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1825 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1826}
1827defm : avx512_mask_unop_int<"knot", "KNOT">;
1828
Robert Khasanov74acbb72014-07-23 14:49:42 +00001829let Predicates = [HasDQI] in
1830def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1831let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001832def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001833let Predicates = [HasBWI] in
1834def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1835let Predicates = [HasBWI] in
1836def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1837
1838// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001839let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001840def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1841 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1842
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001843def : Pat<(not VK8:$src),
1844 (COPY_TO_REGCLASS
1845 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001846}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001847
1848// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001849// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001851 RegisterClass KRC, SDPatternOperator OpNode,
1852 Predicate prd> {
1853 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001854 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1855 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001856 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1858}
1859
Robert Khasanov595683d2014-07-28 13:46:45 +00001860multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1861 SDPatternOperator OpNode> {
1862 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1863 HasDQI>, VEX_4V, VEX_L, PD;
1864 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1865 HasAVX512>, VEX_4V, VEX_L, PS;
1866 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1867 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1868 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1869 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001870}
1871
1872def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1873def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1874
1875let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001876 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1877 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1878 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1879 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001880}
Robert Khasanov595683d2014-07-28 13:46:45 +00001881let isCommutable = 0 in
1882 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001883
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001884def : Pat<(xor VK1:$src1, VK1:$src2),
1885 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1886 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1887
1888def : Pat<(or VK1:$src1, VK1:$src2),
1889 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1890 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1891
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001892def : Pat<(and VK1:$src1, VK1:$src2),
1893 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1894 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1895
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001896multiclass avx512_mask_binop_int<string IntName, string InstName> {
1897 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001898 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1899 (i16 GR16:$src1), (i16 GR16:$src2)),
1900 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1901 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1902 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001903}
1904
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001905defm : avx512_mask_binop_int<"kand", "KAND">;
1906defm : avx512_mask_binop_int<"kandn", "KANDN">;
1907defm : avx512_mask_binop_int<"kor", "KOR">;
1908defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1909defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001910
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001911// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1912multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1913 let Predicates = [HasAVX512] in
1914 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1915 (COPY_TO_REGCLASS
1916 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1917 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1918}
1919
1920defm : avx512_binop_pat<and, KANDWrr>;
1921defm : avx512_binop_pat<andn, KANDNWrr>;
1922defm : avx512_binop_pat<or, KORWrr>;
1923defm : avx512_binop_pat<xnor, KXNORWrr>;
1924defm : avx512_binop_pat<xor, KXORWrr>;
1925
1926// Mask unpacking
1927multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001928 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001929 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001930 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001931 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001932 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001933}
1934
1935multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001936 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001937 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938}
1939
1940defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001941def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1942 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1943 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1944
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001945
1946multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1947 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001948 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1949 (i16 GR16:$src1), (i16 GR16:$src2)),
1950 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1951 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1952 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001953}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001954defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001955
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001956// Mask bit testing
1957multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1958 SDNode OpNode> {
1959 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1960 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001961 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001962 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1963}
1964
1965multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1966 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001967 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001968 let Predicates = [HasDQI] in
1969 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1970 VEX, PD;
1971 let Predicates = [HasBWI] in {
1972 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
1973 VEX, PS, VEX_W;
1974 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
1975 VEX, PD, VEX_W;
1976 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001977}
1978
1979defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001980
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001981// Mask shift
1982multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1983 SDNode OpNode> {
1984 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00001985 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001986 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001987 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1989}
1990
1991multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1992 SDNode OpNode> {
1993 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001994 VEX, TAPD, VEX_W;
1995 let Predicates = [HasDQI] in
1996 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1997 VEX, TAPD;
1998 let Predicates = [HasBWI] in {
1999 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2000 VEX, TAPD, VEX_W;
2001 let Predicates = [HasDQI] in
2002 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2003 VEX, TAPD;
2004 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005}
2006
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002007defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2008defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002009
2010// Mask setting all 0s or 1s
2011multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2012 let Predicates = [HasAVX512] in
2013 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2014 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2015 [(set KRC:$dst, (VT Val))]>;
2016}
2017
2018multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002019 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002020 defm W : avx512_mask_setop<VK16, v16i1, Val>;
2021}
2022
2023defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2024defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2025
2026// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2027let Predicates = [HasAVX512] in {
2028 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2029 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002030 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2031 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2032 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033}
2034def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2035 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2036
2037def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2038 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2039
2040def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2041 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2042
Robert Khasanov5aa44452014-09-30 11:41:54 +00002043let Predicates = [HasVLX] in {
2044 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2045 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2046 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2047 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2048 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2049 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2050 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2051 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2052}
2053
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002054def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002055 (v8i1 (COPY_TO_REGCLASS
2056 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2057 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002058
2059def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002060 (v8i1 (COPY_TO_REGCLASS
2061 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2062 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002063//===----------------------------------------------------------------------===//
2064// AVX-512 - Aligned and unaligned load and store
2065//
2066
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002067multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
2068 RegisterClass KRC, RegisterClass RC,
2069 ValueType vt, ValueType zvt, X86MemOperand memop,
2070 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002071let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002072 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002073 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2074 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002075 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002076 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2077 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002078 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002079 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2080 SchedRW = [WriteLoad] in
2081 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
2082 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2083 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
2084 d>, EVEX;
2085
2086 let AddedComplexity = 20 in {
2087 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
2088 let hasSideEffects = 0 in
2089 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
2090 (ins RC:$src0, KRC:$mask, RC:$src1),
2091 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2092 "${dst} {${mask}}, $src1}"),
2093 [(set RC:$dst, (vt (vselect KRC:$mask,
2094 (vt RC:$src1),
2095 (vt RC:$src0))))],
2096 d>, EVEX, EVEX_K;
2097 let mayLoad = 1, SchedRW = [WriteLoad] in
2098 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2099 (ins RC:$src0, KRC:$mask, memop:$src1),
2100 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2101 "${dst} {${mask}}, $src1}"),
2102 [(set RC:$dst, (vt
2103 (vselect KRC:$mask,
2104 (vt (bitconvert (ld_frag addr:$src1))),
2105 (vt RC:$src0))))],
2106 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002107 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002108 let mayLoad = 1, SchedRW = [WriteLoad] in
2109 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2110 (ins KRC:$mask, memop:$src),
2111 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2112 "${dst} {${mask}} {z}, $src}"),
2113 [(set RC:$dst, (vt
2114 (vselect KRC:$mask,
2115 (vt (bitconvert (ld_frag addr:$src))),
2116 (vt (bitconvert (zvt immAllZerosV))))))],
2117 d>, EVEX, EVEX_KZ;
2118 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119}
2120
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002121multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
2122 string elty, string elsz, string vsz512,
2123 string vsz256, string vsz128, Domain d,
2124 Predicate prd, bit IsReMaterializable = 1> {
2125 let Predicates = [prd] in
2126 defm Z : avx512_load<opc, OpcodeStr,
2127 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
2128 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2129 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
2130 !cast<X86MemOperand>(elty##"512mem"), d,
2131 IsReMaterializable>, EVEX_V512;
2132
2133 let Predicates = [prd, HasVLX] in {
2134 defm Z256 : avx512_load<opc, OpcodeStr,
2135 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2136 "v"##vsz256##elty##elsz, "v4i64")),
2137 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2138 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
2139 !cast<X86MemOperand>(elty##"256mem"), d,
2140 IsReMaterializable>, EVEX_V256;
2141
2142 defm Z128 : avx512_load<opc, OpcodeStr,
2143 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2144 "v"##vsz128##elty##elsz, "v2i64")),
2145 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2146 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
2147 !cast<X86MemOperand>(elty##"128mem"), d,
2148 IsReMaterializable>, EVEX_V128;
2149 }
2150}
2151
2152
2153multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2154 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
2155 X86MemOperand memop, Domain d> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002156 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002157 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002158 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002159 EVEX;
2160 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002161 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
2162 (ins RC:$src1, KRC:$mask, RC:$src2),
2163 !strconcat(OpcodeStr,
2164 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002165 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002166 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002167 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002168 !strconcat(OpcodeStr,
2169 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002170 [], d>, EVEX, EVEX_KZ;
2171 }
2172 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002173 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2174 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2175 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002176 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002177 (ins memop:$dst, KRC:$mask, RC:$src),
2178 !strconcat(OpcodeStr,
2179 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002180 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002181 }
2182}
2183
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002184
2185multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
2186 string st_suff_512, string st_suff_256,
2187 string st_suff_128, string elty, string elsz,
2188 string vsz512, string vsz256, string vsz128,
2189 Domain d, Predicate prd> {
2190 let Predicates = [prd] in
2191 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
2192 !cast<ValueType>("v"##vsz512##elty##elsz),
2193 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2194 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
2195
2196 let Predicates = [prd, HasVLX] in {
2197 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
2198 !cast<ValueType>("v"##vsz256##elty##elsz),
2199 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2200 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
2201
2202 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
2203 !cast<ValueType>("v"##vsz128##elty##elsz),
2204 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2205 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
2206 }
2207}
2208
2209defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
2210 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2211 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2212 "512", "256", "", "f", "32", "16", "8", "4",
2213 SSEPackedSingle, HasAVX512>,
2214 PS, EVEX_CD8<32, CD8VF>;
2215
2216defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2217 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2218 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2219 "512", "256", "", "f", "64", "8", "4", "2",
2220 SSEPackedDouble, HasAVX512>,
2221 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2222
2223defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2224 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2225 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2226 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2227 PS, EVEX_CD8<32, CD8VF>;
2228
2229defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2230 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2231 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2232 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2233 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2234
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002235def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002236 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002237 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002238
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002239def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2240 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2241 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002242
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002243def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2244 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2245 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2246
2247def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2248 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2249 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2250
2251def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2252 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2253 (VMOVAPDZrm addr:$ptr)>;
2254
2255def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2256 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2257 (VMOVAPSZrm addr:$ptr)>;
2258
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002259def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2260 GR16:$mask),
2261 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2262 VR512:$src)>;
2263def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2264 GR8:$mask),
2265 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2266 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002267
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002268def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2269 GR16:$mask),
2270 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2271 VR512:$src)>;
2272def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2273 GR8:$mask),
2274 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2275 VR512:$src)>;
2276
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002277def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2278 (VMOVUPSZmrk addr:$ptr,
2279 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2280 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2281
2282def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2283 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2284 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2285
2286def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src)),
2287 (VMOVUPSZmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2288
2289def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src)),
2290 (VMOVUPDZmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2291
2292def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2293 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2294
2295def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask,
2296 (bc_v16f32 (v16i32 immAllZerosV)))),
2297 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2298
2299def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src0))),
2300 (VMOVUPSZrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2301
2302def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2303 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2304
2305def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask,
2306 (bc_v8f64 (v16i32 immAllZerosV)))),
2307 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2308
2309def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src0))),
2310 (VMOVUPDZrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2311
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002312def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2313 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2314 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2315 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2316
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002317defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2318 "16", "8", "4", SSEPackedInt, HasAVX512>,
2319 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2320 "512", "256", "", "i", "32", "16", "8", "4",
2321 SSEPackedInt, HasAVX512>,
2322 PD, EVEX_CD8<32, CD8VF>;
2323
2324defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2325 "8", "4", "2", SSEPackedInt, HasAVX512>,
2326 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2327 "512", "256", "", "i", "64", "8", "4", "2",
2328 SSEPackedInt, HasAVX512>,
2329 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2330
2331defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2332 "64", "32", "16", SSEPackedInt, HasBWI>,
2333 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2334 "i", "8", "64", "32", "16", SSEPackedInt,
2335 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2336
2337defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2338 "32", "16", "8", SSEPackedInt, HasBWI>,
2339 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2340 "i", "16", "32", "16", "8", SSEPackedInt,
2341 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2342
2343defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2344 "16", "8", "4", SSEPackedInt, HasAVX512>,
2345 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2346 "i", "32", "16", "8", "4", SSEPackedInt,
2347 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2348
2349defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2350 "8", "4", "2", SSEPackedInt, HasAVX512>,
2351 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2352 "i", "64", "8", "4", "2", SSEPackedInt,
2353 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002354
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002355def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2356 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002357 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002358
2359def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002360 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2361 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002362
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002363def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002364 GR16:$mask),
2365 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002366 VR512:$src)>;
2367def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002368 GR8:$mask),
2369 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002370 VR512:$src)>;
2371
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002373def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002374 (bc_v8i64 (v16i32 immAllZerosV)))),
2375 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002376
2377def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002378 (v8i64 VR512:$src))),
2379 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002380 VK8), VR512:$src)>;
2381
2382def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2383 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002384 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002385
2386def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002387 (v16i32 VR512:$src))),
2388 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002390
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002391def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 immAllZerosV))),
2392 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2393
2394def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2395 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2396
2397def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src0))),
2398 (VMOVDQU32Zrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2399
2400def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask,
2401 (bc_v8i64 (v16i32 immAllZerosV)))),
2402 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2403
2404def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2405 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2406
2407def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src0))),
2408 (VMOVDQU64Zrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2409
2410def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src)),
2411 (VMOVDQU32Zmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2412
2413def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src)),
2414 (VMOVDQU64Zmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2415
2416// SKX replacement
2417def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2418 (VMOVDQU32Z256mrk addr:$ptr, VK8WM:$mask, VR256:$src)>;
2419
2420// KNL replacement
2421def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2422 (VMOVDQU32Zmrk addr:$ptr,
2423 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2424 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2425
2426def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2427 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2428 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2429
2430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002431// Move Int Doubleword to Packed Double Int
2432//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002433def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002434 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002435 [(set VR128X:$dst,
2436 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2437 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002438def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002439 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440 [(set VR128X:$dst,
2441 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2442 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002443def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002444 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445 [(set VR128X:$dst,
2446 (v2i64 (scalar_to_vector GR64:$src)))],
2447 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002448let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002449def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002450 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451 [(set FR64:$dst, (bitconvert GR64:$src))],
2452 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002453def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002454 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455 [(set GR64:$dst, (bitconvert FR64:$src))],
2456 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002457}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002458def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002459 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2461 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2462 EVEX_CD8<64, CD8VT1>;
2463
2464// Move Int Doubleword to Single Scalar
2465//
Craig Topper88adf2a2013-10-12 05:41:08 +00002466let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002467def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002468 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469 [(set FR32X:$dst, (bitconvert GR32:$src))],
2470 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2471
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002472def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002473 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2475 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002476}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002478// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002480def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002481 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002482 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2483 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2484 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002485def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002487 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2489 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2490 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2491
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002492// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493//
2494def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002495 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2497 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002498 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499 Requires<[HasAVX512, In64BitMode]>;
2500
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002501def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002502 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002503 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2505 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002506 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2508
2509// Move Scalar Single to Double Int
2510//
Craig Topper88adf2a2013-10-12 05:41:08 +00002511let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002512def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002513 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002514 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002515 [(set GR32:$dst, (bitconvert FR32X:$src))],
2516 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002517def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002518 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002519 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002520 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2521 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002522}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002523
2524// Move Quadword Int to Packed Quadword Int
2525//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002526def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002528 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529 [(set VR128X:$dst,
2530 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2531 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2532
2533//===----------------------------------------------------------------------===//
2534// AVX-512 MOVSS, MOVSD
2535//===----------------------------------------------------------------------===//
2536
Michael Liao5bf95782014-12-04 05:20:33 +00002537multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002538 SDNode OpNode, ValueType vt,
2539 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002540 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002541 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002542 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2544 (scalar_to_vector RC:$src2))))],
2545 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002546 let Constraints = "$src1 = $dst" in
2547 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2548 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2549 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002550 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002551 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002553 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2555 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002556 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002558 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2560 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002561 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002562 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002563 [], IIC_SSE_MOV_S_MR>,
2564 EVEX, VEX_LIG, EVEX_K;
2565 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002566 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567}
2568
2569let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002570defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2572
2573let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002574defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2576
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002577def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2578 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2579 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2580
2581def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2582 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2583 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002585def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2586 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2587 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2588
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002590let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2592 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002593 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002594 IIC_SSE_MOV_S_RR>,
2595 XS, EVEX_4V, VEX_LIG;
2596 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2597 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002598 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599 IIC_SSE_MOV_S_RR>,
2600 XD, EVEX_4V, VEX_LIG, VEX_W;
2601}
2602
2603let Predicates = [HasAVX512] in {
2604 let AddedComplexity = 15 in {
2605 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2606 // MOVS{S,D} to the lower bits.
2607 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2608 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2609 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2610 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2611 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2612 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2613 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2614 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2615
2616 // Move low f32 and clear high bits.
2617 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2618 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002619 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2621 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2622 (SUBREG_TO_REG (i32 0),
2623 (VMOVSSZrr (v4i32 (V_SET0)),
2624 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2625 }
2626
2627 let AddedComplexity = 20 in {
2628 // MOVSSrm zeros the high parts of the register; represent this
2629 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2630 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2631 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2632 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2633 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2634 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2635 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2636
2637 // MOVSDrm zeros the high parts of the register; represent this
2638 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2639 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2640 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2641 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2642 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2643 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2644 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2645 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2646 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2647 def : Pat<(v2f64 (X86vzload addr:$src)),
2648 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2649
2650 // Represent the same patterns above but in the form they appear for
2651 // 256-bit types
2652 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2653 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002654 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002655 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2656 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2657 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2658 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2659 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2660 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2661 }
2662 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2663 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2664 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2665 FR32X:$src)), sub_xmm)>;
2666 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2667 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2668 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2669 FR64X:$src)), sub_xmm)>;
2670 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2671 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002672 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002673
2674 // Move low f64 and clear high bits.
2675 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2676 (SUBREG_TO_REG (i32 0),
2677 (VMOVSDZrr (v2f64 (V_SET0)),
2678 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2679
2680 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2681 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2682 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2683
2684 // Extract and store.
2685 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2686 addr:$dst),
2687 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2688 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2689 addr:$dst),
2690 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2691
2692 // Shuffle with VMOVSS
2693 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2694 (VMOVSSZrr (v4i32 VR128X:$src1),
2695 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2696 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2697 (VMOVSSZrr (v4f32 VR128X:$src1),
2698 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2699
2700 // 256-bit variants
2701 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2702 (SUBREG_TO_REG (i32 0),
2703 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2704 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2705 sub_xmm)>;
2706 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2707 (SUBREG_TO_REG (i32 0),
2708 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2709 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2710 sub_xmm)>;
2711
2712 // Shuffle with VMOVSD
2713 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2714 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2715 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2716 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2717 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2718 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2719 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2720 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2721
2722 // 256-bit variants
2723 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2724 (SUBREG_TO_REG (i32 0),
2725 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2726 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2727 sub_xmm)>;
2728 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2729 (SUBREG_TO_REG (i32 0),
2730 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2731 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2732 sub_xmm)>;
2733
2734 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2735 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2736 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2737 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2738 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2739 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2740 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2741 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2742}
2743
2744let AddedComplexity = 15 in
2745def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2746 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002747 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002748 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002749 (v2i64 VR128X:$src))))],
2750 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2751
2752let AddedComplexity = 20 in
2753def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2754 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002755 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002756 [(set VR128X:$dst, (v2i64 (X86vzmovl
2757 (loadv2i64 addr:$src))))],
2758 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2759 EVEX_CD8<8, CD8VT8>;
2760
2761let Predicates = [HasAVX512] in {
2762 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2763 let AddedComplexity = 20 in {
2764 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2765 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002766 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2767 (VMOV64toPQIZrr GR64:$src)>;
2768 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2769 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002770
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002771 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2772 (VMOVDI2PDIZrm addr:$src)>;
2773 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2774 (VMOVDI2PDIZrm addr:$src)>;
2775 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2776 (VMOVZPQILo2PQIZrm addr:$src)>;
2777 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2778 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002779 def : Pat<(v2i64 (X86vzload addr:$src)),
2780 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002781 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002782
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002783 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2784 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2785 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2786 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2787 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2788 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2789 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2790}
2791
2792def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2793 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2794
2795def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2796 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2797
2798def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2799 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2800
2801def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2802 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2803
2804//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002805// AVX-512 - Non-temporals
2806//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002807let SchedRW = [WriteLoad] in {
2808 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2809 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2810 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2811 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2812 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002813
Robert Khasanoved882972014-08-13 10:46:00 +00002814 let Predicates = [HasAVX512, HasVLX] in {
2815 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2816 (ins i256mem:$src),
2817 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2818 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2819 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002820
Robert Khasanoved882972014-08-13 10:46:00 +00002821 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2822 (ins i128mem:$src),
2823 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2824 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2825 EVEX_CD8<64, CD8VF>;
2826 }
Adam Nemetefd07852014-06-18 16:51:10 +00002827}
2828
Robert Khasanoved882972014-08-13 10:46:00 +00002829multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2830 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2831 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2832 let SchedRW = [WriteStore], mayStore = 1,
2833 AddedComplexity = 400 in
2834 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2835 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2836 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2837}
2838
2839multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2840 string elty, string elsz, string vsz512,
2841 string vsz256, string vsz128, Domain d,
2842 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2843 let Predicates = [prd] in
2844 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2845 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2846 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2847 EVEX_V512;
2848
2849 let Predicates = [prd, HasVLX] in {
2850 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2851 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2852 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2853 EVEX_V256;
2854
2855 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2856 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2857 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2858 EVEX_V128;
2859 }
2860}
2861
2862defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2863 "i", "64", "8", "4", "2", SSEPackedInt,
2864 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2865
2866defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2867 "f", "64", "8", "4", "2", SSEPackedDouble,
2868 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2869
2870defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2871 "f", "32", "16", "8", "4", SSEPackedSingle,
2872 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2873
Adam Nemet7f62b232014-06-10 16:39:53 +00002874//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002875// AVX-512 - Integer arithmetic
2876//
2877multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002878 X86VectorVTInfo _, OpndItins itins,
2879 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002880 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002881 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2882 "$src2, $src1", "$src1, $src2",
2883 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002884 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002885 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002886
Robert Khasanov545d1b72014-10-14 14:36:19 +00002887 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002888 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002889 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2890 "$src2, $src1", "$src1, $src2",
2891 (_.VT (OpNode _.RC:$src1,
2892 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002893 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002894 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002895}
2896
2897multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2898 X86VectorVTInfo _, OpndItins itins,
2899 bit IsCommutable = 0> :
2900 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2901 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002902 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002903 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2904 "${src2}"##_.BroadcastStr##", $src1",
2905 "$src1, ${src2}"##_.BroadcastStr,
2906 (_.VT (OpNode _.RC:$src1,
2907 (X86VBroadcast
2908 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002909 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002910 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002912
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002913multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2914 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2915 Predicate prd, bit IsCommutable = 0> {
2916 let Predicates = [prd] in
2917 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2918 IsCommutable>, EVEX_V512;
2919
2920 let Predicates = [prd, HasVLX] in {
2921 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2922 IsCommutable>, EVEX_V256;
2923 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2924 IsCommutable>, EVEX_V128;
2925 }
2926}
2927
Robert Khasanov545d1b72014-10-14 14:36:19 +00002928multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2929 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2930 Predicate prd, bit IsCommutable = 0> {
2931 let Predicates = [prd] in
2932 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2933 IsCommutable>, EVEX_V512;
2934
2935 let Predicates = [prd, HasVLX] in {
2936 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2937 IsCommutable>, EVEX_V256;
2938 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2939 IsCommutable>, EVEX_V128;
2940 }
2941}
2942
2943multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2944 OpndItins itins, Predicate prd,
2945 bit IsCommutable = 0> {
2946 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2947 itins, prd, IsCommutable>,
2948 VEX_W, EVEX_CD8<64, CD8VF>;
2949}
2950
2951multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2952 OpndItins itins, Predicate prd,
2953 bit IsCommutable = 0> {
2954 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2955 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2956}
2957
2958multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2959 OpndItins itins, Predicate prd,
2960 bit IsCommutable = 0> {
2961 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2962 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2963}
2964
2965multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2966 OpndItins itins, Predicate prd,
2967 bit IsCommutable = 0> {
2968 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2969 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2970}
2971
2972multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2973 SDNode OpNode, OpndItins itins, Predicate prd,
2974 bit IsCommutable = 0> {
2975 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2976 IsCommutable>;
2977
2978 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2979 IsCommutable>;
2980}
2981
2982multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2983 SDNode OpNode, OpndItins itins, Predicate prd,
2984 bit IsCommutable = 0> {
2985 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2986 IsCommutable>;
2987
2988 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2989 IsCommutable>;
2990}
2991
2992multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2993 bits<8> opc_d, bits<8> opc_q,
2994 string OpcodeStr, SDNode OpNode,
2995 OpndItins itins, bit IsCommutable = 0> {
2996 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2997 itins, HasAVX512, IsCommutable>,
2998 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2999 itins, HasBWI, IsCommutable>;
3000}
3001
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003002multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
3003 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
3004 PatFrag memop_frag, X86MemOperand x86memop,
3005 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
3006 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003007 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003008 {
3009 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003011 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003012 []>, EVEX_4V;
3013 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3014 (ins KRC:$mask, RC:$src1, RC:$src2),
3015 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003016 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003017 [], itins.rr>, EVEX_4V, EVEX_K;
3018 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3019 (ins KRC:$mask, RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003020 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}} {z}" ,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003021 "|$dst {${mask}} {z}, $src1, $src2}"),
3022 [], itins.rr>, EVEX_4V, EVEX_KZ;
3023 }
3024 let mayLoad = 1 in {
3025 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3026 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003027 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003028 []>, EVEX_4V;
3029 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3030 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3031 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003032 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003033 [], itins.rm>, EVEX_4V, EVEX_K;
3034 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3035 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3036 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003037 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003038 [], itins.rm>, EVEX_4V, EVEX_KZ;
3039 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3040 (ins RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003041 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003042 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
3043 [], itins.rm>, EVEX_4V, EVEX_B;
3044 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3045 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003046 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003047 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
3048 BrdcstStr, "}"),
3049 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
3050 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3051 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003052 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003053 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
3054 BrdcstStr, "}"),
3055 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
3056 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057}
3058
Robert Khasanov545d1b72014-10-14 14:36:19 +00003059defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3060 SSE_INTALU_ITINS_P, 1>;
3061defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3062 SSE_INTALU_ITINS_P, 0>;
3063defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3064 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3065defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3066 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003067defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3068 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003070defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003071 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003072 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
3073 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003075defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003076 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003077 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078
3079def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
3080 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3081
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003082def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
3083 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3084 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3085def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
3086 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3087 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
3088
Robert Khasanov545d1b72014-10-14 14:36:19 +00003089defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3090 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3091defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3092 SSE_INTALU_ITINS_P, HasBWI, 1>;
3093defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3094 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003095
Robert Khasanov545d1b72014-10-14 14:36:19 +00003096defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3097 SSE_INTALU_ITINS_P, HasBWI, 1>;
3098defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3099 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3100defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3101 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003102
Robert Khasanov545d1b72014-10-14 14:36:19 +00003103defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3104 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3105defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3106 SSE_INTALU_ITINS_P, HasBWI, 1>;
3107defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3108 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003109
Robert Khasanov545d1b72014-10-14 14:36:19 +00003110defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3111 SSE_INTALU_ITINS_P, HasBWI, 1>;
3112defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3113 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3114defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3115 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003116
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003117def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3118 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3119 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3120def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3121 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3122 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3123def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3124 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3125 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3126def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3127 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3128 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3129def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3130 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3131 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3132def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3133 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3134 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3135def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3136 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3137 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3138def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3139 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3140 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141//===----------------------------------------------------------------------===//
3142// AVX-512 - Unpack Instructions
3143//===----------------------------------------------------------------------===//
3144
3145multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3146 PatFrag mem_frag, RegisterClass RC,
3147 X86MemOperand x86memop, string asm,
3148 Domain d> {
3149 def rr : AVX512PI<opc, MRMSrcReg,
3150 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3151 asm, [(set RC:$dst,
3152 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003153 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003154 def rm : AVX512PI<opc, MRMSrcMem,
3155 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3156 asm, [(set RC:$dst,
3157 (vt (OpNode RC:$src1,
3158 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003159 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160}
3161
Craig Topper820d4922015-02-09 04:04:50 +00003162defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003164 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003165defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003166 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003167 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003168defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003169 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003170 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003171defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003172 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003173 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174
3175multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3176 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3177 X86MemOperand x86memop> {
3178 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3179 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003180 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003181 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182 IIC_SSE_UNPCK>, EVEX_4V;
3183 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3184 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003185 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3187 (bitconvert (memop_frag addr:$src2)))))],
3188 IIC_SSE_UNPCK>, EVEX_4V;
3189}
3190defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003191 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003192 EVEX_CD8<32, CD8VF>;
3193defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003194 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195 VEX_W, EVEX_CD8<64, CD8VF>;
3196defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003197 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198 EVEX_CD8<32, CD8VF>;
3199defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003200 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003201 VEX_W, EVEX_CD8<64, CD8VF>;
3202//===----------------------------------------------------------------------===//
3203// AVX-512 - PSHUFD
3204//
3205
3206multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003207 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003208 X86MemOperand x86memop, ValueType OpVT> {
3209 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003210 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003211 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003212 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003213 [(set RC:$dst,
3214 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3215 EVEX;
3216 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003217 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003219 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003220 [(set RC:$dst,
3221 (OpVT (OpNode (mem_frag addr:$src1),
3222 (i8 imm:$src2))))]>, EVEX;
3223}
3224
Craig Topper820d4922015-02-09 04:04:50 +00003225defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003226 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003228//===----------------------------------------------------------------------===//
3229// AVX-512 Logical Instructions
3230//===----------------------------------------------------------------------===//
3231
Robert Khasanov545d1b72014-10-14 14:36:19 +00003232defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3233 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3234defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3235 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3236defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3237 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3238defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
3239 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240
3241//===----------------------------------------------------------------------===//
3242// AVX-512 FP arithmetic
3243//===----------------------------------------------------------------------===//
3244
3245multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
3246 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003247 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003248 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
3249 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003250 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003251 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
3252 EVEX_CD8<64, CD8VT1>;
3253}
3254
3255let isCommutable = 1 in {
3256defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
3257defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
3258defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
3259defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
3260}
3261let isCommutable = 0 in {
3262defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
3263defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
3264}
3265
3266multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003267 X86VectorVTInfo _, bit IsCommutable> {
3268 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3269 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3270 "$src2, $src1", "$src1, $src2",
3271 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003273 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3274 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3275 "$src2, $src1", "$src1, $src2",
3276 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3277 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3278 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3279 "${src2}"##_.BroadcastStr##", $src1",
3280 "$src1, ${src2}"##_.BroadcastStr,
3281 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3282 (_.ScalarLdFrag addr:$src2))))>,
3283 EVEX_4V, EVEX_B;
3284 }//let mayLoad = 1
3285}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003286
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003287multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3288 X86VectorVTInfo _, bit IsCommutable> {
3289 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3290 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3291 "$rc, $src2, $src1", "$src1, $src2, $rc",
3292 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3293 EVEX_4V, EVEX_B, EVEX_RC;
3294}
3295
3296multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003297 bit IsCommutable = 0> {
3298 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3299 IsCommutable>, EVEX_V512, PS,
3300 EVEX_CD8<32, CD8VF>;
3301 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3302 IsCommutable>, EVEX_V512, PD, VEX_W,
3303 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003304
Robert Khasanov595e5982014-10-29 15:43:02 +00003305 // Define only if AVX512VL feature is present.
3306 let Predicates = [HasVLX] in {
3307 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3308 IsCommutable>, EVEX_V128, PS,
3309 EVEX_CD8<32, CD8VF>;
3310 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3311 IsCommutable>, EVEX_V256, PS,
3312 EVEX_CD8<32, CD8VF>;
3313 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3314 IsCommutable>, EVEX_V128, PD, VEX_W,
3315 EVEX_CD8<64, CD8VF>;
3316 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3317 IsCommutable>, EVEX_V256, PD, VEX_W,
3318 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003319 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003320}
3321
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003322multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3323 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3324 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3325 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3326 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3327}
3328
3329defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3330 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3331defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3332 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3333defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3334 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3335defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3336 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Robert Khasanov595e5982014-10-29 15:43:02 +00003337defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3338defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003339
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003340def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3341 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3342 (i16 -1), FROUND_CURRENT)),
3343 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3344
3345def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3346 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3347 (i8 -1), FROUND_CURRENT)),
3348 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3349
3350def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3351 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3352 (i16 -1), FROUND_CURRENT)),
3353 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3354
3355def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3356 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3357 (i8 -1), FROUND_CURRENT)),
3358 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003359//===----------------------------------------------------------------------===//
3360// AVX-512 VPTESTM instructions
3361//===----------------------------------------------------------------------===//
3362
Michael Liao5bf95782014-12-04 05:20:33 +00003363multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3364 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003366 def rr : AVX512PI<opc, MRMSrcReg,
Michael Liao5bf95782014-12-04 05:20:33 +00003367 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003368 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003369 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3370 SSEPackedInt>, EVEX_4V;
3371 def rm : AVX512PI<opc, MRMSrcMem,
Michael Liao5bf95782014-12-04 05:20:33 +00003372 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003373 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003374 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003375 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003376}
3377
3378defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003379 loadv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003380 EVEX_CD8<32, CD8VF>;
3381defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003382 loadv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003383 EVEX_CD8<64, CD8VF>;
3384
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003385let Predicates = [HasCDI] in {
3386defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003387 loadv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003388 EVEX_CD8<32, CD8VF>;
3389defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003390 loadv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003391 EVEX_CD8<64, CD8VF>;
3392}
3393
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003394def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3395 (v16i32 VR512:$src2), (i16 -1))),
3396 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3397
3398def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3399 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003400 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003401
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003402//===----------------------------------------------------------------------===//
3403// AVX-512 Shift instructions
3404//===----------------------------------------------------------------------===//
3405multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003406 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003407 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003408 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003409 "$src2, $src1", "$src1, $src2",
3410 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3411 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
3412 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003413 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003414 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003415 (_.VT (OpNode (_.LdFrag addr:$src1), (i8 imm:$src2))),
Cameron McInally04400442014-11-14 15:43:00 +00003416 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003417}
3418
3419multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003420 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3421 // src2 is always 128-bit
3422 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3423 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3424 "$src2, $src1", "$src1, $src2",
3425 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3426 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3427 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3428 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3429 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003430 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003431 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, EVEX_4V;
3432}
3433
Cameron McInally5fb084e2014-12-11 17:13:05 +00003434multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003435 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3436 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, _>, EVEX_V512;
3437}
3438
Cameron McInally5fb084e2014-12-11 17:13:05 +00003439multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, string OpcodeStr,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003440 SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003441 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Michael Liao5bf95782014-12-04 05:20:33 +00003442 v16i32_info>, EVEX_CD8<32, CD8VQ>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003443 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003444 v8i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003445}
3446
3447defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003448 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003449 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003451 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453
3454defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003455 v16i32_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003458 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460
3461defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003462 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003463 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003464defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003465 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003466 EVEX_CD8<64, CD8VF>, VEX_W;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003467
Cameron McInally5fb084e2014-12-11 17:13:05 +00003468defm VPSLL : avx512_shift_types<0xF2, 0xF3, "vpsll", X86vshl>;
3469defm VPSRA : avx512_shift_types<0xE2, 0xE2, "vpsra", X86vsra>;
3470defm VPSRL : avx512_shift_types<0xD2, 0xD3, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471
3472//===-------------------------------------------------------------------===//
3473// Variable Bit Shifts
3474//===-------------------------------------------------------------------===//
3475multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003476 X86VectorVTInfo _> {
3477 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3478 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3479 "$src2, $src1", "$src1, $src2",
3480 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3481 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
3482 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3483 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3484 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003485 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Cameron McInally5fb084e2014-12-11 17:13:05 +00003486 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003487}
3488
Cameron McInally5fb084e2014-12-11 17:13:05 +00003489multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3490 AVX512VLVectorVTInfo _> {
3491 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3492}
3493
3494multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3495 SDNode OpNode> {
3496 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
3497 avx512vl_i32_info>, EVEX_CD8<32, CD8VQ>;
3498 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
3499 avx512vl_i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
3500}
3501
3502defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>;
3503defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>;
3504defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003505
3506//===----------------------------------------------------------------------===//
3507// AVX-512 - MOVDDUP
3508//===----------------------------------------------------------------------===//
3509
Michael Liao5bf95782014-12-04 05:20:33 +00003510multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003511 X86MemOperand x86memop, PatFrag memop_frag> {
3512def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003513 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003514 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3515def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003516 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003517 [(set RC:$dst,
3518 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3519}
3520
Craig Topper820d4922015-02-09 04:04:50 +00003521defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3523def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3524 (VMOVDDUPZrm addr:$src)>;
3525
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003526//===---------------------------------------------------------------------===//
3527// Replicate Single FP - MOVSHDUP and MOVSLDUP
3528//===---------------------------------------------------------------------===//
3529multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3530 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3531 X86MemOperand x86memop> {
3532 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003533 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003534 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3535 let mayLoad = 1 in
3536 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003537 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003538 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3539}
3540
3541defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003542 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003543 EVEX_CD8<32, CD8VF>;
3544defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003545 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003546 EVEX_CD8<32, CD8VF>;
3547
3548def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003549def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003550 (VMOVSHDUPZrm addr:$src)>;
3551def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003552def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003553 (VMOVSLDUPZrm addr:$src)>;
3554
3555//===----------------------------------------------------------------------===//
3556// Move Low to High and High to Low packed FP Instructions
3557//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003558def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3559 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003560 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003561 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3562 IIC_SSE_MOV_LH>, EVEX_4V;
3563def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3564 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003565 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003566 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3567 IIC_SSE_MOV_LH>, EVEX_4V;
3568
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003569let Predicates = [HasAVX512] in {
3570 // MOVLHPS patterns
3571 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3572 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3573 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3574 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003575
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003576 // MOVHLPS patterns
3577 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3578 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3579}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003580
3581//===----------------------------------------------------------------------===//
3582// FMA - Fused Multiply Operations
3583//
Adam Nemet26371ce2014-10-24 00:02:55 +00003584
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003585let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003586// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3587multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3588 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003589 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003590 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003591 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003592 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003593 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594
3595 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003596 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3597 (ins _.RC:$src2, _.MemOp:$src3),
3598 OpcodeStr, "$src3, $src2", "$src2, $src3",
3599 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3600 AVX512FMA3Base;
3601
3602 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3603 (ins _.RC:$src2, _.ScalarMemOp:$src3),
3604 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), !strconcat("$src2, ${src3}", _.BroadcastStr ),
3605 (OpNode _.RC:$src1, _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
3606 AVX512FMA3Base, EVEX_B;
3607 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608} // Constraints = "$src1 = $dst"
3609
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003610let Constraints = "$src1 = $dst" in {
3611// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3612multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3613 SDPatternOperator OpNode> {
3614 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3615 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3616 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3617 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3618 AVX512FMA3Base, EVEX_B, EVEX_RC;
3619 }
3620} // Constraints = "$src1 = $dst"
3621
3622multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3623 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3624 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3625 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3626}
3627
Adam Nemet832ec5e2014-10-24 00:03:00 +00003628multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003629 string OpcodeStr, X86VectorVTInfo VTI,
3630 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003631 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3632 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003633
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003634 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3635 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003636}
3637
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003638multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3639 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003640 SDPatternOperator OpNode,
3641 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003642let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003643 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003644 v16f32_info, OpNode>,
3645 avx512_fma3_round_forms<opc213, OpcodeStr,
3646 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003647 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3648 v8f32x_info, OpNode>, EVEX_V256;
3649 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3650 v4f32x_info, OpNode>, EVEX_V128;
3651 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003652let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003653 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003654 v8f64_info, OpNode>,
3655 avx512_fma3_round_forms<opc213, OpcodeStr,
3656 v8f64_info, OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003657 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3658 v4f64x_info, OpNode>, EVEX_V256, VEX_W;
3659 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3660 v2f64x_info, OpNode>, EVEX_V128, VEX_W;
3661 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003662}
3663
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003664defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
3665defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
3666defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
3667defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
3668defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
3669defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003670
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003671let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003672multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3673 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003674 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003675 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3676 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003677 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00003678 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003679 _.RC:$src3)))]>;
3680 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3681 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003682 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003683 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3684 [(set _.RC:$dst,
3685 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3686 (_.ScalarLdFrag addr:$src2))),
3687 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003688}
3689} // Constraints = "$src1 = $dst"
3690
3691
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003692multiclass avx512_fma3p_m132_f<bits<8> opc,
3693 string OpcodeStr,
3694 SDNode OpNode> {
3695
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003696let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003697 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
3698 OpNode,v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3699 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3700 OpNode, v8f32x_info>, EVEX_V256, EVEX_CD8<32, CD8VF>;
3701 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3702 OpNode, v4f32x_info>, EVEX_V128, EVEX_CD8<32, CD8VF>;
3703 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003704let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003705 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
3706 OpNode, v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VF>;
3707 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3708 OpNode, v4f64x_info>, EVEX_V256, VEX_W, EVEX_CD8<32, CD8VF>;
3709 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3710 OpNode, v2f64x_info>, EVEX_V128, VEX_W, EVEX_CD8<32, CD8VF>;
3711 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003712}
3713
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003714defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
3715defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
3716defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
3717defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
3718defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
3719defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
3720
3721
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003722// Scalar FMA
3723let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003724multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3725 RegisterClass RC, ValueType OpVT,
3726 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003727 PatFrag mem_frag> {
3728 let isCommutable = 1 in
3729 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3730 (ins RC:$src1, RC:$src2, RC:$src3),
3731 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003732 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003733 [(set RC:$dst,
3734 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3735 let mayLoad = 1 in
3736 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3737 (ins RC:$src1, RC:$src2, f128mem:$src3),
3738 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003739 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003740 [(set RC:$dst,
3741 (OpVT (OpNode RC:$src2, RC:$src1,
3742 (mem_frag addr:$src3))))]>;
3743}
3744
3745} // Constraints = "$src1 = $dst"
3746
Elena Demikhovskycf088092013-12-11 14:31:04 +00003747defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003748 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003749defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003750 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003751defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003752 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003753defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003754 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003755defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003756 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003757defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003758 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003759defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003760 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003761defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003762 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3763
3764//===----------------------------------------------------------------------===//
3765// AVX-512 Scalar convert from sign integer to float/double
3766//===----------------------------------------------------------------------===//
3767
3768multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3769 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003770let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003771 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003772 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003773 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003774 let mayLoad = 1 in
3775 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3776 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003777 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003778 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003779} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003780}
Andrew Trick15a47742013-10-09 05:11:10 +00003781let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003782defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003783 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003784defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003785 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003786defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003787 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003788defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003789 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3790
3791def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3792 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3793def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003794 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003795def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3796 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3797def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003798 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003799
3800def : Pat<(f32 (sint_to_fp GR32:$src)),
3801 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3802def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003803 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003804def : Pat<(f64 (sint_to_fp GR32:$src)),
3805 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3806def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003807 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3808
Elena Demikhovskycf088092013-12-11 14:31:04 +00003809defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003810 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003811defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003812 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003813defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003814 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003815defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003816 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3817
3818def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3819 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3820def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3821 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3822def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3823 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3824def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3825 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3826
3827def : Pat<(f32 (uint_to_fp GR32:$src)),
3828 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3829def : Pat<(f32 (uint_to_fp GR64:$src)),
3830 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3831def : Pat<(f64 (uint_to_fp GR32:$src)),
3832 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3833def : Pat<(f64 (uint_to_fp GR64:$src)),
3834 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003835}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836
3837//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003838// AVX-512 Scalar convert from float/double to integer
3839//===----------------------------------------------------------------------===//
3840multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3841 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3842 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003843let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003844 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003845 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003846 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3847 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003848 let mayLoad = 1 in
3849 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003850 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003851 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003852} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003853}
3854let Predicates = [HasAVX512] in {
3855// Convert float/double to signed/unsigned int 32/64
3856defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003857 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003858 XS, EVEX_CD8<32, CD8VT1>;
3859defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003860 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003861 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3862defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003863 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003864 XS, EVEX_CD8<32, CD8VT1>;
3865defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3866 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003867 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003868 EVEX_CD8<32, CD8VT1>;
3869defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003870 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003871 XD, EVEX_CD8<64, CD8VT1>;
3872defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003873 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003874 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3875defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003876 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003877 XD, EVEX_CD8<64, CD8VT1>;
3878defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3879 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003880 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003881 EVEX_CD8<64, CD8VT1>;
3882
Craig Topper9dd48c82014-01-02 17:28:14 +00003883let isCodeGenOnly = 1 in {
3884 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3885 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3886 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3887 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3888 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3889 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3890 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3891 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3892 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3893 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3894 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3895 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003896
Craig Topper9dd48c82014-01-02 17:28:14 +00003897 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3898 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3899 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3900 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3901 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3902 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3903 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3904 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3905 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3906 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3907 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3908 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3909} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003910
3911// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003912let isCodeGenOnly = 1 in {
3913 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3914 ssmem, sse_load_f32, "cvttss2si">,
3915 XS, EVEX_CD8<32, CD8VT1>;
3916 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3917 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3918 "cvttss2si">, XS, VEX_W,
3919 EVEX_CD8<32, CD8VT1>;
3920 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3921 sdmem, sse_load_f64, "cvttsd2si">, XD,
3922 EVEX_CD8<64, CD8VT1>;
3923 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3924 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3925 "cvttsd2si">, XD, VEX_W,
3926 EVEX_CD8<64, CD8VT1>;
3927 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3928 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3929 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3930 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3931 int_x86_avx512_cvttss2usi64, ssmem,
3932 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3933 EVEX_CD8<32, CD8VT1>;
3934 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3935 int_x86_avx512_cvttsd2usi,
3936 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3937 EVEX_CD8<64, CD8VT1>;
3938 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3939 int_x86_avx512_cvttsd2usi64, sdmem,
3940 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3941 EVEX_CD8<64, CD8VT1>;
3942} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003943
3944multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3945 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3946 string asm> {
3947 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003948 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003949 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3950 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003951 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003952 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3953}
3954
3955defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003956 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003957 EVEX_CD8<32, CD8VT1>;
3958defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003959 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003960 EVEX_CD8<32, CD8VT1>;
3961defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003962 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003963 EVEX_CD8<32, CD8VT1>;
3964defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003965 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003966 EVEX_CD8<32, CD8VT1>;
3967defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003968 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003969 EVEX_CD8<64, CD8VT1>;
3970defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003971 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003972 EVEX_CD8<64, CD8VT1>;
3973defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003974 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003975 EVEX_CD8<64, CD8VT1>;
3976defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003977 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003978 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003979} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003980//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003981// AVX-512 Convert form float to double and back
3982//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003983let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003984def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3985 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003986 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003987 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3988let mayLoad = 1 in
3989def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3990 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003991 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003992 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3993 EVEX_CD8<32, CD8VT1>;
3994
3995// Convert scalar double to scalar single
3996def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3997 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003998 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4000let mayLoad = 1 in
4001def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4002 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004003 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004004 []>, EVEX_4V, VEX_LIG, VEX_W,
4005 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4006}
4007
4008def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4009 Requires<[HasAVX512]>;
4010def : Pat<(fextend (loadf32 addr:$src)),
4011 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4012
4013def : Pat<(extloadf32 addr:$src),
4014 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4015 Requires<[HasAVX512, OptForSize]>;
4016
4017def : Pat<(extloadf32 addr:$src),
4018 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4019 Requires<[HasAVX512, OptForSpeed]>;
4020
4021def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4022 Requires<[HasAVX512]>;
4023
Michael Liao5bf95782014-12-04 05:20:33 +00004024multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4025 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004026 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4027 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004028let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004029 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004030 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004031 [(set DstRC:$dst,
4032 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004033 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004034 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004035 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004036 let mayLoad = 1 in
4037 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004038 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004039 [(set DstRC:$dst,
4040 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004041} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004042}
4043
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004044multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004045 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4046 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4047 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004048let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004049 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004050 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004051 [(set DstRC:$dst,
4052 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4053 let mayLoad = 1 in
4054 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004055 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004056 [(set DstRC:$dst,
4057 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004058} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004059}
4060
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004061defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004062 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004063 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004064 EVEX_CD8<64, CD8VF>;
4065
4066defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004067 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004068 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004069 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004070def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4071 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004072
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004073def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4074 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4075 (VCVTPD2PSZrr VR512:$src)>;
4076
4077def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4078 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4079 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004080
4081//===----------------------------------------------------------------------===//
4082// AVX-512 Vector convert from sign integer to float/double
4083//===----------------------------------------------------------------------===//
4084
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004085defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004086 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004087 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004088 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004089
4090defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004091 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092 SSEPackedDouble>, EVEX_V512, XS,
4093 EVEX_CD8<32, CD8VH>;
4094
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004095defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004096 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004097 SSEPackedSingle>, EVEX_V512, XS,
4098 EVEX_CD8<32, CD8VF>;
4099
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004100defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004101 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004102 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004103 EVEX_CD8<64, CD8VF>;
4104
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004105defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004106 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004107 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004108 EVEX_CD8<32, CD8VF>;
4109
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004110// cvttps2udq (src, 0, mask-all-ones, sae-current)
4111def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4112 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4113 (VCVTTPS2UDQZrr VR512:$src)>;
4114
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004115defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004116 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004117 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004118 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004119
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004120// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4121def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4122 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4123 (VCVTTPD2UDQZrr VR512:$src)>;
4124
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004125defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004126 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004127 SSEPackedDouble>, EVEX_V512, XS,
4128 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004129
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004130defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004131 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004132 SSEPackedSingle>, EVEX_V512, XD,
4133 EVEX_CD8<32, CD8VF>;
4134
4135def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004136 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004138
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004139def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4140 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4141 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4142
4143def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4144 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4145 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004146
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004147def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4148 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4149 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004150
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004151def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4152 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4153 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4154
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004155def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004156 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004157 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004158def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4159 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4160 (VCVTDQ2PDZrr VR256X:$src)>;
4161def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4162 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4163 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4164def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4165 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4166 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004167
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004168multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4169 RegisterClass DstRC, PatFrag mem_frag,
4170 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004171let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004172 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004173 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004174 [], d>, EVEX;
4175 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004176 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004177 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004178 let mayLoad = 1 in
4179 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004180 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004181 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004182} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004183}
4184
4185defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004186 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004187 EVEX_V512, EVEX_CD8<32, CD8VF>;
4188defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004189 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004190 EVEX_V512, EVEX_CD8<64, CD8VF>;
4191
4192def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4193 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4194 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4195
4196def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4197 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4198 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4199
4200defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004201 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004202 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004203defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004204 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004205 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004206
4207def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4208 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4209 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4210
4211def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4212 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4213 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004214
4215let Predicates = [HasAVX512] in {
4216 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4217 (VCVTPD2PSZrm addr:$src)>;
4218 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4219 (VCVTPS2PDZrm addr:$src)>;
4220}
4221
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004222//===----------------------------------------------------------------------===//
4223// Half precision conversion instructions
4224//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004225multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4226 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004227 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4228 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004229 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004230 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004231 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4232 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4233}
4234
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004235multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4236 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004237 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004238 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004239 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004240 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004241 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004242 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004243 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004244 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004245}
4246
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004247defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004248 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004249defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004250 EVEX_CD8<32, CD8VH>;
4251
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004252def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4253 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4254 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4255
4256def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4257 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4258 (VCVTPH2PSZrr VR256X:$src)>;
4259
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004260let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4261 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004262 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263 EVEX_CD8<32, CD8VT1>;
4264 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004265 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4267 let Pattern = []<dag> in {
4268 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004269 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004270 EVEX_CD8<32, CD8VT1>;
4271 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004272 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004273 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4274 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004275 let isCodeGenOnly = 1 in {
4276 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004277 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004278 EVEX_CD8<32, CD8VT1>;
4279 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004280 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004281 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282
Craig Topper9dd48c82014-01-02 17:28:14 +00004283 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004284 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004285 EVEX_CD8<32, CD8VT1>;
4286 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004287 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004288 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4289 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004290}
Michael Liao5bf95782014-12-04 05:20:33 +00004291
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004292/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4293multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4294 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004295 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004296 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4297 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004298 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004299 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004300 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004301 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4302 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004303 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004304 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004305 }
4306}
4307}
4308
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004309defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4310 EVEX_CD8<32, CD8VT1>;
4311defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4312 VEX_W, EVEX_CD8<64, CD8VT1>;
4313defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4314 EVEX_CD8<32, CD8VT1>;
4315defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4316 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004317
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004318def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4319 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4320 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4321 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004323def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4324 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4325 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4326 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004327
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004328def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4329 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4330 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4331 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004332
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004333def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4334 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4335 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4336 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004337
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004338/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4339multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004340 X86VectorVTInfo _> {
4341 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4342 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4343 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4344 let mayLoad = 1 in {
4345 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4346 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4347 (OpNode (_.FloatVT
4348 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4349 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4350 (ins _.ScalarMemOp:$src), OpcodeStr,
4351 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4352 (OpNode (_.FloatVT
4353 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4354 EVEX, T8PD, EVEX_B;
4355 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004356}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004357
4358multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4359 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4360 EVEX_V512, EVEX_CD8<32, CD8VF>;
4361 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4362 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4363
4364 // Define only if AVX512VL feature is present.
4365 let Predicates = [HasVLX] in {
4366 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4367 OpNode, v4f32x_info>,
4368 EVEX_V128, EVEX_CD8<32, CD8VF>;
4369 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4370 OpNode, v8f32x_info>,
4371 EVEX_V256, EVEX_CD8<32, CD8VF>;
4372 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4373 OpNode, v2f64x_info>,
4374 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4375 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4376 OpNode, v4f64x_info>,
4377 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4378 }
4379}
4380
4381defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4382defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004383
4384def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4385 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4386 (VRSQRT14PSZr VR512:$src)>;
4387def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4388 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4389 (VRSQRT14PDZr VR512:$src)>;
4390
4391def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4392 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4393 (VRCP14PSZr VR512:$src)>;
4394def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4395 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4396 (VRCP14PDZr VR512:$src)>;
4397
4398/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004399multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4400 SDNode OpNode> {
4401
4402 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4403 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4404 "$src2, $src1", "$src1, $src2",
4405 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4406 (i32 FROUND_CURRENT))>;
4407
4408 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4409 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4410 "$src2, $src1", "$src1, $src2",
4411 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4412 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4413
4414 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4415 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4416 "$src2, $src1", "$src1, $src2",
4417 (OpNode (_.VT _.RC:$src1),
4418 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4419 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004420}
4421
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004422multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4423 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4424 EVEX_CD8<32, CD8VT1>;
4425 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4426 EVEX_CD8<64, CD8VT1>, VEX_W;
4427}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004428
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004429let hasSideEffects = 0, Predicates = [HasERI] in {
4430 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4431 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4432}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004433/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004434
4435multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4436 SDNode OpNode> {
4437
4438 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4439 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4440 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4441
4442 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4443 (ins _.RC:$src), OpcodeStr,
4444 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004445 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4446 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004447
4448 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4449 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4450 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004451 (bitconvert (_.LdFrag addr:$src))),
4452 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004453
4454 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4455 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4456 (OpNode (_.FloatVT
4457 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4458 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004459}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004460
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004461multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4462 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4463 EVEX_CD8<32, CD8VF>;
4464 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4465 VEX_W, EVEX_CD8<32, CD8VF>;
4466}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004467
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004468let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004469
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004470 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4471 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4472 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4473}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004474
Robert Khasanoveb126392014-10-28 18:15:20 +00004475multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4476 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004477 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004478 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4479 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4480 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004481 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004482 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4483 (OpNode (_.FloatVT
4484 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004485
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004486 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004487 (ins _.ScalarMemOp:$src), OpcodeStr,
4488 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4489 (OpNode (_.FloatVT
4490 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4491 EVEX, EVEX_B;
4492 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004493}
4494
4495multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4496 Intrinsic F32Int, Intrinsic F64Int,
4497 OpndItins itins_s, OpndItins itins_d> {
4498 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4499 (ins FR32X:$src1, FR32X:$src2),
4500 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004501 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004502 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004503 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004504 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4505 (ins VR128X:$src1, VR128X:$src2),
4506 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004507 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004508 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004509 (F32Int VR128X:$src1, VR128X:$src2))],
4510 itins_s.rr>, XS, EVEX_4V;
4511 let mayLoad = 1 in {
4512 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4513 (ins FR32X:$src1, f32mem:$src2),
4514 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004515 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004516 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004517 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004518 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4519 (ins VR128X:$src1, ssmem:$src2),
4520 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004521 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004522 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004523 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4524 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4525 }
4526 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4527 (ins FR64X:$src1, FR64X:$src2),
4528 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004529 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004530 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004531 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004532 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4533 (ins VR128X:$src1, VR128X:$src2),
4534 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004535 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004536 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004537 (F64Int VR128X:$src1, VR128X:$src2))],
4538 itins_s.rr>, XD, EVEX_4V, VEX_W;
4539 let mayLoad = 1 in {
4540 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4541 (ins FR64X:$src1, f64mem:$src2),
4542 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004543 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004544 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004545 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004546 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4547 (ins VR128X:$src1, sdmem:$src2),
4548 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004549 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004550 [(set VR128X:$dst,
4551 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004552 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4553 }
4554}
4555
Robert Khasanoveb126392014-10-28 18:15:20 +00004556multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4557 SDNode OpNode> {
4558 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4559 v16f32_info>,
4560 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4561 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4562 v8f64_info>,
4563 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4564 // Define only if AVX512VL feature is present.
4565 let Predicates = [HasVLX] in {
4566 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4567 OpNode, v4f32x_info>,
4568 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4569 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4570 OpNode, v8f32x_info>,
4571 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4572 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4573 OpNode, v2f64x_info>,
4574 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4575 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4576 OpNode, v4f64x_info>,
4577 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4578 }
4579}
4580
4581defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004582
Michael Liao5bf95782014-12-04 05:20:33 +00004583defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4584 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004585 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004586
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004587let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004588 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4589 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004590 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004591 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4592 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004593 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004594
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004595 def : Pat<(f32 (fsqrt FR32X:$src)),
4596 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4597 def : Pat<(f32 (fsqrt (load addr:$src))),
4598 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4599 Requires<[OptForSize]>;
4600 def : Pat<(f64 (fsqrt FR64X:$src)),
4601 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4602 def : Pat<(f64 (fsqrt (load addr:$src))),
4603 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4604 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004605
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004606 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004607 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004608 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004609 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004610 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004611
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004612 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004613 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004614 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004615 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004616 Requires<[OptForSize]>;
4617
4618 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4619 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4620 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4621 VR128X)>;
4622 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4623 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4624
4625 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4626 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4627 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4628 VR128X)>;
4629 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4630 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4631}
4632
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004633
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004634multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4635 X86MemOperand x86memop, RegisterClass RC,
4636 PatFrag mem_frag, Domain d> {
4637let ExeDomain = d in {
4638 // Intrinsic operation, reg.
4639 // Vector intrinsic operation, reg
4640 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004641 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004642 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004643 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004644 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004645
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004646 // Vector intrinsic operation, mem
4647 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004648 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004649 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004650 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004651 []>, EVEX;
4652} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004653}
4654
Eric Christopher0d94fa92015-02-20 00:45:28 +00004655
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004656defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004657 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004658 EVEX_CD8<32, CD8VF>;
4659
4660def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004661 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004662 FROUND_CURRENT)),
4663 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4664
4665
4666defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004667 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004668 VEX_W, EVEX_CD8<64, CD8VF>;
4669
4670def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004671 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004672 FROUND_CURRENT)),
4673 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4674
Eric Christopher0d94fa92015-02-20 00:45:28 +00004675multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4676 Operand x86memop, RegisterClass RC, Domain d> {
4677let ExeDomain = d in {
4678 def r : AVX512AIi8<opc, MRMSrcReg,
4679 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32u8imm:$src3),
4680 !strconcat(OpcodeStr,
4681 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4682 []>, EVEX_4V;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004683
Eric Christopher0d94fa92015-02-20 00:45:28 +00004684 def m : AVX512AIi8<opc, MRMSrcMem,
4685 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32u8imm:$src3),
4686 !strconcat(OpcodeStr,
4687 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4688 []>, EVEX_4V;
4689} // ExeDomain
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004690}
4691
Eric Christopher0d94fa92015-02-20 00:45:28 +00004692defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4693 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004694
Eric Christopher0d94fa92015-02-20 00:45:28 +00004695defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4696 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4697
4698let Predicates = [HasAVX512] in {
4699 def : Pat<(ffloor FR32X:$src),
4700 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4701 def : Pat<(f64 (ffloor FR64X:$src)),
4702 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4703 def : Pat<(f32 (fnearbyint FR32X:$src)),
4704 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4705 def : Pat<(f64 (fnearbyint FR64X:$src)),
4706 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4707 def : Pat<(f32 (fceil FR32X:$src)),
4708 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4709 def : Pat<(f64 (fceil FR64X:$src)),
4710 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4711 def : Pat<(f32 (frint FR32X:$src)),
4712 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4713 def : Pat<(f64 (frint FR64X:$src)),
4714 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4715 def : Pat<(f32 (ftrunc FR32X:$src)),
4716 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4717 def : Pat<(f64 (ftrunc FR64X:$src)),
4718 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4719}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004720
4721def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004722 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004723def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004724 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004725def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004726 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004727def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004728 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004729def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004730 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004731
4732def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004733 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004734def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004735 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004736def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004737 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004738def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004739 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004740def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004741 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004742
4743//-------------------------------------------------
4744// Integer truncate and extend operations
4745//-------------------------------------------------
4746
4747multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4748 RegisterClass dstRC, RegisterClass srcRC,
4749 RegisterClass KRC, X86MemOperand x86memop> {
4750 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4751 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004752 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004753 []>, EVEX;
4754
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004755 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4756 (ins KRC:$mask, srcRC:$src),
4757 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004758 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004759 []>, EVEX, EVEX_K;
4760
4761 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004762 (ins KRC:$mask, srcRC:$src),
4763 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004764 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004765 []>, EVEX, EVEX_KZ;
4766
4767 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004768 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004769 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004770
4771 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4772 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004773 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004774 []>, EVEX, EVEX_K;
4775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004776}
Michael Liao5bf95782014-12-04 05:20:33 +00004777defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004778 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4779defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4780 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4781defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4782 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4783defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4784 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4785defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4786 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4787defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4788 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4789defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4790 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4791defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4792 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4793defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4794 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4795defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4796 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4797defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4798 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4799defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4800 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4801defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4802 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4803defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4804 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4805defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4806 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4807
4808def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4809def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4810def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4811def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4812def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4813
4814def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004815 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004816def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004817 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004818def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004819 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004820def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004821 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004822
4823
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004824multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4825 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4826 PatFrag mem_frag, X86MemOperand x86memop,
4827 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004828
4829 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4830 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004831 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004832 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004833
4834 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4835 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004836 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004837 []>, EVEX, EVEX_K;
4838
4839 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4840 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004841 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004842 []>, EVEX, EVEX_KZ;
4843
4844 let mayLoad = 1 in {
4845 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004846 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004847 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004848 [(set DstRC:$dst,
4849 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4850 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004851
4852 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4853 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004854 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004855 []>,
4856 EVEX, EVEX_K;
4857
4858 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4859 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004860 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004861 []>,
4862 EVEX, EVEX_KZ;
4863 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004864}
4865
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004866defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004867 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004869defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004870 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004871 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004872defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004873 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004874 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004875defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004876 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004877 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004878defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004879 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004880 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004881
4882defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004883 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004885defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004886 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004887 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004888defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004889 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004890 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004891defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004892 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004893 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004894defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004895 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004896 EVEX_CD8<32, CD8VH>;
4897
4898//===----------------------------------------------------------------------===//
4899// GATHER - SCATTER Operations
4900
4901multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4902 RegisterClass RC, X86MemOperand memop> {
4903let mayLoad = 1,
4904 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4905 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4906 (ins RC:$src1, KRC:$mask, memop:$src2),
4907 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004908 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004909 []>, EVEX, EVEX_K;
4910}
Cameron McInally45325962014-03-26 13:50:50 +00004911
4912let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004913defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4914 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004915defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4916 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004917}
4918
4919let ExeDomain = SSEPackedSingle in {
4920defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4921 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004922defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4923 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004924}
Michael Liao5bf95782014-12-04 05:20:33 +00004925
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004926defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4927 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4928defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4929 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4930
4931defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4932 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4933defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4934 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4935
4936multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4937 RegisterClass RC, X86MemOperand memop> {
4938let mayStore = 1, Constraints = "$mask = $mask_wb" in
4939 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4940 (ins memop:$dst, KRC:$mask, RC:$src2),
4941 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004942 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004943 []>, EVEX, EVEX_K;
4944}
4945
Cameron McInally45325962014-03-26 13:50:50 +00004946let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004947defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4948 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004949defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4950 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004951}
4952
4953let ExeDomain = SSEPackedSingle in {
4954defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4955 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004956defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4957 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004958}
4959
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004960defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4961 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4962defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4963 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4964
4965defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4966 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4967defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4968 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4969
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004970// prefetch
4971multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4972 RegisterClass KRC, X86MemOperand memop> {
4973 let Predicates = [HasPFI], hasSideEffects = 1 in
4974 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004975 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004976 []>, EVEX, EVEX_K;
4977}
4978
4979defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4980 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4981
4982defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4983 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4984
4985defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4986 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4987
4988defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4989 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004990
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004991defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4992 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4993
4994defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4995 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4996
4997defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4998 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4999
5000defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5001 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5002
5003defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5004 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5005
5006defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5007 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5008
5009defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5010 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5011
5012defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5013 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5014
5015defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5016 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5017
5018defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5019 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5020
5021defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5022 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5023
5024defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5025 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005026//===----------------------------------------------------------------------===//
5027// VSHUFPS - VSHUFPD Operations
5028
5029multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5030 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5031 Domain d> {
5032 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005033 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005034 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005035 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005036 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5037 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005038 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005039 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005040 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005041 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005042 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005043 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5044 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005045 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005046}
5047
Craig Topper820d4922015-02-09 04:04:50 +00005048defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005049 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005050defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005051 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005052
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005053def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5054 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5055def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005056 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005057 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5058
5059def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5060 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5061def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005062 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005063 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005064
Adam Nemet5ed17da2014-08-21 19:50:07 +00005065multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005066 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005067 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005068 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005069 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005070 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005071 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005072 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005073
Adam Nemetf92139d2014-08-05 17:22:50 +00005074 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005075 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5076 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005077
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005078 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005079 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005080 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005081 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005082 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005083 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005084 []>, EVEX_4V;
5085}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005086defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5087defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005088
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005089// Helper fragments to match sext vXi1 to vXiY.
5090def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5091def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5092
5093multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5094 RegisterClass KRC, RegisterClass RC,
5095 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5096 string BrdcstStr> {
5097 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005098 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005099 []>, EVEX;
5100 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005101 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005102 []>, EVEX, EVEX_K;
5103 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5104 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005105 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005106 []>, EVEX, EVEX_KZ;
5107 let mayLoad = 1 in {
5108 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5109 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005110 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005111 []>, EVEX;
5112 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5113 (ins KRC:$mask, x86memop:$src),
5114 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005115 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005116 []>, EVEX, EVEX_K;
5117 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5118 (ins KRC:$mask, x86memop:$src),
5119 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005120 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005121 []>, EVEX, EVEX_KZ;
5122 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5123 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005124 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005125 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5126 []>, EVEX, EVEX_B;
5127 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5128 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005129 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005130 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5131 []>, EVEX, EVEX_B, EVEX_K;
5132 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5133 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005134 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005135 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5136 BrdcstStr, "}"),
5137 []>, EVEX, EVEX_B, EVEX_KZ;
5138 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005139}
5140
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005141defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5142 i512mem, i32mem, "{1to16}">, EVEX_V512,
5143 EVEX_CD8<32, CD8VF>;
5144defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5145 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5146 EVEX_CD8<64, CD8VF>;
5147
5148def : Pat<(xor
5149 (bc_v16i32 (v16i1sextv16i32)),
5150 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5151 (VPABSDZrr VR512:$src)>;
5152def : Pat<(xor
5153 (bc_v8i64 (v8i1sextv8i64)),
5154 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5155 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005156
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005157def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5158 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005159 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005160def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5161 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005162 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005163
Michael Liao5bf95782014-12-04 05:20:33 +00005164multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005165 RegisterClass RC, RegisterClass KRC,
5166 X86MemOperand x86memop,
5167 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005168 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005169 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5170 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005171 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005172 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005173 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005174 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5175 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005176 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005177 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005178 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005179 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5180 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005181 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005182 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5183 []>, EVEX, EVEX_B;
5184 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5185 (ins KRC:$mask, RC:$src),
5186 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005187 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005188 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005189 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005190 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5191 (ins KRC:$mask, x86memop:$src),
5192 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005193 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005194 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005195 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005196 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5197 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005198 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005199 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5200 BrdcstStr, "}"),
5201 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005202
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005203 let Constraints = "$src1 = $dst" in {
5204 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5205 (ins RC:$src1, KRC:$mask, RC:$src2),
5206 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005207 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005208 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005209 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005210 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5211 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5212 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005213 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005214 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005215 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005216 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5217 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005218 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005219 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5220 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005221 }
5222 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005223}
5224
5225let Predicates = [HasCDI] in {
5226defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005227 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005228 EVEX_V512, EVEX_CD8<32, CD8VF>;
5229
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005230
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005231defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005232 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005233 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005234
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005235}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005236
5237def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5238 GR16:$mask),
5239 (VPCONFLICTDrrk VR512:$src1,
5240 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5241
5242def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5243 GR8:$mask),
5244 (VPCONFLICTQrrk VR512:$src1,
5245 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005246
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005247let Predicates = [HasCDI] in {
5248defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5249 i512mem, i32mem, "{1to16}">,
5250 EVEX_V512, EVEX_CD8<32, CD8VF>;
5251
5252
5253defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5254 i512mem, i64mem, "{1to8}">,
5255 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5256
5257}
5258
5259def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5260 GR16:$mask),
5261 (VPLZCNTDrrk VR512:$src1,
5262 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5263
5264def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5265 GR8:$mask),
5266 (VPLZCNTQrrk VR512:$src1,
5267 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5268
Craig Topper820d4922015-02-09 04:04:50 +00005269def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005270 (VPLZCNTDrm addr:$src)>;
5271def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5272 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005273def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005274 (VPLZCNTQrm addr:$src)>;
5275def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5276 (VPLZCNTQrr VR512:$src)>;
5277
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005278def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5279def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5280def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005281
5282def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005283 (MOV8mr addr:$dst,
5284 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5285 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5286
5287def : Pat<(store VK8:$src, addr:$dst),
5288 (MOV8mr addr:$dst,
5289 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5290 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005291
5292def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5293 (truncstore node:$val, node:$ptr), [{
5294 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5295}]>;
5296
5297def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5298 (MOV8mr addr:$dst, GR8:$src)>;
5299
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005300multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5301def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005302 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005303 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5304}
Michael Liao5bf95782014-12-04 05:20:33 +00005305
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005306multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5307 string OpcodeStr, Predicate prd> {
5308let Predicates = [prd] in
5309 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5310
5311 let Predicates = [prd, HasVLX] in {
5312 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5313 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5314 }
5315}
5316
5317multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5318 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5319 HasBWI>;
5320 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5321 HasBWI>, VEX_W;
5322 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5323 HasDQI>;
5324 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5325 HasDQI>, VEX_W;
5326}
Michael Liao5bf95782014-12-04 05:20:33 +00005327
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005328defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005329
5330//===----------------------------------------------------------------------===//
5331// AVX-512 - COMPRESS and EXPAND
5332//
5333multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5334 string OpcodeStr> {
5335 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5336 (ins _.KRCWM:$mask, _.RC:$src),
5337 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5338 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5339 _.ImmAllZerosV)))]>, EVEX_KZ;
5340
5341 let Constraints = "$src0 = $dst" in
5342 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5343 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5344 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5345 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5346 _.RC:$src0)))]>, EVEX_K;
5347
5348 let mayStore = 1 in {
5349 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5350 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5351 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5352 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5353 addr:$dst)]>,
5354 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5355 }
5356}
5357
5358multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5359 AVX512VLVectorVTInfo VTInfo> {
5360 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5361
5362 let Predicates = [HasVLX] in {
5363 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5364 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5365 }
5366}
5367
5368defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5369 EVEX;
5370defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5371 EVEX, VEX_W;
5372defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5373 EVEX;
5374defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5375 EVEX, VEX_W;
5376
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005377// expand
5378multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5379 string OpcodeStr> {
5380 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5381 (ins _.KRCWM:$mask, _.RC:$src),
5382 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5383 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5384 _.ImmAllZerosV)))]>, EVEX_KZ;
5385
5386 let Constraints = "$src0 = $dst" in
5387 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5388 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5389 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5390 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5391 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5392
5393 let mayLoad = 1, Constraints = "$src0 = $dst" in
5394 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5395 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5396 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5397 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5398 (_.VT (bitconvert
5399 (_.LdFrag addr:$src))),
5400 _.RC:$src0)))]>,
5401 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5402
5403 let mayLoad = 1 in
5404 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5405 (ins _.KRCWM:$mask, _.MemOp:$src),
5406 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5407 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5408 (_.VT (bitconvert (_.LdFrag addr:$src))),
5409 _.ImmAllZerosV)))]>,
5410 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5411
5412}
5413
5414multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5415 AVX512VLVectorVTInfo VTInfo> {
5416 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5417
5418 let Predicates = [HasVLX] in {
5419 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5420 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5421 }
5422}
5423
5424defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5425 EVEX;
5426defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5427 EVEX, VEX_W;
5428defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5429 EVEX;
5430defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5431 EVEX, VEX_W;