blob: ee63271632e699013d9bd7dcb470b59c7ec92d48 [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +00005// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +00006class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +00007 string suffix = ""> {
8 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +00009 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000010 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000011
12 // Corresponding mask register class.
13 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
14
15 // Corresponding write-mask register class.
16 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
17
18 // The GPR register class that can hold the write mask. Use GR8 for fewer
19 // than 8 elements. Use shift-right and equal to work around the lack of
20 // !lt in tablegen.
21 RegisterClass MRC =
22 !cast<RegisterClass>("GR" #
23 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
24
25 // Suffix used in the instruction mnemonic.
26 string Suffix = suffix;
27
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000028 // VTName is a string name for vector VT. For vector types it will be
29 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
30 // It is a little bit complex for scalar types, where NumElts = 1.
31 // In this case we build v4f32 or v2f64
32 string VTName = "v" # !if (!eq (NumElts, 1),
33 !if (!eq (EltVT.Size, 32), 4,
34 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000037 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000038
39 string EltTypeName = !cast<string>(EltVT);
40 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000041 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
42 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000043
44 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000045 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000046
47 // Size of RC in bits, e.g. 512 for VR512.
48 int Size = VT.Size;
49
50 // The corresponding memory operand, e.g. i512mem for VR512.
51 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
53
54 // Load patterns
55 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
56 // due to load promotion during legalization
57 PatFrag LdFrag = !cast<PatFrag>("load" #
58 !if (!eq (TypeVariantName, "i"),
59 !if (!eq (Size, 128), "v2i64",
60 !if (!eq (Size, 256), "v4i64",
61 VTName)), VTName));
62 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000063
64 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000065 // Note: For EltSize < 32, FloatVT is illegal and TableGen
66 // fails to compile, so we choose FloatVT = VT
67 ValueType FloatVT = !cast<ValueType>(
68 !if (!eq (!srl(EltSize,5),0),
69 VTName,
70 !if (!eq(TypeVariantName, "i"),
71 "v" # NumElts # "f" # EltSize,
72 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000073
74 // The string to specify embedded broadcast in assembly.
75 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000076
Adam Nemet449b3f02014-10-15 23:42:09 +000077 // 8-bit compressed displacement tuple/subvector format. This is only
78 // defined for NumElts <= 8.
79 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
80 !cast<CD8VForm>("CD8VT" # NumElts), ?);
81
Adam Nemet55536c62014-09-25 23:48:45 +000082 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
83 !if (!eq (Size, 256), sub_ymm, ?));
84
85 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
86 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
87 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000088
89 // A vector type of the same width with element type i32. This is used to
90 // create the canonical constant zero node ImmAllZerosV.
91 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
92 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000093}
94
Robert Khasanov2ea081d2014-08-25 14:49:34 +000095def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
96def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +000097def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
98def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +000099def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
100def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000102// "x" in v32i8x_info means RC = VR256X
103def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
104def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
105def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
106def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000107def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
108def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000109
110def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
111def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
112def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
113def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000114def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
115def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000116
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000117// We map scalar types to the smallest (128-bit) vector type
118// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000119def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
120def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
121
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000122class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
123 X86VectorVTInfo i128> {
124 X86VectorVTInfo info512 = i512;
125 X86VectorVTInfo info256 = i256;
126 X86VectorVTInfo info128 = i128;
127}
128
129def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
130 v16i8x_info>;
131def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
132 v8i16x_info>;
133def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
134 v4i32x_info>;
135def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
136 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000137def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
138 v4f32x_info>;
139def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
140 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000142// This multiclass generates the masking variants from the non-masking
143// variant. It only provides the assembly pieces for the masking variants.
144// It assumes custom ISel patterns for masking which can be provided as
145// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000146multiclass AVX512_maskable_custom<bits<8> O, Format F,
147 dag Outs,
148 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
149 string OpcodeStr,
150 string AttSrcAsm, string IntelSrcAsm,
151 list<dag> Pattern,
152 list<dag> MaskingPattern,
153 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000154 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000155 string MaskingConstraint = "",
156 InstrItinClass itin = NoItinerary,
157 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000158 let isCommutable = IsCommutable in
159 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000160 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
161 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000162 Pattern, itin>;
163
164 // Prefer over VMOV*rrk Pat<>
165 let AddedComplexity = 20 in
166 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000167 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
168 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000169 MaskingPattern, itin>,
170 EVEX_K {
171 // In case of the 3src subclass this is overridden with a let.
172 string Constraints = MaskingConstraint;
173 }
174 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
175 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000176 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
177 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000178 ZeroMaskingPattern,
179 itin>,
180 EVEX_KZ;
181}
182
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000183
Adam Nemet34801422014-10-08 23:25:39 +0000184// Common base class of AVX512_maskable and AVX512_maskable_3src.
185multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
186 dag Outs,
187 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
188 string OpcodeStr,
189 string AttSrcAsm, string IntelSrcAsm,
190 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000191 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000192 string MaskingConstraint = "",
193 InstrItinClass itin = NoItinerary,
194 bit IsCommutable = 0> :
195 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
196 AttSrcAsm, IntelSrcAsm,
197 [(set _.RC:$dst, RHS)],
198 [(set _.RC:$dst, MaskingRHS)],
199 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000200 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000201 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000202
Adam Nemet2e91ee52014-08-14 17:13:19 +0000203// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000204// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000205// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
207 dag Outs, dag Ins, string OpcodeStr,
208 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000209 dag RHS, string Round = "",
210 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000211 bit IsCommutable = 0> :
212 AVX512_maskable_common<O, F, _, Outs, Ins,
213 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
214 !con((ins _.KRCWM:$mask), Ins),
215 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000216 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
217 Round, "$src0 = $dst", itin, IsCommutable>;
218
219// This multiclass generates the unconditional/non-masking, the masking and
220// the zero-masking variant of the scalar instruction.
221multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
222 dag Outs, dag Ins, string OpcodeStr,
223 string AttSrcAsm, string IntelSrcAsm,
224 dag RHS, string Round = "",
225 InstrItinClass itin = NoItinerary,
226 bit IsCommutable = 0> :
227 AVX512_maskable_common<O, F, _, Outs, Ins,
228 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
229 !con((ins _.KRCWM:$mask), Ins),
230 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
231 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
232 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000233
Adam Nemet34801422014-10-08 23:25:39 +0000234// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000235// ($src1) is already tied to $dst so we just use that for the preserved
236// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
237// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000238multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
239 dag Outs, dag NonTiedIns, string OpcodeStr,
240 string AttSrcAsm, string IntelSrcAsm,
241 dag RHS> :
242 AVX512_maskable_common<O, F, _, Outs,
243 !con((ins _.RC:$src1), NonTiedIns),
244 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
245 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
246 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
247 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000248
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000249
Adam Nemet34801422014-10-08 23:25:39 +0000250multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
251 dag Outs, dag Ins,
252 string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
254 list<dag> Pattern> :
255 AVX512_maskable_custom<O, F, Outs, Ins,
256 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
257 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000258 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000259 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000260
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000261// Bitcasts between 512-bit vector types. Return the original type since
262// no instruction is needed for the conversion
263let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000264 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000265 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000266 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
267 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
268 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000269 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000270 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
271 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
272 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000273 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000274 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000275 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
276 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000277 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000278 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
279 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000280 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000281 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
282 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000283 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000284 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
285 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
286 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
287 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
288 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
289 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
290 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
291 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
292 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
293 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
294 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000295
296 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
297 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
298 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
299 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
300 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
301 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
302 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
303 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
304 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
305 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
306 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
307 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
308 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
309 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
310 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
311 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
312 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
313 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
314 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
315 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
316 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
317 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
318 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
319 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
320 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
321 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
322 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
323 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
324 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
325 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
326
327// Bitcasts between 256-bit vector types. Return the original type since
328// no instruction is needed for the conversion
329 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
330 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
331 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
332 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
333 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
334 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
335 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
336 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
337 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
338 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
339 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
340 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
341 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
342 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
343 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
344 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
345 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
346 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
347 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
348 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
349 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
350 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
351 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
352 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
353 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
354 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
355 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
356 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
357 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
358 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
359}
360
361//
362// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
363//
364
365let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
366 isPseudo = 1, Predicates = [HasAVX512] in {
367def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
368 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
369}
370
Craig Topperfb1746b2014-01-30 06:03:19 +0000371let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000372def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
373def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
374def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000375}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000376
377//===----------------------------------------------------------------------===//
378// AVX-512 - VECTOR INSERT
379//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000380
Adam Nemet4285c1f2014-10-15 23:42:17 +0000381multiclass vinsert_for_size_no_alt<int Opcode,
382 X86VectorVTInfo From, X86VectorVTInfo To,
383 PatFrag vinsert_insert,
384 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000385 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
386 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000387 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000388 "vinsert" # From.EltTypeName # "x" # From.NumElts #
389 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000390 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000391 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
392 (From.VT From.RC:$src2),
393 (iPTR imm)))]>,
394 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000395
396 let mayLoad = 1 in
397 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000398 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000399 "vinsert" # From.EltTypeName # "x" # From.NumElts #
400 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000401 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000402 []>,
403 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000404 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000405}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000406
Adam Nemet4285c1f2014-10-15 23:42:17 +0000407multiclass vinsert_for_size<int Opcode,
408 X86VectorVTInfo From, X86VectorVTInfo To,
409 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
410 PatFrag vinsert_insert,
411 SDNodeXForm INSERT_get_vinsert_imm> :
412 vinsert_for_size_no_alt<Opcode, From, To,
413 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000414 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000415 // vinserti32x4. Only add this if 64x2 and friends are not supported
416 // natively via AVX512DQ.
417 let Predicates = [NoDQI] in
418 def : Pat<(vinsert_insert:$ins
419 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
420 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
421 VR512:$src1, From.RC:$src2,
422 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000423}
424
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000425multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
426 ValueType EltVT64, int Opcode256> {
427 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000428 X86VectorVTInfo< 4, EltVT32, VR128X>,
429 X86VectorVTInfo<16, EltVT32, VR512>,
430 X86VectorVTInfo< 2, EltVT64, VR128X>,
431 X86VectorVTInfo< 8, EltVT64, VR512>,
432 vinsert128_insert,
433 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000434 let Predicates = [HasDQI] in
435 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
436 X86VectorVTInfo< 2, EltVT64, VR128X>,
437 X86VectorVTInfo< 8, EltVT64, VR512>,
438 vinsert128_insert,
439 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000440 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000441 X86VectorVTInfo< 4, EltVT64, VR256X>,
442 X86VectorVTInfo< 8, EltVT64, VR512>,
443 X86VectorVTInfo< 8, EltVT32, VR256>,
444 X86VectorVTInfo<16, EltVT32, VR512>,
445 vinsert256_insert,
446 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000447 let Predicates = [HasDQI] in
448 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
449 X86VectorVTInfo< 8, EltVT32, VR256X>,
450 X86VectorVTInfo<16, EltVT32, VR512>,
451 vinsert256_insert,
452 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000453}
454
Adam Nemet4e2ef472014-10-02 23:18:28 +0000455defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
456defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000457
458// vinsertps - insert f32 to XMM
459def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000460 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000461 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000462 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000463 EVEX_4V;
464def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000465 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000466 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000467 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000468 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
469 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
470
471//===----------------------------------------------------------------------===//
472// AVX-512 VECTOR EXTRACT
473//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000474
Adam Nemet55536c62014-09-25 23:48:45 +0000475multiclass vextract_for_size<int Opcode,
476 X86VectorVTInfo From, X86VectorVTInfo To,
477 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
478 PatFrag vextract_extract,
479 SDNodeXForm EXTRACT_get_vextract_imm> {
480 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000481 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000482 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000483 "vextract" # To.EltTypeName # "x4",
484 "$idx, $src1", "$src1, $idx",
485 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
486 (iPTR imm)))]>,
487 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000488 let mayStore = 1 in
489 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000490 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000491 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
492 "$dst, $src1, $src2}",
493 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
494 }
495
Adam Nemet55536c62014-09-25 23:48:45 +0000496 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
497 // vextracti32x4
498 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
499 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
500 VR512:$src1,
501 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
502
503 // A 128/256-bit subvector extract from the first 512-bit vector position is
504 // a subregister copy that needs no instruction.
505 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
506 (To.VT
507 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
508
509 // And for the alternative types.
510 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
511 (AltTo.VT
512 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000513
514 // Intrinsic call with masking.
515 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
516 "x4_512")
517 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
518 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
519 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
520 VR512:$src1, imm:$idx)>;
521
522 // Intrinsic call with zero-masking.
523 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
524 "x4_512")
525 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
526 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
527 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
528 VR512:$src1, imm:$idx)>;
529
530 // Intrinsic call without masking.
531 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
532 "x4_512")
533 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
534 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
535 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000536}
537
Adam Nemet55536c62014-09-25 23:48:45 +0000538multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
539 ValueType EltVT64, int Opcode64> {
540 defm NAME # "32x4" : vextract_for_size<Opcode32,
541 X86VectorVTInfo<16, EltVT32, VR512>,
542 X86VectorVTInfo< 4, EltVT32, VR128X>,
543 X86VectorVTInfo< 8, EltVT64, VR512>,
544 X86VectorVTInfo< 2, EltVT64, VR128X>,
545 vextract128_extract,
546 EXTRACT_get_vextract128_imm>;
547 defm NAME # "64x4" : vextract_for_size<Opcode64,
548 X86VectorVTInfo< 8, EltVT64, VR512>,
549 X86VectorVTInfo< 4, EltVT64, VR256X>,
550 X86VectorVTInfo<16, EltVT32, VR512>,
551 X86VectorVTInfo< 8, EltVT32, VR256>,
552 vextract256_extract,
553 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000554}
555
Adam Nemet55536c62014-09-25 23:48:45 +0000556defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
557defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000558
559// A 128-bit subvector insert to the first 512-bit vector position
560// is a subregister copy that needs no instruction.
561def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
562 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
563 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
564 sub_ymm)>;
565def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
566 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
567 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
568 sub_ymm)>;
569def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
570 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
571 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
572 sub_ymm)>;
573def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
574 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
575 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
576 sub_ymm)>;
577
578def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
579 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
580def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
581 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
582def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
583 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
584def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
585 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
586
587// vextractps - extract 32 bits from XMM
588def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000589 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000590 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000591 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
592 EVEX;
593
594def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000595 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000596 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000597 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000598 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599
600//===---------------------------------------------------------------------===//
601// AVX-512 BROADCAST
602//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000603multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
604 ValueType svt, X86VectorVTInfo _> {
605 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
606 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
607 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
608 T8PD, EVEX;
609
610 let mayLoad = 1 in {
611 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
612 (ins _.ScalarMemOp:$src),
613 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
614 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
615 T8PD, EVEX;
616 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000618
619multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
620 AVX512VLVectorVTInfo _> {
621 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
622 EVEX_V512;
623
624 let Predicates = [HasVLX] in {
625 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
626 EVEX_V256;
627 }
628}
629
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000630let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000631 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
632 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
633 let Predicates = [HasVLX] in {
634 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
635 v4f32, v4f32x_info>, EVEX_V128,
636 EVEX_CD8<32, CD8VT1>;
637 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000638}
639
640let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000641 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
642 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000643}
644
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000645// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
646// Later, we can canonize broadcast instructions before ISel phase and
647// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000648// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
649// representations of source
650multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
651 X86VectorVTInfo _, RegisterClass SrcRC_v,
652 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000653 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000654 (!cast<Instruction>(InstName##"r")
655 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
656
657 let AddedComplexity = 30 in {
658 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000659 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000660 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
661 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
662
663 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000664 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000665 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
666 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
667 }
668}
669
670defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
671 VR128X, FR32X>;
672defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
673 VR128X, FR64X>;
674
675let Predicates = [HasVLX] in {
676 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
677 v8f32x_info, VR128X, FR32X>;
678 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
679 v4f32x_info, VR128X, FR32X>;
680 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
681 v4f64x_info, VR128X, FR64X>;
682}
683
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000684def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000685 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000687 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000688
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000689def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000690 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000691def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000692 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000693
Robert Khasanovcbc57032014-12-09 16:38:41 +0000694multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
695 RegisterClass SrcRC> {
696 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
697 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
698 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000699}
700
Robert Khasanovcbc57032014-12-09 16:38:41 +0000701multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
702 RegisterClass SrcRC, Predicate prd> {
703 let Predicates = [prd] in
704 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
705 let Predicates = [prd, HasVLX] in {
706 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
707 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
708 }
709}
710
711defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
712 HasBWI>;
713defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
714 HasBWI>;
715defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
716 HasAVX512>;
717defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
718 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000719
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000720def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000721 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000722
723def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000724 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000725
726def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000727 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000728def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000729 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000731 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000732def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000733 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000734
Cameron McInally394d5572013-10-31 13:56:31 +0000735def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000736 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000737def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000738 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000739
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000740def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
741 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000742 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000743def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
744 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000745 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000746
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
748 X86MemOperand x86memop, PatFrag ld_frag,
749 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
750 RegisterClass KRC> {
751 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000752 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000753 [(set DstRC:$dst,
754 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
755 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
756 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000757 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000758 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000759 [(set DstRC:$dst,
760 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
761 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000762 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000764 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000765 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
767 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
768 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000769 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000770 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000771 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000773 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774}
775
776defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
777 loadi32, VR512, v16i32, v4i32, VK16WM>,
778 EVEX_V512, EVEX_CD8<32, CD8VT1>;
779defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
780 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
781 EVEX_CD8<64, CD8VT1>;
782
Adam Nemet73f72e12014-06-27 00:43:38 +0000783multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
784 X86MemOperand x86memop, PatFrag ld_frag,
785 RegisterClass KRC> {
786 let mayLoad = 1 in {
787 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000788 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000789 []>, EVEX;
790 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
791 x86memop:$src),
792 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000793 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000794 []>, EVEX, EVEX_KZ;
795 }
796}
797
798defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
799 i128mem, loadv2i64, VK16WM>,
800 EVEX_V512, EVEX_CD8<32, CD8VT4>;
801defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
802 i256mem, loadv4i64, VK16WM>, VEX_W,
803 EVEX_V512, EVEX_CD8<64, CD8VT4>;
804
Cameron McInally394d5572013-10-31 13:56:31 +0000805def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
806 (VPBROADCASTDZrr VR128X:$src)>;
807def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
808 (VPBROADCASTQZrr VR128X:$src)>;
809
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000810def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000811 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000812def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000813 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000814
815def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
816 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
817def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
818 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
819
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000820def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000821 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000822def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000823 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000824
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000825// Provide fallback in case the load node that is used in the patterns above
826// is used by additional users, which prevents the pattern selection.
827def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000828 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000829def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000830 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000831
832
833let Predicates = [HasAVX512] in {
834def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000835 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
837 addr:$src)), sub_ymm)>;
838}
839//===----------------------------------------------------------------------===//
840// AVX-512 BROADCAST MASK TO VECTOR REGISTER
841//---
842
843multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000844 RegisterClass KRC> {
845let Predicates = [HasCDI] in
846def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000847 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000848 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000849
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000850let Predicates = [HasCDI, HasVLX] in {
851def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000852 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000853 []>, EVEX, EVEX_V128;
854def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000855 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000856 []>, EVEX, EVEX_V256;
857}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000860let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000861defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
862 VK16>;
863defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
864 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000865}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000866
867//===----------------------------------------------------------------------===//
868// AVX-512 - VPERM
869//
870// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000871multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
872 X86VectorVTInfo _> {
873 let ExeDomain = _.ExeDomain in {
874 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000875 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000876 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000877 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000878 [(set _.RC:$dst,
879 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000880 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000881 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000882 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000883 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000884 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000885 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000886 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000887 (i8 imm:$src2))))]>,
888 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
889}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000890}
891
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000892multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
893 X86VectorVTInfo Ctrl> :
894 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
895 let ExeDomain = _.ExeDomain in {
896 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
897 (ins _.RC:$src1, _.RC:$src2),
898 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000899 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000900 [(set _.RC:$dst,
901 (_.VT (X86VPermilpv _.RC:$src1,
902 (Ctrl.VT Ctrl.RC:$src2))))]>,
903 EVEX_4V;
904 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
905 (ins _.RC:$src1, Ctrl.MemOp:$src2),
906 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000907 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000908 [(set _.RC:$dst,
909 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000910 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000911 EVEX_4V;
912 }
913}
914
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000915defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
916 EVEX_V512, VEX_W;
917defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
918 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000920defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000921 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000922defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000923 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000924
925def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
926 (VPERMILPSZri VR512:$src1, imm:$imm)>;
927def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
928 (VPERMILPDZri VR512:$src1, imm:$imm)>;
929
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +0000931multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
933
934 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
935 (ins RC:$src1, RC:$src2),
936 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000937 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938 [(set RC:$dst,
939 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
940
941 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
942 (ins RC:$src1, x86memop:$src2),
943 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000944 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000945 [(set RC:$dst,
946 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
947 EVEX_4V;
948}
949
Craig Topper820d4922015-02-09 04:04:50 +0000950defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +0000952defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
954let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +0000955defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000956 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
957let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +0000958defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
960
961// -- VPERM2I - 3 source operands form --
962multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
963 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000964 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000965let Constraints = "$src1 = $dst" in {
966 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
967 (ins RC:$src1, RC:$src2, RC:$src3),
968 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000969 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000970 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000971 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000972 EVEX_4V;
973
Adam Nemet2415a492014-07-02 21:25:54 +0000974 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
975 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
976 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000977 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000978 "$dst {${mask}}, $src2, $src3}"),
979 [(set RC:$dst, (OpVT (vselect KRC:$mask,
980 (OpNode RC:$src1, RC:$src2,
981 RC:$src3),
982 RC:$src1)))]>,
983 EVEX_4V, EVEX_K;
984
985 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
986 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
987 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
988 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000989 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +0000990 "$dst {${mask}} {z}, $src2, $src3}"),
991 [(set RC:$dst, (OpVT (vselect KRC:$mask,
992 (OpNode RC:$src1, RC:$src2,
993 RC:$src3),
994 (OpVT (bitconvert
995 (v16i32 immAllZerosV))))))]>,
996 EVEX_4V, EVEX_KZ;
997
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000998 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
999 (ins RC:$src1, RC:$src2, x86memop:$src3),
1000 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001001 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001002 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001003 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001004 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001005
1006 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1007 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1008 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001009 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001010 "$dst {${mask}}, $src2, $src3}"),
1011 [(set RC:$dst,
1012 (OpVT (vselect KRC:$mask,
1013 (OpNode RC:$src1, RC:$src2,
1014 (mem_frag addr:$src3)),
1015 RC:$src1)))]>,
1016 EVEX_4V, EVEX_K;
1017
1018 let AddedComplexity = 10 in // Prefer over the rrkz variant
1019 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1020 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1021 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001022 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001023 "$dst {${mask}} {z}, $src2, $src3}"),
1024 [(set RC:$dst,
1025 (OpVT (vselect KRC:$mask,
1026 (OpNode RC:$src1, RC:$src2,
1027 (mem_frag addr:$src3)),
1028 (OpVT (bitconvert
1029 (v16i32 immAllZerosV))))))]>,
1030 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001031 }
1032}
Craig Topper820d4922015-02-09 04:04:50 +00001033defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001034 i512mem, X86VPermiv3, v16i32, VK16WM>,
1035 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001036defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001037 i512mem, X86VPermiv3, v8i64, VK8WM>,
1038 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001039defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001040 i512mem, X86VPermiv3, v16f32, VK16WM>,
1041 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001042defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001043 i512mem, X86VPermiv3, v8f64, VK8WM>,
1044 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001045
Adam Nemetefe9c982014-07-02 21:25:58 +00001046multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1047 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001048 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1049 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001050 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1051 OpVT, KRC> {
1052 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1053 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1054 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001055
1056 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1057 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1058 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1059 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001060}
1061
Craig Topper820d4922015-02-09 04:04:50 +00001062defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001063 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1064 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001065defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001066 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1067 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001068defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001069 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1070 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001071defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001072 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1073 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001074
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001075//===----------------------------------------------------------------------===//
1076// AVX-512 - BLEND using mask
1077//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001078multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1079 let ExeDomain = _.ExeDomain in {
1080 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1081 (ins _.RC:$src1, _.RC:$src2),
1082 !strconcat(OpcodeStr,
1083 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1084 []>, EVEX_4V;
1085 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1086 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001087 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001088 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001089 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1090 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1091 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1092 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1093 !strconcat(OpcodeStr,
1094 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1095 []>, EVEX_4V, EVEX_KZ;
1096 let mayLoad = 1 in {
1097 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1098 (ins _.RC:$src1, _.MemOp:$src2),
1099 !strconcat(OpcodeStr,
1100 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1101 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1102 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1103 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001104 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001105 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001106 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1107 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1108 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1109 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1110 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1111 !strconcat(OpcodeStr,
1112 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1113 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1114 }
1115 }
1116}
1117multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1118
1119 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1120 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1121 !strconcat(OpcodeStr,
1122 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1123 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1124 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1125 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001126 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001127
1128 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1129 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1130 !strconcat(OpcodeStr,
1131 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1132 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001133 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001134
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001135}
1136
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001137multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1138 AVX512VLVectorVTInfo VTInfo> {
1139 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1140 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001142 let Predicates = [HasVLX] in {
1143 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1144 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1145 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1146 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1147 }
1148}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001149
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001150multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1151 AVX512VLVectorVTInfo VTInfo> {
1152 let Predicates = [HasBWI] in
1153 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001154
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001155 let Predicates = [HasBWI, HasVLX] in {
1156 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1157 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1158 }
1159}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001160
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001161
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001162defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1163defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1164defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1165defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1166defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1167defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001168
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001169
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001170let Predicates = [HasAVX512] in {
1171def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1172 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001173 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001174 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001175 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1176 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1177
1178def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1179 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001180 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001181 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001182 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1183 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1184}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001185//===----------------------------------------------------------------------===//
1186// Compare Instructions
1187//===----------------------------------------------------------------------===//
1188
1189// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1190multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001191 SDNode OpNode, ValueType VT,
1192 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001193 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001194 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1195 !strconcat("vcmp${cc}", Suffix,
1196 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001197 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001198 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1199 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001200 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1201 !strconcat("vcmp${cc}", Suffix,
1202 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001203 [(set VK1:$dst, (OpNode (VT RC:$src1),
1204 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001205 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001206 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001207 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001208 !strconcat("vcmp", Suffix,
1209 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1210 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001211 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001212 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001213 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001214 !strconcat("vcmp", Suffix,
1215 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1216 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001217 }
1218}
1219
1220let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001221defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1222 XS;
1223defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1224 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001225}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001226
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001227multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1228 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001229 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001230 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1231 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1232 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001233 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001234 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001236 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1237 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1238 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1239 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001240 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001241 def rrk : AVX512BI<opc, MRMSrcReg,
1242 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1243 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1244 "$dst {${mask}}, $src1, $src2}"),
1245 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1246 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1247 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1248 let mayLoad = 1 in
1249 def rmk : AVX512BI<opc, MRMSrcMem,
1250 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1251 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1252 "$dst {${mask}}, $src1, $src2}"),
1253 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1254 (OpNode (_.VT _.RC:$src1),
1255 (_.VT (bitconvert
1256 (_.LdFrag addr:$src2))))))],
1257 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001258}
1259
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001260multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001261 X86VectorVTInfo _> :
1262 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001263 let mayLoad = 1 in {
1264 def rmb : AVX512BI<opc, MRMSrcMem,
1265 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1266 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1267 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1268 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1269 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1270 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1271 def rmbk : AVX512BI<opc, MRMSrcMem,
1272 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1273 _.ScalarMemOp:$src2),
1274 !strconcat(OpcodeStr,
1275 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1276 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1277 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1278 (OpNode (_.VT _.RC:$src1),
1279 (X86VBroadcast
1280 (_.ScalarLdFrag addr:$src2)))))],
1281 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1282 }
1283}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001284
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001285multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1286 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1287 let Predicates = [prd] in
1288 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1289 EVEX_V512;
1290
1291 let Predicates = [prd, HasVLX] in {
1292 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1293 EVEX_V256;
1294 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1295 EVEX_V128;
1296 }
1297}
1298
1299multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1300 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1301 Predicate prd> {
1302 let Predicates = [prd] in
1303 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1304 EVEX_V512;
1305
1306 let Predicates = [prd, HasVLX] in {
1307 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1308 EVEX_V256;
1309 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1310 EVEX_V128;
1311 }
1312}
1313
1314defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1315 avx512vl_i8_info, HasBWI>,
1316 EVEX_CD8<8, CD8VF>;
1317
1318defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1319 avx512vl_i16_info, HasBWI>,
1320 EVEX_CD8<16, CD8VF>;
1321
Robert Khasanovf70f7982014-09-18 14:06:55 +00001322defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001323 avx512vl_i32_info, HasAVX512>,
1324 EVEX_CD8<32, CD8VF>;
1325
Robert Khasanovf70f7982014-09-18 14:06:55 +00001326defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001327 avx512vl_i64_info, HasAVX512>,
1328 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1329
1330defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1331 avx512vl_i8_info, HasBWI>,
1332 EVEX_CD8<8, CD8VF>;
1333
1334defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1335 avx512vl_i16_info, HasBWI>,
1336 EVEX_CD8<16, CD8VF>;
1337
Robert Khasanovf70f7982014-09-18 14:06:55 +00001338defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001339 avx512vl_i32_info, HasAVX512>,
1340 EVEX_CD8<32, CD8VF>;
1341
Robert Khasanovf70f7982014-09-18 14:06:55 +00001342defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001343 avx512vl_i64_info, HasAVX512>,
1344 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001345
1346def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001347 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1349 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1350
1351def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001352 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1354 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1355
Robert Khasanov29e3b962014-08-27 09:34:37 +00001356multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1357 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001358 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001359 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001360 !strconcat("vpcmp${cc}", Suffix,
1361 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001362 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1363 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001364 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001365 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001366 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001367 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001368 !strconcat("vpcmp${cc}", Suffix,
1369 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001370 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1371 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001372 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001373 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1374 def rrik : AVX512AIi8<opc, MRMSrcReg,
1375 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001376 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001377 !strconcat("vpcmp${cc}", Suffix,
1378 "\t{$src2, $src1, $dst {${mask}}|",
1379 "$dst {${mask}}, $src1, $src2}"),
1380 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1381 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001382 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001383 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1384 let mayLoad = 1 in
1385 def rmik : AVX512AIi8<opc, MRMSrcMem,
1386 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001387 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001388 !strconcat("vpcmp${cc}", Suffix,
1389 "\t{$src2, $src1, $dst {${mask}}|",
1390 "$dst {${mask}}, $src1, $src2}"),
1391 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1392 (OpNode (_.VT _.RC:$src1),
1393 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001394 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001395 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1396
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001397 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001398 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001399 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001400 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001401 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1402 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001403 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001404 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001405 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001406 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001407 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1408 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001409 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001410 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1411 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001412 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001413 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001414 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1415 "$dst {${mask}}, $src1, $src2, $cc}"),
1416 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001417 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001418 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1419 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001420 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001421 !strconcat("vpcmp", Suffix,
1422 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1423 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001424 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001425 }
1426}
1427
Robert Khasanov29e3b962014-08-27 09:34:37 +00001428multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001429 X86VectorVTInfo _> :
1430 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001431 def rmib : AVX512AIi8<opc, MRMSrcMem,
1432 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001433 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001434 !strconcat("vpcmp${cc}", Suffix,
1435 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1436 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1437 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1438 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001439 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001440 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1441 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1442 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001443 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001444 !strconcat("vpcmp${cc}", Suffix,
1445 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1446 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1447 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1448 (OpNode (_.VT _.RC:$src1),
1449 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001450 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001451 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001452
Robert Khasanov29e3b962014-08-27 09:34:37 +00001453 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001454 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001455 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1456 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001457 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001458 !strconcat("vpcmp", Suffix,
1459 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1460 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1461 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1462 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1463 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001464 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001465 !strconcat("vpcmp", Suffix,
1466 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1467 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1468 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1469 }
1470}
1471
1472multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1473 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1474 let Predicates = [prd] in
1475 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1476
1477 let Predicates = [prd, HasVLX] in {
1478 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1479 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1480 }
1481}
1482
1483multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1484 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1485 let Predicates = [prd] in
1486 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1487 EVEX_V512;
1488
1489 let Predicates = [prd, HasVLX] in {
1490 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1491 EVEX_V256;
1492 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1493 EVEX_V128;
1494 }
1495}
1496
1497defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1498 HasBWI>, EVEX_CD8<8, CD8VF>;
1499defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1500 HasBWI>, EVEX_CD8<8, CD8VF>;
1501
1502defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1503 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1504defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1505 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1506
Robert Khasanovf70f7982014-09-18 14:06:55 +00001507defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001508 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001509defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001510 HasAVX512>, EVEX_CD8<32, CD8VF>;
1511
Robert Khasanovf70f7982014-09-18 14:06:55 +00001512defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001513 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001514defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001515 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001516
Adam Nemet905832b2014-06-26 00:21:12 +00001517// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001519 X86MemOperand x86memop, ValueType vt,
1520 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001521 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001522 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1523 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001524 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001525 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001526 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001527 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001528 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001529 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001530 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001531 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001532 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001533 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001534 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001535 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001536 [(set KRC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001537 (X86cmpm (vt RC:$src1), (load addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001538
1539 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001540 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001541 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001542 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001543 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001544 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001545 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001546 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001547 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001548 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001549 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550 }
1551}
1552
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001553defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001554 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001555 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001556defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001557 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001558 EVEX_CD8<64, CD8VF>;
1559
1560def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1561 (COPY_TO_REGCLASS (VCMPPSZrri
1562 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1563 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1564 imm:$cc), VK8)>;
1565def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1566 (COPY_TO_REGCLASS (VPCMPDZrri
1567 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1568 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1569 imm:$cc), VK8)>;
1570def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1571 (COPY_TO_REGCLASS (VPCMPUDZrri
1572 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1573 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1574 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001575
1576def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001577 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001578 FROUND_NO_EXC)),
1579 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001580 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001581
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001582def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001583 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001584 FROUND_NO_EXC)),
1585 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001586 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001587
1588def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001589 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001590 FROUND_CURRENT)),
1591 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1592 (I8Imm imm:$cc)), GR16)>;
1593
1594def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001595 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001596 FROUND_CURRENT)),
1597 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1598 (I8Imm imm:$cc)), GR8)>;
1599
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001600// Mask register copy, including
1601// - copy between mask registers
1602// - load/store mask registers
1603// - copy from GPR to mask register and vice versa
1604//
1605multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1606 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001607 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001608 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001609 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001610 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611 let mayLoad = 1 in
1612 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001613 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001614 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615 let mayStore = 1 in
1616 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001617 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1618 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619 }
1620}
1621
1622multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1623 string OpcodeStr,
1624 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001625 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001626 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001627 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001628 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001629 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 }
1631}
1632
Robert Khasanov74acbb72014-07-23 14:49:42 +00001633let Predicates = [HasDQI] in
1634 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1635 i8mem>,
1636 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1637 VEX, PD;
1638
1639let Predicates = [HasAVX512] in
1640 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1641 i16mem>,
1642 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001643 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001644
1645let Predicates = [HasBWI] in {
1646 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1647 i32mem>, VEX, PD, VEX_W;
1648 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1649 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650}
1651
Robert Khasanov74acbb72014-07-23 14:49:42 +00001652let Predicates = [HasBWI] in {
1653 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1654 i64mem>, VEX, PS, VEX_W;
1655 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1656 VEX, XD, VEX_W;
1657}
1658
1659// GR from/to mask register
1660let Predicates = [HasDQI] in {
1661 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1662 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1663 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1664 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1665}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001666let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001667 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1668 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1669 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1670 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001671}
1672let Predicates = [HasBWI] in {
1673 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1674 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1675}
1676let Predicates = [HasBWI] in {
1677 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1678 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1679}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001680
Robert Khasanov74acbb72014-07-23 14:49:42 +00001681// Load/store kreg
1682let Predicates = [HasDQI] in {
1683 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1684 (KMOVBmk addr:$dst, VK8:$src)>;
1685}
1686let Predicates = [HasAVX512] in {
1687 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001689 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001690 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001691 def : Pat<(i1 (load addr:$src)),
1692 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001693 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001694 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001695}
1696let Predicates = [HasBWI] in {
1697 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1698 (KMOVDmk addr:$dst, VK32:$src)>;
1699}
1700let Predicates = [HasBWI] in {
1701 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1702 (KMOVQmk addr:$dst, VK64:$src)>;
1703}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001704
Robert Khasanov74acbb72014-07-23 14:49:42 +00001705let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001706 def : Pat<(i1 (trunc (i64 GR64:$src))),
1707 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1708 (i32 1))), VK1)>;
1709
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001710 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001711 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001712
1713 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001714 (COPY_TO_REGCLASS
1715 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1716 VK1)>;
1717 def : Pat<(i1 (trunc (i16 GR16:$src))),
1718 (COPY_TO_REGCLASS
1719 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1720 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001721
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001722 def : Pat<(i32 (zext VK1:$src)),
1723 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001724 def : Pat<(i8 (zext VK1:$src)),
1725 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001726 (AND32ri (KMOVWrk
1727 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001728 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001729 (AND64ri8 (SUBREG_TO_REG (i64 0),
1730 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001731 def : Pat<(i16 (zext VK1:$src)),
1732 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001733 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1734 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001735 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1736 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1737 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1738 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001739}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001740let Predicates = [HasBWI] in {
1741 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1742 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1743 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1744 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1745}
1746
1747
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001748// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1749let Predicates = [HasAVX512] in {
1750 // GR from/to 8-bit mask without native support
1751 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1752 (COPY_TO_REGCLASS
1753 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1754 VK8)>;
1755 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1756 (EXTRACT_SUBREG
1757 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1758 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001759
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001760 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001761 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001762 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001763 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001764}
1765let Predicates = [HasBWI] in {
1766 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1767 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1768 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1769 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001770}
1771
1772// Mask unary operation
1773// - KNOT
1774multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001775 RegisterClass KRC, SDPatternOperator OpNode,
1776 Predicate prd> {
1777 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001778 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001779 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 [(set KRC:$dst, (OpNode KRC:$src))]>;
1781}
1782
Robert Khasanov74acbb72014-07-23 14:49:42 +00001783multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1784 SDPatternOperator OpNode> {
1785 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1786 HasDQI>, VEX, PD;
1787 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1788 HasAVX512>, VEX, PS;
1789 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1790 HasBWI>, VEX, PD, VEX_W;
1791 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1792 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001793}
1794
Robert Khasanov74acbb72014-07-23 14:49:42 +00001795defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001796
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001797multiclass avx512_mask_unop_int<string IntName, string InstName> {
1798 let Predicates = [HasAVX512] in
1799 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1800 (i16 GR16:$src)),
1801 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1802 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1803}
1804defm : avx512_mask_unop_int<"knot", "KNOT">;
1805
Robert Khasanov74acbb72014-07-23 14:49:42 +00001806let Predicates = [HasDQI] in
1807def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1808let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001809def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001810let Predicates = [HasBWI] in
1811def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1812let Predicates = [HasBWI] in
1813def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1814
1815// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1816let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001817def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1818 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1819
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001820def : Pat<(not VK8:$src),
1821 (COPY_TO_REGCLASS
1822 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001823}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001824
1825// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001826// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001827multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001828 RegisterClass KRC, SDPatternOperator OpNode,
1829 Predicate prd> {
1830 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001831 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1832 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001833 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1835}
1836
Robert Khasanov595683d2014-07-28 13:46:45 +00001837multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1838 SDPatternOperator OpNode> {
1839 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1840 HasDQI>, VEX_4V, VEX_L, PD;
1841 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1842 HasAVX512>, VEX_4V, VEX_L, PS;
1843 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1844 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1845 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1846 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001847}
1848
1849def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1850def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1851
1852let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001853 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1854 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1855 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1856 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857}
Robert Khasanov595683d2014-07-28 13:46:45 +00001858let isCommutable = 0 in
1859 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001860
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001861def : Pat<(xor VK1:$src1, VK1:$src2),
1862 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1863 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1864
1865def : Pat<(or VK1:$src1, VK1:$src2),
1866 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1867 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1868
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001869def : Pat<(and VK1:$src1, VK1:$src2),
1870 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1871 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1872
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873multiclass avx512_mask_binop_int<string IntName, string InstName> {
1874 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001875 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1876 (i16 GR16:$src1), (i16 GR16:$src2)),
1877 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1878 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1879 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001880}
1881
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882defm : avx512_mask_binop_int<"kand", "KAND">;
1883defm : avx512_mask_binop_int<"kandn", "KANDN">;
1884defm : avx512_mask_binop_int<"kor", "KOR">;
1885defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1886defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001887
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001888// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1889multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1890 let Predicates = [HasAVX512] in
1891 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1892 (COPY_TO_REGCLASS
1893 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1894 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1895}
1896
1897defm : avx512_binop_pat<and, KANDWrr>;
1898defm : avx512_binop_pat<andn, KANDNWrr>;
1899defm : avx512_binop_pat<or, KORWrr>;
1900defm : avx512_binop_pat<xnor, KXNORWrr>;
1901defm : avx512_binop_pat<xor, KXORWrr>;
1902
1903// Mask unpacking
1904multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001905 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001906 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001907 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001908 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001909 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910}
1911
1912multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001913 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001914 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001915}
1916
1917defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001918def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1919 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1920 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1921
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001922
1923multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1924 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001925 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1926 (i16 GR16:$src1), (i16 GR16:$src2)),
1927 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1928 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1929 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001930}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001931defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001932
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001933// Mask bit testing
1934multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1935 SDNode OpNode> {
1936 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1937 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001938 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001939 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1940}
1941
1942multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1943 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001944 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001945 let Predicates = [HasDQI] in
1946 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1947 VEX, PD;
1948 let Predicates = [HasBWI] in {
1949 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
1950 VEX, PS, VEX_W;
1951 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
1952 VEX, PD, VEX_W;
1953 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001954}
1955
1956defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001957
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001958def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001959 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001960 (COPY_TO_REGCLASS VK1:$src1, VK16))>, Requires<[HasAVX512, NoDQI]>;
1961
1962def : Pat<(X86cmp VK1:$src1, (i1 0)),
1963 (KORTESTBrr (COPY_TO_REGCLASS VK1:$src1, VK8),
1964 (COPY_TO_REGCLASS VK1:$src1, VK8))>, Requires<[HasDQI]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001965
1966// Mask shift
1967multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1968 SDNode OpNode> {
1969 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00001970 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001971 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001972 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1974}
1975
1976multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1977 SDNode OpNode> {
1978 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001979 VEX, TAPD, VEX_W;
1980 let Predicates = [HasDQI] in
1981 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1982 VEX, TAPD;
1983 let Predicates = [HasBWI] in {
1984 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
1985 VEX, TAPD, VEX_W;
1986 let Predicates = [HasDQI] in
1987 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
1988 VEX, TAPD;
1989 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990}
1991
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001992defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1993defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001994
1995// Mask setting all 0s or 1s
1996multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1997 let Predicates = [HasAVX512] in
1998 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1999 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2000 [(set KRC:$dst, (VT Val))]>;
2001}
2002
2003multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002004 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 defm W : avx512_mask_setop<VK16, v16i1, Val>;
2006}
2007
2008defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2009defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2010
2011// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2012let Predicates = [HasAVX512] in {
2013 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2014 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002015 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2016 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2017 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002018}
2019def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2020 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2021
2022def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2023 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2024
2025def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2026 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2027
Robert Khasanov5aa44452014-09-30 11:41:54 +00002028let Predicates = [HasVLX] in {
2029 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2030 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2031 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2032 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2033 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2034 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2035 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2036 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2037}
2038
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002039def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002040 (v8i1 (COPY_TO_REGCLASS
2041 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2042 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002043
2044def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002045 (v8i1 (COPY_TO_REGCLASS
2046 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2047 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002048//===----------------------------------------------------------------------===//
2049// AVX-512 - Aligned and unaligned load and store
2050//
2051
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002052multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
2053 RegisterClass KRC, RegisterClass RC,
2054 ValueType vt, ValueType zvt, X86MemOperand memop,
2055 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002056let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002057 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002058 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2059 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002060 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002061 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2062 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002063 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002064 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2065 SchedRW = [WriteLoad] in
2066 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
2067 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2068 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
2069 d>, EVEX;
2070
2071 let AddedComplexity = 20 in {
2072 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
2073 let hasSideEffects = 0 in
2074 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
2075 (ins RC:$src0, KRC:$mask, RC:$src1),
2076 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2077 "${dst} {${mask}}, $src1}"),
2078 [(set RC:$dst, (vt (vselect KRC:$mask,
2079 (vt RC:$src1),
2080 (vt RC:$src0))))],
2081 d>, EVEX, EVEX_K;
2082 let mayLoad = 1, SchedRW = [WriteLoad] in
2083 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2084 (ins RC:$src0, KRC:$mask, memop:$src1),
2085 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2086 "${dst} {${mask}}, $src1}"),
2087 [(set RC:$dst, (vt
2088 (vselect KRC:$mask,
2089 (vt (bitconvert (ld_frag addr:$src1))),
2090 (vt RC:$src0))))],
2091 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002092 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002093 let mayLoad = 1, SchedRW = [WriteLoad] in
2094 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2095 (ins KRC:$mask, memop:$src),
2096 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2097 "${dst} {${mask}} {z}, $src}"),
2098 [(set RC:$dst, (vt
2099 (vselect KRC:$mask,
2100 (vt (bitconvert (ld_frag addr:$src))),
2101 (vt (bitconvert (zvt immAllZerosV))))))],
2102 d>, EVEX, EVEX_KZ;
2103 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002104}
2105
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002106multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
2107 string elty, string elsz, string vsz512,
2108 string vsz256, string vsz128, Domain d,
2109 Predicate prd, bit IsReMaterializable = 1> {
2110 let Predicates = [prd] in
2111 defm Z : avx512_load<opc, OpcodeStr,
2112 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
2113 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2114 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
2115 !cast<X86MemOperand>(elty##"512mem"), d,
2116 IsReMaterializable>, EVEX_V512;
2117
2118 let Predicates = [prd, HasVLX] in {
2119 defm Z256 : avx512_load<opc, OpcodeStr,
2120 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2121 "v"##vsz256##elty##elsz, "v4i64")),
2122 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2123 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
2124 !cast<X86MemOperand>(elty##"256mem"), d,
2125 IsReMaterializable>, EVEX_V256;
2126
2127 defm Z128 : avx512_load<opc, OpcodeStr,
2128 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2129 "v"##vsz128##elty##elsz, "v2i64")),
2130 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2131 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
2132 !cast<X86MemOperand>(elty##"128mem"), d,
2133 IsReMaterializable>, EVEX_V128;
2134 }
2135}
2136
2137
2138multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2139 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
2140 X86MemOperand memop, Domain d> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002141 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002142 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002143 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002144 EVEX;
2145 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002146 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
2147 (ins RC:$src1, KRC:$mask, RC:$src2),
2148 !strconcat(OpcodeStr,
2149 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002150 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002151 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002152 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002153 !strconcat(OpcodeStr,
2154 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002155 [], d>, EVEX, EVEX_KZ;
2156 }
2157 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002158 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2159 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2160 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002161 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002162 (ins memop:$dst, KRC:$mask, RC:$src),
2163 !strconcat(OpcodeStr,
2164 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002165 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002166 }
2167}
2168
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002169
2170multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
2171 string st_suff_512, string st_suff_256,
2172 string st_suff_128, string elty, string elsz,
2173 string vsz512, string vsz256, string vsz128,
2174 Domain d, Predicate prd> {
2175 let Predicates = [prd] in
2176 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
2177 !cast<ValueType>("v"##vsz512##elty##elsz),
2178 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2179 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
2180
2181 let Predicates = [prd, HasVLX] in {
2182 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
2183 !cast<ValueType>("v"##vsz256##elty##elsz),
2184 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2185 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
2186
2187 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
2188 !cast<ValueType>("v"##vsz128##elty##elsz),
2189 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2190 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
2191 }
2192}
2193
2194defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
2195 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2196 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2197 "512", "256", "", "f", "32", "16", "8", "4",
2198 SSEPackedSingle, HasAVX512>,
2199 PS, EVEX_CD8<32, CD8VF>;
2200
2201defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2202 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2203 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2204 "512", "256", "", "f", "64", "8", "4", "2",
2205 SSEPackedDouble, HasAVX512>,
2206 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2207
2208defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2209 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2210 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2211 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2212 PS, EVEX_CD8<32, CD8VF>;
2213
2214defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2215 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2216 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2217 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2218 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2219
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002220def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002221 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002222 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002224def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2225 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2226 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002227
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002228def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2229 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2230 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2231
2232def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2233 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2234 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2235
2236def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2237 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2238 (VMOVAPDZrm addr:$ptr)>;
2239
2240def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2241 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2242 (VMOVAPSZrm addr:$ptr)>;
2243
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002244def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2245 GR16:$mask),
2246 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2247 VR512:$src)>;
2248def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2249 GR8:$mask),
2250 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2251 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002252
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002253def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2254 GR16:$mask),
2255 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2256 VR512:$src)>;
2257def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2258 GR8:$mask),
2259 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2260 VR512:$src)>;
2261
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002262def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2263 (VMOVUPSZmrk addr:$ptr,
2264 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2265 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2266
2267def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2268 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2269 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2270
2271def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src)),
2272 (VMOVUPSZmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2273
2274def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src)),
2275 (VMOVUPDZmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2276
2277def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2278 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2279
2280def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask,
2281 (bc_v16f32 (v16i32 immAllZerosV)))),
2282 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2283
2284def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src0))),
2285 (VMOVUPSZrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2286
2287def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2288 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2289
2290def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask,
2291 (bc_v8f64 (v16i32 immAllZerosV)))),
2292 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2293
2294def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src0))),
2295 (VMOVUPDZrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2296
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002297def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2298 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2299 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2300 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2301
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002302defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2303 "16", "8", "4", SSEPackedInt, HasAVX512>,
2304 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2305 "512", "256", "", "i", "32", "16", "8", "4",
2306 SSEPackedInt, HasAVX512>,
2307 PD, EVEX_CD8<32, CD8VF>;
2308
2309defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2310 "8", "4", "2", SSEPackedInt, HasAVX512>,
2311 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2312 "512", "256", "", "i", "64", "8", "4", "2",
2313 SSEPackedInt, HasAVX512>,
2314 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2315
2316defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2317 "64", "32", "16", SSEPackedInt, HasBWI>,
2318 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2319 "i", "8", "64", "32", "16", SSEPackedInt,
2320 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2321
2322defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2323 "32", "16", "8", SSEPackedInt, HasBWI>,
2324 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2325 "i", "16", "32", "16", "8", SSEPackedInt,
2326 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2327
2328defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2329 "16", "8", "4", SSEPackedInt, HasAVX512>,
2330 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2331 "i", "32", "16", "8", "4", SSEPackedInt,
2332 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2333
2334defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2335 "8", "4", "2", SSEPackedInt, HasAVX512>,
2336 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2337 "i", "64", "8", "4", "2", SSEPackedInt,
2338 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002339
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002340def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2341 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002342 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002343
2344def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002345 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2346 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002347
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002348def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002349 GR16:$mask),
2350 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002351 VR512:$src)>;
2352def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002353 GR8:$mask),
2354 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002355 VR512:$src)>;
2356
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002358def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002359 (bc_v8i64 (v16i32 immAllZerosV)))),
2360 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002361
2362def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002363 (v8i64 VR512:$src))),
2364 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002365 VK8), VR512:$src)>;
2366
2367def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2368 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002369 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002370
2371def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002372 (v16i32 VR512:$src))),
2373 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002375
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002376def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 immAllZerosV))),
2377 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2378
2379def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2380 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2381
2382def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src0))),
2383 (VMOVDQU32Zrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2384
2385def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask,
2386 (bc_v8i64 (v16i32 immAllZerosV)))),
2387 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2388
2389def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2390 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2391
2392def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src0))),
2393 (VMOVDQU64Zrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2394
2395def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src)),
2396 (VMOVDQU32Zmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2397
2398def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src)),
2399 (VMOVDQU64Zmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2400
2401// SKX replacement
2402def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2403 (VMOVDQU32Z256mrk addr:$ptr, VK8WM:$mask, VR256:$src)>;
2404
2405// KNL replacement
2406def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2407 (VMOVDQU32Zmrk addr:$ptr,
2408 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2409 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2410
2411def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2412 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2413 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2414
2415
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002416// Move Int Doubleword to Packed Double Int
2417//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002418def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002419 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002420 [(set VR128X:$dst,
2421 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2422 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002423def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002424 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 [(set VR128X:$dst,
2426 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2427 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002428def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002429 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002430 [(set VR128X:$dst,
2431 (v2i64 (scalar_to_vector GR64:$src)))],
2432 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002433let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002434def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002435 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436 [(set FR64:$dst, (bitconvert GR64:$src))],
2437 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002438def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002439 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440 [(set GR64:$dst, (bitconvert FR64:$src))],
2441 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002442}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002443def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002444 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2446 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2447 EVEX_CD8<64, CD8VT1>;
2448
2449// Move Int Doubleword to Single Scalar
2450//
Craig Topper88adf2a2013-10-12 05:41:08 +00002451let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002452def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002453 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454 [(set FR32X:$dst, (bitconvert GR32:$src))],
2455 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2456
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002457def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002458 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002459 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2460 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002461}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002463// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002465def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002466 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002467 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2468 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2469 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002470def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002472 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2474 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2475 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2476
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002477// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478//
2479def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002480 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2482 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002483 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 Requires<[HasAVX512, In64BitMode]>;
2485
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002486def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002488 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2490 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002491 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2493
2494// Move Scalar Single to Double Int
2495//
Craig Topper88adf2a2013-10-12 05:41:08 +00002496let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002497def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002499 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500 [(set GR32:$dst, (bitconvert FR32X:$src))],
2501 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002502def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002503 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002504 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2506 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002507}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508
2509// Move Quadword Int to Packed Quadword Int
2510//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002511def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002512 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002513 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002514 [(set VR128X:$dst,
2515 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2516 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2517
2518//===----------------------------------------------------------------------===//
2519// AVX-512 MOVSS, MOVSD
2520//===----------------------------------------------------------------------===//
2521
Michael Liao5bf95782014-12-04 05:20:33 +00002522multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002523 SDNode OpNode, ValueType vt,
2524 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002525 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002526 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002527 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2529 (scalar_to_vector RC:$src2))))],
2530 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002531 let Constraints = "$src1 = $dst" in
2532 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2533 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2534 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002535 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002536 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002537 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002538 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2540 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002541 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002542 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002543 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002544 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2545 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002546 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002547 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002548 [], IIC_SSE_MOV_S_MR>,
2549 EVEX, VEX_LIG, EVEX_K;
2550 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002551 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552}
2553
2554let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002555defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2557
2558let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002559defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002560 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2561
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002562def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2563 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2564 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2565
2566def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2567 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2568 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002569
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002570def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2571 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2572 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2573
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002575let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2577 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002578 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579 IIC_SSE_MOV_S_RR>,
2580 XS, EVEX_4V, VEX_LIG;
2581 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2582 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002583 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584 IIC_SSE_MOV_S_RR>,
2585 XD, EVEX_4V, VEX_LIG, VEX_W;
2586}
2587
2588let Predicates = [HasAVX512] in {
2589 let AddedComplexity = 15 in {
2590 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2591 // MOVS{S,D} to the lower bits.
2592 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2593 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2594 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2595 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2596 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2597 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2598 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2599 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2600
2601 // Move low f32 and clear high bits.
2602 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2603 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002604 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2606 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2607 (SUBREG_TO_REG (i32 0),
2608 (VMOVSSZrr (v4i32 (V_SET0)),
2609 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2610 }
2611
2612 let AddedComplexity = 20 in {
2613 // MOVSSrm zeros the high parts of the register; represent this
2614 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2615 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2616 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2617 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2618 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2619 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2620 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2621
2622 // MOVSDrm zeros the high parts of the register; represent this
2623 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2624 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2625 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2626 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2627 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2628 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2629 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2630 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2631 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2632 def : Pat<(v2f64 (X86vzload addr:$src)),
2633 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2634
2635 // Represent the same patterns above but in the form they appear for
2636 // 256-bit types
2637 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2638 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002639 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2641 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2642 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2643 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2644 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2645 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2646 }
2647 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2648 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2649 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2650 FR32X:$src)), sub_xmm)>;
2651 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2652 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2653 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2654 FR64X:$src)), sub_xmm)>;
2655 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2656 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002657 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002658
2659 // Move low f64 and clear high bits.
2660 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2661 (SUBREG_TO_REG (i32 0),
2662 (VMOVSDZrr (v2f64 (V_SET0)),
2663 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2664
2665 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2666 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2667 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2668
2669 // Extract and store.
2670 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2671 addr:$dst),
2672 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2673 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2674 addr:$dst),
2675 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2676
2677 // Shuffle with VMOVSS
2678 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2679 (VMOVSSZrr (v4i32 VR128X:$src1),
2680 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2681 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2682 (VMOVSSZrr (v4f32 VR128X:$src1),
2683 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2684
2685 // 256-bit variants
2686 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2687 (SUBREG_TO_REG (i32 0),
2688 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2689 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2690 sub_xmm)>;
2691 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2692 (SUBREG_TO_REG (i32 0),
2693 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2694 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2695 sub_xmm)>;
2696
2697 // Shuffle with VMOVSD
2698 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2699 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2700 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2701 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2702 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2703 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2704 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2705 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2706
2707 // 256-bit variants
2708 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2709 (SUBREG_TO_REG (i32 0),
2710 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2711 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2712 sub_xmm)>;
2713 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2714 (SUBREG_TO_REG (i32 0),
2715 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2716 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2717 sub_xmm)>;
2718
2719 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2720 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2721 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2722 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2723 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2724 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2725 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2726 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2727}
2728
2729let AddedComplexity = 15 in
2730def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2731 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002732 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002733 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002734 (v2i64 VR128X:$src))))],
2735 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2736
2737let AddedComplexity = 20 in
2738def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2739 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002740 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002741 [(set VR128X:$dst, (v2i64 (X86vzmovl
2742 (loadv2i64 addr:$src))))],
2743 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2744 EVEX_CD8<8, CD8VT8>;
2745
2746let Predicates = [HasAVX512] in {
2747 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2748 let AddedComplexity = 20 in {
2749 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2750 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002751 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2752 (VMOV64toPQIZrr GR64:$src)>;
2753 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2754 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002755
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002756 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2757 (VMOVDI2PDIZrm addr:$src)>;
2758 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2759 (VMOVDI2PDIZrm addr:$src)>;
2760 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2761 (VMOVZPQILo2PQIZrm addr:$src)>;
2762 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2763 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002764 def : Pat<(v2i64 (X86vzload addr:$src)),
2765 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002766 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002767
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002768 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2769 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2770 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2771 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2772 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2773 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2774 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2775}
2776
2777def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2778 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2779
2780def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2781 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2782
2783def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2784 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2785
2786def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2787 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2788
2789//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002790// AVX-512 - Non-temporals
2791//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002792let SchedRW = [WriteLoad] in {
2793 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2794 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2795 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2796 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2797 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002798
Robert Khasanoved882972014-08-13 10:46:00 +00002799 let Predicates = [HasAVX512, HasVLX] in {
2800 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2801 (ins i256mem:$src),
2802 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2803 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2804 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002805
Robert Khasanoved882972014-08-13 10:46:00 +00002806 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2807 (ins i128mem:$src),
2808 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2809 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2810 EVEX_CD8<64, CD8VF>;
2811 }
Adam Nemetefd07852014-06-18 16:51:10 +00002812}
2813
Robert Khasanoved882972014-08-13 10:46:00 +00002814multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2815 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2816 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2817 let SchedRW = [WriteStore], mayStore = 1,
2818 AddedComplexity = 400 in
2819 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2820 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2821 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2822}
2823
2824multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2825 string elty, string elsz, string vsz512,
2826 string vsz256, string vsz128, Domain d,
2827 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2828 let Predicates = [prd] in
2829 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2830 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2831 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2832 EVEX_V512;
2833
2834 let Predicates = [prd, HasVLX] in {
2835 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2836 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2837 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2838 EVEX_V256;
2839
2840 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2841 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2842 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2843 EVEX_V128;
2844 }
2845}
2846
2847defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2848 "i", "64", "8", "4", "2", SSEPackedInt,
2849 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2850
2851defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2852 "f", "64", "8", "4", "2", SSEPackedDouble,
2853 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2854
2855defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2856 "f", "32", "16", "8", "4", SSEPackedSingle,
2857 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2858
Adam Nemet7f62b232014-06-10 16:39:53 +00002859//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860// AVX-512 - Integer arithmetic
2861//
2862multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002863 X86VectorVTInfo _, OpndItins itins,
2864 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002865 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002866 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2867 "$src2, $src1", "$src1, $src2",
2868 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002869 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002870 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002871
Robert Khasanov545d1b72014-10-14 14:36:19 +00002872 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002873 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002874 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2875 "$src2, $src1", "$src1, $src2",
2876 (_.VT (OpNode _.RC:$src1,
2877 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002878 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002879 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002880}
2881
2882multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2883 X86VectorVTInfo _, OpndItins itins,
2884 bit IsCommutable = 0> :
2885 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2886 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002887 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002888 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2889 "${src2}"##_.BroadcastStr##", $src1",
2890 "$src1, ${src2}"##_.BroadcastStr,
2891 (_.VT (OpNode _.RC:$src1,
2892 (X86VBroadcast
2893 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002894 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002895 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002897
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002898multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2899 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2900 Predicate prd, bit IsCommutable = 0> {
2901 let Predicates = [prd] in
2902 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2903 IsCommutable>, EVEX_V512;
2904
2905 let Predicates = [prd, HasVLX] in {
2906 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2907 IsCommutable>, EVEX_V256;
2908 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2909 IsCommutable>, EVEX_V128;
2910 }
2911}
2912
Robert Khasanov545d1b72014-10-14 14:36:19 +00002913multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2914 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2915 Predicate prd, bit IsCommutable = 0> {
2916 let Predicates = [prd] in
2917 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2918 IsCommutable>, EVEX_V512;
2919
2920 let Predicates = [prd, HasVLX] in {
2921 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2922 IsCommutable>, EVEX_V256;
2923 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2924 IsCommutable>, EVEX_V128;
2925 }
2926}
2927
2928multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2929 OpndItins itins, Predicate prd,
2930 bit IsCommutable = 0> {
2931 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2932 itins, prd, IsCommutable>,
2933 VEX_W, EVEX_CD8<64, CD8VF>;
2934}
2935
2936multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2937 OpndItins itins, Predicate prd,
2938 bit IsCommutable = 0> {
2939 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2940 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2941}
2942
2943multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2944 OpndItins itins, Predicate prd,
2945 bit IsCommutable = 0> {
2946 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2947 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2948}
2949
2950multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2951 OpndItins itins, Predicate prd,
2952 bit IsCommutable = 0> {
2953 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2954 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2955}
2956
2957multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2958 SDNode OpNode, OpndItins itins, Predicate prd,
2959 bit IsCommutable = 0> {
2960 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2961 IsCommutable>;
2962
2963 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2964 IsCommutable>;
2965}
2966
2967multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2968 SDNode OpNode, OpndItins itins, Predicate prd,
2969 bit IsCommutable = 0> {
2970 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2971 IsCommutable>;
2972
2973 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2974 IsCommutable>;
2975}
2976
2977multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2978 bits<8> opc_d, bits<8> opc_q,
2979 string OpcodeStr, SDNode OpNode,
2980 OpndItins itins, bit IsCommutable = 0> {
2981 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2982 itins, HasAVX512, IsCommutable>,
2983 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2984 itins, HasBWI, IsCommutable>;
2985}
2986
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002987multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2988 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2989 PatFrag memop_frag, X86MemOperand x86memop,
2990 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2991 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002993 {
2994 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002995 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002996 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002997 []>, EVEX_4V;
2998 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2999 (ins KRC:$mask, RC:$src1, RC:$src2),
3000 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003001 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003002 [], itins.rr>, EVEX_4V, EVEX_K;
3003 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3004 (ins KRC:$mask, RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003005 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}} {z}" ,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003006 "|$dst {${mask}} {z}, $src1, $src2}"),
3007 [], itins.rr>, EVEX_4V, EVEX_KZ;
3008 }
3009 let mayLoad = 1 in {
3010 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3011 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003012 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003013 []>, EVEX_4V;
3014 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3015 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3016 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003017 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003018 [], itins.rm>, EVEX_4V, EVEX_K;
3019 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3020 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3021 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003022 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003023 [], itins.rm>, EVEX_4V, EVEX_KZ;
3024 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3025 (ins RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003026 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003027 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
3028 [], itins.rm>, EVEX_4V, EVEX_B;
3029 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3030 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003031 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003032 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
3033 BrdcstStr, "}"),
3034 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
3035 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3036 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003037 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003038 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
3039 BrdcstStr, "}"),
3040 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
3041 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003042}
3043
Robert Khasanov545d1b72014-10-14 14:36:19 +00003044defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3045 SSE_INTALU_ITINS_P, 1>;
3046defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3047 SSE_INTALU_ITINS_P, 0>;
3048defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3049 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3050defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3051 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003052defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3053 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003054
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003055defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003056 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003057 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
3058 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003060defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003061 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003062 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063
3064def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
3065 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3066
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003067def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
3068 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3069 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3070def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
3071 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3072 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
3073
Robert Khasanov545d1b72014-10-14 14:36:19 +00003074defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3075 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3076defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3077 SSE_INTALU_ITINS_P, HasBWI, 1>;
3078defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3079 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003080
Robert Khasanov545d1b72014-10-14 14:36:19 +00003081defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3082 SSE_INTALU_ITINS_P, HasBWI, 1>;
3083defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3084 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3085defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3086 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003087
Robert Khasanov545d1b72014-10-14 14:36:19 +00003088defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3089 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3090defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3091 SSE_INTALU_ITINS_P, HasBWI, 1>;
3092defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3093 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003094
Robert Khasanov545d1b72014-10-14 14:36:19 +00003095defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3096 SSE_INTALU_ITINS_P, HasBWI, 1>;
3097defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3098 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3099defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3100 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003101
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003102def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3103 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3104 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3105def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3106 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3107 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3108def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3109 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3110 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3111def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3112 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3113 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3114def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3115 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3116 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3117def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3118 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3119 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3120def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3121 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3122 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3123def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3124 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3125 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003126//===----------------------------------------------------------------------===//
3127// AVX-512 - Unpack Instructions
3128//===----------------------------------------------------------------------===//
3129
3130multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3131 PatFrag mem_frag, RegisterClass RC,
3132 X86MemOperand x86memop, string asm,
3133 Domain d> {
3134 def rr : AVX512PI<opc, MRMSrcReg,
3135 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3136 asm, [(set RC:$dst,
3137 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003138 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003139 def rm : AVX512PI<opc, MRMSrcMem,
3140 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3141 asm, [(set RC:$dst,
3142 (vt (OpNode RC:$src1,
3143 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003144 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145}
3146
Craig Topper820d4922015-02-09 04:04:50 +00003147defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003149 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003150defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003152 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003153defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003154 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003155 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003156defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003158 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003159
3160multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3161 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3162 X86MemOperand x86memop> {
3163 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3164 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003165 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003166 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167 IIC_SSE_UNPCK>, EVEX_4V;
3168 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3169 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003170 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003171 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3172 (bitconvert (memop_frag addr:$src2)))))],
3173 IIC_SSE_UNPCK>, EVEX_4V;
3174}
3175defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003176 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177 EVEX_CD8<32, CD8VF>;
3178defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003179 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003180 VEX_W, EVEX_CD8<64, CD8VF>;
3181defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003182 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003183 EVEX_CD8<32, CD8VF>;
3184defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003185 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186 VEX_W, EVEX_CD8<64, CD8VF>;
3187//===----------------------------------------------------------------------===//
3188// AVX-512 - PSHUFD
3189//
3190
3191multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003192 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003193 X86MemOperand x86memop, ValueType OpVT> {
3194 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003195 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003196 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003197 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198 [(set RC:$dst,
3199 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3200 EVEX;
3201 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003202 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003203 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003204 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003205 [(set RC:$dst,
3206 (OpVT (OpNode (mem_frag addr:$src1),
3207 (i8 imm:$src2))))]>, EVEX;
3208}
3209
Craig Topper820d4922015-02-09 04:04:50 +00003210defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003211 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003212
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003213//===----------------------------------------------------------------------===//
3214// AVX-512 Logical Instructions
3215//===----------------------------------------------------------------------===//
3216
Robert Khasanov545d1b72014-10-14 14:36:19 +00003217defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3218 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3219defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3220 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3221defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3222 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3223defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
3224 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003225
3226//===----------------------------------------------------------------------===//
3227// AVX-512 FP arithmetic
3228//===----------------------------------------------------------------------===//
3229
3230multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
3231 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003232 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
3234 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003235 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003236 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
3237 EVEX_CD8<64, CD8VT1>;
3238}
3239
3240let isCommutable = 1 in {
3241defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
3242defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
3243defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
3244defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
3245}
3246let isCommutable = 0 in {
3247defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
3248defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
3249}
3250
3251multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003252 X86VectorVTInfo _, bit IsCommutable> {
3253 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3254 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3255 "$src2, $src1", "$src1, $src2",
3256 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003257 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003258 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3259 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3260 "$src2, $src1", "$src1, $src2",
3261 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3262 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3263 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3264 "${src2}"##_.BroadcastStr##", $src1",
3265 "$src1, ${src2}"##_.BroadcastStr,
3266 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3267 (_.ScalarLdFrag addr:$src2))))>,
3268 EVEX_4V, EVEX_B;
3269 }//let mayLoad = 1
3270}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003271
Robert Khasanov595e5982014-10-29 15:43:02 +00003272multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3273 bit IsCommutable = 0> {
3274 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3275 IsCommutable>, EVEX_V512, PS,
3276 EVEX_CD8<32, CD8VF>;
3277 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3278 IsCommutable>, EVEX_V512, PD, VEX_W,
3279 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003280
Robert Khasanov595e5982014-10-29 15:43:02 +00003281 // Define only if AVX512VL feature is present.
3282 let Predicates = [HasVLX] in {
3283 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3284 IsCommutable>, EVEX_V128, PS,
3285 EVEX_CD8<32, CD8VF>;
3286 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3287 IsCommutable>, EVEX_V256, PS,
3288 EVEX_CD8<32, CD8VF>;
3289 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3290 IsCommutable>, EVEX_V128, PD, VEX_W,
3291 EVEX_CD8<64, CD8VF>;
3292 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3293 IsCommutable>, EVEX_V256, PD, VEX_W,
3294 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003295 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003296}
3297
Robert Khasanov595e5982014-10-29 15:43:02 +00003298defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>;
3299defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>;
3300defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3301defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
3302defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>;
3303defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003304
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003305def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3306 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3307 (i16 -1), FROUND_CURRENT)),
3308 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3309
3310def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3311 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3312 (i8 -1), FROUND_CURRENT)),
3313 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3314
3315def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3316 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3317 (i16 -1), FROUND_CURRENT)),
3318 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3319
3320def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3321 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3322 (i8 -1), FROUND_CURRENT)),
3323 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003324//===----------------------------------------------------------------------===//
3325// AVX-512 VPTESTM instructions
3326//===----------------------------------------------------------------------===//
3327
Michael Liao5bf95782014-12-04 05:20:33 +00003328multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3329 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003331 def rr : AVX512PI<opc, MRMSrcReg,
Michael Liao5bf95782014-12-04 05:20:33 +00003332 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003333 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003334 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3335 SSEPackedInt>, EVEX_4V;
3336 def rm : AVX512PI<opc, MRMSrcMem,
Michael Liao5bf95782014-12-04 05:20:33 +00003337 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003338 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003339 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003340 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003341}
3342
3343defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003344 loadv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003345 EVEX_CD8<32, CD8VF>;
3346defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003347 loadv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003348 EVEX_CD8<64, CD8VF>;
3349
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003350let Predicates = [HasCDI] in {
3351defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003352 loadv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003353 EVEX_CD8<32, CD8VF>;
3354defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003355 loadv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003356 EVEX_CD8<64, CD8VF>;
3357}
3358
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003359def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3360 (v16i32 VR512:$src2), (i16 -1))),
3361 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3362
3363def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3364 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003365 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003366
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367//===----------------------------------------------------------------------===//
3368// AVX-512 Shift instructions
3369//===----------------------------------------------------------------------===//
3370multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003371 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003372 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003373 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003374 "$src2, $src1", "$src1, $src2",
3375 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3376 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
3377 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003378 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003379 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003380 (_.VT (OpNode (_.LdFrag addr:$src1), (i8 imm:$src2))),
Cameron McInally04400442014-11-14 15:43:00 +00003381 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003382}
3383
3384multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003385 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3386 // src2 is always 128-bit
3387 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3388 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3389 "$src2, $src1", "$src1, $src2",
3390 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3391 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3392 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3393 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3394 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003395 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003396 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, EVEX_4V;
3397}
3398
Cameron McInally5fb084e2014-12-11 17:13:05 +00003399multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003400 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3401 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, _>, EVEX_V512;
3402}
3403
Cameron McInally5fb084e2014-12-11 17:13:05 +00003404multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, string OpcodeStr,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003405 SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003406 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Michael Liao5bf95782014-12-04 05:20:33 +00003407 v16i32_info>, EVEX_CD8<32, CD8VQ>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003408 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003409 v8i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003410}
3411
3412defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003413 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003414 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003416 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003417 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003418
3419defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003420 v16i32_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003421 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003423 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003425
3426defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003427 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003430 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003431 EVEX_CD8<64, CD8VF>, VEX_W;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003432
Cameron McInally5fb084e2014-12-11 17:13:05 +00003433defm VPSLL : avx512_shift_types<0xF2, 0xF3, "vpsll", X86vshl>;
3434defm VPSRA : avx512_shift_types<0xE2, 0xE2, "vpsra", X86vsra>;
3435defm VPSRL : avx512_shift_types<0xD2, 0xD3, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003436
3437//===-------------------------------------------------------------------===//
3438// Variable Bit Shifts
3439//===-------------------------------------------------------------------===//
3440multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003441 X86VectorVTInfo _> {
3442 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3443 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3444 "$src2, $src1", "$src1, $src2",
3445 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3446 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
3447 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3448 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3449 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003450 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Cameron McInally5fb084e2014-12-11 17:13:05 +00003451 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452}
3453
Cameron McInally5fb084e2014-12-11 17:13:05 +00003454multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3455 AVX512VLVectorVTInfo _> {
3456 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3457}
3458
3459multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3460 SDNode OpNode> {
3461 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
3462 avx512vl_i32_info>, EVEX_CD8<32, CD8VQ>;
3463 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
3464 avx512vl_i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
3465}
3466
3467defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>;
3468defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>;
3469defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470
3471//===----------------------------------------------------------------------===//
3472// AVX-512 - MOVDDUP
3473//===----------------------------------------------------------------------===//
3474
Michael Liao5bf95782014-12-04 05:20:33 +00003475multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003476 X86MemOperand x86memop, PatFrag memop_frag> {
3477def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003478 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003479 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3480def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003481 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003482 [(set RC:$dst,
3483 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3484}
3485
Craig Topper820d4922015-02-09 04:04:50 +00003486defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003487 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3488def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3489 (VMOVDDUPZrm addr:$src)>;
3490
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003491//===---------------------------------------------------------------------===//
3492// Replicate Single FP - MOVSHDUP and MOVSLDUP
3493//===---------------------------------------------------------------------===//
3494multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3495 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3496 X86MemOperand x86memop> {
3497 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003498 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003499 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3500 let mayLoad = 1 in
3501 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003502 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003503 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3504}
3505
3506defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003507 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003508 EVEX_CD8<32, CD8VF>;
3509defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003510 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003511 EVEX_CD8<32, CD8VF>;
3512
3513def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003514def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003515 (VMOVSHDUPZrm addr:$src)>;
3516def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003517def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003518 (VMOVSLDUPZrm addr:$src)>;
3519
3520//===----------------------------------------------------------------------===//
3521// Move Low to High and High to Low packed FP Instructions
3522//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003523def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3524 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003525 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003526 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3527 IIC_SSE_MOV_LH>, EVEX_4V;
3528def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3529 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003530 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003531 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3532 IIC_SSE_MOV_LH>, EVEX_4V;
3533
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003534let Predicates = [HasAVX512] in {
3535 // MOVLHPS patterns
3536 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3537 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3538 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3539 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003540
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003541 // MOVHLPS patterns
3542 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3543 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3544}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545
3546//===----------------------------------------------------------------------===//
3547// FMA - Fused Multiply Operations
3548//
Adam Nemet26371ce2014-10-24 00:02:55 +00003549
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003551// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3552multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3553 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003554 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003555 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003556 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003557 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003558 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559
3560 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003561 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3562 (ins _.RC:$src2, _.MemOp:$src3),
3563 OpcodeStr, "$src3, $src2", "$src2, $src3",
3564 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3565 AVX512FMA3Base;
3566
3567 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3568 (ins _.RC:$src2, _.ScalarMemOp:$src3),
3569 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), !strconcat("$src2, ${src3}", _.BroadcastStr ),
3570 (OpNode _.RC:$src1, _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
3571 AVX512FMA3Base, EVEX_B;
3572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003573} // Constraints = "$src1 = $dst"
3574
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003575let Constraints = "$src1 = $dst" in {
3576// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3577multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3578 SDPatternOperator OpNode> {
3579 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3580 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3581 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3582 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3583 AVX512FMA3Base, EVEX_B, EVEX_RC;
3584 }
3585} // Constraints = "$src1 = $dst"
3586
3587multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3588 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3589 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3590 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3591}
3592
Adam Nemet832ec5e2014-10-24 00:03:00 +00003593multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003594 string OpcodeStr, X86VectorVTInfo VTI,
3595 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003596 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3597 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003598
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003599 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3600 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003601}
3602
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003603multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3604 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003605 SDPatternOperator OpNode,
3606 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003607let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003608 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003609 v16f32_info, OpNode>,
3610 avx512_fma3_round_forms<opc213, OpcodeStr,
3611 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003612 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3613 v8f32x_info, OpNode>, EVEX_V256;
3614 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3615 v4f32x_info, OpNode>, EVEX_V128;
3616 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003617let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003618 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003619 v8f64_info, OpNode>,
3620 avx512_fma3_round_forms<opc213, OpcodeStr,
3621 v8f64_info, OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003622 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3623 v4f64x_info, OpNode>, EVEX_V256, VEX_W;
3624 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3625 v2f64x_info, OpNode>, EVEX_V128, VEX_W;
3626 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003627}
3628
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003629defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
3630defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
3631defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
3632defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
3633defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
3634defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003635
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003636let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003637multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3638 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003639 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003640 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3641 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003642 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00003643 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003644 _.RC:$src3)))]>;
3645 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3646 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003647 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003648 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3649 [(set _.RC:$dst,
3650 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3651 (_.ScalarLdFrag addr:$src2))),
3652 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003653}
3654} // Constraints = "$src1 = $dst"
3655
3656
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003657multiclass avx512_fma3p_m132_f<bits<8> opc,
3658 string OpcodeStr,
3659 SDNode OpNode> {
3660
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003661let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003662 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
3663 OpNode,v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3664 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3665 OpNode, v8f32x_info>, EVEX_V256, EVEX_CD8<32, CD8VF>;
3666 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3667 OpNode, v4f32x_info>, EVEX_V128, EVEX_CD8<32, CD8VF>;
3668 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003669let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003670 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
3671 OpNode, v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VF>;
3672 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3673 OpNode, v4f64x_info>, EVEX_V256, VEX_W, EVEX_CD8<32, CD8VF>;
3674 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3675 OpNode, v2f64x_info>, EVEX_V128, VEX_W, EVEX_CD8<32, CD8VF>;
3676 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003677}
3678
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003679defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
3680defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
3681defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
3682defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
3683defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
3684defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
3685
3686
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003687// Scalar FMA
3688let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003689multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3690 RegisterClass RC, ValueType OpVT,
3691 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003692 PatFrag mem_frag> {
3693 let isCommutable = 1 in
3694 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3695 (ins RC:$src1, RC:$src2, RC:$src3),
3696 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003697 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003698 [(set RC:$dst,
3699 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3700 let mayLoad = 1 in
3701 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3702 (ins RC:$src1, RC:$src2, f128mem:$src3),
3703 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003704 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003705 [(set RC:$dst,
3706 (OpVT (OpNode RC:$src2, RC:$src1,
3707 (mem_frag addr:$src3))))]>;
3708}
3709
3710} // Constraints = "$src1 = $dst"
3711
Elena Demikhovskycf088092013-12-11 14:31:04 +00003712defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003713 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003714defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003715 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003716defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003717 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003718defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003719 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003720defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003721 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003722defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003723 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003724defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003725 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003726defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003727 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3728
3729//===----------------------------------------------------------------------===//
3730// AVX-512 Scalar convert from sign integer to float/double
3731//===----------------------------------------------------------------------===//
3732
3733multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3734 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003735let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003736 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003737 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003738 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003739 let mayLoad = 1 in
3740 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3741 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003742 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003743 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003744} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003745}
Andrew Trick15a47742013-10-09 05:11:10 +00003746let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003747defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003748 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003749defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003750 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003751defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003752 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003753defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003754 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3755
3756def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3757 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3758def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003759 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003760def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3761 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3762def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003763 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003764
3765def : Pat<(f32 (sint_to_fp GR32:$src)),
3766 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3767def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003768 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003769def : Pat<(f64 (sint_to_fp GR32:$src)),
3770 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3771def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003772 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3773
Elena Demikhovskycf088092013-12-11 14:31:04 +00003774defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003775 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003776defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003777 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003778defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003779 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003780defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003781 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3782
3783def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3784 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3785def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3786 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3787def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3788 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3789def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3790 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3791
3792def : Pat<(f32 (uint_to_fp GR32:$src)),
3793 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3794def : Pat<(f32 (uint_to_fp GR64:$src)),
3795 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3796def : Pat<(f64 (uint_to_fp GR32:$src)),
3797 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3798def : Pat<(f64 (uint_to_fp GR64:$src)),
3799 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003800}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003801
3802//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003803// AVX-512 Scalar convert from float/double to integer
3804//===----------------------------------------------------------------------===//
3805multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3806 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3807 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003808let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003809 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003810 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003811 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3812 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003813 let mayLoad = 1 in
3814 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003815 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003816 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003817} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003818}
3819let Predicates = [HasAVX512] in {
3820// Convert float/double to signed/unsigned int 32/64
3821defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003822 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003823 XS, EVEX_CD8<32, CD8VT1>;
3824defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003825 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003826 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3827defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003828 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003829 XS, EVEX_CD8<32, CD8VT1>;
3830defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3831 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003832 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003833 EVEX_CD8<32, CD8VT1>;
3834defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003835 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003836 XD, EVEX_CD8<64, CD8VT1>;
3837defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003838 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003839 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3840defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003841 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003842 XD, EVEX_CD8<64, CD8VT1>;
3843defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3844 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003845 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003846 EVEX_CD8<64, CD8VT1>;
3847
Craig Topper9dd48c82014-01-02 17:28:14 +00003848let isCodeGenOnly = 1 in {
3849 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3850 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3851 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3852 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3853 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3854 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3855 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3856 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3857 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3858 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3859 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3860 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003861
Craig Topper9dd48c82014-01-02 17:28:14 +00003862 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3863 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3864 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3865 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3866 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3867 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3868 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3869 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3870 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3871 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3872 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3873 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3874} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003875
3876// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003877let isCodeGenOnly = 1 in {
3878 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3879 ssmem, sse_load_f32, "cvttss2si">,
3880 XS, EVEX_CD8<32, CD8VT1>;
3881 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3882 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3883 "cvttss2si">, XS, VEX_W,
3884 EVEX_CD8<32, CD8VT1>;
3885 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3886 sdmem, sse_load_f64, "cvttsd2si">, XD,
3887 EVEX_CD8<64, CD8VT1>;
3888 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3889 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3890 "cvttsd2si">, XD, VEX_W,
3891 EVEX_CD8<64, CD8VT1>;
3892 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3893 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3894 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3895 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3896 int_x86_avx512_cvttss2usi64, ssmem,
3897 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3898 EVEX_CD8<32, CD8VT1>;
3899 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3900 int_x86_avx512_cvttsd2usi,
3901 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3902 EVEX_CD8<64, CD8VT1>;
3903 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3904 int_x86_avx512_cvttsd2usi64, sdmem,
3905 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3906 EVEX_CD8<64, CD8VT1>;
3907} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003908
3909multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3910 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3911 string asm> {
3912 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003913 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003914 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3915 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003916 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003917 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3918}
3919
3920defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003921 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003922 EVEX_CD8<32, CD8VT1>;
3923defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003924 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003925 EVEX_CD8<32, CD8VT1>;
3926defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003927 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003928 EVEX_CD8<32, CD8VT1>;
3929defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003930 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003931 EVEX_CD8<32, CD8VT1>;
3932defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003933 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003934 EVEX_CD8<64, CD8VT1>;
3935defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003936 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003937 EVEX_CD8<64, CD8VT1>;
3938defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003939 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003940 EVEX_CD8<64, CD8VT1>;
3941defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003942 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003943 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003944} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003945//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003946// AVX-512 Convert form float to double and back
3947//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003948let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003949def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3950 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003951 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003952 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3953let mayLoad = 1 in
3954def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3955 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003956 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003957 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3958 EVEX_CD8<32, CD8VT1>;
3959
3960// Convert scalar double to scalar single
3961def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3962 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003963 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003964 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3965let mayLoad = 1 in
3966def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3967 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003968 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003969 []>, EVEX_4V, VEX_LIG, VEX_W,
3970 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3971}
3972
3973def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3974 Requires<[HasAVX512]>;
3975def : Pat<(fextend (loadf32 addr:$src)),
3976 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3977
3978def : Pat<(extloadf32 addr:$src),
3979 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3980 Requires<[HasAVX512, OptForSize]>;
3981
3982def : Pat<(extloadf32 addr:$src),
3983 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3984 Requires<[HasAVX512, OptForSpeed]>;
3985
3986def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3987 Requires<[HasAVX512]>;
3988
Michael Liao5bf95782014-12-04 05:20:33 +00003989multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
3990 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003991 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3992 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003993let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003994 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003995 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003996 [(set DstRC:$dst,
3997 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003998 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00003999 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004000 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004001 let mayLoad = 1 in
4002 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004003 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004004 [(set DstRC:$dst,
4005 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004006} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004007}
4008
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004009multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004010 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4011 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4012 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004013let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004014 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004015 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004016 [(set DstRC:$dst,
4017 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4018 let mayLoad = 1 in
4019 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004020 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004021 [(set DstRC:$dst,
4022 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004023} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004024}
4025
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004026defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004027 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004028 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004029 EVEX_CD8<64, CD8VF>;
4030
4031defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004032 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004033 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004034 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004035def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4036 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004037
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004038def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4039 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4040 (VCVTPD2PSZrr VR512:$src)>;
4041
4042def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4043 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4044 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004045
4046//===----------------------------------------------------------------------===//
4047// AVX-512 Vector convert from sign integer to float/double
4048//===----------------------------------------------------------------------===//
4049
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004050defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004051 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004052 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004053 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004054
4055defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004056 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004057 SSEPackedDouble>, EVEX_V512, XS,
4058 EVEX_CD8<32, CD8VH>;
4059
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004060defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004061 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004062 SSEPackedSingle>, EVEX_V512, XS,
4063 EVEX_CD8<32, CD8VF>;
4064
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004065defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004066 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004067 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004068 EVEX_CD8<64, CD8VF>;
4069
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004070defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004071 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004072 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073 EVEX_CD8<32, CD8VF>;
4074
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004075// cvttps2udq (src, 0, mask-all-ones, sae-current)
4076def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4077 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4078 (VCVTTPS2UDQZrr VR512:$src)>;
4079
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004080defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004081 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004082 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004083 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004084
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004085// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4086def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4087 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4088 (VCVTTPD2UDQZrr VR512:$src)>;
4089
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004090defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004091 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092 SSEPackedDouble>, EVEX_V512, XS,
4093 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004094
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004095defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004096 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004097 SSEPackedSingle>, EVEX_V512, XD,
4098 EVEX_CD8<32, CD8VF>;
4099
4100def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004101 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004102 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004103
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004104def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4105 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4106 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4107
4108def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4109 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4110 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004111
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004112def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4113 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4114 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004115
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004116def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4117 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4118 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4119
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004120def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004121 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004122 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004123def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4124 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4125 (VCVTDQ2PDZrr VR256X:$src)>;
4126def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4127 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4128 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4129def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4130 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4131 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004132
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004133multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4134 RegisterClass DstRC, PatFrag mem_frag,
4135 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004136let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004137 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004138 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004139 [], d>, EVEX;
4140 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004141 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004142 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004143 let mayLoad = 1 in
4144 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004145 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004146 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004147} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004148}
4149
4150defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004151 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004152 EVEX_V512, EVEX_CD8<32, CD8VF>;
4153defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004154 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004155 EVEX_V512, EVEX_CD8<64, CD8VF>;
4156
4157def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4158 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4159 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4160
4161def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4162 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4163 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4164
4165defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004166 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004167 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004168defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004169 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004170 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004171
4172def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4173 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4174 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4175
4176def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4177 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4178 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004179
4180let Predicates = [HasAVX512] in {
4181 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4182 (VCVTPD2PSZrm addr:$src)>;
4183 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4184 (VCVTPS2PDZrm addr:$src)>;
4185}
4186
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004187//===----------------------------------------------------------------------===//
4188// Half precision conversion instructions
4189//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004190multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4191 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004192 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4193 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004194 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004195 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004196 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4197 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4198}
4199
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004200multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4201 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004202 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004203 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004204 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004205 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004206 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004207 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004208 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004209 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004210}
4211
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004212defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004213 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004214defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004215 EVEX_CD8<32, CD8VH>;
4216
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004217def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4218 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4219 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4220
4221def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4222 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4223 (VCVTPH2PSZrr VR256X:$src)>;
4224
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004225let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4226 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004227 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004228 EVEX_CD8<32, CD8VT1>;
4229 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004230 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004231 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4232 let Pattern = []<dag> in {
4233 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004234 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004235 EVEX_CD8<32, CD8VT1>;
4236 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004237 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004238 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4239 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004240 let isCodeGenOnly = 1 in {
4241 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004242 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004243 EVEX_CD8<32, CD8VT1>;
4244 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004245 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004246 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004247
Craig Topper9dd48c82014-01-02 17:28:14 +00004248 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004249 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004250 EVEX_CD8<32, CD8VT1>;
4251 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004252 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004253 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4254 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004255}
Michael Liao5bf95782014-12-04 05:20:33 +00004256
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004257/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4258multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4259 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004260 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004261 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4262 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004264 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004265 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004266 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4267 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004268 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004269 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004270 }
4271}
4272}
4273
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004274defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4275 EVEX_CD8<32, CD8VT1>;
4276defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4277 VEX_W, EVEX_CD8<64, CD8VT1>;
4278defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4279 EVEX_CD8<32, CD8VT1>;
4280defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4281 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004283def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4284 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4285 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4286 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004287
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004288def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4289 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4290 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4291 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004292
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004293def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4294 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4295 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4296 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004297
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004298def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4299 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4300 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4301 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004302
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004303/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4304multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004305 X86VectorVTInfo _> {
4306 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4307 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4308 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4309 let mayLoad = 1 in {
4310 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4311 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4312 (OpNode (_.FloatVT
4313 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4314 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4315 (ins _.ScalarMemOp:$src), OpcodeStr,
4316 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4317 (OpNode (_.FloatVT
4318 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4319 EVEX, T8PD, EVEX_B;
4320 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004321}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004322
4323multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4324 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4325 EVEX_V512, EVEX_CD8<32, CD8VF>;
4326 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4327 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4328
4329 // Define only if AVX512VL feature is present.
4330 let Predicates = [HasVLX] in {
4331 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4332 OpNode, v4f32x_info>,
4333 EVEX_V128, EVEX_CD8<32, CD8VF>;
4334 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4335 OpNode, v8f32x_info>,
4336 EVEX_V256, EVEX_CD8<32, CD8VF>;
4337 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4338 OpNode, v2f64x_info>,
4339 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4340 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4341 OpNode, v4f64x_info>,
4342 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4343 }
4344}
4345
4346defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4347defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004348
4349def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4350 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4351 (VRSQRT14PSZr VR512:$src)>;
4352def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4353 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4354 (VRSQRT14PDZr VR512:$src)>;
4355
4356def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4357 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4358 (VRCP14PSZr VR512:$src)>;
4359def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4360 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4361 (VRCP14PDZr VR512:$src)>;
4362
4363/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004364multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4365 SDNode OpNode> {
4366
4367 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4368 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4369 "$src2, $src1", "$src1, $src2",
4370 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4371 (i32 FROUND_CURRENT))>;
4372
4373 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4374 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4375 "$src2, $src1", "$src1, $src2",
4376 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4377 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4378
4379 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4380 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4381 "$src2, $src1", "$src1, $src2",
4382 (OpNode (_.VT _.RC:$src1),
4383 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4384 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004385}
4386
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004387multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4388 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4389 EVEX_CD8<32, CD8VT1>;
4390 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4391 EVEX_CD8<64, CD8VT1>, VEX_W;
4392}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004393
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004394let hasSideEffects = 0, Predicates = [HasERI] in {
4395 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4396 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4397}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004398/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004399
4400multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4401 SDNode OpNode> {
4402
4403 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4404 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4405 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4406
4407 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4408 (ins _.RC:$src), OpcodeStr,
4409 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004410 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4411 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004412
4413 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4414 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4415 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004416 (bitconvert (_.LdFrag addr:$src))),
4417 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004418
4419 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4420 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4421 (OpNode (_.FloatVT
4422 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4423 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004424}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004425
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004426multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4427 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4428 EVEX_CD8<32, CD8VF>;
4429 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4430 VEX_W, EVEX_CD8<32, CD8VF>;
4431}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004432
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004433let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004434
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004435 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4436 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4437 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4438}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004439
Robert Khasanoveb126392014-10-28 18:15:20 +00004440multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4441 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004442 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004443 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4444 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4445 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004446 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004447 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4448 (OpNode (_.FloatVT
4449 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004450
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004451 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004452 (ins _.ScalarMemOp:$src), OpcodeStr,
4453 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4454 (OpNode (_.FloatVT
4455 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4456 EVEX, EVEX_B;
4457 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004458}
4459
4460multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4461 Intrinsic F32Int, Intrinsic F64Int,
4462 OpndItins itins_s, OpndItins itins_d> {
4463 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4464 (ins FR32X:$src1, FR32X:$src2),
4465 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004466 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004467 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004468 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004469 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4470 (ins VR128X:$src1, VR128X:$src2),
4471 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004472 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004473 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004474 (F32Int VR128X:$src1, VR128X:$src2))],
4475 itins_s.rr>, XS, EVEX_4V;
4476 let mayLoad = 1 in {
4477 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4478 (ins FR32X:$src1, f32mem:$src2),
4479 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004480 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004481 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004482 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004483 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4484 (ins VR128X:$src1, ssmem:$src2),
4485 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004486 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004487 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004488 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4489 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4490 }
4491 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4492 (ins FR64X:$src1, FR64X:$src2),
4493 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004494 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004495 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004496 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004497 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4498 (ins VR128X:$src1, VR128X:$src2),
4499 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004500 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004501 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004502 (F64Int VR128X:$src1, VR128X:$src2))],
4503 itins_s.rr>, XD, EVEX_4V, VEX_W;
4504 let mayLoad = 1 in {
4505 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4506 (ins FR64X:$src1, f64mem:$src2),
4507 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004508 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004509 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004510 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004511 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4512 (ins VR128X:$src1, sdmem:$src2),
4513 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004514 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004515 [(set VR128X:$dst,
4516 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4518 }
4519}
4520
Robert Khasanoveb126392014-10-28 18:15:20 +00004521multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4522 SDNode OpNode> {
4523 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4524 v16f32_info>,
4525 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4526 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4527 v8f64_info>,
4528 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4529 // Define only if AVX512VL feature is present.
4530 let Predicates = [HasVLX] in {
4531 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4532 OpNode, v4f32x_info>,
4533 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4534 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4535 OpNode, v8f32x_info>,
4536 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4537 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4538 OpNode, v2f64x_info>,
4539 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4540 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4541 OpNode, v4f64x_info>,
4542 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4543 }
4544}
4545
4546defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004547
Michael Liao5bf95782014-12-04 05:20:33 +00004548defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4549 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004550 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004551
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004552let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004553 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4554 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004555 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004556 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4557 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004558 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004559
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004560 def : Pat<(f32 (fsqrt FR32X:$src)),
4561 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4562 def : Pat<(f32 (fsqrt (load addr:$src))),
4563 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4564 Requires<[OptForSize]>;
4565 def : Pat<(f64 (fsqrt FR64X:$src)),
4566 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4567 def : Pat<(f64 (fsqrt (load addr:$src))),
4568 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4569 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004570
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004571 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004572 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004573 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004574 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004575 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004576
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004577 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004578 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004579 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004580 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004581 Requires<[OptForSize]>;
4582
4583 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4584 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4585 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4586 VR128X)>;
4587 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4588 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4589
4590 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4591 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4592 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4593 VR128X)>;
4594 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4595 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4596}
4597
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004598
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004599multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4600 X86MemOperand x86memop, RegisterClass RC,
4601 PatFrag mem_frag, Domain d> {
4602let ExeDomain = d in {
4603 // Intrinsic operation, reg.
4604 // Vector intrinsic operation, reg
4605 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004606 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004607 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004608 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004609 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004610
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004611 // Vector intrinsic operation, mem
4612 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004613 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004614 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004615 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004616 []>, EVEX;
4617} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004618}
4619
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004620
4621defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004622 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004623 EVEX_CD8<32, CD8VF>;
4624
4625def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004626 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004627 FROUND_CURRENT)),
4628 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4629
4630
4631defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004632 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004633 VEX_W, EVEX_CD8<64, CD8VF>;
4634
4635def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004636 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004637 FROUND_CURRENT)),
4638 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4639
4640multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4641 Operand x86memop, RegisterClass RC, Domain d> {
4642let ExeDomain = d in {
4643 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004644 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32u8imm:$src3),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004645 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004646 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004647 []>, EVEX_4V;
4648
4649 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004650 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32u8imm:$src3),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004651 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004652 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004653 []>, EVEX_4V;
4654} // ExeDomain
4655}
4656
4657defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4658 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004659
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004660defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4661 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4662
Craig Topperca8e1792015-01-25 08:49:22 +00004663let Predicates = [HasAVX512] in {
4664 def : Pat<(ffloor FR32X:$src),
4665 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4666 def : Pat<(f64 (ffloor FR64X:$src)),
4667 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4668 def : Pat<(f32 (fnearbyint FR32X:$src)),
4669 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4670 def : Pat<(f64 (fnearbyint FR64X:$src)),
4671 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4672 def : Pat<(f32 (fceil FR32X:$src)),
4673 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4674 def : Pat<(f64 (fceil FR64X:$src)),
4675 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4676 def : Pat<(f32 (frint FR32X:$src)),
4677 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4678 def : Pat<(f64 (frint FR64X:$src)),
4679 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4680 def : Pat<(f32 (ftrunc FR32X:$src)),
4681 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4682 def : Pat<(f64 (ftrunc FR64X:$src)),
4683 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4684}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004685
4686def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004687 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004688def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004689 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004690def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004691 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004692def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004693 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004694def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004695 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004696
4697def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004698 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004699def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004700 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004701def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004702 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004703def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004704 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004705def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004706 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004707
4708//-------------------------------------------------
4709// Integer truncate and extend operations
4710//-------------------------------------------------
4711
4712multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4713 RegisterClass dstRC, RegisterClass srcRC,
4714 RegisterClass KRC, X86MemOperand x86memop> {
4715 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4716 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004717 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004718 []>, EVEX;
4719
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004720 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4721 (ins KRC:$mask, srcRC:$src),
4722 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004723 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004724 []>, EVEX, EVEX_K;
4725
4726 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004727 (ins KRC:$mask, srcRC:$src),
4728 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004729 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004730 []>, EVEX, EVEX_KZ;
4731
4732 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004733 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004734 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004735
4736 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4737 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004738 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004739 []>, EVEX, EVEX_K;
4740
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004741}
Michael Liao5bf95782014-12-04 05:20:33 +00004742defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004743 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4744defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4745 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4746defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4747 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4748defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4749 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4750defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4751 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4752defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4753 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4754defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4755 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4756defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4757 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4758defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4759 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4760defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4761 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4762defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4763 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4764defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4765 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4766defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4767 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4768defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4769 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4770defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4771 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4772
4773def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4774def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4775def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4776def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4777def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4778
4779def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004780 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004781def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004782 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004783def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004784 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004785def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004786 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004787
4788
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004789multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4790 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4791 PatFrag mem_frag, X86MemOperand x86memop,
4792 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004793
4794 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4795 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004796 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004797 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004798
4799 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4800 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004801 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004802 []>, EVEX, EVEX_K;
4803
4804 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4805 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004806 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004807 []>, EVEX, EVEX_KZ;
4808
4809 let mayLoad = 1 in {
4810 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004811 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004812 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004813 [(set DstRC:$dst,
4814 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4815 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004816
4817 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4818 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004819 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004820 []>,
4821 EVEX, EVEX_K;
4822
4823 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4824 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004825 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004826 []>,
4827 EVEX, EVEX_KZ;
4828 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004829}
4830
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004831defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004832 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004833 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004834defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004835 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004836 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004837defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004838 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004839 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004840defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004841 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004842 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004843defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004844 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004845 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004846
4847defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004848 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004849 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004850defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004851 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004852 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004853defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004854 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004855 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004856defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004857 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004858 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004859defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004860 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004861 EVEX_CD8<32, CD8VH>;
4862
4863//===----------------------------------------------------------------------===//
4864// GATHER - SCATTER Operations
4865
4866multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4867 RegisterClass RC, X86MemOperand memop> {
4868let mayLoad = 1,
4869 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4870 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4871 (ins RC:$src1, KRC:$mask, memop:$src2),
4872 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004873 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004874 []>, EVEX, EVEX_K;
4875}
Cameron McInally45325962014-03-26 13:50:50 +00004876
4877let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004878defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4879 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004880defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4881 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004882}
4883
4884let ExeDomain = SSEPackedSingle in {
4885defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4886 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004887defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4888 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004889}
Michael Liao5bf95782014-12-04 05:20:33 +00004890
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004891defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4892 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4893defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4894 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4895
4896defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4897 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4898defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4899 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4900
4901multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4902 RegisterClass RC, X86MemOperand memop> {
4903let mayStore = 1, Constraints = "$mask = $mask_wb" in
4904 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4905 (ins memop:$dst, KRC:$mask, RC:$src2),
4906 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004907 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004908 []>, EVEX, EVEX_K;
4909}
4910
Cameron McInally45325962014-03-26 13:50:50 +00004911let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4913 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004914defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4915 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004916}
4917
4918let ExeDomain = SSEPackedSingle in {
4919defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4920 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004921defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4922 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004923}
4924
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004925defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4926 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4927defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4928 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4929
4930defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4931 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4932defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4933 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4934
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004935// prefetch
4936multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4937 RegisterClass KRC, X86MemOperand memop> {
4938 let Predicates = [HasPFI], hasSideEffects = 1 in
4939 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004940 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004941 []>, EVEX, EVEX_K;
4942}
4943
4944defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4945 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4946
4947defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4948 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4949
4950defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4951 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4952
4953defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4954 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004955
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004956defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4957 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4958
4959defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4960 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4961
4962defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4963 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4964
4965defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4966 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4967
4968defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4969 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4970
4971defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4972 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4973
4974defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4975 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4976
4977defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4978 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4979
4980defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4981 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4982
4983defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4984 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4985
4986defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4987 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4988
4989defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4990 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004991//===----------------------------------------------------------------------===//
4992// VSHUFPS - VSHUFPD Operations
4993
4994multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4995 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4996 Domain d> {
4997 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004998 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004999 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005000 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005001 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5002 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005003 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005004 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005005 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005006 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005007 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005008 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5009 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005010 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005011}
5012
Craig Topper820d4922015-02-09 04:04:50 +00005013defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005014 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005015defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005016 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005017
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005018def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5019 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5020def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005021 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005022 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5023
5024def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5025 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5026def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005027 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005028 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005029
Adam Nemet5ed17da2014-08-21 19:50:07 +00005030multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005031 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005032 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005033 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005034 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005035 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005036 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005037 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005038
Adam Nemetf92139d2014-08-05 17:22:50 +00005039 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005040 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5041 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005042
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005043 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005044 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005045 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005046 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005047 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005048 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005049 []>, EVEX_4V;
5050}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005051defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5052defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005053
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005054// Helper fragments to match sext vXi1 to vXiY.
5055def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5056def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5057
5058multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5059 RegisterClass KRC, RegisterClass RC,
5060 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5061 string BrdcstStr> {
5062 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005063 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005064 []>, EVEX;
5065 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005066 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005067 []>, EVEX, EVEX_K;
5068 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5069 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005070 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005071 []>, EVEX, EVEX_KZ;
5072 let mayLoad = 1 in {
5073 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5074 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005075 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005076 []>, EVEX;
5077 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5078 (ins KRC:$mask, x86memop:$src),
5079 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005080 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005081 []>, EVEX, EVEX_K;
5082 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5083 (ins KRC:$mask, x86memop:$src),
5084 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005085 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005086 []>, EVEX, EVEX_KZ;
5087 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5088 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005089 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005090 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5091 []>, EVEX, EVEX_B;
5092 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5093 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005094 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005095 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5096 []>, EVEX, EVEX_B, EVEX_K;
5097 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5098 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005099 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005100 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5101 BrdcstStr, "}"),
5102 []>, EVEX, EVEX_B, EVEX_KZ;
5103 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005104}
5105
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005106defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5107 i512mem, i32mem, "{1to16}">, EVEX_V512,
5108 EVEX_CD8<32, CD8VF>;
5109defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5110 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5111 EVEX_CD8<64, CD8VF>;
5112
5113def : Pat<(xor
5114 (bc_v16i32 (v16i1sextv16i32)),
5115 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5116 (VPABSDZrr VR512:$src)>;
5117def : Pat<(xor
5118 (bc_v8i64 (v8i1sextv8i64)),
5119 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5120 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005121
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005122def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5123 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005124 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005125def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5126 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005127 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005128
Michael Liao5bf95782014-12-04 05:20:33 +00005129multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005130 RegisterClass RC, RegisterClass KRC,
5131 X86MemOperand x86memop,
5132 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005133 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005134 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5135 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005136 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005137 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005138 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005139 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5140 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005141 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005142 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005143 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005144 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5145 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005146 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005147 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5148 []>, EVEX, EVEX_B;
5149 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5150 (ins KRC:$mask, RC:$src),
5151 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005152 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005153 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005154 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005155 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5156 (ins KRC:$mask, x86memop:$src),
5157 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005158 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005159 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005160 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005161 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5162 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005163 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005164 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5165 BrdcstStr, "}"),
5166 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005167
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005168 let Constraints = "$src1 = $dst" in {
5169 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5170 (ins RC:$src1, KRC:$mask, RC:$src2),
5171 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005172 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005173 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005174 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005175 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5176 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5177 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005178 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005179 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005180 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005181 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5182 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005183 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005184 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5185 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005186 }
5187 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005188}
5189
5190let Predicates = [HasCDI] in {
5191defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005192 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005193 EVEX_V512, EVEX_CD8<32, CD8VF>;
5194
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005195
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005196defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005197 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005198 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005199
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005200}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005201
5202def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5203 GR16:$mask),
5204 (VPCONFLICTDrrk VR512:$src1,
5205 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5206
5207def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5208 GR8:$mask),
5209 (VPCONFLICTQrrk VR512:$src1,
5210 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005211
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005212let Predicates = [HasCDI] in {
5213defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5214 i512mem, i32mem, "{1to16}">,
5215 EVEX_V512, EVEX_CD8<32, CD8VF>;
5216
5217
5218defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5219 i512mem, i64mem, "{1to8}">,
5220 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5221
5222}
5223
5224def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5225 GR16:$mask),
5226 (VPLZCNTDrrk VR512:$src1,
5227 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5228
5229def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5230 GR8:$mask),
5231 (VPLZCNTQrrk VR512:$src1,
5232 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5233
Craig Topper820d4922015-02-09 04:04:50 +00005234def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005235 (VPLZCNTDrm addr:$src)>;
5236def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5237 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005238def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005239 (VPLZCNTQrm addr:$src)>;
5240def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5241 (VPLZCNTQrr VR512:$src)>;
5242
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005243def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5244def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5245def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005246
5247def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005248 (MOV8mr addr:$dst,
5249 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5250 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5251
5252def : Pat<(store VK8:$src, addr:$dst),
5253 (MOV8mr addr:$dst,
5254 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5255 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005256
5257def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5258 (truncstore node:$val, node:$ptr), [{
5259 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5260}]>;
5261
5262def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5263 (MOV8mr addr:$dst, GR8:$src)>;
5264
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005265multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5266def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005267 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005268 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5269}
Michael Liao5bf95782014-12-04 05:20:33 +00005270
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005271multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5272 string OpcodeStr, Predicate prd> {
5273let Predicates = [prd] in
5274 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5275
5276 let Predicates = [prd, HasVLX] in {
5277 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5278 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5279 }
5280}
5281
5282multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5283 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5284 HasBWI>;
5285 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5286 HasBWI>, VEX_W;
5287 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5288 HasDQI>;
5289 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5290 HasDQI>, VEX_W;
5291}
Michael Liao5bf95782014-12-04 05:20:33 +00005292
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005293defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005294
5295//===----------------------------------------------------------------------===//
5296// AVX-512 - COMPRESS and EXPAND
5297//
5298multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5299 string OpcodeStr> {
5300 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5301 (ins _.KRCWM:$mask, _.RC:$src),
5302 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5303 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5304 _.ImmAllZerosV)))]>, EVEX_KZ;
5305
5306 let Constraints = "$src0 = $dst" in
5307 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5308 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5309 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5310 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5311 _.RC:$src0)))]>, EVEX_K;
5312
5313 let mayStore = 1 in {
5314 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5315 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5316 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5317 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5318 addr:$dst)]>,
5319 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5320 }
5321}
5322
5323multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5324 AVX512VLVectorVTInfo VTInfo> {
5325 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5326
5327 let Predicates = [HasVLX] in {
5328 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5329 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5330 }
5331}
5332
5333defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5334 EVEX;
5335defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5336 EVEX, VEX_W;
5337defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5338 EVEX;
5339defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5340 EVEX, VEX_W;
5341
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005342// expand
5343multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5344 string OpcodeStr> {
5345 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5346 (ins _.KRCWM:$mask, _.RC:$src),
5347 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5348 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5349 _.ImmAllZerosV)))]>, EVEX_KZ;
5350
5351 let Constraints = "$src0 = $dst" in
5352 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5353 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5354 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5355 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5356 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5357
5358 let mayLoad = 1, Constraints = "$src0 = $dst" in
5359 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5360 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5361 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5362 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5363 (_.VT (bitconvert
5364 (_.LdFrag addr:$src))),
5365 _.RC:$src0)))]>,
5366 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5367
5368 let mayLoad = 1 in
5369 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5370 (ins _.KRCWM:$mask, _.MemOp:$src),
5371 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5372 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5373 (_.VT (bitconvert (_.LdFrag addr:$src))),
5374 _.ImmAllZerosV)))]>,
5375 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5376
5377}
5378
5379multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5380 AVX512VLVectorVTInfo VTInfo> {
5381 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5382
5383 let Predicates = [HasVLX] in {
5384 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5385 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5386 }
5387}
5388
5389defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5390 EVEX;
5391defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5392 EVEX, VEX_W;
5393defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5394 EVEX;
5395defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5396 EVEX, VEX_W;