blob: 5881da952e7dc8ca3974224ee56dd7422db38a1a [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +00005// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +00006class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +00007 string suffix = ""> {
8 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +00009 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000010 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000011
12 // Corresponding mask register class.
13 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
14
15 // Corresponding write-mask register class.
16 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
17
18 // The GPR register class that can hold the write mask. Use GR8 for fewer
19 // than 8 elements. Use shift-right and equal to work around the lack of
20 // !lt in tablegen.
21 RegisterClass MRC =
22 !cast<RegisterClass>("GR" #
23 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
24
25 // Suffix used in the instruction mnemonic.
26 string Suffix = suffix;
27
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000028 // VTName is a string name for vector VT. For vector types it will be
29 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
30 // It is a little bit complex for scalar types, where NumElts = 1.
31 // In this case we build v4f32 or v2f64
32 string VTName = "v" # !if (!eq (NumElts, 1),
33 !if (!eq (EltVT.Size, 32), 4,
34 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000037 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000038
39 string EltTypeName = !cast<string>(EltVT);
40 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000041 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
42 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000043
44 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000045 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000046
47 // Size of RC in bits, e.g. 512 for VR512.
48 int Size = VT.Size;
49
50 // The corresponding memory operand, e.g. i512mem for VR512.
51 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
53
54 // Load patterns
55 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
56 // due to load promotion during legalization
57 PatFrag LdFrag = !cast<PatFrag>("load" #
58 !if (!eq (TypeVariantName, "i"),
59 !if (!eq (Size, 128), "v2i64",
60 !if (!eq (Size, 256), "v4i64",
61 VTName)), VTName));
62 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000063
64 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000065 // Note: For EltSize < 32, FloatVT is illegal and TableGen
66 // fails to compile, so we choose FloatVT = VT
67 ValueType FloatVT = !cast<ValueType>(
68 !if (!eq (!srl(EltSize,5),0),
69 VTName,
70 !if (!eq(TypeVariantName, "i"),
71 "v" # NumElts # "f" # EltSize,
72 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000073
74 // The string to specify embedded broadcast in assembly.
75 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000076
Adam Nemet449b3f02014-10-15 23:42:09 +000077 // 8-bit compressed displacement tuple/subvector format. This is only
78 // defined for NumElts <= 8.
79 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
80 !cast<CD8VForm>("CD8VT" # NumElts), ?);
81
Adam Nemet55536c62014-09-25 23:48:45 +000082 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
83 !if (!eq (Size, 256), sub_ymm, ?));
84
85 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
86 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
87 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000088
Elena Demikhovsky69e8b452015-02-19 10:48:04 +000089 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
90
Adam Nemet09377232014-10-08 23:25:31 +000091 // A vector type of the same width with element type i32. This is used to
92 // create the canonical constant zero node ImmAllZerosV.
93 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
94 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000095}
96
Robert Khasanov2ea081d2014-08-25 14:49:34 +000097def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
98def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +000099def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
100def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000101def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
102def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000103
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000104// "x" in v32i8x_info means RC = VR256X
105def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
106def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
107def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
108def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000109def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
110def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000111
112def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
113def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
114def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
115def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000116def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
117def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000118
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000119// We map scalar types to the smallest (128-bit) vector type
120// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000121def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
122def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
125 X86VectorVTInfo i128> {
126 X86VectorVTInfo info512 = i512;
127 X86VectorVTInfo info256 = i256;
128 X86VectorVTInfo info128 = i128;
129}
130
131def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
132 v16i8x_info>;
133def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
134 v8i16x_info>;
135def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
136 v4i32x_info>;
137def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
138 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000139def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
140 v4f32x_info>;
141def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
142 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000143
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000144// This multiclass generates the masking variants from the non-masking
145// variant. It only provides the assembly pieces for the masking variants.
146// It assumes custom ISel patterns for masking which can be provided as
147// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000148multiclass AVX512_maskable_custom<bits<8> O, Format F,
149 dag Outs,
150 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
151 string OpcodeStr,
152 string AttSrcAsm, string IntelSrcAsm,
153 list<dag> Pattern,
154 list<dag> MaskingPattern,
155 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000156 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000157 string MaskingConstraint = "",
158 InstrItinClass itin = NoItinerary,
159 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000160 let isCommutable = IsCommutable in
161 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000162 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
163 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000164 Pattern, itin>;
165
166 // Prefer over VMOV*rrk Pat<>
167 let AddedComplexity = 20 in
168 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000169 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
170 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171 MaskingPattern, itin>,
172 EVEX_K {
173 // In case of the 3src subclass this is overridden with a let.
174 string Constraints = MaskingConstraint;
175 }
176 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
177 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000178 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
179 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000180 ZeroMaskingPattern,
181 itin>,
182 EVEX_KZ;
183}
184
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000185
Adam Nemet34801422014-10-08 23:25:39 +0000186// Common base class of AVX512_maskable and AVX512_maskable_3src.
187multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000193 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000194 string MaskingConstraint = "",
195 InstrItinClass itin = NoItinerary,
196 bit IsCommutable = 0> :
197 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
198 AttSrcAsm, IntelSrcAsm,
199 [(set _.RC:$dst, RHS)],
200 [(set _.RC:$dst, MaskingRHS)],
201 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000202 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000203 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000204
Adam Nemet2e91ee52014-08-14 17:13:19 +0000205// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000206// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000207// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000208multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
209 dag Outs, dag Ins, string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000211 dag RHS, string Round = "",
212 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000213 bit IsCommutable = 0> :
214 AVX512_maskable_common<O, F, _, Outs, Ins,
215 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
216 !con((ins _.KRCWM:$mask), Ins),
217 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000218 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
219 Round, "$src0 = $dst", itin, IsCommutable>;
220
221// This multiclass generates the unconditional/non-masking, the masking and
222// the zero-masking variant of the scalar instruction.
223multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
224 dag Outs, dag Ins, string OpcodeStr,
225 string AttSrcAsm, string IntelSrcAsm,
226 dag RHS, string Round = "",
227 InstrItinClass itin = NoItinerary,
228 bit IsCommutable = 0> :
229 AVX512_maskable_common<O, F, _, Outs, Ins,
230 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
231 !con((ins _.KRCWM:$mask), Ins),
232 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
233 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
234 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000235
Adam Nemet34801422014-10-08 23:25:39 +0000236// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000237// ($src1) is already tied to $dst so we just use that for the preserved
238// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
239// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000240multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
241 dag Outs, dag NonTiedIns, string OpcodeStr,
242 string AttSrcAsm, string IntelSrcAsm,
243 dag RHS> :
244 AVX512_maskable_common<O, F, _, Outs,
245 !con((ins _.RC:$src1), NonTiedIns),
246 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
247 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
248 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
249 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000250
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000251
Adam Nemet34801422014-10-08 23:25:39 +0000252multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
253 dag Outs, dag Ins,
254 string OpcodeStr,
255 string AttSrcAsm, string IntelSrcAsm,
256 list<dag> Pattern> :
257 AVX512_maskable_custom<O, F, Outs, Ins,
258 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
259 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000260 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000261 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000262
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000263// Bitcasts between 512-bit vector types. Return the original type since
264// no instruction is needed for the conversion
265let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000266 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000267 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000268 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
269 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
270 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000271 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000272 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
273 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
274 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000275 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000276 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000277 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
278 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000279 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000280 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
281 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000282 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000283 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
284 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000285 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000286 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
287 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
288 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
289 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
290 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
291 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
292 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
293 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
294 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
295 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
296 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000297
298 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
299 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
300 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
301 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
302 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
303 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
304 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
305 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
306 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
307 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
308 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
309 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
310 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
311 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
312 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
313 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
314 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
315 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
316 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
317 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
318 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
319 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
320 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
321 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
322 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
323 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
324 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
325 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
326 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
327 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
328
329// Bitcasts between 256-bit vector types. Return the original type since
330// no instruction is needed for the conversion
331 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
332 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
333 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
334 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
335 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
336 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
337 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
338 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
339 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
340 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
341 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
342 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
343 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
344 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
345 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
346 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
347 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
348 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
349 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
350 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
351 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
352 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
353 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
354 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
355 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
356 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
357 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
358 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
359 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
360 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
361}
362
363//
364// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
365//
366
367let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
368 isPseudo = 1, Predicates = [HasAVX512] in {
369def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
370 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
371}
372
Craig Topperfb1746b2014-01-30 06:03:19 +0000373let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000374def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
375def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
376def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000377}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000378
379//===----------------------------------------------------------------------===//
380// AVX-512 - VECTOR INSERT
381//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000382
Adam Nemet4285c1f2014-10-15 23:42:17 +0000383multiclass vinsert_for_size_no_alt<int Opcode,
384 X86VectorVTInfo From, X86VectorVTInfo To,
385 PatFrag vinsert_insert,
386 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000387 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
388 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000389 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000390 "vinsert" # From.EltTypeName # "x" # From.NumElts #
391 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000392 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000393 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
394 (From.VT From.RC:$src2),
395 (iPTR imm)))]>,
396 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000397
398 let mayLoad = 1 in
399 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000400 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000401 "vinsert" # From.EltTypeName # "x" # From.NumElts #
402 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000403 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000404 []>,
405 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000406 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000407}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000408
Adam Nemet4285c1f2014-10-15 23:42:17 +0000409multiclass vinsert_for_size<int Opcode,
410 X86VectorVTInfo From, X86VectorVTInfo To,
411 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
412 PatFrag vinsert_insert,
413 SDNodeXForm INSERT_get_vinsert_imm> :
414 vinsert_for_size_no_alt<Opcode, From, To,
415 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000416 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000417 // vinserti32x4. Only add this if 64x2 and friends are not supported
418 // natively via AVX512DQ.
419 let Predicates = [NoDQI] in
420 def : Pat<(vinsert_insert:$ins
421 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
422 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
423 VR512:$src1, From.RC:$src2,
424 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000425}
426
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000427multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
428 ValueType EltVT64, int Opcode256> {
429 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000430 X86VectorVTInfo< 4, EltVT32, VR128X>,
431 X86VectorVTInfo<16, EltVT32, VR512>,
432 X86VectorVTInfo< 2, EltVT64, VR128X>,
433 X86VectorVTInfo< 8, EltVT64, VR512>,
434 vinsert128_insert,
435 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000436 let Predicates = [HasDQI] in
437 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
438 X86VectorVTInfo< 2, EltVT64, VR128X>,
439 X86VectorVTInfo< 8, EltVT64, VR512>,
440 vinsert128_insert,
441 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000442 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000443 X86VectorVTInfo< 4, EltVT64, VR256X>,
444 X86VectorVTInfo< 8, EltVT64, VR512>,
445 X86VectorVTInfo< 8, EltVT32, VR256>,
446 X86VectorVTInfo<16, EltVT32, VR512>,
447 vinsert256_insert,
448 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000449 let Predicates = [HasDQI] in
450 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
451 X86VectorVTInfo< 8, EltVT32, VR256X>,
452 X86VectorVTInfo<16, EltVT32, VR512>,
453 vinsert256_insert,
454 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000455}
456
Adam Nemet4e2ef472014-10-02 23:18:28 +0000457defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
458defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459
460// vinsertps - insert f32 to XMM
461def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000462 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000463 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000464 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000465 EVEX_4V;
466def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000467 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000468 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000469 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
471 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
472
473//===----------------------------------------------------------------------===//
474// AVX-512 VECTOR EXTRACT
475//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000476
Adam Nemet55536c62014-09-25 23:48:45 +0000477multiclass vextract_for_size<int Opcode,
478 X86VectorVTInfo From, X86VectorVTInfo To,
479 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
480 PatFrag vextract_extract,
481 SDNodeXForm EXTRACT_get_vextract_imm> {
482 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000483 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000484 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000485 "vextract" # To.EltTypeName # "x4",
486 "$idx, $src1", "$src1, $idx",
487 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
488 (iPTR imm)))]>,
489 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000490 let mayStore = 1 in
491 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000492 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000493 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
494 "$dst, $src1, $src2}",
495 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
496 }
497
Adam Nemet55536c62014-09-25 23:48:45 +0000498 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
499 // vextracti32x4
500 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
501 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
502 VR512:$src1,
503 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
504
505 // A 128/256-bit subvector extract from the first 512-bit vector position is
506 // a subregister copy that needs no instruction.
507 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
508 (To.VT
509 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
510
511 // And for the alternative types.
512 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
513 (AltTo.VT
514 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000515
516 // Intrinsic call with masking.
517 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
518 "x4_512")
519 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
520 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
521 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
522 VR512:$src1, imm:$idx)>;
523
524 // Intrinsic call with zero-masking.
525 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
526 "x4_512")
527 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
528 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
529 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
530 VR512:$src1, imm:$idx)>;
531
532 // Intrinsic call without masking.
533 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
534 "x4_512")
535 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
536 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
537 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000538}
539
Adam Nemet55536c62014-09-25 23:48:45 +0000540multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
541 ValueType EltVT64, int Opcode64> {
542 defm NAME # "32x4" : vextract_for_size<Opcode32,
543 X86VectorVTInfo<16, EltVT32, VR512>,
544 X86VectorVTInfo< 4, EltVT32, VR128X>,
545 X86VectorVTInfo< 8, EltVT64, VR512>,
546 X86VectorVTInfo< 2, EltVT64, VR128X>,
547 vextract128_extract,
548 EXTRACT_get_vextract128_imm>;
549 defm NAME # "64x4" : vextract_for_size<Opcode64,
550 X86VectorVTInfo< 8, EltVT64, VR512>,
551 X86VectorVTInfo< 4, EltVT64, VR256X>,
552 X86VectorVTInfo<16, EltVT32, VR512>,
553 X86VectorVTInfo< 8, EltVT32, VR256>,
554 vextract256_extract,
555 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000556}
557
Adam Nemet55536c62014-09-25 23:48:45 +0000558defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
559defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000560
561// A 128-bit subvector insert to the first 512-bit vector position
562// is a subregister copy that needs no instruction.
563def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
564 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
565 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
566 sub_ymm)>;
567def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
568 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
569 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
570 sub_ymm)>;
571def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
572 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
573 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
574 sub_ymm)>;
575def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
576 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
577 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
578 sub_ymm)>;
579
580def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
581 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
582def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
583 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
584def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
585 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
586def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
587 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
588
589// vextractps - extract 32 bits from XMM
590def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000591 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000592 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000593 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
594 EVEX;
595
596def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000597 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000598 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000599 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000600 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601
602//===---------------------------------------------------------------------===//
603// AVX-512 BROADCAST
604//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000605multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
606 ValueType svt, X86VectorVTInfo _> {
607 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
608 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
609 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
610 T8PD, EVEX;
611
612 let mayLoad = 1 in {
613 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
614 (ins _.ScalarMemOp:$src),
615 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
616 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
617 T8PD, EVEX;
618 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000619}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000620
621multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
622 AVX512VLVectorVTInfo _> {
623 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
624 EVEX_V512;
625
626 let Predicates = [HasVLX] in {
627 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
628 EVEX_V256;
629 }
630}
631
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000632let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000633 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
634 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
635 let Predicates = [HasVLX] in {
636 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
637 v4f32, v4f32x_info>, EVEX_V128,
638 EVEX_CD8<32, CD8VT1>;
639 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000640}
641
642let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000643 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
644 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000645}
646
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000647// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
648// Later, we can canonize broadcast instructions before ISel phase and
649// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000650// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
651// representations of source
652multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
653 X86VectorVTInfo _, RegisterClass SrcRC_v,
654 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000655 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000656 (!cast<Instruction>(InstName##"r")
657 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
658
659 let AddedComplexity = 30 in {
660 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000661 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000662 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
663 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
664
665 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000666 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000667 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
668 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
669 }
670}
671
672defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
673 VR128X, FR32X>;
674defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
675 VR128X, FR64X>;
676
677let Predicates = [HasVLX] in {
678 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
679 v8f32x_info, VR128X, FR32X>;
680 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
681 v4f32x_info, VR128X, FR32X>;
682 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
683 v4f64x_info, VR128X, FR64X>;
684}
685
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000687 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000688def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000689 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000690
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000691def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000692 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000693def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000694 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000695
Robert Khasanovcbc57032014-12-09 16:38:41 +0000696multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
697 RegisterClass SrcRC> {
698 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
699 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
700 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000701}
702
Robert Khasanovcbc57032014-12-09 16:38:41 +0000703multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
704 RegisterClass SrcRC, Predicate prd> {
705 let Predicates = [prd] in
706 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
707 let Predicates = [prd, HasVLX] in {
708 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
709 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
710 }
711}
712
713defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
714 HasBWI>;
715defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
716 HasBWI>;
717defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
718 HasAVX512>;
719defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
720 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000721
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000722def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000723 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000724
725def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000726 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000727
728def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000729 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000730def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000731 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000732def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000733 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000734def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000735 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000736
Cameron McInally394d5572013-10-31 13:56:31 +0000737def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000738 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000739def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000740 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000741
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000742def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
743 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000744 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000745def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
746 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000747 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000748
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
750 X86MemOperand x86memop, PatFrag ld_frag,
751 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
752 RegisterClass KRC> {
753 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000754 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755 [(set DstRC:$dst,
756 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
757 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
758 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000759 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000760 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000761 [(set DstRC:$dst,
762 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
763 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000764 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000766 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000767 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000768 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
769 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
770 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000771 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000772 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000773 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000775 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776}
777
778defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
779 loadi32, VR512, v16i32, v4i32, VK16WM>,
780 EVEX_V512, EVEX_CD8<32, CD8VT1>;
781defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
782 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
783 EVEX_CD8<64, CD8VT1>;
784
Adam Nemet73f72e12014-06-27 00:43:38 +0000785multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
786 X86MemOperand x86memop, PatFrag ld_frag,
787 RegisterClass KRC> {
788 let mayLoad = 1 in {
789 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000790 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000791 []>, EVEX;
792 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
793 x86memop:$src),
794 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000795 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000796 []>, EVEX, EVEX_KZ;
797 }
798}
799
800defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
801 i128mem, loadv2i64, VK16WM>,
802 EVEX_V512, EVEX_CD8<32, CD8VT4>;
803defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
804 i256mem, loadv4i64, VK16WM>, VEX_W,
805 EVEX_V512, EVEX_CD8<64, CD8VT4>;
806
Cameron McInally394d5572013-10-31 13:56:31 +0000807def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
808 (VPBROADCASTDZrr VR128X:$src)>;
809def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
810 (VPBROADCASTQZrr VR128X:$src)>;
811
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000812def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000813 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000814def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000815 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000816
817def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
818 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
819def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
820 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
821
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000822def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000823 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000824def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000825 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000826
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000827// Provide fallback in case the load node that is used in the patterns above
828// is used by additional users, which prevents the pattern selection.
829def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000830 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000831def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000832 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000833
834
835let Predicates = [HasAVX512] in {
836def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000837 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
839 addr:$src)), sub_ymm)>;
840}
841//===----------------------------------------------------------------------===//
842// AVX-512 BROADCAST MASK TO VECTOR REGISTER
843//---
844
845multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000846 RegisterClass KRC> {
847let Predicates = [HasCDI] in
848def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000849 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000850 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000851
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000852let Predicates = [HasCDI, HasVLX] in {
853def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000854 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000855 []>, EVEX, EVEX_V128;
856def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000857 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000858 []>, EVEX, EVEX_V256;
859}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000860}
861
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000862let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000863defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
864 VK16>;
865defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
866 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000867}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868
869//===----------------------------------------------------------------------===//
870// AVX-512 - VPERM
871//
872// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000873multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
874 X86VectorVTInfo _> {
875 let ExeDomain = _.ExeDomain in {
876 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000877 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000878 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000879 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000880 [(set _.RC:$dst,
881 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000882 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000883 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000884 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000885 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000886 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000887 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000888 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000889 (i8 imm:$src2))))]>,
890 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
891}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000892}
893
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000894multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
895 X86VectorVTInfo Ctrl> :
896 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
897 let ExeDomain = _.ExeDomain in {
898 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
899 (ins _.RC:$src1, _.RC:$src2),
900 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000901 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000902 [(set _.RC:$dst,
903 (_.VT (X86VPermilpv _.RC:$src1,
904 (Ctrl.VT Ctrl.RC:$src2))))]>,
905 EVEX_4V;
906 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
907 (ins _.RC:$src1, Ctrl.MemOp:$src2),
908 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000909 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000910 [(set _.RC:$dst,
911 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000912 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000913 EVEX_4V;
914 }
915}
916
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000917defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
918 EVEX_V512, VEX_W;
919defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
920 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000922defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000923 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000924defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000925 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000926
927def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
928 (VPERMILPSZri VR512:$src1, imm:$imm)>;
929def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
930 (VPERMILPDZri VR512:$src1, imm:$imm)>;
931
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +0000933multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000934 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
935
936 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
937 (ins RC:$src1, RC:$src2),
938 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000939 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940 [(set RC:$dst,
941 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
942
943 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
944 (ins RC:$src1, x86memop:$src2),
945 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000946 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947 [(set RC:$dst,
948 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
949 EVEX_4V;
950}
951
Craig Topper820d4922015-02-09 04:04:50 +0000952defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +0000954defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000955 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
956let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +0000957defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000958 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
959let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +0000960defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000961 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
962
963// -- VPERM2I - 3 source operands form --
964multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
965 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000966 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967let Constraints = "$src1 = $dst" in {
968 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
969 (ins RC:$src1, RC:$src2, RC:$src3),
970 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000971 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000972 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000973 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000974 EVEX_4V;
975
Adam Nemet2415a492014-07-02 21:25:54 +0000976 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
977 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
978 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000979 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000980 "$dst {${mask}}, $src2, $src3}"),
981 [(set RC:$dst, (OpVT (vselect KRC:$mask,
982 (OpNode RC:$src1, RC:$src2,
983 RC:$src3),
984 RC:$src1)))]>,
985 EVEX_4V, EVEX_K;
986
987 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
988 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
989 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
990 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000991 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +0000992 "$dst {${mask}} {z}, $src2, $src3}"),
993 [(set RC:$dst, (OpVT (vselect KRC:$mask,
994 (OpNode RC:$src1, RC:$src2,
995 RC:$src3),
996 (OpVT (bitconvert
997 (v16i32 immAllZerosV))))))]>,
998 EVEX_4V, EVEX_KZ;
999
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001000 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1001 (ins RC:$src1, RC:$src2, x86memop:$src3),
1002 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001003 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001004 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001005 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001006 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001007
1008 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1009 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1010 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001011 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001012 "$dst {${mask}}, $src2, $src3}"),
1013 [(set RC:$dst,
1014 (OpVT (vselect KRC:$mask,
1015 (OpNode RC:$src1, RC:$src2,
1016 (mem_frag addr:$src3)),
1017 RC:$src1)))]>,
1018 EVEX_4V, EVEX_K;
1019
1020 let AddedComplexity = 10 in // Prefer over the rrkz variant
1021 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1022 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1023 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001024 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001025 "$dst {${mask}} {z}, $src2, $src3}"),
1026 [(set RC:$dst,
1027 (OpVT (vselect KRC:$mask,
1028 (OpNode RC:$src1, RC:$src2,
1029 (mem_frag addr:$src3)),
1030 (OpVT (bitconvert
1031 (v16i32 immAllZerosV))))))]>,
1032 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001033 }
1034}
Craig Topper820d4922015-02-09 04:04:50 +00001035defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001036 i512mem, X86VPermiv3, v16i32, VK16WM>,
1037 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001038defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001039 i512mem, X86VPermiv3, v8i64, VK8WM>,
1040 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001041defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001042 i512mem, X86VPermiv3, v16f32, VK16WM>,
1043 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001044defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001045 i512mem, X86VPermiv3, v8f64, VK8WM>,
1046 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001047
Adam Nemetefe9c982014-07-02 21:25:58 +00001048multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1049 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001050 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1051 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001052 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1053 OpVT, KRC> {
1054 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1055 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1056 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001057
1058 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1059 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1060 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1061 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001062}
1063
Craig Topper820d4922015-02-09 04:04:50 +00001064defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001065 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1066 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001067defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001068 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1069 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001070defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001071 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1072 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001073defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001074 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1075 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001076
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001077//===----------------------------------------------------------------------===//
1078// AVX-512 - BLEND using mask
1079//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001080multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1081 let ExeDomain = _.ExeDomain in {
1082 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1083 (ins _.RC:$src1, _.RC:$src2),
1084 !strconcat(OpcodeStr,
1085 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1086 []>, EVEX_4V;
1087 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1088 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001089 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001090 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001091 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1092 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1093 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1094 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1095 !strconcat(OpcodeStr,
1096 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1097 []>, EVEX_4V, EVEX_KZ;
1098 let mayLoad = 1 in {
1099 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1100 (ins _.RC:$src1, _.MemOp:$src2),
1101 !strconcat(OpcodeStr,
1102 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1103 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1104 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1105 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001106 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001107 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001108 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1109 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1110 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1111 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1112 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1113 !strconcat(OpcodeStr,
1114 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1115 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1116 }
1117 }
1118}
1119multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1120
1121 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1122 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1123 !strconcat(OpcodeStr,
1124 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1125 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1126 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1127 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001128 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001129
1130 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1131 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1132 !strconcat(OpcodeStr,
1133 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1134 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001135 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001136
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137}
1138
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001139multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1140 AVX512VLVectorVTInfo VTInfo> {
1141 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1142 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001143
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001144 let Predicates = [HasVLX] in {
1145 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1146 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1147 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1148 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1149 }
1150}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001151
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001152multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1153 AVX512VLVectorVTInfo VTInfo> {
1154 let Predicates = [HasBWI] in
1155 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001156
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001157 let Predicates = [HasBWI, HasVLX] in {
1158 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1159 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1160 }
1161}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001162
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001163
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001164defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1165defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1166defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1167defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1168defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1169defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001170
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001171
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001172let Predicates = [HasAVX512] in {
1173def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1174 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001175 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001176 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001177 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1178 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1179
1180def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1181 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001182 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001183 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001184 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1185 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1186}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001187//===----------------------------------------------------------------------===//
1188// Compare Instructions
1189//===----------------------------------------------------------------------===//
1190
1191// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1192multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001193 SDNode OpNode, ValueType VT,
1194 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001195 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001196 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1197 !strconcat("vcmp${cc}", Suffix,
1198 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001199 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001200 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1201 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001202 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1203 !strconcat("vcmp${cc}", Suffix,
1204 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001205 [(set VK1:$dst, (OpNode (VT RC:$src1),
1206 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001207 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001208 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001209 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001210 !strconcat("vcmp", Suffix,
1211 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1212 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001213 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001214 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001215 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001216 !strconcat("vcmp", Suffix,
1217 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1218 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001219 }
1220}
1221
1222let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001223defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1224 XS;
1225defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1226 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001227}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001228
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001229multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1230 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001231 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001232 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1233 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1234 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001235 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001236 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001237 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001238 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1239 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1240 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1241 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001242 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001243 def rrk : AVX512BI<opc, MRMSrcReg,
1244 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1245 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1246 "$dst {${mask}}, $src1, $src2}"),
1247 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1248 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1249 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1250 let mayLoad = 1 in
1251 def rmk : AVX512BI<opc, MRMSrcMem,
1252 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1253 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1254 "$dst {${mask}}, $src1, $src2}"),
1255 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1256 (OpNode (_.VT _.RC:$src1),
1257 (_.VT (bitconvert
1258 (_.LdFrag addr:$src2))))))],
1259 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001260}
1261
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001262multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001263 X86VectorVTInfo _> :
1264 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001265 let mayLoad = 1 in {
1266 def rmb : AVX512BI<opc, MRMSrcMem,
1267 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1268 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1269 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1270 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1271 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1272 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1273 def rmbk : AVX512BI<opc, MRMSrcMem,
1274 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1275 _.ScalarMemOp:$src2),
1276 !strconcat(OpcodeStr,
1277 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1278 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1279 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1280 (OpNode (_.VT _.RC:$src1),
1281 (X86VBroadcast
1282 (_.ScalarLdFrag addr:$src2)))))],
1283 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1284 }
1285}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001286
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001287multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1288 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1289 let Predicates = [prd] in
1290 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1291 EVEX_V512;
1292
1293 let Predicates = [prd, HasVLX] in {
1294 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1295 EVEX_V256;
1296 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1297 EVEX_V128;
1298 }
1299}
1300
1301multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1302 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1303 Predicate prd> {
1304 let Predicates = [prd] in
1305 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1306 EVEX_V512;
1307
1308 let Predicates = [prd, HasVLX] in {
1309 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1310 EVEX_V256;
1311 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1312 EVEX_V128;
1313 }
1314}
1315
1316defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1317 avx512vl_i8_info, HasBWI>,
1318 EVEX_CD8<8, CD8VF>;
1319
1320defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1321 avx512vl_i16_info, HasBWI>,
1322 EVEX_CD8<16, CD8VF>;
1323
Robert Khasanovf70f7982014-09-18 14:06:55 +00001324defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001325 avx512vl_i32_info, HasAVX512>,
1326 EVEX_CD8<32, CD8VF>;
1327
Robert Khasanovf70f7982014-09-18 14:06:55 +00001328defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001329 avx512vl_i64_info, HasAVX512>,
1330 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1331
1332defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1333 avx512vl_i8_info, HasBWI>,
1334 EVEX_CD8<8, CD8VF>;
1335
1336defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1337 avx512vl_i16_info, HasBWI>,
1338 EVEX_CD8<16, CD8VF>;
1339
Robert Khasanovf70f7982014-09-18 14:06:55 +00001340defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001341 avx512vl_i32_info, HasAVX512>,
1342 EVEX_CD8<32, CD8VF>;
1343
Robert Khasanovf70f7982014-09-18 14:06:55 +00001344defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001345 avx512vl_i64_info, HasAVX512>,
1346 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001347
1348def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001349 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001350 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1351 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1352
1353def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001354 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001355 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1356 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1357
Robert Khasanov29e3b962014-08-27 09:34:37 +00001358multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1359 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001360 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001361 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001362 !strconcat("vpcmp${cc}", Suffix,
1363 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001364 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1365 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001366 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001367 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001368 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001369 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001370 !strconcat("vpcmp${cc}", Suffix,
1371 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001372 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1373 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001374 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001375 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1376 def rrik : AVX512AIi8<opc, MRMSrcReg,
1377 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001378 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001379 !strconcat("vpcmp${cc}", Suffix,
1380 "\t{$src2, $src1, $dst {${mask}}|",
1381 "$dst {${mask}}, $src1, $src2}"),
1382 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1383 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001384 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001385 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1386 let mayLoad = 1 in
1387 def rmik : AVX512AIi8<opc, MRMSrcMem,
1388 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001389 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001390 !strconcat("vpcmp${cc}", Suffix,
1391 "\t{$src2, $src1, $dst {${mask}}|",
1392 "$dst {${mask}}, $src1, $src2}"),
1393 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1394 (OpNode (_.VT _.RC:$src1),
1395 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001396 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001397 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001399 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001400 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001401 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001402 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001403 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1404 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001405 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001406 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001407 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001408 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001409 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1410 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001411 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001412 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1413 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001414 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001415 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001416 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1417 "$dst {${mask}}, $src1, $src2, $cc}"),
1418 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001419 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001420 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1421 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001422 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001423 !strconcat("vpcmp", Suffix,
1424 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1425 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001426 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001427 }
1428}
1429
Robert Khasanov29e3b962014-08-27 09:34:37 +00001430multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001431 X86VectorVTInfo _> :
1432 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001433 def rmib : AVX512AIi8<opc, MRMSrcMem,
1434 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001435 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001436 !strconcat("vpcmp${cc}", Suffix,
1437 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1438 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1439 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1440 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001441 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001442 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1443 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1444 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001445 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001446 !strconcat("vpcmp${cc}", Suffix,
1447 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1448 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1449 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1450 (OpNode (_.VT _.RC:$src1),
1451 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001452 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001453 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001454
Robert Khasanov29e3b962014-08-27 09:34:37 +00001455 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001456 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001457 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1458 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001459 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001460 !strconcat("vpcmp", Suffix,
1461 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1462 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1463 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1464 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1465 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001466 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001467 !strconcat("vpcmp", Suffix,
1468 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1469 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1470 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1471 }
1472}
1473
1474multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1475 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1476 let Predicates = [prd] in
1477 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1478
1479 let Predicates = [prd, HasVLX] in {
1480 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1481 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1482 }
1483}
1484
1485multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1486 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1487 let Predicates = [prd] in
1488 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1489 EVEX_V512;
1490
1491 let Predicates = [prd, HasVLX] in {
1492 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1493 EVEX_V256;
1494 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1495 EVEX_V128;
1496 }
1497}
1498
1499defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1500 HasBWI>, EVEX_CD8<8, CD8VF>;
1501defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1502 HasBWI>, EVEX_CD8<8, CD8VF>;
1503
1504defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1505 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1506defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1507 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1508
Robert Khasanovf70f7982014-09-18 14:06:55 +00001509defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001510 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001511defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001512 HasAVX512>, EVEX_CD8<32, CD8VF>;
1513
Robert Khasanovf70f7982014-09-18 14:06:55 +00001514defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001515 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001516defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001517 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518
Adam Nemet905832b2014-06-26 00:21:12 +00001519// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001520multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001521 X86MemOperand x86memop, ValueType vt,
1522 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001524 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1525 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001526 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001527 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001528 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001529 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001530 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001531 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001532 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001533 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001534 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001535 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001536 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001537 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001538 [(set KRC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001539 (X86cmpm (vt RC:$src1), (load addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001540
1541 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001542 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001543 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001544 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001545 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001546 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001547 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001548 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001549 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001550 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001551 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001552 }
1553}
1554
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001555defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001556 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001557 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001558defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001559 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001560 EVEX_CD8<64, CD8VF>;
1561
1562def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1563 (COPY_TO_REGCLASS (VCMPPSZrri
1564 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1565 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1566 imm:$cc), VK8)>;
1567def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1568 (COPY_TO_REGCLASS (VPCMPDZrri
1569 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1570 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1571 imm:$cc), VK8)>;
1572def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1573 (COPY_TO_REGCLASS (VPCMPUDZrri
1574 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1575 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1576 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001577
1578def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001579 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001580 FROUND_NO_EXC)),
1581 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001582 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001583
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001584def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001585 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001586 FROUND_NO_EXC)),
1587 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001588 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001589
1590def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001591 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001592 FROUND_CURRENT)),
1593 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1594 (I8Imm imm:$cc)), GR16)>;
1595
1596def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001597 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001598 FROUND_CURRENT)),
1599 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1600 (I8Imm imm:$cc)), GR8)>;
1601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602// Mask register copy, including
1603// - copy between mask registers
1604// - load/store mask registers
1605// - copy from GPR to mask register and vice versa
1606//
1607multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1608 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001609 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001610 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001611 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001612 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001613 let mayLoad = 1 in
1614 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001615 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001616 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001617 let mayStore = 1 in
1618 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001619 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1620 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001621 }
1622}
1623
1624multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1625 string OpcodeStr,
1626 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001627 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001628 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001629 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001631 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 }
1633}
1634
Robert Khasanov74acbb72014-07-23 14:49:42 +00001635let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001636 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001637 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1638 VEX, PD;
1639
1640let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001641 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001642 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001643 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001644
1645let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001646 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1647 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001648 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1649 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650}
1651
Robert Khasanov74acbb72014-07-23 14:49:42 +00001652let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001653 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1654 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001655 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1656 VEX, XD, VEX_W;
1657}
1658
1659// GR from/to mask register
1660let Predicates = [HasDQI] in {
1661 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1662 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1663 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1664 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1665}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001666let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001667 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1668 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1669 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1670 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001671}
1672let Predicates = [HasBWI] in {
1673 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1674 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1675}
1676let Predicates = [HasBWI] in {
1677 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1678 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1679}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001680
Robert Khasanov74acbb72014-07-23 14:49:42 +00001681// Load/store kreg
1682let Predicates = [HasDQI] in {
1683 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1684 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001685 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1686 (KMOVBkm addr:$src)>;
1687}
1688let Predicates = [HasAVX512, NoDQI] in {
1689 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1690 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1691 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1692 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001693}
1694let Predicates = [HasAVX512] in {
1695 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001696 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001697 def : Pat<(i1 (load addr:$src)),
1698 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001699 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1700 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001701}
1702let Predicates = [HasBWI] in {
1703 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1704 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001705 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1706 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001707}
1708let Predicates = [HasBWI] in {
1709 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1710 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001711 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1712 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001713}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001714
Robert Khasanov74acbb72014-07-23 14:49:42 +00001715let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001716 def : Pat<(i1 (trunc (i64 GR64:$src))),
1717 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1718 (i32 1))), VK1)>;
1719
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001720 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001721 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001722
1723 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001724 (COPY_TO_REGCLASS
1725 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1726 VK1)>;
1727 def : Pat<(i1 (trunc (i16 GR16:$src))),
1728 (COPY_TO_REGCLASS
1729 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1730 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001731
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001732 def : Pat<(i32 (zext VK1:$src)),
1733 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001734 def : Pat<(i8 (zext VK1:$src)),
1735 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001736 (AND32ri (KMOVWrk
1737 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001738 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001739 (AND64ri8 (SUBREG_TO_REG (i64 0),
1740 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001741 def : Pat<(i16 (zext VK1:$src)),
1742 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001743 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1744 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001745 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1746 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1747 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1748 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001750let Predicates = [HasBWI] in {
1751 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1752 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1753 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1754 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1755}
1756
1757
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1759let Predicates = [HasAVX512] in {
1760 // GR from/to 8-bit mask without native support
1761 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1762 (COPY_TO_REGCLASS
1763 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1764 VK8)>;
1765 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1766 (EXTRACT_SUBREG
1767 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1768 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001769
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001770 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001771 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001772 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001773 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001774}
1775let Predicates = [HasBWI] in {
1776 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1777 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1778 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1779 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780}
1781
1782// Mask unary operation
1783// - KNOT
1784multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001785 RegisterClass KRC, SDPatternOperator OpNode,
1786 Predicate prd> {
1787 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001789 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790 [(set KRC:$dst, (OpNode KRC:$src))]>;
1791}
1792
Robert Khasanov74acbb72014-07-23 14:49:42 +00001793multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1794 SDPatternOperator OpNode> {
1795 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1796 HasDQI>, VEX, PD;
1797 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1798 HasAVX512>, VEX, PS;
1799 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1800 HasBWI>, VEX, PD, VEX_W;
1801 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1802 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803}
1804
Robert Khasanov74acbb72014-07-23 14:49:42 +00001805defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001806
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001807multiclass avx512_mask_unop_int<string IntName, string InstName> {
1808 let Predicates = [HasAVX512] in
1809 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1810 (i16 GR16:$src)),
1811 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1812 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1813}
1814defm : avx512_mask_unop_int<"knot", "KNOT">;
1815
Robert Khasanov74acbb72014-07-23 14:49:42 +00001816let Predicates = [HasDQI] in
1817def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1818let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001820let Predicates = [HasBWI] in
1821def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1822let Predicates = [HasBWI] in
1823def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1824
1825// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001826let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001827def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1828 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1829
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001830def : Pat<(not VK8:$src),
1831 (COPY_TO_REGCLASS
1832 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001833}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834
1835// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001836// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001837multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001838 RegisterClass KRC, SDPatternOperator OpNode,
1839 Predicate prd> {
1840 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001841 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1842 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001843 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001844 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1845}
1846
Robert Khasanov595683d2014-07-28 13:46:45 +00001847multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1848 SDPatternOperator OpNode> {
1849 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1850 HasDQI>, VEX_4V, VEX_L, PD;
1851 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1852 HasAVX512>, VEX_4V, VEX_L, PS;
1853 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1854 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1855 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1856 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857}
1858
1859def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1860def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1861
1862let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001863 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1864 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1865 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1866 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001867}
Robert Khasanov595683d2014-07-28 13:46:45 +00001868let isCommutable = 0 in
1869 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001870
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001871def : Pat<(xor VK1:$src1, VK1:$src2),
1872 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1873 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1874
1875def : Pat<(or VK1:$src1, VK1:$src2),
1876 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1877 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1878
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001879def : Pat<(and VK1:$src1, VK1:$src2),
1880 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1881 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1882
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001883multiclass avx512_mask_binop_int<string IntName, string InstName> {
1884 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001885 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1886 (i16 GR16:$src1), (i16 GR16:$src2)),
1887 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1888 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1889 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001890}
1891
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001892defm : avx512_mask_binop_int<"kand", "KAND">;
1893defm : avx512_mask_binop_int<"kandn", "KANDN">;
1894defm : avx512_mask_binop_int<"kor", "KOR">;
1895defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1896defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001897
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001898// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1899multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1900 let Predicates = [HasAVX512] in
1901 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1902 (COPY_TO_REGCLASS
1903 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1904 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1905}
1906
1907defm : avx512_binop_pat<and, KANDWrr>;
1908defm : avx512_binop_pat<andn, KANDNWrr>;
1909defm : avx512_binop_pat<or, KORWrr>;
1910defm : avx512_binop_pat<xnor, KXNORWrr>;
1911defm : avx512_binop_pat<xor, KXORWrr>;
1912
1913// Mask unpacking
1914multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001915 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001916 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001917 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001918 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001919 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920}
1921
1922multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001923 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001924 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001925}
1926
1927defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001928def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1929 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1930 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1931
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001932
1933multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1934 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001935 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1936 (i16 GR16:$src1), (i16 GR16:$src2)),
1937 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1938 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1939 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001940}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001941defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001942
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001943// Mask bit testing
1944multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1945 SDNode OpNode> {
1946 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1947 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001948 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001949 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1950}
1951
1952multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1953 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001954 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001955 let Predicates = [HasDQI] in
1956 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1957 VEX, PD;
1958 let Predicates = [HasBWI] in {
1959 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
1960 VEX, PS, VEX_W;
1961 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
1962 VEX, PD, VEX_W;
1963 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001964}
1965
1966defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001967
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001968// Mask shift
1969multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1970 SDNode OpNode> {
1971 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00001972 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001974 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001975 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1976}
1977
1978multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1979 SDNode OpNode> {
1980 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001981 VEX, TAPD, VEX_W;
1982 let Predicates = [HasDQI] in
1983 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1984 VEX, TAPD;
1985 let Predicates = [HasBWI] in {
1986 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
1987 VEX, TAPD, VEX_W;
1988 let Predicates = [HasDQI] in
1989 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
1990 VEX, TAPD;
1991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001992}
1993
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001994defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1995defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001996
1997// Mask setting all 0s or 1s
1998multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1999 let Predicates = [HasAVX512] in
2000 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2001 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2002 [(set KRC:$dst, (VT Val))]>;
2003}
2004
2005multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002006 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 defm W : avx512_mask_setop<VK16, v16i1, Val>;
2008}
2009
2010defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2011defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2012
2013// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2014let Predicates = [HasAVX512] in {
2015 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2016 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002017 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2018 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2019 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002020}
2021def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2022 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2023
2024def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2025 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2026
2027def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2028 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2029
Robert Khasanov5aa44452014-09-30 11:41:54 +00002030let Predicates = [HasVLX] in {
2031 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2032 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2033 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2034 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2035 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2036 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2037 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2038 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2039}
2040
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002041def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002042 (v8i1 (COPY_TO_REGCLASS
2043 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2044 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002045
2046def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002047 (v8i1 (COPY_TO_REGCLASS
2048 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2049 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002050//===----------------------------------------------------------------------===//
2051// AVX-512 - Aligned and unaligned load and store
2052//
2053
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002054multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
2055 RegisterClass KRC, RegisterClass RC,
2056 ValueType vt, ValueType zvt, X86MemOperand memop,
2057 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002058let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002059 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002060 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2061 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002062 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002063 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2064 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002065 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002066 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2067 SchedRW = [WriteLoad] in
2068 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
2069 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2070 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
2071 d>, EVEX;
2072
2073 let AddedComplexity = 20 in {
2074 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
2075 let hasSideEffects = 0 in
2076 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
2077 (ins RC:$src0, KRC:$mask, RC:$src1),
2078 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2079 "${dst} {${mask}}, $src1}"),
2080 [(set RC:$dst, (vt (vselect KRC:$mask,
2081 (vt RC:$src1),
2082 (vt RC:$src0))))],
2083 d>, EVEX, EVEX_K;
2084 let mayLoad = 1, SchedRW = [WriteLoad] in
2085 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2086 (ins RC:$src0, KRC:$mask, memop:$src1),
2087 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2088 "${dst} {${mask}}, $src1}"),
2089 [(set RC:$dst, (vt
2090 (vselect KRC:$mask,
2091 (vt (bitconvert (ld_frag addr:$src1))),
2092 (vt RC:$src0))))],
2093 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002094 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002095 let mayLoad = 1, SchedRW = [WriteLoad] in
2096 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2097 (ins KRC:$mask, memop:$src),
2098 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2099 "${dst} {${mask}} {z}, $src}"),
2100 [(set RC:$dst, (vt
2101 (vselect KRC:$mask,
2102 (vt (bitconvert (ld_frag addr:$src))),
2103 (vt (bitconvert (zvt immAllZerosV))))))],
2104 d>, EVEX, EVEX_KZ;
2105 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002106}
2107
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002108multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
2109 string elty, string elsz, string vsz512,
2110 string vsz256, string vsz128, Domain d,
2111 Predicate prd, bit IsReMaterializable = 1> {
2112 let Predicates = [prd] in
2113 defm Z : avx512_load<opc, OpcodeStr,
2114 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
2115 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2116 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
2117 !cast<X86MemOperand>(elty##"512mem"), d,
2118 IsReMaterializable>, EVEX_V512;
2119
2120 let Predicates = [prd, HasVLX] in {
2121 defm Z256 : avx512_load<opc, OpcodeStr,
2122 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2123 "v"##vsz256##elty##elsz, "v4i64")),
2124 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2125 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
2126 !cast<X86MemOperand>(elty##"256mem"), d,
2127 IsReMaterializable>, EVEX_V256;
2128
2129 defm Z128 : avx512_load<opc, OpcodeStr,
2130 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2131 "v"##vsz128##elty##elsz, "v2i64")),
2132 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2133 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
2134 !cast<X86MemOperand>(elty##"128mem"), d,
2135 IsReMaterializable>, EVEX_V128;
2136 }
2137}
2138
2139
2140multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2141 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
2142 X86MemOperand memop, Domain d> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002143 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002144 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002145 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002146 EVEX;
2147 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002148 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
2149 (ins RC:$src1, KRC:$mask, RC:$src2),
2150 !strconcat(OpcodeStr,
2151 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002152 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002153 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002154 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002155 !strconcat(OpcodeStr,
2156 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002157 [], d>, EVEX, EVEX_KZ;
2158 }
2159 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002160 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2161 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2162 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002163 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002164 (ins memop:$dst, KRC:$mask, RC:$src),
2165 !strconcat(OpcodeStr,
2166 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002167 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002168 }
2169}
2170
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002171
2172multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
2173 string st_suff_512, string st_suff_256,
2174 string st_suff_128, string elty, string elsz,
2175 string vsz512, string vsz256, string vsz128,
2176 Domain d, Predicate prd> {
2177 let Predicates = [prd] in
2178 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
2179 !cast<ValueType>("v"##vsz512##elty##elsz),
2180 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2181 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
2182
2183 let Predicates = [prd, HasVLX] in {
2184 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
2185 !cast<ValueType>("v"##vsz256##elty##elsz),
2186 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2187 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
2188
2189 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
2190 !cast<ValueType>("v"##vsz128##elty##elsz),
2191 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2192 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
2193 }
2194}
2195
2196defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
2197 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2198 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2199 "512", "256", "", "f", "32", "16", "8", "4",
2200 SSEPackedSingle, HasAVX512>,
2201 PS, EVEX_CD8<32, CD8VF>;
2202
2203defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2204 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2205 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2206 "512", "256", "", "f", "64", "8", "4", "2",
2207 SSEPackedDouble, HasAVX512>,
2208 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2209
2210defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2211 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2212 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2213 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2214 PS, EVEX_CD8<32, CD8VF>;
2215
2216defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2217 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2218 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2219 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2220 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2221
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002222def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002223 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002224 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002225
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002226def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2227 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2228 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002230def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2231 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2232 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2233
2234def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2235 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2236 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2237
2238def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2239 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2240 (VMOVAPDZrm addr:$ptr)>;
2241
2242def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2243 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2244 (VMOVAPSZrm addr:$ptr)>;
2245
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002246def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2247 GR16:$mask),
2248 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2249 VR512:$src)>;
2250def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2251 GR8:$mask),
2252 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2253 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002254
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002255def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2256 GR16:$mask),
2257 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2258 VR512:$src)>;
2259def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2260 GR8:$mask),
2261 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2262 VR512:$src)>;
2263
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002264def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2265 (VMOVUPSZmrk addr:$ptr,
2266 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2267 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2268
2269def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2270 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2271 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2272
2273def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src)),
2274 (VMOVUPSZmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2275
2276def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src)),
2277 (VMOVUPDZmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2278
2279def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2280 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2281
2282def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask,
2283 (bc_v16f32 (v16i32 immAllZerosV)))),
2284 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2285
2286def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src0))),
2287 (VMOVUPSZrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2288
2289def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2290 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2291
2292def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask,
2293 (bc_v8f64 (v16i32 immAllZerosV)))),
2294 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2295
2296def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src0))),
2297 (VMOVUPDZrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2298
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002299def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2300 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2301 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2302 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2303
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002304defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2305 "16", "8", "4", SSEPackedInt, HasAVX512>,
2306 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2307 "512", "256", "", "i", "32", "16", "8", "4",
2308 SSEPackedInt, HasAVX512>,
2309 PD, EVEX_CD8<32, CD8VF>;
2310
2311defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2312 "8", "4", "2", SSEPackedInt, HasAVX512>,
2313 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2314 "512", "256", "", "i", "64", "8", "4", "2",
2315 SSEPackedInt, HasAVX512>,
2316 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2317
2318defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2319 "64", "32", "16", SSEPackedInt, HasBWI>,
2320 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2321 "i", "8", "64", "32", "16", SSEPackedInt,
2322 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2323
2324defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2325 "32", "16", "8", SSEPackedInt, HasBWI>,
2326 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2327 "i", "16", "32", "16", "8", SSEPackedInt,
2328 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2329
2330defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2331 "16", "8", "4", SSEPackedInt, HasAVX512>,
2332 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2333 "i", "32", "16", "8", "4", SSEPackedInt,
2334 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2335
2336defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2337 "8", "4", "2", SSEPackedInt, HasAVX512>,
2338 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2339 "i", "64", "8", "4", "2", SSEPackedInt,
2340 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002341
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002342def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2343 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002344 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002345
2346def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002347 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2348 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002349
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002350def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002351 GR16:$mask),
2352 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002353 VR512:$src)>;
2354def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002355 GR8:$mask),
2356 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002357 VR512:$src)>;
2358
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002360def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002361 (bc_v8i64 (v16i32 immAllZerosV)))),
2362 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002363
2364def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002365 (v8i64 VR512:$src))),
2366 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002367 VK8), VR512:$src)>;
2368
2369def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2370 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002371 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002372
2373def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002374 (v16i32 VR512:$src))),
2375 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002377
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002378def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 immAllZerosV))),
2379 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2380
2381def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2382 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2383
2384def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src0))),
2385 (VMOVDQU32Zrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2386
2387def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask,
2388 (bc_v8i64 (v16i32 immAllZerosV)))),
2389 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2390
2391def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2392 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2393
2394def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src0))),
2395 (VMOVDQU64Zrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2396
2397def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src)),
2398 (VMOVDQU32Zmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2399
2400def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src)),
2401 (VMOVDQU64Zmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2402
2403// SKX replacement
2404def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2405 (VMOVDQU32Z256mrk addr:$ptr, VK8WM:$mask, VR256:$src)>;
2406
2407// KNL replacement
2408def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2409 (VMOVDQU32Zmrk addr:$ptr,
2410 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2411 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2412
2413def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2414 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2415 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2416
2417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418// Move Int Doubleword to Packed Double Int
2419//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002420def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002421 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002422 [(set VR128X:$dst,
2423 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2424 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002425def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002426 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 [(set VR128X:$dst,
2428 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2429 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002430def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002431 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432 [(set VR128X:$dst,
2433 (v2i64 (scalar_to_vector GR64:$src)))],
2434 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002435let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002436def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002437 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438 [(set FR64:$dst, (bitconvert GR64:$src))],
2439 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002440def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002441 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442 [(set GR64:$dst, (bitconvert FR64:$src))],
2443 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002444}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002445def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002446 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2448 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2449 EVEX_CD8<64, CD8VT1>;
2450
2451// Move Int Doubleword to Single Scalar
2452//
Craig Topper88adf2a2013-10-12 05:41:08 +00002453let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002454def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002455 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002456 [(set FR32X:$dst, (bitconvert GR32:$src))],
2457 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2458
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002459def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002460 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002461 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2462 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002463}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002465// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002466//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002467def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002468 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002469 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2470 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2471 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002472def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002474 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2476 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2477 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2478
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002479// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480//
2481def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002482 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2484 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002485 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486 Requires<[HasAVX512, In64BitMode]>;
2487
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002488def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002490 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2492 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002493 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002494 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2495
2496// Move Scalar Single to Double Int
2497//
Craig Topper88adf2a2013-10-12 05:41:08 +00002498let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002499def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002501 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002502 [(set GR32:$dst, (bitconvert FR32X:$src))],
2503 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002504def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002506 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002507 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2508 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002509}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510
2511// Move Quadword Int to Packed Quadword Int
2512//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002513def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002514 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002515 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002516 [(set VR128X:$dst,
2517 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2518 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2519
2520//===----------------------------------------------------------------------===//
2521// AVX-512 MOVSS, MOVSD
2522//===----------------------------------------------------------------------===//
2523
Michael Liao5bf95782014-12-04 05:20:33 +00002524multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525 SDNode OpNode, ValueType vt,
2526 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002527 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002528 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002529 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2531 (scalar_to_vector RC:$src2))))],
2532 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002533 let Constraints = "$src1 = $dst" in
2534 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2535 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2536 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002537 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002538 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002540 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2542 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002543 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002544 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002545 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002546 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2547 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002548 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002549 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002550 [], IIC_SSE_MOV_S_MR>,
2551 EVEX, VEX_LIG, EVEX_K;
2552 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002553 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554}
2555
2556let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002557defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002558 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2559
2560let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002561defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002562 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2563
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002564def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2565 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2566 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2567
2568def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2569 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2570 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002572def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2573 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2574 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2575
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002577let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002578 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2579 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002580 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581 IIC_SSE_MOV_S_RR>,
2582 XS, EVEX_4V, VEX_LIG;
2583 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2584 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002585 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586 IIC_SSE_MOV_S_RR>,
2587 XD, EVEX_4V, VEX_LIG, VEX_W;
2588}
2589
2590let Predicates = [HasAVX512] in {
2591 let AddedComplexity = 15 in {
2592 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2593 // MOVS{S,D} to the lower bits.
2594 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2595 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2596 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2597 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2598 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2599 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2600 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2601 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2602
2603 // Move low f32 and clear high bits.
2604 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2605 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002606 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2608 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2609 (SUBREG_TO_REG (i32 0),
2610 (VMOVSSZrr (v4i32 (V_SET0)),
2611 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2612 }
2613
2614 let AddedComplexity = 20 in {
2615 // MOVSSrm zeros the high parts of the register; represent this
2616 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2617 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2618 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2619 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2620 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2621 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2622 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2623
2624 // MOVSDrm zeros the high parts of the register; represent this
2625 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2626 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2627 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2628 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2629 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2630 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2631 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2632 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2633 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2634 def : Pat<(v2f64 (X86vzload addr:$src)),
2635 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2636
2637 // Represent the same patterns above but in the form they appear for
2638 // 256-bit types
2639 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2640 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002641 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002642 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2643 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2644 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2645 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2646 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2647 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2648 }
2649 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2650 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2651 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2652 FR32X:$src)), sub_xmm)>;
2653 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2654 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2655 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2656 FR64X:$src)), sub_xmm)>;
2657 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2658 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002659 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002660
2661 // Move low f64 and clear high bits.
2662 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2663 (SUBREG_TO_REG (i32 0),
2664 (VMOVSDZrr (v2f64 (V_SET0)),
2665 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2666
2667 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2668 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2669 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2670
2671 // Extract and store.
2672 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2673 addr:$dst),
2674 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2675 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2676 addr:$dst),
2677 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2678
2679 // Shuffle with VMOVSS
2680 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2681 (VMOVSSZrr (v4i32 VR128X:$src1),
2682 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2683 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2684 (VMOVSSZrr (v4f32 VR128X:$src1),
2685 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2686
2687 // 256-bit variants
2688 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2689 (SUBREG_TO_REG (i32 0),
2690 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2691 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2692 sub_xmm)>;
2693 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2694 (SUBREG_TO_REG (i32 0),
2695 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2696 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2697 sub_xmm)>;
2698
2699 // Shuffle with VMOVSD
2700 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2701 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2702 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2703 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2704 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2705 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2706 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2707 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2708
2709 // 256-bit variants
2710 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2711 (SUBREG_TO_REG (i32 0),
2712 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2713 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2714 sub_xmm)>;
2715 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2716 (SUBREG_TO_REG (i32 0),
2717 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2718 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2719 sub_xmm)>;
2720
2721 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2722 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2723 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2724 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2725 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2726 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2727 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2728 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2729}
2730
2731let AddedComplexity = 15 in
2732def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2733 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002734 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002735 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002736 (v2i64 VR128X:$src))))],
2737 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2738
2739let AddedComplexity = 20 in
2740def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2741 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002742 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002743 [(set VR128X:$dst, (v2i64 (X86vzmovl
2744 (loadv2i64 addr:$src))))],
2745 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2746 EVEX_CD8<8, CD8VT8>;
2747
2748let Predicates = [HasAVX512] in {
2749 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2750 let AddedComplexity = 20 in {
2751 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2752 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002753 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2754 (VMOV64toPQIZrr GR64:$src)>;
2755 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2756 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002757
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002758 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2759 (VMOVDI2PDIZrm addr:$src)>;
2760 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2761 (VMOVDI2PDIZrm addr:$src)>;
2762 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2763 (VMOVZPQILo2PQIZrm addr:$src)>;
2764 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2765 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002766 def : Pat<(v2i64 (X86vzload addr:$src)),
2767 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002768 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002769
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002770 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2771 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2772 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2773 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2774 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2775 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2776 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2777}
2778
2779def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2780 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2781
2782def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2783 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2784
2785def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2786 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2787
2788def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2789 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2790
2791//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002792// AVX-512 - Non-temporals
2793//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002794let SchedRW = [WriteLoad] in {
2795 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2796 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2797 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2798 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2799 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002800
Robert Khasanoved882972014-08-13 10:46:00 +00002801 let Predicates = [HasAVX512, HasVLX] in {
2802 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2803 (ins i256mem:$src),
2804 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2805 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2806 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002807
Robert Khasanoved882972014-08-13 10:46:00 +00002808 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2809 (ins i128mem:$src),
2810 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2811 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2812 EVEX_CD8<64, CD8VF>;
2813 }
Adam Nemetefd07852014-06-18 16:51:10 +00002814}
2815
Robert Khasanoved882972014-08-13 10:46:00 +00002816multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2817 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2818 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2819 let SchedRW = [WriteStore], mayStore = 1,
2820 AddedComplexity = 400 in
2821 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2822 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2823 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2824}
2825
2826multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2827 string elty, string elsz, string vsz512,
2828 string vsz256, string vsz128, Domain d,
2829 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2830 let Predicates = [prd] in
2831 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2832 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2833 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2834 EVEX_V512;
2835
2836 let Predicates = [prd, HasVLX] in {
2837 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2838 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2839 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2840 EVEX_V256;
2841
2842 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2843 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2844 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2845 EVEX_V128;
2846 }
2847}
2848
2849defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2850 "i", "64", "8", "4", "2", SSEPackedInt,
2851 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2852
2853defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2854 "f", "64", "8", "4", "2", SSEPackedDouble,
2855 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2856
2857defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2858 "f", "32", "16", "8", "4", SSEPackedSingle,
2859 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2860
Adam Nemet7f62b232014-06-10 16:39:53 +00002861//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862// AVX-512 - Integer arithmetic
2863//
2864multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002865 X86VectorVTInfo _, OpndItins itins,
2866 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002867 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002868 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2869 "$src2, $src1", "$src1, $src2",
2870 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002871 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002872 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002873
Robert Khasanov545d1b72014-10-14 14:36:19 +00002874 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002875 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002876 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2877 "$src2, $src1", "$src1, $src2",
2878 (_.VT (OpNode _.RC:$src1,
2879 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002880 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002881 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002882}
2883
2884multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2885 X86VectorVTInfo _, OpndItins itins,
2886 bit IsCommutable = 0> :
2887 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2888 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002889 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002890 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2891 "${src2}"##_.BroadcastStr##", $src1",
2892 "$src1, ${src2}"##_.BroadcastStr,
2893 (_.VT (OpNode _.RC:$src1,
2894 (X86VBroadcast
2895 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002896 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002897 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002898}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002899
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002900multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2901 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2902 Predicate prd, bit IsCommutable = 0> {
2903 let Predicates = [prd] in
2904 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2905 IsCommutable>, EVEX_V512;
2906
2907 let Predicates = [prd, HasVLX] in {
2908 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2909 IsCommutable>, EVEX_V256;
2910 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2911 IsCommutable>, EVEX_V128;
2912 }
2913}
2914
Robert Khasanov545d1b72014-10-14 14:36:19 +00002915multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2916 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2917 Predicate prd, bit IsCommutable = 0> {
2918 let Predicates = [prd] in
2919 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2920 IsCommutable>, EVEX_V512;
2921
2922 let Predicates = [prd, HasVLX] in {
2923 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2924 IsCommutable>, EVEX_V256;
2925 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2926 IsCommutable>, EVEX_V128;
2927 }
2928}
2929
2930multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2931 OpndItins itins, Predicate prd,
2932 bit IsCommutable = 0> {
2933 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2934 itins, prd, IsCommutable>,
2935 VEX_W, EVEX_CD8<64, CD8VF>;
2936}
2937
2938multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2939 OpndItins itins, Predicate prd,
2940 bit IsCommutable = 0> {
2941 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2942 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2943}
2944
2945multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2946 OpndItins itins, Predicate prd,
2947 bit IsCommutable = 0> {
2948 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2949 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2950}
2951
2952multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2953 OpndItins itins, Predicate prd,
2954 bit IsCommutable = 0> {
2955 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2956 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2957}
2958
2959multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2960 SDNode OpNode, OpndItins itins, Predicate prd,
2961 bit IsCommutable = 0> {
2962 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2963 IsCommutable>;
2964
2965 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2966 IsCommutable>;
2967}
2968
2969multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2970 SDNode OpNode, OpndItins itins, Predicate prd,
2971 bit IsCommutable = 0> {
2972 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2973 IsCommutable>;
2974
2975 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2976 IsCommutable>;
2977}
2978
2979multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2980 bits<8> opc_d, bits<8> opc_q,
2981 string OpcodeStr, SDNode OpNode,
2982 OpndItins itins, bit IsCommutable = 0> {
2983 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2984 itins, HasAVX512, IsCommutable>,
2985 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2986 itins, HasBWI, IsCommutable>;
2987}
2988
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002989multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2990 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2991 PatFrag memop_frag, X86MemOperand x86memop,
2992 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2993 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002995 {
2996 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002997 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002998 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002999 []>, EVEX_4V;
3000 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3001 (ins KRC:$mask, RC:$src1, RC:$src2),
3002 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003003 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003004 [], itins.rr>, EVEX_4V, EVEX_K;
3005 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3006 (ins KRC:$mask, RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003007 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}} {z}" ,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003008 "|$dst {${mask}} {z}, $src1, $src2}"),
3009 [], itins.rr>, EVEX_4V, EVEX_KZ;
3010 }
3011 let mayLoad = 1 in {
3012 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3013 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003014 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003015 []>, EVEX_4V;
3016 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3017 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3018 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003019 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003020 [], itins.rm>, EVEX_4V, EVEX_K;
3021 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3022 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3023 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003024 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003025 [], itins.rm>, EVEX_4V, EVEX_KZ;
3026 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3027 (ins RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003028 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003029 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
3030 [], itins.rm>, EVEX_4V, EVEX_B;
3031 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3032 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003033 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003034 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
3035 BrdcstStr, "}"),
3036 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
3037 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3038 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003039 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003040 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
3041 BrdcstStr, "}"),
3042 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
3043 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003044}
3045
Robert Khasanov545d1b72014-10-14 14:36:19 +00003046defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3047 SSE_INTALU_ITINS_P, 1>;
3048defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3049 SSE_INTALU_ITINS_P, 0>;
3050defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3051 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3052defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3053 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003054defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3055 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003057defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003058 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003059 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
3060 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003062defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003063 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003064 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065
3066def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
3067 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3068
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003069def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
3070 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3071 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3072def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
3073 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3074 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
3075
Robert Khasanov545d1b72014-10-14 14:36:19 +00003076defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3077 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3078defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3079 SSE_INTALU_ITINS_P, HasBWI, 1>;
3080defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3081 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003082
Robert Khasanov545d1b72014-10-14 14:36:19 +00003083defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3084 SSE_INTALU_ITINS_P, HasBWI, 1>;
3085defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3086 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3087defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3088 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003089
Robert Khasanov545d1b72014-10-14 14:36:19 +00003090defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3091 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3092defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3093 SSE_INTALU_ITINS_P, HasBWI, 1>;
3094defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3095 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003096
Robert Khasanov545d1b72014-10-14 14:36:19 +00003097defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3098 SSE_INTALU_ITINS_P, HasBWI, 1>;
3099defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3100 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3101defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3102 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003103
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003104def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3105 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3106 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3107def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3108 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3109 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3110def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3111 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3112 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3113def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3114 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3115 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3116def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3117 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3118 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3119def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3120 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3121 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3122def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3123 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3124 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3125def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3126 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3127 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003128//===----------------------------------------------------------------------===//
3129// AVX-512 - Unpack Instructions
3130//===----------------------------------------------------------------------===//
3131
3132multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3133 PatFrag mem_frag, RegisterClass RC,
3134 X86MemOperand x86memop, string asm,
3135 Domain d> {
3136 def rr : AVX512PI<opc, MRMSrcReg,
3137 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3138 asm, [(set RC:$dst,
3139 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003140 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003141 def rm : AVX512PI<opc, MRMSrcMem,
3142 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3143 asm, [(set RC:$dst,
3144 (vt (OpNode RC:$src1,
3145 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003146 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147}
3148
Craig Topper820d4922015-02-09 04:04:50 +00003149defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003151 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003152defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003153 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003154 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003155defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003156 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003157 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003158defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003159 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003160 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003161
3162multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3163 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3164 X86MemOperand x86memop> {
3165 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3166 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003167 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003168 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003169 IIC_SSE_UNPCK>, EVEX_4V;
3170 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3171 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003172 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3174 (bitconvert (memop_frag addr:$src2)))))],
3175 IIC_SSE_UNPCK>, EVEX_4V;
3176}
3177defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003178 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179 EVEX_CD8<32, CD8VF>;
3180defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003181 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003182 VEX_W, EVEX_CD8<64, CD8VF>;
3183defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003184 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003185 EVEX_CD8<32, CD8VF>;
3186defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003187 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003188 VEX_W, EVEX_CD8<64, CD8VF>;
3189//===----------------------------------------------------------------------===//
3190// AVX-512 - PSHUFD
3191//
3192
3193multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003194 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195 X86MemOperand x86memop, ValueType OpVT> {
3196 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003197 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003199 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003200 [(set RC:$dst,
3201 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3202 EVEX;
3203 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003204 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003205 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003206 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003207 [(set RC:$dst,
3208 (OpVT (OpNode (mem_frag addr:$src1),
3209 (i8 imm:$src2))))]>, EVEX;
3210}
3211
Craig Topper820d4922015-02-09 04:04:50 +00003212defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003213 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003214
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215//===----------------------------------------------------------------------===//
3216// AVX-512 Logical Instructions
3217//===----------------------------------------------------------------------===//
3218
Robert Khasanov545d1b72014-10-14 14:36:19 +00003219defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3220 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3221defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3222 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3223defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3224 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3225defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
3226 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227
3228//===----------------------------------------------------------------------===//
3229// AVX-512 FP arithmetic
3230//===----------------------------------------------------------------------===//
3231
3232multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
3233 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003234 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003235 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
3236 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003237 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003238 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
3239 EVEX_CD8<64, CD8VT1>;
3240}
3241
3242let isCommutable = 1 in {
3243defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
3244defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
3245defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
3246defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
3247}
3248let isCommutable = 0 in {
3249defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
3250defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
3251}
3252
3253multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003254 X86VectorVTInfo _, bit IsCommutable> {
3255 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3256 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3257 "$src2, $src1", "$src1, $src2",
3258 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003259 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003260 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3261 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3262 "$src2, $src1", "$src1, $src2",
3263 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3264 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3265 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3266 "${src2}"##_.BroadcastStr##", $src1",
3267 "$src1, ${src2}"##_.BroadcastStr,
3268 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3269 (_.ScalarLdFrag addr:$src2))))>,
3270 EVEX_4V, EVEX_B;
3271 }//let mayLoad = 1
3272}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003273
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003274multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3275 X86VectorVTInfo _, bit IsCommutable> {
3276 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3277 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3278 "$rc, $src2, $src1", "$src1, $src2, $rc",
3279 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3280 EVEX_4V, EVEX_B, EVEX_RC;
3281}
3282
3283multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003284 bit IsCommutable = 0> {
3285 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3286 IsCommutable>, EVEX_V512, PS,
3287 EVEX_CD8<32, CD8VF>;
3288 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3289 IsCommutable>, EVEX_V512, PD, VEX_W,
3290 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003291
Robert Khasanov595e5982014-10-29 15:43:02 +00003292 // Define only if AVX512VL feature is present.
3293 let Predicates = [HasVLX] in {
3294 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3295 IsCommutable>, EVEX_V128, PS,
3296 EVEX_CD8<32, CD8VF>;
3297 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3298 IsCommutable>, EVEX_V256, PS,
3299 EVEX_CD8<32, CD8VF>;
3300 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3301 IsCommutable>, EVEX_V128, PD, VEX_W,
3302 EVEX_CD8<64, CD8VF>;
3303 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3304 IsCommutable>, EVEX_V256, PD, VEX_W,
3305 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003306 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307}
3308
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003309multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3310 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3311 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3312 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3313 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3314}
3315
3316defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3317 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3318defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3319 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3320defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3321 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3322defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3323 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Robert Khasanov595e5982014-10-29 15:43:02 +00003324defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3325defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003326
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003327def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3328 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3329 (i16 -1), FROUND_CURRENT)),
3330 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3331
3332def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3333 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3334 (i8 -1), FROUND_CURRENT)),
3335 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3336
3337def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3338 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3339 (i16 -1), FROUND_CURRENT)),
3340 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3341
3342def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3343 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3344 (i8 -1), FROUND_CURRENT)),
3345 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003346//===----------------------------------------------------------------------===//
3347// AVX-512 VPTESTM instructions
3348//===----------------------------------------------------------------------===//
3349
Michael Liao5bf95782014-12-04 05:20:33 +00003350multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3351 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003352 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003353 def rr : AVX512PI<opc, MRMSrcReg,
Michael Liao5bf95782014-12-04 05:20:33 +00003354 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003355 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003356 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3357 SSEPackedInt>, EVEX_4V;
3358 def rm : AVX512PI<opc, MRMSrcMem,
Michael Liao5bf95782014-12-04 05:20:33 +00003359 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003360 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003361 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003362 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363}
3364
3365defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003366 loadv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367 EVEX_CD8<32, CD8VF>;
3368defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003369 loadv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370 EVEX_CD8<64, CD8VF>;
3371
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003372let Predicates = [HasCDI] in {
3373defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003374 loadv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003375 EVEX_CD8<32, CD8VF>;
3376defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003377 loadv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003378 EVEX_CD8<64, CD8VF>;
3379}
3380
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003381def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3382 (v16i32 VR512:$src2), (i16 -1))),
3383 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3384
3385def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3386 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003387 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003388
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389//===----------------------------------------------------------------------===//
3390// AVX-512 Shift instructions
3391//===----------------------------------------------------------------------===//
3392multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003393 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003394 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003395 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003396 "$src2, $src1", "$src1, $src2",
3397 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3398 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
3399 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003400 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003401 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003402 (_.VT (OpNode (_.LdFrag addr:$src1), (i8 imm:$src2))),
Cameron McInally04400442014-11-14 15:43:00 +00003403 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003404}
3405
3406multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003407 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3408 // src2 is always 128-bit
3409 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3410 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3411 "$src2, $src1", "$src1, $src2",
3412 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3413 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3414 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3415 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3416 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003417 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003418 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, EVEX_4V;
3419}
3420
Cameron McInally5fb084e2014-12-11 17:13:05 +00003421multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003422 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3423 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, _>, EVEX_V512;
3424}
3425
Cameron McInally5fb084e2014-12-11 17:13:05 +00003426multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, string OpcodeStr,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003427 SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003428 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Michael Liao5bf95782014-12-04 05:20:33 +00003429 v16i32_info>, EVEX_CD8<32, CD8VQ>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003430 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003431 v8i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003432}
3433
3434defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003435 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003436 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003437defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003438 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003439 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003440
3441defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003442 v16i32_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003445 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003447
3448defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003449 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003450 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003451defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003452 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453 EVEX_CD8<64, CD8VF>, VEX_W;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003454
Cameron McInally5fb084e2014-12-11 17:13:05 +00003455defm VPSLL : avx512_shift_types<0xF2, 0xF3, "vpsll", X86vshl>;
3456defm VPSRA : avx512_shift_types<0xE2, 0xE2, "vpsra", X86vsra>;
3457defm VPSRL : avx512_shift_types<0xD2, 0xD3, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003458
3459//===-------------------------------------------------------------------===//
3460// Variable Bit Shifts
3461//===-------------------------------------------------------------------===//
3462multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003463 X86VectorVTInfo _> {
3464 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3465 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3466 "$src2, $src1", "$src1, $src2",
3467 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3468 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
3469 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3470 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3471 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003472 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Cameron McInally5fb084e2014-12-11 17:13:05 +00003473 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003474}
3475
Cameron McInally5fb084e2014-12-11 17:13:05 +00003476multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3477 AVX512VLVectorVTInfo _> {
3478 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3479}
3480
3481multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3482 SDNode OpNode> {
3483 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
3484 avx512vl_i32_info>, EVEX_CD8<32, CD8VQ>;
3485 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
3486 avx512vl_i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
3487}
3488
3489defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>;
3490defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>;
3491defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003492
3493//===----------------------------------------------------------------------===//
3494// AVX-512 - MOVDDUP
3495//===----------------------------------------------------------------------===//
3496
Michael Liao5bf95782014-12-04 05:20:33 +00003497multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003498 X86MemOperand x86memop, PatFrag memop_frag> {
3499def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003500 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003501 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3502def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003503 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003504 [(set RC:$dst,
3505 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3506}
3507
Craig Topper820d4922015-02-09 04:04:50 +00003508defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003509 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3510def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3511 (VMOVDDUPZrm addr:$src)>;
3512
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003513//===---------------------------------------------------------------------===//
3514// Replicate Single FP - MOVSHDUP and MOVSLDUP
3515//===---------------------------------------------------------------------===//
3516multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3517 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3518 X86MemOperand x86memop> {
3519 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003520 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003521 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3522 let mayLoad = 1 in
3523 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003524 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003525 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3526}
3527
3528defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003529 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003530 EVEX_CD8<32, CD8VF>;
3531defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003532 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003533 EVEX_CD8<32, CD8VF>;
3534
3535def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003536def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003537 (VMOVSHDUPZrm addr:$src)>;
3538def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003539def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003540 (VMOVSLDUPZrm addr:$src)>;
3541
3542//===----------------------------------------------------------------------===//
3543// Move Low to High and High to Low packed FP Instructions
3544//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3546 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003547 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003548 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3549 IIC_SSE_MOV_LH>, EVEX_4V;
3550def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3551 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003552 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3554 IIC_SSE_MOV_LH>, EVEX_4V;
3555
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003556let Predicates = [HasAVX512] in {
3557 // MOVLHPS patterns
3558 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3559 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3560 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3561 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003562
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003563 // MOVHLPS patterns
3564 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3565 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3566}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003567
3568//===----------------------------------------------------------------------===//
3569// FMA - Fused Multiply Operations
3570//
Adam Nemet26371ce2014-10-24 00:02:55 +00003571
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003572let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003573// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3574multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3575 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003576 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003577 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003578 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003579 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003580 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003581
3582 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003583 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3584 (ins _.RC:$src2, _.MemOp:$src3),
3585 OpcodeStr, "$src3, $src2", "$src2, $src3",
3586 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3587 AVX512FMA3Base;
3588
3589 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3590 (ins _.RC:$src2, _.ScalarMemOp:$src3),
3591 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), !strconcat("$src2, ${src3}", _.BroadcastStr ),
3592 (OpNode _.RC:$src1, _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
3593 AVX512FMA3Base, EVEX_B;
3594 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003595} // Constraints = "$src1 = $dst"
3596
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003597let Constraints = "$src1 = $dst" in {
3598// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3599multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3600 SDPatternOperator OpNode> {
3601 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3602 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3603 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3604 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3605 AVX512FMA3Base, EVEX_B, EVEX_RC;
3606 }
3607} // Constraints = "$src1 = $dst"
3608
3609multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3610 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3611 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3612 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3613}
3614
Adam Nemet832ec5e2014-10-24 00:03:00 +00003615multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003616 string OpcodeStr, X86VectorVTInfo VTI,
3617 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003618 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3619 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003620
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003621 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3622 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003623}
3624
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003625multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3626 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003627 SDPatternOperator OpNode,
3628 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003629let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003630 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003631 v16f32_info, OpNode>,
3632 avx512_fma3_round_forms<opc213, OpcodeStr,
3633 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003634 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3635 v8f32x_info, OpNode>, EVEX_V256;
3636 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3637 v4f32x_info, OpNode>, EVEX_V128;
3638 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003639let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003640 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003641 v8f64_info, OpNode>,
3642 avx512_fma3_round_forms<opc213, OpcodeStr,
3643 v8f64_info, OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003644 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3645 v4f64x_info, OpNode>, EVEX_V256, VEX_W;
3646 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3647 v2f64x_info, OpNode>, EVEX_V128, VEX_W;
3648 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003649}
3650
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003651defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
3652defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
3653defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
3654defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
3655defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
3656defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003657
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003658let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003659multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3660 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003661 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003662 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3663 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003664 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00003665 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003666 _.RC:$src3)))]>;
3667 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3668 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003669 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003670 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3671 [(set _.RC:$dst,
3672 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3673 (_.ScalarLdFrag addr:$src2))),
3674 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003675}
3676} // Constraints = "$src1 = $dst"
3677
3678
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003679multiclass avx512_fma3p_m132_f<bits<8> opc,
3680 string OpcodeStr,
3681 SDNode OpNode> {
3682
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003683let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003684 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
3685 OpNode,v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3686 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3687 OpNode, v8f32x_info>, EVEX_V256, EVEX_CD8<32, CD8VF>;
3688 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3689 OpNode, v4f32x_info>, EVEX_V128, EVEX_CD8<32, CD8VF>;
3690 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003691let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003692 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
3693 OpNode, v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VF>;
3694 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3695 OpNode, v4f64x_info>, EVEX_V256, VEX_W, EVEX_CD8<32, CD8VF>;
3696 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3697 OpNode, v2f64x_info>, EVEX_V128, VEX_W, EVEX_CD8<32, CD8VF>;
3698 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003699}
3700
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003701defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
3702defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
3703defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
3704defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
3705defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
3706defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
3707
3708
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003709// Scalar FMA
3710let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003711multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3712 RegisterClass RC, ValueType OpVT,
3713 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003714 PatFrag mem_frag> {
3715 let isCommutable = 1 in
3716 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3717 (ins RC:$src1, RC:$src2, RC:$src3),
3718 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003719 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003720 [(set RC:$dst,
3721 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3722 let mayLoad = 1 in
3723 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3724 (ins RC:$src1, RC:$src2, f128mem:$src3),
3725 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003726 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003727 [(set RC:$dst,
3728 (OpVT (OpNode RC:$src2, RC:$src1,
3729 (mem_frag addr:$src3))))]>;
3730}
3731
3732} // Constraints = "$src1 = $dst"
3733
Elena Demikhovskycf088092013-12-11 14:31:04 +00003734defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003735 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003736defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003737 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003738defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003739 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003740defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003741 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003742defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003743 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003744defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003745 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003746defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003747 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003748defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003749 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3750
3751//===----------------------------------------------------------------------===//
3752// AVX-512 Scalar convert from sign integer to float/double
3753//===----------------------------------------------------------------------===//
3754
3755multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3756 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003757let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003758 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003759 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003760 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003761 let mayLoad = 1 in
3762 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3763 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003764 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003765 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003766} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003767}
Andrew Trick15a47742013-10-09 05:11:10 +00003768let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003769defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003770 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003771defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003772 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003773defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003774 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003775defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003776 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3777
3778def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3779 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3780def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003781 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003782def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3783 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3784def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003785 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003786
3787def : Pat<(f32 (sint_to_fp GR32:$src)),
3788 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3789def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003790 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003791def : Pat<(f64 (sint_to_fp GR32:$src)),
3792 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3793def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003794 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3795
Elena Demikhovskycf088092013-12-11 14:31:04 +00003796defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003797 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003798defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003799 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003800defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003801 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003802defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003803 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3804
3805def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3806 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3807def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3808 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3809def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3810 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3811def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3812 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3813
3814def : Pat<(f32 (uint_to_fp GR32:$src)),
3815 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3816def : Pat<(f32 (uint_to_fp GR64:$src)),
3817 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3818def : Pat<(f64 (uint_to_fp GR32:$src)),
3819 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3820def : Pat<(f64 (uint_to_fp GR64:$src)),
3821 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003822}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823
3824//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003825// AVX-512 Scalar convert from float/double to integer
3826//===----------------------------------------------------------------------===//
3827multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3828 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3829 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003830let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003831 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003832 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003833 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3834 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003835 let mayLoad = 1 in
3836 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003837 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003838 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003839} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003840}
3841let Predicates = [HasAVX512] in {
3842// Convert float/double to signed/unsigned int 32/64
3843defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003844 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003845 XS, EVEX_CD8<32, CD8VT1>;
3846defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003847 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003848 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3849defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003850 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003851 XS, EVEX_CD8<32, CD8VT1>;
3852defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3853 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003854 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003855 EVEX_CD8<32, CD8VT1>;
3856defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003857 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003858 XD, EVEX_CD8<64, CD8VT1>;
3859defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003860 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003861 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3862defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003863 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003864 XD, EVEX_CD8<64, CD8VT1>;
3865defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3866 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003867 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003868 EVEX_CD8<64, CD8VT1>;
3869
Craig Topper9dd48c82014-01-02 17:28:14 +00003870let isCodeGenOnly = 1 in {
3871 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3872 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3873 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3874 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3875 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3876 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3877 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3878 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3879 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3880 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3881 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3882 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003883
Craig Topper9dd48c82014-01-02 17:28:14 +00003884 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3885 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3886 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3887 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3888 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3889 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3890 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3891 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3892 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3893 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3894 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3895 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3896} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003897
3898// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003899let isCodeGenOnly = 1 in {
3900 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3901 ssmem, sse_load_f32, "cvttss2si">,
3902 XS, EVEX_CD8<32, CD8VT1>;
3903 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3904 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3905 "cvttss2si">, XS, VEX_W,
3906 EVEX_CD8<32, CD8VT1>;
3907 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3908 sdmem, sse_load_f64, "cvttsd2si">, XD,
3909 EVEX_CD8<64, CD8VT1>;
3910 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3911 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3912 "cvttsd2si">, XD, VEX_W,
3913 EVEX_CD8<64, CD8VT1>;
3914 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3915 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3916 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3917 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3918 int_x86_avx512_cvttss2usi64, ssmem,
3919 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3920 EVEX_CD8<32, CD8VT1>;
3921 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3922 int_x86_avx512_cvttsd2usi,
3923 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3924 EVEX_CD8<64, CD8VT1>;
3925 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3926 int_x86_avx512_cvttsd2usi64, sdmem,
3927 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3928 EVEX_CD8<64, CD8VT1>;
3929} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003930
3931multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3932 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3933 string asm> {
3934 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003935 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003936 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3937 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003938 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003939 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3940}
3941
3942defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003943 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003944 EVEX_CD8<32, CD8VT1>;
3945defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003946 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003947 EVEX_CD8<32, CD8VT1>;
3948defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003949 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003950 EVEX_CD8<32, CD8VT1>;
3951defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003952 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003953 EVEX_CD8<32, CD8VT1>;
3954defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003955 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003956 EVEX_CD8<64, CD8VT1>;
3957defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003958 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003959 EVEX_CD8<64, CD8VT1>;
3960defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003961 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003962 EVEX_CD8<64, CD8VT1>;
3963defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003964 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003965 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003966} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003967//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003968// AVX-512 Convert form float to double and back
3969//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003970let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003971def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3972 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003973 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003974 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3975let mayLoad = 1 in
3976def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3977 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003978 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003979 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3980 EVEX_CD8<32, CD8VT1>;
3981
3982// Convert scalar double to scalar single
3983def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3984 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003985 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003986 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3987let mayLoad = 1 in
3988def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3989 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003990 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003991 []>, EVEX_4V, VEX_LIG, VEX_W,
3992 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3993}
3994
3995def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3996 Requires<[HasAVX512]>;
3997def : Pat<(fextend (loadf32 addr:$src)),
3998 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3999
4000def : Pat<(extloadf32 addr:$src),
4001 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4002 Requires<[HasAVX512, OptForSize]>;
4003
4004def : Pat<(extloadf32 addr:$src),
4005 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4006 Requires<[HasAVX512, OptForSpeed]>;
4007
4008def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4009 Requires<[HasAVX512]>;
4010
Michael Liao5bf95782014-12-04 05:20:33 +00004011multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4012 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004013 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4014 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004015let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004016 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004017 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004018 [(set DstRC:$dst,
4019 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004020 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004021 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004022 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004023 let mayLoad = 1 in
4024 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004025 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004026 [(set DstRC:$dst,
4027 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004028} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004029}
4030
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004031multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004032 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4033 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4034 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004035let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004036 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004037 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004038 [(set DstRC:$dst,
4039 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4040 let mayLoad = 1 in
4041 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004042 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004043 [(set DstRC:$dst,
4044 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004045} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004046}
4047
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004048defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004049 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004050 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004051 EVEX_CD8<64, CD8VF>;
4052
4053defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004054 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004055 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004056 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004057def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4058 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004059
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004060def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4061 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4062 (VCVTPD2PSZrr VR512:$src)>;
4063
4064def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4065 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4066 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004067
4068//===----------------------------------------------------------------------===//
4069// AVX-512 Vector convert from sign integer to float/double
4070//===----------------------------------------------------------------------===//
4071
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004072defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004073 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004074 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004075 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004076
4077defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004078 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004079 SSEPackedDouble>, EVEX_V512, XS,
4080 EVEX_CD8<32, CD8VH>;
4081
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004082defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004083 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004084 SSEPackedSingle>, EVEX_V512, XS,
4085 EVEX_CD8<32, CD8VF>;
4086
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004087defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004088 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004089 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004090 EVEX_CD8<64, CD8VF>;
4091
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004092defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004093 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004094 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004095 EVEX_CD8<32, CD8VF>;
4096
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004097// cvttps2udq (src, 0, mask-all-ones, sae-current)
4098def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4099 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4100 (VCVTTPS2UDQZrr VR512:$src)>;
4101
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004102defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004103 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004104 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004105 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004106
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004107// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4108def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4109 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4110 (VCVTTPD2UDQZrr VR512:$src)>;
4111
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004112defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004113 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004114 SSEPackedDouble>, EVEX_V512, XS,
4115 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004116
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004117defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004118 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004119 SSEPackedSingle>, EVEX_V512, XD,
4120 EVEX_CD8<32, CD8VF>;
4121
4122def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004123 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004124 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004125
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004126def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4127 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4128 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4129
4130def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4131 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4132 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004133
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004134def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4135 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4136 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004137
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004138def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4139 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4140 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4141
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004142def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004143 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004144 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004145def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4146 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4147 (VCVTDQ2PDZrr VR256X:$src)>;
4148def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4149 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4150 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4151def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4152 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4153 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004154
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004155multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4156 RegisterClass DstRC, PatFrag mem_frag,
4157 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004158let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004159 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004160 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004161 [], d>, EVEX;
4162 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004163 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004164 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004165 let mayLoad = 1 in
4166 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004167 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004168 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004169} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004170}
4171
4172defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004173 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004174 EVEX_V512, EVEX_CD8<32, CD8VF>;
4175defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004176 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004177 EVEX_V512, EVEX_CD8<64, CD8VF>;
4178
4179def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4180 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4181 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4182
4183def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4184 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4185 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4186
4187defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004188 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004189 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004190defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004191 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004192 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004193
4194def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4195 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4196 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4197
4198def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4199 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4200 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004201
4202let Predicates = [HasAVX512] in {
4203 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4204 (VCVTPD2PSZrm addr:$src)>;
4205 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4206 (VCVTPS2PDZrm addr:$src)>;
4207}
4208
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004209//===----------------------------------------------------------------------===//
4210// Half precision conversion instructions
4211//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004212multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4213 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004214 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4215 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004216 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004217 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004218 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4219 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4220}
4221
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004222multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4223 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004224 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004225 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004226 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004227 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004228 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004229 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004230 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004231 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004232}
4233
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004234defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004235 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004236defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004237 EVEX_CD8<32, CD8VH>;
4238
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004239def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4240 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4241 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4242
4243def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4244 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4245 (VCVTPH2PSZrr VR256X:$src)>;
4246
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004247let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4248 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004249 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004250 EVEX_CD8<32, CD8VT1>;
4251 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004252 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004253 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4254 let Pattern = []<dag> in {
4255 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004256 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004257 EVEX_CD8<32, CD8VT1>;
4258 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004259 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004260 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4261 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004262 let isCodeGenOnly = 1 in {
4263 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004264 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004265 EVEX_CD8<32, CD8VT1>;
4266 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004267 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004268 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004269
Craig Topper9dd48c82014-01-02 17:28:14 +00004270 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004271 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004272 EVEX_CD8<32, CD8VT1>;
4273 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004274 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004275 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4276 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004277}
Michael Liao5bf95782014-12-04 05:20:33 +00004278
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004279/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4280multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4281 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004283 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4284 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004285 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004286 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004287 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004288 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4289 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004290 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004291 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004292 }
4293}
4294}
4295
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004296defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4297 EVEX_CD8<32, CD8VT1>;
4298defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4299 VEX_W, EVEX_CD8<64, CD8VT1>;
4300defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4301 EVEX_CD8<32, CD8VT1>;
4302defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4303 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004304
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004305def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4306 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4307 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4308 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004309
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004310def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4311 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4312 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4313 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004314
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004315def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4316 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4317 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4318 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004319
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004320def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4321 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4322 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4323 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004324
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004325/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4326multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004327 X86VectorVTInfo _> {
4328 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4329 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4330 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4331 let mayLoad = 1 in {
4332 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4333 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4334 (OpNode (_.FloatVT
4335 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4336 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4337 (ins _.ScalarMemOp:$src), OpcodeStr,
4338 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4339 (OpNode (_.FloatVT
4340 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4341 EVEX, T8PD, EVEX_B;
4342 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004343}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004344
4345multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4346 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4347 EVEX_V512, EVEX_CD8<32, CD8VF>;
4348 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4349 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4350
4351 // Define only if AVX512VL feature is present.
4352 let Predicates = [HasVLX] in {
4353 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4354 OpNode, v4f32x_info>,
4355 EVEX_V128, EVEX_CD8<32, CD8VF>;
4356 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4357 OpNode, v8f32x_info>,
4358 EVEX_V256, EVEX_CD8<32, CD8VF>;
4359 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4360 OpNode, v2f64x_info>,
4361 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4362 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4363 OpNode, v4f64x_info>,
4364 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4365 }
4366}
4367
4368defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4369defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004370
4371def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4372 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4373 (VRSQRT14PSZr VR512:$src)>;
4374def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4375 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4376 (VRSQRT14PDZr VR512:$src)>;
4377
4378def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4379 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4380 (VRCP14PSZr VR512:$src)>;
4381def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4382 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4383 (VRCP14PDZr VR512:$src)>;
4384
4385/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004386multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4387 SDNode OpNode> {
4388
4389 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4390 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4391 "$src2, $src1", "$src1, $src2",
4392 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4393 (i32 FROUND_CURRENT))>;
4394
4395 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4396 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4397 "$src2, $src1", "$src1, $src2",
4398 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4399 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4400
4401 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4402 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4403 "$src2, $src1", "$src1, $src2",
4404 (OpNode (_.VT _.RC:$src1),
4405 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4406 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004407}
4408
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004409multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4410 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4411 EVEX_CD8<32, CD8VT1>;
4412 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4413 EVEX_CD8<64, CD8VT1>, VEX_W;
4414}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004415
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004416let hasSideEffects = 0, Predicates = [HasERI] in {
4417 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4418 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4419}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004420/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004421
4422multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4423 SDNode OpNode> {
4424
4425 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4426 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4427 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4428
4429 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4430 (ins _.RC:$src), OpcodeStr,
4431 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004432 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4433 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004434
4435 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4436 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4437 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004438 (bitconvert (_.LdFrag addr:$src))),
4439 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004440
4441 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4442 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4443 (OpNode (_.FloatVT
4444 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4445 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004446}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004447
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004448multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4449 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4450 EVEX_CD8<32, CD8VF>;
4451 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4452 VEX_W, EVEX_CD8<32, CD8VF>;
4453}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004454
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004455let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004456
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004457 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4458 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4459 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4460}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004461
Robert Khasanoveb126392014-10-28 18:15:20 +00004462multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4463 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004464 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004465 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4466 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4467 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004468 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004469 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4470 (OpNode (_.FloatVT
4471 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004472
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004473 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004474 (ins _.ScalarMemOp:$src), OpcodeStr,
4475 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4476 (OpNode (_.FloatVT
4477 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4478 EVEX, EVEX_B;
4479 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004480}
4481
4482multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4483 Intrinsic F32Int, Intrinsic F64Int,
4484 OpndItins itins_s, OpndItins itins_d> {
4485 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4486 (ins FR32X:$src1, FR32X:$src2),
4487 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004488 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004489 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004490 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004491 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4492 (ins VR128X:$src1, VR128X:$src2),
4493 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004494 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004495 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004496 (F32Int VR128X:$src1, VR128X:$src2))],
4497 itins_s.rr>, XS, EVEX_4V;
4498 let mayLoad = 1 in {
4499 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4500 (ins FR32X:$src1, f32mem:$src2),
4501 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004502 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004503 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004504 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004505 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4506 (ins VR128X:$src1, ssmem:$src2),
4507 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004508 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004509 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004510 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4511 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4512 }
4513 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4514 (ins FR64X:$src1, FR64X:$src2),
4515 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004516 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004518 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004519 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4520 (ins VR128X:$src1, VR128X:$src2),
4521 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004522 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004523 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004524 (F64Int VR128X:$src1, VR128X:$src2))],
4525 itins_s.rr>, XD, EVEX_4V, VEX_W;
4526 let mayLoad = 1 in {
4527 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4528 (ins FR64X:$src1, f64mem:$src2),
4529 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004530 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004531 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004532 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004533 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4534 (ins VR128X:$src1, sdmem:$src2),
4535 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004536 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004537 [(set VR128X:$dst,
4538 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004539 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4540 }
4541}
4542
Robert Khasanoveb126392014-10-28 18:15:20 +00004543multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4544 SDNode OpNode> {
4545 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4546 v16f32_info>,
4547 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4548 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4549 v8f64_info>,
4550 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4551 // Define only if AVX512VL feature is present.
4552 let Predicates = [HasVLX] in {
4553 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4554 OpNode, v4f32x_info>,
4555 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4556 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4557 OpNode, v8f32x_info>,
4558 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4559 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4560 OpNode, v2f64x_info>,
4561 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4562 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4563 OpNode, v4f64x_info>,
4564 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4565 }
4566}
4567
4568defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004569
Michael Liao5bf95782014-12-04 05:20:33 +00004570defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4571 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004572 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004573
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004574let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004575 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4576 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004577 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004578 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4579 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004580 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004581
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004582 def : Pat<(f32 (fsqrt FR32X:$src)),
4583 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4584 def : Pat<(f32 (fsqrt (load addr:$src))),
4585 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4586 Requires<[OptForSize]>;
4587 def : Pat<(f64 (fsqrt FR64X:$src)),
4588 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4589 def : Pat<(f64 (fsqrt (load addr:$src))),
4590 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4591 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004592
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004593 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004594 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004595 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004596 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004597 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004598
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004599 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004600 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004601 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004602 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004603 Requires<[OptForSize]>;
4604
4605 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4606 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4607 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4608 VR128X)>;
4609 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4610 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4611
4612 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4613 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4614 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4615 VR128X)>;
4616 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4617 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4618}
4619
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004620
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004621multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4622 X86MemOperand x86memop, RegisterClass RC,
4623 PatFrag mem_frag, Domain d> {
4624let ExeDomain = d in {
4625 // Intrinsic operation, reg.
4626 // Vector intrinsic operation, reg
4627 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004628 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004629 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004630 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004631 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004632
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004633 // Vector intrinsic operation, mem
4634 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004635 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004636 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004637 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004638 []>, EVEX;
4639} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004640}
4641
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004642defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004643 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004644 EVEX_CD8<32, CD8VF>;
4645
4646def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004647 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004648 FROUND_CURRENT)),
4649 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4650
4651
4652defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004653 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004654 VEX_W, EVEX_CD8<64, CD8VF>;
4655
4656def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004657 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004658 FROUND_CURRENT)),
4659 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4660
Elena Demikhovsky69e8b452015-02-19 10:48:04 +00004661multiclass
4662avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004663
Elena Demikhovsky69e8b452015-02-19 10:48:04 +00004664 let ExeDomain = _.ExeDomain in {
4665 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4666 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4667 "$src3, $src2, $src1", "$src1, $src2, $src3",
4668 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4669 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4670
4671 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4672 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4673 "$src3, $src2, $src1", "$src1, $src2, $src3",
4674 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4675 (i32 imm:$src3), (i32 FROUND_NO_EXC))), "{sae}">, EVEX_B;
4676
4677 let mayLoad = 1 in
4678 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4679 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
4680 "$src3, $src2, $src1", "$src1, $src2, $src3",
4681 (_.VT (X86RndScale (_.VT _.RC:$src1),
4682 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4683 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4684 }
4685 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
4686 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4687 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
4688 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
4689 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4690 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
4691 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
4692 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4693 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
4694 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
4695 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4696 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
4697 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
4698 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4699 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
4700
4701 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4702 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4703 addr:$src, (i32 0x1))), _.FRC)>;
4704 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4705 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4706 addr:$src, (i32 0x2))), _.FRC)>;
4707 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4708 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4709 addr:$src, (i32 0x3))), _.FRC)>;
4710 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4711 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4712 addr:$src, (i32 0x4))), _.FRC)>;
4713 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4714 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4715 addr:$src, (i32 0xc))), _.FRC)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004716}
4717
Elena Demikhovsky69e8b452015-02-19 10:48:04 +00004718defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
4719 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004720
Elena Demikhovsky69e8b452015-02-19 10:48:04 +00004721defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
4722 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004723
4724def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004725 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004726def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004727 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004728def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004729 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004730def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004731 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004732def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004733 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004734
4735def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004736 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004737def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004738 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004739def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004740 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004741def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004742 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004743def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004744 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004745
4746//-------------------------------------------------
4747// Integer truncate and extend operations
4748//-------------------------------------------------
4749
4750multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4751 RegisterClass dstRC, RegisterClass srcRC,
4752 RegisterClass KRC, X86MemOperand x86memop> {
4753 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4754 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004755 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004756 []>, EVEX;
4757
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004758 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4759 (ins KRC:$mask, srcRC:$src),
4760 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004761 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004762 []>, EVEX, EVEX_K;
4763
4764 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004765 (ins KRC:$mask, srcRC:$src),
4766 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004767 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004768 []>, EVEX, EVEX_KZ;
4769
4770 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004771 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004772 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004773
4774 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4775 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004776 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004777 []>, EVEX, EVEX_K;
4778
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004779}
Michael Liao5bf95782014-12-04 05:20:33 +00004780defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004781 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4782defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4783 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4784defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4785 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4786defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4787 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4788defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4789 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4790defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4791 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4792defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4793 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4794defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4795 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4796defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4797 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4798defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4799 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4800defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4801 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4802defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4803 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4804defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4805 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4806defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4807 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4808defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4809 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4810
4811def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4812def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4813def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4814def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4815def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4816
4817def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004818 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004819def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004820 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004821def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004822 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004823def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004824 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004825
4826
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004827multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4828 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4829 PatFrag mem_frag, X86MemOperand x86memop,
4830 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004831
4832 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4833 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004834 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004835 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004836
4837 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4838 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004839 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004840 []>, EVEX, EVEX_K;
4841
4842 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4843 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004844 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004845 []>, EVEX, EVEX_KZ;
4846
4847 let mayLoad = 1 in {
4848 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004849 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004850 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004851 [(set DstRC:$dst,
4852 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4853 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004854
4855 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4856 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004857 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004858 []>,
4859 EVEX, EVEX_K;
4860
4861 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4862 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004863 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004864 []>,
4865 EVEX, EVEX_KZ;
4866 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004867}
4868
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004869defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004870 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004871 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004872defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004873 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004874 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004875defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004876 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004877 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004878defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004879 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004880 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004881defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004882 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004883 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004884
4885defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004886 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004887 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004888defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004889 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004890 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004891defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004892 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004893 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004894defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004895 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004896 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004897defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004898 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004899 EVEX_CD8<32, CD8VH>;
4900
4901//===----------------------------------------------------------------------===//
4902// GATHER - SCATTER Operations
4903
4904multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4905 RegisterClass RC, X86MemOperand memop> {
4906let mayLoad = 1,
4907 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4908 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4909 (ins RC:$src1, KRC:$mask, memop:$src2),
4910 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004911 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912 []>, EVEX, EVEX_K;
4913}
Cameron McInally45325962014-03-26 13:50:50 +00004914
4915let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004916defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4917 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004918defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4919 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004920}
4921
4922let ExeDomain = SSEPackedSingle in {
4923defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4924 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004925defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4926 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004927}
Michael Liao5bf95782014-12-04 05:20:33 +00004928
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004929defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4930 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4931defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4932 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4933
4934defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4935 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4936defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4937 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4938
4939multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4940 RegisterClass RC, X86MemOperand memop> {
4941let mayStore = 1, Constraints = "$mask = $mask_wb" in
4942 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4943 (ins memop:$dst, KRC:$mask, RC:$src2),
4944 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004945 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004946 []>, EVEX, EVEX_K;
4947}
4948
Cameron McInally45325962014-03-26 13:50:50 +00004949let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004950defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4951 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004952defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4953 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004954}
4955
4956let ExeDomain = SSEPackedSingle in {
4957defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4958 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004959defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4960 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004961}
4962
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004963defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4964 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4965defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4966 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4967
4968defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4969 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4970defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4971 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4972
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004973// prefetch
4974multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4975 RegisterClass KRC, X86MemOperand memop> {
4976 let Predicates = [HasPFI], hasSideEffects = 1 in
4977 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004978 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004979 []>, EVEX, EVEX_K;
4980}
4981
4982defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4983 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4984
4985defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4986 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4987
4988defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4989 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4990
4991defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4992 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004993
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004994defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4995 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4996
4997defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4998 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4999
5000defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5001 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5002
5003defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5004 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5005
5006defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5007 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5008
5009defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5010 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5011
5012defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5013 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5014
5015defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5016 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5017
5018defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5019 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5020
5021defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5022 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5023
5024defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5025 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5026
5027defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5028 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005029//===----------------------------------------------------------------------===//
5030// VSHUFPS - VSHUFPD Operations
5031
5032multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5033 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5034 Domain d> {
5035 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005036 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005037 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005038 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005039 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5040 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005041 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005042 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005043 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005044 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005045 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005046 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5047 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005048 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005049}
5050
Craig Topper820d4922015-02-09 04:04:50 +00005051defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005052 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005053defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005054 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005055
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005056def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5057 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5058def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005059 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005060 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5061
5062def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5063 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5064def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005065 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005066 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005067
Adam Nemet5ed17da2014-08-21 19:50:07 +00005068multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005069 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005070 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005071 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005072 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005073 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005074 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005075 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005076
Adam Nemetf92139d2014-08-05 17:22:50 +00005077 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005078 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5079 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005080
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005081 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005082 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005083 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005084 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005085 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005086 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005087 []>, EVEX_4V;
5088}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005089defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5090defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005091
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005092// Helper fragments to match sext vXi1 to vXiY.
5093def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5094def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5095
5096multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5097 RegisterClass KRC, RegisterClass RC,
5098 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5099 string BrdcstStr> {
5100 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005101 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005102 []>, EVEX;
5103 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005104 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005105 []>, EVEX, EVEX_K;
5106 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5107 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005108 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005109 []>, EVEX, EVEX_KZ;
5110 let mayLoad = 1 in {
5111 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5112 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005113 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005114 []>, EVEX;
5115 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5116 (ins KRC:$mask, x86memop:$src),
5117 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005118 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005119 []>, EVEX, EVEX_K;
5120 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5121 (ins KRC:$mask, x86memop:$src),
5122 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005123 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005124 []>, EVEX, EVEX_KZ;
5125 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5126 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005127 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005128 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5129 []>, EVEX, EVEX_B;
5130 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5131 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005132 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005133 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5134 []>, EVEX, EVEX_B, EVEX_K;
5135 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5136 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005137 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005138 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5139 BrdcstStr, "}"),
5140 []>, EVEX, EVEX_B, EVEX_KZ;
5141 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005142}
5143
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005144defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5145 i512mem, i32mem, "{1to16}">, EVEX_V512,
5146 EVEX_CD8<32, CD8VF>;
5147defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5148 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5149 EVEX_CD8<64, CD8VF>;
5150
5151def : Pat<(xor
5152 (bc_v16i32 (v16i1sextv16i32)),
5153 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5154 (VPABSDZrr VR512:$src)>;
5155def : Pat<(xor
5156 (bc_v8i64 (v8i1sextv8i64)),
5157 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5158 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005159
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005160def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5161 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005162 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005163def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5164 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005165 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005166
Michael Liao5bf95782014-12-04 05:20:33 +00005167multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005168 RegisterClass RC, RegisterClass KRC,
5169 X86MemOperand x86memop,
5170 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005171 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005172 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5173 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005174 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005175 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005176 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005177 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5178 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005179 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005180 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005181 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005182 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5183 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005184 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005185 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5186 []>, EVEX, EVEX_B;
5187 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5188 (ins KRC:$mask, RC:$src),
5189 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005190 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005191 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005192 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005193 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5194 (ins KRC:$mask, x86memop:$src),
5195 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005196 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005197 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005198 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005199 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5200 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005201 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005202 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5203 BrdcstStr, "}"),
5204 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005205
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005206 let Constraints = "$src1 = $dst" in {
5207 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5208 (ins RC:$src1, KRC:$mask, RC:$src2),
5209 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005210 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005211 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005212 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005213 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5214 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5215 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005216 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005217 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005218 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005219 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5220 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005221 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005222 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5223 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005224 }
5225 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005226}
5227
5228let Predicates = [HasCDI] in {
5229defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005230 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005231 EVEX_V512, EVEX_CD8<32, CD8VF>;
5232
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005233
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005234defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005235 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005236 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005237
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005238}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005239
5240def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5241 GR16:$mask),
5242 (VPCONFLICTDrrk VR512:$src1,
5243 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5244
5245def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5246 GR8:$mask),
5247 (VPCONFLICTQrrk VR512:$src1,
5248 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005249
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005250let Predicates = [HasCDI] in {
5251defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5252 i512mem, i32mem, "{1to16}">,
5253 EVEX_V512, EVEX_CD8<32, CD8VF>;
5254
5255
5256defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5257 i512mem, i64mem, "{1to8}">,
5258 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5259
5260}
5261
5262def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5263 GR16:$mask),
5264 (VPLZCNTDrrk VR512:$src1,
5265 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5266
5267def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5268 GR8:$mask),
5269 (VPLZCNTQrrk VR512:$src1,
5270 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5271
Craig Topper820d4922015-02-09 04:04:50 +00005272def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005273 (VPLZCNTDrm addr:$src)>;
5274def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5275 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005276def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005277 (VPLZCNTQrm addr:$src)>;
5278def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5279 (VPLZCNTQrr VR512:$src)>;
5280
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005281def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5282def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5283def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005284
5285def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005286 (MOV8mr addr:$dst,
5287 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5288 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5289
5290def : Pat<(store VK8:$src, addr:$dst),
5291 (MOV8mr addr:$dst,
5292 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5293 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005294
5295def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5296 (truncstore node:$val, node:$ptr), [{
5297 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5298}]>;
5299
5300def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5301 (MOV8mr addr:$dst, GR8:$src)>;
5302
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005303multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5304def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005305 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005306 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5307}
Michael Liao5bf95782014-12-04 05:20:33 +00005308
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005309multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5310 string OpcodeStr, Predicate prd> {
5311let Predicates = [prd] in
5312 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5313
5314 let Predicates = [prd, HasVLX] in {
5315 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5316 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5317 }
5318}
5319
5320multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5321 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5322 HasBWI>;
5323 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5324 HasBWI>, VEX_W;
5325 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5326 HasDQI>;
5327 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5328 HasDQI>, VEX_W;
5329}
Michael Liao5bf95782014-12-04 05:20:33 +00005330
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005331defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005332
5333//===----------------------------------------------------------------------===//
5334// AVX-512 - COMPRESS and EXPAND
5335//
5336multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5337 string OpcodeStr> {
5338 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5339 (ins _.KRCWM:$mask, _.RC:$src),
5340 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5341 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5342 _.ImmAllZerosV)))]>, EVEX_KZ;
5343
5344 let Constraints = "$src0 = $dst" in
5345 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5346 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5347 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5348 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5349 _.RC:$src0)))]>, EVEX_K;
5350
5351 let mayStore = 1 in {
5352 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5353 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5354 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5355 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5356 addr:$dst)]>,
5357 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5358 }
5359}
5360
5361multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5362 AVX512VLVectorVTInfo VTInfo> {
5363 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5364
5365 let Predicates = [HasVLX] in {
5366 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5367 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5368 }
5369}
5370
5371defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5372 EVEX;
5373defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5374 EVEX, VEX_W;
5375defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5376 EVEX;
5377defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5378 EVEX, VEX_W;
5379
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005380// expand
5381multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5382 string OpcodeStr> {
5383 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5384 (ins _.KRCWM:$mask, _.RC:$src),
5385 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5386 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5387 _.ImmAllZerosV)))]>, EVEX_KZ;
5388
5389 let Constraints = "$src0 = $dst" in
5390 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5391 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5392 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5393 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5394 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5395
5396 let mayLoad = 1, Constraints = "$src0 = $dst" in
5397 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5398 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5399 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5400 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5401 (_.VT (bitconvert
5402 (_.LdFrag addr:$src))),
5403 _.RC:$src0)))]>,
5404 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5405
5406 let mayLoad = 1 in
5407 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5408 (ins _.KRCWM:$mask, _.MemOp:$src),
5409 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5410 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5411 (_.VT (bitconvert (_.LdFrag addr:$src))),
5412 _.ImmAllZerosV)))]>,
5413 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5414
5415}
5416
5417multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5418 AVX512VLVectorVTInfo VTInfo> {
5419 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5420
5421 let Predicates = [HasVLX] in {
5422 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5423 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5424 }
5425}
5426
5427defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5428 EVEX;
5429defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5430 EVEX, VEX_W;
5431defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5432 EVEX;
5433defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5434 EVEX, VEX_W;