blob: be4c0eab44d71cddf0a83955fbc1a7577f4da9a5 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Christian Konig76edd4f2013-02-26 17:52:29 +000086let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000087def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
88def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
89def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
90def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000091} // End isMoveImm = 1
92
Matt Arsenault2c335622014-04-09 07:16:16 +000093def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
94 [(set i32:$dst, (not i32:$src0))]
95>;
96
Matt Arsenault689f3252014-06-09 16:36:31 +000097def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
98 [(set i64:$dst, (not i64:$src0))]
99>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000100def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
101def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000102def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
103 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
104>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000105def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000106
Tom Stellard75aadc22012-12-11 21:25:42 +0000107////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
108////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000109def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
110 [(set i32:$dst, (ctpop i32:$src0))]
111>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000112def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
113
Matt Arsenault85796012014-06-17 17:36:24 +0000114////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000115////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000116def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
117 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
118>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000119////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000120
Matt Arsenault85796012014-06-17 17:36:24 +0000121def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
122 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
123>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000124
Tom Stellard75aadc22012-12-11 21:25:42 +0000125//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
126def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
127//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000128def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
129 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
130>;
131def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
132 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
133>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000134
Tom Stellard75aadc22012-12-11 21:25:42 +0000135////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
136////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
137////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
138////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000139def S_GETPC_B64 : SOP1 <
140 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
141> {
142 let SSRC0 = 0;
143}
Tom Stellard75aadc22012-12-11 21:25:42 +0000144def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
145def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
146def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
147
148let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
149
150def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
151def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
152def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
153def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
154def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
155def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
156def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
157def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
158
159} // End hasSideEffects = 1
160
161def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
162def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
163def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
164def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
165def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
166def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
167//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
168def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
169def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
170def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000171
172//===----------------------------------------------------------------------===//
173// SOP2 Instructions
174//===----------------------------------------------------------------------===//
175
176let Defs = [SCC] in { // Carry out goes to SCC
177let isCommutable = 1 in {
178def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
179def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
180 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
181>;
182} // End isCommutable = 1
183
184def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
185def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
186 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
187>;
188
189let Uses = [SCC] in { // Carry in comes from SCC
190let isCommutable = 1 in {
191def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
192 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
193} // End isCommutable = 1
194
195def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
196 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
197} // End Uses = [SCC]
198} // End Defs = [SCC]
199
200def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
201 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
202>;
203def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
204 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
205>;
206def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
207 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
208>;
209def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
210 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
211>;
212
213def S_CSELECT_B32 : SOP2 <
214 0x0000000a, (outs SReg_32:$dst),
215 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
216 []
217>;
218
219def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
220
221def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
222 [(set i32:$dst, (and i32:$src0, i32:$src1))]
223>;
224
225def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
226 [(set i64:$dst, (and i64:$src0, i64:$src1))]
227>;
228
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
230 [(set i32:$dst, (or i32:$src0, i32:$src1))]
231>;
232
233def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
234 [(set i64:$dst, (or i64:$src0, i64:$src1))]
235>;
236
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
238 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
239>;
240
241def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000242 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000243>;
244def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
245def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
246def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
247def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
248def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
249def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
250def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
251def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
252def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
253def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
254
255// Use added complexity so these patterns are preferred to the VALU patterns.
256let AddedComplexity = 1 in {
257
258def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
259 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
260>;
261def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
262 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
263>;
264def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
265 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
266>;
267def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
268 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
269>;
270def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
271 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
272>;
273def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
274 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
275>;
276
Tom Stellard8d6d4492014-04-22 16:33:57 +0000277
278def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
279def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
Matt Arsenault869cd072014-09-03 23:24:35 +0000280def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32",
281 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
282>;
283
284} // End AddedComplexity = 1
285
Tom Stellard8d6d4492014-04-22 16:33:57 +0000286def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
287def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
288def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
289def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
290//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
291def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
292
293//===----------------------------------------------------------------------===//
294// SOPC Instructions
295//===----------------------------------------------------------------------===//
296
297def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
298def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
299def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
300def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
301def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
302def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
303def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
304def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
305def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
306def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
307def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
308def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
309////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
310////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
311////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
312////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
313//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
314
315//===----------------------------------------------------------------------===//
316// SOPK Instructions
317//===----------------------------------------------------------------------===//
318
Tom Stellard75aadc22012-12-11 21:25:42 +0000319def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
320def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
321
322/*
323This instruction is disabled for now until we can figure out how to teach
324the instruction selector to correctly use the S_CMP* vs V_CMP*
325instructions.
326
327When this instruction is enabled the code generator sometimes produces this
328invalid sequence:
329
330SCC = S_CMPK_EQ_I32 SGPR0, imm
331VCC = COPY SCC
332VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
333
334def S_CMPK_EQ_I32 : SOPK <
335 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
336 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000337 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000338>;
339*/
340
Matt Arsenault520e7c42014-06-18 16:53:48 +0000341let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000342def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
343def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
344def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
345def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
346def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
347def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
348def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
349def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
350def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
351def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
352def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000353} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000354
Matt Arsenault3383eec2013-11-14 22:32:49 +0000355let Defs = [SCC], isCommutable = 1 in {
356 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
357 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
358}
359
Tom Stellard75aadc22012-12-11 21:25:42 +0000360//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
361def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
362def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
363def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
364//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
365//def EXP : EXP_ <0x00000000, "EXP", []>;
366
Tom Stellard0e70de52014-05-16 20:56:45 +0000367} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000368
Tom Stellard8d6d4492014-04-22 16:33:57 +0000369//===----------------------------------------------------------------------===//
370// SOPP Instructions
371//===----------------------------------------------------------------------===//
372
Tom Stellarde08fe682014-07-21 14:01:05 +0000373def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000374
375let isTerminator = 1 in {
376
377def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
378 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000379 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000380 let isBarrier = 1;
381 let hasCtrlDep = 1;
382}
383
384let isBranch = 1 in {
385def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000386 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000387 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000388 let isBarrier = 1;
389}
390
391let DisableEncoding = "$scc" in {
392def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000393 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000394 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000395>;
396def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000397 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000398 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000399 []
400>;
401} // End DisableEncoding = "$scc"
402
403def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000404 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000405 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000406 []
407>;
408def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000409 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000410 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000411 []
412>;
413
414let DisableEncoding = "$exec" in {
415def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000416 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000417 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000418 []
419>;
420def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000421 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000422 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000423 []
424>;
425} // End DisableEncoding = "$exec"
426
427
428} // End isBranch = 1
429} // End isTerminator = 1
430
431let hasSideEffects = 1 in {
432def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
433 [(int_AMDGPU_barrier_local)]
434> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000435 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000436 let isBarrier = 1;
437 let hasCtrlDep = 1;
438 let mayLoad = 1;
439 let mayStore = 1;
440}
441
442def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
443 []
444>;
445//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
446//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
447//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
448
449let Uses = [EXEC] in {
450 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
451 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
452 > {
453 let DisableEncoding = "$m0";
454 }
455} // End Uses = [EXEC]
456
457//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
458//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
459//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
460//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
461//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
462//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
463} // End hasSideEffects
464
465//===----------------------------------------------------------------------===//
466// VOPC Instructions
467//===----------------------------------------------------------------------===//
468
Christian Konig76edd4f2013-02-26 17:52:29 +0000469let isCompare = 1 in {
470
Tom Stellardb4a313a2014-08-01 00:32:39 +0000471defm V_CMP_F_F32 : VOPC_F32 <0x00000000, "V_CMP_F_F32">;
472defm V_CMP_LT_F32 : VOPC_F32 <0x00000001, "V_CMP_LT_F32", COND_OLT>;
473defm V_CMP_EQ_F32 : VOPC_F32 <0x00000002, "V_CMP_EQ_F32", COND_OEQ>;
474defm V_CMP_LE_F32 : VOPC_F32 <0x00000003, "V_CMP_LE_F32", COND_OLE>;
475defm V_CMP_GT_F32 : VOPC_F32 <0x00000004, "V_CMP_GT_F32", COND_OGT>;
476defm V_CMP_LG_F32 : VOPC_F32 <0x00000005, "V_CMP_LG_F32">;
477defm V_CMP_GE_F32 : VOPC_F32 <0x00000006, "V_CMP_GE_F32", COND_OGE>;
478defm V_CMP_O_F32 : VOPC_F32 <0x00000007, "V_CMP_O_F32", COND_O>;
479defm V_CMP_U_F32 : VOPC_F32 <0x00000008, "V_CMP_U_F32", COND_UO>;
480defm V_CMP_NGE_F32 : VOPC_F32 <0x00000009, "V_CMP_NGE_F32">;
481defm V_CMP_NLG_F32 : VOPC_F32 <0x0000000a, "V_CMP_NLG_F32">;
482defm V_CMP_NGT_F32 : VOPC_F32 <0x0000000b, "V_CMP_NGT_F32">;
483defm V_CMP_NLE_F32 : VOPC_F32 <0x0000000c, "V_CMP_NLE_F32">;
484defm V_CMP_NEQ_F32 : VOPC_F32 <0x0000000d, "V_CMP_NEQ_F32", COND_UNE>;
485defm V_CMP_NLT_F32 : VOPC_F32 <0x0000000e, "V_CMP_NLT_F32">;
486defm V_CMP_TRU_F32 : VOPC_F32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000487
Matt Arsenault520e7c42014-06-18 16:53:48 +0000488let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000489
Tom Stellardb4a313a2014-08-01 00:32:39 +0000490defm V_CMPX_F_F32 : VOPCX_F32 <0x00000010, "V_CMPX_F_F32">;
491defm V_CMPX_LT_F32 : VOPCX_F32 <0x00000011, "V_CMPX_LT_F32">;
492defm V_CMPX_EQ_F32 : VOPCX_F32 <0x00000012, "V_CMPX_EQ_F32">;
493defm V_CMPX_LE_F32 : VOPCX_F32 <0x00000013, "V_CMPX_LE_F32">;
494defm V_CMPX_GT_F32 : VOPCX_F32 <0x00000014, "V_CMPX_GT_F32">;
495defm V_CMPX_LG_F32 : VOPCX_F32 <0x00000015, "V_CMPX_LG_F32">;
496defm V_CMPX_GE_F32 : VOPCX_F32 <0x00000016, "V_CMPX_GE_F32">;
497defm V_CMPX_O_F32 : VOPCX_F32 <0x00000017, "V_CMPX_O_F32">;
498defm V_CMPX_U_F32 : VOPCX_F32 <0x00000018, "V_CMPX_U_F32">;
499defm V_CMPX_NGE_F32 : VOPCX_F32 <0x00000019, "V_CMPX_NGE_F32">;
500defm V_CMPX_NLG_F32 : VOPCX_F32 <0x0000001a, "V_CMPX_NLG_F32">;
501defm V_CMPX_NGT_F32 : VOPCX_F32 <0x0000001b, "V_CMPX_NGT_F32">;
502defm V_CMPX_NLE_F32 : VOPCX_F32 <0x0000001c, "V_CMPX_NLE_F32">;
503defm V_CMPX_NEQ_F32 : VOPCX_F32 <0x0000001d, "V_CMPX_NEQ_F32">;
504defm V_CMPX_NLT_F32 : VOPCX_F32 <0x0000001e, "V_CMPX_NLT_F32">;
505defm V_CMPX_TRU_F32 : VOPCX_F32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000506
Matt Arsenault520e7c42014-06-18 16:53:48 +0000507} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000508
Tom Stellardb4a313a2014-08-01 00:32:39 +0000509defm V_CMP_F_F64 : VOPC_F64 <0x00000020, "V_CMP_F_F64">;
510defm V_CMP_LT_F64 : VOPC_F64 <0x00000021, "V_CMP_LT_F64", COND_OLT>;
511defm V_CMP_EQ_F64 : VOPC_F64 <0x00000022, "V_CMP_EQ_F64", COND_OEQ>;
512defm V_CMP_LE_F64 : VOPC_F64 <0x00000023, "V_CMP_LE_F64", COND_OLE>;
513defm V_CMP_GT_F64 : VOPC_F64 <0x00000024, "V_CMP_GT_F64", COND_OGT>;
514defm V_CMP_LG_F64 : VOPC_F64 <0x00000025, "V_CMP_LG_F64">;
515defm V_CMP_GE_F64 : VOPC_F64 <0x00000026, "V_CMP_GE_F64", COND_OGE>;
516defm V_CMP_O_F64 : VOPC_F64 <0x00000027, "V_CMP_O_F64", COND_O>;
517defm V_CMP_U_F64 : VOPC_F64 <0x00000028, "V_CMP_U_F64", COND_UO>;
518defm V_CMP_NGE_F64 : VOPC_F64 <0x00000029, "V_CMP_NGE_F64">;
519defm V_CMP_NLG_F64 : VOPC_F64 <0x0000002a, "V_CMP_NLG_F64">;
520defm V_CMP_NGT_F64 : VOPC_F64 <0x0000002b, "V_CMP_NGT_F64">;
521defm V_CMP_NLE_F64 : VOPC_F64 <0x0000002c, "V_CMP_NLE_F64">;
522defm V_CMP_NEQ_F64 : VOPC_F64 <0x0000002d, "V_CMP_NEQ_F64", COND_UNE>;
523defm V_CMP_NLT_F64 : VOPC_F64 <0x0000002e, "V_CMP_NLT_F64">;
524defm V_CMP_TRU_F64 : VOPC_F64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000525
Matt Arsenault520e7c42014-06-18 16:53:48 +0000526let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000527
Tom Stellardb4a313a2014-08-01 00:32:39 +0000528defm V_CMPX_F_F64 : VOPCX_F64 <0x00000030, "V_CMPX_F_F64">;
529defm V_CMPX_LT_F64 : VOPCX_F64 <0x00000031, "V_CMPX_LT_F64">;
530defm V_CMPX_EQ_F64 : VOPCX_F64 <0x00000032, "V_CMPX_EQ_F64">;
531defm V_CMPX_LE_F64 : VOPCX_F64 <0x00000033, "V_CMPX_LE_F64">;
532defm V_CMPX_GT_F64 : VOPCX_F64 <0x00000034, "V_CMPX_GT_F64">;
533defm V_CMPX_LG_F64 : VOPCX_F64 <0x00000035, "V_CMPX_LG_F64">;
534defm V_CMPX_GE_F64 : VOPCX_F64 <0x00000036, "V_CMPX_GE_F64">;
535defm V_CMPX_O_F64 : VOPCX_F64 <0x00000037, "V_CMPX_O_F64">;
536defm V_CMPX_U_F64 : VOPCX_F64 <0x00000038, "V_CMPX_U_F64">;
537defm V_CMPX_NGE_F64 : VOPCX_F64 <0x00000039, "V_CMPX_NGE_F64">;
538defm V_CMPX_NLG_F64 : VOPCX_F64 <0x0000003a, "V_CMPX_NLG_F64">;
539defm V_CMPX_NGT_F64 : VOPCX_F64 <0x0000003b, "V_CMPX_NGT_F64">;
540defm V_CMPX_NLE_F64 : VOPCX_F64 <0x0000003c, "V_CMPX_NLE_F64">;
541defm V_CMPX_NEQ_F64 : VOPCX_F64 <0x0000003d, "V_CMPX_NEQ_F64">;
542defm V_CMPX_NLT_F64 : VOPCX_F64 <0x0000003e, "V_CMPX_NLT_F64">;
543defm V_CMPX_TRU_F64 : VOPCX_F64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000544
Matt Arsenault520e7c42014-06-18 16:53:48 +0000545} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000546
Tom Stellardb4a313a2014-08-01 00:32:39 +0000547defm V_CMPS_F_F32 : VOPC_F32 <0x00000040, "V_CMPS_F_F32">;
548defm V_CMPS_LT_F32 : VOPC_F32 <0x00000041, "V_CMPS_LT_F32">;
549defm V_CMPS_EQ_F32 : VOPC_F32 <0x00000042, "V_CMPS_EQ_F32">;
550defm V_CMPS_LE_F32 : VOPC_F32 <0x00000043, "V_CMPS_LE_F32">;
551defm V_CMPS_GT_F32 : VOPC_F32 <0x00000044, "V_CMPS_GT_F32">;
552defm V_CMPS_LG_F32 : VOPC_F32 <0x00000045, "V_CMPS_LG_F32">;
553defm V_CMPS_GE_F32 : VOPC_F32 <0x00000046, "V_CMPS_GE_F32">;
554defm V_CMPS_O_F32 : VOPC_F32 <0x00000047, "V_CMPS_O_F32">;
555defm V_CMPS_U_F32 : VOPC_F32 <0x00000048, "V_CMPS_U_F32">;
556defm V_CMPS_NGE_F32 : VOPC_F32 <0x00000049, "V_CMPS_NGE_F32">;
557defm V_CMPS_NLG_F32 : VOPC_F32 <0x0000004a, "V_CMPS_NLG_F32">;
558defm V_CMPS_NGT_F32 : VOPC_F32 <0x0000004b, "V_CMPS_NGT_F32">;
559defm V_CMPS_NLE_F32 : VOPC_F32 <0x0000004c, "V_CMPS_NLE_F32">;
560defm V_CMPS_NEQ_F32 : VOPC_F32 <0x0000004d, "V_CMPS_NEQ_F32">;
561defm V_CMPS_NLT_F32 : VOPC_F32 <0x0000004e, "V_CMPS_NLT_F32">;
562defm V_CMPS_TRU_F32 : VOPC_F32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000563
Matt Arsenault520e7c42014-06-18 16:53:48 +0000564let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000565
Tom Stellardb4a313a2014-08-01 00:32:39 +0000566defm V_CMPSX_F_F32 : VOPCX_F32 <0x00000050, "V_CMPSX_F_F32">;
567defm V_CMPSX_LT_F32 : VOPCX_F32 <0x00000051, "V_CMPSX_LT_F32">;
568defm V_CMPSX_EQ_F32 : VOPCX_F32 <0x00000052, "V_CMPSX_EQ_F32">;
569defm V_CMPSX_LE_F32 : VOPCX_F32 <0x00000053, "V_CMPSX_LE_F32">;
570defm V_CMPSX_GT_F32 : VOPCX_F32 <0x00000054, "V_CMPSX_GT_F32">;
571defm V_CMPSX_LG_F32 : VOPCX_F32 <0x00000055, "V_CMPSX_LG_F32">;
572defm V_CMPSX_GE_F32 : VOPCX_F32 <0x00000056, "V_CMPSX_GE_F32">;
573defm V_CMPSX_O_F32 : VOPCX_F32 <0x00000057, "V_CMPSX_O_F32">;
574defm V_CMPSX_U_F32 : VOPCX_F32 <0x00000058, "V_CMPSX_U_F32">;
575defm V_CMPSX_NGE_F32 : VOPCX_F32 <0x00000059, "V_CMPSX_NGE_F32">;
576defm V_CMPSX_NLG_F32 : VOPCX_F32 <0x0000005a, "V_CMPSX_NLG_F32">;
577defm V_CMPSX_NGT_F32 : VOPCX_F32 <0x0000005b, "V_CMPSX_NGT_F32">;
578defm V_CMPSX_NLE_F32 : VOPCX_F32 <0x0000005c, "V_CMPSX_NLE_F32">;
579defm V_CMPSX_NEQ_F32 : VOPCX_F32 <0x0000005d, "V_CMPSX_NEQ_F32">;
580defm V_CMPSX_NLT_F32 : VOPCX_F32 <0x0000005e, "V_CMPSX_NLT_F32">;
581defm V_CMPSX_TRU_F32 : VOPCX_F32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000582
Matt Arsenault520e7c42014-06-18 16:53:48 +0000583} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000584
Tom Stellardb4a313a2014-08-01 00:32:39 +0000585defm V_CMPS_F_F64 : VOPC_F64 <0x00000060, "V_CMPS_F_F64">;
586defm V_CMPS_LT_F64 : VOPC_F64 <0x00000061, "V_CMPS_LT_F64">;
587defm V_CMPS_EQ_F64 : VOPC_F64 <0x00000062, "V_CMPS_EQ_F64">;
588defm V_CMPS_LE_F64 : VOPC_F64 <0x00000063, "V_CMPS_LE_F64">;
589defm V_CMPS_GT_F64 : VOPC_F64 <0x00000064, "V_CMPS_GT_F64">;
590defm V_CMPS_LG_F64 : VOPC_F64 <0x00000065, "V_CMPS_LG_F64">;
591defm V_CMPS_GE_F64 : VOPC_F64 <0x00000066, "V_CMPS_GE_F64">;
592defm V_CMPS_O_F64 : VOPC_F64 <0x00000067, "V_CMPS_O_F64">;
593defm V_CMPS_U_F64 : VOPC_F64 <0x00000068, "V_CMPS_U_F64">;
594defm V_CMPS_NGE_F64 : VOPC_F64 <0x00000069, "V_CMPS_NGE_F64">;
595defm V_CMPS_NLG_F64 : VOPC_F64 <0x0000006a, "V_CMPS_NLG_F64">;
596defm V_CMPS_NGT_F64 : VOPC_F64 <0x0000006b, "V_CMPS_NGT_F64">;
597defm V_CMPS_NLE_F64 : VOPC_F64 <0x0000006c, "V_CMPS_NLE_F64">;
598defm V_CMPS_NEQ_F64 : VOPC_F64 <0x0000006d, "V_CMPS_NEQ_F64">;
599defm V_CMPS_NLT_F64 : VOPC_F64 <0x0000006e, "V_CMPS_NLT_F64">;
600defm V_CMPS_TRU_F64 : VOPC_F64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000601
602let hasSideEffects = 1, Defs = [EXEC] in {
603
Tom Stellardb4a313a2014-08-01 00:32:39 +0000604defm V_CMPSX_F_F64 : VOPC_F64 <0x00000070, "V_CMPSX_F_F64">;
605defm V_CMPSX_LT_F64 : VOPC_F64 <0x00000071, "V_CMPSX_LT_F64">;
606defm V_CMPSX_EQ_F64 : VOPC_F64 <0x00000072, "V_CMPSX_EQ_F64">;
607defm V_CMPSX_LE_F64 : VOPC_F64 <0x00000073, "V_CMPSX_LE_F64">;
608defm V_CMPSX_GT_F64 : VOPC_F64 <0x00000074, "V_CMPSX_GT_F64">;
609defm V_CMPSX_LG_F64 : VOPC_F64 <0x00000075, "V_CMPSX_LG_F64">;
610defm V_CMPSX_GE_F64 : VOPC_F64 <0x00000076, "V_CMPSX_GE_F64">;
611defm V_CMPSX_O_F64 : VOPC_F64 <0x00000077, "V_CMPSX_O_F64">;
612defm V_CMPSX_U_F64 : VOPC_F64 <0x00000078, "V_CMPSX_U_F64">;
613defm V_CMPSX_NGE_F64 : VOPC_F64 <0x00000079, "V_CMPSX_NGE_F64">;
614defm V_CMPSX_NLG_F64 : VOPC_F64 <0x0000007a, "V_CMPSX_NLG_F64">;
615defm V_CMPSX_NGT_F64 : VOPC_F64 <0x0000007b, "V_CMPSX_NGT_F64">;
616defm V_CMPSX_NLE_F64 : VOPC_F64 <0x0000007c, "V_CMPSX_NLE_F64">;
617defm V_CMPSX_NEQ_F64 : VOPC_F64 <0x0000007d, "V_CMPSX_NEQ_F64">;
618defm V_CMPSX_NLT_F64 : VOPC_F64 <0x0000007e, "V_CMPSX_NLT_F64">;
619defm V_CMPSX_TRU_F64 : VOPC_F64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000620
621} // End hasSideEffects = 1, Defs = [EXEC]
622
Tom Stellardb4a313a2014-08-01 00:32:39 +0000623defm V_CMP_F_I32 : VOPC_I32 <0x00000080, "V_CMP_F_I32">;
624defm V_CMP_LT_I32 : VOPC_I32 <0x00000081, "V_CMP_LT_I32", COND_SLT>;
625defm V_CMP_EQ_I32 : VOPC_I32 <0x00000082, "V_CMP_EQ_I32", COND_EQ>;
626defm V_CMP_LE_I32 : VOPC_I32 <0x00000083, "V_CMP_LE_I32", COND_SLE>;
627defm V_CMP_GT_I32 : VOPC_I32 <0x00000084, "V_CMP_GT_I32", COND_SGT>;
628defm V_CMP_NE_I32 : VOPC_I32 <0x00000085, "V_CMP_NE_I32", COND_NE>;
629defm V_CMP_GE_I32 : VOPC_I32 <0x00000086, "V_CMP_GE_I32", COND_SGE>;
630defm V_CMP_T_I32 : VOPC_I32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000631
Matt Arsenault520e7c42014-06-18 16:53:48 +0000632let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000633
Tom Stellardb4a313a2014-08-01 00:32:39 +0000634defm V_CMPX_F_I32 : VOPCX_I32 <0x00000090, "V_CMPX_F_I32">;
635defm V_CMPX_LT_I32 : VOPCX_I32 <0x00000091, "V_CMPX_LT_I32">;
636defm V_CMPX_EQ_I32 : VOPCX_I32 <0x00000092, "V_CMPX_EQ_I32">;
637defm V_CMPX_LE_I32 : VOPCX_I32 <0x00000093, "V_CMPX_LE_I32">;
638defm V_CMPX_GT_I32 : VOPCX_I32 <0x00000094, "V_CMPX_GT_I32">;
639defm V_CMPX_NE_I32 : VOPCX_I32 <0x00000095, "V_CMPX_NE_I32">;
640defm V_CMPX_GE_I32 : VOPCX_I32 <0x00000096, "V_CMPX_GE_I32">;
641defm V_CMPX_T_I32 : VOPCX_I32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000642
Matt Arsenault520e7c42014-06-18 16:53:48 +0000643} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000644
Tom Stellardb4a313a2014-08-01 00:32:39 +0000645defm V_CMP_F_I64 : VOPC_I64 <0x000000a0, "V_CMP_F_I64">;
646defm V_CMP_LT_I64 : VOPC_I64 <0x000000a1, "V_CMP_LT_I64", COND_SLT>;
647defm V_CMP_EQ_I64 : VOPC_I64 <0x000000a2, "V_CMP_EQ_I64", COND_EQ>;
648defm V_CMP_LE_I64 : VOPC_I64 <0x000000a3, "V_CMP_LE_I64", COND_SLE>;
649defm V_CMP_GT_I64 : VOPC_I64 <0x000000a4, "V_CMP_GT_I64", COND_SGT>;
650defm V_CMP_NE_I64 : VOPC_I64 <0x000000a5, "V_CMP_NE_I64", COND_NE>;
651defm V_CMP_GE_I64 : VOPC_I64 <0x000000a6, "V_CMP_GE_I64", COND_SGE>;
652defm V_CMP_T_I64 : VOPC_I64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000653
Matt Arsenault520e7c42014-06-18 16:53:48 +0000654let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000655
Tom Stellardb4a313a2014-08-01 00:32:39 +0000656defm V_CMPX_F_I64 : VOPCX_I64 <0x000000b0, "V_CMPX_F_I64">;
657defm V_CMPX_LT_I64 : VOPCX_I64 <0x000000b1, "V_CMPX_LT_I64">;
658defm V_CMPX_EQ_I64 : VOPCX_I64 <0x000000b2, "V_CMPX_EQ_I64">;
659defm V_CMPX_LE_I64 : VOPCX_I64 <0x000000b3, "V_CMPX_LE_I64">;
660defm V_CMPX_GT_I64 : VOPCX_I64 <0x000000b4, "V_CMPX_GT_I64">;
661defm V_CMPX_NE_I64 : VOPCX_I64 <0x000000b5, "V_CMPX_NE_I64">;
662defm V_CMPX_GE_I64 : VOPCX_I64 <0x000000b6, "V_CMPX_GE_I64">;
663defm V_CMPX_T_I64 : VOPCX_I64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000664
Matt Arsenault520e7c42014-06-18 16:53:48 +0000665} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000666
Tom Stellardb4a313a2014-08-01 00:32:39 +0000667defm V_CMP_F_U32 : VOPC_I32 <0x000000c0, "V_CMP_F_U32">;
668defm V_CMP_LT_U32 : VOPC_I32 <0x000000c1, "V_CMP_LT_U32", COND_ULT>;
669defm V_CMP_EQ_U32 : VOPC_I32 <0x000000c2, "V_CMP_EQ_U32", COND_EQ>;
670defm V_CMP_LE_U32 : VOPC_I32 <0x000000c3, "V_CMP_LE_U32", COND_ULE>;
671defm V_CMP_GT_U32 : VOPC_I32 <0x000000c4, "V_CMP_GT_U32", COND_UGT>;
672defm V_CMP_NE_U32 : VOPC_I32 <0x000000c5, "V_CMP_NE_U32", COND_NE>;
673defm V_CMP_GE_U32 : VOPC_I32 <0x000000c6, "V_CMP_GE_U32", COND_UGE>;
674defm V_CMP_T_U32 : VOPC_I32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000675
Matt Arsenault520e7c42014-06-18 16:53:48 +0000676let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000677
Tom Stellardb4a313a2014-08-01 00:32:39 +0000678defm V_CMPX_F_U32 : VOPCX_I32 <0x000000d0, "V_CMPX_F_U32">;
679defm V_CMPX_LT_U32 : VOPCX_I32 <0x000000d1, "V_CMPX_LT_U32">;
680defm V_CMPX_EQ_U32 : VOPCX_I32 <0x000000d2, "V_CMPX_EQ_U32">;
681defm V_CMPX_LE_U32 : VOPCX_I32 <0x000000d3, "V_CMPX_LE_U32">;
682defm V_CMPX_GT_U32 : VOPCX_I32 <0x000000d4, "V_CMPX_GT_U32">;
683defm V_CMPX_NE_U32 : VOPCX_I32 <0x000000d5, "V_CMPX_NE_U32">;
684defm V_CMPX_GE_U32 : VOPCX_I32 <0x000000d6, "V_CMPX_GE_U32">;
685defm V_CMPX_T_U32 : VOPCX_I32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000686
Matt Arsenault520e7c42014-06-18 16:53:48 +0000687} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000688
Tom Stellardb4a313a2014-08-01 00:32:39 +0000689defm V_CMP_F_U64 : VOPC_I64 <0x000000e0, "V_CMP_F_U64">;
690defm V_CMP_LT_U64 : VOPC_I64 <0x000000e1, "V_CMP_LT_U64", COND_ULT>;
691defm V_CMP_EQ_U64 : VOPC_I64 <0x000000e2, "V_CMP_EQ_U64", COND_EQ>;
692defm V_CMP_LE_U64 : VOPC_I64 <0x000000e3, "V_CMP_LE_U64", COND_ULE>;
693defm V_CMP_GT_U64 : VOPC_I64 <0x000000e4, "V_CMP_GT_U64", COND_UGT>;
694defm V_CMP_NE_U64 : VOPC_I64 <0x000000e5, "V_CMP_NE_U64", COND_NE>;
695defm V_CMP_GE_U64 : VOPC_I64 <0x000000e6, "V_CMP_GE_U64", COND_UGE>;
696defm V_CMP_T_U64 : VOPC_I64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000697
Matt Arsenault520e7c42014-06-18 16:53:48 +0000698let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000699
Tom Stellardb4a313a2014-08-01 00:32:39 +0000700defm V_CMPX_F_U64 : VOPCX_I64 <0x000000f0, "V_CMPX_F_U64">;
701defm V_CMPX_LT_U64 : VOPCX_I64 <0x000000f1, "V_CMPX_LT_U64">;
702defm V_CMPX_EQ_U64 : VOPCX_I64 <0x000000f2, "V_CMPX_EQ_U64">;
703defm V_CMPX_LE_U64 : VOPCX_I64 <0x000000f3, "V_CMPX_LE_U64">;
704defm V_CMPX_GT_U64 : VOPCX_I64 <0x000000f4, "V_CMPX_GT_U64">;
705defm V_CMPX_NE_U64 : VOPCX_I64 <0x000000f5, "V_CMPX_NE_U64">;
706defm V_CMPX_GE_U64 : VOPCX_I64 <0x000000f6, "V_CMPX_GE_U64">;
707defm V_CMPX_T_U64 : VOPCX_I64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000708
Matt Arsenault520e7c42014-06-18 16:53:48 +0000709} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000710
Tom Stellardb4a313a2014-08-01 00:32:39 +0000711defm V_CMP_CLASS_F32 : VOPC_F32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000712
Matt Arsenault520e7c42014-06-18 16:53:48 +0000713let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000714defm V_CMPX_CLASS_F32 : VOPCX_F32 <0x00000098, "V_CMPX_CLASS_F32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000715} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000716
Tom Stellardb4a313a2014-08-01 00:32:39 +0000717defm V_CMP_CLASS_F64 : VOPC_F64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
Matt Arsenault520e7c42014-06-18 16:53:48 +0000719let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000720defm V_CMPX_CLASS_F64 : VOPCX_F64 <0x000000b8, "V_CMPX_CLASS_F64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000721} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000722
723} // End isCompare = 1
724
Tom Stellard8d6d4492014-04-22 16:33:57 +0000725//===----------------------------------------------------------------------===//
726// DS Instructions
727//===----------------------------------------------------------------------===//
728
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000729
730def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
731def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
732def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000733def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
734def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000735def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
736def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
737def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
738def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
739def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
740def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
741def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
742def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
743def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
744def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
745def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
746def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
747
Matt Arsenault7ddcd832014-06-11 18:08:37 +0000748def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32>;
749def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000750def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000751def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32>;
752def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000753def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32>;
754def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32>;
755def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32>;
756def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32>;
757def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32>;
758def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32>;
759def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32>;
760def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32>;
761def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
762//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32>;
763//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32>;
764def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32>;
765def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32>;
766def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32>;
767def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32>;
768
769let SubtargetPredicate = isCI in {
770def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32>;
771} // End isCI
772
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000773
774def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_32>;
775def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_32>;
776def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000777def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_32>;
778def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_32>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000779def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
780def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
781def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
782def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
783def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
784def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
785def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
786def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
787def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
788def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
789def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
790def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
791
792def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64>;
793def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64>;
794def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000795def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64>;
796def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000797def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64>;
798def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64>;
799def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64>;
800def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64>;
801def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64>;
802def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64>;
803def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64>;
804def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64>;
805def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64>;
806//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64>;
807//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64>;
808def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64>;
809def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64>;
810def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64>;
811def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64>;
812
813//let SubtargetPredicate = isCI in {
814// DS_CONDXCHG32_RTN_B64
815// DS_CONDXCHG32_RTN_B128
816//} // End isCI
817
818// TODO: _SRC2_* forms
819
Michel Danzer1c454302013-07-10 16:36:43 +0000820def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000821def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
822def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000823def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
824
Michel Danzer1c454302013-07-10 16:36:43 +0000825def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000826def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
827def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
828def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
829def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000830def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000831
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000832// 2 forms.
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000833def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_32>;
Matt Arsenault10705112014-08-05 23:53:20 +0000834def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "DS_WRITE2ST64_B32", VReg_32>;
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000835def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000836def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "DS_WRITE2ST64_B64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000837
838def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000839def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "DS_READ2ST64_B32", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000840def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
Matt Arsenault10705112014-08-05 23:53:20 +0000841def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "DS_READ2ST64_B64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000842
Tom Stellard8d6d4492014-04-22 16:33:57 +0000843//===----------------------------------------------------------------------===//
844// MUBUF Instructions
845//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000846
Tom Stellard75aadc22012-12-11 21:25:42 +0000847//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
848//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
849//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000850defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000851//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
852//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
853//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
854//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000855defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
856 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
857>;
858defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
859 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
860>;
861defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
862 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
863>;
864defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
865 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
866>;
867defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
868 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
869>;
870defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
871 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
872>;
873defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
874 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
875>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000876
Tom Stellardb02094e2014-07-21 15:45:01 +0000877defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000878 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000879>;
880
Tom Stellardb02094e2014-07-21 15:45:01 +0000881defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000882 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000883>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000884
Tom Stellardb02094e2014-07-21 15:45:01 +0000885defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000886 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000887>;
888
Tom Stellardb02094e2014-07-21 15:45:01 +0000889defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000890 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000891>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000892
Tom Stellardb02094e2014-07-21 15:45:01 +0000893defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000894 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000895>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000896//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
897//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
898//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
899//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
900//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
901//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
902//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
903//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
904//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
905//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
906//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
907//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
908//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
909//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
910//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
911//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
912//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
913//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
914//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
915//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
916//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
917//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
918//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
919//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
920//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
921//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
922//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
923//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
924//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
925//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
926//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
927//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
928//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
929//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
930//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
931//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000932
933//===----------------------------------------------------------------------===//
934// MTBUF Instructions
935//===----------------------------------------------------------------------===//
936
Tom Stellard75aadc22012-12-11 21:25:42 +0000937//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
938//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
939//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
940def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000941def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
942def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
943def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
944def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000945
Tom Stellard8d6d4492014-04-22 16:33:57 +0000946//===----------------------------------------------------------------------===//
947// MIMG Instructions
948//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000949
Tom Stellard16a9a202013-08-14 23:24:17 +0000950defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
951defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000952//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
953//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
954//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
955//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
956//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
957//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
958//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
959//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000960defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000961//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
962//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
963//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
964//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
965//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
966//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
967//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
968//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
969//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
970//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
971//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
972//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
973//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
974//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
975//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
976//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
977//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000978defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
979defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
980defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
981defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
982defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
983defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
984defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
985defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
986defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
987defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
988defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
989defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
990defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
991defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
992defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
993defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
994defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
995defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
996defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
997defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
998defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
999defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
1000defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
1001defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
1002defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
1003defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
1004defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1005defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1006defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1007defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1008defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1009defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001010defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1011defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1012defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1013defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1014defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1015defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1016defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1017defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1018defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1019defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1020defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1021defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1022defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1023defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1024defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1025defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1026defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1027defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1028defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1029defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1030defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1031defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1032defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1033defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001034defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1035defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1036defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1037defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1038defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1039defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1040defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1041defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1042defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001043//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1044//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001045
Tom Stellard8d6d4492014-04-22 16:33:57 +00001046//===----------------------------------------------------------------------===//
1047// VOP1 Instructions
1048//===----------------------------------------------------------------------===//
1049
1050//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001051
Matt Arsenaultf2733702014-07-30 03:18:57 +00001052let isMoveImm = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001053defm V_MOV_B32 : VOP1Inst <0x00000001, "V_MOV_B32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001054} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001055
Tom Stellardfbe435d2014-03-17 17:03:51 +00001056let Uses = [EXEC] in {
1057
1058def V_READFIRSTLANE_B32 : VOP1 <
1059 0x00000002,
1060 (outs SReg_32:$vdst),
1061 (ins VReg_32:$src0),
1062 "V_READFIRSTLANE_B32 $vdst, $src0",
1063 []
1064>;
1065
1066}
1067
Tom Stellardb4a313a2014-08-01 00:32:39 +00001068defm V_CVT_I32_F64 : VOP1Inst <0x00000003, "V_CVT_I32_F64",
1069 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001070>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001071defm V_CVT_F64_I32 : VOP1Inst <0x00000004, "V_CVT_F64_I32",
1072 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001073>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001074defm V_CVT_F32_I32 : VOP1Inst <0x00000005, "V_CVT_F32_I32",
1075 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001076>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001077defm V_CVT_F32_U32 : VOP1Inst <0x00000006, "V_CVT_F32_U32",
1078 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001079>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001080defm V_CVT_U32_F32 : VOP1Inst <0x00000007, "V_CVT_U32_F32",
1081 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001082>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001083defm V_CVT_I32_F32 : VOP1Inst <0x00000008, "V_CVT_I32_F32",
1084 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001085>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001086defm V_MOV_FED_B32 : VOP1Inst <0x00000009, "V_MOV_FED_B32", VOP_I32_I32>;
1087defm V_CVT_F16_F32 : VOP1Inst <0x0000000a, "V_CVT_F16_F32",
1088 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001089>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001090defm V_CVT_F32_F16 : VOP1Inst <0x0000000b, "V_CVT_F32_F16",
1091 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001092>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001093//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1094//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1095//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001096defm V_CVT_F32_F64 : VOP1Inst <0x0000000f, "V_CVT_F32_F64",
1097 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001098>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001099defm V_CVT_F64_F32 : VOP1Inst <0x00000010, "V_CVT_F64_F32",
1100 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001101>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001102defm V_CVT_F32_UBYTE0 : VOP1Inst <0x00000011, "V_CVT_F32_UBYTE0",
1103 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001104>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001105defm V_CVT_F32_UBYTE1 : VOP1Inst <0x00000012, "V_CVT_F32_UBYTE1",
1106 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001107>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001108defm V_CVT_F32_UBYTE2 : VOP1Inst <0x00000013, "V_CVT_F32_UBYTE2",
1109 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001110>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001111defm V_CVT_F32_UBYTE3 : VOP1Inst <0x00000014, "V_CVT_F32_UBYTE3",
1112 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001113>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001114defm V_CVT_U32_F64 : VOP1Inst <0x00000015, "V_CVT_U32_F64",
1115 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001116>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001117defm V_CVT_F64_U32 : VOP1Inst <0x00000016, "V_CVT_F64_U32",
1118 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001119>;
1120
Tom Stellardb4a313a2014-08-01 00:32:39 +00001121defm V_FRACT_F32 : VOP1Inst <0x00000020, "V_FRACT_F32",
1122 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001123>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001124defm V_TRUNC_F32 : VOP1Inst <0x00000021, "V_TRUNC_F32",
1125 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001126>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001127defm V_CEIL_F32 : VOP1Inst <0x00000022, "V_CEIL_F32",
1128 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001129>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001130defm V_RNDNE_F32 : VOP1Inst <0x00000023, "V_RNDNE_F32",
1131 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001132>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001133defm V_FLOOR_F32 : VOP1Inst <0x00000024, "V_FLOOR_F32",
1134 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001135>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001136defm V_EXP_F32 : VOP1Inst <0x00000025, "V_EXP_F32",
1137 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001138>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001139defm V_LOG_CLAMP_F32 : VOP1Inst <0x00000026, "V_LOG_CLAMP_F32", VOP_F32_F32>;
1140defm V_LOG_F32 : VOP1Inst <0x00000027, "V_LOG_F32",
1141 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001142>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001143
Tom Stellardb4a313a2014-08-01 00:32:39 +00001144defm V_RCP_CLAMP_F32 : VOP1Inst <0x00000028, "V_RCP_CLAMP_F32", VOP_F32_F32>;
1145defm V_RCP_LEGACY_F32 : VOP1Inst <0x00000029, "V_RCP_LEGACY_F32", VOP_F32_F32>;
1146defm V_RCP_F32 : VOP1Inst <0x0000002a, "V_RCP_F32",
1147 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001148>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001149defm V_RCP_IFLAG_F32 : VOP1Inst <0x0000002b, "V_RCP_IFLAG_F32", VOP_F32_F32>;
1150defm V_RSQ_CLAMP_F32 : VOP1Inst <0x0000002c, "V_RSQ_CLAMP_F32",
1151 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001152>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001153defm V_RSQ_LEGACY_F32 : VOP1Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001154 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001155 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001156>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001157defm V_RSQ_F32 : VOP1Inst <0x0000002e, "V_RSQ_F32",
1158 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001159>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001160defm V_RCP_F64 : VOP1Inst <0x0000002f, "V_RCP_F64",
1161 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001162>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001163defm V_RCP_CLAMP_F64 : VOP1Inst <0x00000030, "V_RCP_CLAMP_F64", VOP_F64_F64>;
1164defm V_RSQ_F64 : VOP1Inst <0x00000031, "V_RSQ_F64",
1165 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001166>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001167defm V_RSQ_CLAMP_F64 : VOP1Inst <0x00000032, "V_RSQ_CLAMP_F64",
1168 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001169>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001170defm V_SQRT_F32 : VOP1Inst <0x00000033, "V_SQRT_F32",
1171 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001172>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001173defm V_SQRT_F64 : VOP1Inst <0x00000034, "V_SQRT_F64",
1174 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001175>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001176defm V_SIN_F32 : VOP1Inst <0x00000035, "V_SIN_F32",
1177 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001178>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001179defm V_COS_F32 : VOP1Inst <0x00000036, "V_COS_F32",
1180 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001181>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001182defm V_NOT_B32 : VOP1Inst <0x00000037, "V_NOT_B32", VOP_I32_I32>;
1183defm V_BFREV_B32 : VOP1Inst <0x00000038, "V_BFREV_B32", VOP_I32_I32>;
1184defm V_FFBH_U32 : VOP1Inst <0x00000039, "V_FFBH_U32", VOP_I32_I32>;
1185defm V_FFBL_B32 : VOP1Inst <0x0000003a, "V_FFBL_B32", VOP_I32_I32>;
1186defm V_FFBH_I32 : VOP1Inst <0x0000003b, "V_FFBH_I32", VOP_I32_I32>;
1187//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "V_FREXP_EXP_I32_F64", VOP_I32_F32>;
1188defm V_FREXP_MANT_F64 : VOP1Inst <0x0000003d, "V_FREXP_MANT_F64", VOP_F64_F64>;
1189defm V_FRACT_F64 : VOP1Inst <0x0000003e, "V_FRACT_F64", VOP_F64_F64>;
1190//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "V_FREXP_EXP_I32_F32", VOP_I32_F32>;
1191defm V_FREXP_MANT_F32 : VOP1Inst <0x00000040, "V_FREXP_MANT_F32", VOP_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001192//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001193defm V_MOVRELD_B32 : VOP1Inst <0x00000042, "V_MOVRELD_B32", VOP_I32_I32>;
1194defm V_MOVRELS_B32 : VOP1Inst <0x00000043, "V_MOVRELS_B32", VOP_I32_I32>;
1195defm V_MOVRELSD_B32 : VOP1Inst <0x00000044, "V_MOVRELSD_B32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001196
Tom Stellard8d6d4492014-04-22 16:33:57 +00001197
1198//===----------------------------------------------------------------------===//
1199// VINTRP Instructions
1200//===----------------------------------------------------------------------===//
1201
Tom Stellard75aadc22012-12-11 21:25:42 +00001202def V_INTERP_P1_F32 : VINTRP <
1203 0x00000000,
1204 (outs VReg_32:$dst),
1205 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001206 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001207 []> {
1208 let DisableEncoding = "$m0";
1209}
1210
1211def V_INTERP_P2_F32 : VINTRP <
1212 0x00000001,
1213 (outs VReg_32:$dst),
1214 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001215 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001216 []> {
1217
1218 let Constraints = "$src0 = $dst";
1219 let DisableEncoding = "$src0,$m0";
1220
1221}
1222
1223def V_INTERP_MOV_F32 : VINTRP <
1224 0x00000002,
1225 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001226 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001227 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001228 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001229 let DisableEncoding = "$m0";
1230}
1231
Tom Stellard8d6d4492014-04-22 16:33:57 +00001232//===----------------------------------------------------------------------===//
1233// VOP2 Instructions
1234//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001235
1236def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001237 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1238 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001239 []
1240>{
1241 let DisableEncoding = "$vcc";
1242}
1243
1244def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001245 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001246 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1247 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001248 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001249> {
1250 let src0_modifiers = 0;
1251 let src1_modifiers = 0;
1252 let src2_modifiers = 0;
1253}
Tom Stellard75aadc22012-12-11 21:25:42 +00001254
Tom Stellardc149dc02013-11-27 21:23:35 +00001255def V_READLANE_B32 : VOP2 <
1256 0x00000001,
1257 (outs SReg_32:$vdst),
1258 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1259 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1260 []
1261>;
1262
1263def V_WRITELANE_B32 : VOP2 <
1264 0x00000002,
1265 (outs VReg_32:$vdst),
1266 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1267 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1268 []
1269>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001270
Christian Konig76edd4f2013-02-26 17:52:29 +00001271let isCommutable = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001272defm V_ADD_F32 : VOP2Inst <0x00000003, "V_ADD_F32",
1273 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001274>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001275
Tom Stellardb4a313a2014-08-01 00:32:39 +00001276defm V_SUB_F32 : VOP2Inst <0x00000004, "V_SUB_F32", VOP_F32_F32_F32, fsub>;
1277defm V_SUBREV_F32 : VOP2Inst <0x00000005, "V_SUBREV_F32",
1278 VOP_F32_F32_F32, null_frag, "V_SUB_F32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001279>;
Christian Konig3c145802013-03-27 09:12:59 +00001280} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001281
Tom Stellardb4a313a2014-08-01 00:32:39 +00001282defm V_MAC_LEGACY_F32 : VOP2Inst <0x00000006, "V_MAC_LEGACY_F32",
1283 VOP_F32_F32_F32
1284>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001285
1286let isCommutable = 1 in {
1287
Tom Stellardb4a313a2014-08-01 00:32:39 +00001288defm V_MUL_LEGACY_F32 : VOP2Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001289 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001290 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001291>;
1292
Tom Stellardb4a313a2014-08-01 00:32:39 +00001293defm V_MUL_F32 : VOP2Inst <0x00000008, "V_MUL_F32",
1294 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001295>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001296
Christian Konig76edd4f2013-02-26 17:52:29 +00001297
Tom Stellardb4a313a2014-08-01 00:32:39 +00001298defm V_MUL_I32_I24 : VOP2Inst <0x00000009, "V_MUL_I32_I24",
1299 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001300>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001301//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001302defm V_MUL_U32_U24 : VOP2Inst <0x0000000b, "V_MUL_U32_U24",
1303 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001304>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001305//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001306
Christian Konig76edd4f2013-02-26 17:52:29 +00001307
Tom Stellardb4a313a2014-08-01 00:32:39 +00001308defm V_MIN_LEGACY_F32 : VOP2Inst <0x0000000d, "V_MIN_LEGACY_F32",
1309 VOP_F32_F32_F32, AMDGPUfmin
Tom Stellard75aadc22012-12-11 21:25:42 +00001310>;
1311
Tom Stellardb4a313a2014-08-01 00:32:39 +00001312defm V_MAX_LEGACY_F32 : VOP2Inst <0x0000000e, "V_MAX_LEGACY_F32",
1313 VOP_F32_F32_F32, AMDGPUfmax
Tom Stellard75aadc22012-12-11 21:25:42 +00001314>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001315
Tom Stellardb4a313a2014-08-01 00:32:39 +00001316defm V_MIN_F32 : VOP2Inst <0x0000000f, "V_MIN_F32", VOP_F32_F32_F32>;
1317defm V_MAX_F32 : VOP2Inst <0x00000010, "V_MAX_F32", VOP_F32_F32_F32>;
1318defm V_MIN_I32 : VOP2Inst <0x00000011, "V_MIN_I32", VOP_I32_I32_I32, AMDGPUsmin>;
1319defm V_MAX_I32 : VOP2Inst <0x00000012, "V_MAX_I32", VOP_I32_I32_I32, AMDGPUsmax>;
1320defm V_MIN_U32 : VOP2Inst <0x00000013, "V_MIN_U32", VOP_I32_I32_I32, AMDGPUumin>;
1321defm V_MAX_U32 : VOP2Inst <0x00000014, "V_MAX_U32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001322
Tom Stellardb4a313a2014-08-01 00:32:39 +00001323defm V_LSHR_B32 : VOP2Inst <0x00000015, "V_LSHR_B32", VOP_I32_I32_I32, srl>;
1324
1325defm V_LSHRREV_B32 : VOP2Inst <
1326 0x00000016, "V_LSHRREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHR_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001327>;
1328
Tom Stellardb4a313a2014-08-01 00:32:39 +00001329defm V_ASHR_I32 : VOP2Inst <0x00000017, "V_ASHR_I32",
1330 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001331>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001332defm V_ASHRREV_I32 : VOP2Inst <
1333 0x00000018, "V_ASHRREV_I32", VOP_I32_I32_I32, null_frag, "V_ASHR_I32"
1334>;
Christian Konig3c145802013-03-27 09:12:59 +00001335
Tom Stellard82166022013-11-13 23:36:37 +00001336let hasPostISelHook = 1 in {
1337
Tom Stellardb4a313a2014-08-01 00:32:39 +00001338defm V_LSHL_B32 : VOP2Inst <0x00000019, "V_LSHL_B32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001339
1340}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001341defm V_LSHLREV_B32 : VOP2Inst <
1342 0x0000001a, "V_LSHLREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHL_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001343>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001344
1345defm V_AND_B32 : VOP2Inst <0x0000001b, "V_AND_B32",
1346 VOP_I32_I32_I32, and>;
1347defm V_OR_B32 : VOP2Inst <0x0000001c, "V_OR_B32",
1348 VOP_I32_I32_I32, or
1349>;
1350defm V_XOR_B32 : VOP2Inst <0x0000001d, "V_XOR_B32",
1351 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001352>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001353
1354} // End isCommutable = 1
1355
Tom Stellardb4a313a2014-08-01 00:32:39 +00001356defm V_BFM_B32 : VOP2Inst <0x0000001e, "V_BFM_B32",
1357 VOP_I32_I32_I32, AMDGPUbfm>;
1358defm V_MAC_F32 : VOP2Inst <0x0000001f, "V_MAC_F32", VOP_F32_F32_F32>;
1359defm V_MADMK_F32 : VOP2Inst <0x00000020, "V_MADMK_F32", VOP_F32_F32_F32>;
1360defm V_MADAK_F32 : VOP2Inst <0x00000021, "V_MADAK_F32", VOP_F32_F32_F32>;
1361defm V_BCNT_U32_B32 : VOP2Inst <0x00000022, "V_BCNT_U32_B32", VOP_I32_I32_I32>;
1362defm V_MBCNT_LO_U32_B32 : VOP2Inst <0x00000023, "V_MBCNT_LO_U32_B32",
1363 VOP_I32_I32_I32
1364>;
1365defm V_MBCNT_HI_U32_B32 : VOP2Inst <0x00000024, "V_MBCNT_HI_U32_B32",
1366 VOP_I32_I32_I32
1367>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001368
Christian Konig3c145802013-03-27 09:12:59 +00001369let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001370// No patterns so that the scalar instructions are always selected.
1371// The scalar versions will be replaced with vector when needed later.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001372defm V_ADD_I32 : VOP2bInst <0x00000025, "V_ADD_I32",
1373 VOP_I32_I32_I32, add
1374>;
1375defm V_SUB_I32 : VOP2bInst <0x00000026, "V_SUB_I32",
1376 VOP_I32_I32_I32, sub
1377>;
1378defm V_SUBREV_I32 : VOP2bInst <0x00000027, "V_SUBREV_I32",
1379 VOP_I32_I32_I32, null_frag, "V_SUB_I32"
1380>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001381
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001382let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellardb4a313a2014-08-01 00:32:39 +00001383defm V_ADDC_U32 : VOP2bInst <0x00000028, "V_ADDC_U32",
1384 VOP_I32_I32_I32_VCC, adde
1385>;
1386defm V_SUBB_U32 : VOP2bInst <0x00000029, "V_SUBB_U32",
1387 VOP_I32_I32_I32_VCC, sube
1388>;
1389defm V_SUBBREV_U32 : VOP2bInst <0x0000002a, "V_SUBBREV_U32",
1390 VOP_I32_I32_I32_VCC, null_frag, "V_SUBB_U32"
1391>;
1392
Christian Konigd3039962013-02-26 17:52:09 +00001393} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001394} // End isCommutable = 1, Defs = [VCC]
1395
Tom Stellardb4a313a2014-08-01 00:32:39 +00001396defm V_LDEXP_F32 : VOP2Inst <0x0000002b, "V_LDEXP_F32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001397 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001398>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001399////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1400////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1401////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001402defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <0x0000002f, "V_CVT_PKRTZ_F16_F32",
1403 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001404>;
1405////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1406////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001407
1408//===----------------------------------------------------------------------===//
1409// VOP3 Instructions
1410//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001411
Tom Stellardb4a313a2014-08-01 00:32:39 +00001412defm V_MAD_LEGACY_F32 : VOP3Inst <0x00000140, "V_MAD_LEGACY_F32",
1413 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001414>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001415defm V_MAD_F32 : VOP3Inst <0x00000141, "V_MAD_F32",
1416 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001417>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001418defm V_MAD_I32_I24 : VOP3Inst <0x00000142, "V_MAD_I32_I24",
1419 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1420>;
1421defm V_MAD_U32_U24 : VOP3Inst <0x00000143, "V_MAD_U32_U24",
1422 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001423>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001424
Tom Stellardb4a313a2014-08-01 00:32:39 +00001425defm V_CUBEID_F32 : VOP3Inst <0x00000144, "V_CUBEID_F32",
1426 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001427>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001428defm V_CUBESC_F32 : VOP3Inst <0x00000145, "V_CUBESC_F32",
1429 VOP_F32_F32_F32_F32
1430>;
1431defm V_CUBETC_F32 : VOP3Inst <0x00000146, "V_CUBETC_F32",
1432 VOP_F32_F32_F32_F32
1433>;
1434defm V_CUBEMA_F32 : VOP3Inst <0x00000147, "V_CUBEMA_F32",
1435 VOP_F32_F32_F32_F32
1436>;
1437
1438let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1439defm V_BFE_U32 : VOP3Inst <0x00000148, "V_BFE_U32",
1440 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1441>;
1442defm V_BFE_I32 : VOP3Inst <0x00000149, "V_BFE_I32",
1443 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1444>;
1445}
1446
1447defm V_BFI_B32 : VOP3Inst <0x0000014a, "V_BFI_B32",
1448 VOP_I32_I32_I32_I32, AMDGPUbfi
1449>;
1450defm V_FMA_F32 : VOP3Inst <0x0000014b, "V_FMA_F32",
1451 VOP_F32_F32_F32_F32, fma
1452>;
1453defm V_FMA_F64 : VOP3Inst <0x0000014c, "V_FMA_F64",
1454 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001455>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001456//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001457defm V_ALIGNBIT_B32 : VOP3Inst <0x0000014e, "V_ALIGNBIT_B32",
1458 VOP_I32_I32_I32_I32
1459>;
1460defm V_ALIGNBYTE_B32 : VOP3Inst <0x0000014f, "V_ALIGNBYTE_B32",
1461 VOP_I32_I32_I32_I32
1462>;
1463defm V_MULLIT_F32 : VOP3Inst <0x00000150, "V_MULLIT_F32",
1464 VOP_F32_F32_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001465////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1466////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1467////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1468////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1469////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1470////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1471////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1472////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1473////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1474//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1475//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1476//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001477defm V_SAD_U32 : VOP3Inst <0x0000015d, "V_SAD_U32",
1478 VOP_I32_I32_I32_I32
1479>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001480////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001481defm V_DIV_FIXUP_F32 : VOP3Inst <
1482 0x0000015f, "V_DIV_FIXUP_F32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001483>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001484defm V_DIV_FIXUP_F64 : VOP3Inst <
1485 0x00000160, "V_DIV_FIXUP_F64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001486>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001487
Tom Stellardb4a313a2014-08-01 00:32:39 +00001488defm V_LSHL_B64 : VOP3Inst <0x00000161, "V_LSHL_B64",
1489 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001490>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001491defm V_LSHR_B64 : VOP3Inst <0x00000162, "V_LSHR_B64",
1492 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001493>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001494defm V_ASHR_I64 : VOP3Inst <0x00000163, "V_ASHR_I64",
1495 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001496>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001497
Tom Stellard7512c082013-07-12 18:14:56 +00001498let isCommutable = 1 in {
1499
Tom Stellardb4a313a2014-08-01 00:32:39 +00001500defm V_ADD_F64 : VOP3Inst <0x00000164, "V_ADD_F64",
1501 VOP_F64_F64_F64, fadd
1502>;
1503defm V_MUL_F64 : VOP3Inst <0x00000165, "V_MUL_F64",
1504 VOP_F64_F64_F64, fmul
1505>;
1506defm V_MIN_F64 : VOP3Inst <0x00000166, "V_MIN_F64",
1507 VOP_F64_F64_F64
1508>;
1509defm V_MAX_F64 : VOP3Inst <0x00000167, "V_MAX_F64",
1510 VOP_F64_F64_F64
1511>;
Tom Stellard7512c082013-07-12 18:14:56 +00001512
1513} // isCommutable = 1
1514
Tom Stellardb4a313a2014-08-01 00:32:39 +00001515defm V_LDEXP_F64 : VOP3Inst <0x00000168, "V_LDEXP_F64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001516 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001517>;
Christian Konig70a50322013-03-27 09:12:51 +00001518
1519let isCommutable = 1 in {
1520
Tom Stellardb4a313a2014-08-01 00:32:39 +00001521defm V_MUL_LO_U32 : VOP3Inst <0x00000169, "V_MUL_LO_U32",
1522 VOP_I32_I32_I32
1523>;
1524defm V_MUL_HI_U32 : VOP3Inst <0x0000016a, "V_MUL_HI_U32",
1525 VOP_I32_I32_I32
1526>;
1527defm V_MUL_LO_I32 : VOP3Inst <0x0000016b, "V_MUL_LO_I32",
1528 VOP_I32_I32_I32
1529>;
1530defm V_MUL_HI_I32 : VOP3Inst <0x0000016c, "V_MUL_HI_I32",
1531 VOP_I32_I32_I32
1532>;
Christian Konig70a50322013-03-27 09:12:51 +00001533
1534} // isCommutable = 1
1535
Tom Stellardb4a313a2014-08-01 00:32:39 +00001536defm V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001537
1538// Double precision division pre-scale.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001539defm V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001540
Tom Stellardb4a313a2014-08-01 00:32:39 +00001541defm V_DIV_FMAS_F32 : VOP3Inst <0x0000016f, "V_DIV_FMAS_F32",
1542 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001543>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001544defm V_DIV_FMAS_F64 : VOP3Inst <0x00000170, "V_DIV_FMAS_F64",
1545 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001546>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001547//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1548//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1549//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001550defm V_TRIG_PREOP_F64 : VOP3Inst <
1551 0x00000174, "V_TRIG_PREOP_F64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001552>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001553
Tom Stellard8d6d4492014-04-22 16:33:57 +00001554//===----------------------------------------------------------------------===//
1555// Pseudo Instructions
1556//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001557
Tom Stellard75aadc22012-12-11 21:25:42 +00001558let isCodeGenOnly = 1, isPseudo = 1 in {
1559
Tom Stellard1bd80722014-04-30 15:31:33 +00001560def V_MOV_I1 : InstSI <
1561 (outs VReg_1:$dst),
1562 (ins i1imm:$src),
1563 "", [(set i1:$dst, (imm:$src))]
1564>;
1565
Tom Stellard365a2b42014-05-15 14:41:50 +00001566def V_AND_I1 : InstSI <
1567 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1568 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1569>;
1570
1571def V_OR_I1 : InstSI <
1572 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1573 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1574>;
1575
Tom Stellard54a3b652014-07-21 14:01:10 +00001576def V_XOR_I1 : InstSI <
1577 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1578 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1579>;
1580
Matt Arsenault8fb37382013-10-11 21:03:36 +00001581// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001582// and should be lowered to ISA instructions prior to codegen.
1583
Tom Stellardf8794352012-12-19 22:10:31 +00001584let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1585 Uses = [EXEC], Defs = [EXEC] in {
1586
1587let isBranch = 1, isTerminator = 1 in {
1588
Tom Stellard919bb6b2014-04-29 23:12:53 +00001589def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001590 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001591 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001592 "",
1593 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001594>;
1595
Tom Stellardf8794352012-12-19 22:10:31 +00001596def SI_ELSE : InstSI <
1597 (outs SReg_64:$dst),
1598 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001599 "",
1600 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001601> {
Tom Stellardf8794352012-12-19 22:10:31 +00001602 let Constraints = "$src = $dst";
1603}
1604
1605def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001606 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001607 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001608 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001609 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001610>;
Tom Stellardf8794352012-12-19 22:10:31 +00001611
1612} // end isBranch = 1, isTerminator = 1
1613
1614def SI_BREAK : InstSI <
1615 (outs SReg_64:$dst),
1616 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001617 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001618 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001619>;
1620
1621def SI_IF_BREAK : InstSI <
1622 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001623 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001624 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001625 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001626>;
1627
1628def SI_ELSE_BREAK : InstSI <
1629 (outs SReg_64:$dst),
1630 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001631 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001632 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001633>;
1634
1635def SI_END_CF : InstSI <
1636 (outs),
1637 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001638 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001639 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001640>;
1641
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001642def SI_KILL : InstSI <
1643 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001644 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001645 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001646 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001647>;
1648
Tom Stellardf8794352012-12-19 22:10:31 +00001649} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1650 // Uses = [EXEC], Defs = [EXEC]
1651
Christian Konig2989ffc2013-03-18 11:34:16 +00001652let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1653
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001654//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001655
1656let UseNamedOperandTable = 1 in {
1657
Tom Stellard0e70de52014-05-16 20:56:45 +00001658def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001659 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001660 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001661 "", []
1662> {
1663 let isRegisterLoad = 1;
1664 let mayLoad = 1;
1665}
1666
Tom Stellard0e70de52014-05-16 20:56:45 +00001667class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001668 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001669 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001670 "", []
1671> {
1672 let isRegisterStore = 1;
1673 let mayStore = 1;
1674}
1675
1676let usesCustomInserter = 1 in {
1677def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1678} // End usesCustomInserter = 1
1679def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1680
1681
1682} // End UseNamedOperandTable = 1
1683
Christian Konig2989ffc2013-03-18 11:34:16 +00001684def SI_INDIRECT_SRC : InstSI <
1685 (outs VReg_32:$dst, SReg_64:$temp),
1686 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1687 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1688 []
1689>;
1690
1691class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1692 (outs rc:$dst, SReg_64:$temp),
1693 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1694 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1695 []
1696> {
1697 let Constraints = "$src = $dst";
1698}
1699
Tom Stellard81d871d2013-11-13 23:36:50 +00001700def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001701def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1702def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1703def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1704def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1705
1706} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1707
Tom Stellard556d9aa2013-06-03 17:39:37 +00001708let usesCustomInserter = 1 in {
1709
Matt Arsenault22658062013-10-15 23:44:48 +00001710// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001711// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001712def SI_ADDR64_RSRC : InstSI <
1713 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001714 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001715 "", []
1716>;
1717
Tom Stellardb02094e2014-07-21 15:45:01 +00001718def SI_BUFFER_RSRC : InstSI <
1719 (outs SReg_128:$srsrc),
1720 (ins SReg_32:$ptr_lo, SReg_32:$ptr_hi, SSrc_32:$data_lo, SSrc_32:$data_hi),
1721 "", []
1722>;
1723
Tom Stellard2a6a61052013-07-12 18:15:08 +00001724def V_SUB_F64 : InstSI <
1725 (outs VReg_64:$dst),
1726 (ins VReg_64:$src0, VReg_64:$src1),
1727 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001728 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001729>;
1730
Tom Stellard556d9aa2013-06-03 17:39:37 +00001731} // end usesCustomInserter
1732
Tom Stellardeba61072014-05-02 15:41:42 +00001733multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1734
1735 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001736 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001737 (ins sgpr_class:$src, i32imm:$frame_idx),
1738 "", []
1739 >;
1740
1741 def _RESTORE : InstSI <
1742 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001743 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001744 "", []
1745 >;
1746
1747}
1748
Tom Stellard060ae392014-06-10 21:20:38 +00001749defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001750defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1751defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1752defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1753defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1754
Tom Stellard067c8152014-07-21 14:01:14 +00001755let Defs = [SCC] in {
1756
1757def SI_CONSTDATA_PTR : InstSI <
1758 (outs SReg_64:$dst),
1759 (ins),
1760 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1761>;
1762
1763} // End Defs = [SCC]
1764
Tom Stellard75aadc22012-12-11 21:25:42 +00001765} // end IsCodeGenOnly, isPseudo
1766
Tom Stellard0e70de52014-05-16 20:56:45 +00001767} // end SubtargetPredicate = SI
1768
1769let Predicates = [isSI] in {
1770
Christian Konig2aca0432013-02-21 15:17:32 +00001771def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001772 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001773 (V_CNDMASK_B32_e64 $src2, $src1,
1774 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1775 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001776>;
1777
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001778def : Pat <
1779 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001780 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001781>;
1782
Tom Stellard75aadc22012-12-11 21:25:42 +00001783/* int_SI_vs_load_input */
1784def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001785 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001786 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001787>;
1788
1789/* int_SI_export */
1790def : Pat <
1791 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001792 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001793 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001794 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001795>;
1796
Tom Stellard8d6d4492014-04-22 16:33:57 +00001797//===----------------------------------------------------------------------===//
1798// SMRD Patterns
1799//===----------------------------------------------------------------------===//
1800
1801multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1802
1803 // 1. Offset as 8bit DWORD immediate
1804 def : Pat <
1805 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1806 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1807 >;
1808
1809 // 2. Offset loaded in an 32bit SGPR
1810 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001811 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1812 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001813 >;
1814
1815 // 3. No offset at all
1816 def : Pat <
1817 (constant_load i64:$sbase),
1818 (vt (Instr_IMM $sbase, 0))
1819 >;
1820}
1821
1822defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1823defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001824defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1825defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1826defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1827defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1828defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1829
1830// 1. Offset as 8bit DWORD immediate
1831def : Pat <
1832 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1833 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1834>;
1835
1836// 2. Offset loaded in an 32bit SGPR
1837def : Pat <
1838 (SIload_constant v4i32:$sbase, imm:$offset),
1839 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1840>;
1841
Tom Stellardae4c9e72014-06-20 17:06:11 +00001842} // Predicates = [isSI] in {
1843
1844//===----------------------------------------------------------------------===//
1845// SOP1 Patterns
1846//===----------------------------------------------------------------------===//
1847
1848let Predicates = [isSI, isCFDepth0] in {
1849
1850def : Pat <
1851 (i64 (ctpop i64:$src)),
1852 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1853 (S_BCNT1_I32_B64 $src), sub0),
1854 (S_MOV_B32 0), sub1)
1855>;
1856
Tom Stellard58ac7442014-04-29 23:12:48 +00001857//===----------------------------------------------------------------------===//
1858// SOP2 Patterns
1859//===----------------------------------------------------------------------===//
1860
Tom Stellard80942a12014-09-05 14:07:59 +00001861// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00001862// case, the sgpr-copies pass will fix this to use the vector version.
1863def : Pat <
1864 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00001865 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00001866>;
1867
1868} // Predicates = [isSI, isCFDepth0]
1869
1870let Predicates = [isSI] in {
1871
Tom Stellard58ac7442014-04-29 23:12:48 +00001872//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001873// SOPP Patterns
1874//===----------------------------------------------------------------------===//
1875
1876def : Pat <
1877 (int_AMDGPU_barrier_global),
1878 (S_BARRIER)
1879>;
1880
1881//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001882// VOP1 Patterns
1883//===----------------------------------------------------------------------===//
1884
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001885let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001886def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001887defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001888defm : RsqPat<V_RSQ_F32_e32, f32>;
1889}
1890
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001891//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001892// VOP2 Patterns
1893//===----------------------------------------------------------------------===//
1894
Tom Stellardc9dedb82014-06-20 17:05:57 +00001895class BinOp64Pat <SDNode node, Instruction inst> : Pat <
1896 (node i64:$src0, i64:$src1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001897 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001898 (inst (EXTRACT_SUBREG i64:$src0, sub0),
Tom Stellard58ac7442014-04-29 23:12:48 +00001899 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001900 (inst (EXTRACT_SUBREG i64:$src0, sub1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001901 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1902>;
1903
Tom Stellard102c6872014-09-03 15:22:41 +00001904def : BinOp64Pat <and, V_AND_B32_e32>;
Tom Stellardc9dedb82014-06-20 17:05:57 +00001905def : BinOp64Pat <or, V_OR_B32_e32>;
1906def : BinOp64Pat <xor, V_XOR_B32_e32>;
1907
Tom Stellard58ac7442014-04-29 23:12:48 +00001908class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1909 (sext_inreg i32:$src0, vt),
1910 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1911>;
1912
1913def : SextInReg <i8, 24>;
1914def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001915
Tom Stellardae4c9e72014-06-20 17:06:11 +00001916def : Pat <
1917 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
1918 (V_BCNT_U32_B32_e32 $popcnt, $val)
1919>;
1920
1921def : Pat <
1922 (i32 (ctpop i32:$popcnt)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001923 (V_BCNT_U32_B32_e64 $popcnt, 0)
Tom Stellardae4c9e72014-06-20 17:06:11 +00001924>;
1925
1926def : Pat <
1927 (i64 (ctpop i64:$src)),
1928 (INSERT_SUBREG
1929 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1930 (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001931 (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0)),
Tom Stellardae4c9e72014-06-20 17:06:11 +00001932 sub0),
1933 (V_MOV_B32_e32 0), sub1)
1934>;
1935
Tom Stellardb2114ca2014-07-21 14:01:12 +00001936def : Pat <
1937 (addc i32:$src0, i32:$src1),
1938 (V_ADD_I32_e32 $src0, $src1)
1939>;
1940
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001941/********** ======================= **********/
1942/********** Image sampling patterns **********/
1943/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001944
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001945// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001946class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001947 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001948 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1949 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1950 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1951 $addr, $rsrc, $sampler)
1952>;
1953
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001954multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
1955 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1956 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1957 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1958 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
1959 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
1960}
1961
1962// Image only
1963class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001964 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001965 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1966 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1967 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1968 $addr, $rsrc)
1969>;
1970
1971multiclass ImagePatterns<SDPatternOperator name, string opcode> {
1972 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1973 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1974 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1975}
1976
1977// Basic sample
1978defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
1979defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
1980defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
1981defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
1982defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
1983defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
1984defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
1985defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
1986defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
1987defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
1988
1989// Sample with comparison
1990defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
1991defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
1992defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
1993defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
1994defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
1995defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
1996defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
1997defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
1998defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
1999defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2000
2001// Sample with offsets
2002defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2003defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2004defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2005defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2006defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2007defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2008defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2009defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2010defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2011defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2012
2013// Sample with comparison and offsets
2014defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2015defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2016defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2017defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2018defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2019defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2020defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2021defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2022defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2023defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2024
2025// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002026// Only the variants which make sense are defined.
2027def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2028def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2029def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2030def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2031def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2032def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2033def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2034def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2035def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2036
2037def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2038def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2039def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2040def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2041def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2042def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2043def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2044def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2045def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2046
2047def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2048def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2049def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2050def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2051def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2052def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2053def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2054def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2055def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2056
2057def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2058def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2059def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2060def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2061def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2062def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2063def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2064def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2065
2066def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2067def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2068def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2069
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002070def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2071defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2072defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2073
Tom Stellard9fa17912013-08-14 23:24:45 +00002074/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002075def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002076 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002077 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002078>;
2079
Tom Stellard9fa17912013-08-14 23:24:45 +00002080class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002081 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002082 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002083>;
2084
Tom Stellard9fa17912013-08-14 23:24:45 +00002085class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002086 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002087 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002088>;
2089
Tom Stellard9fa17912013-08-14 23:24:45 +00002090class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002091 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002092 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002093>;
2094
Tom Stellard9fa17912013-08-14 23:24:45 +00002095class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002096 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002097 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002098 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002099>;
2100
Tom Stellard9fa17912013-08-14 23:24:45 +00002101class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002102 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002103 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002104 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002105>;
2106
Tom Stellard9fa17912013-08-14 23:24:45 +00002107/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002108multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2109 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2110MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002111 def : SamplePattern <SIsample, sample, addr_type>;
2112 def : SampleRectPattern <SIsample, sample, addr_type>;
2113 def : SampleArrayPattern <SIsample, sample, addr_type>;
2114 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2115 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002116
Tom Stellard9fa17912013-08-14 23:24:45 +00002117 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2118 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2119 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2120 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002121
Tom Stellard9fa17912013-08-14 23:24:45 +00002122 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2123 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2124 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2125 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002126
Tom Stellard9fa17912013-08-14 23:24:45 +00002127 def : SamplePattern <SIsampled, sample_d, addr_type>;
2128 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2129 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2130 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002131}
2132
Tom Stellard682bfbc2013-10-10 17:11:24 +00002133defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2134 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2135 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2136 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002137 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002138defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2139 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2140 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2141 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002142 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002143defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2144 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2145 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2146 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002147 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002148defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2149 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2150 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2151 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002152 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002153
Tom Stellard353b3362013-05-06 23:02:12 +00002154/* int_SI_imageload for texture fetches consuming varying address parameters */
2155class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2156 (name addr_type:$addr, v32i8:$rsrc, imm),
2157 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2158>;
2159
2160class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2161 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2162 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2163>;
2164
Tom Stellard3494b7e2013-08-14 22:22:14 +00002165class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2166 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2167 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2168>;
2169
2170class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2171 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2172 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2173>;
2174
Tom Stellard16a9a202013-08-14 23:24:17 +00002175multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2176 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2177 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002178}
2179
Tom Stellard16a9a202013-08-14 23:24:17 +00002180multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2181 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2182 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2183}
2184
Tom Stellard682bfbc2013-10-10 17:11:24 +00002185defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2186defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002187
Tom Stellard682bfbc2013-10-10 17:11:24 +00002188defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2189defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002190
Tom Stellardf787ef12013-05-06 23:02:19 +00002191/* Image resource information */
2192def : Pat <
2193 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002194 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002195>;
2196
2197def : Pat <
2198 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002199 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002200>;
2201
Tom Stellard3494b7e2013-08-14 22:22:14 +00002202def : Pat <
2203 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002204 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002205>;
2206
Christian Konig4a1b9c32013-03-18 11:34:10 +00002207/********** ============================================ **********/
2208/********** Extraction, Insertion, Building and Casting **********/
2209/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002210
Christian Konig4a1b9c32013-03-18 11:34:10 +00002211foreach Index = 0-2 in {
2212 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002213 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002214 >;
2215 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002216 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002217 >;
2218
2219 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002220 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002221 >;
2222 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002223 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002224 >;
2225}
2226
2227foreach Index = 0-3 in {
2228 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002229 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002230 >;
2231 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002232 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002233 >;
2234
2235 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002236 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002237 >;
2238 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002239 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002240 >;
2241}
2242
2243foreach Index = 0-7 in {
2244 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002245 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002246 >;
2247 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002248 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002249 >;
2250
2251 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002252 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002253 >;
2254 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002255 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002256 >;
2257}
2258
2259foreach Index = 0-15 in {
2260 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002261 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002262 >;
2263 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002264 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002265 >;
2266
2267 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002268 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002269 >;
2270 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002271 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002272 >;
2273}
Tom Stellard75aadc22012-12-11 21:25:42 +00002274
Tom Stellard75aadc22012-12-11 21:25:42 +00002275def : BitConvert <i32, f32, SReg_32>;
2276def : BitConvert <i32, f32, VReg_32>;
2277
2278def : BitConvert <f32, i32, SReg_32>;
2279def : BitConvert <f32, i32, VReg_32>;
2280
Tom Stellard7512c082013-07-12 18:14:56 +00002281def : BitConvert <i64, f64, VReg_64>;
2282
2283def : BitConvert <f64, i64, VReg_64>;
2284
Tom Stellarded2f6142013-07-18 21:43:42 +00002285def : BitConvert <v2f32, v2i32, VReg_64>;
2286def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002287def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002288def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002289def : BitConvert <v2f32, i64, VReg_64>;
2290def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002291def : BitConvert <v2i32, f64, VReg_64>;
2292def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002293def : BitConvert <v4f32, v4i32, VReg_128>;
2294def : BitConvert <v4i32, v4f32, VReg_128>;
2295
Tom Stellard967bf582014-02-13 23:34:15 +00002296def : BitConvert <v8f32, v8i32, SReg_256>;
2297def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002298def : BitConvert <v8i32, v32i8, SReg_256>;
2299def : BitConvert <v32i8, v8i32, SReg_256>;
2300def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002301def : BitConvert <v8i32, v8f32, VReg_256>;
2302def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002303def : BitConvert <v32i8, v8i32, VReg_256>;
2304
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002305def : BitConvert <v16i32, v16f32, VReg_512>;
2306def : BitConvert <v16f32, v16i32, VReg_512>;
2307
Christian Konig8dbe6f62013-02-21 15:17:27 +00002308/********** =================== **********/
2309/********** Src & Dst modifiers **********/
2310/********** =================== **********/
2311
Vincent Lejeune79a58342014-05-10 19:18:25 +00002312def FCLAMP_SI : AMDGPUShaderInst <
2313 (outs VReg_32:$dst),
2314 (ins VSrc_32:$src0),
2315 "FCLAMP_SI $dst, $src0",
2316 []
2317> {
2318 let usesCustomInserter = 1;
2319}
2320
Christian Konig8dbe6f62013-02-21 15:17:27 +00002321def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002322 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002323 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002324>;
2325
Michel Danzer624b02a2014-02-04 07:12:38 +00002326/********** ================================ **********/
2327/********** Floating point absolute/negative **********/
2328/********** ================================ **********/
2329
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002330// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002331
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002332// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002333def : Pat <
2334 (fneg (fabs f32:$src)),
2335 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2336>;
2337
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002338// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002339def : Pat <
2340 (fneg (fabs f64:$src)),
2341 (f64 (INSERT_SUBREG
2342 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2343 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002344 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2345 (V_MOV_B32_e32 0x80000000)), sub1)) // Set sign bit.
Matt Arsenault13623d02014-08-15 18:42:18 +00002346>;
2347
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002348def : Pat <
2349 (fabs f32:$src),
2350 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2351>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002352
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002353def : Pat <
2354 (fneg f32:$src),
2355 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2356>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002357
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002358def : Pat <
2359 (fabs f64:$src),
2360 (f64 (INSERT_SUBREG
2361 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2362 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2363 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2364 (V_MOV_B32_e32 0x7fffffff)), sub1)) // Set sign bit.
2365>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002366
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002367def : Pat <
2368 (fneg f64:$src),
2369 (f64 (INSERT_SUBREG
2370 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2371 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2372 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2373 (V_MOV_B32_e32 0x80000000)), sub1))
2374>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002375
Christian Konigc756cb992013-02-16 11:28:22 +00002376/********** ================== **********/
2377/********** Immediate Patterns **********/
2378/********** ================== **********/
2379
2380def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002381 (SGPRImm<(i32 imm)>:$imm),
2382 (S_MOV_B32 imm:$imm)
2383>;
2384
2385def : Pat <
2386 (SGPRImm<(f32 fpimm)>:$imm),
2387 (S_MOV_B32 fpimm:$imm)
2388>;
2389
2390def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002391 (i32 imm:$imm),
2392 (V_MOV_B32_e32 imm:$imm)
2393>;
2394
2395def : Pat <
2396 (f32 fpimm:$imm),
2397 (V_MOV_B32_e32 fpimm:$imm)
2398>;
2399
2400def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002401 (i64 InlineImm<i64>:$imm),
2402 (S_MOV_B64 InlineImm<i64>:$imm)
2403>;
2404
Tom Stellard75aadc22012-12-11 21:25:42 +00002405/********** ===================== **********/
2406/********** Interpolation Paterns **********/
2407/********** ===================== **********/
2408
2409def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002410 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2411 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002412>;
2413
2414def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002415 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2416 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2417 imm:$attr_chan, imm:$attr, i32:$params),
2418 (EXTRACT_SUBREG $ij, sub1),
2419 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002420>;
2421
2422/********** ================== **********/
2423/********** Intrinsic Patterns **********/
2424/********** ================== **********/
2425
2426/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002427def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002428
2429def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002430 (int_AMDGPU_div f32:$src0, f32:$src1),
2431 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002432>;
2433
2434def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002435 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002436 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2437 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2438 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002439>;
2440
Tom Stellard75aadc22012-12-11 21:25:42 +00002441def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002442 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002443 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002444 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2445 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2446 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
2447 0 /* clamp */, 0 /* omod */),
2448 sub0),
2449 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2450 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2451 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
2452 0 /* clamp */, 0 /* omod */),
2453 sub1),
2454 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2455 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2456 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2457 0 /* clamp */, 0 /* omod */),
2458 sub2),
2459 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2460 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2461 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2462 0 /* clamp */, 0 /* omod */),
2463 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002464>;
2465
Michel Danzer0cc991e2013-02-22 11:22:58 +00002466def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002467 (i32 (sext i1:$src0)),
2468 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002469>;
2470
Tom Stellardf16d38c2014-02-13 23:34:13 +00002471class Ext32Pat <SDNode ext> : Pat <
2472 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002473 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2474>;
2475
Tom Stellardf16d38c2014-02-13 23:34:13 +00002476def : Ext32Pat <zext>;
2477def : Ext32Pat <anyext>;
2478
Tom Stellard8d6d4492014-04-22 16:33:57 +00002479// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002480def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002481 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002482 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002483>;
2484
Michel Danzer8caa9042013-04-10 17:17:56 +00002485// The multiplication scales from [0,1] to the unsigned integer range
2486def : Pat <
2487 (AMDGPUurecip i32:$src0),
2488 (V_CVT_U32_F32_e32
2489 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2490 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2491>;
2492
Michel Danzer8d696172013-07-10 16:36:52 +00002493def : Pat <
2494 (int_SI_tid),
2495 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002496 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002497>;
2498
Tom Stellard0289ff42014-05-16 20:56:44 +00002499//===----------------------------------------------------------------------===//
2500// VOP3 Patterns
2501//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002502
Matt Arsenaulteb260202014-05-22 18:00:15 +00002503def : IMad24Pat<V_MAD_I32_I24>;
2504def : UMad24Pat<V_MAD_U32_U24>;
2505
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002506def : Pat <
Matt Arsenault51b7e812014-09-03 23:28:57 +00002507 (mul i32:$src0, i32:$src1),
2508 (V_MUL_LO_I32 $src0, $src1)
2509>;
2510
2511def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002512 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002513 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002514>;
2515
2516def : Pat <
2517 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002518 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002519>;
2520
Matt Arsenault8675db12014-08-29 16:01:14 +00002521def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2522
2523
Matt Arsenault6e439652014-06-10 19:00:20 +00002524defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002525def : ROTRPattern <V_ALIGNBIT_B32>;
2526
Michel Danzer49812b52013-07-10 16:37:07 +00002527/********** ======================= **********/
2528/********** Load/Store Patterns **********/
2529/********** ======================= **********/
2530
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002531class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2532 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2533 (inst (i1 0), $ptr, (as_i16imm $offset))
2534>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002535
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002536def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2537def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2538def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2539def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2540def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002541
2542let AddedComplexity = 100 in {
2543
2544def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2545
2546} // End AddedComplexity = 100
2547
2548def : Pat <
2549 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2550 i8:$offset1))),
2551 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2552>;
Michel Danzer49812b52013-07-10 16:37:07 +00002553
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002554class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2555 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2556 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2557>;
Michel Danzer49812b52013-07-10 16:37:07 +00002558
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002559def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2560def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2561def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002562
2563let AddedComplexity = 100 in {
2564
2565def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2566} // End AddedComplexity = 100
2567
2568def : Pat <
2569 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2570 i8:$offset1)),
2571 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2572 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2573>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002574
Matt Arsenault8ae59612014-09-05 16:24:58 +00002575class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2576 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
2577 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2578>;
Matt Arsenault72574102014-06-11 18:08:34 +00002579
Matt Arsenault9e874542014-06-11 18:08:45 +00002580// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002581//
2582// We need to use something for the data0, so we set a register to
2583// -1. For the non-rtn variants, the manual says it does
2584// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2585// will always do the increment so I'm assuming it's the same.
2586//
2587// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2588// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2589// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002590class DSAtomicIncRetPat<DS inst, ValueType vt,
2591 Instruction LoadImm, PatFrag frag> : Pat <
2592 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
2593 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
2594>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002595
Matt Arsenault9e874542014-06-11 18:08:45 +00002596
Matt Arsenault8ae59612014-09-05 16:24:58 +00002597class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2598 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
2599 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2600>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002601
2602
2603// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002604def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2605 S_MOV_B32, atomic_load_add_local>;
2606def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2607 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002608
Matt Arsenault8ae59612014-09-05 16:24:58 +00002609def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2610def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2611def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2612def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2613def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2614def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2615def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2616def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2617def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2618def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002619
Matt Arsenault8ae59612014-09-05 16:24:58 +00002620def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002621
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002622// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002623def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2624 S_MOV_B64, atomic_load_add_local>;
2625def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2626 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002627
Matt Arsenault8ae59612014-09-05 16:24:58 +00002628def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2629def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2630def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2631def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2632def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2633def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2634def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2635def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2636def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2637def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002638
Matt Arsenault8ae59612014-09-05 16:24:58 +00002639def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002640
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002641
Tom Stellard556d9aa2013-06-03 17:39:37 +00002642//===----------------------------------------------------------------------===//
2643// MUBUF Patterns
2644//===----------------------------------------------------------------------===//
2645
Tom Stellard07a10a32013-06-03 17:39:43 +00002646multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002647 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002648 def : Pat <
2649 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2650 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2651 >;
Tom Stellardb02094e2014-07-21 15:45:01 +00002652
Tom Stellard07a10a32013-06-03 17:39:43 +00002653}
2654
Tom Stellardb02094e2014-07-21 15:45:01 +00002655defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2656defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2657defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2658defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2659defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2660defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2661defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2662
2663class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2664 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2665 i32:$soffset, u16imm:$offset))),
2666 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2667>;
2668
2669def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2670def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2671def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2672def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2673def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2674def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2675def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002676
Michel Danzer13736222014-01-27 07:20:51 +00002677// BUFFER_LOAD_DWORD*, addr64=0
2678multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2679 MUBUF bothen> {
2680
2681 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002682 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002683 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2684 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002685 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002686 (as_i1imm $slc), (as_i1imm $tfe))
2687 >;
2688
2689 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002690 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002691 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002692 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002693 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002694 (as_i1imm $tfe))
2695 >;
2696
2697 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002698 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002699 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2700 imm:$tfe)),
2701 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2702 (as_i1imm $slc), (as_i1imm $tfe))
2703 >;
2704
2705 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002706 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002707 imm, 1, 1, imm:$glc, imm:$slc,
2708 imm:$tfe)),
2709 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2710 (as_i1imm $tfe))
2711 >;
2712}
2713
2714defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2715 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2716defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2717 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2718defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2719 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2720
Tom Stellardb02094e2014-07-21 15:45:01 +00002721class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002722 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2723 u16imm:$offset)),
2724 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002725>;
2726
Tom Stellardddea4862014-08-11 22:18:14 +00002727def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2728def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2729def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2730def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2731def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002732
2733/*
2734class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2735 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2736 (Instr $value, $srsrc, $vaddr, $offset)
2737>;
2738
2739def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2740def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2741def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2742def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2743def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2744
2745*/
2746
Tom Stellardafcf12f2013-09-12 02:55:14 +00002747//===----------------------------------------------------------------------===//
2748// MTBUF Patterns
2749//===----------------------------------------------------------------------===//
2750
2751// TBUFFER_STORE_FORMAT_*, addr64=0
2752class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002753 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002754 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2755 imm:$nfmt, imm:$offen, imm:$idxen,
2756 imm:$glc, imm:$slc, imm:$tfe),
2757 (opcode
2758 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2759 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2760 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2761>;
2762
2763def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2764def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2765def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2766def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2767
Matt Arsenault84543822014-06-11 18:11:34 +00002768let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002769
2770// Sea island new arithmetic instructinos
Tom Stellardb4a313a2014-08-01 00:32:39 +00002771defm V_TRUNC_F64 : VOP1Inst <0x00000017, "V_TRUNC_F64",
2772 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002773>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002774defm V_CEIL_F64 : VOP1Inst <0x00000018, "V_CEIL_F64",
2775 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002776>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002777defm V_FLOOR_F64 : VOP1Inst <0x0000001A, "V_FLOOR_F64",
2778 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002779>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002780defm V_RNDNE_F64 : VOP1Inst <0x00000019, "V_RNDNE_F64",
2781 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002782>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002783
Tom Stellardb4a313a2014-08-01 00:32:39 +00002784defm V_QSAD_PK_U16_U8 : VOP3Inst <0x00000173, "V_QSAD_PK_U16_U8",
2785 VOP_I32_I32_I32
2786>;
2787defm V_MQSAD_U16_U8 : VOP3Inst <0x000000172, "V_MQSAD_U16_U8",
2788 VOP_I32_I32_I32
2789>;
2790defm V_MQSAD_U32_U8 : VOP3Inst <0x00000175, "V_MQSAD_U32_U8",
2791 VOP_I32_I32_I32
2792>;
2793defm V_MAD_U64_U32 : VOP3Inst <0x00000176, "V_MAD_U64_U32",
2794 VOP_I64_I32_I32_I64
2795>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002796
2797// XXX - Does this set VCC?
Tom Stellardb4a313a2014-08-01 00:32:39 +00002798defm V_MAD_I64_I32 : VOP3Inst <0x00000177, "V_MAD_I64_I32",
2799 VOP_I64_I32_I32_I64
2800>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002801
2802// Remaining instructions:
2803// FLAT_*
2804// S_CBRANCH_CDBGUSER
2805// S_CBRANCH_CDBGSYS
2806// S_CBRANCH_CDBGSYS_OR_USER
2807// S_CBRANCH_CDBGSYS_AND_USER
2808// S_DCACHE_INV_VOL
2809// V_EXP_LEGACY_F32
2810// V_LOG_LEGACY_F32
2811// DS_NOP
2812// DS_GWS_SEMA_RELEASE_ALL
2813// DS_WRAP_RTN_B32
2814// DS_CNDXCHG32_RTN_B64
2815// DS_WRITE_B96
2816// DS_WRITE_B128
2817// DS_CONDXCHG32_RTN_B128
2818// DS_READ_B96
2819// DS_READ_B128
2820// BUFFER_LOAD_DWORDX3
2821// BUFFER_STORE_DWORDX3
2822
Matt Arsenault84543822014-06-11 18:11:34 +00002823} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002824
2825
Christian Konig2989ffc2013-03-18 11:34:16 +00002826/********** ====================== **********/
2827/********** Indirect adressing **********/
2828/********** ====================== **********/
2829
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002830multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002831
Christian Konig2989ffc2013-03-18 11:34:16 +00002832 // 1. Extract with offset
2833 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002834 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002835 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002836 >;
2837
2838 // 2. Extract without offset
2839 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002840 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002841 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002842 >;
2843
2844 // 3. Insert with offset
2845 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002846 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002847 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002848 >;
2849
2850 // 4. Insert without offset
2851 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002852 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002853 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002854 >;
2855}
2856
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002857defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2858defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2859defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2860defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2861
2862defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2863defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2864defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2865defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002866
Tom Stellard81d871d2013-11-13 23:36:50 +00002867//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002868// Conversion Patterns
2869//===----------------------------------------------------------------------===//
2870
2871def : Pat<(i32 (sext_inreg i32:$src, i1)),
2872 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2873
2874// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2875// might not be worth the effort, and will need to expand to shifts when
2876// fixing SGPR copies.
2877
2878// Handle sext_inreg in i64
2879def : Pat <
2880 (i64 (sext_inreg i64:$src, i1)),
2881 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2882 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2883 (S_MOV_B32 -1), sub1)
2884>;
2885
2886def : Pat <
2887 (i64 (sext_inreg i64:$src, i8)),
2888 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2889 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2890 (S_MOV_B32 -1), sub1)
2891>;
2892
2893def : Pat <
2894 (i64 (sext_inreg i64:$src, i16)),
2895 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2896 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2897 (S_MOV_B32 -1), sub1)
2898>;
2899
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002900class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2901 (i64 (ext i32:$src)),
2902 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2903 (S_MOV_B32 0), sub1)
2904>;
2905
2906class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2907 (i64 (ext i1:$src)),
2908 (INSERT_SUBREG
2909 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2910 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2911 (S_MOV_B32 0), sub1)
2912>;
2913
2914
2915def : ZExt_i64_i32_Pat<zext>;
2916def : ZExt_i64_i32_Pat<anyext>;
2917def : ZExt_i64_i1_Pat<zext>;
2918def : ZExt_i64_i1_Pat<anyext>;
2919
2920def : Pat <
2921 (i64 (sext i32:$src)),
2922 (INSERT_SUBREG
2923 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2924 (S_ASHR_I32 $src, 31), sub1)
2925>;
2926
2927def : Pat <
2928 (i64 (sext i1:$src)),
2929 (INSERT_SUBREG
2930 (INSERT_SUBREG
2931 (i64 (IMPLICIT_DEF)),
2932 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
2933 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
2934>;
2935
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00002936def : Pat <
2937 (f32 (sint_to_fp i1:$src)),
2938 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
2939>;
2940
2941def : Pat <
2942 (f32 (uint_to_fp i1:$src)),
2943 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
2944>;
2945
2946def : Pat <
2947 (f64 (sint_to_fp i1:$src)),
2948 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
2949>;
2950
2951def : Pat <
2952 (f64 (uint_to_fp i1:$src)),
2953 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
2954>;
2955
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002956//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002957// Miscellaneous Patterns
2958//===----------------------------------------------------------------------===//
2959
2960def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002961 (i32 (trunc i64:$a)),
2962 (EXTRACT_SUBREG $a, sub0)
2963>;
2964
Michel Danzerbf1a6412014-01-28 03:01:16 +00002965def : Pat <
2966 (i1 (trunc i32:$a)),
2967 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2968>;
2969
Tom Stellardfb961692013-10-23 00:44:19 +00002970//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002971// Miscellaneous Optimization Patterns
2972//============================================================================//
2973
2974def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2975
Tom Stellard75aadc22012-12-11 21:25:42 +00002976} // End isSI predicate