blob: 6ffddd1bd7392614f6dbf054e090f062a98f2390 [file] [log] [blame]
Chris Lattner72614082002-10-25 22:55:53 +00001//===-- InstSelectSimple.cpp - A simple instruction selector for x86 ------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3e130a22003-01-13 00:32:26 +000010// This file defines a simple peephole instruction selector for the x86 target
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
Chris Lattner6fc3c522002-11-17 21:11:55 +000015#include "X86InstrBuilder.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000016#include "X86InstrInfo.h"
17#include "llvm/Constants.h"
18#include "llvm/DerivedTypes.h"
Chris Lattner72614082002-10-25 22:55:53 +000019#include "llvm/Function.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000020#include "llvm/Instructions.h"
Chris Lattner44827152003-12-28 09:47:19 +000021#include "llvm/IntrinsicLowering.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000022#include "llvm/Pass.h"
23#include "llvm/CodeGen/MachineConstantPool.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner341a9372002-10-29 17:43:55 +000025#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner94af4142002-12-25 05:13:53 +000026#include "llvm/CodeGen/SSARegMap.h"
Misha Brukmand2cc0172002-11-20 00:58:23 +000027#include "llvm/Target/MRegisterInfo.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000028#include "llvm/Target/TargetMachine.h"
Chris Lattner3f1e8e72004-02-22 07:04:00 +000029#include "llvm/Support/GetElementPtrTypeIterator.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000030#include "llvm/Support/InstVisitor.h"
Chris Lattnercf93cdd2004-01-30 22:13:44 +000031#include "llvm/Support/CFG.h"
Chris Lattner986618e2004-02-22 19:47:26 +000032#include "Support/Statistic.h"
Chris Lattner44827152003-12-28 09:47:19 +000033using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000034
Chris Lattner986618e2004-02-22 19:47:26 +000035namespace {
36 Statistic<>
37 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
38}
Chris Lattnercf93cdd2004-01-30 22:13:44 +000039
Chris Lattner72614082002-10-25 22:55:53 +000040namespace {
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000041 struct ISel : public FunctionPass, InstVisitor<ISel> {
42 TargetMachine &TM;
Chris Lattnereca195e2003-05-08 19:44:13 +000043 MachineFunction *F; // The function we are compiling into
44 MachineBasicBlock *BB; // The current MBB we are compiling
45 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Chris Lattner0e5b79c2004-02-15 01:04:03 +000046 int ReturnAddressIndex; // FrameIndex for the return address
Chris Lattner72614082002-10-25 22:55:53 +000047
Chris Lattner72614082002-10-25 22:55:53 +000048 std::map<Value*, unsigned> RegMap; // Mapping between Val's and SSA Regs
49
Chris Lattner333b2fa2002-12-13 10:09:43 +000050 // MBBMap - Mapping between LLVM BB -> Machine BB
51 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
52
Chris Lattnerf70e0c22003-12-28 21:23:38 +000053 ISel(TargetMachine &tm) : TM(tm), F(0), BB(0) {}
Chris Lattner72614082002-10-25 22:55:53 +000054
55 /// runOnFunction - Top level implementation of instruction selection for
56 /// the entire function.
57 ///
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000058 bool runOnFunction(Function &Fn) {
Chris Lattner44827152003-12-28 09:47:19 +000059 // First pass over the function, lower any unknown intrinsic functions
60 // with the IntrinsicLowering class.
61 LowerUnknownIntrinsicFunctionCalls(Fn);
62
Chris Lattner36b36032002-10-29 23:40:58 +000063 F = &MachineFunction::construct(&Fn, TM);
Chris Lattner333b2fa2002-12-13 10:09:43 +000064
Chris Lattner065faeb2002-12-28 20:24:02 +000065 // Create all of the machine basic blocks for the function...
Chris Lattner333b2fa2002-12-13 10:09:43 +000066 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
67 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
68
Chris Lattner14aa7fe2002-12-16 22:54:46 +000069 BB = &F->front();
Chris Lattnerdbd73722003-05-06 21:32:22 +000070
Chris Lattner0e5b79c2004-02-15 01:04:03 +000071 // Set up a frame object for the return address. This is used by the
72 // llvm.returnaddress & llvm.frameaddress intrinisics.
73 ReturnAddressIndex = F->getFrameInfo()->CreateFixedObject(4, -4);
74
Chris Lattnerdbd73722003-05-06 21:32:22 +000075 // Copy incoming arguments off of the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +000076 LoadArgumentsToVirtualRegs(Fn);
Chris Lattner14aa7fe2002-12-16 22:54:46 +000077
Chris Lattner333b2fa2002-12-13 10:09:43 +000078 // Instruction select everything except PHI nodes
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000079 visit(Fn);
Chris Lattner333b2fa2002-12-13 10:09:43 +000080
81 // Select the PHI nodes
82 SelectPHINodes();
83
Chris Lattner986618e2004-02-22 19:47:26 +000084 // Insert the FP_REG_KILL instructions into blocks that need them.
85 InsertFPRegKills();
86
Chris Lattner72614082002-10-25 22:55:53 +000087 RegMap.clear();
Chris Lattner333b2fa2002-12-13 10:09:43 +000088 MBBMap.clear();
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000089 F = 0;
Chris Lattner2a865b02003-07-26 23:05:37 +000090 // We always build a machine code representation for the function
91 return true;
Chris Lattner72614082002-10-25 22:55:53 +000092 }
93
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000094 virtual const char *getPassName() const {
95 return "X86 Simple Instruction Selection";
96 }
97
Chris Lattner72614082002-10-25 22:55:53 +000098 /// visitBasicBlock - This method is called when we are visiting a new basic
Chris Lattner33f53b52002-10-29 20:48:56 +000099 /// block. This simply creates a new MachineBasicBlock to emit code into
100 /// and adds it to the current MachineFunction. Subsequent visit* for
101 /// instructions will be invoked for all instructions in the basic block.
Chris Lattner72614082002-10-25 22:55:53 +0000102 ///
103 void visitBasicBlock(BasicBlock &LLVM_BB) {
Chris Lattner333b2fa2002-12-13 10:09:43 +0000104 BB = MBBMap[&LLVM_BB];
Chris Lattner72614082002-10-25 22:55:53 +0000105 }
106
Chris Lattner44827152003-12-28 09:47:19 +0000107 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
108 /// function, lowering any calls to unknown intrinsic functions into the
109 /// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +0000110 ///
Chris Lattner44827152003-12-28 09:47:19 +0000111 void LowerUnknownIntrinsicFunctionCalls(Function &F);
112
Chris Lattner065faeb2002-12-28 20:24:02 +0000113 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
114 /// from the stack into virtual registers.
115 ///
116 void LoadArgumentsToVirtualRegs(Function &F);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000117
118 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
119 /// because we have to generate our sources into the source basic blocks,
120 /// not the current one.
121 ///
122 void SelectPHINodes();
123
Chris Lattner986618e2004-02-22 19:47:26 +0000124 /// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks
125 /// that need them. This only occurs due to the floating point stackifier
126 /// not being aggressive enough to handle arbitrary global stackification.
127 ///
128 void InsertFPRegKills();
129
Chris Lattner72614082002-10-25 22:55:53 +0000130 // Visitation methods for various instructions. These methods simply emit
131 // fixed X86 code for each instruction.
132 //
Brian Gaekefa8d5712002-11-22 11:07:01 +0000133
134 // Control flow operators
Chris Lattner72614082002-10-25 22:55:53 +0000135 void visitReturnInst(ReturnInst &RI);
Chris Lattner2df035b2002-11-02 19:27:56 +0000136 void visitBranchInst(BranchInst &BI);
Chris Lattner3e130a22003-01-13 00:32:26 +0000137
138 struct ValueRecord {
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000139 Value *Val;
Chris Lattner3e130a22003-01-13 00:32:26 +0000140 unsigned Reg;
141 const Type *Ty;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000142 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
143 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
Chris Lattner3e130a22003-01-13 00:32:26 +0000144 };
145 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000146 const std::vector<ValueRecord> &Args);
Brian Gaekefa8d5712002-11-22 11:07:01 +0000147 void visitCallInst(CallInst &I);
Brian Gaeked0fde302003-11-11 22:41:34 +0000148 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
Chris Lattnere2954c82002-11-02 20:04:26 +0000149
150 // Arithmetic operators
Chris Lattnerf01729e2002-11-02 20:54:46 +0000151 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
Chris Lattner68aad932002-11-02 20:13:22 +0000152 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
153 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000154 void doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +0000155 unsigned DestReg, const Type *DestTy,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000156 unsigned Op0Reg, unsigned Op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000157 void doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000158 MachineBasicBlock::iterator MBBI,
Chris Lattnerb2acc512003-10-19 21:09:10 +0000159 unsigned DestReg, const Type *DestTy,
160 unsigned Op0Reg, unsigned Op1Val);
Chris Lattnerca9671d2002-11-02 20:28:58 +0000161 void visitMul(BinaryOperator &B);
Chris Lattnere2954c82002-11-02 20:04:26 +0000162
Chris Lattnerf01729e2002-11-02 20:54:46 +0000163 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
164 void visitRem(BinaryOperator &B) { visitDivRem(B); }
165 void visitDivRem(BinaryOperator &B);
166
Chris Lattnere2954c82002-11-02 20:04:26 +0000167 // Bitwise operators
Chris Lattner68aad932002-11-02 20:13:22 +0000168 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
169 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
170 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
Chris Lattnere2954c82002-11-02 20:04:26 +0000171
Chris Lattner6d40c192003-01-16 16:43:00 +0000172 // Comparison operators...
173 void visitSetCondInst(SetCondInst &I);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000174 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
175 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000176 MachineBasicBlock::iterator MBBI);
Chris Lattner12d96a02004-03-30 21:22:00 +0000177 void visitSelectInst(SelectInst &SI);
178
Chris Lattnerb2acc512003-10-19 21:09:10 +0000179
Chris Lattner6fc3c522002-11-17 21:11:55 +0000180 // Memory Instructions
181 void visitLoadInst(LoadInst &I);
182 void visitStoreInst(StoreInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000183 void visitGetElementPtrInst(GetElementPtrInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000184 void visitAllocaInst(AllocaInst &I);
Chris Lattner3e130a22003-01-13 00:32:26 +0000185 void visitMallocInst(MallocInst &I);
186 void visitFreeInst(FreeInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000187
Chris Lattnere2954c82002-11-02 20:04:26 +0000188 // Other operators
Brian Gaekea1719c92002-10-31 23:03:59 +0000189 void visitShiftInst(ShiftInst &I);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000190 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
Brian Gaekefa8d5712002-11-22 11:07:01 +0000191 void visitCastInst(CastInst &I);
Chris Lattner73815062003-10-18 05:56:40 +0000192 void visitVANextInst(VANextInst &I);
193 void visitVAArgInst(VAArgInst &I);
Chris Lattner72614082002-10-25 22:55:53 +0000194
195 void visitInstruction(Instruction &I) {
196 std::cerr << "Cannot instruction select: " << I;
197 abort();
198 }
199
Brian Gaeke95780cc2002-12-13 07:56:18 +0000200 /// promote32 - Make a value 32-bits wide, and put it somewhere.
Chris Lattner3e130a22003-01-13 00:32:26 +0000201 ///
202 void promote32(unsigned targetReg, const ValueRecord &VR);
203
Chris Lattner721d2d42004-03-08 01:18:36 +0000204 /// getAddressingMode - Get the addressing mode to use to address the
205 /// specified value. The returned value should be used with addFullAddress.
206 void getAddressingMode(Value *Addr, unsigned &BaseReg, unsigned &Scale,
207 unsigned &IndexReg, unsigned &Disp);
208
209
210 /// getGEPIndex - This is used to fold GEP instructions into X86 addressing
211 /// expressions.
Chris Lattnerb6bac512004-02-25 06:13:04 +0000212 void getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
213 std::vector<Value*> &GEPOps,
214 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
215 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
216
217 /// isGEPFoldable - Return true if the specified GEP can be completely
218 /// folded into the addressing mode of a load/store or lea instruction.
219 bool isGEPFoldable(MachineBasicBlock *MBB,
220 Value *Src, User::op_iterator IdxBegin,
221 User::op_iterator IdxEnd, unsigned &BaseReg,
222 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
223
Chris Lattner3e130a22003-01-13 00:32:26 +0000224 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
225 /// constant expression GEP support.
226 ///
Chris Lattner827832c2004-02-22 17:05:38 +0000227 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Chris Lattner333b2fa2002-12-13 10:09:43 +0000228 Value *Src, User::op_iterator IdxBegin,
Chris Lattnerc0812d82002-12-13 06:56:29 +0000229 User::op_iterator IdxEnd, unsigned TargetReg);
230
Chris Lattner548f61d2003-04-23 17:22:12 +0000231 /// emitCastOperation - Common code shared between visitCastInst and
232 /// constant expression cast support.
Misha Brukman538607f2004-03-01 23:53:11 +0000233 ///
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000234 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +0000235 Value *Src, const Type *DestTy, unsigned TargetReg);
236
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000237 /// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
238 /// and constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000239 ///
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000240 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000241 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000242 Value *Op0, Value *Op1,
243 unsigned OperatorClass, unsigned TargetReg);
244
Chris Lattnercadff442003-10-23 17:21:43 +0000245 void emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000246 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +0000247 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
248 const Type *Ty, unsigned TargetReg);
249
Chris Lattner58c41fe2003-08-24 19:19:47 +0000250 /// emitSetCCOperation - Common code shared between visitSetCondInst and
251 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000252 ///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000253 void emitSetCCOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000254 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000255 Value *Op0, Value *Op1, unsigned Opcode,
256 unsigned TargetReg);
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000257
258 /// emitShiftOperation - Common code shared between visitShiftInst and
259 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000260 ///
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000261 void emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000262 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000263 Value *Op, Value *ShiftAmount, bool isLeftShift,
264 const Type *ResultTy, unsigned DestReg);
265
Chris Lattner12d96a02004-03-30 21:22:00 +0000266 /// emitSelectOperation - Common code shared between visitSelectInst and the
267 /// constant expression support.
268 void emitSelectOperation(MachineBasicBlock *MBB,
269 MachineBasicBlock::iterator IP,
270 Value *Cond, Value *TrueVal, Value *FalseVal,
271 unsigned DestReg);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000272
Chris Lattnerc5291f52002-10-27 21:16:59 +0000273 /// copyConstantToRegister - Output the instructions required to put the
274 /// specified constant into the specified register.
275 ///
Chris Lattner8a307e82002-12-16 19:32:50 +0000276 void copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000277 MachineBasicBlock::iterator MBBI,
Chris Lattner8a307e82002-12-16 19:32:50 +0000278 Constant *C, unsigned Reg);
Chris Lattnerc5291f52002-10-27 21:16:59 +0000279
Chris Lattner3e130a22003-01-13 00:32:26 +0000280 /// makeAnotherReg - This method returns the next register number we haven't
281 /// yet used.
282 ///
283 /// Long values are handled somewhat specially. They are always allocated
284 /// as pairs of 32 bit integer values. The register number returned is the
285 /// lower 32 bits of the long value, and the regNum+1 is the upper 32 bits
286 /// of the long value.
287 ///
Chris Lattnerc0812d82002-12-13 06:56:29 +0000288 unsigned makeAnotherReg(const Type *Ty) {
Chris Lattner7db1fa92003-07-30 05:33:48 +0000289 assert(dynamic_cast<const X86RegisterInfo*>(TM.getRegisterInfo()) &&
290 "Current target doesn't have X86 reg info??");
291 const X86RegisterInfo *MRI =
292 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Chris Lattner3e130a22003-01-13 00:32:26 +0000293 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000294 const TargetRegisterClass *RC = MRI->getRegClassForType(Type::IntTy);
295 // Create the lower part
296 F->getSSARegMap()->createVirtualRegister(RC);
297 // Create the upper part.
298 return F->getSSARegMap()->createVirtualRegister(RC)-1;
Chris Lattner3e130a22003-01-13 00:32:26 +0000299 }
300
Chris Lattnerc0812d82002-12-13 06:56:29 +0000301 // Add the mapping of regnumber => reg class to MachineFunction
Chris Lattner7db1fa92003-07-30 05:33:48 +0000302 const TargetRegisterClass *RC = MRI->getRegClassForType(Ty);
Chris Lattner3e130a22003-01-13 00:32:26 +0000303 return F->getSSARegMap()->createVirtualRegister(RC);
Brian Gaeke20244b72002-12-12 15:33:40 +0000304 }
305
Chris Lattner72614082002-10-25 22:55:53 +0000306 /// getReg - This method turns an LLVM value into a register number. This
307 /// is guaranteed to produce the same register number for a particular value
308 /// every time it is queried.
309 ///
310 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000311 unsigned getReg(Value *V) {
312 // Just append to the end of the current bb.
313 MachineBasicBlock::iterator It = BB->end();
314 return getReg(V, BB, It);
315 }
Brian Gaeke71794c02002-12-13 11:22:48 +0000316 unsigned getReg(Value *V, MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000317 MachineBasicBlock::iterator IPt) {
Chris Lattner72614082002-10-25 22:55:53 +0000318 unsigned &Reg = RegMap[V];
Misha Brukmand2cc0172002-11-20 00:58:23 +0000319 if (Reg == 0) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000320 Reg = makeAnotherReg(V->getType());
Misha Brukmand2cc0172002-11-20 00:58:23 +0000321 RegMap[V] = Reg;
Misha Brukmand2cc0172002-11-20 00:58:23 +0000322 }
Chris Lattner72614082002-10-25 22:55:53 +0000323
Chris Lattner6f8fd252002-10-27 21:23:43 +0000324 // If this operand is a constant, emit the code to copy the constant into
325 // the register here...
326 //
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000327 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattner8a307e82002-12-16 19:32:50 +0000328 copyConstantToRegister(MBB, IPt, C, Reg);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000329 RegMap.erase(V); // Assign a new name to this constant if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000330 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
331 // Move the address of the global into the register
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000332 BuildMI(*MBB, IPt, X86::MOV32ri, 1, Reg).addGlobalAddress(GV);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000333 RegMap.erase(V); // Assign a new name to this address if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000334 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000335
Chris Lattner72614082002-10-25 22:55:53 +0000336 return Reg;
337 }
Chris Lattner72614082002-10-25 22:55:53 +0000338 };
339}
340
Chris Lattner43189d12002-11-17 20:07:45 +0000341/// TypeClass - Used by the X86 backend to group LLVM types by their basic X86
342/// Representation.
343///
344enum TypeClass {
Chris Lattner94af4142002-12-25 05:13:53 +0000345 cByte, cShort, cInt, cFP, cLong
Chris Lattner43189d12002-11-17 20:07:45 +0000346};
347
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000348/// getClass - Turn a primitive type into a "class" number which is based on the
349/// size of the type, and whether or not it is floating point.
350///
Chris Lattner43189d12002-11-17 20:07:45 +0000351static inline TypeClass getClass(const Type *Ty) {
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000352 switch (Ty->getPrimitiveID()) {
353 case Type::SByteTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000354 case Type::UByteTyID: return cByte; // Byte operands are class #0
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000355 case Type::ShortTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000356 case Type::UShortTyID: return cShort; // Short operands are class #1
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000357 case Type::IntTyID:
358 case Type::UIntTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000359 case Type::PointerTyID: return cInt; // Int's and pointers are class #2
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000360
Chris Lattner94af4142002-12-25 05:13:53 +0000361 case Type::FloatTyID:
362 case Type::DoubleTyID: return cFP; // Floating Point is #3
Chris Lattner3e130a22003-01-13 00:32:26 +0000363
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000364 case Type::LongTyID:
Chris Lattner3e130a22003-01-13 00:32:26 +0000365 case Type::ULongTyID: return cLong; // Longs are class #4
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000366 default:
367 assert(0 && "Invalid type to getClass!");
Chris Lattner43189d12002-11-17 20:07:45 +0000368 return cByte; // not reached
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000369 }
370}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000371
Chris Lattner6b993cc2002-12-15 08:02:15 +0000372// getClassB - Just like getClass, but treat boolean values as bytes.
373static inline TypeClass getClassB(const Type *Ty) {
374 if (Ty == Type::BoolTy) return cByte;
375 return getClass(Ty);
376}
377
Chris Lattner06925362002-11-17 21:56:38 +0000378
Chris Lattnerc5291f52002-10-27 21:16:59 +0000379/// copyConstantToRegister - Output the instructions required to put the
380/// specified constant into the specified register.
381///
Chris Lattner8a307e82002-12-16 19:32:50 +0000382void ISel::copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000383 MachineBasicBlock::iterator IP,
Chris Lattner8a307e82002-12-16 19:32:50 +0000384 Constant *C, unsigned R) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000385 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000386 unsigned Class = 0;
387 switch (CE->getOpcode()) {
388 case Instruction::GetElementPtr:
Brian Gaeke68b1edc2002-12-16 04:23:29 +0000389 emitGEPOperation(MBB, IP, CE->getOperand(0),
Chris Lattner333b2fa2002-12-13 10:09:43 +0000390 CE->op_begin()+1, CE->op_end(), R);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000391 return;
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000392 case Instruction::Cast:
Chris Lattner548f61d2003-04-23 17:22:12 +0000393 emitCastOperation(MBB, IP, CE->getOperand(0), CE->getType(), R);
Chris Lattner4b12cde2003-04-21 21:33:44 +0000394 return;
Chris Lattnerc0812d82002-12-13 06:56:29 +0000395
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000396 case Instruction::Xor: ++Class; // FALL THROUGH
397 case Instruction::Or: ++Class; // FALL THROUGH
398 case Instruction::And: ++Class; // FALL THROUGH
399 case Instruction::Sub: ++Class; // FALL THROUGH
400 case Instruction::Add:
401 emitSimpleBinaryOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
402 Class, R);
403 return;
404
Chris Lattnercadff442003-10-23 17:21:43 +0000405 case Instruction::Mul: {
406 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
407 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
408 doMultiply(MBB, IP, R, CE->getType(), Op0Reg, Op1Reg);
409 return;
410 }
411 case Instruction::Div:
412 case Instruction::Rem: {
413 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
414 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
415 emitDivRemOperation(MBB, IP, Op0Reg, Op1Reg,
416 CE->getOpcode() == Instruction::Div,
417 CE->getType(), R);
418 return;
419 }
420
Chris Lattner58c41fe2003-08-24 19:19:47 +0000421 case Instruction::SetNE:
422 case Instruction::SetEQ:
423 case Instruction::SetLT:
424 case Instruction::SetGT:
425 case Instruction::SetLE:
426 case Instruction::SetGE:
427 emitSetCCOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
428 CE->getOpcode(), R);
429 return;
430
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000431 case Instruction::Shl:
432 case Instruction::Shr:
433 emitShiftOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000434 CE->getOpcode() == Instruction::Shl, CE->getType(), R);
435 return;
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000436
Chris Lattner12d96a02004-03-30 21:22:00 +0000437 case Instruction::Select:
438 emitSelectOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
439 CE->getOperand(2), R);
440 return;
441
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000442 default:
443 std::cerr << "Offending expr: " << C << "\n";
Chris Lattnerb2acc512003-10-19 21:09:10 +0000444 assert(0 && "Constant expression not yet handled!\n");
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000445 }
Brian Gaeke20244b72002-12-12 15:33:40 +0000446 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000447
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000448 if (C->getType()->isIntegral()) {
Chris Lattner6b993cc2002-12-15 08:02:15 +0000449 unsigned Class = getClassB(C->getType());
Chris Lattner3e130a22003-01-13 00:32:26 +0000450
451 if (Class == cLong) {
452 // Copy the value into the register pair.
Chris Lattnerc07736a2003-07-23 15:22:26 +0000453 uint64_t Val = cast<ConstantInt>(C)->getRawValue();
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000454 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(Val & 0xFFFFFFFF);
455 BuildMI(*MBB, IP, X86::MOV32ri, 1, R+1).addImm(Val >> 32);
Chris Lattner3e130a22003-01-13 00:32:26 +0000456 return;
457 }
458
Chris Lattner94af4142002-12-25 05:13:53 +0000459 assert(Class <= cInt && "Type not handled yet!");
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000460
461 static const unsigned IntegralOpcodeTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000462 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000463 };
464
Chris Lattner6b993cc2002-12-15 08:02:15 +0000465 if (C->getType() == Type::BoolTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000466 BuildMI(*MBB, IP, X86::MOV8ri, 1, R).addImm(C == ConstantBool::True);
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000467 } else {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000468 ConstantInt *CI = cast<ConstantInt>(C);
Chris Lattneree352852004-02-29 07:22:16 +0000469 BuildMI(*MBB, IP, IntegralOpcodeTab[Class],1,R).addImm(CI->getRawValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000470 }
Chris Lattner94af4142002-12-25 05:13:53 +0000471 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Chris Lattneraf703622004-02-02 18:56:30 +0000472 if (CFP->isExactlyValue(+0.0))
Chris Lattneree352852004-02-29 07:22:16 +0000473 BuildMI(*MBB, IP, X86::FLD0, 0, R);
Chris Lattneraf703622004-02-02 18:56:30 +0000474 else if (CFP->isExactlyValue(+1.0))
Chris Lattneree352852004-02-29 07:22:16 +0000475 BuildMI(*MBB, IP, X86::FLD1, 0, R);
Chris Lattner94af4142002-12-25 05:13:53 +0000476 else {
Chris Lattner3e130a22003-01-13 00:32:26 +0000477 // Otherwise we need to spill the constant to memory...
478 MachineConstantPool *CP = F->getConstantPool();
479 unsigned CPI = CP->getConstantPoolIndex(CFP);
Chris Lattner6c09db22003-10-20 04:11:23 +0000480 const Type *Ty = CFP->getType();
481
482 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000483 unsigned LoadOpcode = Ty == Type::FloatTy ? X86::FLD32m : X86::FLD64m;
Chris Lattneree352852004-02-29 07:22:16 +0000484 addConstantPoolReference(BuildMI(*MBB, IP, LoadOpcode, 4, R), CPI);
Chris Lattner94af4142002-12-25 05:13:53 +0000485 }
486
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000487 } else if (isa<ConstantPointerNull>(C)) {
Brian Gaeke20244b72002-12-12 15:33:40 +0000488 // Copy zero (null pointer) to the register.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000489 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(0);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000490 } else if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(C)) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000491 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addGlobalAddress(CPR->getValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000492 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +0000493 std::cerr << "Offending constant: " << C << "\n";
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000494 assert(0 && "Type not handled yet!");
Chris Lattnerc5291f52002-10-27 21:16:59 +0000495 }
496}
497
Chris Lattner065faeb2002-12-28 20:24:02 +0000498/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
499/// the stack into virtual registers.
500///
501void ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
502 // Emit instructions to load the arguments... On entry to a function on the
503 // X86, the stack frame looks like this:
504 //
505 // [ESP] -- return address
Chris Lattner3e130a22003-01-13 00:32:26 +0000506 // [ESP + 4] -- first argument (leftmost lexically)
507 // [ESP + 8] -- second argument, if first argument is four bytes in size
Chris Lattner065faeb2002-12-28 20:24:02 +0000508 // ...
509 //
Chris Lattnerf158da22003-01-16 02:20:12 +0000510 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Chris Lattneraa09b752002-12-28 21:08:28 +0000511 MachineFrameInfo *MFI = F->getFrameInfo();
Chris Lattner065faeb2002-12-28 20:24:02 +0000512
513 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
514 unsigned Reg = getReg(*I);
515
Chris Lattner065faeb2002-12-28 20:24:02 +0000516 int FI; // Frame object index
Chris Lattner065faeb2002-12-28 20:24:02 +0000517 switch (getClassB(I->getType())) {
518 case cByte:
Chris Lattneraa09b752002-12-28 21:08:28 +0000519 FI = MFI->CreateFixedObject(1, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000520 addFrameReference(BuildMI(BB, X86::MOV8rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000521 break;
522 case cShort:
Chris Lattneraa09b752002-12-28 21:08:28 +0000523 FI = MFI->CreateFixedObject(2, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000524 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000525 break;
526 case cInt:
Chris Lattneraa09b752002-12-28 21:08:28 +0000527 FI = MFI->CreateFixedObject(4, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000528 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000529 break;
Chris Lattner3e130a22003-01-13 00:32:26 +0000530 case cLong:
531 FI = MFI->CreateFixedObject(8, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000532 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
533 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg+1), FI, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +0000534 ArgOffset += 4; // longs require 4 additional bytes
535 break;
Chris Lattner065faeb2002-12-28 20:24:02 +0000536 case cFP:
537 unsigned Opcode;
538 if (I->getType() == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000539 Opcode = X86::FLD32m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000540 FI = MFI->CreateFixedObject(4, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000541 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000542 Opcode = X86::FLD64m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000543 FI = MFI->CreateFixedObject(8, ArgOffset);
544 ArgOffset += 4; // doubles require 4 additional bytes
Chris Lattner065faeb2002-12-28 20:24:02 +0000545 }
546 addFrameReference(BuildMI(BB, Opcode, 4, Reg), FI);
547 break;
548 default:
549 assert(0 && "Unhandled argument type!");
550 }
Chris Lattner3e130a22003-01-13 00:32:26 +0000551 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +0000552 }
Chris Lattnereca195e2003-05-08 19:44:13 +0000553
554 // If the function takes variable number of arguments, add a frame offset for
555 // the start of the first vararg value... this is used to expand
556 // llvm.va_start.
557 if (Fn.getFunctionType()->isVarArg())
558 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000559}
560
561
Chris Lattner333b2fa2002-12-13 10:09:43 +0000562/// SelectPHINodes - Insert machine code to generate phis. This is tricky
563/// because we have to generate our sources into the source basic blocks, not
564/// the current one.
565///
566void ISel::SelectPHINodes() {
Chris Lattner3501fea2003-01-14 22:00:31 +0000567 const TargetInstrInfo &TII = TM.getInstrInfo();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000568 const Function &LF = *F->getFunction(); // The LLVM function...
569 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
570 const BasicBlock *BB = I;
Chris Lattner168aa902004-02-29 07:10:16 +0000571 MachineBasicBlock &MBB = *MBBMap[I];
Chris Lattner333b2fa2002-12-13 10:09:43 +0000572
573 // Loop over all of the PHI nodes in the LLVM basic block...
Chris Lattner168aa902004-02-29 07:10:16 +0000574 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000575 for (BasicBlock::const_iterator I = BB->begin();
Chris Lattnera81fc682003-10-19 00:26:11 +0000576 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
Chris Lattner3e130a22003-01-13 00:32:26 +0000577
Chris Lattner333b2fa2002-12-13 10:09:43 +0000578 // Create a new machine instr PHI node, and insert it.
Chris Lattner3e130a22003-01-13 00:32:26 +0000579 unsigned PHIReg = getReg(*PN);
Chris Lattner168aa902004-02-29 07:10:16 +0000580 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
581 X86::PHI, PN->getNumOperands(), PHIReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000582
583 MachineInstr *LongPhiMI = 0;
Chris Lattner168aa902004-02-29 07:10:16 +0000584 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
585 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
586 X86::PHI, PN->getNumOperands(), PHIReg+1);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000587
Chris Lattnera6e73f12003-05-12 14:22:21 +0000588 // PHIValues - Map of blocks to incoming virtual registers. We use this
589 // so that we only initialize one incoming value for a particular block,
590 // even if the block has multiple entries in the PHI node.
591 //
592 std::map<MachineBasicBlock*, unsigned> PHIValues;
593
Chris Lattner333b2fa2002-12-13 10:09:43 +0000594 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
595 MachineBasicBlock *PredMBB = MBBMap[PN->getIncomingBlock(i)];
Chris Lattnera6e73f12003-05-12 14:22:21 +0000596 unsigned ValReg;
597 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
598 PHIValues.lower_bound(PredMBB);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000599
Chris Lattnera6e73f12003-05-12 14:22:21 +0000600 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
601 // We already inserted an initialization of the register for this
602 // predecessor. Recycle it.
603 ValReg = EntryIt->second;
604
605 } else {
Chris Lattnera81fc682003-10-19 00:26:11 +0000606 // Get the incoming value into a virtual register.
Chris Lattnera6e73f12003-05-12 14:22:21 +0000607 //
Chris Lattnera81fc682003-10-19 00:26:11 +0000608 Value *Val = PN->getIncomingValue(i);
609
610 // If this is a constant or GlobalValue, we may have to insert code
611 // into the basic block to compute it into a virtual register.
612 if (isa<Constant>(Val) || isa<GlobalValue>(Val)) {
Chris Lattner6f2ab042004-03-30 19:10:12 +0000613 if (isa<ConstantExpr>(Val)) {
614 // Because we don't want to clobber any values which might be in
615 // physical registers with the computation of this constant (which
616 // might be arbitrarily complex if it is a constant expression),
617 // just insert the computation at the top of the basic block.
618 MachineBasicBlock::iterator PI = PredMBB->begin();
619
620 // Skip over any PHI nodes though!
621 while (PI != PredMBB->end() && PI->getOpcode() == X86::PHI)
622 ++PI;
623
624 ValReg = getReg(Val, PredMBB, PI);
625 } else {
626 // Simple constants get emitted at the end of the basic block,
627 // before any terminator instructions. We "know" that the code to
628 // move a constant into a register will never clobber any flags.
629 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
630 }
Chris Lattnera81fc682003-10-19 00:26:11 +0000631 } else {
632 ValReg = getReg(Val);
633 }
Chris Lattnera6e73f12003-05-12 14:22:21 +0000634
635 // Remember that we inserted a value for this PHI for this predecessor
636 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
637 }
638
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000639 PhiMI->addRegOperand(ValReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000640 PhiMI->addMachineBasicBlockOperand(PredMBB);
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000641 if (LongPhiMI) {
642 LongPhiMI->addRegOperand(ValReg+1);
643 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
644 }
Chris Lattner333b2fa2002-12-13 10:09:43 +0000645 }
Chris Lattner168aa902004-02-29 07:10:16 +0000646
647 // Now that we emitted all of the incoming values for the PHI node, make
648 // sure to reposition the InsertPoint after the PHI that we just added.
649 // This is needed because we might have inserted a constant into this
650 // block, right after the PHI's which is before the old insert point!
651 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
652 ++PHIInsertPoint;
Chris Lattner333b2fa2002-12-13 10:09:43 +0000653 }
654 }
655}
656
Chris Lattner986618e2004-02-22 19:47:26 +0000657/// RequiresFPRegKill - The floating point stackifier pass cannot insert
658/// compensation code on critical edges. As such, it requires that we kill all
659/// FP registers on the exit from any blocks that either ARE critical edges, or
660/// branch to a block that has incoming critical edges.
661///
662/// Note that this kill instruction will eventually be eliminated when
663/// restrictions in the stackifier are relaxed.
664///
665static bool RequiresFPRegKill(const BasicBlock *BB) {
666#if 0
667 for (succ_const_iterator SI = succ_begin(BB), E = succ_end(BB); SI!=E; ++SI) {
668 const BasicBlock *Succ = *SI;
669 pred_const_iterator PI = pred_begin(Succ), PE = pred_end(Succ);
670 ++PI; // Block have at least one predecessory
671 if (PI != PE) { // If it has exactly one, this isn't crit edge
672 // If this block has more than one predecessor, check all of the
673 // predecessors to see if they have multiple successors. If so, then the
674 // block we are analyzing needs an FPRegKill.
675 for (PI = pred_begin(Succ); PI != PE; ++PI) {
676 const BasicBlock *Pred = *PI;
677 succ_const_iterator SI2 = succ_begin(Pred);
678 ++SI2; // There must be at least one successor of this block.
679 if (SI2 != succ_end(Pred))
680 return true; // Yes, we must insert the kill on this edge.
681 }
682 }
683 }
684 // If we got this far, there is no need to insert the kill instruction.
685 return false;
686#else
687 return true;
688#endif
689}
690
691// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks that
692// need them. This only occurs due to the floating point stackifier not being
693// aggressive enough to handle arbitrary global stackification.
694//
695// Currently we insert an FP_REG_KILL instruction into each block that uses or
696// defines a floating point virtual register.
697//
698// When the global register allocators (like linear scan) finally update live
699// variable analysis, we can keep floating point values in registers across
700// portions of the CFG that do not involve critical edges. This will be a big
701// win, but we are waiting on the global allocators before we can do this.
702//
703// With a bit of work, the floating point stackifier pass can be enhanced to
704// break critical edges as needed (to make a place to put compensation code),
705// but this will require some infrastructure improvements as well.
706//
707void ISel::InsertFPRegKills() {
708 SSARegMap &RegMap = *F->getSSARegMap();
Chris Lattner986618e2004-02-22 19:47:26 +0000709
710 for (MachineFunction::iterator BB = F->begin(), E = F->end(); BB != E; ++BB) {
Chris Lattner986618e2004-02-22 19:47:26 +0000711 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end(); I!=E; ++I)
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000712 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
713 MachineOperand& MO = I->getOperand(i);
714 if (MO.isRegister() && MO.getReg()) {
715 unsigned Reg = MO.getReg();
Chris Lattner986618e2004-02-22 19:47:26 +0000716 if (MRegisterInfo::isVirtualRegister(Reg))
Chris Lattner65cf42d2004-02-23 07:29:45 +0000717 if (RegMap.getRegClass(Reg)->getSize() == 10)
718 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000719 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000720 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000721 // If we haven't found an FP register use or def in this basic block, check
722 // to see if any of our successors has an FP PHI node, which will cause a
723 // copy to be inserted into this block.
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000724 for (succ_const_iterator SI = succ_begin(BB->getBasicBlock()),
725 E = succ_end(BB->getBasicBlock()); SI != E; ++SI) {
726 MachineBasicBlock *SBB = MBBMap[*SI];
727 for (MachineBasicBlock::iterator I = SBB->begin();
728 I != SBB->end() && I->getOpcode() == X86::PHI; ++I) {
729 if (RegMap.getRegClass(I->getOperand(0).getReg())->getSize() == 10)
730 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000731 }
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000732 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000733 continue;
734 UsesFPReg:
735 // Okay, this block uses an FP register. If the block has successors (ie,
736 // it's not an unwind/return), insert the FP_REG_KILL instruction.
737 if (BB->getBasicBlock()->getTerminator()->getNumSuccessors() &&
738 RequiresFPRegKill(BB->getBasicBlock())) {
Chris Lattneree352852004-02-29 07:22:16 +0000739 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
Chris Lattner65cf42d2004-02-23 07:29:45 +0000740 ++NumFPKill;
Chris Lattner986618e2004-02-22 19:47:26 +0000741 }
742 }
743}
744
745
Chris Lattner6d40c192003-01-16 16:43:00 +0000746// canFoldSetCCIntoBranch - Return the setcc instruction if we can fold it into
747// the conditional branch instruction which is the only user of the cc
748// instruction. This is the case if the conditional branch is the only user of
749// the setcc, and if the setcc is in the same basic block as the conditional
750// branch. We also don't handle long arguments below, so we reject them here as
751// well.
752//
753static SetCondInst *canFoldSetCCIntoBranch(Value *V) {
754 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
Chris Lattnerfd059242003-10-15 16:48:29 +0000755 if (SCI->hasOneUse() && isa<BranchInst>(SCI->use_back()) &&
Chris Lattner6d40c192003-01-16 16:43:00 +0000756 SCI->getParent() == cast<BranchInst>(SCI->use_back())->getParent()) {
757 const Type *Ty = SCI->getOperand(0)->getType();
758 if (Ty != Type::LongTy && Ty != Type::ULongTy)
759 return SCI;
760 }
761 return 0;
762}
Chris Lattner333b2fa2002-12-13 10:09:43 +0000763
Chris Lattner6d40c192003-01-16 16:43:00 +0000764// Return a fixed numbering for setcc instructions which does not depend on the
765// order of the opcodes.
766//
767static unsigned getSetCCNumber(unsigned Opcode) {
768 switch(Opcode) {
769 default: assert(0 && "Unknown setcc instruction!");
770 case Instruction::SetEQ: return 0;
771 case Instruction::SetNE: return 1;
772 case Instruction::SetLT: return 2;
Chris Lattner55f6fab2003-01-16 18:07:23 +0000773 case Instruction::SetGE: return 3;
774 case Instruction::SetGT: return 4;
775 case Instruction::SetLE: return 5;
Chris Lattner6d40c192003-01-16 16:43:00 +0000776 }
777}
Chris Lattner06925362002-11-17 21:56:38 +0000778
Chris Lattner6d40c192003-01-16 16:43:00 +0000779// LLVM -> X86 signed X86 unsigned
780// ----- ---------- ------------
781// seteq -> sete sete
782// setne -> setne setne
783// setlt -> setl setb
Chris Lattner55f6fab2003-01-16 18:07:23 +0000784// setge -> setge setae
Chris Lattner6d40c192003-01-16 16:43:00 +0000785// setgt -> setg seta
786// setle -> setle setbe
Chris Lattnerb2acc512003-10-19 21:09:10 +0000787// ----
788// sets // Used by comparison with 0 optimization
789// setns
790static const unsigned SetCCOpcodeTab[2][8] = {
791 { X86::SETEr, X86::SETNEr, X86::SETBr, X86::SETAEr, X86::SETAr, X86::SETBEr,
792 0, 0 },
793 { X86::SETEr, X86::SETNEr, X86::SETLr, X86::SETGEr, X86::SETGr, X86::SETLEr,
794 X86::SETSr, X86::SETNSr },
Chris Lattner6d40c192003-01-16 16:43:00 +0000795};
796
Chris Lattnerb2acc512003-10-19 21:09:10 +0000797// EmitComparison - This function emits a comparison of the two operands,
798// returning the extended setcc code to use.
799unsigned ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
800 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000801 MachineBasicBlock::iterator IP) {
Brian Gaeke1749d632002-11-07 17:59:21 +0000802 // The arguments are already supposed to be of the same type.
Chris Lattner6d40c192003-01-16 16:43:00 +0000803 const Type *CompTy = Op0->getType();
Chris Lattner3e130a22003-01-13 00:32:26 +0000804 unsigned Class = getClassB(CompTy);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000805 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattner333864d2003-06-05 19:30:30 +0000806
807 // Special case handling of: cmp R, i
808 if (Class == cByte || Class == cShort || Class == cInt)
809 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000810 uint64_t Op1v = cast<ConstantInt>(CI)->getRawValue();
811
Chris Lattner333864d2003-06-05 19:30:30 +0000812 // Mask off any upper bits of the constant, if there are any...
813 Op1v &= (1ULL << (8 << Class)) - 1;
814
Chris Lattnerb2acc512003-10-19 21:09:10 +0000815 // If this is a comparison against zero, emit more efficient code. We
816 // can't handle unsigned comparisons against zero unless they are == or
817 // !=. These should have been strength reduced already anyway.
818 if (Op1v == 0 && (CompTy->isSigned() || OpNum < 2)) {
819 static const unsigned TESTTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000820 X86::TEST8rr, X86::TEST16rr, X86::TEST32rr
Chris Lattnerb2acc512003-10-19 21:09:10 +0000821 };
Chris Lattneree352852004-02-29 07:22:16 +0000822 BuildMI(*MBB, IP, TESTTab[Class], 2).addReg(Op0r).addReg(Op0r);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000823
824 if (OpNum == 2) return 6; // Map jl -> js
825 if (OpNum == 3) return 7; // Map jg -> jns
826 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000827 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000828
829 static const unsigned CMPTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000830 X86::CMP8ri, X86::CMP16ri, X86::CMP32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +0000831 };
832
Chris Lattneree352852004-02-29 07:22:16 +0000833 BuildMI(*MBB, IP, CMPTab[Class], 2).addReg(Op0r).addImm(Op1v);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000834 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000835 }
836
Chris Lattner9f08a922004-02-03 18:54:04 +0000837 // Special case handling of comparison against +/- 0.0
838 if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op1))
839 if (CFP->isExactlyValue(+0.0) || CFP->isExactlyValue(-0.0)) {
Chris Lattneree352852004-02-29 07:22:16 +0000840 BuildMI(*MBB, IP, X86::FTST, 1).addReg(Op0r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000841 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000842 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner9f08a922004-02-03 18:54:04 +0000843 return OpNum;
844 }
845
Chris Lattner58c41fe2003-08-24 19:19:47 +0000846 unsigned Op1r = getReg(Op1, MBB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +0000847 switch (Class) {
848 default: assert(0 && "Unknown type class!");
849 // Emit: cmp <var1>, <var2> (do the comparison). We can
850 // compare 8-bit with 8-bit, 16-bit with 16-bit, 32-bit with
851 // 32-bit.
852 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000853 BuildMI(*MBB, IP, X86::CMP8rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000854 break;
855 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000856 BuildMI(*MBB, IP, X86::CMP16rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000857 break;
858 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000859 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000860 break;
861 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +0000862 BuildMI(*MBB, IP, X86::FpUCOM, 2).addReg(Op0r).addReg(Op1r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000863 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000864 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +0000865 break;
866
867 case cLong:
868 if (OpNum < 2) { // seteq, setne
869 unsigned LoTmp = makeAnotherReg(Type::IntTy);
870 unsigned HiTmp = makeAnotherReg(Type::IntTy);
871 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000872 BuildMI(*MBB, IP, X86::XOR32rr, 2, LoTmp).addReg(Op0r).addReg(Op1r);
873 BuildMI(*MBB, IP, X86::XOR32rr, 2, HiTmp).addReg(Op0r+1).addReg(Op1r+1);
874 BuildMI(*MBB, IP, X86::OR32rr, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Chris Lattner3e130a22003-01-13 00:32:26 +0000875 break; // Allow the sete or setne to be generated from flags set by OR
876 } else {
877 // Emit a sequence of code which compares the high and low parts once
878 // each, then uses a conditional move to handle the overflow case. For
879 // example, a setlt for long would generate code like this:
880 //
881 // AL = lo(op1) < lo(op2) // Signedness depends on operands
882 // BL = hi(op1) < hi(op2) // Always unsigned comparison
883 // dest = hi(op1) == hi(op2) ? AL : BL;
884 //
885
Chris Lattner6d40c192003-01-16 16:43:00 +0000886 // FIXME: This would be much better if we had hierarchical register
Chris Lattner3e130a22003-01-13 00:32:26 +0000887 // classes! Until then, hardcode registers so that we can deal with their
888 // aliases (because we don't have conditional byte moves).
889 //
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000890 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattneree352852004-02-29 07:22:16 +0000891 BuildMI(*MBB, IP, SetCCOpcodeTab[0][OpNum], 0, X86::AL);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000892 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r+1).addReg(Op1r+1);
Chris Lattneree352852004-02-29 07:22:16 +0000893 BuildMI(*MBB, IP, SetCCOpcodeTab[CompTy->isSigned()][OpNum], 0, X86::BL);
894 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::BH);
895 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::AH);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000896 BuildMI(*MBB, IP, X86::CMOVE16rr, 2, X86::BX).addReg(X86::BX)
Chris Lattneree352852004-02-29 07:22:16 +0000897 .addReg(X86::AX);
Chris Lattner6d40c192003-01-16 16:43:00 +0000898 // NOTE: visitSetCondInst knows that the value is dumped into the BL
899 // register at this point for long values...
Chris Lattnerb2acc512003-10-19 21:09:10 +0000900 return OpNum;
Chris Lattner3e130a22003-01-13 00:32:26 +0000901 }
902 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000903 return OpNum;
Chris Lattner6d40c192003-01-16 16:43:00 +0000904}
Chris Lattner3e130a22003-01-13 00:32:26 +0000905
Chris Lattner6d40c192003-01-16 16:43:00 +0000906/// SetCC instructions - Here we just emit boilerplate code to set a byte-sized
907/// register, then move it to wherever the result should be.
908///
909void ISel::visitSetCondInst(SetCondInst &I) {
910 if (canFoldSetCCIntoBranch(&I)) return; // Fold this into a branch...
911
Chris Lattner6d40c192003-01-16 16:43:00 +0000912 unsigned DestReg = getReg(I);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000913 MachineBasicBlock::iterator MII = BB->end();
914 emitSetCCOperation(BB, MII, I.getOperand(0), I.getOperand(1), I.getOpcode(),
915 DestReg);
916}
Chris Lattner6d40c192003-01-16 16:43:00 +0000917
Chris Lattner58c41fe2003-08-24 19:19:47 +0000918/// emitSetCCOperation - Common code shared between visitSetCondInst and
919/// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000920///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000921void ISel::emitSetCCOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000922 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000923 Value *Op0, Value *Op1, unsigned Opcode,
924 unsigned TargetReg) {
925 unsigned OpNum = getSetCCNumber(Opcode);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000926 OpNum = EmitComparison(OpNum, Op0, Op1, MBB, IP);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000927
Chris Lattnerb2acc512003-10-19 21:09:10 +0000928 const Type *CompTy = Op0->getType();
929 unsigned CompClass = getClassB(CompTy);
930 bool isSigned = CompTy->isSigned() && CompClass != cFP;
931
932 if (CompClass != cLong || OpNum < 2) {
Chris Lattner6d40c192003-01-16 16:43:00 +0000933 // Handle normal comparisons with a setcc instruction...
Chris Lattneree352852004-02-29 07:22:16 +0000934 BuildMI(*MBB, IP, SetCCOpcodeTab[isSigned][OpNum], 0, TargetReg);
Chris Lattner6d40c192003-01-16 16:43:00 +0000935 } else {
936 // Handle long comparisons by copying the value which is already in BL into
937 // the register we want...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000938 BuildMI(*MBB, IP, X86::MOV8rr, 1, TargetReg).addReg(X86::BL);
Chris Lattner6d40c192003-01-16 16:43:00 +0000939 }
Brian Gaeke1749d632002-11-07 17:59:21 +0000940}
Chris Lattner51b49a92002-11-02 19:45:49 +0000941
Chris Lattner12d96a02004-03-30 21:22:00 +0000942void ISel::visitSelectInst(SelectInst &SI) {
943 unsigned DestReg = getReg(SI);
944 MachineBasicBlock::iterator MII = BB->end();
945 emitSelectOperation(BB, MII, SI.getCondition(), SI.getTrueValue(),
946 SI.getFalseValue(), DestReg);
947}
948
949/// emitSelect - Common code shared between visitSelectInst and the constant
950/// expression support.
951void ISel::emitSelectOperation(MachineBasicBlock *MBB,
952 MachineBasicBlock::iterator IP,
953 Value *Cond, Value *TrueVal, Value *FalseVal,
954 unsigned DestReg) {
955 unsigned SelectClass = getClassB(TrueVal->getType());
956
957 // We don't support 8-bit conditional moves. If we have incoming constants,
958 // transform them into 16-bit constants to avoid having a run-time conversion.
959 if (SelectClass == cByte) {
960 if (Constant *T = dyn_cast<Constant>(TrueVal))
961 TrueVal = ConstantExpr::getCast(T, Type::ShortTy);
962 if (Constant *F = dyn_cast<Constant>(FalseVal))
963 FalseVal = ConstantExpr::getCast(F, Type::ShortTy);
964 }
965
966 // Get the value being branched on, and use it to set the condition codes.
967 unsigned CondReg = getReg(Cond, MBB, IP);
968 BuildMI(*MBB, IP, X86::CMP8ri, 2).addReg(CondReg).addImm(0);
969
970 unsigned TrueReg = getReg(TrueVal, MBB, IP);
971 unsigned FalseReg = getReg(FalseVal, MBB, IP);
972 unsigned RealDestReg = DestReg;
973 unsigned Opcode;
974
975 switch (SelectClass) {
976 case cFP:
977 assert(0 && "We don't support floating point selects yet, they should "
978 "have been lowered!");
979 case cByte:
980 case cShort:
981 Opcode = X86::CMOVE16rr;
982 break;
983 case cInt:
984 case cLong:
985 Opcode = X86::CMOVE32rr;
986 break;
987 }
988
989 // Annoyingly enough, X86 doesn't HAVE 8-bit conditional moves. Because of
990 // this, we have to promote the incoming values to 16 bits, perform a 16-bit
991 // cmove, then truncate the result.
992 if (SelectClass == cByte) {
993 DestReg = makeAnotherReg(Type::ShortTy);
994 if (getClassB(TrueVal->getType()) == cByte) {
995 // Promote the true value, by storing it into AL, and reading from AX.
996 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::AL).addReg(TrueReg);
997 BuildMI(*MBB, IP, X86::MOV8ri, 1, X86::AH).addImm(0);
998 TrueReg = makeAnotherReg(Type::ShortTy);
999 BuildMI(*MBB, IP, X86::MOV16rr, 1, TrueReg).addReg(X86::AX);
1000 }
1001 if (getClassB(FalseVal->getType()) == cByte) {
1002 // Promote the true value, by storing it into CL, and reading from CX.
1003 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(FalseReg);
1004 BuildMI(*MBB, IP, X86::MOV8ri, 1, X86::CH).addImm(0);
1005 FalseReg = makeAnotherReg(Type::ShortTy);
1006 BuildMI(*MBB, IP, X86::MOV16rr, 1, FalseReg).addReg(X86::CX);
1007 }
1008 }
1009
1010 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(TrueReg).addReg(FalseReg);
1011
1012 switch (SelectClass) {
1013 case cByte:
1014 // We did the computation with 16-bit registers. Truncate back to our
1015 // result by copying into AX then copying out AL.
1016 BuildMI(*MBB, IP, X86::MOV16rr, 1, X86::AX).addReg(DestReg);
1017 BuildMI(*MBB, IP, X86::MOV8rr, 1, RealDestReg).addReg(X86::AL);
1018 break;
1019 case cLong:
1020 // Move the upper half of the value as well.
1021 BuildMI(*MBB, IP, Opcode, 2,DestReg+1).addReg(TrueReg+1).addReg(FalseReg+1);
1022 break;
1023 }
1024}
Chris Lattner58c41fe2003-08-24 19:19:47 +00001025
1026
1027
Brian Gaekec2505982002-11-30 11:57:28 +00001028/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
1029/// operand, in the specified target register.
Misha Brukman538607f2004-03-01 23:53:11 +00001030///
Chris Lattner3e130a22003-01-13 00:32:26 +00001031void ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
1032 bool isUnsigned = VR.Ty->isUnsigned();
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001033
1034 // Make sure we have the register number for this value...
1035 unsigned Reg = VR.Val ? getReg(VR.Val) : VR.Reg;
1036
Chris Lattner3e130a22003-01-13 00:32:26 +00001037 switch (getClassB(VR.Ty)) {
Chris Lattner94af4142002-12-25 05:13:53 +00001038 case cByte:
1039 // Extend value into target register (8->32)
1040 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001041 BuildMI(BB, X86::MOVZX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001042 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001043 BuildMI(BB, X86::MOVSX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001044 break;
1045 case cShort:
1046 // Extend value into target register (16->32)
1047 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001048 BuildMI(BB, X86::MOVZX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001049 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001050 BuildMI(BB, X86::MOVSX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001051 break;
1052 case cInt:
1053 // Move value into target register (32->32)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001054 BuildMI(BB, X86::MOV32rr, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001055 break;
1056 default:
1057 assert(0 && "Unpromotable operand class in promote32");
1058 }
Brian Gaekec2505982002-11-30 11:57:28 +00001059}
Chris Lattnerc5291f52002-10-27 21:16:59 +00001060
Chris Lattner72614082002-10-25 22:55:53 +00001061/// 'ret' instruction - Here we are interested in meeting the x86 ABI. As such,
1062/// we have the following possibilities:
1063///
1064/// ret void: No return value, simply emit a 'ret' instruction
1065/// ret sbyte, ubyte : Extend value into EAX and return
1066/// ret short, ushort: Extend value into EAX and return
1067/// ret int, uint : Move value into EAX and return
1068/// ret pointer : Move value into EAX and return
Chris Lattner06925362002-11-17 21:56:38 +00001069/// ret long, ulong : Move value into EAX/EDX and return
1070/// ret float/double : Top of FP stack
Chris Lattner72614082002-10-25 22:55:53 +00001071///
Chris Lattner3e130a22003-01-13 00:32:26 +00001072void ISel::visitReturnInst(ReturnInst &I) {
Chris Lattner94af4142002-12-25 05:13:53 +00001073 if (I.getNumOperands() == 0) {
1074 BuildMI(BB, X86::RET, 0); // Just emit a 'ret' instruction
1075 return;
1076 }
1077
1078 Value *RetVal = I.getOperand(0);
Chris Lattner3e130a22003-01-13 00:32:26 +00001079 unsigned RetReg = getReg(RetVal);
1080 switch (getClassB(RetVal->getType())) {
Chris Lattner94af4142002-12-25 05:13:53 +00001081 case cByte: // integral return values: extend or move into EAX and return
1082 case cShort:
1083 case cInt:
Chris Lattner3e130a22003-01-13 00:32:26 +00001084 promote32(X86::EAX, ValueRecord(RetReg, RetVal->getType()));
Chris Lattnerdbd73722003-05-06 21:32:22 +00001085 // Declare that EAX is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +00001086 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::EAX).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +00001087 break;
1088 case cFP: // Floats & Doubles: Return in ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +00001089 BuildMI(BB, X86::FpSETRESULT, 1).addReg(RetReg);
Chris Lattnerdbd73722003-05-06 21:32:22 +00001090 // Declare that top-of-stack is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +00001091 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::ST0).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +00001092 break;
1093 case cLong:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001094 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(RetReg);
1095 BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(RetReg+1);
Chris Lattnerdbd73722003-05-06 21:32:22 +00001096 // Declare that EAX & EDX are live on exit
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001097 BuildMI(BB, X86::IMPLICIT_USE, 3).addReg(X86::EAX).addReg(X86::EDX)
1098 .addReg(X86::ESP);
Chris Lattner3e130a22003-01-13 00:32:26 +00001099 break;
Chris Lattner94af4142002-12-25 05:13:53 +00001100 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001101 visitInstruction(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001102 }
Chris Lattner43189d12002-11-17 20:07:45 +00001103 // Emit a 'ret' instruction
Chris Lattner94af4142002-12-25 05:13:53 +00001104 BuildMI(BB, X86::RET, 0);
Chris Lattner72614082002-10-25 22:55:53 +00001105}
1106
Chris Lattner55f6fab2003-01-16 18:07:23 +00001107// getBlockAfter - Return the basic block which occurs lexically after the
1108// specified one.
1109static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1110 Function::iterator I = BB; ++I; // Get iterator to next block
1111 return I != BB->getParent()->end() ? &*I : 0;
1112}
1113
Chris Lattner51b49a92002-11-02 19:45:49 +00001114/// visitBranchInst - Handle conditional and unconditional branches here. Note
1115/// that since code layout is frozen at this point, that if we are trying to
1116/// jump to a block that is the immediate successor of the current block, we can
Chris Lattner6d40c192003-01-16 16:43:00 +00001117/// just make a fall-through (but we don't currently).
Chris Lattner51b49a92002-11-02 19:45:49 +00001118///
Chris Lattner94af4142002-12-25 05:13:53 +00001119void ISel::visitBranchInst(BranchInst &BI) {
Chris Lattner55f6fab2003-01-16 18:07:23 +00001120 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
1121
1122 if (!BI.isConditional()) { // Unconditional branch?
Chris Lattnercf93cdd2004-01-30 22:13:44 +00001123 if (BI.getSuccessor(0) != NextBB)
Chris Lattner55f6fab2003-01-16 18:07:23 +00001124 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
Chris Lattner6d40c192003-01-16 16:43:00 +00001125 return;
1126 }
1127
1128 // See if we can fold the setcc into the branch itself...
1129 SetCondInst *SCI = canFoldSetCCIntoBranch(BI.getCondition());
1130 if (SCI == 0) {
1131 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1132 // computed some other way...
Chris Lattner065faeb2002-12-28 20:24:02 +00001133 unsigned condReg = getReg(BI.getCondition());
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001134 BuildMI(BB, X86::CMP8ri, 2).addReg(condReg).addImm(0);
Chris Lattner55f6fab2003-01-16 18:07:23 +00001135 if (BI.getSuccessor(1) == NextBB) {
1136 if (BI.getSuccessor(0) != NextBB)
1137 BuildMI(BB, X86::JNE, 1).addPCDisp(BI.getSuccessor(0));
1138 } else {
1139 BuildMI(BB, X86::JE, 1).addPCDisp(BI.getSuccessor(1));
1140
1141 if (BI.getSuccessor(0) != NextBB)
1142 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
1143 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001144 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001145 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001146
1147 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Chris Lattner58c41fe2003-08-24 19:19:47 +00001148 MachineBasicBlock::iterator MII = BB->end();
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001149 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001150
1151 const Type *CompTy = SCI->getOperand(0)->getType();
1152 bool isSigned = CompTy->isSigned() && getClassB(CompTy) != cFP;
Chris Lattner6d40c192003-01-16 16:43:00 +00001153
Chris Lattnerb2acc512003-10-19 21:09:10 +00001154
Chris Lattner6d40c192003-01-16 16:43:00 +00001155 // LLVM -> X86 signed X86 unsigned
1156 // ----- ---------- ------------
1157 // seteq -> je je
1158 // setne -> jne jne
1159 // setlt -> jl jb
Chris Lattner55f6fab2003-01-16 18:07:23 +00001160 // setge -> jge jae
Chris Lattner6d40c192003-01-16 16:43:00 +00001161 // setgt -> jg ja
1162 // setle -> jle jbe
Chris Lattnerb2acc512003-10-19 21:09:10 +00001163 // ----
1164 // js // Used by comparison with 0 optimization
1165 // jns
1166
1167 static const unsigned OpcodeTab[2][8] = {
1168 { X86::JE, X86::JNE, X86::JB, X86::JAE, X86::JA, X86::JBE, 0, 0 },
1169 { X86::JE, X86::JNE, X86::JL, X86::JGE, X86::JG, X86::JLE,
1170 X86::JS, X86::JNS },
Chris Lattner6d40c192003-01-16 16:43:00 +00001171 };
1172
Chris Lattner55f6fab2003-01-16 18:07:23 +00001173 if (BI.getSuccessor(0) != NextBB) {
1174 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(0));
1175 if (BI.getSuccessor(1) != NextBB)
1176 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(1));
1177 } else {
1178 // Change to the inverse condition...
1179 if (BI.getSuccessor(1) != NextBB) {
1180 OpNum ^= 1;
1181 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(1));
1182 }
1183 }
Chris Lattner2df035b2002-11-02 19:27:56 +00001184}
1185
Chris Lattner3e130a22003-01-13 00:32:26 +00001186
1187/// doCall - This emits an abstract call instruction, setting up the arguments
1188/// and the return value as appropriate. For the actual function call itself,
1189/// it inserts the specified CallMI instruction into the stream.
1190///
1191void ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001192 const std::vector<ValueRecord> &Args) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001193
Chris Lattner065faeb2002-12-28 20:24:02 +00001194 // Count how many bytes are to be pushed on the stack...
1195 unsigned NumBytes = 0;
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001196
Chris Lattner3e130a22003-01-13 00:32:26 +00001197 if (!Args.empty()) {
1198 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1199 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001200 case cByte: case cShort: case cInt:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001201 NumBytes += 4; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001202 case cLong:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001203 NumBytes += 8; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001204 case cFP:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001205 NumBytes += Args[i].Ty == Type::FloatTy ? 4 : 8;
1206 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001207 default: assert(0 && "Unknown class!");
1208 }
1209
1210 // Adjust the stack pointer for the new arguments...
Chris Lattneree352852004-02-29 07:22:16 +00001211 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Chris Lattner065faeb2002-12-28 20:24:02 +00001212
1213 // Arguments go on the stack in reverse order, as specified by the ABI.
1214 unsigned ArgOffset = 0;
Chris Lattner3e130a22003-01-13 00:32:26 +00001215 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattnerce6096f2004-03-01 02:34:08 +00001216 unsigned ArgReg;
Chris Lattner3e130a22003-01-13 00:32:26 +00001217 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001218 case cByte:
Chris Lattner21585222004-03-01 02:42:43 +00001219 case cShort:
1220 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1221 // Zero/Sign extend constant, then stuff into memory.
1222 ConstantInt *Val = cast<ConstantInt>(Args[i].Val);
1223 Val = cast<ConstantInt>(ConstantExpr::getCast(Val, Type::IntTy));
1224 addRegOffset(BuildMI(BB, X86::MOV32mi, 5), X86::ESP, ArgOffset)
1225 .addImm(Val->getRawValue() & 0xFFFFFFFF);
1226 } else {
1227 // Promote arg to 32 bits wide into a temporary register...
1228 ArgReg = makeAnotherReg(Type::UIntTy);
1229 promote32(ArgReg, Args[i]);
1230 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1231 X86::ESP, ArgOffset).addReg(ArgReg);
1232 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001233 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001234 case cInt:
Chris Lattner21585222004-03-01 02:42:43 +00001235 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1236 unsigned Val = cast<ConstantInt>(Args[i].Val)->getRawValue();
1237 addRegOffset(BuildMI(BB, X86::MOV32mi, 5),
1238 X86::ESP, ArgOffset).addImm(Val);
1239 } else {
1240 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1241 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1242 X86::ESP, ArgOffset).addReg(ArgReg);
1243 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001244 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001245 case cLong:
Chris Lattnerce6096f2004-03-01 02:34:08 +00001246 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001247 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001248 X86::ESP, ArgOffset).addReg(ArgReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001249 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001250 X86::ESP, ArgOffset+4).addReg(ArgReg+1);
1251 ArgOffset += 4; // 8 byte entry, not 4.
1252 break;
1253
Chris Lattner065faeb2002-12-28 20:24:02 +00001254 case cFP:
Chris Lattnerce6096f2004-03-01 02:34:08 +00001255 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001256 if (Args[i].Ty == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001257 addRegOffset(BuildMI(BB, X86::FST32m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001258 X86::ESP, ArgOffset).addReg(ArgReg);
1259 } else {
1260 assert(Args[i].Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001261 addRegOffset(BuildMI(BB, X86::FST64m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001262 X86::ESP, ArgOffset).addReg(ArgReg);
1263 ArgOffset += 4; // 8 byte entry, not 4.
1264 }
1265 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001266
Chris Lattner3e130a22003-01-13 00:32:26 +00001267 default: assert(0 && "Unknown class!");
Chris Lattner065faeb2002-12-28 20:24:02 +00001268 }
1269 ArgOffset += 4;
Chris Lattner94af4142002-12-25 05:13:53 +00001270 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001271 } else {
Chris Lattneree352852004-02-29 07:22:16 +00001272 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(0);
Chris Lattner94af4142002-12-25 05:13:53 +00001273 }
Chris Lattner6e49a4b2002-12-13 14:13:27 +00001274
Chris Lattner3e130a22003-01-13 00:32:26 +00001275 BB->push_back(CallMI);
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001276
Chris Lattneree352852004-02-29 07:22:16 +00001277 BuildMI(BB, X86::ADJCALLSTACKUP, 1).addImm(NumBytes);
Chris Lattnera3243642002-12-04 23:45:28 +00001278
1279 // If there is a return value, scavenge the result from the location the call
1280 // leaves it in...
1281 //
Chris Lattner3e130a22003-01-13 00:32:26 +00001282 if (Ret.Ty != Type::VoidTy) {
1283 unsigned DestClass = getClassB(Ret.Ty);
1284 switch (DestClass) {
Brian Gaeke20244b72002-12-12 15:33:40 +00001285 case cByte:
1286 case cShort:
1287 case cInt: {
1288 // Integral results are in %eax, or the appropriate portion
1289 // thereof.
1290 static const unsigned regRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001291 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr
Brian Gaeke20244b72002-12-12 15:33:40 +00001292 };
1293 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX };
Chris Lattner3e130a22003-01-13 00:32:26 +00001294 BuildMI(BB, regRegMove[DestClass], 1, Ret.Reg).addReg(AReg[DestClass]);
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001295 break;
Brian Gaeke20244b72002-12-12 15:33:40 +00001296 }
Chris Lattner94af4142002-12-25 05:13:53 +00001297 case cFP: // Floating-point return values live in %ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +00001298 BuildMI(BB, X86::FpGETRESULT, 1, Ret.Reg);
Brian Gaeke20244b72002-12-12 15:33:40 +00001299 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001300 case cLong: // Long values are left in EDX:EAX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001301 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg).addReg(X86::EAX);
1302 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg+1).addReg(X86::EDX);
Chris Lattner3e130a22003-01-13 00:32:26 +00001303 break;
1304 default: assert(0 && "Unknown class!");
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001305 }
Chris Lattnera3243642002-12-04 23:45:28 +00001306 }
Brian Gaekefa8d5712002-11-22 11:07:01 +00001307}
Chris Lattner2df035b2002-11-02 19:27:56 +00001308
Chris Lattner3e130a22003-01-13 00:32:26 +00001309
1310/// visitCallInst - Push args on stack and do a procedure call instruction.
1311void ISel::visitCallInst(CallInst &CI) {
1312 MachineInstr *TheCall;
1313 if (Function *F = CI.getCalledFunction()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001314 // Is it an intrinsic function call?
Brian Gaeked0fde302003-11-11 22:41:34 +00001315 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001316 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1317 return;
1318 }
1319
Chris Lattner3e130a22003-01-13 00:32:26 +00001320 // Emit a CALL instruction with PC-relative displacement.
1321 TheCall = BuildMI(X86::CALLpcrel32, 1).addGlobalAddress(F, true);
1322 } else { // Emit an indirect call...
1323 unsigned Reg = getReg(CI.getCalledValue());
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001324 TheCall = BuildMI(X86::CALL32r, 1).addReg(Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001325 }
1326
1327 std::vector<ValueRecord> Args;
1328 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001329 Args.push_back(ValueRecord(CI.getOperand(i)));
Chris Lattner3e130a22003-01-13 00:32:26 +00001330
1331 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
1332 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001333}
Chris Lattner3e130a22003-01-13 00:32:26 +00001334
Chris Lattneraeb54b82003-08-28 21:23:43 +00001335
Chris Lattner44827152003-12-28 09:47:19 +00001336/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1337/// function, lowering any calls to unknown intrinsic functions into the
1338/// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +00001339///
Chris Lattner44827152003-12-28 09:47:19 +00001340void ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
1341 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1342 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1343 if (CallInst *CI = dyn_cast<CallInst>(I++))
1344 if (Function *F = CI->getCalledFunction())
1345 switch (F->getIntrinsicID()) {
Chris Lattneraed386e2003-12-28 09:53:23 +00001346 case Intrinsic::not_intrinsic:
Chris Lattner317201d2004-03-13 00:24:00 +00001347 case Intrinsic::vastart:
1348 case Intrinsic::vacopy:
1349 case Intrinsic::vaend:
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001350 case Intrinsic::returnaddress:
1351 case Intrinsic::frameaddress:
Chris Lattner915e5e52004-02-12 17:53:22 +00001352 case Intrinsic::memcpy:
Chris Lattner2a0f2242004-02-14 04:46:05 +00001353 case Intrinsic::memset:
Chris Lattner44827152003-12-28 09:47:19 +00001354 // We directly implement these intrinsics
1355 break;
1356 default:
1357 // All other intrinsic calls we must lower.
1358 Instruction *Before = CI->getPrev();
Chris Lattnerf70e0c22003-12-28 21:23:38 +00001359 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
Chris Lattner44827152003-12-28 09:47:19 +00001360 if (Before) { // Move iterator to instruction after call
1361 I = Before; ++I;
1362 } else {
1363 I = BB->begin();
1364 }
1365 }
1366
1367}
1368
Brian Gaeked0fde302003-11-11 22:41:34 +00001369void ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001370 unsigned TmpReg1, TmpReg2;
1371 switch (ID) {
Chris Lattner5634b9f2004-03-13 00:24:52 +00001372 case Intrinsic::vastart:
Chris Lattnereca195e2003-05-08 19:44:13 +00001373 // Get the address of the first vararg value...
Chris Lattner73815062003-10-18 05:56:40 +00001374 TmpReg1 = getReg(CI);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001375 addFrameReference(BuildMI(BB, X86::LEA32r, 5, TmpReg1), VarArgsFrameIndex);
Chris Lattnereca195e2003-05-08 19:44:13 +00001376 return;
1377
Chris Lattner5634b9f2004-03-13 00:24:52 +00001378 case Intrinsic::vacopy:
Chris Lattner73815062003-10-18 05:56:40 +00001379 TmpReg1 = getReg(CI);
1380 TmpReg2 = getReg(CI.getOperand(1));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001381 BuildMI(BB, X86::MOV32rr, 1, TmpReg1).addReg(TmpReg2);
Chris Lattnereca195e2003-05-08 19:44:13 +00001382 return;
Chris Lattner5634b9f2004-03-13 00:24:52 +00001383 case Intrinsic::vaend: return; // Noop on X86
Chris Lattnereca195e2003-05-08 19:44:13 +00001384
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001385 case Intrinsic::returnaddress:
1386 case Intrinsic::frameaddress:
1387 TmpReg1 = getReg(CI);
1388 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1389 if (ID == Intrinsic::returnaddress) {
1390 // Just load the return address
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001391 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001392 ReturnAddressIndex);
1393 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001394 addFrameReference(BuildMI(BB, X86::LEA32r, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001395 ReturnAddressIndex, -4);
1396 }
1397 } else {
1398 // Values other than zero are not implemented yet.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001399 BuildMI(BB, X86::MOV32ri, 1, TmpReg1).addImm(0);
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001400 }
1401 return;
1402
Chris Lattner915e5e52004-02-12 17:53:22 +00001403 case Intrinsic::memcpy: {
1404 assert(CI.getNumOperands() == 5 && "Illegal llvm.memcpy call!");
1405 unsigned Align = 1;
1406 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1407 Align = AlignC->getRawValue();
1408 if (Align == 0) Align = 1;
1409 }
1410
1411 // Turn the byte code into # iterations
Chris Lattner915e5e52004-02-12 17:53:22 +00001412 unsigned CountReg;
Chris Lattner2a0f2242004-02-14 04:46:05 +00001413 unsigned Opcode;
Chris Lattner915e5e52004-02-12 17:53:22 +00001414 switch (Align & 3) {
1415 case 2: // WORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001416 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1417 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
1418 } else {
1419 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001420 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001421 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner07122832004-02-13 23:36:47 +00001422 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001423 Opcode = X86::REP_MOVSW;
Chris Lattner915e5e52004-02-12 17:53:22 +00001424 break;
1425 case 0: // DWORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001426 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1427 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
1428 } else {
1429 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001430 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001431 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner07122832004-02-13 23:36:47 +00001432 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001433 Opcode = X86::REP_MOVSD;
Chris Lattner915e5e52004-02-12 17:53:22 +00001434 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001435 default: // BYTE aligned
Chris Lattner07122832004-02-13 23:36:47 +00001436 CountReg = getReg(CI.getOperand(3));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001437 Opcode = X86::REP_MOVSB;
Chris Lattner915e5e52004-02-12 17:53:22 +00001438 break;
1439 }
1440
1441 // No matter what the alignment is, we put the source in ESI, the
1442 // destination in EDI, and the count in ECX.
1443 TmpReg1 = getReg(CI.getOperand(1));
1444 TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001445 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1446 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
1447 BuildMI(BB, X86::MOV32rr, 1, X86::ESI).addReg(TmpReg2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001448 BuildMI(BB, Opcode, 0);
1449 return;
1450 }
1451 case Intrinsic::memset: {
1452 assert(CI.getNumOperands() == 5 && "Illegal llvm.memset call!");
1453 unsigned Align = 1;
1454 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1455 Align = AlignC->getRawValue();
1456 if (Align == 0) Align = 1;
Chris Lattner915e5e52004-02-12 17:53:22 +00001457 }
1458
Chris Lattner2a0f2242004-02-14 04:46:05 +00001459 // Turn the byte code into # iterations
Chris Lattner2a0f2242004-02-14 04:46:05 +00001460 unsigned CountReg;
1461 unsigned Opcode;
1462 if (ConstantInt *ValC = dyn_cast<ConstantInt>(CI.getOperand(2))) {
1463 unsigned Val = ValC->getRawValue() & 255;
1464
1465 // If the value is a constant, then we can potentially use larger copies.
1466 switch (Align & 3) {
1467 case 2: // WORD aligned
1468 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001469 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001470 } else {
1471 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001472 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001473 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001474 }
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001475 BuildMI(BB, X86::MOV16ri, 1, X86::AX).addImm((Val << 8) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001476 Opcode = X86::REP_STOSW;
1477 break;
1478 case 0: // DWORD aligned
1479 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001480 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001481 } else {
1482 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001483 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001484 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001485 }
1486 Val = (Val << 8) | Val;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001487 BuildMI(BB, X86::MOV32ri, 1, X86::EAX).addImm((Val << 16) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001488 Opcode = X86::REP_STOSD;
1489 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001490 default: // BYTE aligned
Chris Lattner2a0f2242004-02-14 04:46:05 +00001491 CountReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001492 BuildMI(BB, X86::MOV8ri, 1, X86::AL).addImm(Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001493 Opcode = X86::REP_STOSB;
1494 break;
1495 }
1496 } else {
1497 // If it's not a constant value we are storing, just fall back. We could
1498 // try to be clever to form 16 bit and 32 bit values, but we don't yet.
1499 unsigned ValReg = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001500 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(ValReg);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001501 CountReg = getReg(CI.getOperand(3));
1502 Opcode = X86::REP_STOSB;
1503 }
1504
1505 // No matter what the alignment is, we put the source in ESI, the
1506 // destination in EDI, and the count in ECX.
1507 TmpReg1 = getReg(CI.getOperand(1));
1508 //TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001509 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1510 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001511 BuildMI(BB, Opcode, 0);
Chris Lattner915e5e52004-02-12 17:53:22 +00001512 return;
1513 }
1514
Chris Lattner44827152003-12-28 09:47:19 +00001515 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
Chris Lattnereca195e2003-05-08 19:44:13 +00001516 }
1517}
1518
Chris Lattner7dee5da2004-03-08 01:58:35 +00001519static bool isSafeToFoldLoadIntoInstruction(LoadInst &LI, Instruction &User) {
1520 if (LI.getParent() != User.getParent())
1521 return false;
1522 BasicBlock::iterator It = &LI;
1523 // Check all of the instructions between the load and the user. We should
1524 // really use alias analysis here, but for now we just do something simple.
1525 for (++It; It != BasicBlock::iterator(&User); ++It) {
1526 switch (It->getOpcode()) {
Chris Lattner85c84e72004-03-18 06:29:54 +00001527 case Instruction::Free:
Chris Lattner7dee5da2004-03-08 01:58:35 +00001528 case Instruction::Store:
1529 case Instruction::Call:
1530 case Instruction::Invoke:
1531 return false;
1532 }
1533 }
1534 return true;
1535}
1536
Chris Lattnereca195e2003-05-08 19:44:13 +00001537
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001538/// visitSimpleBinary - Implement simple binary operators for integral types...
1539/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
1540/// Xor.
Misha Brukman538607f2004-03-01 23:53:11 +00001541///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001542void ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
1543 unsigned DestReg = getReg(B);
1544 MachineBasicBlock::iterator MI = BB->end();
Chris Lattner721d2d42004-03-08 01:18:36 +00001545 Value *Op0 = B.getOperand(0), *Op1 = B.getOperand(1);
1546
Chris Lattner7dee5da2004-03-08 01:58:35 +00001547 // Special case: op Reg, load [mem]
1548 if (isa<LoadInst>(Op0) && !isa<LoadInst>(Op1))
1549 if (!B.swapOperands())
1550 std::swap(Op0, Op1); // Make sure any loads are in the RHS.
1551
1552 unsigned Class = getClassB(B.getType());
1553 if (isa<LoadInst>(Op1) && Class < cFP &&
1554 isSafeToFoldLoadIntoInstruction(*cast<LoadInst>(Op1), B)) {
1555
1556 static const unsigned OpcodeTab[][3] = {
1557 // Arithmetic operators
1558 { X86::ADD8rm, X86::ADD16rm, X86::ADD32rm }, // ADD
1559 { X86::SUB8rm, X86::SUB16rm, X86::SUB32rm }, // SUB
1560
1561 // Bitwise operators
1562 { X86::AND8rm, X86::AND16rm, X86::AND32rm }, // AND
1563 { X86:: OR8rm, X86:: OR16rm, X86:: OR32rm }, // OR
1564 { X86::XOR8rm, X86::XOR16rm, X86::XOR32rm }, // XOR
1565 };
1566
1567 assert(Class < cFP && "General code handles 64-bit integer types!");
1568 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1569
1570 unsigned BaseReg, Scale, IndexReg, Disp;
1571 getAddressingMode(cast<LoadInst>(Op1)->getOperand(0), BaseReg,
1572 Scale, IndexReg, Disp);
1573
1574 unsigned Op0r = getReg(Op0);
1575 addFullAddress(BuildMI(BB, Opcode, 2, DestReg).addReg(Op0r),
1576 BaseReg, Scale, IndexReg, Disp);
1577 return;
1578 }
1579
Chris Lattner721d2d42004-03-08 01:18:36 +00001580 emitSimpleBinaryOperation(BB, MI, Op0, Op1, OperatorClass, DestReg);
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001581}
Chris Lattner3e130a22003-01-13 00:32:26 +00001582
Chris Lattnerb2acc512003-10-19 21:09:10 +00001583/// emitSimpleBinaryOperation - Implement simple binary operators for integral
1584/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
1585/// Or, 4 for Xor.
Chris Lattner68aad932002-11-02 20:13:22 +00001586///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001587/// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
1588/// and constant expression support.
Chris Lattnerb2acc512003-10-19 21:09:10 +00001589///
1590void ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001591 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001592 Value *Op0, Value *Op1,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001593 unsigned OperatorClass, unsigned DestReg) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001594 unsigned Class = getClassB(Op0->getType());
Chris Lattnerb2acc512003-10-19 21:09:10 +00001595
1596 // sub 0, X -> neg X
1597 if (OperatorClass == 1 && Class != cLong)
Chris Lattneraf703622004-02-02 18:56:30 +00001598 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0)) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001599 if (CI->isNullValue()) {
1600 unsigned op1Reg = getReg(Op1, MBB, IP);
1601 switch (Class) {
1602 default: assert(0 && "Unknown class for this function!");
1603 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001604 BuildMI(*MBB, IP, X86::NEG8r, 1, DestReg).addReg(op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001605 return;
1606 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001607 BuildMI(*MBB, IP, X86::NEG16r, 1, DestReg).addReg(op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001608 return;
1609 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001610 BuildMI(*MBB, IP, X86::NEG32r, 1, DestReg).addReg(op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001611 return;
1612 }
1613 }
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001614 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op0))
1615 if (CFP->isExactlyValue(-0.0)) {
1616 // -0.0 - X === -X
1617 unsigned op1Reg = getReg(Op1, MBB, IP);
Chris Lattneree352852004-02-29 07:22:16 +00001618 BuildMI(*MBB, IP, X86::FCHS, 1, DestReg).addReg(op1Reg);
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001619 return;
1620 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001621
Chris Lattnerb2acc512003-10-19 21:09:10 +00001622 // Special case: op Reg, <const>
Chris Lattner721d2d42004-03-08 01:18:36 +00001623 if (Class != cLong && isa<ConstantInt>(Op1)) {
1624 ConstantInt *Op1C = cast<ConstantInt>(Op1);
1625 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001626
Chris Lattner721d2d42004-03-08 01:18:36 +00001627 // xor X, -1 -> not X
1628 if (OperatorClass == 4 && Op1C->isAllOnesValue()) {
1629 static unsigned const NOTTab[] = { X86::NOT8r, X86::NOT16r, X86::NOT32r };
1630 BuildMI(*MBB, IP, NOTTab[Class], 1, DestReg).addReg(Op0r);
1631 return;
1632 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001633
Chris Lattner721d2d42004-03-08 01:18:36 +00001634 // add X, -1 -> dec X
1635 if (OperatorClass == 0 && Op1C->isAllOnesValue()) {
1636 static unsigned const DECTab[] = { X86::DEC8r, X86::DEC16r, X86::DEC32r };
1637 BuildMI(*MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
1638 return;
1639 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001640
Chris Lattner721d2d42004-03-08 01:18:36 +00001641 // add X, 1 -> inc X
1642 if (OperatorClass == 0 && Op1C->equalsInt(1)) {
1643 static unsigned const DECTab[] = { X86::INC8r, X86::INC16r, X86::INC32r };
1644 BuildMI(*MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
1645 return;
1646 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001647
Chris Lattner721d2d42004-03-08 01:18:36 +00001648 static const unsigned OpcodeTab[][3] = {
1649 // Arithmetic operators
1650 { X86::ADD8ri, X86::ADD16ri, X86::ADD32ri }, // ADD
1651 { X86::SUB8ri, X86::SUB16ri, X86::SUB32ri }, // SUB
Chris Lattnerb2acc512003-10-19 21:09:10 +00001652
Chris Lattner721d2d42004-03-08 01:18:36 +00001653 // Bitwise operators
1654 { X86::AND8ri, X86::AND16ri, X86::AND32ri }, // AND
1655 { X86:: OR8ri, X86:: OR16ri, X86:: OR32ri }, // OR
1656 { X86::XOR8ri, X86::XOR16ri, X86::XOR32ri }, // XOR
1657 };
1658
1659 assert(Class < cFP && "General code handles 64-bit integer types!");
1660 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1661
1662
1663 uint64_t Op1v = cast<ConstantInt>(Op1C)->getRawValue();
1664 BuildMI(*MBB, IP, Opcode, 5, DestReg).addReg(Op0r).addImm(Op1v);
1665 return;
1666 }
1667
1668 // Finally, handle the general case now.
1669 static const unsigned OpcodeTab[][4] = {
1670 // Arithmetic operators
1671 { X86::ADD8rr, X86::ADD16rr, X86::ADD32rr, X86::FpADD }, // ADD
1672 { X86::SUB8rr, X86::SUB16rr, X86::SUB32rr, X86::FpSUB }, // SUB
1673
Chris Lattnerb2acc512003-10-19 21:09:10 +00001674 // Bitwise operators
Chris Lattner721d2d42004-03-08 01:18:36 +00001675 { X86::AND8rr, X86::AND16rr, X86::AND32rr, 0 }, // AND
1676 { X86:: OR8rr, X86:: OR16rr, X86:: OR32rr, 0 }, // OR
1677 { X86::XOR8rr, X86::XOR16rr, X86::XOR32rr, 0 }, // XOR
Chris Lattnerb2acc512003-10-19 21:09:10 +00001678 };
Chris Lattner721d2d42004-03-08 01:18:36 +00001679
1680 bool isLong = false;
1681 if (Class == cLong) {
1682 isLong = true;
1683 Class = cInt; // Bottom 32 bits are handled just like ints
1684 }
1685
Chris Lattnerb2acc512003-10-19 21:09:10 +00001686 unsigned Opcode = OpcodeTab[OperatorClass][Class];
Chris Lattner721d2d42004-03-08 01:18:36 +00001687 assert(Opcode && "Floating point arguments to logical inst?");
1688 unsigned Op0r = getReg(Op0, MBB, IP);
1689 unsigned Op1r = getReg(Op1, MBB, IP);
1690 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
1691
1692 if (isLong) { // Handle the upper 32 bits of long values...
1693 static const unsigned TopTab[] = {
1694 X86::ADC32rr, X86::SBB32rr, X86::AND32rr, X86::OR32rr, X86::XOR32rr
1695 };
1696 BuildMI(*MBB, IP, TopTab[OperatorClass], 2,
1697 DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
1698 }
Chris Lattnere2954c82002-11-02 20:04:26 +00001699}
1700
Chris Lattner3e130a22003-01-13 00:32:26 +00001701/// doMultiply - Emit appropriate instructions to multiply together the
1702/// registers op0Reg and op1Reg, and put the result in DestReg. The type of the
1703/// result should be given as DestTy.
1704///
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001705void ISel::doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +00001706 unsigned DestReg, const Type *DestTy,
Chris Lattner8a307e82002-12-16 19:32:50 +00001707 unsigned op0Reg, unsigned op1Reg) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001708 unsigned Class = getClass(DestTy);
Chris Lattner94af4142002-12-25 05:13:53 +00001709 switch (Class) {
1710 case cFP: // Floating point multiply
Chris Lattneree352852004-02-29 07:22:16 +00001711 BuildMI(*MBB, MBBI, X86::FpMUL, 2, DestReg).addReg(op0Reg).addReg(op1Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001712 return;
Chris Lattner0f1c4612003-06-21 17:16:58 +00001713 case cInt:
1714 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001715 BuildMI(*MBB, MBBI, Class == cInt ? X86::IMUL32rr:X86::IMUL16rr, 2, DestReg)
Chris Lattner0f1c4612003-06-21 17:16:58 +00001716 .addReg(op0Reg).addReg(op1Reg);
1717 return;
1718 case cByte:
1719 // Must use the MUL instruction, which forces use of AL...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001720 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, X86::AL).addReg(op0Reg);
1721 BuildMI(*MBB, MBBI, X86::MUL8r, 1).addReg(op1Reg);
1722 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, DestReg).addReg(X86::AL);
Chris Lattner0f1c4612003-06-21 17:16:58 +00001723 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001724 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001725 case cLong: assert(0 && "doMultiply cannot operate on LONG values!");
Chris Lattner94af4142002-12-25 05:13:53 +00001726 }
Brian Gaeke20244b72002-12-12 15:33:40 +00001727}
1728
Chris Lattnerb2acc512003-10-19 21:09:10 +00001729// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
1730// returns zero when the input is not exactly a power of two.
1731static unsigned ExactLog2(unsigned Val) {
1732 if (Val == 0) return 0;
1733 unsigned Count = 0;
1734 while (Val != 1) {
1735 if (Val & 1) return 0;
1736 Val >>= 1;
1737 ++Count;
1738 }
1739 return Count+1;
1740}
1741
1742void ISel::doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001743 MachineBasicBlock::iterator IP,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001744 unsigned DestReg, const Type *DestTy,
1745 unsigned op0Reg, unsigned ConstRHS) {
1746 unsigned Class = getClass(DestTy);
1747
1748 // If the element size is exactly a power of 2, use a shift to get it.
1749 if (unsigned Shift = ExactLog2(ConstRHS)) {
1750 switch (Class) {
1751 default: assert(0 && "Unknown class for this function!");
1752 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001753 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001754 return;
1755 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001756 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001757 return;
1758 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001759 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001760 return;
1761 }
1762 }
Chris Lattnerc01d1232003-10-20 03:42:58 +00001763
1764 if (Class == cShort) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001765 BuildMI(*MBB, IP, X86::IMUL16rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001766 return;
1767 } else if (Class == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001768 BuildMI(*MBB, IP, X86::IMUL32rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001769 return;
1770 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001771
1772 // Most general case, emit a normal multiply...
Chris Lattner6e173a02004-02-17 06:16:44 +00001773 static const unsigned MOVriTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001774 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +00001775 };
1776
1777 unsigned TmpReg = makeAnotherReg(DestTy);
Chris Lattneree352852004-02-29 07:22:16 +00001778 BuildMI(*MBB, IP, MOVriTab[Class], 1, TmpReg).addImm(ConstRHS);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001779
1780 // Emit a MUL to multiply the register holding the index by
1781 // elementSize, putting the result in OffsetReg.
1782 doMultiply(MBB, IP, DestReg, DestTy, op0Reg, TmpReg);
1783}
1784
Chris Lattnerca9671d2002-11-02 20:28:58 +00001785/// visitMul - Multiplies are not simple binary operators because they must deal
1786/// with the EAX register explicitly.
1787///
1788void ISel::visitMul(BinaryOperator &I) {
Chris Lattner202a2d02002-12-13 13:07:42 +00001789 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00001790 unsigned DestReg = getReg(I);
1791
1792 // Simple scalar multiply?
1793 if (I.getType() != Type::LongTy && I.getType() != Type::ULongTy) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001794 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1))) {
1795 unsigned Val = (unsigned)CI->getRawValue(); // Cannot be 64-bit constant
1796 MachineBasicBlock::iterator MBBI = BB->end();
1797 doMultiplyConst(BB, MBBI, DestReg, I.getType(), Op0Reg, Val);
1798 } else {
1799 unsigned Op1Reg = getReg(I.getOperand(1));
1800 MachineBasicBlock::iterator MBBI = BB->end();
1801 doMultiply(BB, MBBI, DestReg, I.getType(), Op0Reg, Op1Reg);
1802 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001803 } else {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001804 unsigned Op1Reg = getReg(I.getOperand(1));
1805
Chris Lattner3e130a22003-01-13 00:32:26 +00001806 // Long value. We have to do things the hard way...
1807 // Multiply the two low parts... capturing carry into EDX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001808 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Op0Reg);
1809 BuildMI(BB, X86::MUL32r, 1).addReg(Op1Reg); // AL*BL
Chris Lattner3e130a22003-01-13 00:32:26 +00001810
1811 unsigned OverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001812 BuildMI(BB, X86::MOV32rr, 1, DestReg).addReg(X86::EAX); // AL*BL
1813 BuildMI(BB, X86::MOV32rr, 1, OverflowReg).addReg(X86::EDX); // AL*BL >> 32
Chris Lattner3e130a22003-01-13 00:32:26 +00001814
1815 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001816 unsigned AHBLReg = makeAnotherReg(Type::UIntTy); // AH*BL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001817 BuildMI(*BB, MBBI, X86::IMUL32rr,2,AHBLReg).addReg(Op0Reg+1).addReg(Op1Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001818
1819 unsigned AHBLplusOverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001820 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AH*BL+(AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001821 AHBLplusOverflowReg).addReg(AHBLReg).addReg(OverflowReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001822
1823 MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001824 unsigned ALBHReg = makeAnotherReg(Type::UIntTy); // AL*BH
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001825 BuildMI(*BB, MBBI, X86::IMUL32rr,2,ALBHReg).addReg(Op0Reg).addReg(Op1Reg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00001826
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001827 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AL*BH + AH*BL + (AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001828 DestReg+1).addReg(AHBLplusOverflowReg).addReg(ALBHReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001829 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001830}
Chris Lattnerca9671d2002-11-02 20:28:58 +00001831
Chris Lattner06925362002-11-17 21:56:38 +00001832
Chris Lattnerf01729e2002-11-02 20:54:46 +00001833/// visitDivRem - Handle division and remainder instructions... these
1834/// instruction both require the same instructions to be generated, they just
1835/// select the result from a different register. Note that both of these
1836/// instructions work differently for signed and unsigned operands.
1837///
1838void ISel::visitDivRem(BinaryOperator &I) {
Chris Lattnercadff442003-10-23 17:21:43 +00001839 unsigned Op0Reg = getReg(I.getOperand(0));
1840 unsigned Op1Reg = getReg(I.getOperand(1));
1841 unsigned ResultReg = getReg(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001842
Chris Lattnercadff442003-10-23 17:21:43 +00001843 MachineBasicBlock::iterator IP = BB->end();
1844 emitDivRemOperation(BB, IP, Op0Reg, Op1Reg, I.getOpcode() == Instruction::Div,
1845 I.getType(), ResultReg);
1846}
1847
1848void ISel::emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001849 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +00001850 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
1851 const Type *Ty, unsigned ResultReg) {
1852 unsigned Class = getClass(Ty);
Chris Lattner94af4142002-12-25 05:13:53 +00001853 switch (Class) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001854 case cFP: // Floating point divide
Chris Lattnercadff442003-10-23 17:21:43 +00001855 if (isDiv) {
Chris Lattneree352852004-02-29 07:22:16 +00001856 BuildMI(*BB, IP, X86::FpDIV, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001857 } else { // Floating point remainder...
Chris Lattner3e130a22003-01-13 00:32:26 +00001858 MachineInstr *TheCall =
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001859 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol("fmod", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00001860 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001861 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
1862 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001863 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args);
1864 }
Chris Lattner94af4142002-12-25 05:13:53 +00001865 return;
Chris Lattner3e130a22003-01-13 00:32:26 +00001866 case cLong: {
1867 static const char *FnName[] =
1868 { "__moddi3", "__divdi3", "__umoddi3", "__udivdi3" };
1869
Chris Lattnercadff442003-10-23 17:21:43 +00001870 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
Chris Lattner3e130a22003-01-13 00:32:26 +00001871 MachineInstr *TheCall =
1872 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol(FnName[NameIdx], true);
1873
1874 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001875 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
1876 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001877 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args);
1878 return;
1879 }
1880 case cByte: case cShort: case cInt:
Misha Brukmancf00c4a2003-10-10 17:57:28 +00001881 break; // Small integrals, handled below...
Chris Lattner3e130a22003-01-13 00:32:26 +00001882 default: assert(0 && "Unknown class!");
Chris Lattner94af4142002-12-25 05:13:53 +00001883 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001884
1885 static const unsigned Regs[] ={ X86::AL , X86::AX , X86::EAX };
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001886 static const unsigned MovOpcode[]={ X86::MOV8rr, X86::MOV16rr, X86::MOV32rr };
1887 static const unsigned SarOpcode[]={ X86::SAR8ri, X86::SAR16ri, X86::SAR32ri };
1888 static const unsigned ClrOpcode[]={ X86::MOV8ri, X86::MOV16ri, X86::MOV32ri };
Chris Lattnerf01729e2002-11-02 20:54:46 +00001889 static const unsigned ExtRegs[] ={ X86::AH , X86::DX , X86::EDX };
1890
1891 static const unsigned DivOpcode[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001892 { X86::DIV8r , X86::DIV16r , X86::DIV32r , 0 }, // Unsigned division
1893 { X86::IDIV8r, X86::IDIV16r, X86::IDIV32r, 0 }, // Signed division
Chris Lattnerf01729e2002-11-02 20:54:46 +00001894 };
1895
Chris Lattnercadff442003-10-23 17:21:43 +00001896 bool isSigned = Ty->isSigned();
Chris Lattnerf01729e2002-11-02 20:54:46 +00001897 unsigned Reg = Regs[Class];
1898 unsigned ExtReg = ExtRegs[Class];
Chris Lattnerf01729e2002-11-02 20:54:46 +00001899
1900 // Put the first operand into one of the A registers...
Chris Lattneree352852004-02-29 07:22:16 +00001901 BuildMI(*BB, IP, MovOpcode[Class], 1, Reg).addReg(Op0Reg);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001902
1903 if (isSigned) {
1904 // Emit a sign extension instruction...
Chris Lattnercadff442003-10-23 17:21:43 +00001905 unsigned ShiftResult = makeAnotherReg(Ty);
Chris Lattneree352852004-02-29 07:22:16 +00001906 BuildMI(*BB, IP, SarOpcode[Class], 2,ShiftResult).addReg(Op0Reg).addImm(31);
1907 BuildMI(*BB, IP, MovOpcode[Class], 1, ExtReg).addReg(ShiftResult);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001908 } else {
Alkis Evlogimenosf998a7e2004-01-12 07:22:45 +00001909 // If unsigned, emit a zeroing instruction... (reg = 0)
Chris Lattneree352852004-02-29 07:22:16 +00001910 BuildMI(*BB, IP, ClrOpcode[Class], 2, ExtReg).addImm(0);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001911 }
1912
Chris Lattner06925362002-11-17 21:56:38 +00001913 // Emit the appropriate divide or remainder instruction...
Chris Lattneree352852004-02-29 07:22:16 +00001914 BuildMI(*BB, IP, DivOpcode[isSigned][Class], 1).addReg(Op1Reg);
Chris Lattner06925362002-11-17 21:56:38 +00001915
Chris Lattnerf01729e2002-11-02 20:54:46 +00001916 // Figure out which register we want to pick the result out of...
Chris Lattnercadff442003-10-23 17:21:43 +00001917 unsigned DestReg = isDiv ? Reg : ExtReg;
Chris Lattnerf01729e2002-11-02 20:54:46 +00001918
Chris Lattnerf01729e2002-11-02 20:54:46 +00001919 // Put the result into the destination register...
Chris Lattneree352852004-02-29 07:22:16 +00001920 BuildMI(*BB, IP, MovOpcode[Class], 1, ResultReg).addReg(DestReg);
Chris Lattnerca9671d2002-11-02 20:28:58 +00001921}
Chris Lattnere2954c82002-11-02 20:04:26 +00001922
Chris Lattner06925362002-11-17 21:56:38 +00001923
Brian Gaekea1719c92002-10-31 23:03:59 +00001924/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
1925/// for constant immediate shift values, and for constant immediate
1926/// shift values equal to 1. Even the general case is sort of special,
1927/// because the shift amount has to be in CL, not just any old register.
1928///
Chris Lattner3e130a22003-01-13 00:32:26 +00001929void ISel::visitShiftInst(ShiftInst &I) {
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001930 MachineBasicBlock::iterator IP = BB->end ();
1931 emitShiftOperation (BB, IP, I.getOperand (0), I.getOperand (1),
1932 I.getOpcode () == Instruction::Shl, I.getType (),
1933 getReg (I));
1934}
1935
1936/// emitShiftOperation - Common code shared between visitShiftInst and
1937/// constant expression support.
1938void ISel::emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001939 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001940 Value *Op, Value *ShiftAmount, bool isLeftShift,
1941 const Type *ResultTy, unsigned DestReg) {
1942 unsigned SrcReg = getReg (Op, MBB, IP);
1943 bool isSigned = ResultTy->isSigned ();
1944 unsigned Class = getClass (ResultTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00001945
1946 static const unsigned ConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001947 { X86::SHR8ri, X86::SHR16ri, X86::SHR32ri, X86::SHRD32rri8 }, // SHR
1948 { X86::SAR8ri, X86::SAR16ri, X86::SAR32ri, X86::SHRD32rri8 }, // SAR
1949 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SHL
1950 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00001951 };
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001952
Chris Lattner3e130a22003-01-13 00:32:26 +00001953 static const unsigned NonConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001954 { X86::SHR8rCL, X86::SHR16rCL, X86::SHR32rCL }, // SHR
1955 { X86::SAR8rCL, X86::SAR16rCL, X86::SAR32rCL }, // SAR
1956 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SHL
1957 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00001958 };
Chris Lattner796df732002-11-02 00:44:25 +00001959
Chris Lattner3e130a22003-01-13 00:32:26 +00001960 // Longs, as usual, are handled specially...
1961 if (Class == cLong) {
1962 // If we have a constant shift, we can generate much more efficient code
1963 // than otherwise...
1964 //
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001965 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001966 unsigned Amount = CUI->getValue();
1967 if (Amount < 32) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001968 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
1969 if (isLeftShift) {
Chris Lattneree352852004-02-29 07:22:16 +00001970 BuildMI(*MBB, IP, Opc[3], 3,
1971 DestReg+1).addReg(SrcReg+1).addReg(SrcReg).addImm(Amount);
1972 BuildMI(*MBB, IP, Opc[2], 2, DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001973 } else {
Chris Lattneree352852004-02-29 07:22:16 +00001974 BuildMI(*MBB, IP, Opc[3], 3,
1975 DestReg).addReg(SrcReg ).addReg(SrcReg+1).addImm(Amount);
1976 BuildMI(*MBB, IP, Opc[2],2,DestReg+1).addReg(SrcReg+1).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001977 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001978 } else { // Shifting more than 32 bits
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001979 Amount -= 32;
1980 if (isLeftShift) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001981 BuildMI(*MBB, IP, X86::SHL32ri, 2,
Chris Lattneree352852004-02-29 07:22:16 +00001982 DestReg + 1).addReg(SrcReg).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001983 BuildMI(*MBB, IP, X86::MOV32ri, 1,
Chris Lattneree352852004-02-29 07:22:16 +00001984 DestReg).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001985 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001986 unsigned Opcode = isSigned ? X86::SAR32ri : X86::SHR32ri;
Chris Lattneree352852004-02-29 07:22:16 +00001987 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(SrcReg+1).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001988 BuildMI(*MBB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001989 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001990 }
1991 } else {
Chris Lattner9171ef52003-06-01 01:56:54 +00001992 unsigned TmpReg = makeAnotherReg(Type::IntTy);
1993
1994 if (!isLeftShift && isSigned) {
1995 // If this is a SHR of a Long, then we need to do funny sign extension
1996 // stuff. TmpReg gets the value to use as the high-part if we are
1997 // shifting more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001998 BuildMI(*MBB, IP, X86::SAR32ri, 2, TmpReg).addReg(SrcReg).addImm(31);
Chris Lattner9171ef52003-06-01 01:56:54 +00001999 } else {
2000 // Other shifts use a fixed zero value if the shift is more than 32
2001 // bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002002 BuildMI(*MBB, IP, X86::MOV32ri, 1, TmpReg).addImm(0);
Chris Lattner9171ef52003-06-01 01:56:54 +00002003 }
2004
2005 // Initialize CL with the shift amount...
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002006 unsigned ShiftAmountReg = getReg(ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002007 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002008
2009 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
2010 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
2011 if (isLeftShift) {
2012 // TmpReg2 = shld inHi, inLo
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002013 BuildMI(*MBB, IP, X86::SHLD32rrCL,2,TmpReg2).addReg(SrcReg+1)
Chris Lattneree352852004-02-29 07:22:16 +00002014 .addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002015 // TmpReg3 = shl inLo, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002016 BuildMI(*MBB, IP, X86::SHL32rCL, 1, TmpReg3).addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002017
2018 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002019 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00002020
2021 // DestHi = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002022 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00002023 DestReg+1).addReg(TmpReg2).addReg(TmpReg3);
2024 // DestLo = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002025 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002026 DestReg).addReg(TmpReg3).addReg(TmpReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00002027 } else {
2028 // TmpReg2 = shrd inLo, inHi
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002029 BuildMI(*MBB, IP, X86::SHRD32rrCL,2,TmpReg2).addReg(SrcReg)
Chris Lattneree352852004-02-29 07:22:16 +00002030 .addReg(SrcReg+1);
Chris Lattner9171ef52003-06-01 01:56:54 +00002031 // TmpReg3 = s[ah]r inHi, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002032 BuildMI(*MBB, IP, isSigned ? X86::SAR32rCL : X86::SHR32rCL, 1, TmpReg3)
Chris Lattner9171ef52003-06-01 01:56:54 +00002033 .addReg(SrcReg+1);
2034
2035 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002036 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00002037
2038 // DestLo = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002039 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00002040 DestReg).addReg(TmpReg2).addReg(TmpReg3);
2041
2042 // DestHi = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002043 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00002044 DestReg+1).addReg(TmpReg3).addReg(TmpReg);
2045 }
Brian Gaekea1719c92002-10-31 23:03:59 +00002046 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002047 return;
2048 }
Chris Lattnere9913f22002-11-02 01:41:55 +00002049
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002050 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002051 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
2052 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002053
Chris Lattner3e130a22003-01-13 00:32:26 +00002054 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00002055 BuildMI(*MBB, IP, Opc[Class], 2,
2056 DestReg).addReg(SrcReg).addImm(CUI->getValue());
Chris Lattner3e130a22003-01-13 00:32:26 +00002057 } else { // The shift amount is non-constant.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00002058 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002059 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002060
Chris Lattner3e130a22003-01-13 00:32:26 +00002061 const unsigned *Opc = NonConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00002062 BuildMI(*MBB, IP, Opc[Class], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002063 }
2064}
Chris Lattnerb1761fc2002-11-02 01:15:18 +00002065
Chris Lattner3e130a22003-01-13 00:32:26 +00002066
Chris Lattner721d2d42004-03-08 01:18:36 +00002067void ISel::getAddressingMode(Value *Addr, unsigned &BaseReg, unsigned &Scale,
2068 unsigned &IndexReg, unsigned &Disp) {
2069 BaseReg = 0; Scale = 1; IndexReg = 0; Disp = 0;
2070 if (GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Addr)) {
2071 if (isGEPFoldable(BB, GEP->getOperand(0), GEP->op_begin()+1, GEP->op_end(),
2072 BaseReg, Scale, IndexReg, Disp))
2073 return;
2074 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(Addr)) {
2075 if (CE->getOpcode() == Instruction::GetElementPtr)
2076 if (isGEPFoldable(BB, CE->getOperand(0), CE->op_begin()+1, CE->op_end(),
2077 BaseReg, Scale, IndexReg, Disp))
2078 return;
2079 }
2080
2081 // If it's not foldable, reset addr mode.
2082 BaseReg = getReg(Addr);
2083 Scale = 1; IndexReg = 0; Disp = 0;
2084}
2085
2086
Chris Lattner6fc3c522002-11-17 21:11:55 +00002087/// visitLoadInst - Implement LLVM load instructions in terms of the x86 'mov'
Chris Lattnere8f0d922002-12-24 00:03:11 +00002088/// instruction. The load and store instructions are the only place where we
2089/// need to worry about the memory layout of the target machine.
Chris Lattner6fc3c522002-11-17 21:11:55 +00002090///
2091void ISel::visitLoadInst(LoadInst &I) {
Chris Lattner7dee5da2004-03-08 01:58:35 +00002092 // Check to see if this load instruction is going to be folded into a binary
2093 // instruction, like add. If so, we don't want to emit it. Wouldn't a real
2094 // pattern matching instruction selector be nice?
2095 if (I.hasOneUse() && getClassB(I.getType()) < cFP) {
2096 Instruction *User = cast<Instruction>(I.use_back());
2097 switch (User->getOpcode()) {
2098 default: User = 0; break;
2099 case Instruction::Add:
2100 case Instruction::Sub:
2101 case Instruction::And:
2102 case Instruction::Or:
2103 case Instruction::Xor:
2104 break;
2105 }
2106
2107 if (User) {
2108 // Okay, we found a user. If the load is the first operand and there is
2109 // no second operand load, reverse the operand ordering. Note that this
2110 // can fail for a subtract (ie, no change will be made).
2111 if (!isa<LoadInst>(User->getOperand(1)))
2112 cast<BinaryOperator>(User)->swapOperands();
2113
2114 // Okay, now that everything is set up, if this load is used by the second
2115 // operand, and if there are no instructions that invalidate the load
2116 // before the binary operator, eliminate the load.
2117 if (User->getOperand(1) == &I &&
2118 isSafeToFoldLoadIntoInstruction(I, *User))
2119 return; // Eliminate the load!
2120 }
2121 }
2122
Chris Lattner94af4142002-12-25 05:13:53 +00002123 unsigned DestReg = getReg(I);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002124 unsigned BaseReg = 0, Scale = 1, IndexReg = 0, Disp = 0;
Chris Lattner721d2d42004-03-08 01:18:36 +00002125 getAddressingMode(I.getOperand(0), BaseReg, Scale, IndexReg, Disp);
Chris Lattnere8f0d922002-12-24 00:03:11 +00002126
Brian Gaekebfedb912003-07-17 21:30:06 +00002127 unsigned Class = getClassB(I.getType());
Chris Lattner6ac1d712003-10-20 04:48:06 +00002128 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002129 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002130 BaseReg, Scale, IndexReg, Disp);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002131 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg+1),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002132 BaseReg, Scale, IndexReg, Disp+4);
Chris Lattner94af4142002-12-25 05:13:53 +00002133 return;
2134 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00002135
Chris Lattner6ac1d712003-10-20 04:48:06 +00002136 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002137 X86::MOV8rm, X86::MOV16rm, X86::MOV32rm, X86::FLD32m
Chris Lattner3e130a22003-01-13 00:32:26 +00002138 };
Chris Lattner6ac1d712003-10-20 04:48:06 +00002139 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002140 if (I.getType() == Type::DoubleTy) Opcode = X86::FLD64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002141 addFullAddress(BuildMI(BB, Opcode, 4, DestReg),
2142 BaseReg, Scale, IndexReg, Disp);
Chris Lattner3e130a22003-01-13 00:32:26 +00002143}
2144
Chris Lattner6fc3c522002-11-17 21:11:55 +00002145/// visitStoreInst - Implement LLVM store instructions in terms of the x86 'mov'
2146/// instruction.
2147///
2148void ISel::visitStoreInst(StoreInst &I) {
Chris Lattner721d2d42004-03-08 01:18:36 +00002149 unsigned BaseReg, Scale, IndexReg, Disp;
2150 getAddressingMode(I.getOperand(1), BaseReg, Scale, IndexReg, Disp);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002151
Chris Lattner6c09db22003-10-20 04:11:23 +00002152 const Type *ValTy = I.getOperand(0)->getType();
2153 unsigned Class = getClassB(ValTy);
Chris Lattner6ac1d712003-10-20 04:48:06 +00002154
Chris Lattner5a830962004-02-25 02:56:58 +00002155 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(0))) {
2156 uint64_t Val = CI->getRawValue();
2157 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002158 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002159 BaseReg, Scale, IndexReg, Disp).addImm(Val & ~0U);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002160 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002161 BaseReg, Scale, IndexReg, Disp+4).addImm(Val>>32);
Chris Lattner5a830962004-02-25 02:56:58 +00002162 } else {
2163 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002164 X86::MOV8mi, X86::MOV16mi, X86::MOV32mi
Chris Lattner5a830962004-02-25 02:56:58 +00002165 };
2166 unsigned Opcode = Opcodes[Class];
Chris Lattnerb6bac512004-02-25 06:13:04 +00002167 addFullAddress(BuildMI(BB, Opcode, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002168 BaseReg, Scale, IndexReg, Disp).addImm(Val);
Chris Lattner5a830962004-02-25 02:56:58 +00002169 }
2170 } else if (ConstantBool *CB = dyn_cast<ConstantBool>(I.getOperand(0))) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002171 addFullAddress(BuildMI(BB, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002172 BaseReg, Scale, IndexReg, Disp).addImm(CB->getValue());
Chris Lattner5a830962004-02-25 02:56:58 +00002173 } else {
2174 if (Class == cLong) {
2175 unsigned ValReg = getReg(I.getOperand(0));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002176 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002177 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002178 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002179 BaseReg, Scale, IndexReg, Disp+4).addReg(ValReg+1);
Chris Lattner5a830962004-02-25 02:56:58 +00002180 } else {
2181 unsigned ValReg = getReg(I.getOperand(0));
2182 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002183 X86::MOV8mr, X86::MOV16mr, X86::MOV32mr, X86::FST32m
Chris Lattner5a830962004-02-25 02:56:58 +00002184 };
2185 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002186 if (ValTy == Type::DoubleTy) Opcode = X86::FST64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002187 addFullAddress(BuildMI(BB, Opcode, 1+4),
2188 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Chris Lattner5a830962004-02-25 02:56:58 +00002189 }
Chris Lattner94af4142002-12-25 05:13:53 +00002190 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00002191}
2192
2193
Misha Brukman538607f2004-03-01 23:53:11 +00002194/// visitCastInst - Here we have various kinds of copying with or without sign
2195/// extension going on.
2196///
Chris Lattner3e130a22003-01-13 00:32:26 +00002197void ISel::visitCastInst(CastInst &CI) {
Chris Lattnerf5854472003-06-21 16:01:24 +00002198 Value *Op = CI.getOperand(0);
2199 // If this is a cast from a 32-bit integer to a Long type, and the only uses
2200 // of the case are GEP instructions, then the cast does not need to be
2201 // generated explicitly, it will be folded into the GEP.
2202 if (CI.getType() == Type::LongTy &&
2203 (Op->getType() == Type::IntTy || Op->getType() == Type::UIntTy)) {
2204 bool AllUsesAreGEPs = true;
2205 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2206 if (!isa<GetElementPtrInst>(*I)) {
2207 AllUsesAreGEPs = false;
2208 break;
2209 }
2210
2211 // No need to codegen this cast if all users are getelementptr instrs...
2212 if (AllUsesAreGEPs) return;
2213 }
2214
Chris Lattner548f61d2003-04-23 17:22:12 +00002215 unsigned DestReg = getReg(CI);
2216 MachineBasicBlock::iterator MI = BB->end();
Chris Lattnerf5854472003-06-21 16:01:24 +00002217 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
Chris Lattner548f61d2003-04-23 17:22:12 +00002218}
2219
Misha Brukman538607f2004-03-01 23:53:11 +00002220/// emitCastOperation - Common code shared between visitCastInst and constant
2221/// expression cast support.
2222///
Chris Lattner548f61d2003-04-23 17:22:12 +00002223void ISel::emitCastOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002224 MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +00002225 Value *Src, const Type *DestTy,
2226 unsigned DestReg) {
Chris Lattner3907d112003-04-23 17:57:48 +00002227 unsigned SrcReg = getReg(Src, BB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +00002228 const Type *SrcTy = Src->getType();
2229 unsigned SrcClass = getClassB(SrcTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002230 unsigned DestClass = getClassB(DestTy);
Chris Lattner7d255892002-12-13 11:31:59 +00002231
Chris Lattner3e130a22003-01-13 00:32:26 +00002232 // Implement casts to bool by using compare on the operand followed by set if
2233 // not zero on the result.
2234 if (DestTy == Type::BoolTy) {
Chris Lattner20772542003-06-01 03:38:24 +00002235 switch (SrcClass) {
2236 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002237 BuildMI(*BB, IP, X86::TEST8rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002238 break;
2239 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002240 BuildMI(*BB, IP, X86::TEST16rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002241 break;
2242 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002243 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002244 break;
2245 case cLong: {
2246 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002247 BuildMI(*BB, IP, X86::OR32rr, 2, TmpReg).addReg(SrcReg).addReg(SrcReg+1);
Chris Lattner20772542003-06-01 03:38:24 +00002248 break;
2249 }
2250 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +00002251 BuildMI(*BB, IP, X86::FTST, 1).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002252 BuildMI(*BB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +00002253 BuildMI(*BB, IP, X86::SAHF, 1);
Chris Lattner311ca2e2004-02-23 03:21:41 +00002254 break;
Chris Lattner20772542003-06-01 03:38:24 +00002255 }
2256
2257 // If the zero flag is not set, then the value is true, set the byte to
2258 // true.
Chris Lattneree352852004-02-29 07:22:16 +00002259 BuildMI(*BB, IP, X86::SETNEr, 1, DestReg);
Chris Lattner94af4142002-12-25 05:13:53 +00002260 return;
2261 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002262
2263 static const unsigned RegRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002264 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr, X86::FpMOV, X86::MOV32rr
Chris Lattner3e130a22003-01-13 00:32:26 +00002265 };
2266
2267 // Implement casts between values of the same type class (as determined by
2268 // getClass) by using a register-to-register move.
2269 if (SrcClass == DestClass) {
2270 if (SrcClass <= cInt || (SrcClass == cFP && SrcTy == DestTy)) {
Chris Lattneree352852004-02-29 07:22:16 +00002271 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002272 } else if (SrcClass == cFP) {
2273 if (SrcTy == Type::FloatTy) { // double -> float
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002274 assert(DestTy == Type::DoubleTy && "Unknown cFP member!");
Chris Lattneree352852004-02-29 07:22:16 +00002275 BuildMI(*BB, IP, X86::FpMOV, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002276 } else { // float -> double
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002277 assert(SrcTy == Type::DoubleTy && DestTy == Type::FloatTy &&
2278 "Unknown cFP member!");
2279 // Truncate from double to float by storing to memory as short, then
2280 // reading it back.
2281 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
Chris Lattner3e130a22003-01-13 00:32:26 +00002282 int FrameIdx = F->getFrameInfo()->CreateStackObject(4, FltAlign);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002283 addFrameReference(BuildMI(*BB, IP, X86::FST32m, 5), FrameIdx).addReg(SrcReg);
2284 addFrameReference(BuildMI(*BB, IP, X86::FLD32m, 5, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002285 }
2286 } else if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002287 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
2288 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg+1).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002289 } else {
Chris Lattnerc53544a2003-05-12 20:16:58 +00002290 assert(0 && "Cannot handle this type of cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002291 abort();
Brian Gaeked474e9c2002-12-06 10:49:33 +00002292 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002293 return;
2294 }
2295
2296 // Handle cast of SMALLER int to LARGER int using a move with sign extension
2297 // or zero extension, depending on whether the source type was signed.
2298 if (SrcClass <= cInt && (DestClass <= cInt || DestClass == cLong) &&
2299 SrcClass < DestClass) {
2300 bool isLong = DestClass == cLong;
2301 if (isLong) DestClass = cInt;
2302
2303 static const unsigned Opc[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002304 { X86::MOVSX16rr8, X86::MOVSX32rr8, X86::MOVSX32rr16, X86::MOV32rr }, // s
2305 { X86::MOVZX16rr8, X86::MOVZX32rr8, X86::MOVZX32rr16, X86::MOV32rr } // u
Chris Lattner3e130a22003-01-13 00:32:26 +00002306 };
2307
2308 bool isUnsigned = SrcTy->isUnsigned();
Chris Lattneree352852004-02-29 07:22:16 +00002309 BuildMI(*BB, IP, Opc[isUnsigned][SrcClass + DestClass - 1], 1,
Chris Lattner548f61d2003-04-23 17:22:12 +00002310 DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002311
2312 if (isLong) { // Handle upper 32 bits as appropriate...
2313 if (isUnsigned) // Zero out top bits...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002314 BuildMI(*BB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Chris Lattner3e130a22003-01-13 00:32:26 +00002315 else // Sign extend bottom half...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002316 BuildMI(*BB, IP, X86::SAR32ri, 2, DestReg+1).addReg(DestReg).addImm(31);
Brian Gaeked474e9c2002-12-06 10:49:33 +00002317 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002318 return;
2319 }
2320
2321 // Special case long -> int ...
2322 if (SrcClass == cLong && DestClass == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002323 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002324 return;
2325 }
2326
2327 // Handle cast of LARGER int to SMALLER int using a move to EAX followed by a
2328 // move out of AX or AL.
2329 if ((SrcClass <= cInt || SrcClass == cLong) && DestClass <= cInt
2330 && SrcClass > DestClass) {
2331 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX, 0, X86::EAX };
Chris Lattneree352852004-02-29 07:22:16 +00002332 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, AReg[SrcClass]).addReg(SrcReg);
2333 BuildMI(*BB, IP, RegRegMove[DestClass], 1, DestReg).addReg(AReg[DestClass]);
Chris Lattner3e130a22003-01-13 00:32:26 +00002334 return;
2335 }
2336
2337 // Handle casts from integer to floating point now...
2338 if (DestClass == cFP) {
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002339 // Promote the integer to a type supported by FLD. We do this because there
2340 // are no unsigned FLD instructions, so we must promote an unsigned value to
2341 // a larger signed value, then use FLD on the larger value.
2342 //
2343 const Type *PromoteType = 0;
2344 unsigned PromoteOpcode;
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002345 unsigned RealDestReg = DestReg;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002346 switch (SrcTy->getPrimitiveID()) {
2347 case Type::BoolTyID:
2348 case Type::SByteTyID:
2349 // We don't have the facilities for directly loading byte sized data from
2350 // memory (even signed). Promote it to 16 bits.
2351 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002352 PromoteOpcode = X86::MOVSX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002353 break;
2354 case Type::UByteTyID:
2355 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002356 PromoteOpcode = X86::MOVZX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002357 break;
2358 case Type::UShortTyID:
2359 PromoteType = Type::IntTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002360 PromoteOpcode = X86::MOVZX32rr16;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002361 break;
2362 case Type::UIntTyID: {
2363 // Make a 64 bit temporary... and zero out the top of it...
2364 unsigned TmpReg = makeAnotherReg(Type::LongTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002365 BuildMI(*BB, IP, X86::MOV32rr, 1, TmpReg).addReg(SrcReg);
2366 BuildMI(*BB, IP, X86::MOV32ri, 1, TmpReg+1).addImm(0);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002367 SrcTy = Type::LongTy;
2368 SrcClass = cLong;
2369 SrcReg = TmpReg;
2370 break;
2371 }
2372 case Type::ULongTyID:
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002373 // Don't fild into the read destination.
2374 DestReg = makeAnotherReg(Type::DoubleTy);
2375 break;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002376 default: // No promotion needed...
2377 break;
2378 }
2379
2380 if (PromoteType) {
2381 unsigned TmpReg = makeAnotherReg(PromoteType);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002382 unsigned Opc = SrcTy->isSigned() ? X86::MOVSX16rr8 : X86::MOVZX16rr8;
Chris Lattneree352852004-02-29 07:22:16 +00002383 BuildMI(*BB, IP, Opc, 1, TmpReg).addReg(SrcReg);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002384 SrcTy = PromoteType;
2385 SrcClass = getClass(PromoteType);
Chris Lattner3e130a22003-01-13 00:32:26 +00002386 SrcReg = TmpReg;
2387 }
2388
2389 // Spill the integer to memory and reload it from there...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002390 int FrameIdx =
2391 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
Chris Lattner3e130a22003-01-13 00:32:26 +00002392
2393 if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002394 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002395 FrameIdx).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002396 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002397 FrameIdx, 4).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002398 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002399 static const unsigned Op1[] = { X86::MOV8mr, X86::MOV16mr, X86::MOV32mr };
Chris Lattneree352852004-02-29 07:22:16 +00002400 addFrameReference(BuildMI(*BB, IP, Op1[SrcClass], 5),
2401 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002402 }
2403
2404 static const unsigned Op2[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002405 { 0/*byte*/, X86::FILD16m, X86::FILD32m, 0/*FP*/, X86::FILD64m };
Chris Lattneree352852004-02-29 07:22:16 +00002406 addFrameReference(BuildMI(*BB, IP, Op2[SrcClass], 5, DestReg), FrameIdx);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002407
2408 // We need special handling for unsigned 64-bit integer sources. If the
2409 // input number has the "sign bit" set, then we loaded it incorrectly as a
2410 // negative 64-bit number. In this case, add an offset value.
2411 if (SrcTy == Type::ULongTy) {
2412 // Emit a test instruction to see if the dynamic input value was signed.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002413 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg+1).addReg(SrcReg+1);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002414
Chris Lattnerb6bac512004-02-25 06:13:04 +00002415 // If the sign bit is set, get a pointer to an offset, otherwise get a
2416 // pointer to a zero.
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002417 MachineConstantPool *CP = F->getConstantPool();
2418 unsigned Zero = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002419 Constant *Null = Constant::getNullValue(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002420 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Zero),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002421 CP->getConstantPoolIndex(Null));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002422 unsigned Offset = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002423 Constant *OffsetCst = ConstantUInt::get(Type::UIntTy, 0x5f800000);
2424
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002425 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Offset),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002426 CP->getConstantPoolIndex(OffsetCst));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002427 unsigned Addr = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002428 BuildMI(*BB, IP, X86::CMOVS32rr, 2, Addr).addReg(Zero).addReg(Offset);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002429
2430 // Load the constant for an add. FIXME: this could make an 'fadd' that
2431 // reads directly from memory, but we don't support these yet.
2432 unsigned ConstReg = makeAnotherReg(Type::DoubleTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002433 addDirectMem(BuildMI(*BB, IP, X86::FLD32m, 4, ConstReg), Addr);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002434
Chris Lattneree352852004-02-29 07:22:16 +00002435 BuildMI(*BB, IP, X86::FpADD, 2, RealDestReg)
2436 .addReg(ConstReg).addReg(DestReg);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002437 }
2438
Chris Lattner3e130a22003-01-13 00:32:26 +00002439 return;
2440 }
2441
2442 // Handle casts from floating point to integer now...
2443 if (SrcClass == cFP) {
2444 // Change the floating point control register to use "round towards zero"
2445 // mode when truncating to an integer value.
2446 //
2447 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002448 addFrameReference(BuildMI(*BB, IP, X86::FNSTCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002449
2450 // Load the old value of the high byte of the control word...
2451 unsigned HighPartOfCW = makeAnotherReg(Type::UByteTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002452 addFrameReference(BuildMI(*BB, IP, X86::MOV8rm, 4, HighPartOfCW),
Chris Lattneree352852004-02-29 07:22:16 +00002453 CWFrameIdx, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002454
2455 // Set the high part to be round to zero...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002456 addFrameReference(BuildMI(*BB, IP, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002457 CWFrameIdx, 1).addImm(12);
Chris Lattner3e130a22003-01-13 00:32:26 +00002458
2459 // Reload the modified control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002460 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002461
2462 // Restore the memory image of control word to original value
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002463 addFrameReference(BuildMI(*BB, IP, X86::MOV8mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002464 CWFrameIdx, 1).addReg(HighPartOfCW);
Chris Lattner3e130a22003-01-13 00:32:26 +00002465
2466 // We don't have the facilities for directly storing byte sized data to
2467 // memory. Promote it to 16 bits. We also must promote unsigned values to
2468 // larger classes because we only have signed FP stores.
2469 unsigned StoreClass = DestClass;
2470 const Type *StoreTy = DestTy;
2471 if (StoreClass == cByte || DestTy->isUnsigned())
2472 switch (StoreClass) {
2473 case cByte: StoreTy = Type::ShortTy; StoreClass = cShort; break;
2474 case cShort: StoreTy = Type::IntTy; StoreClass = cInt; break;
2475 case cInt: StoreTy = Type::LongTy; StoreClass = cLong; break;
Brian Gaeked4615052003-07-18 20:23:43 +00002476 // The following treatment of cLong may not be perfectly right,
2477 // but it survives chains of casts of the form
2478 // double->ulong->double.
2479 case cLong: StoreTy = Type::LongTy; StoreClass = cLong; break;
Chris Lattner3e130a22003-01-13 00:32:26 +00002480 default: assert(0 && "Unknown store class!");
2481 }
2482
2483 // Spill the integer to memory and reload it from there...
2484 int FrameIdx =
2485 F->getFrameInfo()->CreateStackObject(StoreTy, TM.getTargetData());
2486
2487 static const unsigned Op1[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002488 { 0, X86::FIST16m, X86::FIST32m, 0, X86::FISTP64m };
Chris Lattneree352852004-02-29 07:22:16 +00002489 addFrameReference(BuildMI(*BB, IP, Op1[StoreClass], 5),
2490 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002491
2492 if (DestClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002493 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg), FrameIdx);
2494 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg+1),
Chris Lattneree352852004-02-29 07:22:16 +00002495 FrameIdx, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +00002496 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002497 static const unsigned Op2[] = { X86::MOV8rm, X86::MOV16rm, X86::MOV32rm };
Chris Lattneree352852004-02-29 07:22:16 +00002498 addFrameReference(BuildMI(*BB, IP, Op2[DestClass], 4, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002499 }
2500
2501 // Reload the original control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002502 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002503 return;
2504 }
2505
Brian Gaeked474e9c2002-12-06 10:49:33 +00002506 // Anything we haven't handled already, we can't (yet) handle at all.
Chris Lattnerc53544a2003-05-12 20:16:58 +00002507 assert(0 && "Unhandled cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002508 abort();
Brian Gaekefa8d5712002-11-22 11:07:01 +00002509}
Brian Gaekea1719c92002-10-31 23:03:59 +00002510
Chris Lattner73815062003-10-18 05:56:40 +00002511/// visitVANextInst - Implement the va_next instruction...
Chris Lattnereca195e2003-05-08 19:44:13 +00002512///
Chris Lattner73815062003-10-18 05:56:40 +00002513void ISel::visitVANextInst(VANextInst &I) {
2514 unsigned VAList = getReg(I.getOperand(0));
Chris Lattnereca195e2003-05-08 19:44:13 +00002515 unsigned DestReg = getReg(I);
2516
Chris Lattnereca195e2003-05-08 19:44:13 +00002517 unsigned Size;
Chris Lattner73815062003-10-18 05:56:40 +00002518 switch (I.getArgType()->getPrimitiveID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00002519 default:
2520 std::cerr << I;
Chris Lattner73815062003-10-18 05:56:40 +00002521 assert(0 && "Error: bad type for va_next instruction!");
Chris Lattnereca195e2003-05-08 19:44:13 +00002522 return;
2523 case Type::PointerTyID:
2524 case Type::UIntTyID:
2525 case Type::IntTyID:
2526 Size = 4;
Chris Lattnereca195e2003-05-08 19:44:13 +00002527 break;
2528 case Type::ULongTyID:
2529 case Type::LongTyID:
Chris Lattnereca195e2003-05-08 19:44:13 +00002530 case Type::DoubleTyID:
2531 Size = 8;
Chris Lattnereca195e2003-05-08 19:44:13 +00002532 break;
2533 }
2534
2535 // Increment the VAList pointer...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002536 BuildMI(BB, X86::ADD32ri, 2, DestReg).addReg(VAList).addImm(Size);
Chris Lattner73815062003-10-18 05:56:40 +00002537}
Chris Lattnereca195e2003-05-08 19:44:13 +00002538
Chris Lattner73815062003-10-18 05:56:40 +00002539void ISel::visitVAArgInst(VAArgInst &I) {
2540 unsigned VAList = getReg(I.getOperand(0));
2541 unsigned DestReg = getReg(I);
2542
2543 switch (I.getType()->getPrimitiveID()) {
2544 default:
2545 std::cerr << I;
2546 assert(0 && "Error: bad type for va_next instruction!");
2547 return;
2548 case Type::PointerTyID:
2549 case Type::UIntTyID:
2550 case Type::IntTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002551 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002552 break;
2553 case Type::ULongTyID:
2554 case Type::LongTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002555 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
2556 addRegOffset(BuildMI(BB, X86::MOV32rm, 4, DestReg+1), VAList, 4);
Chris Lattner73815062003-10-18 05:56:40 +00002557 break;
2558 case Type::DoubleTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002559 addDirectMem(BuildMI(BB, X86::FLD64m, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002560 break;
2561 }
Chris Lattnereca195e2003-05-08 19:44:13 +00002562}
2563
Misha Brukman538607f2004-03-01 23:53:11 +00002564/// visitGetElementPtrInst - instruction-select GEP instructions
2565///
Chris Lattner3e130a22003-01-13 00:32:26 +00002566void ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Chris Lattnerb6bac512004-02-25 06:13:04 +00002567 // If this GEP instruction will be folded into all of its users, we don't need
2568 // to explicitly calculate it!
2569 unsigned A, B, C, D;
2570 if (isGEPFoldable(0, I.getOperand(0), I.op_begin()+1, I.op_end(), A,B,C,D)) {
2571 // Check all of the users of the instruction to see if they are loads and
2572 // stores.
2573 bool AllWillFold = true;
2574 for (Value::use_iterator UI = I.use_begin(), E = I.use_end(); UI != E; ++UI)
2575 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Load)
2576 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Store ||
2577 cast<Instruction>(*UI)->getOperand(0) == &I) {
2578 AllWillFold = false;
2579 break;
2580 }
2581
2582 // If the instruction is foldable, and will be folded into all users, don't
2583 // emit it!
2584 if (AllWillFold) return;
2585 }
2586
Chris Lattner3e130a22003-01-13 00:32:26 +00002587 unsigned outputReg = getReg(I);
Chris Lattner827832c2004-02-22 17:05:38 +00002588 emitGEPOperation(BB, BB->end(), I.getOperand(0),
Brian Gaeke68b1edc2002-12-16 04:23:29 +00002589 I.op_begin()+1, I.op_end(), outputReg);
Chris Lattnerc0812d82002-12-13 06:56:29 +00002590}
2591
Chris Lattner985fe3d2004-02-25 03:45:50 +00002592/// getGEPIndex - Inspect the getelementptr operands specified with GEPOps and
2593/// GEPTypes (the derived types being stepped through at each level). On return
2594/// from this function, if some indexes of the instruction are representable as
2595/// an X86 lea instruction, the machine operands are put into the Ops
2596/// instruction and the consumed indexes are poped from the GEPOps/GEPTypes
2597/// lists. Otherwise, GEPOps.size() is returned. If this returns a an
2598/// addressing mode that only partially consumes the input, the BaseReg input of
2599/// the addressing mode must be left free.
2600///
2601/// Note that there is one fewer entry in GEPTypes than there is in GEPOps.
2602///
Chris Lattnerb6bac512004-02-25 06:13:04 +00002603void ISel::getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
2604 std::vector<Value*> &GEPOps,
2605 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
2606 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
2607 const TargetData &TD = TM.getTargetData();
2608
Chris Lattner985fe3d2004-02-25 03:45:50 +00002609 // Clear out the state we are working with...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002610 BaseReg = 0; // No base register
2611 Scale = 1; // Unit scale
2612 IndexReg = 0; // No index register
2613 Disp = 0; // No displacement
2614
Chris Lattner985fe3d2004-02-25 03:45:50 +00002615 // While there are GEP indexes that can be folded into the current address,
2616 // keep processing them.
2617 while (!GEPTypes.empty()) {
2618 if (const StructType *StTy = dyn_cast<StructType>(GEPTypes.back())) {
2619 // It's a struct access. CUI is the index into the structure,
2620 // which names the field. This index must have unsigned type.
2621 const ConstantUInt *CUI = cast<ConstantUInt>(GEPOps.back());
2622
2623 // Use the TargetData structure to pick out what the layout of the
2624 // structure is in memory. Since the structure index must be constant, we
2625 // can get its value and use it to find the right byte offset from the
2626 // StructLayout class's list of structure member offsets.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002627 Disp += TD.getStructLayout(StTy)->MemberOffsets[CUI->getValue()];
Chris Lattner985fe3d2004-02-25 03:45:50 +00002628 GEPOps.pop_back(); // Consume a GEP operand
2629 GEPTypes.pop_back();
2630 } else {
2631 // It's an array or pointer access: [ArraySize x ElementType].
2632 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2633 Value *idx = GEPOps.back();
2634
2635 // idx is the index into the array. Unlike with structure
2636 // indices, we may not know its actual value at code-generation
2637 // time.
2638 assert(idx->getType() == Type::LongTy && "Bad GEP array index!");
2639
2640 // If idx is a constant, fold it into the offset.
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002641 unsigned TypeSize = TD.getTypeSize(SqTy->getElementType());
Chris Lattner985fe3d2004-02-25 03:45:50 +00002642 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(idx)) {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002643 Disp += TypeSize*CSI->getValue();
Chris Lattner985fe3d2004-02-25 03:45:50 +00002644 } else {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002645 // If the index reg is already taken, we can't handle this index.
2646 if (IndexReg) return;
2647
2648 // If this is a size that we can handle, then add the index as
2649 switch (TypeSize) {
2650 case 1: case 2: case 4: case 8:
2651 // These are all acceptable scales on X86.
2652 Scale = TypeSize;
2653 break;
2654 default:
2655 // Otherwise, we can't handle this scale
2656 return;
2657 }
2658
2659 if (CastInst *CI = dyn_cast<CastInst>(idx))
2660 if (CI->getOperand(0)->getType() == Type::IntTy ||
2661 CI->getOperand(0)->getType() == Type::UIntTy)
2662 idx = CI->getOperand(0);
2663
2664 IndexReg = MBB ? getReg(idx, MBB, IP) : 1;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002665 }
2666
2667 GEPOps.pop_back(); // Consume a GEP operand
2668 GEPTypes.pop_back();
2669 }
2670 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002671
2672 // GEPTypes is empty, which means we have a single operand left. See if we
2673 // can set it as the base register.
2674 //
2675 // FIXME: When addressing modes are more powerful/correct, we could load
2676 // global addresses directly as 32-bit immediates.
2677 assert(BaseReg == 0);
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002678 BaseReg = MBB ? getReg(GEPOps[0], MBB, IP) : 1;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002679 GEPOps.pop_back(); // Consume the last GEP operand
Chris Lattner985fe3d2004-02-25 03:45:50 +00002680}
2681
2682
Chris Lattnerb6bac512004-02-25 06:13:04 +00002683/// isGEPFoldable - Return true if the specified GEP can be completely
2684/// folded into the addressing mode of a load/store or lea instruction.
2685bool ISel::isGEPFoldable(MachineBasicBlock *MBB,
2686 Value *Src, User::op_iterator IdxBegin,
2687 User::op_iterator IdxEnd, unsigned &BaseReg,
2688 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
Chris Lattner7ca04092004-02-22 17:35:42 +00002689 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2690 Src = CPR->getValue();
2691
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002692 std::vector<Value*> GEPOps;
2693 GEPOps.resize(IdxEnd-IdxBegin+1);
2694 GEPOps[0] = Src;
2695 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2696
2697 std::vector<const Type*> GEPTypes;
2698 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2699 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
2700
Chris Lattnerb6bac512004-02-25 06:13:04 +00002701 MachineBasicBlock::iterator IP;
2702 if (MBB) IP = MBB->end();
2703 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
2704
2705 // We can fold it away iff the getGEPIndex call eliminated all operands.
2706 return GEPOps.empty();
2707}
2708
2709void ISel::emitGEPOperation(MachineBasicBlock *MBB,
2710 MachineBasicBlock::iterator IP,
2711 Value *Src, User::op_iterator IdxBegin,
2712 User::op_iterator IdxEnd, unsigned TargetReg) {
2713 const TargetData &TD = TM.getTargetData();
2714 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2715 Src = CPR->getValue();
2716
2717 std::vector<Value*> GEPOps;
2718 GEPOps.resize(IdxEnd-IdxBegin+1);
2719 GEPOps[0] = Src;
2720 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2721
2722 std::vector<const Type*> GEPTypes;
2723 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2724 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
Chris Lattner985fe3d2004-02-25 03:45:50 +00002725
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002726 // Keep emitting instructions until we consume the entire GEP instruction.
2727 while (!GEPOps.empty()) {
2728 unsigned OldSize = GEPOps.size();
Chris Lattnerb6bac512004-02-25 06:13:04 +00002729 unsigned BaseReg, Scale, IndexReg, Disp;
2730 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002731
Chris Lattner985fe3d2004-02-25 03:45:50 +00002732 if (GEPOps.size() != OldSize) {
2733 // getGEPIndex consumed some of the input. Build an LEA instruction here.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002734 unsigned NextTarget = 0;
2735 if (!GEPOps.empty()) {
2736 assert(BaseReg == 0 &&
2737 "getGEPIndex should have left the base register open for chaining!");
2738 NextTarget = BaseReg = makeAnotherReg(Type::UIntTy);
Chris Lattner985fe3d2004-02-25 03:45:50 +00002739 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002740
2741 if (IndexReg == 0 && Disp == 0)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002742 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002743 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002744 addFullAddress(BuildMI(*MBB, IP, X86::LEA32r, 5, TargetReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002745 BaseReg, Scale, IndexReg, Disp);
2746 --IP;
2747 TargetReg = NextTarget;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002748 } else if (GEPTypes.empty()) {
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002749 // The getGEPIndex operation didn't want to build an LEA. Check to see if
2750 // all operands are consumed but the base pointer. If so, just load it
2751 // into the register.
Chris Lattner7ca04092004-02-22 17:35:42 +00002752 if (GlobalValue *GV = dyn_cast<GlobalValue>(GEPOps[0])) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002753 BuildMI(*MBB, IP, X86::MOV32ri, 1, TargetReg).addGlobalAddress(GV);
Chris Lattner7ca04092004-02-22 17:35:42 +00002754 } else {
2755 unsigned BaseReg = getReg(GEPOps[0], MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002756 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattner7ca04092004-02-22 17:35:42 +00002757 }
2758 break; // we are now done
Chris Lattnerb6bac512004-02-25 06:13:04 +00002759
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002760 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +00002761 // It's an array or pointer access: [ArraySize x ElementType].
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002762 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2763 Value *idx = GEPOps.back();
2764 GEPOps.pop_back(); // Consume a GEP operand
2765 GEPTypes.pop_back();
Chris Lattner8a307e82002-12-16 19:32:50 +00002766
Brian Gaeke20244b72002-12-12 15:33:40 +00002767 // idx is the index into the array. Unlike with structure
2768 // indices, we may not know its actual value at code-generation
2769 // time.
Chris Lattner8a307e82002-12-16 19:32:50 +00002770 assert(idx->getType() == Type::LongTy && "Bad GEP array index!");
2771
Chris Lattnerf5854472003-06-21 16:01:24 +00002772 // Most GEP instructions use a [cast (int/uint) to LongTy] as their
2773 // operand on X86. Handle this case directly now...
2774 if (CastInst *CI = dyn_cast<CastInst>(idx))
2775 if (CI->getOperand(0)->getType() == Type::IntTy ||
2776 CI->getOperand(0)->getType() == Type::UIntTy)
2777 idx = CI->getOperand(0);
2778
Chris Lattner3e130a22003-01-13 00:32:26 +00002779 // We want to add BaseReg to(idxReg * sizeof ElementType). First, we
Chris Lattner8a307e82002-12-16 19:32:50 +00002780 // must find the size of the pointed-to type (Not coincidentally, the next
2781 // type is the type of the elements in the array).
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002782 const Type *ElTy = SqTy->getElementType();
2783 unsigned elementSize = TD.getTypeSize(ElTy);
Chris Lattner8a307e82002-12-16 19:32:50 +00002784
2785 // If idxReg is a constant, we don't need to perform the multiply!
2786 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(idx)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002787 if (!CSI->isNullValue()) {
Chris Lattner8a307e82002-12-16 19:32:50 +00002788 unsigned Offset = elementSize*CSI->getValue();
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002789 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002790 BuildMI(*MBB, IP, X86::ADD32ri, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002791 .addReg(Reg).addImm(Offset);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002792 --IP; // Insert the next instruction before this one.
2793 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002794 }
2795 } else if (elementSize == 1) {
2796 // If the element size is 1, we don't have to multiply, just add
2797 unsigned idxReg = getReg(idx, MBB, IP);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002798 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002799 BuildMI(*MBB, IP, X86::ADD32rr, 2,TargetReg).addReg(Reg).addReg(idxReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002800 --IP; // Insert the next instruction before this one.
2801 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002802 } else {
2803 unsigned idxReg = getReg(idx, MBB, IP);
2804 unsigned OffsetReg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002805
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002806 // Make sure we can back the iterator up to point to the first
2807 // instruction emitted.
2808 MachineBasicBlock::iterator BeforeIt = IP;
2809 if (IP == MBB->begin())
2810 BeforeIt = MBB->end();
2811 else
2812 --BeforeIt;
Chris Lattnerb2acc512003-10-19 21:09:10 +00002813 doMultiplyConst(MBB, IP, OffsetReg, Type::IntTy, idxReg, elementSize);
2814
Chris Lattner8a307e82002-12-16 19:32:50 +00002815 // Emit an ADD to add OffsetReg to the basePtr.
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002816 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002817 BuildMI(*MBB, IP, X86::ADD32rr, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002818 .addReg(Reg).addReg(OffsetReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002819
2820 // Step to the first instruction of the multiply.
2821 if (BeforeIt == MBB->end())
2822 IP = MBB->begin();
2823 else
2824 IP = ++BeforeIt;
2825
2826 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002827 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002828 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002829 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002830}
2831
2832
Chris Lattner065faeb2002-12-28 20:24:02 +00002833/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
2834/// frame manager, otherwise do it the hard way.
2835///
2836void ISel::visitAllocaInst(AllocaInst &I) {
Brian Gaekee48ec012002-12-13 06:46:31 +00002837 // Find the data size of the alloca inst's getAllocatedType.
Chris Lattner065faeb2002-12-28 20:24:02 +00002838 const Type *Ty = I.getAllocatedType();
2839 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
2840
2841 // If this is a fixed size alloca in the entry block for the function,
2842 // statically stack allocate the space.
2843 //
2844 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(I.getArraySize())) {
2845 if (I.getParent() == I.getParent()->getParent()->begin()) {
2846 TySize *= CUI->getValue(); // Get total allocated size...
2847 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
2848
2849 // Create a new stack object using the frame manager...
2850 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002851 addFrameReference(BuildMI(BB, X86::LEA32r, 5, getReg(I)), FrameIdx);
Chris Lattner065faeb2002-12-28 20:24:02 +00002852 return;
2853 }
2854 }
2855
2856 // Create a register to hold the temporary result of multiplying the type size
2857 // constant by the variable amount.
2858 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
2859 unsigned SrcReg1 = getReg(I.getArraySize());
Chris Lattner065faeb2002-12-28 20:24:02 +00002860
2861 // TotalSizeReg = mul <numelements>, <TypeSize>
2862 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00002863 doMultiplyConst(BB, MBBI, TotalSizeReg, Type::UIntTy, SrcReg1, TySize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002864
2865 // AddedSize = add <TotalSizeReg>, 15
2866 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002867 BuildMI(BB, X86::ADD32ri, 2, AddedSizeReg).addReg(TotalSizeReg).addImm(15);
Chris Lattner065faeb2002-12-28 20:24:02 +00002868
2869 // AlignedSize = and <AddedSize>, ~15
2870 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002871 BuildMI(BB, X86::AND32ri, 2, AlignedSize).addReg(AddedSizeReg).addImm(~15);
Chris Lattner065faeb2002-12-28 20:24:02 +00002872
Brian Gaekee48ec012002-12-13 06:46:31 +00002873 // Subtract size from stack pointer, thereby allocating some space.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002874 BuildMI(BB, X86::SUB32rr, 2, X86::ESP).addReg(X86::ESP).addReg(AlignedSize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002875
Brian Gaekee48ec012002-12-13 06:46:31 +00002876 // Put a pointer to the space into the result register, by copying
2877 // the stack pointer.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002878 BuildMI(BB, X86::MOV32rr, 1, getReg(I)).addReg(X86::ESP);
Chris Lattner065faeb2002-12-28 20:24:02 +00002879
Misha Brukman48196b32003-05-03 02:18:17 +00002880 // Inform the Frame Information that we have just allocated a variable-sized
Chris Lattner065faeb2002-12-28 20:24:02 +00002881 // object.
2882 F->getFrameInfo()->CreateVariableSizedObject();
Brian Gaeke20244b72002-12-12 15:33:40 +00002883}
Chris Lattner3e130a22003-01-13 00:32:26 +00002884
2885/// visitMallocInst - Malloc instructions are code generated into direct calls
2886/// to the library malloc.
2887///
2888void ISel::visitMallocInst(MallocInst &I) {
2889 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
2890 unsigned Arg;
2891
2892 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
2893 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
2894 } else {
2895 Arg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002896 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00002897 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00002898 doMultiplyConst(BB, MBBI, Arg, Type::UIntTy, Op0Reg, AllocSize);
Chris Lattner3e130a22003-01-13 00:32:26 +00002899 }
2900
2901 std::vector<ValueRecord> Args;
2902 Args.push_back(ValueRecord(Arg, Type::UIntTy));
2903 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002904 1).addExternalSymbol("malloc", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00002905 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args);
2906}
2907
2908
2909/// visitFreeInst - Free instructions are code gen'd to call the free libc
2910/// function.
2911///
2912void ISel::visitFreeInst(FreeInst &I) {
2913 std::vector<ValueRecord> Args;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00002914 Args.push_back(ValueRecord(I.getOperand(0)));
Chris Lattner3e130a22003-01-13 00:32:26 +00002915 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002916 1).addExternalSymbol("free", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00002917 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args);
2918}
2919
Chris Lattnerd281de22003-07-26 23:49:58 +00002920/// createX86SimpleInstructionSelector - This pass converts an LLVM function
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00002921/// into a machine code representation is a very simple peep-hole fashion. The
Chris Lattner72614082002-10-25 22:55:53 +00002922/// generated code sucks but the implementation is nice and simple.
2923///
Chris Lattnerf70e0c22003-12-28 21:23:38 +00002924FunctionPass *llvm::createX86SimpleInstructionSelector(TargetMachine &TM) {
2925 return new ISel(TM);
Chris Lattner72614082002-10-25 22:55:53 +00002926}