blob: 5de0b030c7c9d49dd4cd5719e7a3cfab7e4f7a6a [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Anderson718cb662007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Stephen Hines36b56882014-04-23 16:57:46 -070025#include "llvm/IR/LLVMContext.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotemb6fbec32011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Nick Lewycky476b2422010-12-19 20:43:38 +000034#include <cctype>
Chris Lattner310968c2005-01-07 07:44:53 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +000038TargetLowering::TargetLowering(const TargetMachine &tm,
39 const TargetLoweringObjectFile *tlof)
Benjamin Kramer69e42db2013-01-11 20:05:37 +000040 : TargetLoweringBase(tm, tlof) {}
Chris Lattnercba82f92005-01-16 07:28:11 +000041
Evan Cheng72261582005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
43 return NULL;
44}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000045
Tim Northover2c8cf4b2013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northover2c8cf4b2013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling1b0c54f2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northover2c8cf4b2013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick2343e3b2013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Stephen Hines36b56882014-04-23 16:57:46 -070078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick2343e3b2013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northover2c8cf4b2013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman3add0672013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
88 const SDValue *Ops, unsigned NumOps,
89 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
93 Args.reserve(NumOps);
94
95 TargetLowering::ArgListEntry Entry;
96 for (unsigned i = 0; i != NumOps; ++i) {
97 Entry.Node = Ops[i];
98 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
99 Entry.isSExt = isSigned;
100 Entry.isZExt = !isSigned;
101 Args.push_back(Entry);
102 }
103 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
104
105 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
106 TargetLowering::
107 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy, isSigned, !isSigned, false,
108 false, 0, getLibcallCallingConv(LC),
109 /*isTailCall=*/false,
Michael Gottesman3add0672013-08-13 17:54:56 +0000110 doesNotReturn, isReturnValueUsed, Callee, Args,
111 DAG, dl);
112 return LowerCallTo(CLI);
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000113}
114
115
116/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
117/// shared among BR_CC, SELECT_CC, and SETCC handlers.
118void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
119 SDValue &NewLHS, SDValue &NewRHS,
120 ISD::CondCode &CCCode,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000121 SDLoc dl) const {
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000122 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
123 && "Unsupported setcc type!");
124
125 // Expand into one or more soft-fp libcall(s).
126 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
127 switch (CCCode) {
128 case ISD::SETEQ:
129 case ISD::SETOEQ:
130 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
131 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
132 break;
133 case ISD::SETNE:
134 case ISD::SETUNE:
135 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
136 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
137 break;
138 case ISD::SETGE:
139 case ISD::SETOGE:
140 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
141 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
142 break;
143 case ISD::SETLT:
144 case ISD::SETOLT:
145 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
146 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
147 break;
148 case ISD::SETLE:
149 case ISD::SETOLE:
150 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
151 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
152 break;
153 case ISD::SETGT:
154 case ISD::SETOGT:
155 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
156 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
157 break;
158 case ISD::SETUO:
159 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
160 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
161 break;
162 case ISD::SETO:
163 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
164 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
165 break;
166 default:
167 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
168 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
169 switch (CCCode) {
170 case ISD::SETONE:
171 // SETONE = SETOLT | SETOGT
172 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
173 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
174 // Fallthrough
175 case ISD::SETUGT:
176 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
177 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
178 break;
179 case ISD::SETUGE:
180 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
181 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
182 break;
183 case ISD::SETULT:
184 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
185 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
186 break;
187 case ISD::SETULE:
188 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
189 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
190 break;
191 case ISD::SETUEQ:
192 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
193 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
194 break;
195 default: llvm_unreachable("Do not know how to soften this setcc!");
196 }
197 }
198
199 // Use the target specific return value for comparions lib calls.
200 EVT RetVT = getCmpLibcallReturnType();
201 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman3add0672013-08-13 17:54:56 +0000202 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
203 dl).first;
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000204 NewRHS = DAG.getConstant(0, RetVT);
205 CCCode = getCmpLibcallCC(LC1);
206 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault225ed702013-05-18 00:21:46 +0000207 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
208 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000209 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman3add0672013-08-13 17:54:56 +0000210 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
211 dl).first;
Matt Arsenault225ed702013-05-18 00:21:46 +0000212 NewLHS = DAG.getNode(ISD::SETCC, dl,
213 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northover2c8cf4b2013-01-09 13:18:15 +0000214 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
215 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
216 NewRHS = SDValue();
217 }
218}
219
Chris Lattner071c62f2010-01-25 23:26:13 +0000220/// getJumpTableEncoding - Return the entry encoding for a jump table in the
221/// current function. The returned value is a member of the
222/// MachineJumpTableInfo::JTEntryKind enum.
223unsigned TargetLowering::getJumpTableEncoding() const {
224 // In non-pic modes, just use the address of a block.
225 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
226 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000227
Chris Lattner071c62f2010-01-25 23:26:13 +0000228 // In PIC mode, if the target supports a GPRel32 directive, use it.
229 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
230 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000231
Chris Lattner071c62f2010-01-25 23:26:13 +0000232 // Otherwise, use a label difference.
233 return MachineJumpTableInfo::EK_LabelDifference32;
234}
235
Dan Gohman475871a2008-07-27 21:46:04 +0000236SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
237 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000238 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000239 unsigned JTEncoding = getJumpTableEncoding();
240
241 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
242 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow7d661462012-10-09 16:06:12 +0000243 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka787c3fd2012-04-09 20:32:12 +0000244
Evan Chengcc415862007-11-09 01:32:10 +0000245 return Table;
246}
247
Chris Lattner13e97a22010-01-26 05:30:30 +0000248/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
249/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
250/// MCExpr.
251const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000252TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
253 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000254 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000255 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000256}
257
Dan Gohman6520e202008-10-18 02:06:02 +0000258bool
259TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
260 // Assume that everything is safe in static mode.
261 if (getTargetMachine().getRelocationModel() == Reloc::Static)
262 return true;
263
264 // In dynamic-no-pic mode, assume that known defined values are safe.
265 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
266 GA &&
267 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000268 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000269 return true;
270
271 // Otherwise assume nothing is safe.
272 return false;
273}
274
Chris Lattnereb8146b2006-02-04 02:13:02 +0000275//===----------------------------------------------------------------------===//
276// Optimization Methods
277//===----------------------------------------------------------------------===//
278
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000279/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman368e18d2006-02-16 21:11:51 +0000280/// specified instruction is a constant integer. If so, check to see if there
281/// are any bits set in the constant that are not demanded. If so, shrink the
282/// constant and return true.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000283bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000284 const APInt &Demanded) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000285 SDLoc dl(Op);
Bill Wendling36ae6c12009-03-04 00:18:06 +0000286
Chris Lattnerec665152006-02-26 23:36:02 +0000287 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000288 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000289 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000290 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000291 case ISD::AND:
292 case ISD::OR: {
293 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
294 if (!C) return false;
295
296 if (Op.getOpcode() == ISD::XOR &&
297 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
298 return false;
299
300 // if we can expand it to have all bits set, do it
301 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000302 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000303 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
304 DAG.getConstant(Demanded &
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000305 C->getAPIntValue(),
Bill Wendling36ae6c12009-03-04 00:18:06 +0000306 VT));
307 return CombineTo(Op, New);
308 }
309
Nate Begemande996292006-02-03 22:24:05 +0000310 break;
311 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000312 }
313
Nate Begemande996292006-02-03 22:24:05 +0000314 return false;
315}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000316
Dan Gohman97121ba2009-04-08 00:15:30 +0000317/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
318/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
319/// cast, but it could be generalized for targets with other types of
320/// implicit widening casts.
321bool
322TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
323 unsigned BitWidth,
324 const APInt &Demanded,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000325 SDLoc dl) {
Dan Gohman97121ba2009-04-08 00:15:30 +0000326 assert(Op.getNumOperands() == 2 &&
327 "ShrinkDemandedOp only supports binary operators!");
328 assert(Op.getNode()->getNumValues() == 1 &&
329 "ShrinkDemandedOp only supports nodes with one result!");
330
331 // Don't do this if the node has another user, which may require the
332 // full value.
333 if (!Op.getNode()->hasOneUse())
334 return false;
335
336 // Search for the smallest integer type with free casts to and from
337 // Op's type. For expedience, just check power-of-2 integer types.
338 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000339 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
340 unsigned SmallVTBits = DemandedSize;
Dan Gohman97121ba2009-04-08 00:15:30 +0000341 if (!isPowerOf2_32(SmallVTBits))
342 SmallVTBits = NextPowerOf2(SmallVTBits);
343 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000344 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000345 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
346 TLI.isZExtFree(SmallVT, Op.getValueType())) {
347 // We found a type with free casts.
348 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
349 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
350 Op.getNode()->getOperand(0)),
351 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
352 Op.getNode()->getOperand(1)));
Nadav Rotembf5a2c62012-12-19 07:39:08 +0000353 bool NeedZext = DemandedSize > SmallVTBits;
354 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
355 dl, Op.getValueType(), X);
Dan Gohman97121ba2009-04-08 00:15:30 +0000356 return CombineTo(Op, Z);
357 }
358 }
359 return false;
360}
361
Nate Begeman368e18d2006-02-16 21:11:51 +0000362/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier8c1ec5a2011-06-11 02:27:46 +0000363/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman368e18d2006-02-16 21:11:51 +0000364/// use this information to simplify Op, create a new simplified DAG node and
365/// return true, returning the original and new nodes in Old and New. Otherwise,
366/// analyze the expression and return a mask of KnownOne and KnownZero bits for
367/// the expression (used to simplify the caller). The KnownZero/One bits may
368/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000369bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000370 const APInt &DemandedMask,
371 APInt &KnownZero,
372 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000373 TargetLoweringOpt &TLO,
374 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000375 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000376 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000377 "Mask size mismatches value type size!");
378 APInt NewMask = DemandedMask;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000379 SDLoc dl(Op);
Chris Lattner3fc5b012007-05-17 18:19:23 +0000380
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000381 // Don't know anything.
382 KnownZero = KnownOne = APInt(BitWidth, 0);
383
Nate Begeman368e18d2006-02-16 21:11:51 +0000384 // Other users may use these bits.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000385 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000386 if (Depth != 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000387 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman368e18d2006-02-16 21:11:51 +0000388 // simplify things downstream.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000389 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000390 return false;
391 }
392 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000393 // just set the NewMask to all bits.
394 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000395 } else if (DemandedMask == 0) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000396 // Not demanding any bits from Op.
397 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000398 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000399 return false;
400 } else if (Depth == 6) { // Limit search depth.
401 return false;
402 }
403
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000404 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000405 switch (Op.getOpcode()) {
406 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000407 // We know all of the bits for a constant!
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000408 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
409 KnownZero = ~KnownOne;
Chris Lattnerec665152006-02-26 23:36:02 +0000410 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000411 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000412 // If the RHS is a constant, check to see if the LHS would be zero without
413 // using the bits from the RHS. Below, we use knowledge about the RHS to
414 // simplify the LHS, here we're using information from the LHS to simplify
415 // the RHS.
416 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000417 APInt LHSZero, LHSOne;
Dale Johannesen97fd9a52011-01-10 21:53:07 +0000418 // Do not increment Depth here; that can cause an infinite loop.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000419 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattner81cd3552006-02-27 00:36:27 +0000420 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000421 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000422 return TLO.CombineTo(Op, Op.getOperand(0));
423 // If any of the set bits in the RHS are known zero on the LHS, shrink
424 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000425 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000426 return true;
427 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000428
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000429 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000430 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000431 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000432 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000433 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000434 KnownZero2, KnownOne2, TLO, Depth+1))
435 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000436 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
437
Nate Begeman368e18d2006-02-16 21:11:51 +0000438 // If all of the demanded bits are known one on one side, return the other.
439 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000440 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000441 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000442 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000443 return TLO.CombineTo(Op, Op.getOperand(1));
444 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000445 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000446 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
447 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000448 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000449 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000450 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000451 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000452 return true;
453
Nate Begeman368e18d2006-02-16 21:11:51 +0000454 // Output known-1 bits are only known if set in both the LHS & RHS.
455 KnownOne &= KnownOne2;
456 // Output known-0 are known to be clear if zero in either the LHS | RHS.
457 KnownZero |= KnownZero2;
458 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000459 case ISD::OR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000460 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000461 KnownOne, TLO, Depth+1))
462 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000463 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000464 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000465 KnownZero2, KnownOne2, TLO, Depth+1))
466 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000467 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
468
Nate Begeman368e18d2006-02-16 21:11:51 +0000469 // If all of the demanded bits are known zero on one side, return the other.
470 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000471 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000472 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000473 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000474 return TLO.CombineTo(Op, Op.getOperand(1));
475 // If all of the potentially set bits on one side are known to be set on
476 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000477 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000478 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000479 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000480 return TLO.CombineTo(Op, Op.getOperand(1));
481 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000482 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000483 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000484 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000485 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000486 return true;
487
Nate Begeman368e18d2006-02-16 21:11:51 +0000488 // Output known-0 bits are only known if clear in both the LHS & RHS.
489 KnownZero &= KnownZero2;
490 // Output known-1 are known to be set if set in either the LHS | RHS.
491 KnownOne |= KnownOne2;
492 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000493 case ISD::XOR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000494 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000495 KnownOne, TLO, Depth+1))
496 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000497 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000498 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000499 KnownOne2, TLO, Depth+1))
500 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000501 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
502
Nate Begeman368e18d2006-02-16 21:11:51 +0000503 // If all of the demanded bits are known zero on one side, return the other.
504 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000505 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000506 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000507 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000508 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000509 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +0000510 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000511 return true;
512
Chris Lattner3687c1a2006-11-27 21:50:02 +0000513 // If all of the unknown bits are known to be zero on one side or the other
514 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000515 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000516 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000517 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000518 Op.getOperand(0),
519 Op.getOperand(1)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000520
Nate Begeman368e18d2006-02-16 21:11:51 +0000521 // Output known-0 bits are known if clear or set in both the LHS & RHS.
522 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
523 // Output known-1 are known to be set if set in only one of the LHS, RHS.
524 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000525
Nate Begeman368e18d2006-02-16 21:11:51 +0000526 // If all of the demanded bits on one side are known, and all of the set
527 // bits on that side are also known to be set on the other side, turn this
528 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000529 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jonesd16ce172012-04-17 22:23:10 +0000530 // NB: it is okay if more bits are known than are requested
Stephen Lin155615d2013-07-08 00:37:03 +0000531 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jonesd16ce172012-04-17 22:23:10 +0000532 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Andersone50ed302009-08-10 22:56:29 +0000533 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000534 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000535 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000536 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +0000537 }
538 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000539
Nate Begeman368e18d2006-02-16 21:11:51 +0000540 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +0000541 // for XOR, we prefer to force bits to 1 if they will make a -1.
542 // if we can't force bits, try to shrink constant
543 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
544 APInt Expanded = C->getAPIntValue() | (~NewMask);
545 // if we can expand it to have all bits set, do it
546 if (Expanded.isAllOnesValue()) {
547 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000548 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000549 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +0000550 TLO.DAG.getConstant(Expanded, VT));
551 return TLO.CombineTo(Op, New);
552 }
553 // if it already has all the bits set, nothing to change
554 // but don't shrink either!
555 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
556 return true;
557 }
558 }
559
Nate Begeman368e18d2006-02-16 21:11:51 +0000560 KnownZero = KnownZeroOut;
561 KnownOne = KnownOneOut;
562 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000563 case ISD::SELECT:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000564 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000565 KnownOne, TLO, Depth+1))
566 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000567 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000568 KnownOne2, TLO, Depth+1))
569 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000570 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
571 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
572
Nate Begeman368e18d2006-02-16 21:11:51 +0000573 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000574 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000575 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000576
Nate Begeman368e18d2006-02-16 21:11:51 +0000577 // Only known if known in both the LHS and RHS.
578 KnownOne &= KnownOne2;
579 KnownZero &= KnownZero2;
580 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000581 case ISD::SELECT_CC:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000582 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000583 KnownOne, TLO, Depth+1))
584 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000585 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000586 KnownOne2, TLO, Depth+1))
587 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000588 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
589 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
590
Chris Lattnerec665152006-02-26 23:36:02 +0000591 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000592 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000593 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000594
Chris Lattnerec665152006-02-26 23:36:02 +0000595 // Only known if known in both the LHS and RHS.
596 KnownOne &= KnownOne2;
597 KnownZero &= KnownZero2;
598 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000599 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000600 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000601 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +0000602 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +0000603
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000604 // If the shift count is an invalid immediate, don't do anything.
605 if (ShAmt >= BitWidth)
606 break;
607
Chris Lattner895c4ab2007-04-17 21:14:16 +0000608 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
609 // single shift. We can do this if the bottom bits (which are shifted
610 // out) are never demanded.
611 if (InOp.getOpcode() == ISD::SRL &&
612 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000613 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000614 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000615 unsigned Opc = ISD::SHL;
616 int Diff = ShAmt-C1;
617 if (Diff < 0) {
618 Diff = -Diff;
619 Opc = ISD::SRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000620 }
621
622 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000623 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +0000624 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000625 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000626 InOp.getOperand(0), NewSA));
627 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000628 }
629
Dan Gohmana4f4d692010-07-23 18:03:30 +0000630 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000631 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000632 return true;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000633
634 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
635 // are not demanded. This will likely allow the anyext to be folded away.
636 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
637 SDValue InnerOp = InOp.getNode()->getOperand(0);
638 EVT InnerVT = InnerOp.getValueType();
Eli Friedman2dd03532011-12-09 01:16:26 +0000639 unsigned InnerBits = InnerVT.getSizeInBits();
640 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohmana4f4d692010-07-23 18:03:30 +0000641 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Anderson95771af2011-02-25 21:41:48 +0000642 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000643 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
644 ShTy = InnerVT;
Dan Gohmana4f4d692010-07-23 18:03:30 +0000645 SDValue NarrowShl =
646 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohmancd20c6f2010-07-23 21:08:12 +0000647 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohmana4f4d692010-07-23 18:03:30 +0000648 return
649 TLO.CombineTo(Op,
650 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
651 NarrowShl));
652 }
Richard Sandiford5d7e93c2013-10-16 10:26:19 +0000653 // Repeat the SHL optimization above in cases where an extension
654 // intervenes: (shl (anyext (shr x, c1)), c2) to
655 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
656 // aren't demanded (as above) and that the shifted upper c1 bits of
657 // x aren't demanded.
658 if (InOp.hasOneUse() &&
659 InnerOp.getOpcode() == ISD::SRL &&
660 InnerOp.hasOneUse() &&
661 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
662 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
663 ->getZExtValue();
664 if (InnerShAmt < ShAmt &&
665 InnerShAmt < InnerBits &&
666 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
667 NewMask.trunc(ShAmt) == 0) {
668 SDValue NewSA =
669 TLO.DAG.getConstant(ShAmt - InnerShAmt,
670 Op.getOperand(1).getValueType());
671 EVT VT = Op.getValueType();
672 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
673 InnerOp.getOperand(0));
674 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
675 NewExt, NewSA));
676 }
677 }
Dan Gohmana4f4d692010-07-23 18:03:30 +0000678 }
679
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000680 KnownZero <<= SA->getZExtValue();
681 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000682 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000683 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000684 }
685 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000686 case ISD::SRL:
687 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000688 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000689 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000690 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +0000691 SDValue InOp = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000692
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000693 // If the shift count is an invalid immediate, don't do anything.
694 if (ShAmt >= BitWidth)
695 break;
696
Chris Lattner895c4ab2007-04-17 21:14:16 +0000697 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
698 // single shift. We can do this if the top bits (which are shifted out)
699 // are never demanded.
700 if (InOp.getOpcode() == ISD::SHL &&
701 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000702 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000704 unsigned Opc = ISD::SRL;
705 int Diff = ShAmt-C1;
706 if (Diff < 0) {
707 Diff = -Diff;
708 Opc = ISD::SHL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000709 }
710
Dan Gohman475871a2008-07-27 21:46:04 +0000711 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +0000712 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000713 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000714 InOp.getOperand(0), NewSA));
715 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000716 }
717
Nate Begeman368e18d2006-02-16 21:11:51 +0000718 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000719 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000720 KnownZero, KnownOne, TLO, Depth+1))
721 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000722 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000723 KnownZero = KnownZero.lshr(ShAmt);
724 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000725
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000726 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000727 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +0000728 }
729 break;
730 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +0000731 // If this is an arithmetic shift right and only the low-bit is set, we can
732 // always convert this into a logical shr, even if the shift amount is
733 // variable. The low bit of the shift cannot be an input sign bit unless
734 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman2dd03532011-12-09 01:16:26 +0000735 if (NewMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +0000736 return TLO.CombineTo(Op,
737 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
738 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +0000739
Nate Begeman368e18d2006-02-16 21:11:51 +0000740 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000741 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000742 unsigned ShAmt = SA->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000743
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000744 // If the shift count is an invalid immediate, don't do anything.
745 if (ShAmt >= BitWidth)
746 break;
747
748 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +0000749
750 // If any of the demanded bits are produced by the sign extension, we also
751 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000752 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
753 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +0000754 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000755
Chris Lattner1b737132006-05-08 17:22:53 +0000756 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000757 KnownZero, KnownOne, TLO, Depth+1))
758 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000759 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000760 KnownZero = KnownZero.lshr(ShAmt);
761 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000762
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000763 // Handle the sign bit, adjusted to where it is now in the mask.
764 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000765
Nate Begeman368e18d2006-02-16 21:11:51 +0000766 // If the input sign bit is known to be zero, or if none of the top bits
767 // are demanded, turn this into an unsigned shift right.
Richard Sandifordf9a5e402013-10-17 11:16:57 +0000768 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000769 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000770 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +0000771 Op.getOperand(1)));
Richard Sandifordf9a5e402013-10-17 11:16:57 +0000772
773 int Log2 = NewMask.exactLogBase2();
774 if (Log2 >= 0) {
775 // The bit must come from the sign.
776 SDValue NewSA =
777 TLO.DAG.getConstant(BitWidth - 1 - Log2,
778 Op.getOperand(1).getValueType());
779 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
780 Op.getOperand(0), NewSA));
Nate Begeman368e18d2006-02-16 21:11:51 +0000781 }
Richard Sandifordf9a5e402013-10-17 11:16:57 +0000782
783 if (KnownOne.intersects(SignBit))
784 // New bits are known one.
785 KnownOne |= HighBits;
Nate Begeman368e18d2006-02-16 21:11:51 +0000786 }
787 break;
788 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotemcc616562012-01-15 19:27:55 +0000789 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
790
791 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
792 // If we only care about the highest bit, don't bother shifting right.
Eli Friedmand49db362012-01-31 01:08:03 +0000793 if (MsbMask == DemandedMask) {
Nadav Rotemcc616562012-01-15 19:27:55 +0000794 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
795 SDValue InOp = Op.getOperand(0);
Eli Friedmand49db362012-01-31 01:08:03 +0000796
797 // Compute the correct shift amount type, which must be getShiftAmountTy
798 // for scalar types after legalization.
799 EVT ShiftAmtTy = Op.getValueType();
800 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
801 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
802
803 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotemcc616562012-01-15 19:27:55 +0000804 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
805 Op.getValueType(), InOp, ShiftAmt));
806 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000807
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000808 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +0000809 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +0000810 APInt NewBits =
811 APInt::getHighBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000812 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813
Chris Lattnerec665152006-02-26 23:36:02 +0000814 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman1d17d192010-08-02 04:42:25 +0000815 if ((NewBits & NewMask) == 0)
Chris Lattnerec665152006-02-26 23:36:02 +0000816 return TLO.CombineTo(Op, Op.getOperand(0));
817
Jay Foad40f8f622010-12-07 08:25:19 +0000818 APInt InSignBit =
Nadav Rotemcc616562012-01-15 19:27:55 +0000819 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +0000820 APInt InputDemandedBits =
821 APInt::getLowBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +0000822 ExVT.getScalarType().getSizeInBits()) &
Dan Gohmand1996362010-01-09 02:13:55 +0000823 NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000824
Chris Lattnerec665152006-02-26 23:36:02 +0000825 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +0000826 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +0000827 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +0000828
829 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
830 KnownZero, KnownOne, TLO, Depth+1))
831 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000832 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman368e18d2006-02-16 21:11:51 +0000833
834 // If the sign bit of the input is known set or clear, then we know the
835 // top bits of the result.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000836
Chris Lattnerec665152006-02-26 23:36:02 +0000837 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000838 if (KnownZero.intersects(InSignBit))
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000839 return TLO.CombineTo(Op,
Nadav Rotemcc616562012-01-15 19:27:55 +0000840 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000841
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000842 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +0000843 KnownOne |= NewBits;
844 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +0000845 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +0000846 KnownZero &= ~NewBits;
847 KnownOne &= ~NewBits;
848 }
849 break;
850 }
Chris Lattnerec665152006-02-26 23:36:02 +0000851 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000852 unsigned OperandBitWidth =
853 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000854 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000855
Chris Lattnerec665152006-02-26 23:36:02 +0000856 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000857 APInt NewBits =
858 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
859 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000860 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000861 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000862 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000863
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000864 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000865 KnownZero, KnownOne, TLO, Depth+1))
866 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000867 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000868 KnownZero = KnownZero.zext(BitWidth);
869 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000870 KnownZero |= NewBits;
871 break;
872 }
873 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +0000874 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +0000875 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000876 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +0000877 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000878 APInt NewBits = ~InMask & NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000879
Chris Lattnerec665152006-02-26 23:36:02 +0000880 // If none of the top bits are demanded, convert this into an any_extend.
881 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000882 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
883 Op.getValueType(),
884 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000885
Chris Lattnerec665152006-02-26 23:36:02 +0000886 // Since some of the sign extended bits are demanded, we know that the sign
887 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000888 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000889 InDemandedBits |= InSignBit;
Jay Foad40f8f622010-12-07 08:25:19 +0000890 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000891
892 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000893 KnownOne, TLO, Depth+1))
894 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000895 KnownZero = KnownZero.zext(BitWidth);
896 KnownOne = KnownOne.zext(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000897
Chris Lattnerec665152006-02-26 23:36:02 +0000898 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000899 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +0000900 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000901 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000902 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000903
Chris Lattnerec665152006-02-26 23:36:02 +0000904 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000905 if (KnownOne.intersects(InSignBit)) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000906 KnownOne |= NewBits;
907 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000908 } else { // Otherwise, top bits aren't known.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000909 assert((KnownOne & NewBits) == 0);
910 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +0000911 }
912 break;
913 }
914 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +0000915 unsigned OperandBitWidth =
916 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000917 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000918 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000919 KnownZero, KnownOne, TLO, Depth+1))
920 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000921 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +0000922 KnownZero = KnownZero.zext(BitWidth);
923 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000924 break;
925 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000926 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000927 // Simplify the input, using demanded bit information, and compute the known
928 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +0000929 unsigned OperandBitWidth =
930 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +0000931 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000932 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000933 KnownZero, KnownOne, TLO, Depth+1))
934 return true;
Jay Foad40f8f622010-12-07 08:25:19 +0000935 KnownZero = KnownZero.trunc(BitWidth);
936 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000937
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000938 // If the input is only used by this truncate, see if we can shrink it based
939 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000940 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000941 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000942 switch (In.getOpcode()) {
943 default: break;
944 case ISD::SRL:
945 // Shrink SRL by a constant if none of the high bits shifted in are
946 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +0000947 if (TLO.LegalTypes() &&
948 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
949 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
950 // undesirable.
951 break;
952 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
953 if (!ShAmt)
954 break;
Owen Anderson7adf8622011-04-13 23:22:23 +0000955 SDValue Shift = In.getOperand(1);
956 if (TLO.LegalTypes()) {
957 uint64_t ShVal = ShAmt->getZExtValue();
958 Shift =
959 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
960 }
961
Evan Chenge5b51ac2010-04-17 06:13:15 +0000962 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
963 OperandBitWidth - BitWidth);
Jay Foad40f8f622010-12-07 08:25:19 +0000964 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chenge5b51ac2010-04-17 06:13:15 +0000965
966 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
967 // None of the shifted in bits are needed. Add a truncate of the
968 // shift input, then shift it.
969 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000970 Op.getValueType(),
Evan Chenge5b51ac2010-04-17 06:13:15 +0000971 In.getOperand(0));
972 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
973 Op.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000974 NewTrunc,
Owen Anderson7adf8622011-04-13 23:22:23 +0000975 Shift));
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000976 }
977 break;
978 }
979 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000980
981 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000982 break;
983 }
Chris Lattnerec665152006-02-26 23:36:02 +0000984 case ISD::AssertZext: {
Owen Anderson7ab15f62011-09-03 00:26:49 +0000985 // AssertZext demands all of the high bits, plus any of the low bits
986 // demanded by its users.
987 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
988 APInt InMask = APInt::getLowBitsSet(BitWidth,
989 VT.getSizeInBits());
990 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000991 KnownZero, KnownOne, TLO, Depth+1))
992 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000993 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +0000994
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000995 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000996 break;
997 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000998 case ISD::BITCAST:
Stuart Hastings57f1fde2011-06-06 16:44:31 +0000999 // If this is an FP->Int bitcast and if the sign bit is the only
1000 // thing demanded, turn this into a FGETSIGN.
Eli Friedmanca072a32011-12-15 02:07:20 +00001001 if (!TLO.LegalOperations() &&
1002 !Op.getValueType().isVector() &&
Eli Friedman0948f0a2011-11-09 22:25:12 +00001003 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem0c3e6782011-06-12 14:56:55 +00001004 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1005 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001006 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1007 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1008 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1009 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001010 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1011 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings090bf192011-06-01 18:32:25 +00001012 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001013 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1014 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings090bf192011-06-01 18:32:25 +00001015 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001016 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsbdce3722011-06-01 14:04:17 +00001017 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings3dfc4b122011-05-19 18:48:20 +00001018 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1019 Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001020 Sign, ShAmt));
1021 }
1022 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001023 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001024 case ISD::ADD:
1025 case ISD::MUL:
1026 case ISD::SUB: {
1027 // Add, Sub, and Mul don't demand any bits in positions beyond that
1028 // of the highest bit demanded of them.
1029 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1030 BitWidth - NewMask.countLeadingZeros());
1031 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1032 KnownOne2, TLO, Depth+1))
1033 return true;
1034 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1035 KnownOne2, TLO, Depth+1))
1036 return true;
1037 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001038 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001039 return true;
1040 }
1041 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001042 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001043 // Just use ComputeMaskedBits to compute output bits.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001044 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001045 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001046 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001047
Chris Lattnerec665152006-02-26 23:36:02 +00001048 // If we know the value of all of the demanded bits, return this as a
1049 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001050 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001051 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001052
Nate Begeman368e18d2006-02-16 21:11:51 +00001053 return false;
1054}
1055
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001056/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1057/// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +00001058/// KnownZero/KnownOne bitsets.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001059void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001060 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001061 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001062 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001063 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001064 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1065 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1066 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1067 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001068 "Should use MaskedValueIsZero if you don't know whether Op"
1069 " is a target node!");
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001070 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001071}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001072
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001073/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1074/// targets that want to expose additional information about sign bits to the
1075/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001076unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001077 unsigned Depth) const {
1078 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1079 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1080 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1081 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1082 "Should use ComputeNumSignBits if you don't know whether Op"
1083 " is a target node!");
1084 return 1;
1085}
1086
Dan Gohman97d11632009-02-15 23:59:32 +00001087/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1088/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1089/// determine which bit is set.
1090///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001091static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001092 // A left-shift of a constant one will have exactly one bit set, because
1093 // shifting the bit off the end is undefined.
1094 if (Val.getOpcode() == ISD::SHL)
1095 if (ConstantSDNode *C =
1096 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1097 if (C->getAPIntValue() == 1)
1098 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001099
Dan Gohman97d11632009-02-15 23:59:32 +00001100 // Similarly, a right-shift of a constant sign-bit will have exactly
1101 // one bit set.
1102 if (Val.getOpcode() == ISD::SRL)
1103 if (ConstantSDNode *C =
1104 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1105 if (C->getAPIntValue().isSignBit())
1106 return true;
1107
1108 // More could be done here, though the above checks are enough
1109 // to handle some common cases.
1110
1111 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001112 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001113 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001114 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001115 DAG.ComputeMaskedBits(Val, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001116 return (KnownZero.countPopulation() == BitWidth - 1) &&
1117 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001118}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001119
Stephen Hines36b56882014-04-23 16:57:46 -07001120bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1121 if (!N)
1122 return false;
1123
1124 bool IsVec = false;
1125 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
1126 if (!CN) {
1127 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1128 if (!BV)
1129 return false;
1130
1131 IsVec = true;
1132 CN = BV->getConstantSplatValue();
1133 }
1134
1135 switch (getBooleanContents(IsVec)) {
1136 case UndefinedBooleanContent:
1137 return CN->getAPIntValue()[0];
1138 case ZeroOrOneBooleanContent:
1139 return CN->isOne();
1140 case ZeroOrNegativeOneBooleanContent:
1141 return CN->isAllOnesValue();
1142 }
1143
1144 llvm_unreachable("Invalid boolean contents");
1145}
1146
1147bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1148 if (!N)
1149 return false;
1150
1151 bool IsVec = false;
1152 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
1153 if (!CN) {
1154 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1155 if (!BV)
1156 return false;
1157
1158 IsVec = true;
1159 CN = BV->getConstantSplatValue();
1160 }
1161
1162 if (getBooleanContents(IsVec) == UndefinedBooleanContent)
1163 return !CN->getAPIntValue()[0];
1164
1165 return CN->isNullValue();
1166}
1167
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001168/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001169/// and cc. If it is unable to simplify it, return a null SDValue.
1170SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001171TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001172 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001173 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001174 SelectionDAG &DAG = DCI.DAG;
1175
1176 // These setcc operations always fold.
1177 switch (Cond) {
1178 default: break;
1179 case ISD::SETFALSE:
1180 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1181 case ISD::SETTRUE:
Tim Northovera5eeb9d2013-09-06 12:38:12 +00001182 case ISD::SETTRUE2: {
1183 TargetLowering::BooleanContent Cnt = getBooleanContents(VT.isVector());
1184 return DAG.getConstant(
1185 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, VT);
1186 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001187 }
1188
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001189 // Ensure that the constant occurs on the RHS, and fold constant
1190 // comparisons.
Tom Stellard12d43f92013-09-28 02:50:38 +00001191 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1192 if (isa<ConstantSDNode>(N0.getNode()) &&
1193 (DCI.isBeforeLegalizeOps() ||
1194 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1195 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher362fee92011-06-17 20:41:29 +00001196
Gabor Greifba36cb52008-08-28 21:40:38 +00001197 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001198 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001199
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001200 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1201 // equality comparison, then we're just comparing whether X itself is
1202 // zero.
1203 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1204 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1205 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001206 const APInt &ShAmt
1207 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001208 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1209 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1210 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1211 // (srl (ctlz x), 5) == 0 -> X != 0
1212 // (srl (ctlz x), 5) != 1 -> X != 0
1213 Cond = ISD::SETNE;
1214 } else {
1215 // (srl (ctlz x), 5) != 0 -> X == 0
1216 // (srl (ctlz x), 5) == 1 -> X == 0
1217 Cond = ISD::SETEQ;
1218 }
1219 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1220 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1221 Zero, Cond);
1222 }
1223 }
1224
Benjamin Kramerd8228922011-01-17 12:04:57 +00001225 SDValue CTPOP = N0;
1226 // Look through truncs that don't change the value of a ctpop.
1227 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1228 CTPOP = N0.getOperand(0);
1229
1230 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramerc9b6a3e2011-01-17 18:00:28 +00001231 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramerd8228922011-01-17 12:04:57 +00001232 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1233 EVT CTVT = CTPOP.getValueType();
1234 SDValue CTOp = CTPOP.getOperand(0);
1235
1236 // (ctpop x) u< 2 -> (x & x-1) == 0
1237 // (ctpop x) u> 1 -> (x & x-1) != 0
1238 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1239 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1240 DAG.getConstant(1, CTVT));
1241 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1242 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1243 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1244 }
1245
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001246 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramerd8228922011-01-17 12:04:57 +00001247 }
1248
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001249 // (zext x) == C --> x == (trunc C)
1250 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1251 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1252 unsigned MinBits = N0.getValueSizeInBits();
1253 SDValue PreZExt;
1254 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1255 // ZExt
1256 MinBits = N0->getOperand(0).getValueSizeInBits();
1257 PreZExt = N0->getOperand(0);
1258 } else if (N0->getOpcode() == ISD::AND) {
1259 // DAGCombine turns costly ZExts into ANDs
1260 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1261 if ((C->getAPIntValue()+1).isPowerOf2()) {
1262 MinBits = C->getAPIntValue().countTrailingOnes();
1263 PreZExt = N0->getOperand(0);
1264 }
1265 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1266 // ZEXTLOAD
1267 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1268 MinBits = LN0->getMemoryVT().getSizeInBits();
1269 PreZExt = N0;
1270 }
1271 }
1272
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00001273 // Make sure we're not losing bits from the constant.
Benjamin Kramerf19b8b02013-05-21 08:51:09 +00001274 if (MinBits > 0 &&
1275 MinBits < C1.getBitWidth() && MinBits >= C1.getActiveBits()) {
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001276 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1277 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1278 // Will get folded away.
1279 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
1280 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1281 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1282 }
1283 }
1284 }
1285
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001286 // If the LHS is '(and load, const)', the RHS is 0,
1287 // the test is for equality or unsigned, and all 1 bits of the const are
1288 // in the same partial word, see if we can shorten the load.
1289 if (DCI.isBeforeLegalize() &&
Eli Friedman85509802013-09-24 22:50:14 +00001290 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001291 N0.getOpcode() == ISD::AND && C1 == 0 &&
1292 N0.getNode()->hasOneUse() &&
1293 isa<LoadSDNode>(N0.getOperand(0)) &&
1294 N0.getOperand(0).getNode()->hasOneUse() &&
1295 isa<ConstantSDNode>(N0.getOperand(1))) {
1296 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001297 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001298 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001299 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001300 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001301 unsigned maskWidth = origWidth;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001302 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001303 // 8 bits, but have to be careful...
1304 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1305 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001306 const APInt &Mask =
1307 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001308 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001309 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001310 for (unsigned offset=0; offset<origWidth/width; offset++) {
1311 if ((newMask & Mask) == Mask) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00001312 if (!getDataLayout()->isLittleEndian())
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001313 bestOffset = (origWidth/width - offset - 1) * (width/8);
1314 else
1315 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001316 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001317 bestWidth = width;
1318 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001319 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001320 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001321 }
1322 }
1323 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001324 if (bestWidth) {
Chris Lattnerc0c7fca2011-04-14 04:12:47 +00001325 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001326 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001327 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001328 SDValue Ptr = Lod->getBasePtr();
1329 if (bestOffset != 0)
1330 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1331 DAG.getConstant(bestOffset, PtrType));
1332 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1333 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +00001334 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001335 false, false, false, NewAlign);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001336 return DAG.getSetCC(dl, VT,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001337 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001338 DAG.getConstant(bestMask.trunc(bestWidth),
1339 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001340 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001341 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001342 }
1343 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001344
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001345 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1346 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1347 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1348
1349 // If the comparison constant has bits in the upper part, the
1350 // zero-extended value could never match.
1351 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1352 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001353 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001354 case ISD::SETUGT:
1355 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001356 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001357 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001358 case ISD::SETULE:
1359 case ISD::SETNE: return DAG.getConstant(1, VT);
1360 case ISD::SETGT:
1361 case ISD::SETGE:
1362 // True if the sign bit of C1 is set.
1363 return DAG.getConstant(C1.isNegative(), VT);
1364 case ISD::SETLT:
1365 case ISD::SETLE:
1366 // True if the sign bit of C1 isn't set.
1367 return DAG.getConstant(C1.isNonNegative(), VT);
1368 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001369 break;
1370 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001371 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001372
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001373 // Otherwise, we can perform the comparison with the low bits.
1374 switch (Cond) {
1375 case ISD::SETEQ:
1376 case ISD::SETNE:
1377 case ISD::SETUGT:
1378 case ISD::SETUGE:
1379 case ISD::SETULT:
1380 case ISD::SETULE: {
Patrik Hagglund34525f92012-12-11 11:14:33 +00001381 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001382 if (DCI.isBeforeLegalizeOps() ||
1383 (isOperationLegal(ISD::SETCC, newVT) &&
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001384 getCondCodeAction(Cond, newVT.getSimpleVT())==Legal))
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001385 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Jay Foad40f8f622010-12-07 08:25:19 +00001386 DAG.getConstant(C1.trunc(InSize), newVT),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001387 Cond);
1388 break;
1389 }
1390 default:
1391 break; // todo, be more careful with signed comparisons
1392 }
1393 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001394 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001395 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001396 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001397 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001398 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1399
Eli Friedmanad78a882010-07-30 06:44:31 +00001400 // If the constant doesn't fit into the number of bits for the source of
1401 // the sign extension, it is impossible for both sides to be equal.
1402 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001403 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001404
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001405 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001406 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001407 if (Op0Ty == ExtSrcTy) {
1408 ZextOp = N0.getOperand(0);
1409 } else {
1410 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1411 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1412 DAG.getConstant(Imm, Op0Ty));
1413 }
1414 if (!DCI.isCalledByLegalizer())
1415 DCI.AddToWorklist(ZextOp.getNode());
1416 // Otherwise, make this a use of a zext.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001417 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001418 DAG.getConstant(C1 & APInt::getLowBitsSet(
1419 ExtDstTyBits,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001420 ExtSrcTyBits),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001421 ExtDstTy),
1422 Cond);
1423 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1424 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001425 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001426 if (N0.getOpcode() == ISD::SETCC &&
1427 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001428 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001429 if (TrueWhenTrue)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001430 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001431 // Invert the condition.
1432 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001433 CC = ISD::getSetCCInverse(CC,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001434 N0.getOperand(0).getValueType().isInteger());
Tom Stellard12d43f92013-09-28 02:50:38 +00001435 if (DCI.isBeforeLegalizeOps() ||
1436 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1437 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001438 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001439
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001440 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001442 N0.getOperand(0).getOpcode() == ISD::XOR &&
1443 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1444 isa<ConstantSDNode>(N0.getOperand(1)) &&
1445 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1446 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1447 // can only do this if the top bits are known zero.
1448 unsigned BitWidth = N0.getValueSizeInBits();
1449 if (DAG.MaskedValueIsZero(N0,
1450 APInt::getHighBitsSet(BitWidth,
1451 BitWidth-1))) {
1452 // Okay, get the un-inverted input value.
1453 SDValue Val;
1454 if (N0.getOpcode() == ISD::XOR)
1455 Val = N0.getOperand(0);
1456 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001457 assert(N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001458 N0.getOperand(0).getOpcode() == ISD::XOR);
1459 // ((X^1)&1)^1 -> X & 1
1460 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1461 N0.getOperand(0).getOperand(0),
1462 N0.getOperand(1));
1463 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001464
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001465 return DAG.getSetCC(dl, VT, Val, N1,
1466 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1467 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001468 } else if (N1C->getAPIntValue() == 1 &&
1469 (VT == MVT::i1 ||
Duncan Sands28b77e92011-09-06 19:07:46 +00001470 getBooleanContents(false) == ZeroOrOneBooleanContent)) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001471 SDValue Op0 = N0;
1472 if (Op0.getOpcode() == ISD::TRUNCATE)
1473 Op0 = Op0.getOperand(0);
1474
1475 if ((Op0.getOpcode() == ISD::XOR) &&
1476 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1477 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1478 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1479 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1480 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1481 Cond);
Craig Topper40b4a812012-12-19 06:12:28 +00001482 }
1483 if (Op0.getOpcode() == ISD::AND &&
1484 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1485 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00001486 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001487 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00001488 Op0 = DAG.getNode(ISD::AND, dl, VT,
1489 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1490 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001491 else if (Op0.getValueType().bitsLT(VT))
1492 Op0 = DAG.getNode(ISD::AND, dl, VT,
1493 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1494 DAG.getConstant(1, VT));
1495
Evan Cheng2c755ba2010-02-27 07:36:59 +00001496 return DAG.getSetCC(dl, VT, Op0,
1497 DAG.getConstant(0, Op0.getValueType()),
1498 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1499 }
Craig Topper40b4a812012-12-19 06:12:28 +00001500 if (Op0.getOpcode() == ISD::AssertZext &&
1501 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1502 return DAG.getSetCC(dl, VT, Op0,
1503 DAG.getConstant(0, Op0.getValueType()),
1504 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001505 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001506 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001507
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001508 APInt MinVal, MaxVal;
1509 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1510 if (ISD::isSignedIntSetCC(Cond)) {
1511 MinVal = APInt::getSignedMinValue(OperandBitSize);
1512 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1513 } else {
1514 MinVal = APInt::getMinValue(OperandBitSize);
1515 MaxVal = APInt::getMaxValue(OperandBitSize);
1516 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001517
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001518 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1519 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1520 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Stephen Hines36b56882014-04-23 16:57:46 -07001521 // X >= C0 --> X > (C0 - 1)
1522 APInt C = C1 - 1;
1523 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1524 if ((DCI.isBeforeLegalizeOps() ||
1525 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1526 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1527 isLegalICmpImmediate(C.getSExtValue())))) {
1528 return DAG.getSetCC(dl, VT, N0,
1529 DAG.getConstant(C, N1.getValueType()),
1530 NewCC);
1531 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001532 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001533
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001534 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1535 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Stephen Hines36b56882014-04-23 16:57:46 -07001536 // X <= C0 --> X < (C0 + 1)
1537 APInt C = C1 + 1;
1538 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1539 if ((DCI.isBeforeLegalizeOps() ||
1540 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1541 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1542 isLegalICmpImmediate(C.getSExtValue())))) {
1543 return DAG.getSetCC(dl, VT, N0,
1544 DAG.getConstant(C, N1.getValueType()),
1545 NewCC);
1546 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001547 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001548
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001549 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1550 return DAG.getConstant(0, VT); // X < MIN --> false
1551 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1552 return DAG.getConstant(1, VT); // X >= MIN --> true
1553 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1554 return DAG.getConstant(0, VT); // X > MAX --> false
1555 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1556 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001557
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001558 // Canonicalize setgt X, Min --> setne X, Min
1559 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1560 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1561 // Canonicalize setlt X, Max --> setne X, Max
1562 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1563 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001564
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001565 // If we have setult X, 1, turn it into seteq X, 0
1566 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001567 return DAG.getSetCC(dl, VT, N0,
1568 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001569 ISD::SETEQ);
1570 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper85022562012-12-19 06:43:58 +00001571 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001573 DAG.getConstant(MaxVal, N0.getValueType()),
1574 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001575
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001576 // If we have "setcc X, C0", check to see if we can shrink the immediate
1577 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001578
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001579 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580 if (Cond == ISD::SETUGT &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001581 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001582 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001583 DAG.getConstant(0, N1.getValueType()),
1584 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001585
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001586 // SETULT X, SINTMIN -> SETGT X, -1
1587 if (Cond == ISD::SETULT &&
1588 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1589 SDValue ConstMinusOne =
1590 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1591 N1.getValueType());
1592 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1593 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001594
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001595 // Fold bit comparisons when we can.
1596 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001597 (VT == N0.getValueType() ||
1598 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1599 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001600 if (ConstantSDNode *AndRHS =
1601 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Stephen Hines36b56882014-04-23 16:57:46 -07001602 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Anderson95771af2011-02-25 21:41:48 +00001603 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001604 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1605 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001606 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001607 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1608 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001609 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001610 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001611 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001612 // (X & 8) == 8 --> (X & 8) >> 3
1613 // Perform the xform if C1 is a single bit.
1614 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001615 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1616 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1617 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001618 }
1619 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001620 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001621
Evan Chengb4d49592012-07-17 07:47:50 +00001622 if (C1.getMinSignedBits() <= 64 &&
1623 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Cheng70e10d32012-07-17 06:53:39 +00001624 // (X & -256) == 256 -> (X >> 8) == 1
1625 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1626 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1627 if (ConstantSDNode *AndRHS =
1628 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1629 const APInt &AndRHSC = AndRHS->getAPIntValue();
1630 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1631 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Stephen Hines36b56882014-04-23 16:57:46 -07001632 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Cheng70e10d32012-07-17 06:53:39 +00001633 getPointerTy() : getShiftAmountTy(N0.getValueType());
1634 EVT CmpTy = N0.getValueType();
1635 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1636 DAG.getConstant(ShiftBits, ShiftTy));
1637 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1638 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1639 }
1640 }
Evan Chengf5c05392012-07-17 08:31:11 +00001641 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1642 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1643 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1644 // X < 0x100000000 -> (X >> 32) < 1
1645 // X >= 0x100000000 -> (X >> 32) >= 1
1646 // X <= 0x0ffffffff -> (X >> 32) < 1
1647 // X > 0x0ffffffff -> (X >> 32) >= 1
1648 unsigned ShiftBits;
1649 APInt NewC = C1;
1650 ISD::CondCode NewCond = Cond;
1651 if (AdjOne) {
1652 ShiftBits = C1.countTrailingOnes();
1653 NewC = NewC + 1;
1654 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1655 } else {
1656 ShiftBits = C1.countTrailingZeros();
1657 }
1658 NewC = NewC.lshr(ShiftBits);
1659 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Stephen Hines36b56882014-04-23 16:57:46 -07001660 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Chengf5c05392012-07-17 08:31:11 +00001661 getPointerTy() : getShiftAmountTy(N0.getValueType());
1662 EVT CmpTy = N0.getValueType();
1663 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1664 DAG.getConstant(ShiftBits, ShiftTy));
1665 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1666 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1667 }
Evan Cheng70e10d32012-07-17 06:53:39 +00001668 }
1669 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001670 }
1671
Gabor Greifba36cb52008-08-28 21:40:38 +00001672 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001673 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001674 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001675 if (O.getNode()) return O;
1676 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001677 // If the RHS of an FP comparison is a constant, simplify it away in
1678 // some cases.
1679 if (CFP->getValueAPF().isNaN()) {
1680 // If an operand is known to be a nan, we can fold it.
1681 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001682 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001683 case 0: // Known false.
1684 return DAG.getConstant(0, VT);
1685 case 1: // Known true.
1686 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001687 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001688 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001689 }
1690 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001691
Chris Lattner63079f02007-12-29 08:37:08 +00001692 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1693 // constant if knowing that the operand is non-nan is enough. We prefer to
1694 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1695 // materialize 0.0.
1696 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001697 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001698
1699 // If the condition is not legal, see if we can find an equivalent one
1700 // which is legal.
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001701 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman11eab022009-09-26 15:24:17 +00001702 // If the comparison was an awkward floating-point == or != and one of
1703 // the comparison operands is infinity or negative infinity, convert the
1704 // condition to a less-awkward <= or >=.
1705 if (CFP->getValueAPF().isInfinity()) {
1706 if (CFP->getValueAPF().isNegative()) {
1707 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001708 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001709 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1710 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001711 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001712 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1713 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001714 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001715 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1716 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001717 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001718 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1719 } else {
1720 if (Cond == ISD::SETOEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001721 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001722 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1723 if (Cond == ISD::SETUEQ &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001724 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001725 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1726 if (Cond == ISD::SETUNE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001727 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001728 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1729 if (Cond == ISD::SETONE &&
Patrik Hagglundfdbeb052012-12-19 10:19:55 +00001730 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00001731 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1732 }
1733 }
1734 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001735 }
1736
1737 if (N0 == N1) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001738 // The sext(setcc()) => setcc() optimization relies on the appropriate
1739 // constant being emitted.
Nadav Roteme7576402012-09-06 11:13:55 +00001740 uint64_t EqVal = 0;
Duncan Sandse7de3b22012-07-05 09:32:46 +00001741 switch (getBooleanContents(N0.getValueType().isVector())) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001742 case UndefinedBooleanContent:
1743 case ZeroOrOneBooleanContent:
1744 EqVal = ISD::isTrueWhenEqual(Cond);
1745 break;
1746 case ZeroOrNegativeOneBooleanContent:
1747 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1748 break;
1749 }
1750
Evan Chengfa1eb272007-02-08 22:13:59 +00001751 // We can always fold X == X for integer setcc's.
Chad Rosier9dbb0182012-04-03 20:11:24 +00001752 if (N0.getValueType().isInteger()) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00001753 return DAG.getConstant(EqVal, VT);
Chad Rosier9dbb0182012-04-03 20:11:24 +00001754 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001755 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1756 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sandse7de3b22012-07-05 09:32:46 +00001757 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001758 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sandse7de3b22012-07-05 09:32:46 +00001759 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001760 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1761 // if it is not already.
1762 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmow8c574be2012-07-31 18:07:43 +00001763 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglund9c5ab932012-12-19 10:09:26 +00001764 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001765 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001766 }
1767
1768 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001769 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001770 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1771 N0.getOpcode() == ISD::XOR) {
1772 // Simplify (X+Y) == (X+Z) --> Y == Z
1773 if (N0.getOpcode() == N1.getOpcode()) {
1774 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001775 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001776 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001777 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001778 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1779 // If X op Y == Y op X, try other combinations.
1780 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001781 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001782 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001783 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001784 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001785 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001786 }
1787 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001788
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001789 // If RHS is a legal immediate value for a compare instruction, we need
1790 // to be careful about increasing register pressure needlessly.
1791 bool LegalRHSImm = false;
1792
Evan Chengfa1eb272007-02-08 22:13:59 +00001793 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1794 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1795 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001796 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001797 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001798 DAG.getConstant(RHSC->getAPIntValue()-
1799 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001800 N0.getValueType()), Cond);
1801 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001802
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001803 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Chengfa1eb272007-02-08 22:13:59 +00001804 if (N0.getOpcode() == ISD::XOR)
1805 // If we know that all of the inverted bits are zero, don't bother
1806 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001807 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1808 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001809 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001810 DAG.getConstant(LHSR->getAPIntValue() ^
1811 RHSC->getAPIntValue(),
1812 N0.getValueType()),
1813 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001814 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001815
Evan Chengfa1eb272007-02-08 22:13:59 +00001816 // Turn (C1-X) == C2 --> X == C1-C2
1817 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001818 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001819 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001820 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001821 DAG.getConstant(SUBC->getAPIntValue() -
1822 RHSC->getAPIntValue(),
1823 N0.getValueType()),
1824 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001825 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001826 }
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001827
1828 // Could RHSC fold directly into a compare?
1829 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1830 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Chengfa1eb272007-02-08 22:13:59 +00001831 }
1832
1833 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001834 // Don't do this if X is an immediate that can fold into a cmp
1835 // instruction and X+Z has other uses. It could be an induction variable
1836 // chain, and the transform would increase register pressure.
1837 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1838 if (N0.getOperand(0) == N1)
1839 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1840 DAG.getConstant(0, N0.getValueType()), Cond);
1841 if (N0.getOperand(1) == N1) {
1842 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1843 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1844 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001845 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001846 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1847 // (Z-X) == X --> Z == X<<1
1848 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Anderson95771af2011-02-25 21:41:48 +00001849 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00001850 if (!DCI.isCalledByLegalizer())
1851 DCI.AddToWorklist(SH.getNode());
1852 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1853 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001854 }
1855 }
1856 }
1857
1858 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1859 N1.getOpcode() == ISD::XOR) {
1860 // Simplify X == (X+Z) --> Z == 0
Craig Topper85022562012-12-19 06:43:58 +00001861 if (N1.getOperand(0) == N0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001862 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001863 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001864 if (N1.getOperand(1) == N0) {
1865 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001866 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001867 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper85022562012-12-19 06:43:58 +00001868 if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001869 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1870 // X == (Z-X) --> X<<1 == Z
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001871 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Anderson95771af2011-02-25 21:41:48 +00001872 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00001873 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001874 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001875 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001876 }
1877 }
1878 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001879
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001880 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001881 // Note that where y is variable and is known to have at most
1882 // one bit set (for example, if it is z&1) we cannot do this;
1883 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001884 if (N0.getOpcode() == ISD::AND)
1885 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001886 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001887 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellard12d43f92013-09-28 02:50:38 +00001888 if (DCI.isBeforeLegalizeOps() ||
1889 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
1890 SDValue Zero = DAG.getConstant(0, N1.getValueType());
1891 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1892 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001893 }
1894 }
1895 if (N1.getOpcode() == ISD::AND)
1896 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001897 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001898 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellard12d43f92013-09-28 02:50:38 +00001899 if (DCI.isBeforeLegalizeOps() ||
1900 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
1901 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1902 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1903 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001904 }
1905 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001906 }
1907
1908 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001909 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001911 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001912 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001913 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1915 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001916 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001917 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001918 break;
1919 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001921 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001922 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1923 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 Temp = DAG.getNOT(dl, N0, MVT::i1);
1925 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001926 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001927 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001928 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001929 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1930 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 Temp = DAG.getNOT(dl, N1, MVT::i1);
1932 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001933 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001934 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001935 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001936 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1937 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 Temp = DAG.getNOT(dl, N0, MVT::i1);
1939 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001940 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001941 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001942 break;
Bob Wilson4c245462009-01-22 17:39:32 +00001943 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1944 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 Temp = DAG.getNOT(dl, N1, MVT::i1);
1946 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00001947 break;
1948 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001950 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001951 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001952 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001953 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00001954 }
1955 return N0;
1956 }
1957
1958 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00001959 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001960}
1961
Evan Chengad4196b2008-05-12 19:56:52 +00001962/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1963/// node is a GlobalAddress + offset.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001964bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Chengad4196b2008-05-12 19:56:52 +00001965 int64_t &Offset) const {
1966 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00001967 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1968 GA = GASD->getGlobal();
1969 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00001970 return true;
1971 }
1972
1973 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00001974 SDValue N1 = N->getOperand(0);
1975 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001976 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001977 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1978 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001979 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001980 return true;
1981 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001982 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00001983 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1984 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001985 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00001986 return true;
1987 }
1988 }
1989 }
Owen Anderson95771af2011-02-25 21:41:48 +00001990
Evan Chengad4196b2008-05-12 19:56:52 +00001991 return false;
1992}
1993
1994
Dan Gohman475871a2008-07-27 21:46:04 +00001995SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00001996PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1997 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00001998 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00001999}
2000
Chris Lattnereb8146b2006-02-04 02:13:02 +00002001//===----------------------------------------------------------------------===//
2002// Inline Assembler Implementation Methods
2003//===----------------------------------------------------------------------===//
2004
Chris Lattner4376fea2008-04-27 00:09:47 +00002005
Chris Lattnereb8146b2006-02-04 02:13:02 +00002006TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002007TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopherfffe3632013-01-11 18:12:39 +00002008 unsigned S = Constraint.size();
2009
2010 if (S == 1) {
Chris Lattner4234f572007-03-25 02:14:49 +00002011 switch (Constraint[0]) {
2012 default: break;
2013 case 'r': return C_RegisterClass;
2014 case 'm': // memory
2015 case 'o': // offsetable
2016 case 'V': // not offsetable
2017 return C_Memory;
2018 case 'i': // Simple Integer or Relocatable Constant
2019 case 'n': // Simple Integer
John Thompson67aff162010-09-21 22:04:54 +00002020 case 'E': // Floating Point Constant
2021 case 'F': // Floating Point Constant
Chris Lattner4234f572007-03-25 02:14:49 +00002022 case 's': // Relocatable Constant
John Thompson67aff162010-09-21 22:04:54 +00002023 case 'p': // Address.
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002024 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002025 case 'I': // Target registers.
2026 case 'J':
2027 case 'K':
2028 case 'L':
2029 case 'M':
2030 case 'N':
2031 case 'O':
2032 case 'P':
John Thompson67aff162010-09-21 22:04:54 +00002033 case '<':
2034 case '>':
Chris Lattner4234f572007-03-25 02:14:49 +00002035 return C_Other;
2036 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002037 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002038
Eric Christopherfffe3632013-01-11 18:12:39 +00002039 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
2040 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
2041 return C_Memory;
Chris Lattner065421f2007-03-25 02:18:14 +00002042 return C_Register;
Eric Christopherfffe3632013-01-11 18:12:39 +00002043 }
Chris Lattner4234f572007-03-25 02:14:49 +00002044 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002045}
2046
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002047/// LowerXConstraint - try to replace an X constraint, which matches anything,
2048/// with another that has more specific requirements based on the type of the
2049/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002050const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002051 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002052 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002053 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002054 return "f"; // works for many targets
2055 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002056}
2057
Chris Lattner48884cd2007-08-25 00:47:38 +00002058/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2059/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002060void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00002061 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002063 SelectionDAG &DAG) const {
Eric Christopher362fee92011-06-17 20:41:29 +00002064
Eric Christopher100c8332011-06-02 23:16:42 +00002065 if (Constraint.length() > 1) return;
Eric Christopher362fee92011-06-17 20:41:29 +00002066
Eric Christopher100c8332011-06-02 23:16:42 +00002067 char ConstraintLetter = Constraint[0];
Chris Lattnereb8146b2006-02-04 02:13:02 +00002068 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002069 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002070 case 'X': // Allows any operand; labels (basic block) use this.
2071 if (Op.getOpcode() == ISD::BasicBlock) {
2072 Ops.push_back(Op);
2073 return;
2074 }
2075 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002076 case 'i': // Simple Integer or Relocatable Constant
2077 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002078 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002079 // These operands are interested in values of the form (GV+C), where C may
2080 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2081 // is possible and fine if either GV or C are missing.
2082 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2083 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002084
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002085 // If we have "(add GV, C)", pull out GV/C
2086 if (Op.getOpcode() == ISD::ADD) {
2087 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2088 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2089 if (C == 0 || GA == 0) {
2090 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2091 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2092 }
2093 if (C == 0 || GA == 0)
2094 C = 0, GA = 0;
2095 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002096
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002097 // If we find a valid operand, map to the TargetXXX version so that the
2098 // value itself doesn't get selected.
2099 if (GA) { // Either &GV or &GV+C
2100 if (ConstraintLetter != 'n') {
2101 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002102 if (C) Offs += C->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002103 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickac6d9be2013-05-25 02:42:55 +00002104 C ? SDLoc(C) : SDLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00002105 Op.getValueType(), Offs));
2106 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002107 }
2108 }
2109 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002110 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002111 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002112 // gcc prints these as sign extended. Sign extend value to 64 bits
2113 // now; without this it would get ZExt'd later in
2114 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2115 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002117 return;
2118 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002119 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002120 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002121 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002122 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002123}
2124
Chris Lattner1efa40f2006-02-22 00:56:39 +00002125std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002126getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00002127 MVT VT) const {
Will Dietz833a29c2013-10-13 03:08:49 +00002128 if (Constraint.empty() || Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002129 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002130 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2131
2132 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002133 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002134
Hal Finkelca2dd362012-12-18 17:50:58 +00002135 std::pair<unsigned, const TargetRegisterClass*> R =
2136 std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
2137
Chris Lattner1efa40f2006-02-22 00:56:39 +00002138 // Figure out which register class contains this reg.
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002139 const TargetRegisterInfo *RI = getTargetMachine().getRegisterInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00002140 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002141 E = RI->regclass_end(); RCI != E; ++RCI) {
2142 const TargetRegisterClass *RC = *RCI;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002143
2144 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002145 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen22e8a362011-10-12 01:24:51 +00002146 if (!isLegalRC(RC))
2147 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002148
2149 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002150 I != E; ++I) {
Hal Finkelca2dd362012-12-18 17:50:58 +00002151 if (RegName.equals_lower(RI->getName(*I))) {
2152 std::pair<unsigned, const TargetRegisterClass*> S =
2153 std::make_pair(*I, RC);
2154
2155 // If this register class has the requested value type, return it,
2156 // otherwise keep searching and return the first class found
2157 // if no other is found which explicitly has the requested type.
2158 if (RC->hasType(VT))
2159 return S;
2160 else if (!R.second)
2161 R = S;
2162 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00002163 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002164 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002165
Hal Finkelca2dd362012-12-18 17:50:58 +00002166 return R;
Chris Lattner4ccb0702006-01-26 20:37:03 +00002167}
Evan Cheng30b37b52006-03-13 23:18:16 +00002168
2169//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002170// Constraint Selection.
2171
Chris Lattner6bdcda32008-10-17 16:47:46 +00002172/// isMatchingInputConstraint - Return true of this is an input operand that is
2173/// a matching constraint like "4".
2174bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002175 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei87d0b9e2013-02-12 21:21:59 +00002176 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattner58f15c42008-10-17 16:21:11 +00002177}
2178
2179/// getMatchedOperand - If this is an input matching constraint, this method
2180/// returns the output operand it matches.
2181unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2182 assert(!ConstraintCode.empty() && "No known constraint!");
2183 return atoi(ConstraintCode.c_str());
2184}
2185
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002186
John Thompsoneac6e1d2010-09-13 18:15:37 +00002187/// ParseConstraints - Split up the constraint string from the inline
2188/// assembly value into the specific constraints and their prefixes,
2189/// and also tie in the associated operand values.
2190/// If this returns an empty vector, and if the constraint string itself
2191/// isn't empty, there was an error parsing.
John Thompson44ab89e2010-10-29 17:29:13 +00002192TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002193 ImmutableCallSite CS) const {
2194 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00002195 AsmOperandInfoVector ConstraintOperands;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002196 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompson67aff162010-09-21 22:04:54 +00002197 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002198
2199 // Do a prepass over the constraints, canonicalizing them, and building up the
2200 // ConstraintOperands list.
John Thompson44ab89e2010-10-29 17:29:13 +00002201 InlineAsm::ConstraintInfoVector
John Thompsoneac6e1d2010-09-13 18:15:37 +00002202 ConstraintInfos = IA->ParseConstraints();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002203
John Thompsoneac6e1d2010-09-13 18:15:37 +00002204 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2205 unsigned ResNo = 0; // ResNo - The result number of the next output.
2206
2207 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2208 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2209 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2210
John Thompson67aff162010-09-21 22:04:54 +00002211 // Update multiple alternative constraint count.
2212 if (OpInfo.multipleAlternatives.size() > maCount)
2213 maCount = OpInfo.multipleAlternatives.size();
2214
John Thompson44ab89e2010-10-29 17:29:13 +00002215 OpInfo.ConstraintVT = MVT::Other;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002216
2217 // Compute the value type for each operand.
2218 switch (OpInfo.Type) {
2219 case InlineAsm::isOutput:
2220 // Indirect outputs just consume an argument.
2221 if (OpInfo.isIndirect) {
2222 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2223 break;
2224 }
2225
2226 // The return value of the call is this value. As such, there is no
2227 // corresponding argument.
2228 assert(!CS.getType()->isVoidTy() &&
2229 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002230 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002231 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002232 } else {
2233 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002234 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002235 }
2236 ++ResNo;
2237 break;
2238 case InlineAsm::isInput:
2239 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2240 break;
2241 case InlineAsm::isClobber:
2242 // Nothing to do.
2243 break;
2244 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002245
John Thompson44ab89e2010-10-29 17:29:13 +00002246 if (OpInfo.CallOperandVal) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002247 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002248 if (OpInfo.isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002249 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002250 if (!PtrTy)
2251 report_fatal_error("Indirect operand for inline asm not a pointer!");
2252 OpTy = PtrTy->getElementType();
2253 }
Eric Christopher362fee92011-06-17 20:41:29 +00002254
Eric Christophercef81b72011-05-09 20:04:43 +00002255 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002256 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00002257 if (STy->getNumElements() == 1)
2258 OpTy = STy->getElementType(0);
2259
John Thompson44ab89e2010-10-29 17:29:13 +00002260 // If OpTy is not a single value, it may be a struct/union that we
2261 // can tile with integers.
2262 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer69e42db2013-01-11 20:05:37 +00002263 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002264 switch (BitSize) {
2265 default: break;
2266 case 1:
2267 case 8:
2268 case 16:
2269 case 32:
2270 case 64:
2271 case 128:
Dale Johannesen71365d32010-11-09 01:15:07 +00002272 OpInfo.ConstraintVT =
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002273 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompson44ab89e2010-10-29 17:29:13 +00002274 break;
2275 }
Micah Villmow7d661462012-10-09 16:06:12 +00002276 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenault828c9e72013-10-10 19:09:05 +00002277 unsigned PtrSize
2278 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2279 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompson44ab89e2010-10-29 17:29:13 +00002280 } else {
Patrik Hagglundc698d3a2012-12-19 15:19:11 +00002281 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompson44ab89e2010-10-29 17:29:13 +00002282 }
2283 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002284 }
2285
2286 // If we have multiple alternative constraints, select the best alternative.
2287 if (ConstraintInfos.size()) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002288 if (maCount) {
2289 unsigned bestMAIndex = 0;
2290 int bestWeight = -1;
2291 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2292 int weight = -1;
2293 unsigned maIndex;
2294 // Compute the sums of the weights for each alternative, keeping track
2295 // of the best (highest weight) one so far.
2296 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2297 int weightSum = 0;
2298 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2299 cIndex != eIndex; ++cIndex) {
2300 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2301 if (OpInfo.Type == InlineAsm::isClobber)
2302 continue;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002303
John Thompson44ab89e2010-10-29 17:29:13 +00002304 // If this is an output operand with a matching input operand,
2305 // look up the matching input. If their types mismatch, e.g. one
2306 // is an integer, the other is floating point, or their sizes are
2307 // different, flag it as an maCantMatch.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002308 if (OpInfo.hasMatchingInput()) {
2309 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsoneac6e1d2010-09-13 18:15:37 +00002310 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2311 if ((OpInfo.ConstraintVT.isInteger() !=
2312 Input.ConstraintVT.isInteger()) ||
2313 (OpInfo.ConstraintVT.getSizeInBits() !=
2314 Input.ConstraintVT.getSizeInBits())) {
2315 weightSum = -1; // Can't match.
2316 break;
2317 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002318 }
2319 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002320 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2321 if (weight == -1) {
2322 weightSum = -1;
2323 break;
2324 }
2325 weightSum += weight;
2326 }
2327 // Update best.
2328 if (weightSum > bestWeight) {
2329 bestWeight = weightSum;
2330 bestMAIndex = maIndex;
2331 }
2332 }
2333
2334 // Now select chosen alternative in each constraint.
2335 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2336 cIndex != eIndex; ++cIndex) {
2337 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2338 if (cInfo.Type == InlineAsm::isClobber)
2339 continue;
2340 cInfo.selectAlternative(bestMAIndex);
2341 }
2342 }
2343 }
2344
2345 // Check and hook up tied operands, choose constraint code to use.
2346 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2347 cIndex != eIndex; ++cIndex) {
2348 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002349
John Thompsoneac6e1d2010-09-13 18:15:37 +00002350 // If this is an output operand with a matching input operand, look up the
2351 // matching input. If their types mismatch, e.g. one is an integer, the
2352 // other is floating point, or their sizes are different, flag it as an
2353 // error.
2354 if (OpInfo.hasMatchingInput()) {
2355 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson44ab89e2010-10-29 17:29:13 +00002356
John Thompsoneac6e1d2010-09-13 18:15:37 +00002357 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00002358 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
2359 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
2360 OpInfo.ConstraintVT);
2361 std::pair<unsigned, const TargetRegisterClass*> InputRC =
2362 getRegForInlineAsmConstraint(Input.ConstraintCode,
2363 Input.ConstraintVT);
John Thompsoneac6e1d2010-09-13 18:15:37 +00002364 if ((OpInfo.ConstraintVT.isInteger() !=
2365 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00002366 (MatchRC.second != InputRC.second)) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002367 report_fatal_error("Unsupported asm: input constraint"
2368 " with a matching output constraint of"
2369 " incompatible type!");
2370 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002371 }
John Thompson44ab89e2010-10-29 17:29:13 +00002372
John Thompsoneac6e1d2010-09-13 18:15:37 +00002373 }
2374 }
2375
2376 return ConstraintOperands;
2377}
2378
Chris Lattner58f15c42008-10-17 16:21:11 +00002379
Chris Lattner4376fea2008-04-27 00:09:47 +00002380/// getConstraintGenerality - Return an integer indicating how general CT
2381/// is.
2382static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2383 switch (CT) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002384 case TargetLowering::C_Other:
2385 case TargetLowering::C_Unknown:
2386 return 0;
2387 case TargetLowering::C_Register:
2388 return 1;
2389 case TargetLowering::C_RegisterClass:
2390 return 2;
2391 case TargetLowering::C_Memory:
2392 return 3;
2393 }
Chandler Carruth732f05c2012-01-10 18:08:01 +00002394 llvm_unreachable("Invalid constraint type");
Chris Lattner4376fea2008-04-27 00:09:47 +00002395}
2396
John Thompson44ab89e2010-10-29 17:29:13 +00002397/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002398/// This object must already have been set up with the operand type
2399/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002400TargetLowering::ConstraintWeight
2401 TargetLowering::getMultipleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002402 AsmOperandInfo &info, int maIndex) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002403 InlineAsm::ConstraintCodeVector *rCodes;
John Thompson67aff162010-09-21 22:04:54 +00002404 if (maIndex >= (int)info.multipleAlternatives.size())
2405 rCodes = &info.Codes;
2406 else
2407 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompson44ab89e2010-10-29 17:29:13 +00002408 ConstraintWeight BestWeight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002409
2410 // Loop over the options, keeping track of the most general one.
John Thompson67aff162010-09-21 22:04:54 +00002411 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompson44ab89e2010-10-29 17:29:13 +00002412 ConstraintWeight weight =
2413 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002414 if (weight > BestWeight)
2415 BestWeight = weight;
2416 }
2417
2418 return BestWeight;
2419}
2420
John Thompson44ab89e2010-10-29 17:29:13 +00002421/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002422/// This object must already have been set up with the operand type
2423/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00002424TargetLowering::ConstraintWeight
2425 TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002426 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +00002427 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002428 Value *CallOperandVal = info.CallOperandVal;
2429 // If we don't have a value, we can't do a match,
2430 // but allow it at the lowest weight.
2431 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +00002432 return CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002433 // Look at the constraint type.
2434 switch (*constraint) {
2435 case 'i': // immediate integer.
2436 case 'n': // immediate integer with a known value.
John Thompson44ab89e2010-10-29 17:29:13 +00002437 if (isa<ConstantInt>(CallOperandVal))
2438 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002439 break;
2440 case 's': // non-explicit intregal immediate.
John Thompson44ab89e2010-10-29 17:29:13 +00002441 if (isa<GlobalValue>(CallOperandVal))
2442 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002443 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002444 case 'E': // immediate float if host format.
2445 case 'F': // immediate float.
2446 if (isa<ConstantFP>(CallOperandVal))
2447 weight = CW_Constant;
2448 break;
2449 case '<': // memory operand with autodecrement.
2450 case '>': // memory operand with autoincrement.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002451 case 'm': // memory operand.
2452 case 'o': // offsettable memory operand
2453 case 'V': // non-offsettable memory operand
John Thompson44ab89e2010-10-29 17:29:13 +00002454 weight = CW_Memory;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002455 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002456 case 'r': // general register.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002457 case 'g': // general register, memory operand or immediate integer.
John Thompson44ab89e2010-10-29 17:29:13 +00002458 // note: Clang converts "g" to "imr".
2459 if (CallOperandVal->getType()->isIntegerTy())
2460 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002461 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002462 case 'X': // any operand.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002463 default:
John Thompson44ab89e2010-10-29 17:29:13 +00002464 weight = CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002465 break;
2466 }
2467 return weight;
2468}
2469
Chris Lattner4376fea2008-04-27 00:09:47 +00002470/// ChooseConstraint - If there are multiple different constraints that we
2471/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002472/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002473/// Other -> immediates and magic values
2474/// Register -> one specific register
2475/// RegisterClass -> a group of regs
2476/// Memory -> memory
2477/// Ideally, we would pick the most specific constraint possible: if we have
2478/// something that fits into a register, we would pick it. The problem here
2479/// is that if we have something that could either be in a register or in
2480/// memory that use of the register could cause selection of *other*
2481/// operands to fail: they might only succeed if we pick memory. Because of
2482/// this the heuristic we use is:
2483///
2484/// 1) If there is an 'other' constraint, and if the operand is valid for
2485/// that constraint, use it. This makes us take advantage of 'i'
2486/// constraints when available.
2487/// 2) Otherwise, pick the most general constraint present. This prefers
2488/// 'm' over 'r', for example.
2489///
2490static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00002491 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002492 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002493 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2494 unsigned BestIdx = 0;
2495 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2496 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00002497
Chris Lattner4376fea2008-04-27 00:09:47 +00002498 // Loop over the options, keeping track of the most general one.
2499 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2500 TargetLowering::ConstraintType CType =
2501 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00002502
Chris Lattner5a096902008-04-27 00:37:18 +00002503 // If this is an 'other' constraint, see if the operand is valid for it.
2504 // For example, on X86 we might have an 'rI' constraint. If the operand
2505 // is an integer in the range [0..31] we want to use I (saving a load
2506 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002507 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002508 assert(OpInfo.Codes[i].size() == 1 &&
2509 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002510 std::vector<SDValue> ResultOps;
Eric Christopher100c8332011-06-02 23:16:42 +00002511 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner5a096902008-04-27 00:37:18 +00002512 ResultOps, *DAG);
2513 if (!ResultOps.empty()) {
2514 BestType = CType;
2515 BestIdx = i;
2516 break;
2517 }
2518 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002519
Dale Johannesena5989f82010-06-28 22:09:45 +00002520 // Things with matching constraints can only be registers, per gcc
2521 // documentation. This mainly affects "g" constraints.
2522 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2523 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002524
Chris Lattner4376fea2008-04-27 00:09:47 +00002525 // This constraint letter is more general than the previous one, use it.
2526 int Generality = getConstraintGenerality(CType);
2527 if (Generality > BestGenerality) {
2528 BestType = CType;
2529 BestIdx = i;
2530 BestGenerality = Generality;
2531 }
2532 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002533
Chris Lattner4376fea2008-04-27 00:09:47 +00002534 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2535 OpInfo.ConstraintType = BestType;
2536}
2537
2538/// ComputeConstraintToUse - Determines the constraint code and constraint
2539/// type to use for the specific AsmOperandInfo, setting
2540/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002541void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002542 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00002543 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002544 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002545
Chris Lattner4376fea2008-04-27 00:09:47 +00002546 // Single-letter constraints ('r') are very common.
2547 if (OpInfo.Codes.size() == 1) {
2548 OpInfo.ConstraintCode = OpInfo.Codes[0];
2549 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2550 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00002551 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002552 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002553
Chris Lattner4376fea2008-04-27 00:09:47 +00002554 // 'X' matches anything.
2555 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2556 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002557 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002558 // the result, which is not what we want to look at; leave them alone.
2559 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002560 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2561 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002562 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002563 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002564
Chris Lattner4376fea2008-04-27 00:09:47 +00002565 // Otherwise, try to resolve it to something we know about by looking at
2566 // the actual operand type.
2567 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2568 OpInfo.ConstraintCode = Repl;
2569 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2570 }
2571 }
2572}
2573
David Majnemera2f8d372013-06-08 23:51:45 +00002574/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9c640302011-07-08 10:31:30 +00002575/// with the multiplicative inverse of the constant.
Andrew Trickac6d9be2013-05-25 02:42:55 +00002576SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9c640302011-07-08 10:31:30 +00002577 SelectionDAG &DAG) const {
2578 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2579 APInt d = C->getAPIntValue();
2580 assert(d != 0 && "Division by zero!");
2581
2582 // Shift the value upfront if it is even, so the LSB is one.
2583 unsigned ShAmt = d.countTrailingZeros();
2584 if (ShAmt) {
2585 // TODO: For UDIV use SRL instead of SRA.
2586 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
2587 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt);
2588 d = d.ashr(ShAmt);
2589 }
2590
2591 // Calculate the multiplicative inverse, using Newton's method.
2592 APInt t, xn = d;
2593 while ((t = d*xn) != 1)
2594 xn *= APInt(d.getBitWidth(), 2) - t;
2595
2596 Op2 = DAG.getConstant(xn, Op1.getValueType());
2597 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2598}
2599
David Majnemera2f8d372013-06-08 23:51:45 +00002600/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002601/// return a DAG expression to select that will generate the same value by
2602/// multiplying by a magic number. See:
2603/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00002604SDValue TargetLowering::
2605BuildSDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00002606 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002607 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002608 SDLoc dl(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002609
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002610 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002611 // FIXME: We should be more aggressive here.
2612 if (!isTypeLegal(VT))
2613 return SDValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002614
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002615 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002616 APInt::ms magics = d.magic();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002617
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002618 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002619 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002620 SDValue Q;
Richard Osborne19a4daf2011-11-07 17:09:05 +00002621 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2622 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002623 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002624 DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002625 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2626 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002627 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002628 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002629 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002630 else
Dan Gohman475871a2008-07-27 21:46:04 +00002631 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002632 // If d > 0 and m < 0, add the numerator
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002633 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002634 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002635 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002636 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002637 }
2638 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002639 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002640 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002641 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002642 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002643 }
2644 // Shift right algebraic if shift value is nonzero
2645 if (magics.s > 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002646 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002647 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002648 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002649 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002650 }
2651 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002652 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002653 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Owen Anderson95771af2011-02-25 21:41:48 +00002654 getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002655 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002656 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002657 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002658}
2659
David Majnemera2f8d372013-06-08 23:51:45 +00002660/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002661/// return a DAG expression to select that will generate the same value by
2662/// multiplying by a magic number. See:
2663/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00002664SDValue TargetLowering::
2665BuildUDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00002666 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002667 EVT VT = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002668 SDLoc dl(N);
Eli Friedman201c9772008-11-30 06:02:26 +00002669
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002670 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002671 // FIXME: We should be more aggressive here.
2672 if (!isTypeLegal(VT))
2673 return SDValue();
2674
2675 // FIXME: We should use a narrower constant when the upper
2676 // bits are known to be zero.
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002677 const APInt &N1C = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
2678 APInt::mu magics = N1C.magicu();
2679
2680 SDValue Q = N->getOperand(0);
2681
2682 // If the divisor is even, we can avoid using the expensive fixup by shifting
2683 // the divided value upfront.
2684 if (magics.a != 0 && !N1C[0]) {
2685 unsigned Shift = N1C.countTrailingZeros();
2686 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2687 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
2688 if (Created)
2689 Created->push_back(Q.getNode());
2690
2691 // Get magic number for the shifted divisor.
2692 magics = N1C.lshr(Shift).magicu(Shift);
2693 assert(magics.a == 0 && "Should use cheap fixup now");
2694 }
Eli Friedman201c9772008-11-30 06:02:26 +00002695
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002696 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002697 // FIXME: We should support doing a MUL in a wider type
Richard Osborne19a4daf2011-11-07 17:09:05 +00002698 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2699 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002700 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00002701 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2702 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002703 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2704 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002705 else
Dan Gohman475871a2008-07-27 21:46:04 +00002706 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002707 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002708 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002709
2710 if (magics.a == 0) {
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00002711 assert(magics.s < N1C.getBitWidth() &&
Eli Friedman201c9772008-11-30 06:02:26 +00002712 "We shouldn't generate an undefined shift!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002713 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00002714 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002715 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002716 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002717 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002718 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002719 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002720 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002721 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002722 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002723 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002724 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002725 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002726 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00002727 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002728 }
2729}
Stephen Hines36b56882014-04-23 16:57:46 -07002730
2731bool TargetLowering::
2732verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2733 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2734 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2735 "be a constant integer");
2736 return true;
2737 }
2738
2739 return false;
2740}