blob: 4642310abdf1664bfd26179fa0b044ac6131d821 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000021#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000022#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000023#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000031using namespace llvm;
32
Rafael Espindola9a580232009-02-27 13:37:18 +000033namespace llvm {
34TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
35 bool isLocal = GV->hasLocalLinkage();
36 bool isDeclaration = GV->isDeclaration();
37 // FIXME: what should we do for protected and internal visibility?
38 // For variables, is internal different from hidden?
39 bool isHidden = GV->hasHiddenVisibility();
40
41 if (reloc == Reloc::PIC_) {
42 if (isLocal || isHidden)
43 return TLSModel::LocalDynamic;
44 else
45 return TLSModel::GeneralDynamic;
46 } else {
47 if (!isDeclaration || isHidden)
48 return TLSModel::LocalExec;
49 else
50 return TLSModel::InitialExec;
51 }
52}
53}
54
Evan Cheng56966222007-01-12 02:11:51 +000055/// InitLibcallNames - Set default libcall names.
56///
Evan Cheng79cca502007-01-12 22:51:10 +000057static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000058 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SHL_I32] = "__ashlsi3";
60 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000062 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRL_I32] = "__lshrsi3";
64 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000066 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::SRA_I32] = "__ashrsi3";
68 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000069 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000070 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000071 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::MUL_I32] = "__mulsi3";
73 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000074 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000075 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000076 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::SDIV_I32] = "__divsi3";
78 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000080 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000081 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::UDIV_I32] = "__udivsi3";
83 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000084 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000085 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000086 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000087 Names[RTLIB::SREM_I32] = "__modsi3";
88 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000089 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000090 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000091 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::UREM_I32] = "__umodsi3";
93 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000094 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000095 Names[RTLIB::NEG_I32] = "__negsi2";
96 Names[RTLIB::NEG_I64] = "__negdi2";
97 Names[RTLIB::ADD_F32] = "__addsf3";
98 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000099 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000100 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::SUB_F32] = "__subsf3";
102 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000103 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000104 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000105 Names[RTLIB::MUL_F32] = "__mulsf3";
106 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000107 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000109 Names[RTLIB::DIV_F32] = "__divsf3";
110 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000111 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000113 Names[RTLIB::REM_F32] = "fmodf";
114 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000115 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000117 Names[RTLIB::POWI_F32] = "__powisf2";
118 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000119 Names[RTLIB::POWI_F80] = "__powixf2";
120 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000121 Names[RTLIB::SQRT_F32] = "sqrtf";
122 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000123 Names[RTLIB::SQRT_F80] = "sqrtl";
124 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000125 Names[RTLIB::LOG_F32] = "logf";
126 Names[RTLIB::LOG_F64] = "log";
127 Names[RTLIB::LOG_F80] = "logl";
128 Names[RTLIB::LOG_PPCF128] = "logl";
129 Names[RTLIB::LOG2_F32] = "log2f";
130 Names[RTLIB::LOG2_F64] = "log2";
131 Names[RTLIB::LOG2_F80] = "log2l";
132 Names[RTLIB::LOG2_PPCF128] = "log2l";
133 Names[RTLIB::LOG10_F32] = "log10f";
134 Names[RTLIB::LOG10_F64] = "log10";
135 Names[RTLIB::LOG10_F80] = "log10l";
136 Names[RTLIB::LOG10_PPCF128] = "log10l";
137 Names[RTLIB::EXP_F32] = "expf";
138 Names[RTLIB::EXP_F64] = "exp";
139 Names[RTLIB::EXP_F80] = "expl";
140 Names[RTLIB::EXP_PPCF128] = "expl";
141 Names[RTLIB::EXP2_F32] = "exp2f";
142 Names[RTLIB::EXP2_F64] = "exp2";
143 Names[RTLIB::EXP2_F80] = "exp2l";
144 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000145 Names[RTLIB::SIN_F32] = "sinf";
146 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000147 Names[RTLIB::SIN_F80] = "sinl";
148 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000149 Names[RTLIB::COS_F32] = "cosf";
150 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000151 Names[RTLIB::COS_F80] = "cosl";
152 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000153 Names[RTLIB::POW_F32] = "powf";
154 Names[RTLIB::POW_F64] = "pow";
155 Names[RTLIB::POW_F80] = "powl";
156 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000157 Names[RTLIB::CEIL_F32] = "ceilf";
158 Names[RTLIB::CEIL_F64] = "ceil";
159 Names[RTLIB::CEIL_F80] = "ceill";
160 Names[RTLIB::CEIL_PPCF128] = "ceill";
161 Names[RTLIB::TRUNC_F32] = "truncf";
162 Names[RTLIB::TRUNC_F64] = "trunc";
163 Names[RTLIB::TRUNC_F80] = "truncl";
164 Names[RTLIB::TRUNC_PPCF128] = "truncl";
165 Names[RTLIB::RINT_F32] = "rintf";
166 Names[RTLIB::RINT_F64] = "rint";
167 Names[RTLIB::RINT_F80] = "rintl";
168 Names[RTLIB::RINT_PPCF128] = "rintl";
169 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
170 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
171 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
172 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
173 Names[RTLIB::FLOOR_F32] = "floorf";
174 Names[RTLIB::FLOOR_F64] = "floor";
175 Names[RTLIB::FLOOR_F80] = "floorl";
176 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000177 Names[RTLIB::COPYSIGN_F32] = "copysignf";
178 Names[RTLIB::COPYSIGN_F64] = "copysign";
179 Names[RTLIB::COPYSIGN_F80] = "copysignl";
180 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000181 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000182 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
183 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000184 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000185 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
186 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
187 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
188 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000189 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfqi";
190 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000191 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
192 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000194 Names[RTLIB::FPTOSINT_F64_I8] = "__fixdfqi";
195 Names[RTLIB::FPTOSINT_F64_I16] = "__fixdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000196 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
197 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000198 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000199 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000200 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000201 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000202 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000203 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000204 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000205 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfqi";
206 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000207 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
208 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000209 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000210 Names[RTLIB::FPTOUINT_F64_I8] = "__fixunsdfqi";
211 Names[RTLIB::FPTOUINT_F64_I16] = "__fixunsdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000212 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
213 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000214 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000215 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
216 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000217 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000218 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000219 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000220 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000221 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
222 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000223 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
224 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000225 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
226 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000227 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
228 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000229 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
230 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
231 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
232 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000233 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
234 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000235 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
236 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000237 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
238 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000239 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
240 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
241 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
242 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
243 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
244 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000245 Names[RTLIB::OEQ_F32] = "__eqsf2";
246 Names[RTLIB::OEQ_F64] = "__eqdf2";
247 Names[RTLIB::UNE_F32] = "__nesf2";
248 Names[RTLIB::UNE_F64] = "__nedf2";
249 Names[RTLIB::OGE_F32] = "__gesf2";
250 Names[RTLIB::OGE_F64] = "__gedf2";
251 Names[RTLIB::OLT_F32] = "__ltsf2";
252 Names[RTLIB::OLT_F64] = "__ltdf2";
253 Names[RTLIB::OLE_F32] = "__lesf2";
254 Names[RTLIB::OLE_F64] = "__ledf2";
255 Names[RTLIB::OGT_F32] = "__gtsf2";
256 Names[RTLIB::OGT_F64] = "__gtdf2";
257 Names[RTLIB::UO_F32] = "__unordsf2";
258 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000259 Names[RTLIB::O_F32] = "__unordsf2";
260 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000261 Names[RTLIB::MEMCPY] = "memcpy";
262 Names[RTLIB::MEMMOVE] = "memmove";
263 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000264 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000265}
266
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000267/// InitLibcallCallingConvs - Set default libcall CallingConvs.
268///
269static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
270 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
271 CCs[i] = CallingConv::C;
272 }
273}
274
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000275/// getFPEXT - Return the FPEXT_*_* value for the given types, or
276/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000277RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 if (OpVT == MVT::f32) {
279 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000280 return FPEXT_F32_F64;
281 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000282
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000283 return UNKNOWN_LIBCALL;
284}
285
286/// getFPROUND - Return the FPROUND_*_* value for the given types, or
287/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000288RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 if (RetVT == MVT::f32) {
290 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000291 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000293 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000295 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 } else if (RetVT == MVT::f64) {
297 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000298 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000300 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000301 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000302
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000303 return UNKNOWN_LIBCALL;
304}
305
306/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
307/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000308RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 if (OpVT == MVT::f32) {
310 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000311 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000313 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000315 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000317 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000319 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000321 if (RetVT == MVT::i8)
322 return FPTOSINT_F64_I8;
323 if (RetVT == MVT::i16)
324 return FPTOSINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000326 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000328 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000330 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 } else if (OpVT == MVT::f80) {
332 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000333 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000335 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000337 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 } else if (OpVT == MVT::ppcf128) {
339 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000340 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000342 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000344 return FPTOSINT_PPCF128_I128;
345 }
346 return UNKNOWN_LIBCALL;
347}
348
349/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
350/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000351RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 if (OpVT == MVT::f32) {
353 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000354 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000356 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000358 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000360 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000362 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000364 if (RetVT == MVT::i8)
365 return FPTOUINT_F64_I8;
366 if (RetVT == MVT::i16)
367 return FPTOUINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000369 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 } else if (OpVT == MVT::f80) {
375 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000376 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000378 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000380 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 } else if (OpVT == MVT::ppcf128) {
382 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000383 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000385 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000387 return FPTOUINT_PPCF128_I128;
388 }
389 return UNKNOWN_LIBCALL;
390}
391
392/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
393/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000394RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 if (OpVT == MVT::i32) {
396 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000397 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000399 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000401 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000403 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 } else if (OpVT == MVT::i64) {
405 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000406 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000408 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000410 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000412 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 } else if (OpVT == MVT::i128) {
414 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000415 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000417 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000419 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000421 return SINTTOFP_I128_PPCF128;
422 }
423 return UNKNOWN_LIBCALL;
424}
425
426/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
427/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000428RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 if (OpVT == MVT::i32) {
430 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000431 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000433 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000435 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000437 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 } else if (OpVT == MVT::i64) {
439 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000440 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000442 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000444 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000446 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 } else if (OpVT == MVT::i128) {
448 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000449 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000451 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000453 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000455 return UINTTOFP_I128_PPCF128;
456 }
457 return UNKNOWN_LIBCALL;
458}
459
Evan Chengd385fd62007-01-31 09:29:11 +0000460/// InitCmpLibcallCCs - Set default comparison libcall CC.
461///
462static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
463 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
464 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
465 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
466 CCs[RTLIB::UNE_F32] = ISD::SETNE;
467 CCs[RTLIB::UNE_F64] = ISD::SETNE;
468 CCs[RTLIB::OGE_F32] = ISD::SETGE;
469 CCs[RTLIB::OGE_F64] = ISD::SETGE;
470 CCs[RTLIB::OLT_F32] = ISD::SETLT;
471 CCs[RTLIB::OLT_F64] = ISD::SETLT;
472 CCs[RTLIB::OLE_F32] = ISD::SETLE;
473 CCs[RTLIB::OLE_F64] = ISD::SETLE;
474 CCs[RTLIB::OGT_F32] = ISD::SETGT;
475 CCs[RTLIB::OGT_F64] = ISD::SETGT;
476 CCs[RTLIB::UO_F32] = ISD::SETNE;
477 CCs[RTLIB::UO_F64] = ISD::SETNE;
478 CCs[RTLIB::O_F32] = ISD::SETEQ;
479 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000480}
481
Chris Lattnerf0144122009-07-28 03:13:23 +0000482/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +0000483TargetLowering::TargetLowering(const TargetMachine &tm,
484 const TargetLoweringObjectFile *tlof)
Chris Lattnerf0144122009-07-28 03:13:23 +0000485 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000486 // All operations default to being supported.
487 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000488 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000489 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000490 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000491 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000492
Chris Lattner1a3048b2007-12-22 20:47:56 +0000493 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000495 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000496 for (unsigned IM = (unsigned)ISD::PRE_INC;
497 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
499 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000500 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000501
502 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
504 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000505 }
Evan Chengd2cde682008-03-10 19:38:10 +0000506
507 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000509
510 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000511 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000512 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
514 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
515 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000516
Dale Johannesen0bb41602008-09-22 21:57:32 +0000517 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::FLOG , MVT::f64, Expand);
519 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
520 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
521 setOperationAction(ISD::FEXP , MVT::f64, Expand);
522 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
523 setOperationAction(ISD::FLOG , MVT::f32, Expand);
524 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
525 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
526 setOperationAction(ISD::FEXP , MVT::f32, Expand);
527 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000528
Chris Lattner41bab0b2008-01-15 21:58:08 +0000529 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000531
Owen Andersona69571c2006-05-03 01:29:57 +0000532 IsLittleEndian = TD->isLittleEndian();
Owen Anderson1d0be152009-08-13 21:58:54 +0000533 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000535 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000536 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000537 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000538 UseUnderscoreSetJmp = false;
539 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000540 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000541 IntDivIsCheap = false;
542 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000543 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000544 ExceptionPointerRegister = 0;
545 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000546 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000547 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000548 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000549 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000550 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000551 IfCvtDupBlockSizeLimit = 0;
552 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000553
554 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000555 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000556 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000557}
558
Chris Lattnerf0144122009-07-28 03:13:23 +0000559TargetLowering::~TargetLowering() {
560 delete &TLOF;
561}
Chris Lattnercba82f92005-01-16 07:28:11 +0000562
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000563/// canOpTrap - Returns true if the operation can trap for the value type.
564/// VT must be a legal type.
565bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
566 assert(isTypeLegal(VT));
567 switch (Op) {
568 default:
569 return false;
570 case ISD::FDIV:
571 case ISD::FREM:
572 case ISD::SDIV:
573 case ISD::UDIV:
574 case ISD::SREM:
575 case ISD::UREM:
576 return true;
577 }
578}
579
580
Owen Anderson23b9b192009-08-12 00:36:31 +0000581static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
582 unsigned &NumIntermediates,
583 EVT &RegisterVT,
584 TargetLowering* TLI) {
585 // Figure out the right, legal destination reg to copy into.
586 unsigned NumElts = VT.getVectorNumElements();
587 MVT EltTy = VT.getVectorElementType();
588
589 unsigned NumVectorRegs = 1;
590
591 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
592 // could break down into LHS/RHS like LegalizeDAG does.
593 if (!isPowerOf2_32(NumElts)) {
594 NumVectorRegs = NumElts;
595 NumElts = 1;
596 }
597
598 // Divide the input until we get to a supported size. This will always
599 // end with a scalar if the target doesn't support vectors.
600 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
601 NumElts >>= 1;
602 NumVectorRegs <<= 1;
603 }
604
605 NumIntermediates = NumVectorRegs;
606
607 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
608 if (!TLI->isTypeLegal(NewVT))
609 NewVT = EltTy;
610 IntermediateVT = NewVT;
611
612 EVT DestVT = TLI->getRegisterType(NewVT);
613 RegisterVT = DestVT;
614 if (EVT(DestVT).bitsLT(NewVT)) {
615 // Value is expanded, e.g. i64 -> i16.
616 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
617 } else {
618 // Otherwise, promotion or legal types use the same number of registers as
619 // the vector decimated to the appropriate level.
620 return NumVectorRegs;
621 }
622
623 return 1;
624}
625
Chris Lattner310968c2005-01-07 07:44:53 +0000626/// computeRegisterProperties - Once all of the register classes are added,
627/// this allows us to compute derived properties we expose.
628void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000630 "Too many value types for ValueTypeActions to hold!");
631
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000632 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000634 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000636 }
637 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000639
Chris Lattner310968c2005-01-07 07:44:53 +0000640 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000642 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000644
645 // Every integer value type larger than this largest register takes twice as
646 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000647 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000648 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
649 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000650 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000651 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
653 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000654 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000655 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000656
657 // Inspect all of the ValueType's smaller than the largest integer
658 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000659 unsigned LegalIntReg = LargestIntReg;
660 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 IntReg >= (unsigned)MVT::i1; --IntReg) {
662 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000663 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000664 LegalIntReg = IntReg;
665 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000666 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000668 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000669 }
670 }
671
Dale Johannesen161e8972007-10-05 20:04:43 +0000672 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 if (!isTypeLegal(MVT::ppcf128)) {
674 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
675 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
676 TransformToType[MVT::ppcf128] = MVT::f64;
677 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000678 }
679
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000680 // Decide how to handle f64. If the target does not have native f64 support,
681 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 if (!isTypeLegal(MVT::f64)) {
683 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
684 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
685 TransformToType[MVT::f64] = MVT::i64;
686 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000687 }
688
689 // Decide how to handle f32. If the target does not have native support for
690 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 if (!isTypeLegal(MVT::f32)) {
692 if (isTypeLegal(MVT::f64)) {
693 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
694 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
695 TransformToType[MVT::f32] = MVT::f64;
696 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000697 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
699 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
700 TransformToType[MVT::f32] = MVT::i32;
701 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000702 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000703 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000704
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000705 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
707 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000708 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000709 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000710 MVT IntermediateVT;
711 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000712 unsigned NumIntermediates;
713 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000714 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
715 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000716 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000717
718 // Determine if there is a legal wider type.
719 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000720 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000721 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
723 EVT SVT = (MVT::SimpleValueType)nVT;
Dale Johannesen76090172010-04-20 22:34:09 +0000724 if (isTypeSynthesizable(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang6fb474b2010-01-24 00:24:43 +0000725 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000726 TransformToType[i] = SVT;
727 ValueTypeActions.setTypeAction(VT, Promote);
728 IsLegalWiderType = true;
729 break;
730 }
731 }
732 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000733 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000734 if (NVT == VT) {
735 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000737 ValueTypeActions.setTypeAction(VT, Expand);
738 } else {
739 TransformToType[i] = NVT;
740 ValueTypeActions.setTypeAction(VT, Promote);
741 }
742 }
Dan Gohman7f321562007-06-25 16:23:39 +0000743 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000744 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000745}
Chris Lattnercba82f92005-01-16 07:28:11 +0000746
Evan Cheng72261582005-12-20 06:22:03 +0000747const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
748 return NULL;
749}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000750
Scott Michel5b8f82e2008-03-10 15:42:14 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000753 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000754}
755
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000756MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
757 return MVT::i32; // return the default value
758}
759
Dan Gohman7f321562007-06-25 16:23:39 +0000760/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000761/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
762/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
763/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000764///
Dan Gohman7f321562007-06-25 16:23:39 +0000765/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000766/// register. It also returns the VT and quantity of the intermediate values
767/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000768///
Owen Anderson23b9b192009-08-12 00:36:31 +0000769unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000770 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000771 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000772 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000773 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000774 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000775 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000776
777 unsigned NumVectorRegs = 1;
778
Nate Begemand73ab882007-11-27 19:28:48 +0000779 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
780 // could break down into LHS/RHS like LegalizeDAG does.
781 if (!isPowerOf2_32(NumElts)) {
782 NumVectorRegs = NumElts;
783 NumElts = 1;
784 }
785
Chris Lattnerdc879292006-03-31 00:28:56 +0000786 // Divide the input until we get to a supported size. This will always
787 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000788 while (NumElts > 1 && !isTypeLegal(
789 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000790 NumElts >>= 1;
791 NumVectorRegs <<= 1;
792 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000793
794 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000795
Owen Anderson23b9b192009-08-12 00:36:31 +0000796 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000797 if (!isTypeLegal(NewVT))
798 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000799 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000800
Owen Anderson23b9b192009-08-12 00:36:31 +0000801 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000802 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000803 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000804 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000805 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000806 } else {
807 // Otherwise, promotion or legal types use the same number of registers as
808 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000809 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000810 }
811
Evan Chenge9b3da12006-05-17 18:10:06 +0000812 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000813}
814
Evan Cheng3ae05432008-01-24 00:22:01 +0000815/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000816/// function arguments in the caller parameter area. This is the actual
817/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000818unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000819 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000820}
821
Chris Lattner071c62f2010-01-25 23:26:13 +0000822/// getJumpTableEncoding - Return the entry encoding for a jump table in the
823/// current function. The returned value is a member of the
824/// MachineJumpTableInfo::JTEntryKind enum.
825unsigned TargetLowering::getJumpTableEncoding() const {
826 // In non-pic modes, just use the address of a block.
827 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
828 return MachineJumpTableInfo::EK_BlockAddress;
829
830 // In PIC mode, if the target supports a GPRel32 directive, use it.
831 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
832 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
833
834 // Otherwise, use a label difference.
835 return MachineJumpTableInfo::EK_LabelDifference32;
836}
837
Dan Gohman475871a2008-07-27 21:46:04 +0000838SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
839 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000840 // If our PIC model is GP relative, use the global offset table as the base.
841 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000842 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000843 return Table;
844}
845
Chris Lattner13e97a22010-01-26 05:30:30 +0000846/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
847/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
848/// MCExpr.
849const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000850TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
851 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000852 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000853 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000854}
855
Dan Gohman6520e202008-10-18 02:06:02 +0000856bool
857TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
858 // Assume that everything is safe in static mode.
859 if (getTargetMachine().getRelocationModel() == Reloc::Static)
860 return true;
861
862 // In dynamic-no-pic mode, assume that known defined values are safe.
863 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
864 GA &&
865 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000866 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000867 return true;
868
869 // Otherwise assume nothing is safe.
870 return false;
871}
872
Chris Lattnereb8146b2006-02-04 02:13:02 +0000873//===----------------------------------------------------------------------===//
874// Optimization Methods
875//===----------------------------------------------------------------------===//
876
Nate Begeman368e18d2006-02-16 21:11:51 +0000877/// ShrinkDemandedConstant - Check to see if the specified operand of the
878/// specified instruction is a constant integer. If so, check to see if there
879/// are any bits set in the constant that are not demanded. If so, shrink the
880/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000881bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000882 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000883 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000884
Chris Lattnerec665152006-02-26 23:36:02 +0000885 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000886 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000887 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000888 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000889 case ISD::AND:
890 case ISD::OR: {
891 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
892 if (!C) return false;
893
894 if (Op.getOpcode() == ISD::XOR &&
895 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
896 return false;
897
898 // if we can expand it to have all bits set, do it
899 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000900 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000901 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
902 DAG.getConstant(Demanded &
903 C->getAPIntValue(),
904 VT));
905 return CombineTo(Op, New);
906 }
907
Nate Begemande996292006-02-03 22:24:05 +0000908 break;
909 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000910 }
911
Nate Begemande996292006-02-03 22:24:05 +0000912 return false;
913}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000914
Dan Gohman97121ba2009-04-08 00:15:30 +0000915/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
916/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
917/// cast, but it could be generalized for targets with other types of
918/// implicit widening casts.
919bool
920TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
921 unsigned BitWidth,
922 const APInt &Demanded,
923 DebugLoc dl) {
924 assert(Op.getNumOperands() == 2 &&
925 "ShrinkDemandedOp only supports binary operators!");
926 assert(Op.getNode()->getNumValues() == 1 &&
927 "ShrinkDemandedOp only supports nodes with one result!");
928
929 // Don't do this if the node has another user, which may require the
930 // full value.
931 if (!Op.getNode()->hasOneUse())
932 return false;
933
934 // Search for the smallest integer type with free casts to and from
935 // Op's type. For expedience, just check power-of-2 integer types.
936 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
937 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
938 if (!isPowerOf2_32(SmallVTBits))
939 SmallVTBits = NextPowerOf2(SmallVTBits);
940 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000941 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000942 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
943 TLI.isZExtFree(SmallVT, Op.getValueType())) {
944 // We found a type with free casts.
945 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
946 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
947 Op.getNode()->getOperand(0)),
948 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
949 Op.getNode()->getOperand(1)));
950 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
951 return CombineTo(Op, Z);
952 }
953 }
954 return false;
955}
956
Nate Begeman368e18d2006-02-16 21:11:51 +0000957/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
958/// DemandedMask bits of the result of Op are ever used downstream. If we can
959/// use this information to simplify Op, create a new simplified DAG node and
960/// return true, returning the original and new nodes in Old and New. Otherwise,
961/// analyze the expression and return a mask of KnownOne and KnownZero bits for
962/// the expression (used to simplify the caller). The KnownZero/One bits may
963/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000964bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000965 const APInt &DemandedMask,
966 APInt &KnownZero,
967 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000968 TargetLoweringOpt &TLO,
969 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000970 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000971 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000972 "Mask size mismatches value type size!");
973 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000974 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000975
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000976 // Don't know anything.
977 KnownZero = KnownOne = APInt(BitWidth, 0);
978
Nate Begeman368e18d2006-02-16 21:11:51 +0000979 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000980 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000981 if (Depth != 0) {
982 // If not at the root, Just compute the KnownZero/KnownOne bits to
983 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000984 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000985 return false;
986 }
987 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000988 // just set the NewMask to all bits.
989 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000990 } else if (DemandedMask == 0) {
991 // Not demanding any bits from Op.
992 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000993 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000994 return false;
995 } else if (Depth == 6) { // Limit search depth.
996 return false;
997 }
998
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000999 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001000 switch (Op.getOpcode()) {
1001 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +00001002 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001003 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
1004 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001005 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001006 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +00001007 // If the RHS is a constant, check to see if the LHS would be zero without
1008 // using the bits from the RHS. Below, we use knowledge about the RHS to
1009 // simplify the LHS, here we're using information from the LHS to simplify
1010 // the RHS.
1011 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001012 APInt LHSZero, LHSOne;
1013 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +00001014 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +00001015 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001016 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001017 return TLO.CombineTo(Op, Op.getOperand(0));
1018 // If any of the set bits in the RHS are known zero on the LHS, shrink
1019 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001020 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001021 return true;
1022 }
1023
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001024 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001025 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001026 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001027 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001028 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001029 KnownZero2, KnownOne2, TLO, Depth+1))
1030 return true;
1031 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1032
1033 // If all of the demanded bits are known one on one side, return the other.
1034 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001035 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001036 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001037 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001038 return TLO.CombineTo(Op, Op.getOperand(1));
1039 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001040 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001041 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1042 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001043 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001044 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001045 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001046 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001047 return true;
1048
Nate Begeman368e18d2006-02-16 21:11:51 +00001049 // Output known-1 bits are only known if set in both the LHS & RHS.
1050 KnownOne &= KnownOne2;
1051 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1052 KnownZero |= KnownZero2;
1053 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001054 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001055 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001056 KnownOne, TLO, Depth+1))
1057 return true;
1058 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001059 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001060 KnownZero2, KnownOne2, TLO, Depth+1))
1061 return true;
1062 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1063
1064 // If all of the demanded bits are known zero on one side, return the other.
1065 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001066 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001067 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001068 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001069 return TLO.CombineTo(Op, Op.getOperand(1));
1070 // If all of the potentially set bits on one side are known to be set on
1071 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001072 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001073 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001074 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001075 return TLO.CombineTo(Op, Op.getOperand(1));
1076 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001077 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001078 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001079 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001080 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001081 return true;
1082
Nate Begeman368e18d2006-02-16 21:11:51 +00001083 // Output known-0 bits are only known if clear in both the LHS & RHS.
1084 KnownZero &= KnownZero2;
1085 // Output known-1 are known to be set if set in either the LHS | RHS.
1086 KnownOne |= KnownOne2;
1087 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001088 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001089 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001090 KnownOne, TLO, Depth+1))
1091 return true;
1092 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001093 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001094 KnownOne2, TLO, Depth+1))
1095 return true;
1096 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1097
1098 // If all of the demanded bits are known zero on one side, return the other.
1099 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001100 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001101 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001102 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001103 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001104 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001105 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001106 return true;
1107
Chris Lattner3687c1a2006-11-27 21:50:02 +00001108 // If all of the unknown bits are known to be zero on one side or the other
1109 // (but not both) turn this into an *inclusive* or.
1110 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001111 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001112 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001113 Op.getOperand(0),
1114 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001115
1116 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1117 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1118 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1119 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1120
Nate Begeman368e18d2006-02-16 21:11:51 +00001121 // If all of the demanded bits on one side are known, and all of the set
1122 // bits on that side are also known to be set on the other side, turn this
1123 // into an AND, as we know the bits will be cleared.
1124 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001125 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001126 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001127 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001128 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001129 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1130 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001131 }
1132 }
1133
1134 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001135 // for XOR, we prefer to force bits to 1 if they will make a -1.
1136 // if we can't force bits, try to shrink constant
1137 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1138 APInt Expanded = C->getAPIntValue() | (~NewMask);
1139 // if we can expand it to have all bits set, do it
1140 if (Expanded.isAllOnesValue()) {
1141 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001142 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001143 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001144 TLO.DAG.getConstant(Expanded, VT));
1145 return TLO.CombineTo(Op, New);
1146 }
1147 // if it already has all the bits set, nothing to change
1148 // but don't shrink either!
1149 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1150 return true;
1151 }
1152 }
1153
Nate Begeman368e18d2006-02-16 21:11:51 +00001154 KnownZero = KnownZeroOut;
1155 KnownOne = KnownOneOut;
1156 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001157 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001158 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001159 KnownOne, TLO, Depth+1))
1160 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001161 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001162 KnownOne2, TLO, Depth+1))
1163 return true;
1164 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1165 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1166
1167 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001168 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001169 return true;
1170
1171 // Only known if known in both the LHS and RHS.
1172 KnownOne &= KnownOne2;
1173 KnownZero &= KnownZero2;
1174 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001175 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001176 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001177 KnownOne, TLO, Depth+1))
1178 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001179 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001180 KnownOne2, TLO, Depth+1))
1181 return true;
1182 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1183 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1184
1185 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001186 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001187 return true;
1188
1189 // Only known if known in both the LHS and RHS.
1190 KnownOne &= KnownOne2;
1191 KnownZero &= KnownZero2;
1192 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001193 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001194 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001195 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001196 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001197
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001198 // If the shift count is an invalid immediate, don't do anything.
1199 if (ShAmt >= BitWidth)
1200 break;
1201
Chris Lattner895c4ab2007-04-17 21:14:16 +00001202 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1203 // single shift. We can do this if the bottom bits (which are shifted
1204 // out) are never demanded.
1205 if (InOp.getOpcode() == ISD::SRL &&
1206 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001207 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001208 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001209 unsigned Opc = ISD::SHL;
1210 int Diff = ShAmt-C1;
1211 if (Diff < 0) {
1212 Diff = -Diff;
1213 Opc = ISD::SRL;
1214 }
1215
Dan Gohman475871a2008-07-27 21:46:04 +00001216 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001217 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001218 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001219 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001220 InOp.getOperand(0), NewSA));
1221 }
1222 }
1223
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001224 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001225 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001226 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001227 KnownZero <<= SA->getZExtValue();
1228 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001229 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001230 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001231 }
1232 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001233 case ISD::SRL:
1234 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001235 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001236 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001237 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001238 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001239
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001240 // If the shift count is an invalid immediate, don't do anything.
1241 if (ShAmt >= BitWidth)
1242 break;
1243
Chris Lattner895c4ab2007-04-17 21:14:16 +00001244 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1245 // single shift. We can do this if the top bits (which are shifted out)
1246 // are never demanded.
1247 if (InOp.getOpcode() == ISD::SHL &&
1248 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001249 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001250 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001251 unsigned Opc = ISD::SRL;
1252 int Diff = ShAmt-C1;
1253 if (Diff < 0) {
1254 Diff = -Diff;
1255 Opc = ISD::SHL;
1256 }
1257
Dan Gohman475871a2008-07-27 21:46:04 +00001258 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001259 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001260 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001261 InOp.getOperand(0), NewSA));
1262 }
1263 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001264
1265 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001266 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001267 KnownZero, KnownOne, TLO, Depth+1))
1268 return true;
1269 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001270 KnownZero = KnownZero.lshr(ShAmt);
1271 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001272
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001273 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001274 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001275 }
1276 break;
1277 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001278 // If this is an arithmetic shift right and only the low-bit is set, we can
1279 // always convert this into a logical shr, even if the shift amount is
1280 // variable. The low bit of the shift cannot be an input sign bit unless
1281 // the shift amount is >= the size of the datatype, which is undefined.
1282 if (DemandedMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +00001283 return TLO.CombineTo(Op,
1284 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
1285 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +00001286
Nate Begeman368e18d2006-02-16 21:11:51 +00001287 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001288 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001289 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001290
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001291 // If the shift count is an invalid immediate, don't do anything.
1292 if (ShAmt >= BitWidth)
1293 break;
1294
1295 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001296
1297 // If any of the demanded bits are produced by the sign extension, we also
1298 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001299 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1300 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001301 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001302
1303 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001304 KnownZero, KnownOne, TLO, Depth+1))
1305 return true;
1306 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001307 KnownZero = KnownZero.lshr(ShAmt);
1308 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001309
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001310 // Handle the sign bit, adjusted to where it is now in the mask.
1311 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001312
1313 // If the input sign bit is known to be zero, or if none of the top bits
1314 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001315 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001316 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1317 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001318 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001319 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001320 KnownOne |= HighBits;
1321 }
1322 }
1323 break;
1324 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001325 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001326
Chris Lattnerec665152006-02-26 23:36:02 +00001327 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001328 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001329 APInt NewBits =
1330 APInt::getHighBitsSet(BitWidth,
1331 BitWidth - EVT.getScalarType().getSizeInBits()) &
1332 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001333
Chris Lattnerec665152006-02-26 23:36:02 +00001334 // If none of the extended bits are demanded, eliminate the sextinreg.
1335 if (NewBits == 0)
1336 return TLO.CombineTo(Op, Op.getOperand(0));
1337
Dan Gohmand1996362010-01-09 02:13:55 +00001338 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001339 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001340 APInt InputDemandedBits =
1341 APInt::getLowBitsSet(BitWidth,
1342 EVT.getScalarType().getSizeInBits()) &
1343 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001344
Chris Lattnerec665152006-02-26 23:36:02 +00001345 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001346 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001347 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001348
1349 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1350 KnownZero, KnownOne, TLO, Depth+1))
1351 return true;
1352 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1353
1354 // If the sign bit of the input is known set or clear, then we know the
1355 // top bits of the result.
1356
Chris Lattnerec665152006-02-26 23:36:02 +00001357 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001358 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001359 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001360 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001361
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001362 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001363 KnownOne |= NewBits;
1364 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001365 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001366 KnownZero &= ~NewBits;
1367 KnownOne &= ~NewBits;
1368 }
1369 break;
1370 }
Chris Lattnerec665152006-02-26 23:36:02 +00001371 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001372 unsigned OperandBitWidth =
1373 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001374 APInt InMask = NewMask;
1375 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001376
1377 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001378 APInt NewBits =
1379 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1380 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001381 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001382 Op.getValueType(),
1383 Op.getOperand(0)));
1384
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001385 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001386 KnownZero, KnownOne, TLO, Depth+1))
1387 return true;
1388 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001389 KnownZero.zext(BitWidth);
1390 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001391 KnownZero |= NewBits;
1392 break;
1393 }
1394 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001395 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001396 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001397 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001398 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001399 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001400
1401 // If none of the top bits are demanded, convert this into an any_extend.
1402 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001403 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1404 Op.getValueType(),
1405 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001406
1407 // Since some of the sign extended bits are demanded, we know that the sign
1408 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001409 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001410 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001411 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001412
1413 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1414 KnownOne, TLO, Depth+1))
1415 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001416 KnownZero.zext(BitWidth);
1417 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001418
1419 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001420 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001421 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001422 Op.getValueType(),
1423 Op.getOperand(0)));
1424
1425 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001426 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001427 KnownOne |= NewBits;
1428 KnownZero &= ~NewBits;
1429 } else { // Otherwise, top bits aren't known.
1430 KnownOne &= ~NewBits;
1431 KnownZero &= ~NewBits;
1432 }
1433 break;
1434 }
1435 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001436 unsigned OperandBitWidth =
1437 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001438 APInt InMask = NewMask;
1439 InMask.trunc(OperandBitWidth);
1440 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001441 KnownZero, KnownOne, TLO, Depth+1))
1442 return true;
1443 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001444 KnownZero.zext(BitWidth);
1445 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001446 break;
1447 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001448 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001449 // Simplify the input, using demanded bit information, and compute the known
1450 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001451 unsigned OperandBitWidth =
1452 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001453 APInt TruncMask = NewMask;
Dan Gohman042919c2010-03-01 17:59:21 +00001454 TruncMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001455 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001456 KnownZero, KnownOne, TLO, Depth+1))
1457 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001458 KnownZero.trunc(BitWidth);
1459 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001460
1461 // If the input is only used by this truncate, see if we can shrink it based
1462 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001463 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001464 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001465 switch (In.getOpcode()) {
1466 default: break;
1467 case ISD::SRL:
1468 // Shrink SRL by a constant if none of the high bits shifted in are
1469 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +00001470 if (TLO.LegalTypes() &&
1471 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1472 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1473 // undesirable.
1474 break;
1475 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1476 if (!ShAmt)
1477 break;
1478 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1479 OperandBitWidth - BitWidth);
1480 HighBits = HighBits.lshr(ShAmt->getZExtValue());
1481 HighBits.trunc(BitWidth);
1482
1483 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1484 // None of the shifted in bits are needed. Add a truncate of the
1485 // shift input, then shift it.
1486 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
1487 Op.getValueType(),
1488 In.getOperand(0));
1489 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1490 Op.getValueType(),
1491 NewTrunc,
1492 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001493 }
1494 break;
1495 }
1496 }
1497
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001498 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001499 break;
1500 }
Chris Lattnerec665152006-02-26 23:36:02 +00001501 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001502 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001503 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001504 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001505 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001506 KnownZero, KnownOne, TLO, Depth+1))
1507 return true;
1508 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001509 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001510 break;
1511 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001512 case ISD::BIT_CONVERT:
1513#if 0
1514 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1515 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001516 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001517 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1518 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001519 // Only do this xform if FGETSIGN is valid or if before legalize.
1520 if (!TLO.AfterLegalize ||
1521 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1522 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1523 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001524 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001525 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001526 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001527 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001528 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1529 Sign, ShAmt));
1530 }
1531 }
1532#endif
1533 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001534 case ISD::ADD:
1535 case ISD::MUL:
1536 case ISD::SUB: {
1537 // Add, Sub, and Mul don't demand any bits in positions beyond that
1538 // of the highest bit demanded of them.
1539 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1540 BitWidth - NewMask.countLeadingZeros());
1541 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1542 KnownOne2, TLO, Depth+1))
1543 return true;
1544 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1545 KnownOne2, TLO, Depth+1))
1546 return true;
1547 // See if the operation should be performed at a smaller bit width.
Evan Chengd40d03e2010-01-06 19:38:29 +00001548 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001549 return true;
1550 }
1551 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001552 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001553 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001554 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001555 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001556 }
Chris Lattnerec665152006-02-26 23:36:02 +00001557
1558 // If we know the value of all of the demanded bits, return this as a
1559 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001560 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001561 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1562
Nate Begeman368e18d2006-02-16 21:11:51 +00001563 return false;
1564}
1565
Nate Begeman368e18d2006-02-16 21:11:51 +00001566/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1567/// in Mask are known to be either zero or one and return them in the
1568/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001569void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001570 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001571 APInt &KnownZero,
1572 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001573 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001574 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001575 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1576 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1577 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1578 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001579 "Should use MaskedValueIsZero if you don't know whether Op"
1580 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001581 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001582}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001583
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001584/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1585/// targets that want to expose additional information about sign bits to the
1586/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001587unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001588 unsigned Depth) const {
1589 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1590 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1591 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1592 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1593 "Should use ComputeNumSignBits if you don't know whether Op"
1594 " is a target node!");
1595 return 1;
1596}
1597
Dan Gohman97d11632009-02-15 23:59:32 +00001598/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1599/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1600/// determine which bit is set.
1601///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001602static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001603 // A left-shift of a constant one will have exactly one bit set, because
1604 // shifting the bit off the end is undefined.
1605 if (Val.getOpcode() == ISD::SHL)
1606 if (ConstantSDNode *C =
1607 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1608 if (C->getAPIntValue() == 1)
1609 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001610
Dan Gohman97d11632009-02-15 23:59:32 +00001611 // Similarly, a right-shift of a constant sign-bit will have exactly
1612 // one bit set.
1613 if (Val.getOpcode() == ISD::SRL)
1614 if (ConstantSDNode *C =
1615 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1616 if (C->getAPIntValue().isSignBit())
1617 return true;
1618
1619 // More could be done here, though the above checks are enough
1620 // to handle some common cases.
1621
1622 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001623 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001624 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001625 APInt Mask = APInt::getAllOnesValue(BitWidth);
1626 APInt KnownZero, KnownOne;
1627 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001628 return (KnownZero.countPopulation() == BitWidth - 1) &&
1629 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001630}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001631
Evan Chengfa1eb272007-02-08 22:13:59 +00001632/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001633/// and cc. If it is unable to simplify it, return a null SDValue.
1634SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001635TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001636 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001637 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001638 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001639 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001640
1641 // These setcc operations always fold.
1642 switch (Cond) {
1643 default: break;
1644 case ISD::SETFALSE:
1645 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1646 case ISD::SETTRUE:
1647 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1648 }
1649
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001650 if (isa<ConstantSDNode>(N0.getNode())) {
1651 // Ensure that the constant occurs on the RHS, and fold constant
1652 // comparisons.
1653 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1654 }
1655
Gabor Greifba36cb52008-08-28 21:40:38 +00001656 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001657 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001658
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001659 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1660 // equality comparison, then we're just comparing whether X itself is
1661 // zero.
1662 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1663 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1664 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001665 const APInt &ShAmt
1666 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001667 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1668 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1669 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1670 // (srl (ctlz x), 5) == 0 -> X != 0
1671 // (srl (ctlz x), 5) != 1 -> X != 0
1672 Cond = ISD::SETNE;
1673 } else {
1674 // (srl (ctlz x), 5) != 0 -> X == 0
1675 // (srl (ctlz x), 5) == 1 -> X == 0
1676 Cond = ISD::SETEQ;
1677 }
1678 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1679 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1680 Zero, Cond);
1681 }
1682 }
1683
1684 // If the LHS is '(and load, const)', the RHS is 0,
1685 // the test is for equality or unsigned, and all 1 bits of the const are
1686 // in the same partial word, see if we can shorten the load.
1687 if (DCI.isBeforeLegalize() &&
1688 N0.getOpcode() == ISD::AND && C1 == 0 &&
1689 N0.getNode()->hasOneUse() &&
1690 isa<LoadSDNode>(N0.getOperand(0)) &&
1691 N0.getOperand(0).getNode()->hasOneUse() &&
1692 isa<ConstantSDNode>(N0.getOperand(1))) {
1693 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001694 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001695 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001696 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001697 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001698 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001699 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1700 // 8 bits, but have to be careful...
1701 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1702 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001703 const APInt &Mask =
1704 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001705 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001706 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001707 for (unsigned offset=0; offset<origWidth/width; offset++) {
1708 if ((newMask & Mask) == Mask) {
1709 if (!TD->isLittleEndian())
1710 bestOffset = (origWidth/width - offset - 1) * (width/8);
1711 else
1712 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001713 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001714 bestWidth = width;
1715 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001716 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001717 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001718 }
1719 }
1720 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001721 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001722 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001723 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001724 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001725 SDValue Ptr = Lod->getBasePtr();
1726 if (bestOffset != 0)
1727 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1728 DAG.getConstant(bestOffset, PtrType));
1729 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1730 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1731 Lod->getSrcValue(),
1732 Lod->getSrcValueOffset() + bestOffset,
David Greene1e559442010-02-15 17:00:31 +00001733 false, false, NewAlign);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001734 return DAG.getSetCC(dl, VT,
1735 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001736 DAG.getConstant(bestMask.trunc(bestWidth),
1737 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001738 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001739 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001740 }
1741 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001742
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001743 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1744 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1745 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1746
1747 // If the comparison constant has bits in the upper part, the
1748 // zero-extended value could never match.
1749 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1750 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001751 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001752 case ISD::SETUGT:
1753 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001754 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001755 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001756 case ISD::SETULE:
1757 case ISD::SETNE: return DAG.getConstant(1, VT);
1758 case ISD::SETGT:
1759 case ISD::SETGE:
1760 // True if the sign bit of C1 is set.
1761 return DAG.getConstant(C1.isNegative(), VT);
1762 case ISD::SETLT:
1763 case ISD::SETLE:
1764 // True if the sign bit of C1 isn't set.
1765 return DAG.getConstant(C1.isNonNegative(), VT);
1766 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001767 break;
1768 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001769 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001770
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001771 // Otherwise, we can perform the comparison with the low bits.
1772 switch (Cond) {
1773 case ISD::SETEQ:
1774 case ISD::SETNE:
1775 case ISD::SETUGT:
1776 case ISD::SETUGE:
1777 case ISD::SETULT:
1778 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001779 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001780 if (DCI.isBeforeLegalizeOps() ||
1781 (isOperationLegal(ISD::SETCC, newVT) &&
1782 getCondCodeAction(Cond, newVT)==Legal))
1783 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1784 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1785 Cond);
1786 break;
1787 }
1788 default:
1789 break; // todo, be more careful with signed comparisons
1790 }
1791 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001792 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001793 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001794 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001795 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001796 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1797
1798 // If the extended part has any inconsistent bits, it cannot ever
1799 // compare equal. In other words, they have to be all ones or all
1800 // zeros.
1801 APInt ExtBits =
1802 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1803 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1804 return DAG.getConstant(Cond == ISD::SETNE, VT);
1805
1806 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001807 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001808 if (Op0Ty == ExtSrcTy) {
1809 ZextOp = N0.getOperand(0);
1810 } else {
1811 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1812 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1813 DAG.getConstant(Imm, Op0Ty));
1814 }
1815 if (!DCI.isCalledByLegalizer())
1816 DCI.AddToWorklist(ZextOp.getNode());
1817 // Otherwise, make this a use of a zext.
1818 return DAG.getSetCC(dl, VT, ZextOp,
1819 DAG.getConstant(C1 & APInt::getLowBitsSet(
1820 ExtDstTyBits,
1821 ExtSrcTyBits),
1822 ExtDstTy),
1823 Cond);
1824 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1825 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001826 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001827 if (N0.getOpcode() == ISD::SETCC &&
1828 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001829 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001830 if (TrueWhenTrue)
Evan Cheng2c755ba2010-02-27 07:36:59 +00001831 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001832 // Invert the condition.
1833 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1834 CC = ISD::getSetCCInverse(CC,
1835 N0.getOperand(0).getValueType().isInteger());
1836 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001837 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001838
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001839 if ((N0.getOpcode() == ISD::XOR ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00001840 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001841 N0.getOperand(0).getOpcode() == ISD::XOR &&
1842 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1843 isa<ConstantSDNode>(N0.getOperand(1)) &&
1844 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1845 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1846 // can only do this if the top bits are known zero.
1847 unsigned BitWidth = N0.getValueSizeInBits();
1848 if (DAG.MaskedValueIsZero(N0,
1849 APInt::getHighBitsSet(BitWidth,
1850 BitWidth-1))) {
1851 // Okay, get the un-inverted input value.
1852 SDValue Val;
1853 if (N0.getOpcode() == ISD::XOR)
1854 Val = N0.getOperand(0);
1855 else {
1856 assert(N0.getOpcode() == ISD::AND &&
1857 N0.getOperand(0).getOpcode() == ISD::XOR);
1858 // ((X^1)&1)^1 -> X & 1
1859 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1860 N0.getOperand(0).getOperand(0),
1861 N0.getOperand(1));
1862 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001863
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001864 return DAG.getSetCC(dl, VT, Val, N1,
1865 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1866 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001867 } else if (N1C->getAPIntValue() == 1 &&
1868 (VT == MVT::i1 ||
1869 getBooleanContents() == ZeroOrOneBooleanContent)) {
1870 SDValue Op0 = N0;
1871 if (Op0.getOpcode() == ISD::TRUNCATE)
1872 Op0 = Op0.getOperand(0);
1873
1874 if ((Op0.getOpcode() == ISD::XOR) &&
1875 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1876 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1877 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1878 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1879 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1880 Cond);
1881 } else if (Op0.getOpcode() == ISD::AND &&
1882 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1883 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
1884 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001885 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00001886 Op0 = DAG.getNode(ISD::AND, dl, VT,
1887 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1888 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001889 else if (Op0.getValueType().bitsLT(VT))
1890 Op0 = DAG.getNode(ISD::AND, dl, VT,
1891 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1892 DAG.getConstant(1, VT));
1893
Evan Cheng2c755ba2010-02-27 07:36:59 +00001894 return DAG.getSetCC(dl, VT, Op0,
1895 DAG.getConstant(0, Op0.getValueType()),
1896 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1897 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001898 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001899 }
1900
1901 APInt MinVal, MaxVal;
1902 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1903 if (ISD::isSignedIntSetCC(Cond)) {
1904 MinVal = APInt::getSignedMinValue(OperandBitSize);
1905 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1906 } else {
1907 MinVal = APInt::getMinValue(OperandBitSize);
1908 MaxVal = APInt::getMaxValue(OperandBitSize);
1909 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001910
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001911 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1912 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1913 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1914 // X >= C0 --> X > (C0-1)
1915 return DAG.getSetCC(dl, VT, N0,
1916 DAG.getConstant(C1-1, N1.getValueType()),
1917 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1918 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001919
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001920 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1921 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1922 // X <= C0 --> X < (C0+1)
1923 return DAG.getSetCC(dl, VT, N0,
1924 DAG.getConstant(C1+1, N1.getValueType()),
1925 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1926 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001927
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001928 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1929 return DAG.getConstant(0, VT); // X < MIN --> false
1930 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1931 return DAG.getConstant(1, VT); // X >= MIN --> true
1932 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1933 return DAG.getConstant(0, VT); // X > MAX --> false
1934 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1935 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001936
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001937 // Canonicalize setgt X, Min --> setne X, Min
1938 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1939 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1940 // Canonicalize setlt X, Max --> setne X, Max
1941 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1942 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001943
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001944 // If we have setult X, 1, turn it into seteq X, 0
1945 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1946 return DAG.getSetCC(dl, VT, N0,
1947 DAG.getConstant(MinVal, N0.getValueType()),
1948 ISD::SETEQ);
1949 // If we have setugt X, Max-1, turn it into seteq X, Max
1950 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1951 return DAG.getSetCC(dl, VT, N0,
1952 DAG.getConstant(MaxVal, N0.getValueType()),
1953 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001954
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001955 // If we have "setcc X, C0", check to see if we can shrink the immediate
1956 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001957
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001958 // SETUGT X, SINTMAX -> SETLT X, 0
1959 if (Cond == ISD::SETUGT &&
1960 C1 == APInt::getSignedMaxValue(OperandBitSize))
1961 return DAG.getSetCC(dl, VT, N0,
1962 DAG.getConstant(0, N1.getValueType()),
1963 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001964
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001965 // SETULT X, SINTMIN -> SETGT X, -1
1966 if (Cond == ISD::SETULT &&
1967 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1968 SDValue ConstMinusOne =
1969 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1970 N1.getValueType());
1971 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1972 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001973
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001974 // Fold bit comparisons when we can.
1975 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001976 (VT == N0.getValueType() ||
1977 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1978 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001979 if (ConstantSDNode *AndRHS =
1980 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001981 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001982 getPointerTy() : getShiftAmountTy();
1983 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1984 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001985 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001986 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1987 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001988 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001989 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001990 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001991 // (X & 8) == 8 --> (X & 8) >> 3
1992 // Perform the xform if C1 is a single bit.
1993 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001994 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1995 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1996 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001997 }
1998 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001999 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002000 }
2001
Gabor Greifba36cb52008-08-28 21:40:38 +00002002 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002003 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002004 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00002005 if (O.getNode()) return O;
2006 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00002007 // If the RHS of an FP comparison is a constant, simplify it away in
2008 // some cases.
2009 if (CFP->getValueAPF().isNaN()) {
2010 // If an operand is known to be a nan, we can fold it.
2011 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002012 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00002013 case 0: // Known false.
2014 return DAG.getConstant(0, VT);
2015 case 1: // Known true.
2016 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00002017 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00002018 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00002019 }
2020 }
2021
2022 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
2023 // constant if knowing that the operand is non-nan is enough. We prefer to
2024 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2025 // materialize 0.0.
2026 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002027 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002028
2029 // If the condition is not legal, see if we can find an equivalent one
2030 // which is legal.
2031 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2032 // If the comparison was an awkward floating-point == or != and one of
2033 // the comparison operands is infinity or negative infinity, convert the
2034 // condition to a less-awkward <= or >=.
2035 if (CFP->getValueAPF().isInfinity()) {
2036 if (CFP->getValueAPF().isNegative()) {
2037 if (Cond == ISD::SETOEQ &&
2038 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2039 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2040 if (Cond == ISD::SETUEQ &&
2041 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2042 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2043 if (Cond == ISD::SETUNE &&
2044 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2045 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2046 if (Cond == ISD::SETONE &&
2047 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2048 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2049 } else {
2050 if (Cond == ISD::SETOEQ &&
2051 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2052 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2053 if (Cond == ISD::SETUEQ &&
2054 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2055 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2056 if (Cond == ISD::SETUNE &&
2057 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2058 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2059 if (Cond == ISD::SETONE &&
2060 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2061 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2062 }
2063 }
2064 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002065 }
2066
2067 if (N0 == N1) {
2068 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002069 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002070 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2071 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2072 if (UOF == 2) // FP operators that are undefined on NaNs.
2073 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2074 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2075 return DAG.getConstant(UOF, VT);
2076 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2077 // if it is not already.
2078 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2079 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002080 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002081 }
2082
2083 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002084 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002085 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2086 N0.getOpcode() == ISD::XOR) {
2087 // Simplify (X+Y) == (X+Z) --> Y == Z
2088 if (N0.getOpcode() == N1.getOpcode()) {
2089 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002090 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002091 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002092 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002093 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2094 // If X op Y == Y op X, try other combinations.
2095 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002096 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2097 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002098 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002099 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2100 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002101 }
2102 }
2103
2104 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2105 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2106 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002107 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002108 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002109 DAG.getConstant(RHSC->getAPIntValue()-
2110 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002111 N0.getValueType()), Cond);
2112 }
2113
2114 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2115 if (N0.getOpcode() == ISD::XOR)
2116 // If we know that all of the inverted bits are zero, don't bother
2117 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002118 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2119 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002120 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002121 DAG.getConstant(LHSR->getAPIntValue() ^
2122 RHSC->getAPIntValue(),
2123 N0.getValueType()),
2124 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002125 }
2126
2127 // Turn (C1-X) == C2 --> X == C1-C2
2128 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002129 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002130 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002131 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002132 DAG.getConstant(SUBC->getAPIntValue() -
2133 RHSC->getAPIntValue(),
2134 N0.getValueType()),
2135 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002136 }
2137 }
2138 }
2139
2140 // Simplify (X+Z) == X --> Z == 0
2141 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002142 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002143 DAG.getConstant(0, N0.getValueType()), Cond);
2144 if (N0.getOperand(1) == N1) {
2145 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002146 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002147 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002148 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002149 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2150 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002151 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002152 N1,
2153 DAG.getConstant(1, getShiftAmountTy()));
2154 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002155 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002156 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002157 }
2158 }
2159 }
2160
2161 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2162 N1.getOpcode() == ISD::XOR) {
2163 // Simplify X == (X+Z) --> Z == 0
2164 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002165 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002166 DAG.getConstant(0, N1.getValueType()), Cond);
2167 } else if (N1.getOperand(1) == N0) {
2168 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002169 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002170 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002171 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002172 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2173 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002174 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002175 DAG.getConstant(1, getShiftAmountTy()));
2176 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002177 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002178 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002179 }
2180 }
2181 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002182
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002183 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002184 // Note that where y is variable and is known to have at most
2185 // one bit set (for example, if it is z&1) we cannot do this;
2186 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002187 if (N0.getOpcode() == ISD::AND)
2188 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002189 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002190 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2191 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002192 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002193 }
2194 }
2195 if (N1.getOpcode() == ISD::AND)
2196 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002197 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002198 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2199 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002200 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002201 }
2202 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002203 }
2204
2205 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002206 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002207 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002208 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002209 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002210 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002211 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2212 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002213 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002214 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002215 break;
2216 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002218 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002219 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2220 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Temp = DAG.getNOT(dl, N0, MVT::i1);
2222 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002223 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002224 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002225 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002226 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2227 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002228 Temp = DAG.getNOT(dl, N1, MVT::i1);
2229 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002230 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002231 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002232 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002233 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2234 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 Temp = DAG.getNOT(dl, N0, MVT::i1);
2236 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002237 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002238 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002239 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002240 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2241 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002242 Temp = DAG.getNOT(dl, N1, MVT::i1);
2243 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002244 break;
2245 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002246 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002247 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002248 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002249 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002250 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002251 }
2252 return N0;
2253 }
2254
2255 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002256 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002257}
2258
Evan Chengad4196b2008-05-12 19:56:52 +00002259/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2260/// node is a GlobalAddress + offset.
Dan Gohman46510a72010-04-15 01:51:59 +00002261bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue* &GA,
Evan Chengad4196b2008-05-12 19:56:52 +00002262 int64_t &Offset) const {
2263 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002264 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2265 GA = GASD->getGlobal();
2266 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002267 return true;
2268 }
2269
2270 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue N1 = N->getOperand(0);
2272 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002273 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002274 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2275 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002276 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002277 return true;
2278 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002279 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002280 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2281 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002282 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002283 return true;
2284 }
2285 }
2286 }
2287 return false;
2288}
2289
2290
Dan Gohman475871a2008-07-27 21:46:04 +00002291SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002292PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2293 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002294 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002295}
2296
Chris Lattnereb8146b2006-02-04 02:13:02 +00002297//===----------------------------------------------------------------------===//
2298// Inline Assembler Implementation Methods
2299//===----------------------------------------------------------------------===//
2300
Chris Lattner4376fea2008-04-27 00:09:47 +00002301
Chris Lattnereb8146b2006-02-04 02:13:02 +00002302TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002303TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002304 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002305 if (Constraint.size() == 1) {
2306 switch (Constraint[0]) {
2307 default: break;
2308 case 'r': return C_RegisterClass;
2309 case 'm': // memory
2310 case 'o': // offsetable
2311 case 'V': // not offsetable
2312 return C_Memory;
2313 case 'i': // Simple Integer or Relocatable Constant
2314 case 'n': // Simple Integer
2315 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002316 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002317 case 'I': // Target registers.
2318 case 'J':
2319 case 'K':
2320 case 'L':
2321 case 'M':
2322 case 'N':
2323 case 'O':
2324 case 'P':
2325 return C_Other;
2326 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002327 }
Chris Lattner065421f2007-03-25 02:18:14 +00002328
2329 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2330 Constraint[Constraint.size()-1] == '}')
2331 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002332 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002333}
2334
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002335/// LowerXConstraint - try to replace an X constraint, which matches anything,
2336/// with another that has more specific requirements based on the type of the
2337/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002338const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002339 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002340 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002341 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002342 return "f"; // works for many targets
2343 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002344}
2345
Chris Lattner48884cd2007-08-25 00:47:38 +00002346/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2347/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002348void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002349 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002350 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002351 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002352 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002353 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002354 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002355 case 'X': // Allows any operand; labels (basic block) use this.
2356 if (Op.getOpcode() == ISD::BasicBlock) {
2357 Ops.push_back(Op);
2358 return;
2359 }
2360 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002361 case 'i': // Simple Integer or Relocatable Constant
2362 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002363 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002364 // These operands are interested in values of the form (GV+C), where C may
2365 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2366 // is possible and fine if either GV or C are missing.
2367 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2368 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2369
2370 // If we have "(add GV, C)", pull out GV/C
2371 if (Op.getOpcode() == ISD::ADD) {
2372 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2373 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2374 if (C == 0 || GA == 0) {
2375 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2376 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2377 }
2378 if (C == 0 || GA == 0)
2379 C = 0, GA = 0;
2380 }
2381
2382 // If we find a valid operand, map to the TargetXXX version so that the
2383 // value itself doesn't get selected.
2384 if (GA) { // Either &GV or &GV+C
2385 if (ConstraintLetter != 'n') {
2386 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002387 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002388 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2389 Op.getValueType(), Offs));
2390 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002391 }
2392 }
2393 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002394 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002395 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002396 // gcc prints these as sign extended. Sign extend value to 64 bits
2397 // now; without this it would get ZExt'd later in
2398 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2399 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002401 return;
2402 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002403 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002404 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002405 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002406 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002407}
2408
Chris Lattner4ccb0702006-01-26 20:37:03 +00002409std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002410getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002411 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002412 return std::vector<unsigned>();
2413}
2414
2415
2416std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002417getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002418 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002419 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002420 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002421 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2422
2423 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002424 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002425
2426 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002427 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2428 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002429 E = RI->regclass_end(); RCI != E; ++RCI) {
2430 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002431
Dan Gohmanf451cb82010-02-10 16:03:48 +00002432 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002433 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2434 bool isLegal = false;
2435 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2436 I != E; ++I) {
2437 if (isTypeLegal(*I)) {
2438 isLegal = true;
2439 break;
2440 }
2441 }
2442
2443 if (!isLegal) continue;
2444
Chris Lattner1efa40f2006-02-22 00:56:39 +00002445 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2446 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002447 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002448 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002449 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002450 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002451
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002452 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Chris Lattner4ccb0702006-01-26 20:37:03 +00002453}
Evan Cheng30b37b52006-03-13 23:18:16 +00002454
2455//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002456// Constraint Selection.
2457
Chris Lattner6bdcda32008-10-17 16:47:46 +00002458/// isMatchingInputConstraint - Return true of this is an input operand that is
2459/// a matching constraint like "4".
2460bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002461 assert(!ConstraintCode.empty() && "No known constraint!");
2462 return isdigit(ConstraintCode[0]);
2463}
2464
2465/// getMatchedOperand - If this is an input matching constraint, this method
2466/// returns the output operand it matches.
2467unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2468 assert(!ConstraintCode.empty() && "No known constraint!");
2469 return atoi(ConstraintCode.c_str());
2470}
2471
2472
Chris Lattner4376fea2008-04-27 00:09:47 +00002473/// getConstraintGenerality - Return an integer indicating how general CT
2474/// is.
2475static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2476 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002477 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002478 case TargetLowering::C_Other:
2479 case TargetLowering::C_Unknown:
2480 return 0;
2481 case TargetLowering::C_Register:
2482 return 1;
2483 case TargetLowering::C_RegisterClass:
2484 return 2;
2485 case TargetLowering::C_Memory:
2486 return 3;
2487 }
2488}
2489
2490/// ChooseConstraint - If there are multiple different constraints that we
2491/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002492/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002493/// Other -> immediates and magic values
2494/// Register -> one specific register
2495/// RegisterClass -> a group of regs
2496/// Memory -> memory
2497/// Ideally, we would pick the most specific constraint possible: if we have
2498/// something that fits into a register, we would pick it. The problem here
2499/// is that if we have something that could either be in a register or in
2500/// memory that use of the register could cause selection of *other*
2501/// operands to fail: they might only succeed if we pick memory. Because of
2502/// this the heuristic we use is:
2503///
2504/// 1) If there is an 'other' constraint, and if the operand is valid for
2505/// that constraint, use it. This makes us take advantage of 'i'
2506/// constraints when available.
2507/// 2) Otherwise, pick the most general constraint present. This prefers
2508/// 'm' over 'r', for example.
2509///
2510static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002511 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002512 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002513 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2514 unsigned BestIdx = 0;
2515 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2516 int BestGenerality = -1;
2517
2518 // Loop over the options, keeping track of the most general one.
2519 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2520 TargetLowering::ConstraintType CType =
2521 TLI.getConstraintType(OpInfo.Codes[i]);
2522
Chris Lattner5a096902008-04-27 00:37:18 +00002523 // If this is an 'other' constraint, see if the operand is valid for it.
2524 // For example, on X86 we might have an 'rI' constraint. If the operand
2525 // is an integer in the range [0..31] we want to use I (saving a load
2526 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002527 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002528 assert(OpInfo.Codes[i].size() == 1 &&
2529 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002530 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002531 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002532 ResultOps, *DAG);
2533 if (!ResultOps.empty()) {
2534 BestType = CType;
2535 BestIdx = i;
2536 break;
2537 }
2538 }
2539
Chris Lattner4376fea2008-04-27 00:09:47 +00002540 // This constraint letter is more general than the previous one, use it.
2541 int Generality = getConstraintGenerality(CType);
2542 if (Generality > BestGenerality) {
2543 BestType = CType;
2544 BestIdx = i;
2545 BestGenerality = Generality;
2546 }
2547 }
2548
2549 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2550 OpInfo.ConstraintType = BestType;
2551}
2552
2553/// ComputeConstraintToUse - Determines the constraint code and constraint
2554/// type to use for the specific AsmOperandInfo, setting
2555/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002556void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002557 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002558 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002559 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002560 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2561
2562 // Single-letter constraints ('r') are very common.
2563 if (OpInfo.Codes.size() == 1) {
2564 OpInfo.ConstraintCode = OpInfo.Codes[0];
2565 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2566 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002567 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002568 }
2569
2570 // 'X' matches anything.
2571 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2572 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002573 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002574 // the result, which is not what we want to look at; leave them alone.
2575 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002576 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2577 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002578 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002579 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002580
2581 // Otherwise, try to resolve it to something we know about by looking at
2582 // the actual operand type.
2583 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2584 OpInfo.ConstraintCode = Repl;
2585 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2586 }
2587 }
2588}
2589
2590//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002591// Loop Strength Reduction hooks
2592//===----------------------------------------------------------------------===//
2593
Chris Lattner1436bb62007-03-30 23:14:50 +00002594/// isLegalAddressingMode - Return true if the addressing mode represented
2595/// by AM is legal for this target, for a load/store of the specified type.
2596bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2597 const Type *Ty) const {
2598 // The default implementation of this implements a conservative RISCy, r+r and
2599 // r+i addr mode.
2600
2601 // Allows a sign-extended 16-bit immediate field.
2602 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2603 return false;
2604
2605 // No global is ever allowed as a base.
2606 if (AM.BaseGV)
2607 return false;
2608
2609 // Only support r+r,
2610 switch (AM.Scale) {
2611 case 0: // "r+i" or just "i", depending on HasBaseReg.
2612 break;
2613 case 1:
2614 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2615 return false;
2616 // Otherwise we have r+r or r+i.
2617 break;
2618 case 2:
2619 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2620 return false;
2621 // Allow 2*r as r+r.
2622 break;
2623 }
2624
2625 return true;
2626}
2627
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002628/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2629/// return a DAG expression to select that will generate the same value by
2630/// multiplying by a magic number. See:
2631/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002632SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2633 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002634 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002635 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002636
2637 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002638 // FIXME: We should be more aggressive here.
2639 if (!isTypeLegal(VT))
2640 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002641
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002642 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002643 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002644
2645 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002646 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002647 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002648 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002649 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002650 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002651 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002652 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002653 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002654 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002655 else
Dan Gohman475871a2008-07-27 21:46:04 +00002656 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002657 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002658 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002659 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002660 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002661 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002662 }
2663 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002664 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002665 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002666 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002667 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002668 }
2669 // Shift right algebraic if shift value is nonzero
2670 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002671 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002672 DAG.getConstant(magics.s, getShiftAmountTy()));
2673 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002674 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002675 }
2676 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002677 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002678 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002679 getShiftAmountTy()));
2680 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002681 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002682 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002683}
2684
2685/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2686/// return a DAG expression to select that will generate the same value by
2687/// multiplying by a magic number. See:
2688/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002689SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2690 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002691 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002692 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002693
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002694 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002695 // FIXME: We should be more aggressive here.
2696 if (!isTypeLegal(VT))
2697 return SDValue();
2698
2699 // FIXME: We should use a narrower constant when the upper
2700 // bits are known to be zero.
2701 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002702 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002703
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002704 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002705 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002706 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002707 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002708 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002709 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002710 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002711 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002712 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002713 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002714 else
Dan Gohman475871a2008-07-27 21:46:04 +00002715 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002716 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002717 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002718
2719 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002720 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2721 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002722 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002723 DAG.getConstant(magics.s, getShiftAmountTy()));
2724 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002725 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002726 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002727 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002728 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002729 DAG.getConstant(1, getShiftAmountTy()));
2730 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002731 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002732 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002733 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002734 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002735 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002736 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2737 }
2738}