Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Thumb specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 19 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 20 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 23 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | }]>; |
| 25 | def imm_comp_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 26 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | }]>; |
| 28 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 29 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 30 | def imm0_7 : ImmLeaf<i32, [{ |
| 31 | return Imm >= 0 && Imm < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | }]>; |
| 33 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 34 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | }], imm_neg_XFORM>; |
| 36 | |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 37 | def imm0_255 : ImmLeaf<i32, [{ |
| 38 | return Imm >= 0 && Imm < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | }]>; |
| 40 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 41 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | }]>; |
| 43 | |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 44 | def imm8_255 : ImmLeaf<i32, [{ |
| 45 | return Imm >= 8 && Imm < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | }]>; |
| 47 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 48 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | return Val >= 8 && Val < 256; |
| 50 | }], imm_neg_XFORM>; |
| 51 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 52 | // Break imm's up into two pieces: an immediate + a left shift. This uses |
| 53 | // thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt |
| 54 | // to get the val/shift pieces. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | }]>; |
| 58 | |
| 59 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 60 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 61 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 62 | }]>; |
| 63 | |
| 64 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 65 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 67 | }]>; |
| 68 | |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 69 | // ADR instruction labels. |
| 70 | def t_adrlabel : Operand<i32> { |
| 71 | let EncoderMethod = "getThumbAdrLabelOpValue"; |
| 72 | } |
| 73 | |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 74 | // Scaled 4 immediate. |
| 75 | def t_imm_s4 : Operand<i32> { |
| 76 | let PrintMethod = "printThumbS4ImmOperand"; |
| 77 | } |
| 78 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 79 | // Define Thumb specific addressing modes. |
| 80 | |
Jim Grosbach | e246717 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 81 | def t_brtarget : Operand<OtherVT> { |
| 82 | let EncoderMethod = "getThumbBRTargetOpValue"; |
| 83 | } |
| 84 | |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 85 | def t_bcctarget : Operand<i32> { |
| 86 | let EncoderMethod = "getThumbBCCTargetOpValue"; |
| 87 | } |
| 88 | |
Jim Grosbach | cf6220a | 2010-12-09 19:01:46 +0000 | [diff] [blame] | 89 | def t_cbtarget : Operand<i32> { |
Jim Grosbach | 027d6e8 | 2010-12-09 19:04:53 +0000 | [diff] [blame] | 90 | let EncoderMethod = "getThumbCBTargetOpValue"; |
Bill Wendling | dff2f71 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 91 | } |
| 92 | |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 93 | def t_bltarget : Operand<i32> { |
| 94 | let EncoderMethod = "getThumbBLTargetOpValue"; |
| 95 | } |
| 96 | |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 97 | def t_blxtarget : Operand<i32> { |
| 98 | let EncoderMethod = "getThumbBLXTargetOpValue"; |
| 99 | } |
| 100 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 101 | def MemModeRegThumbAsmOperand : AsmOperandClass { |
| 102 | let Name = "MemModeRegThumb"; |
| 103 | let SuperClasses = []; |
| 104 | } |
| 105 | |
| 106 | def MemModeImmThumbAsmOperand : AsmOperandClass { |
| 107 | let Name = "MemModeImmThumb"; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 108 | let SuperClasses = []; |
| 109 | } |
| 110 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | // t_addrmode_rr := reg + reg |
| 112 | // |
| 113 | def t_addrmode_rr : Operand<i32>, |
| 114 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 115 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 116 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 117 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | } |
| 119 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 120 | // t_addrmode_rrs := reg + reg |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 121 | // |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 122 | def t_addrmode_rrs1 : Operand<i32>, |
| 123 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> { |
| 124 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
| 125 | let PrintMethod = "printThumbAddrModeRROperand"; |
| 126 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
| 127 | let ParserMatchClass = MemModeRegThumbAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 128 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 129 | def t_addrmode_rrs2 : Operand<i32>, |
| 130 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> { |
| 131 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
| 132 | let PrintMethod = "printThumbAddrModeRROperand"; |
| 133 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
| 134 | let ParserMatchClass = MemModeRegThumbAsmOperand; |
| 135 | } |
| 136 | def t_addrmode_rrs4 : Operand<i32>, |
| 137 | ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> { |
| 138 | let EncoderMethod = "getThumbAddrModeRegRegOpValue"; |
| 139 | let PrintMethod = "printThumbAddrModeRROperand"; |
| 140 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
| 141 | let ParserMatchClass = MemModeRegThumbAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 142 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 143 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 144 | // t_addrmode_is4 := reg + imm5 * 4 |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 145 | // |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 146 | def t_addrmode_is4 : Operand<i32>, |
| 147 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> { |
| 148 | let EncoderMethod = "getAddrModeISOpValue"; |
| 149 | let PrintMethod = "printThumbAddrModeImm5S4Operand"; |
| 150 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
| 151 | let ParserMatchClass = MemModeImmThumbAsmOperand; |
| 152 | } |
| 153 | |
| 154 | // t_addrmode_is2 := reg + imm5 * 2 |
| 155 | // |
| 156 | def t_addrmode_is2 : Operand<i32>, |
| 157 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> { |
| 158 | let EncoderMethod = "getAddrModeISOpValue"; |
| 159 | let PrintMethod = "printThumbAddrModeImm5S2Operand"; |
| 160 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
| 161 | let ParserMatchClass = MemModeImmThumbAsmOperand; |
| 162 | } |
| 163 | |
| 164 | // t_addrmode_is1 := reg + imm5 |
| 165 | // |
| 166 | def t_addrmode_is1 : Operand<i32>, |
| 167 | ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> { |
| 168 | let EncoderMethod = "getAddrModeISOpValue"; |
| 169 | let PrintMethod = "printThumbAddrModeImm5S1Operand"; |
| 170 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
| 171 | let ParserMatchClass = MemModeImmThumbAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | // t_addrmode_sp := sp + imm8 * 4 |
| 175 | // |
| 176 | def t_addrmode_sp : Operand<i32>, |
| 177 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 178 | let EncoderMethod = "getAddrModeThumbSPOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 179 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jakob Stoklund Olesen | c5b7ef1 | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 180 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 181 | let ParserMatchClass = MemModeImmThumbAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 182 | } |
| 183 | |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 184 | // t_addrmode_pc := <label> => pc + imm8 * 4 |
| 185 | // |
| 186 | def t_addrmode_pc : Operand<i32> { |
| 187 | let EncoderMethod = "getAddrModePCOpValue"; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 188 | let ParserMatchClass = MemModeImmThumbAsmOperand; |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 189 | } |
| 190 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 191 | //===----------------------------------------------------------------------===// |
| 192 | // Miscellaneous Instructions. |
| 193 | // |
| 194 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 195 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 196 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 197 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 198 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 199 | def tADJCALLSTACKUP : |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 200 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, |
| 201 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, |
| 202 | Requires<[IsThumb, IsThumb1Only]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 203 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 204 | def tADJCALLSTACKDOWN : |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 205 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, |
| 206 | [(ARMcallseq_start imm:$amt)]>, |
| 207 | Requires<[IsThumb, IsThumb1Only]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 208 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 209 | |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 210 | // T1Disassembly - A simple class to make encoding some disassembly patterns |
| 211 | // easier and less verbose. |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 212 | class T1Disassembly<bits<2> op1, bits<8> op2> |
| 213 | : T1Encoding<0b101111> { |
| 214 | let Inst{9-8} = op1; |
| 215 | let Inst{7-0} = op2; |
| 216 | } |
| 217 | |
Johnny Chen | bd2c623 | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 218 | def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", |
| 219 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 220 | T1Disassembly<0b11, 0x00>; // A8.6.110 |
Johnny Chen | bd2c623 | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 221 | |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 222 | def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", |
| 223 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 224 | T1Disassembly<0b11, 0x10>; // A8.6.410 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 225 | |
| 226 | def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", |
| 227 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 228 | T1Disassembly<0b11, 0x20>; // A8.6.408 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 229 | |
| 230 | def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", |
| 231 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 232 | T1Disassembly<0b11, 0x30>; // A8.6.409 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 233 | |
| 234 | def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", |
| 235 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 236 | T1Disassembly<0b11, 0x40>; // A8.6.157 |
| 237 | |
| 238 | // The i32imm operand $val can be used by a debugger to store more information |
| 239 | // about the breakpoint. |
| 240 | def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val", |
| 241 | [/* For disassembly only; pattern left blank */]>, |
| 242 | T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> { |
| 243 | // A8.6.22 |
| 244 | bits<8> val; |
| 245 | let Inst{7-0} = val; |
| 246 | } |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 247 | |
| 248 | def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe", |
| 249 | [/* For disassembly only; pattern left blank */]>, |
| 250 | T1Encoding<0b101101> { |
Bill Wendling | 7d0affd | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 251 | // A8.6.156 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 252 | let Inst{9-5} = 0b10010; |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 253 | let Inst{4} = 1; |
| 254 | let Inst{3} = 1; // Big-Endian |
| 255 | let Inst{2-0} = 0b000; |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 256 | } |
| 257 | |
| 258 | def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle", |
| 259 | [/* For disassembly only; pattern left blank */]>, |
| 260 | T1Encoding<0b101101> { |
Bill Wendling | 7d0affd | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 261 | // A8.6.156 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 262 | let Inst{9-5} = 0b10010; |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 263 | let Inst{4} = 1; |
| 264 | let Inst{3} = 0; // Little-Endian |
| 265 | let Inst{2-0} = 0b000; |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 266 | } |
| 267 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 268 | // Change Processor State is a system instruction -- for disassembly only. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 269 | def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags), |
| 270 | NoItinerary, "cps$imod $iflags", |
| 271 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 272 | T1Misc<0b0110011> { |
| 273 | // A8.6.38 & B6.1.1 |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 274 | bit imod; |
| 275 | bits<3> iflags; |
| 276 | |
| 277 | let Inst{4} = imod; |
| 278 | let Inst{3} = 0; |
| 279 | let Inst{2-0} = iflags; |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 280 | } |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 281 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 282 | // For both thumb1 and thumb2. |
Chris Lattner | a4a3a5e | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 283 | let isNotDuplicable = 1, isCodeGenOnly = 1 in |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 284 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 285 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 286 | T1Special<{0,0,?,?}> { |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 287 | // A8.6.6 |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 288 | bits<3> dst; |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 289 | let Inst{6-3} = 0b1111; // Rm = pc |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 290 | let Inst{2-0} = dst; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 291 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 292 | |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 293 | // PC relative add (ADR). |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 294 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi, |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 295 | "add\t$dst, pc, $rhs", []>, |
| 296 | T1Encoding<{1,0,1,0,0,?}> { |
| 297 | // A6.2 & A8.6.10 |
| 298 | bits<3> dst; |
| 299 | bits<8> rhs; |
| 300 | let Inst{10-8} = dst; |
| 301 | let Inst{7-0} = rhs; |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 302 | } |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 303 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 304 | // ADD <Rd>, sp, #<imm8> |
| 305 | // This is rematerializable, which is particularly useful for taking the |
| 306 | // address of locals. |
| 307 | let isReMaterializable = 1 in |
| 308 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi, |
| 309 | "add\t$dst, $sp, $rhs", []>, |
| 310 | T1Encoding<{1,0,1,0,1,?}> { |
| 311 | // A6.2 & A8.6.8 |
| 312 | bits<3> dst; |
| 313 | bits<8> rhs; |
| 314 | let Inst{10-8} = dst; |
| 315 | let Inst{7-0} = rhs; |
| 316 | } |
| 317 | |
| 318 | // ADD sp, sp, #<imm7> |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 319 | def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 320 | "add\t$dst, $rhs", []>, |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 321 | T1Misc<{0,0,0,0,0,?,?}> { |
| 322 | // A6.2.5 & A8.6.8 |
| 323 | bits<7> rhs; |
| 324 | let Inst{6-0} = rhs; |
| 325 | } |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 326 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 327 | // SUB sp, sp, #<imm7> |
| 328 | // FIXME: The encoding and the ASM string don't match up. |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 329 | def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 330 | "sub\t$dst, $rhs", []>, |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 331 | T1Misc<{0,0,0,0,1,?,?}> { |
| 332 | // A6.2.5 & A8.6.214 |
| 333 | bits<7> rhs; |
| 334 | let Inst{6-0} = rhs; |
| 335 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 336 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 337 | // ADD <Rm>, sp |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 338 | def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 339 | "add\t$dst, $rhs", []>, |
| 340 | T1Special<{0,0,?,?}> { |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 341 | // A8.6.9 Encoding T1 |
| 342 | bits<4> dst; |
| 343 | let Inst{7} = dst{3}; |
| 344 | let Inst{6-3} = 0b1101; |
| 345 | let Inst{2-0} = dst{2-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 346 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 347 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 348 | // ADD sp, <Rm> |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 349 | def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 350 | "add\t$dst, $rhs", []>, |
| 351 | T1Special<{0,0,?,?}> { |
| 352 | // A8.6.9 Encoding T2 |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 353 | bits<4> dst; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 354 | let Inst{7} = 1; |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 355 | let Inst{6-3} = dst; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 356 | let Inst{2-0} = 0b101; |
| 357 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 358 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 359 | //===----------------------------------------------------------------------===// |
| 360 | // Control Flow Instructions. |
| 361 | // |
| 362 | |
Jim Grosbach | c732adf | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 363 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
Cameron Zwarich | 8e9bace | 2011-05-25 04:45:29 +0000 | [diff] [blame] | 364 | def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", |
| 365 | [(ARMretflag)]>, |
| 366 | T1Special<{1,1,0,?}> { |
| 367 | // A6.2.3 & A8.6.25 |
| 368 | let Inst{6-3} = 0b1110; // Rm = lr |
| 369 | let Inst{2-0} = 0b000; |
| 370 | } |
| 371 | |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 372 | // Alternative return instruction used by vararg functions. |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 373 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm), |
| 374 | IIC_Br, "bx\t$Rm", |
| 375 | []>, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 376 | T1Special<{1,1,0,?}> { |
| 377 | // A6.2.3 & A8.6.25 |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 378 | bits<4> Rm; |
| 379 | let Inst{6-3} = Rm; |
| 380 | let Inst{2-0} = 0b000; |
| 381 | } |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 382 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 383 | |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 384 | // Indirect branches |
| 385 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Cameron Zwarich | 421b106 | 2011-05-26 03:41:12 +0000 | [diff] [blame] | 386 | def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>, |
| 387 | T1Special<{1,1,0,?}> { |
| 388 | // A6.2.3 & A8.6.25 |
| 389 | bits<4> Rm; |
| 390 | let Inst{6-3} = Rm; |
| 391 | let Inst{2-0} = 0b000; |
| 392 | } |
| 393 | |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 394 | def tBRIND : TI<(outs), (ins GPR:$Rm), |
| 395 | IIC_Br, |
| 396 | "mov\tpc, $Rm", |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 397 | [(brind GPR:$Rm)]>, |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 398 | T1Special<{1,0,?,?}> { |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 399 | // A8.6.97 |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 400 | bits<4> Rm; |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 401 | let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 402 | let Inst{6-3} = Rm; |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 403 | let Inst{2-0} = 0b111; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 404 | } |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 405 | } |
| 406 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 407 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 408 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 409 | hasExtraDefRegAllocReq = 1 in |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 410 | def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 411 | IIC_iPop_Br, |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 412 | "pop${p}\t$regs", []>, |
| 413 | T1Misc<{1,1,0,?,?,?,?}> { |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 414 | // A8.6.121 |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 415 | bits<16> regs; |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 416 | let Inst{8} = regs{15}; // registers = P:'0000000':register_list |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 417 | let Inst{7-0} = regs{7-0}; |
| 418 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 419 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 420 | // All calls clobber the non-callee saved registers. SP is marked as a use to |
| 421 | // prevent stack-pointer assignments that appear immediately before calls from |
| 422 | // potentially appearing dead. |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 423 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 424 | // On non-Darwin platforms R9 is callee-saved. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 425 | Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 426 | Uses = [SP] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 427 | // Also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 428 | def tBL : TIx2<0b11110, 0b11, 1, |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 429 | (outs), (ins t_bltarget:$func, variable_ops), IIC_Br, |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 430 | "bl\t$func", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 431 | [(ARMtcall tglobaladdr:$func)]>, |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 432 | Requires<[IsThumb, IsNotDarwin]> { |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 433 | bits<21> func; |
| 434 | let Inst{25-16} = func{20-11}; |
Jim Grosbach | 4fa102b | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 435 | let Inst{13} = 1; |
| 436 | let Inst{11} = 1; |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 437 | let Inst{10-0} = func{10-0}; |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 438 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 439 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 440 | // ARMv5T and above, also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 441 | def tBLXi : TIx2<0b11110, 0b11, 0, |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 442 | (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br, |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 443 | "blx\t$func", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 444 | [(ARMcall tglobaladdr:$func)]>, |
Jim Grosbach | 4fa102b | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 445 | Requires<[IsThumb, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 446 | bits<21> func; |
| 447 | let Inst{25-16} = func{20-11}; |
Jim Grosbach | 4fa102b | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 448 | let Inst{13} = 1; |
| 449 | let Inst{11} = 1; |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 450 | let Inst{10-1} = func{10-1}; |
| 451 | let Inst{0} = 0; // func{0} is assumed zero |
Jim Grosbach | 4fa102b | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 452 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 453 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 454 | // Also used for Thumb2 |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 455 | def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 456 | "blx\t$func", |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 457 | [(ARMtcall GPR:$func)]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 458 | Requires<[IsThumb, HasV5T, IsNotDarwin]>, |
Owen Anderson | 18901d6 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 459 | T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24; |
| 460 | bits<4> func; |
| 461 | let Inst{6-3} = func; |
| 462 | let Inst{2-0} = 0b000; |
| 463 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 464 | |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 465 | // ARMv4T |
Cameron Zwarich | ad70f6d | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 466 | def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 467 | Size4Bytes, IIC_Br, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 468 | [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 469 | Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 470 | } |
| 471 | |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 472 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 473 | // On Darwin R9 is call-clobbered. |
| 474 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 475 | // moved above / below calls. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 476 | Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 477 | Uses = [R7, SP] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 478 | // Also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 479 | def tBLr9 : TIx2<0b11110, 0b11, 1, |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 480 | (outs), (ins pred:$p, t_bltarget:$func, variable_ops), |
| 481 | IIC_Br, "bl${p}\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 482 | [(ARMtcall tglobaladdr:$func)]>, |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 483 | Requires<[IsThumb, IsDarwin]> { |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 484 | bits<21> func; |
| 485 | let Inst{25-16} = func{20-11}; |
| 486 | let Inst{13} = 1; |
| 487 | let Inst{11} = 1; |
| 488 | let Inst{10-0} = func{10-0}; |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 489 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 490 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 491 | // ARMv5T and above, also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 492 | def tBLXi_r9 : TIx2<0b11110, 0b11, 0, |
Bill Wendling | 09aa3f0 | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 493 | (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 494 | IIC_Br, "blx${p}\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 495 | [(ARMcall tglobaladdr:$func)]>, |
Jim Grosbach | 4fa102b | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 496 | Requires<[IsThumb, HasV5T, IsDarwin]> { |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 497 | bits<21> func; |
| 498 | let Inst{25-16} = func{20-11}; |
Jim Grosbach | 4fa102b | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 499 | let Inst{13} = 1; |
| 500 | let Inst{11} = 1; |
Jim Grosbach | 662a816 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 501 | let Inst{10-1} = func{10-1}; |
| 502 | let Inst{0} = 0; // func{0} is assumed zero |
Jim Grosbach | 4fa102b | 2010-12-03 22:33:42 +0000 | [diff] [blame] | 503 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 504 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 505 | // Also used for Thumb2 |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 506 | def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br, |
| 507 | "blx${p}\t$func", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 508 | [(ARMtcall GPR:$func)]>, |
| 509 | Requires<[IsThumb, HasV5T, IsDarwin]>, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 510 | T1Special<{1,1,1,?}> { |
| 511 | // A6.2.3 & A8.6.24 |
| 512 | bits<4> func; |
| 513 | let Inst{6-3} = func; |
| 514 | let Inst{2-0} = 0b000; |
| 515 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 516 | |
| 517 | // ARMv4T |
Cameron Zwarich | ad70f6d | 2011-05-25 21:53:50 +0000 | [diff] [blame] | 518 | def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 519 | Size4Bytes, IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 520 | [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 521 | Requires<[IsThumb, IsThumb1Only, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 522 | } |
| 523 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 524 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
| 525 | let isPredicable = 1 in |
Jim Grosbach | e246717 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 526 | def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br, |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 527 | "b\t$target", [(br bb:$target)]>, |
Jim Grosbach | e246717 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 528 | T1Encoding<{1,1,1,0,0,?}> { |
| 529 | bits<11> target; |
| 530 | let Inst{10-0} = target; |
| 531 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 532 | |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 533 | // Far jump |
Jim Grosbach | 3efad8f | 2010-12-16 19:11:16 +0000 | [diff] [blame] | 534 | // Just a pseudo for a tBL instruction. Needed to let regalloc know about |
| 535 | // the clobber of LR. |
Evan Cheng | 53c67c0 | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 536 | let Defs = [LR] in |
Jim Grosbach | 3efad8f | 2010-12-16 19:11:16 +0000 | [diff] [blame] | 537 | def tBfar : tPseudoInst<(outs), (ins t_bltarget:$target), |
| 538 | Size4Bytes, IIC_Br, []>; |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 539 | |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 540 | def tBR_JTr : tPseudoInst<(outs), |
| 541 | (ins tGPR:$target, i32imm:$jt, i32imm:$id), |
Bill Wendling | a519d57 | 2010-12-21 01:57:15 +0000 | [diff] [blame] | 542 | SizeSpecial, IIC_Br, |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 543 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> { |
| 544 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 545 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 546 | } |
| 547 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 548 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 549 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 550 | let isBranch = 1, isTerminator = 1 in |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 551 | def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br, |
Jim Grosbach | ceab501 | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 552 | "b${p}\t$target", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 553 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, |
Jim Grosbach | ceab501 | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 554 | T1Encoding<{1,1,0,1,?,?}> { |
| 555 | bits<4> p; |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 556 | bits<8> target; |
Jim Grosbach | ceab501 | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 557 | let Inst{11-8} = p; |
Jim Grosbach | 0108645 | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 558 | let Inst{7-0} = target; |
Jim Grosbach | ceab501 | 2010-12-04 00:20:40 +0000 | [diff] [blame] | 559 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 560 | |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 561 | // Compare and branch on zero / non-zero |
| 562 | let isBranch = 1, isTerminator = 1 in { |
Jim Grosbach | cf6220a | 2010-12-09 19:01:46 +0000 | [diff] [blame] | 563 | def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br, |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 564 | "cbz\t$Rn, $target", []>, |
| 565 | T1Misc<{0,0,?,1,?,?,?}> { |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 566 | // A8.6.27 |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 567 | bits<6> target; |
| 568 | bits<3> Rn; |
| 569 | let Inst{9} = target{5}; |
| 570 | let Inst{7-3} = target{4-0}; |
| 571 | let Inst{2-0} = Rn; |
| 572 | } |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 573 | |
Jim Grosbach | cf6220a | 2010-12-09 19:01:46 +0000 | [diff] [blame] | 574 | def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 575 | "cbnz\t$cmp, $target", []>, |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 576 | T1Misc<{1,0,?,1,?,?,?}> { |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 577 | // A8.6.27 |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 578 | bits<6> target; |
| 579 | bits<3> Rn; |
| 580 | let Inst{9} = target{5}; |
| 581 | let Inst{7-3} = target{4-0}; |
| 582 | let Inst{2-0} = Rn; |
| 583 | } |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 584 | } |
| 585 | |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 586 | // A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only |
| 587 | // A8.6.16 B: Encoding T1 |
| 588 | // If Inst{11-8} == 0b1111 then SEE SVC |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 589 | let isCall = 1, Uses = [SP] in |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 590 | def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br, |
| 591 | "svc", "\t$imm", []>, Encoding16 { |
| 592 | bits<8> imm; |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 593 | let Inst{15-12} = 0b1101; |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 594 | let Inst{11-8} = 0b1111; |
| 595 | let Inst{7-0} = imm; |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 596 | } |
| 597 | |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 598 | // The assembler uses 0xDEFE for a trap instruction. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 599 | let isBarrier = 1, isTerminator = 1 in |
Owen Anderson | 18901d6 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 600 | def tTRAP : TI<(outs), (ins), IIC_Br, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 601 | "trap", [(trap)]>, Encoding16 { |
Bill Wendling | 7d0affd | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 602 | let Inst = 0xdefe; |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 603 | } |
| 604 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 605 | //===----------------------------------------------------------------------===// |
| 606 | // Load Store Instructions. |
| 607 | // |
| 608 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 609 | // Loads: reg/reg and reg/imm5 |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 610 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 611 | multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, |
| 612 | Operand AddrMode_r, Operand AddrMode_i, |
| 613 | AddrMode am, InstrItinClass itin_r, |
| 614 | InstrItinClass itin_i, string asm, |
| 615 | PatFrag opnode> { |
Bill Wendling | 345cdb6 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 616 | def r : // reg/reg |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 617 | T1pILdStEncode<reg_opc, |
| 618 | (outs tGPR:$Rt), (ins AddrMode_r:$addr), |
| 619 | am, itin_r, asm, "\t$Rt, $addr", |
| 620 | [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>; |
Bill Wendling | 345cdb6 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 621 | def i : // reg/imm5 |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 622 | T1pILdStEncodeImm<imm_opc, 1 /* Load */, |
| 623 | (outs tGPR:$Rt), (ins AddrMode_i:$addr), |
| 624 | am, itin_i, asm, "\t$Rt, $addr", |
| 625 | [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>; |
| 626 | } |
| 627 | // Stores: reg/reg and reg/imm5 |
| 628 | multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc, |
| 629 | Operand AddrMode_r, Operand AddrMode_i, |
| 630 | AddrMode am, InstrItinClass itin_r, |
| 631 | InstrItinClass itin_i, string asm, |
| 632 | PatFrag opnode> { |
Bill Wendling | 345cdb6 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 633 | def r : // reg/reg |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 634 | T1pILdStEncode<reg_opc, |
| 635 | (outs), (ins tGPR:$Rt, AddrMode_r:$addr), |
| 636 | am, itin_r, asm, "\t$Rt, $addr", |
| 637 | [(opnode tGPR:$Rt, AddrMode_r:$addr)]>; |
Bill Wendling | 345cdb6 | 2010-12-14 23:42:48 +0000 | [diff] [blame] | 638 | def i : // reg/imm5 |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 639 | T1pILdStEncodeImm<imm_opc, 0 /* Store */, |
| 640 | (outs), (ins tGPR:$Rt, AddrMode_i:$addr), |
| 641 | am, itin_i, asm, "\t$Rt, $addr", |
| 642 | [(opnode tGPR:$Rt, AddrMode_i:$addr)]>; |
| 643 | } |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 644 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 645 | // A8.6.57 & A8.6.60 |
| 646 | defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4, |
| 647 | t_addrmode_is4, AddrModeT1_4, |
| 648 | IIC_iLoad_r, IIC_iLoad_i, "ldr", |
| 649 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 650 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 651 | // A8.6.64 & A8.6.61 |
| 652 | defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1, |
| 653 | t_addrmode_is1, AddrModeT1_1, |
| 654 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb", |
| 655 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 656 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 657 | // A8.6.76 & A8.6.73 |
| 658 | defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2, |
| 659 | t_addrmode_is2, AddrModeT1_2, |
| 660 | IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh", |
| 661 | UnOpFrag<(zextloadi16 node:$Src)>>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 662 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 663 | let AddedComplexity = 10 in |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 664 | def tLDRSB : // A8.6.80 |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 665 | T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 666 | AddrModeT1_1, IIC_iLoad_bh_r, |
| 667 | "ldrsb", "\t$dst, $addr", |
| 668 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 669 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 670 | let AddedComplexity = 10 in |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 671 | def tLDRSH : // A8.6.84 |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 672 | T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 673 | AddrModeT1_2, IIC_iLoad_bh_r, |
| 674 | "ldrsh", "\t$dst, $addr", |
| 675 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 676 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 677 | let canFoldAsLoad = 1 in |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 678 | def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i, |
Bill Wendling | dc38137 | 2010-12-15 23:31:24 +0000 | [diff] [blame] | 679 | "ldr", "\t$Rt, $addr", |
| 680 | [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>, |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 681 | T1LdStSP<{1,?,?}> { |
| 682 | bits<3> Rt; |
| 683 | bits<8> addr; |
| 684 | let Inst{10-8} = Rt; |
| 685 | let Inst{7-0} = addr; |
| 686 | } |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 687 | |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 688 | // Special instruction for restore. It cannot clobber condition register |
| 689 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 690 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 691 | // FIXME: Pseudo for tLDRspi |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 692 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i, |
Bill Wendling | dc38137 | 2010-12-15 23:31:24 +0000 | [diff] [blame] | 693 | "ldr", "\t$dst, $addr", []>, |
Bill Wendling | dedec2b | 2010-12-16 00:38:41 +0000 | [diff] [blame] | 694 | T1LdStSP<{1,?,?}> { |
| 695 | bits<3> Rt; |
| 696 | bits<8> addr; |
| 697 | let Inst{10-8} = Rt; |
| 698 | let Inst{7-0} = addr; |
| 699 | } |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 700 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 701 | // Load tconstpool |
Evan Cheng | 7883fa9 | 2009-11-04 00:00:39 +0000 | [diff] [blame] | 702 | // FIXME: Use ldr.n to work around a Darwin assembler bug. |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 703 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 704 | def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 705 | "ldr", ".n\t$Rt, $addr", |
| 706 | [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>, |
| 707 | T1Encoding<{0,1,0,0,1,?}> { |
| 708 | // A6.2 & A8.6.59 |
| 709 | bits<3> Rt; |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 710 | bits<8> addr; |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 711 | let Inst{10-8} = Rt; |
Bill Wendling | b8958b0 | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 712 | let Inst{7-0} = addr; |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 713 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 714 | |
Johnny Chen | 597fa65 | 2011-04-22 19:12:43 +0000 | [diff] [blame] | 715 | // FIXME: Remove this entry when the above ldr.n workaround is fixed. |
| 716 | // For disassembly use only. |
| 717 | def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i, |
| 718 | "ldr", "\t$Rt, $addr", |
| 719 | [/* disassembly only */]>, |
| 720 | T1Encoding<{0,1,0,0,1,?}> { |
| 721 | // A6.2 & A8.6.59 |
| 722 | bits<3> Rt; |
| 723 | bits<8> addr; |
| 724 | let Inst{10-8} = Rt; |
| 725 | let Inst{7-0} = addr; |
| 726 | } |
| 727 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 728 | // A8.6.194 & A8.6.192 |
| 729 | defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4, |
| 730 | t_addrmode_is4, AddrModeT1_4, |
| 731 | IIC_iStore_r, IIC_iStore_i, "str", |
| 732 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 733 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 734 | // A8.6.197 & A8.6.195 |
| 735 | defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1, |
| 736 | t_addrmode_is1, AddrModeT1_1, |
| 737 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strb", |
| 738 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 739 | |
Bill Wendling | b6faf65 | 2010-12-14 22:10:49 +0000 | [diff] [blame] | 740 | // A8.6.207 & A8.6.205 |
| 741 | defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2, |
| 742 | t_addrmode_is2, AddrModeT1_2, |
| 743 | IIC_iStore_bh_r, IIC_iStore_bh_i, "strh", |
| 744 | BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>; |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 745 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 746 | |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 747 | def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i, |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 748 | "str", "\t$Rt, $addr", |
| 749 | [(store tGPR:$Rt, t_addrmode_sp:$addr)]>, |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 750 | T1LdStSP<{0,?,?}> { |
| 751 | bits<3> Rt; |
| 752 | bits<8> addr; |
| 753 | let Inst{10-8} = Rt; |
| 754 | let Inst{7-0} = addr; |
| 755 | } |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 756 | |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 757 | let mayStore = 1, neverHasSideEffects = 1 in |
| 758 | // Special instruction for spill. It cannot clobber condition register when it's |
| 759 | // expanded by eliminateCallFramePseudoInstr(). |
Jim Grosbach | d967cd0 | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 760 | // FIXME: Pseudo for tSTRspi |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 761 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 762 | "str", "\t$src, $addr", []>, |
Bill Wendling | dedec2b | 2010-12-16 00:38:41 +0000 | [diff] [blame] | 763 | T1LdStSP<{0,?,?}> { |
| 764 | bits<3> Rt; |
| 765 | bits<8> addr; |
| 766 | let Inst{10-8} = Rt; |
| 767 | let Inst{7-0} = addr; |
| 768 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 769 | |
| 770 | //===----------------------------------------------------------------------===// |
| 771 | // Load / store multiple Instructions. |
| 772 | // |
| 773 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 774 | multiclass thumb_ldst_mult<string asm, InstrItinClass itin, |
| 775 | InstrItinClass itin_upd, bits<6> T1Enc, |
| 776 | bit L_bit> { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 777 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 778 | T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 779 | itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>, |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 780 | T1Encoding<T1Enc> { |
| 781 | bits<3> Rn; |
| 782 | bits<8> regs; |
| 783 | let Inst{10-8} = Rn; |
| 784 | let Inst{7-0} = regs; |
| 785 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 786 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 787 | T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 788 | itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>, |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 789 | T1Encoding<T1Enc> { |
| 790 | bits<3> Rn; |
| 791 | bits<8> regs; |
| 792 | let Inst{10-8} = Rn; |
| 793 | let Inst{7-0} = regs; |
| 794 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 795 | } |
| 796 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 797 | // These require base address to be written back or one of the loaded regs. |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 798 | let neverHasSideEffects = 1 in { |
| 799 | |
| 800 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 801 | defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, |
| 802 | {1,1,0,0,1,?}, 1>; |
| 803 | |
| 804 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 805 | defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, |
| 806 | {1,1,0,0,0,?}, 0>; |
Owen Anderson | 18901d6 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 807 | |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 808 | } // neverHasSideEffects |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 809 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 810 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 811 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 812 | IIC_iPop, |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 813 | "pop${p}\t$regs", []>, |
| 814 | T1Misc<{1,1,0,?,?,?,?}> { |
| 815 | bits<16> regs; |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 816 | let Inst{8} = regs{15}; |
| 817 | let Inst{7-0} = regs{7-0}; |
| 818 | } |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 819 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 820 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 821 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 822 | IIC_iStore_m, |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 823 | "push${p}\t$regs", []>, |
| 824 | T1Misc<{0,1,0,?,?,?,?}> { |
| 825 | bits<16> regs; |
| 826 | let Inst{8} = regs{14}; |
| 827 | let Inst{7-0} = regs{7-0}; |
| 828 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 829 | |
| 830 | //===----------------------------------------------------------------------===// |
| 831 | // Arithmetic Instructions. |
| 832 | // |
| 833 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 834 | // Helper classes for encoding T1pI patterns: |
| 835 | class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, |
| 836 | string opc, string asm, list<dag> pattern> |
| 837 | : T1pI<oops, iops, itin, opc, asm, pattern>, |
| 838 | T1DataProcessing<opA> { |
| 839 | bits<3> Rm; |
| 840 | bits<3> Rn; |
| 841 | let Inst{5-3} = Rm; |
| 842 | let Inst{2-0} = Rn; |
| 843 | } |
| 844 | class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin, |
| 845 | string opc, string asm, list<dag> pattern> |
| 846 | : T1pI<oops, iops, itin, opc, asm, pattern>, |
| 847 | T1Misc<opA> { |
| 848 | bits<3> Rm; |
| 849 | bits<3> Rd; |
| 850 | let Inst{5-3} = Rm; |
| 851 | let Inst{2-0} = Rd; |
| 852 | } |
| 853 | |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 854 | // Helper classes for encoding T1sI patterns: |
| 855 | class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, |
| 856 | string opc, string asm, list<dag> pattern> |
| 857 | : T1sI<oops, iops, itin, opc, asm, pattern>, |
| 858 | T1DataProcessing<opA> { |
| 859 | bits<3> Rd; |
| 860 | bits<3> Rn; |
| 861 | let Inst{5-3} = Rn; |
| 862 | let Inst{2-0} = Rd; |
| 863 | } |
| 864 | class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin, |
| 865 | string opc, string asm, list<dag> pattern> |
| 866 | : T1sI<oops, iops, itin, opc, asm, pattern>, |
| 867 | T1General<opA> { |
| 868 | bits<3> Rm; |
| 869 | bits<3> Rn; |
| 870 | bits<3> Rd; |
| 871 | let Inst{8-6} = Rm; |
| 872 | let Inst{5-3} = Rn; |
| 873 | let Inst{2-0} = Rd; |
| 874 | } |
| 875 | class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, |
| 876 | string opc, string asm, list<dag> pattern> |
| 877 | : T1sI<oops, iops, itin, opc, asm, pattern>, |
| 878 | T1General<opA> { |
| 879 | bits<3> Rd; |
| 880 | bits<3> Rm; |
| 881 | let Inst{5-3} = Rm; |
| 882 | let Inst{2-0} = Rd; |
| 883 | } |
| 884 | |
| 885 | // Helper classes for encoding T1sIt patterns: |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 886 | class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin, |
| 887 | string opc, string asm, list<dag> pattern> |
| 888 | : T1sIt<oops, iops, itin, opc, asm, pattern>, |
| 889 | T1DataProcessing<opA> { |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 890 | bits<3> Rdn; |
| 891 | bits<3> Rm; |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 892 | let Inst{5-3} = Rm; |
| 893 | let Inst{2-0} = Rdn; |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 894 | } |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 895 | class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin, |
| 896 | string opc, string asm, list<dag> pattern> |
| 897 | : T1sIt<oops, iops, itin, opc, asm, pattern>, |
| 898 | T1General<opA> { |
| 899 | bits<3> Rdn; |
| 900 | bits<8> imm8; |
| 901 | let Inst{10-8} = Rdn; |
| 902 | let Inst{7-0} = imm8; |
| 903 | } |
| 904 | |
| 905 | // Add with carry register |
| 906 | let isCommutable = 1, Uses = [CPSR] in |
| 907 | def tADC : // A8.6.2 |
| 908 | T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, |
| 909 | "adc", "\t$Rdn, $Rm", |
| 910 | [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | 53d7dba | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 911 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 912 | // Add immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 913 | def tADDi3 : // A8.6.4 T1 |
| 914 | T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi, |
| 915 | "add", "\t$Rd, $Rm, $imm3", |
| 916 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> { |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 917 | bits<3> imm3; |
| 918 | let Inst{8-6} = imm3; |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 919 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 920 | |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 921 | def tADDi8 : // A8.6.4 T2 |
| 922 | T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8), |
| 923 | IIC_iALUi, |
| 924 | "add", "\t$Rdn, $imm8", |
| 925 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 926 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 927 | // Add register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 928 | let isCommutable = 1 in |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 929 | def tADDrr : // A8.6.6 T1 |
| 930 | T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), |
| 931 | IIC_iALUr, |
| 932 | "add", "\t$Rd, $Rn, $Rm", |
| 933 | [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 934 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 935 | let neverHasSideEffects = 1 in |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 936 | def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr, |
| 937 | "add", "\t$Rdn, $Rm", []>, |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 938 | T1Special<{0,0,?,?}> { |
| 939 | // A8.6.6 T2 |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 940 | bits<4> Rdn; |
| 941 | bits<4> Rm; |
| 942 | let Inst{7} = Rdn{3}; |
| 943 | let Inst{6-3} = Rm; |
| 944 | let Inst{2-0} = Rdn{2-0}; |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 945 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 946 | |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 947 | // AND register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 948 | let isCommutable = 1 in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 949 | def tAND : // A8.6.12 |
| 950 | T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 951 | IIC_iBITr, |
| 952 | "and", "\t$Rdn, $Rm", |
| 953 | [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 954 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 955 | // ASR immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 956 | def tASRri : // A8.6.14 |
| 957 | T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), |
| 958 | IIC_iMOVsi, |
| 959 | "asr", "\t$Rd, $Rm, $imm5", |
| 960 | [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> { |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 961 | bits<5> imm5; |
| 962 | let Inst{10-6} = imm5; |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 963 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 964 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 965 | // ASR register |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 966 | def tASRrr : // A8.6.15 |
| 967 | T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 968 | IIC_iMOVsr, |
| 969 | "asr", "\t$Rdn, $Rm", |
| 970 | [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 971 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 972 | // BIC register |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 973 | def tBIC : // A8.6.20 |
| 974 | T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 975 | IIC_iBITr, |
| 976 | "bic", "\t$Rdn, $Rm", |
| 977 | [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 978 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 979 | // CMN register |
Gabor Greif | f7d10f5 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 980 | let isCompare = 1, Defs = [CPSR] in { |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 981 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 982 | // Compare-to-zero still works out, just not the relationals |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 983 | //def tCMN : // A8.6.33 |
| 984 | // T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 985 | // IIC_iCMPr, |
| 986 | // "cmn", "\t$lhs, $rhs", |
| 987 | // [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 988 | |
| 989 | def tCMNz : // A8.6.33 |
| 990 | T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm), |
| 991 | IIC_iCMPr, |
| 992 | "cmn", "\t$Rn, $Rm", |
| 993 | [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>; |
| 994 | |
| 995 | } // isCompare = 1, Defs = [CPSR] |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 996 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 997 | // CMP immediate |
Gabor Greif | f7d10f5 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 998 | let isCompare = 1, Defs = [CPSR] in { |
Bill Wendling | 5cc88a2 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 999 | def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi, |
| 1000 | "cmp", "\t$Rn, $imm8", |
| 1001 | [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>, |
| 1002 | T1General<{1,0,1,?,?}> { |
| 1003 | // A8.6.35 |
| 1004 | bits<3> Rn; |
| 1005 | bits<8> imm8; |
| 1006 | let Inst{10-8} = Rn; |
| 1007 | let Inst{7-0} = imm8; |
| 1008 | } |
| 1009 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1010 | // CMP register |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1011 | def tCMPr : // A8.6.36 T1 |
| 1012 | T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm), |
| 1013 | IIC_iCMPr, |
| 1014 | "cmp", "\t$Rn, $Rm", |
| 1015 | [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>; |
| 1016 | |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 1017 | def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, |
| 1018 | "cmp", "\t$Rn, $Rm", []>, |
| 1019 | T1Special<{0,1,?,?}> { |
| 1020 | // A8.6.36 T2 |
| 1021 | bits<4> Rm; |
| 1022 | bits<4> Rn; |
| 1023 | let Inst{7} = Rn{3}; |
| 1024 | let Inst{6-3} = Rm; |
| 1025 | let Inst{2-0} = Rn{2-0}; |
| 1026 | } |
Bill Wendling | 5cc88a2 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 1027 | } // isCompare = 1, Defs = [CPSR] |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1028 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1029 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1030 | // XOR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1031 | let isCommutable = 1 in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1032 | def tEOR : // A8.6.45 |
| 1033 | T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1034 | IIC_iBITr, |
| 1035 | "eor", "\t$Rdn, $Rm", |
| 1036 | [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1037 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1038 | // LSL immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1039 | def tLSLri : // A8.6.88 |
| 1040 | T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), |
| 1041 | IIC_iMOVsi, |
| 1042 | "lsl", "\t$Rd, $Rm, $imm5", |
| 1043 | [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> { |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1044 | bits<5> imm5; |
| 1045 | let Inst{10-6} = imm5; |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1046 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1047 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1048 | // LSL register |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1049 | def tLSLrr : // A8.6.89 |
| 1050 | T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1051 | IIC_iMOVsr, |
| 1052 | "lsl", "\t$Rdn, $Rm", |
| 1053 | [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1054 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1055 | // LSR immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1056 | def tLSRri : // A8.6.90 |
| 1057 | T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), |
| 1058 | IIC_iMOVsi, |
| 1059 | "lsr", "\t$Rd, $Rm, $imm5", |
| 1060 | [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> { |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1061 | bits<5> imm5; |
| 1062 | let Inst{10-6} = imm5; |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1063 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1064 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1065 | // LSR register |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1066 | def tLSRrr : // A8.6.91 |
| 1067 | T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1068 | IIC_iMOVsr, |
| 1069 | "lsr", "\t$Rdn, $Rm", |
| 1070 | [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1071 | |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1072 | // Move register |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1073 | let isMoveImm = 1 in |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1074 | def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi, |
| 1075 | "mov", "\t$Rd, $imm8", |
| 1076 | [(set tGPR:$Rd, imm0_255:$imm8)]>, |
| 1077 | T1General<{1,0,0,?,?}> { |
| 1078 | // A8.6.96 |
| 1079 | bits<3> Rd; |
| 1080 | bits<8> imm8; |
| 1081 | let Inst{10-8} = Rd; |
| 1082 | let Inst{7-0} = imm8; |
| 1083 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1084 | |
| 1085 | // TODO: A7-73: MOV(2) - mov setting flag. |
| 1086 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1087 | let neverHasSideEffects = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1088 | // FIXME: Make this predicable. |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1089 | def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, |
| 1090 | "mov\t$Rd, $Rm", []>, |
| 1091 | T1Special<0b1000> { |
| 1092 | // A8.6.97 |
| 1093 | bits<4> Rd; |
| 1094 | bits<4> Rm; |
Bill Wendling | 278b6e8 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1095 | // Bits {7-6} are encoded by the T1Special value. |
| 1096 | let Inst{5-3} = Rm{2-0}; |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1097 | let Inst{2-0} = Rd{2-0}; |
| 1098 | } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1099 | let Defs = [CPSR] in |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1100 | def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, |
| 1101 | "movs\t$Rd, $Rm", []>, Encoding16 { |
| 1102 | // A8.6.97 |
| 1103 | bits<3> Rd; |
| 1104 | bits<3> Rm; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1105 | let Inst{15-6} = 0b0000000000; |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1106 | let Inst{5-3} = Rm; |
| 1107 | let Inst{2-0} = Rd; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1108 | } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1109 | |
| 1110 | // FIXME: Make these predicable. |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1111 | def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr, |
| 1112 | "mov\t$Rd, $Rm", []>, |
| 1113 | T1Special<{1,0,0,?}> { |
| 1114 | // A8.6.97 |
| 1115 | bits<4> Rd; |
| 1116 | bits<4> Rm; |
Bill Wendling | 278b6e8 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1117 | // Bit {7} is encoded by the T1Special value. |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1118 | let Inst{6-3} = Rm; |
| 1119 | let Inst{2-0} = Rd{2-0}; |
| 1120 | } |
| 1121 | def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr, |
| 1122 | "mov\t$Rd, $Rm", []>, |
| 1123 | T1Special<{1,0,?,0}> { |
| 1124 | // A8.6.97 |
| 1125 | bits<4> Rd; |
| 1126 | bits<4> Rm; |
Bill Wendling | 278b6e8 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1127 | // Bit {6} is encoded by the T1Special value. |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1128 | let Inst{7} = Rd{3}; |
Bill Wendling | 278b6e8 | 2010-12-03 02:02:58 +0000 | [diff] [blame] | 1129 | let Inst{5-3} = Rm{2-0}; |
Bill Wendling | 534a5e4 | 2010-12-03 01:55:47 +0000 | [diff] [blame] | 1130 | let Inst{2-0} = Rd{2-0}; |
| 1131 | } |
| 1132 | def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr, |
| 1133 | "mov\t$Rd, $Rm", []>, |
| 1134 | T1Special<{1,0,?,?}> { |
| 1135 | // A8.6.97 |
| 1136 | bits<4> Rd; |
| 1137 | bits<4> Rm; |
| 1138 | let Inst{7} = Rd{3}; |
| 1139 | let Inst{6-3} = Rm; |
| 1140 | let Inst{2-0} = Rd{2-0}; |
| 1141 | } |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1142 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1143 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1144 | // Multiply register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1145 | let isCommutable = 1 in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1146 | def tMUL : // A8.6.105 T1 |
| 1147 | T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1148 | IIC_iMUL32, |
| 1149 | "mul", "\t$Rdn, $Rm, $Rdn", |
| 1150 | [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1151 | |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1152 | // Move inverse register |
| 1153 | def tMVN : // A8.6.107 |
| 1154 | T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr, |
| 1155 | "mvn", "\t$Rd, $Rn", |
| 1156 | [(set tGPR:$Rd, (not tGPR:$Rn))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1157 | |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1158 | // Bitwise or register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1159 | let isCommutable = 1 in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1160 | def tORR : // A8.6.114 |
| 1161 | T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1162 | IIC_iBITr, |
| 1163 | "orr", "\t$Rdn, $Rm", |
| 1164 | [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1165 | |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1166 | // Swaps |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1167 | def tREV : // A8.6.134 |
| 1168 | T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1169 | IIC_iUNAr, |
| 1170 | "rev", "\t$Rd, $Rm", |
| 1171 | [(set tGPR:$Rd, (bswap tGPR:$Rm))]>, |
| 1172 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1173 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1174 | def tREV16 : // A8.6.135 |
| 1175 | T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1176 | IIC_iUNAr, |
| 1177 | "rev16", "\t$Rd, $Rm", |
Bill Wendling | d19ac0c | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1178 | [(set tGPR:$Rd, |
| 1179 | (or (and (srl tGPR:$Rm, (i32 8)), 0xFF), |
| 1180 | (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00), |
| 1181 | (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000), |
| 1182 | (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>, |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1183 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1184 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1185 | def tREVSH : // A8.6.136 |
| 1186 | T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1187 | IIC_iUNAr, |
| 1188 | "revsh", "\t$Rd, $Rm", |
| 1189 | [(set tGPR:$Rd, |
| 1190 | (sext_inreg |
Evan Cheng | 06b2a60 | 2011-04-14 23:27:44 +0000 | [diff] [blame] | 1191 | (or (srl tGPR:$Rm, (i32 8)), |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1192 | (shl tGPR:$Rm, (i32 8))), i16))]>, |
| 1193 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1194 | |
Evan Cheng | 06b2a60 | 2011-04-14 23:27:44 +0000 | [diff] [blame] | 1195 | def : T1Pat<(sext_inreg (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)), |
| 1196 | (shl tGPR:$Rm, (i32 8))), i16), |
| 1197 | (tREVSH tGPR:$Rm)>, |
| 1198 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
| 1199 | |
| 1200 | def : T1Pat<(sra (bswap tGPR:$Rm), (i32 16)), (tREVSH tGPR:$Rm)>, |
| 1201 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
| 1202 | |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1203 | // Rotate right register |
| 1204 | def tROR : // A8.6.139 |
| 1205 | T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1206 | IIC_iMOVsr, |
| 1207 | "ror", "\t$Rdn, $Rm", |
| 1208 | [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1209 | |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1210 | // Negate register |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1211 | def tRSB : // A8.6.141 |
| 1212 | T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn), |
| 1213 | IIC_iALUi, |
| 1214 | "rsb", "\t$Rd, $Rn, #0", |
| 1215 | [(set tGPR:$Rd, (ineg tGPR:$Rn))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1216 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1217 | // Subtract with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1218 | let Uses = [CPSR] in |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1219 | def tSBC : // A8.6.151 |
| 1220 | T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), |
| 1221 | IIC_iALUr, |
| 1222 | "sbc", "\t$Rdn, $Rm", |
| 1223 | [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1224 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1225 | // Subtract immediate |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1226 | def tSUBi3 : // A8.6.210 T1 |
| 1227 | T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), |
| 1228 | IIC_iALUi, |
| 1229 | "sub", "\t$Rd, $Rm, $imm3", |
| 1230 | [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> { |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1231 | bits<3> imm3; |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1232 | let Inst{8-6} = imm3; |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1233 | } |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1234 | |
Bill Wendling | a5a42d9 | 2010-12-01 00:48:44 +0000 | [diff] [blame] | 1235 | def tSUBi8 : // A8.6.210 T2 |
| 1236 | T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8), |
| 1237 | IIC_iALUi, |
| 1238 | "sub", "\t$Rdn, $imm8", |
| 1239 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1240 | |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1241 | // Subtract register |
| 1242 | def tSUBrr : // A8.6.212 |
| 1243 | T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), |
| 1244 | IIC_iALUr, |
| 1245 | "sub", "\t$Rd, $Rn, $Rm", |
| 1246 | [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1247 | |
| 1248 | // TODO: A7-96: STMIA - store multiple. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1249 | |
Bill Wendling | 76f4e10 | 2010-12-01 01:20:15 +0000 | [diff] [blame] | 1250 | // Sign-extend byte |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1251 | def tSXTB : // A8.6.222 |
| 1252 | T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1253 | IIC_iUNAr, |
| 1254 | "sxtb", "\t$Rd, $Rm", |
| 1255 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>, |
| 1256 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1257 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1258 | // Sign-extend short |
| 1259 | def tSXTH : // A8.6.224 |
| 1260 | T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1261 | IIC_iUNAr, |
| 1262 | "sxth", "\t$Rd, $Rm", |
| 1263 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>, |
| 1264 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1265 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1266 | // Test |
Gabor Greif | 007248b | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 1267 | let isCompare = 1, isCommutable = 1, Defs = [CPSR] in |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1268 | def tTST : // A8.6.230 |
| 1269 | T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr, |
| 1270 | "tst", "\t$Rn, $Rm", |
| 1271 | [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1272 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1273 | // Zero-extend byte |
| 1274 | def tUXTB : // A8.6.262 |
| 1275 | T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1276 | IIC_iUNAr, |
| 1277 | "uxtb", "\t$Rd, $Rm", |
| 1278 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>, |
| 1279 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1280 | |
Bill Wendling | 1d045ee | 2010-12-01 02:28:08 +0000 | [diff] [blame] | 1281 | // Zero-extend short |
| 1282 | def tUXTH : // A8.6.264 |
| 1283 | T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm), |
| 1284 | IIC_iUNAr, |
| 1285 | "uxth", "\t$Rd, $Rm", |
| 1286 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>, |
| 1287 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1288 | |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1289 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1290 | // Expanded after instruction selection into a branch sequence. |
| 1291 | let usesCustomInserter = 1 in // Expanded after instruction selection. |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1292 | def tMOVCCr_pseudo : |
Evan Cheng | c972165 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1293 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1294 | NoItinerary, |
Evan Cheng | c972165 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1295 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1296 | |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1297 | |
| 1298 | // 16-bit movcc in IT blocks for Thumb2. |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 1299 | let neverHasSideEffects = 1 in { |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1300 | def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr, |
| 1301 | "mov", "\t$Rdn, $Rm", []>, |
Bill Wendling | 9b0e92c | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1302 | T1Special<{1,0,?,?}> { |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1303 | bits<4> Rdn; |
| 1304 | bits<4> Rm; |
| 1305 | let Inst{7} = Rdn{3}; |
| 1306 | let Inst{6-3} = Rm; |
| 1307 | let Inst{2-0} = Rdn{2-0}; |
Bill Wendling | 9b0e92c | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1308 | } |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1309 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1310 | let isMoveImm = 1 in |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1311 | def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi, |
| 1312 | "mov", "\t$Rdn, $Rm", []>, |
Bill Wendling | 9b0e92c | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1313 | T1General<{1,0,0,?,?}> { |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 1314 | bits<3> Rdn; |
| 1315 | bits<8> Rm; |
| 1316 | let Inst{10-8} = Rdn; |
| 1317 | let Inst{7-0} = Rm; |
Bill Wendling | 9b0e92c | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1318 | } |
| 1319 | |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 1320 | } // neverHasSideEffects |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1321 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1322 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 1323 | // assembler. |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1324 | |
| 1325 | def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p), |
| 1326 | IIC_iALUi, "adr{$p}\t$Rd, #$addr", []>, |
| 1327 | T1Encoding<{1,0,1,0,0,?}> { |
Bill Wendling | 6707741 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1328 | bits<3> Rd; |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1329 | bits<8> addr; |
Bill Wendling | 6707741 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1330 | let Inst{10-8} = Rd; |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1331 | let Inst{7-0} = addr; |
Bill Wendling | 6707741 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1332 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1333 | |
Jim Grosbach | d40963c | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 1334 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
| 1335 | def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), |
| 1336 | Size2Bytes, IIC_iALUi, []>; |
| 1337 | |
| 1338 | def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd), |
| 1339 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
| 1340 | Size2Bytes, IIC_iALUi, []>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1341 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1342 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1343 | // Move between coprocessor and ARM core register -- for disassembly only |
| 1344 | // |
| 1345 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 1346 | class tMovRCopro<string opc, bit direction, dag oops, dag iops, |
| 1347 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 1348 | : T1Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 1349 | pattern> { |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1350 | let Inst{27-24} = 0b1110; |
| 1351 | let Inst{20} = direction; |
| 1352 | let Inst{4} = 1; |
| 1353 | |
| 1354 | bits<4> Rt; |
| 1355 | bits<4> cop; |
| 1356 | bits<3> opc1; |
| 1357 | bits<3> opc2; |
| 1358 | bits<4> CRm; |
| 1359 | bits<4> CRn; |
| 1360 | |
| 1361 | let Inst{15-12} = Rt; |
| 1362 | let Inst{11-8} = cop; |
| 1363 | let Inst{23-21} = opc1; |
| 1364 | let Inst{7-5} = opc2; |
| 1365 | let Inst{3-0} = CRm; |
| 1366 | let Inst{19-16} = CRn; |
| 1367 | } |
| 1368 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 1369 | def tMCR : tMovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 1370 | (outs), |
| 1371 | (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn, |
| 1372 | c_imm:$CRm, i32imm:$opc2), |
| 1373 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 1374 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 1375 | def tMRC : tMovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 1376 | (outs GPR:$Rt), |
| 1377 | (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2), |
| 1378 | []>; |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1379 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 1380 | def : Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
| 1381 | (tMRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>, |
| 1382 | Requires<[IsThumb, HasV6T2]>; |
| 1383 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 1384 | class tMovRRCopro<string opc, bit direction, |
| 1385 | list<dag> pattern = [/* For disassembly only */]> |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1386 | : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 1387 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1388 | let Inst{27-24} = 0b1100; |
| 1389 | let Inst{23-21} = 0b010; |
| 1390 | let Inst{20} = direction; |
| 1391 | |
| 1392 | bits<4> Rt; |
| 1393 | bits<4> Rt2; |
| 1394 | bits<4> cop; |
| 1395 | bits<4> opc1; |
| 1396 | bits<4> CRm; |
| 1397 | |
| 1398 | let Inst{15-12} = Rt; |
| 1399 | let Inst{19-16} = Rt2; |
| 1400 | let Inst{11-8} = cop; |
| 1401 | let Inst{7-4} = opc1; |
| 1402 | let Inst{3-0} = CRm; |
| 1403 | } |
| 1404 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 1405 | def tMCRR : tMovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */, |
| 1406 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 1407 | imm:$CRm)]>; |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1408 | def tMRRC : tMovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; |
| 1409 | |
| 1410 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 8dd37f7 | 2011-01-20 18:32:09 +0000 | [diff] [blame] | 1411 | // Other Coprocessor Instructions. For disassembly only. |
| 1412 | // |
| 1413 | def tCDP : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, |
| 1414 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2), |
| 1415 | "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 1416 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 1417 | imm:$CRm, imm:$opc2)]> { |
Bruno Cardoso Lopes | 8dd37f7 | 2011-01-20 18:32:09 +0000 | [diff] [blame] | 1418 | let Inst{27-24} = 0b1110; |
| 1419 | |
| 1420 | bits<4> opc1; |
| 1421 | bits<4> CRn; |
| 1422 | bits<4> CRd; |
| 1423 | bits<4> cop; |
| 1424 | bits<3> opc2; |
| 1425 | bits<4> CRm; |
| 1426 | |
| 1427 | let Inst{3-0} = CRm; |
| 1428 | let Inst{4} = 0; |
| 1429 | let Inst{7-5} = opc2; |
| 1430 | let Inst{11-8} = cop; |
| 1431 | let Inst{15-12} = CRd; |
| 1432 | let Inst{19-16} = CRn; |
| 1433 | let Inst{23-20} = opc1; |
| 1434 | } |
| 1435 | |
| 1436 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1437 | // TLS Instructions |
| 1438 | // |
| 1439 | |
| 1440 | // __aeabi_read_tp preserves the registers r1-r3. |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1441 | let isCall = 1, Defs = [R0, LR], Uses = [SP] in |
| 1442 | def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br, |
| 1443 | "bl\t__aeabi_read_tp", |
| 1444 | [(set R0, ARMthread_pointer)]> { |
| 1445 | // Encoding is 0xf7fffffe. |
| 1446 | let Inst = 0xf7fffffe; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1447 | } |
| 1448 | |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1449 | //===----------------------------------------------------------------------===// |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1450 | // SJLJ Exception handling intrinsics |
Owen Anderson | 18901d6 | 2011-05-11 17:00:48 +0000 | [diff] [blame] | 1451 | // |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1452 | |
| 1453 | // eh_sjlj_setjmp() is an instruction sequence to store the return address and |
| 1454 | // save #0 in R0 for the non-longjmp case. Since by its nature we may be coming |
| 1455 | // from some other function to get here, and we're using the stack frame for the |
| 1456 | // containing function to save/restore registers, we can't keep anything live in |
| 1457 | // regs across the eh_sjlj_setjmp(), else it will almost certainly have been |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1458 | // tromped upon when we get here from a longjmp(). We force everything out of |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1459 | // registers except for our own input by listing the relevant registers in |
| 1460 | // Defs. By doing so, we also cause the prologue/epilogue code to actively |
| 1461 | // preserve all of the callee-saved resgisters, which is exactly what we want. |
| 1462 | // $val is a scratch register for our use. |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1463 | let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], |
| 1464 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in |
| 1465 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), |
| 1466 | AddrModeNone, SizeSpecial, NoItinerary, "","", |
| 1467 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1468 | |
| 1469 | // FIXME: Non-Darwin version(s) |
Chris Lattner | a4a3a5e | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 1470 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1471 | Defs = [ R7, LR, SP ] in |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1472 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1473 | AddrModeNone, SizeSpecial, IndexModeNone, |
| 1474 | Pseudo, NoItinerary, "", "", |
| 1475 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 1476 | Requires<[IsThumb, IsDarwin]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1477 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1478 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1479 | // Non-Instruction Patterns |
| 1480 | // |
| 1481 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 1482 | // Comparisons |
| 1483 | def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8), |
| 1484 | (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>; |
| 1485 | def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm), |
| 1486 | (tCMPr tGPR:$Rn, tGPR:$Rm)>; |
| 1487 | |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1488 | // Add with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1489 | def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs), |
| 1490 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; |
| 1491 | def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs), |
Evan Cheng | 89d177f | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 1492 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1493 | def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs), |
| 1494 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1495 | |
| 1496 | // Subtract with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1497 | def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs), |
| 1498 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; |
| 1499 | def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs), |
| 1500 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; |
| 1501 | def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs), |
| 1502 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1503 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1504 | // ConstantPool, GlobalAddress |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1505 | def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; |
| 1506 | def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1507 | |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1508 | // JumpTable |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1509 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 1510 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1511 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1512 | // Direct calls |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1513 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1514 | Requires<[IsThumb, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1515 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1516 | Requires<[IsThumb, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1517 | |
| 1518 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1519 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1520 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1521 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1522 | |
| 1523 | // Indirect calls to ARM routines |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1524 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, |
| 1525 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
| 1526 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, |
| 1527 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1528 | |
| 1529 | // zextload i1 -> zextload i8 |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1530 | def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr), |
| 1531 | (tLDRBr t_addrmode_rrs1:$addr)>; |
| 1532 | def : T1Pat<(zextloadi1 t_addrmode_is1:$addr), |
| 1533 | (tLDRBi t_addrmode_is1:$addr)>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1534 | |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1535 | // extload -> zextload |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1536 | def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>; |
| 1537 | def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; |
| 1538 | def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>; |
| 1539 | def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>; |
| 1540 | def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>; |
| 1541 | def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>; |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1542 | |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1543 | // If it's impossible to use [r,r] address mode for sextload, select to |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1544 | // ldr{b|h} + sxt{b|h} instead. |
Bill Wendling | 415af34 | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1545 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), |
| 1546 | (tSXTB (tLDRBi t_addrmode_is1:$addr))>, |
| 1547 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1548 | def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr), |
| 1549 | (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1550 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Bill Wendling | 415af34 | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1551 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), |
| 1552 | (tSXTH (tLDRHi t_addrmode_is2:$addr))>, |
| 1553 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1554 | def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr), |
| 1555 | (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1556 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1557 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1558 | def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr), |
| 1559 | (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>; |
Bill Wendling | 415af34 | 2010-12-15 00:58:57 +0000 | [diff] [blame] | 1560 | def : T1Pat<(sextloadi8 t_addrmode_is1:$addr), |
| 1561 | (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>; |
| 1562 | def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr), |
| 1563 | (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>; |
| 1564 | def : T1Pat<(sextloadi16 t_addrmode_is2:$addr), |
| 1565 | (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1566 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1567 | // Large immediate handling. |
| 1568 | |
| 1569 | // Two piece imms. |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1570 | def : T1Pat<(i32 thumb_immshifted:$src), |
| 1571 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 1572 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1573 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1574 | def : T1Pat<(i32 imm0_255_comp:$src), |
| 1575 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1576 | |
| 1577 | // Pseudo instruction that combines ldr from constpool and add pc. This should |
| 1578 | // be expanded into two instructions late to allow if-conversion and |
| 1579 | // scheduling. |
| 1580 | let isReMaterializable = 1 in |
| 1581 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), |
Bill Wendling | 0480e28 | 2010-12-01 02:36:55 +0000 | [diff] [blame] | 1582 | NoItinerary, |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1583 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), |
| 1584 | imm:$cp))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1585 | Requires<[IsThumb, IsThumb1Only]>; |