blob: eab38272ecd93a02e40fb1da5111b9c3f29e8edd [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
Evan Chenga8e29892007-01-19 07:51:42 +000029/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
Bill Wendling0480e282010-12-01 02:36:55 +000052// Break imm's up into two pieces: an immediate + a left shift. This uses
53// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
54// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000055def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Jim Grosbachd40963c2010-12-14 22:28:03 +000069// ADR instruction labels.
70def t_adrlabel : Operand<i32> {
71 let EncoderMethod = "getThumbAdrLabelOpValue";
72}
73
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000074// Scaled 4 immediate.
75def t_imm_s4 : Operand<i32> {
76 let PrintMethod = "printThumbS4ImmOperand";
77}
78
Evan Chenga8e29892007-01-19 07:51:42 +000079// Define Thumb specific addressing modes.
80
Jim Grosbache2467172010-12-10 18:21:33 +000081def t_brtarget : Operand<OtherVT> {
82 let EncoderMethod = "getThumbBRTargetOpValue";
83}
84
Jim Grosbach01086452010-12-10 17:13:40 +000085def t_bcctarget : Operand<i32> {
86 let EncoderMethod = "getThumbBCCTargetOpValue";
87}
88
Jim Grosbachcf6220a2010-12-09 19:01:46 +000089def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000090 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000091}
92
Jim Grosbach662a8162010-12-06 23:57:07 +000093def t_bltarget : Operand<i32> {
94 let EncoderMethod = "getThumbBLTargetOpValue";
95}
96
Bill Wendling09aa3f02010-12-09 00:39:08 +000097def t_blxtarget : Operand<i32> {
98 let EncoderMethod = "getThumbBLXTargetOpValue";
99}
100
Bill Wendlingf4caf692010-12-14 03:36:38 +0000101def MemModeRegThumbAsmOperand : AsmOperandClass {
102 let Name = "MemModeRegThumb";
103 let SuperClasses = [];
104}
105
106def MemModeImmThumbAsmOperand : AsmOperandClass {
107 let Name = "MemModeImmThumb";
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000108 let SuperClasses = [];
109}
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111// t_addrmode_rr := reg + reg
112//
113def t_addrmode_rr : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000115 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000116 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000117 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000121//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000122def t_addrmode_rrs1 : Operand<i32>,
123 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
124 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
125 let PrintMethod = "printThumbAddrModeRROperand";
126 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
127 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000128}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000129def t_addrmode_rrs2 : Operand<i32>,
130 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
131 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
132 let PrintMethod = "printThumbAddrModeRROperand";
133 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
134 let ParserMatchClass = MemModeRegThumbAsmOperand;
135}
136def t_addrmode_rrs4 : Operand<i32>,
137 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
138 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
139 let PrintMethod = "printThumbAddrModeRROperand";
140 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
141 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000142}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000143
Bill Wendlingf4caf692010-12-14 03:36:38 +0000144// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000145//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000146def t_addrmode_is4 : Operand<i32>,
147 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
148 let EncoderMethod = "getAddrModeISOpValue";
149 let PrintMethod = "printThumbAddrModeImm5S4Operand";
150 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
151 let ParserMatchClass = MemModeImmThumbAsmOperand;
152}
153
154// t_addrmode_is2 := reg + imm5 * 2
155//
156def t_addrmode_is2 : Operand<i32>,
157 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
158 let EncoderMethod = "getAddrModeISOpValue";
159 let PrintMethod = "printThumbAddrModeImm5S2Operand";
160 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
161 let ParserMatchClass = MemModeImmThumbAsmOperand;
162}
163
164// t_addrmode_is1 := reg + imm5
165//
166def t_addrmode_is1 : Operand<i32>,
167 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
168 let EncoderMethod = "getAddrModeISOpValue";
169 let PrintMethod = "printThumbAddrModeImm5S1Operand";
170 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
171 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000172}
173
174// t_addrmode_sp := sp + imm8 * 4
175//
176def t_addrmode_sp : Operand<i32>,
177 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000178 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000179 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000180 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000181 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000182}
183
Bill Wendlingb8958b02010-12-08 01:57:09 +0000184// t_addrmode_pc := <label> => pc + imm8 * 4
185//
186def t_addrmode_pc : Operand<i32> {
187 let EncoderMethod = "getAddrModePCOpValue";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000188 let ParserMatchClass = MemModeImmThumbAsmOperand;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000189}
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191//===----------------------------------------------------------------------===//
192// Miscellaneous Instructions.
193//
194
Jim Grosbach4642ad32010-02-22 23:10:38 +0000195// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
196// from removing one half of the matched pairs. That breaks PEI, which assumes
197// these will always be in pairs, and asserts if it finds otherwise. Better way?
198let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000199def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000200 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
201 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
202 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000203
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000204def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000205 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
206 [(ARMcallseq_start imm:$amt)]>,
207 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000208}
Evan Cheng44bec522007-05-15 01:29:07 +0000209
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000210// T1Disassembly - A simple class to make encoding some disassembly patterns
211// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000212class T1Disassembly<bits<2> op1, bits<8> op2>
213 : T1Encoding<0b101111> {
214 let Inst{9-8} = op1;
215 let Inst{7-0} = op2;
216}
217
Johnny Chenbd2c6232010-02-25 03:28:51 +0000218def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
219 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000220 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000221
Johnny Chend86d2692010-02-25 17:51:03 +0000222def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
223 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000224 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000225
226def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
227 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000228 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000229
230def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
231 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000232 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000233
234def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
235 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000236 T1Disassembly<0b11, 0x40>; // A8.6.157
237
238// The i32imm operand $val can be used by a debugger to store more information
239// about the breakpoint.
240def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
241 [/* For disassembly only; pattern left blank */]>,
242 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
243 // A8.6.22
244 bits<8> val;
245 let Inst{7-0} = val;
246}
Johnny Chend86d2692010-02-25 17:51:03 +0000247
248def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
249 [/* For disassembly only; pattern left blank */]>,
250 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000251 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000252 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000253 let Inst{4} = 1;
254 let Inst{3} = 1; // Big-Endian
255 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000256}
257
258def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
259 [/* For disassembly only; pattern left blank */]>,
260 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000261 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000262 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000263 let Inst{4} = 1;
264 let Inst{3} = 0; // Little-Endian
265 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000266}
267
Johnny Chen93042d12010-03-02 18:14:57 +0000268// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000269def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
270 NoItinerary, "cps$imod $iflags",
271 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000272 T1Misc<0b0110011> {
273 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000274 bit imod;
275 bits<3> iflags;
276
277 let Inst{4} = imod;
278 let Inst{3} = 0;
279 let Inst{2-0} = iflags;
Bill Wendling849f2e32010-11-29 00:18:15 +0000280}
Johnny Chen93042d12010-03-02 18:14:57 +0000281
Evan Cheng35d6c412009-08-04 23:47:55 +0000282// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000283let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000284def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000285 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000286 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000287 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000288 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000289 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000290 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000291}
Evan Chenga8e29892007-01-19 07:51:42 +0000292
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000293// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000294def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000295 "add\t$dst, pc, $rhs", []>,
296 T1Encoding<{1,0,1,0,0,?}> {
297 // A6.2 & A8.6.10
298 bits<3> dst;
299 bits<8> rhs;
300 let Inst{10-8} = dst;
301 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000302}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000303
Bill Wendling0ae28e42010-11-19 22:37:33 +0000304// ADD <Rd>, sp, #<imm8>
305// This is rematerializable, which is particularly useful for taking the
306// address of locals.
307let isReMaterializable = 1 in
308def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
309 "add\t$dst, $sp, $rhs", []>,
310 T1Encoding<{1,0,1,0,1,?}> {
311 // A6.2 & A8.6.8
312 bits<3> dst;
313 bits<8> rhs;
314 let Inst{10-8} = dst;
315 let Inst{7-0} = rhs;
316}
317
318// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000319def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000320 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000321 T1Misc<{0,0,0,0,0,?,?}> {
322 // A6.2.5 & A8.6.8
323 bits<7> rhs;
324 let Inst{6-0} = rhs;
325}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000326
Bill Wendling0ae28e42010-11-19 22:37:33 +0000327// SUB sp, sp, #<imm7>
328// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000329def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000330 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000331 T1Misc<{0,0,0,0,1,?,?}> {
332 // A6.2.5 & A8.6.214
333 bits<7> rhs;
334 let Inst{6-0} = rhs;
335}
Evan Cheng86198642009-08-07 00:34:42 +0000336
Bill Wendling0ae28e42010-11-19 22:37:33 +0000337// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000338def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000339 "add\t$dst, $rhs", []>,
340 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000341 // A8.6.9 Encoding T1
342 bits<4> dst;
343 let Inst{7} = dst{3};
344 let Inst{6-3} = 0b1101;
345 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000346}
Evan Cheng86198642009-08-07 00:34:42 +0000347
Bill Wendling0ae28e42010-11-19 22:37:33 +0000348// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000349def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000350 "add\t$dst, $rhs", []>,
351 T1Special<{0,0,?,?}> {
352 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000353 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000354 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000355 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000356 let Inst{2-0} = 0b101;
357}
Evan Cheng86198642009-08-07 00:34:42 +0000358
Evan Chenga8e29892007-01-19 07:51:42 +0000359//===----------------------------------------------------------------------===//
360// Control Flow Instructions.
361//
362
Jim Grosbachc732adf2009-09-30 01:35:11 +0000363let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000364 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
365 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000366 T1Special<{1,1,0,?}> {
367 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000368 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000369 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000370 }
Bill Wendling602890d2010-11-19 01:33:10 +0000371
Johnny Chende165082011-04-11 23:33:30 +0000372 def tBX_Rm : TI<(outs), (ins pred:$p, GPR:$Rm), IIC_Br, "bx${p}\t$Rm",
373 [/* for disassembly only */]>,
374 T1Special<{1,1,0,?}> {
375 // A6.2.3 & A8.6.25
376 bits<4> Rm;
377 let Inst{6-3} = Rm;
378 let Inst{2-0} = 0b000;
379 }
380
Evan Cheng9d945f72007-02-01 01:49:46 +0000381 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000382 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
383 IIC_Br, "bx\t$Rm",
384 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000385 T1Special<{1,1,0,?}> {
386 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000387 bits<4> Rm;
388 let Inst{6-3} = Rm;
389 let Inst{2-0} = 0b000;
390 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000391}
Evan Chenga8e29892007-01-19 07:51:42 +0000392
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000393// Indirect branches
394let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000395 def tBRIND : TI<(outs), (ins GPR:$Rm),
396 IIC_Br,
397 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000398 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000399 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000400 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000401 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000402 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000403 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000404 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000405 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000406}
407
Evan Chenga8e29892007-01-19 07:51:42 +0000408// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000409let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
410 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000411def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000412 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000413 "pop${p}\t$regs", []>,
414 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000415 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000416 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000417 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000418 let Inst{7-0} = regs{7-0};
419}
Evan Chenga8e29892007-01-19 07:51:42 +0000420
Bill Wendling0480e282010-12-01 02:36:55 +0000421// All calls clobber the non-callee saved registers. SP is marked as a use to
422// prevent stack-pointer assignments that appear immediately before calls from
423// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000424let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000425 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000426 Defs = [R0, R1, R2, R3, R12, LR,
427 D0, D1, D2, D3, D4, D5, D6, D7,
428 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000429 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
430 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000431 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000432 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000433 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000434 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000435 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000436 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000437 bits<21> func;
438 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000439 let Inst{13} = 1;
440 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000441 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000442 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000443
Evan Chengb6207242009-08-01 00:16:10 +0000444 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000445 def tBLXi : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000446 (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000447 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000448 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000449 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000450 bits<21> func;
451 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000452 let Inst{13} = 1;
453 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000454 let Inst{10-1} = func{10-1};
455 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000456 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000457
Evan Chengb6207242009-08-01 00:16:10 +0000458 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000459 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000460 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000461 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000462 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
463 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000464
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000465 // ARMv4T
Jim Grosbachd2535452010-12-03 18:37:17 +0000466 // FIXME: Should be a pseudo.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000467 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000468 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000469 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000470 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000471 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000472 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000473}
474
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000475let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000476 // On Darwin R9 is call-clobbered.
477 // R7 is marked as a use to prevent frame-pointer assignments from being
478 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000479 Defs = [R0, R1, R2, R3, R9, R12, LR,
480 D0, D1, D2, D3, D4, D5, D6, D7,
481 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000482 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
483 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000484 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000485 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000486 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
487 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000488 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000489 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000490 bits<21> func;
491 let Inst{25-16} = func{20-11};
492 let Inst{13} = 1;
493 let Inst{11} = 1;
494 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000495 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000496
Evan Chengb6207242009-08-01 00:16:10 +0000497 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000498 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000499 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
Jim Grosbach662a8162010-12-06 23:57:07 +0000500 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000501 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000502 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000503 bits<21> func;
504 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000505 let Inst{13} = 1;
506 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000507 let Inst{10-1} = func{10-1};
508 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000509 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000510
Evan Chengb6207242009-08-01 00:16:10 +0000511 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000512 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
513 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000514 [(ARMtcall GPR:$func)]>,
515 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000516 T1Special<{1,1,1,?}> {
517 // A6.2.3 & A8.6.24
518 bits<4> func;
519 let Inst{6-3} = func;
520 let Inst{2-0} = 0b000;
521 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000522
523 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000524 let isCodeGenOnly = 1 in
Jim Grosbachd2535452010-12-03 18:37:17 +0000525 // FIXME: Should be a pseudo.
Johnny Chend68e1192009-12-15 17:24:14 +0000526 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000527 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000528 "mov\tlr, pc\n\tbx\t$func",
529 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000530 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000531}
532
Bill Wendling0480e282010-12-01 02:36:55 +0000533let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
534 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000535 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000536 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000537 T1Encoding<{1,1,1,0,0,?}> {
538 bits<11> target;
539 let Inst{10-0} = target;
540 }
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Evan Cheng225dfe92007-01-30 01:13:37 +0000542 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000543 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
544 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000545 let Defs = [LR] in
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000546 def tBfar : tPseudoInst<(outs), (ins t_bltarget:$target),
547 Size4Bytes, IIC_Br, []>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000548
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000549 def tBR_JTr : tPseudoInst<(outs),
550 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Bill Wendlinga519d572010-12-21 01:57:15 +0000551 SizeSpecial, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000552 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
553 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000554 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000555}
556
Evan Chengc85e8322007-07-05 07:13:32 +0000557// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000558// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000559let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000560 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000561 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000562 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Jim Grosbachceab5012010-12-04 00:20:40 +0000563 T1Encoding<{1,1,0,1,?,?}> {
564 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000565 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000566 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000567 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000568}
Evan Chenga8e29892007-01-19 07:51:42 +0000569
Evan Chengde17fb62009-10-31 23:46:45 +0000570// Compare and branch on zero / non-zero
571let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000572 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000573 "cbz\t$Rn, $target", []>,
574 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000575 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000576 bits<6> target;
577 bits<3> Rn;
578 let Inst{9} = target{5};
579 let Inst{7-3} = target{4-0};
580 let Inst{2-0} = Rn;
581 }
Evan Chengde17fb62009-10-31 23:46:45 +0000582
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000583 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000584 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000585 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000586 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000587 bits<6> target;
588 bits<3> Rn;
589 let Inst{9} = target{5};
590 let Inst{7-3} = target{4-0};
591 let Inst{2-0} = Rn;
592 }
Evan Chengde17fb62009-10-31 23:46:45 +0000593}
594
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000595// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
596// A8.6.16 B: Encoding T1
597// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000598let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000599def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
600 "svc", "\t$imm", []>, Encoding16 {
601 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000602 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000603 let Inst{11-8} = 0b1111;
604 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000605}
606
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000607// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000608let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000609def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000610 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000611 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000612}
613
Evan Chenga8e29892007-01-19 07:51:42 +0000614//===----------------------------------------------------------------------===//
615// Load Store Instructions.
616//
617
Bill Wendlingb6faf652010-12-14 22:10:49 +0000618// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000619let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000620multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
621 Operand AddrMode_r, Operand AddrMode_i,
622 AddrMode am, InstrItinClass itin_r,
623 InstrItinClass itin_i, string asm,
624 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000625 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000626 T1pILdStEncode<reg_opc,
627 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
628 am, itin_r, asm, "\t$Rt, $addr",
629 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000630 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000631 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
632 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
633 am, itin_i, asm, "\t$Rt, $addr",
634 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
635}
636// Stores: reg/reg and reg/imm5
637multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
638 Operand AddrMode_r, Operand AddrMode_i,
639 AddrMode am, InstrItinClass itin_r,
640 InstrItinClass itin_i, string asm,
641 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000642 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000643 T1pILdStEncode<reg_opc,
644 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
645 am, itin_r, asm, "\t$Rt, $addr",
646 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000647 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000648 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
649 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
650 am, itin_i, asm, "\t$Rt, $addr",
651 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
652}
Bill Wendling6179c312010-11-20 00:53:35 +0000653
Bill Wendlingb6faf652010-12-14 22:10:49 +0000654// A8.6.57 & A8.6.60
655defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
656 t_addrmode_is4, AddrModeT1_4,
657 IIC_iLoad_r, IIC_iLoad_i, "ldr",
658 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000659
Bill Wendlingb6faf652010-12-14 22:10:49 +0000660// A8.6.64 & A8.6.61
661defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
662 t_addrmode_is1, AddrModeT1_1,
663 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
664 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000665
Bill Wendlingb6faf652010-12-14 22:10:49 +0000666// A8.6.76 & A8.6.73
667defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
668 t_addrmode_is2, AddrModeT1_2,
669 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
670 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000671
Evan Cheng2f297df2009-07-11 07:08:13 +0000672let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000673def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000674 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
675 AddrModeT1_1, IIC_iLoad_bh_r,
676 "ldrsb", "\t$dst, $addr",
677 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000678
Evan Cheng2f297df2009-07-11 07:08:13 +0000679let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000680def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000681 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
682 AddrModeT1_2, IIC_iLoad_bh_r,
683 "ldrsh", "\t$dst, $addr",
684 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000685
Dan Gohman15511cf2008-12-03 18:15:48 +0000686let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000687def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000688 "ldr", "\t$Rt, $addr",
689 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000690 T1LdStSP<{1,?,?}> {
691 bits<3> Rt;
692 bits<8> addr;
693 let Inst{10-8} = Rt;
694 let Inst{7-0} = addr;
695}
Evan Cheng012f2d92007-01-24 08:53:17 +0000696
Evan Cheng8e59ea92007-02-07 00:06:56 +0000697// Special instruction for restore. It cannot clobber condition register
698// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000699let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000700// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000701def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000702 "ldr", "\t$dst, $addr", []>,
Bill Wendlingdedec2b2010-12-16 00:38:41 +0000703 T1LdStSP<{1,?,?}> {
704 bits<3> Rt;
705 bits<8> addr;
706 let Inst{10-8} = Rt;
707 let Inst{7-0} = addr;
708}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000709
Evan Cheng012f2d92007-01-24 08:53:17 +0000710// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000711// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000712let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000713def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000714 "ldr", ".n\t$Rt, $addr",
715 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
716 T1Encoding<{0,1,0,0,1,?}> {
717 // A6.2 & A8.6.59
718 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000719 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000720 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000721 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000722}
Evan Chengfa775d02007-03-19 07:20:03 +0000723
Johnny Chen597fa652011-04-22 19:12:43 +0000724// FIXME: Remove this entry when the above ldr.n workaround is fixed.
725// For disassembly use only.
726def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
727 "ldr", "\t$Rt, $addr",
728 [/* disassembly only */]>,
729 T1Encoding<{0,1,0,0,1,?}> {
730 // A6.2 & A8.6.59
731 bits<3> Rt;
732 bits<8> addr;
733 let Inst{10-8} = Rt;
734 let Inst{7-0} = addr;
735}
736
Bill Wendlingb6faf652010-12-14 22:10:49 +0000737// A8.6.194 & A8.6.192
738defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
739 t_addrmode_is4, AddrModeT1_4,
740 IIC_iStore_r, IIC_iStore_i, "str",
741 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000742
Bill Wendlingb6faf652010-12-14 22:10:49 +0000743// A8.6.197 & A8.6.195
744defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
745 t_addrmode_is1, AddrModeT1_1,
746 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
747 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000748
Bill Wendlingb6faf652010-12-14 22:10:49 +0000749// A8.6.207 & A8.6.205
750defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
751 t_addrmode_is2, AddrModeT1_2,
752 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
753 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000754
Evan Chenga8e29892007-01-19 07:51:42 +0000755
Jim Grosbachd967cd02010-12-07 21:50:47 +0000756def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000757 "str", "\t$Rt, $addr",
758 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000759 T1LdStSP<{0,?,?}> {
760 bits<3> Rt;
761 bits<8> addr;
762 let Inst{10-8} = Rt;
763 let Inst{7-0} = addr;
764}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000765
Bill Wendling3f8c1102010-11-30 23:54:45 +0000766let mayStore = 1, neverHasSideEffects = 1 in
767// Special instruction for spill. It cannot clobber condition register when it's
768// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000769// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000770def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000771 "str", "\t$src, $addr", []>,
Bill Wendlingdedec2b2010-12-16 00:38:41 +0000772 T1LdStSP<{0,?,?}> {
773 bits<3> Rt;
774 bits<8> addr;
775 let Inst{10-8} = Rt;
776 let Inst{7-0} = addr;
777}
Evan Chenga8e29892007-01-19 07:51:42 +0000778
779//===----------------------------------------------------------------------===//
780// Load / store multiple Instructions.
781//
782
Bill Wendling6c470b82010-11-13 09:09:38 +0000783multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
784 InstrItinClass itin_upd, bits<6> T1Enc,
785 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000786 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000787 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000788 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000789 T1Encoding<T1Enc> {
790 bits<3> Rn;
791 bits<8> regs;
792 let Inst{10-8} = Rn;
793 let Inst{7-0} = regs;
794 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000795 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000796 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000797 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000798 T1Encoding<T1Enc> {
799 bits<3> Rn;
800 bits<8> regs;
801 let Inst{10-8} = Rn;
802 let Inst{7-0} = regs;
803 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000804}
805
Bill Wendling73fe34a2010-11-16 01:16:36 +0000806// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000807let neverHasSideEffects = 1 in {
808
809let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
810defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
811 {1,1,0,0,1,?}, 1>;
812
813let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
814defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
815 {1,1,0,0,0,?}, 0>;
816
817} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000818
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000819let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000820def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000821 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000822 "pop${p}\t$regs", []>,
823 T1Misc<{1,1,0,?,?,?,?}> {
824 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000825 let Inst{8} = regs{15};
826 let Inst{7-0} = regs{7-0};
827}
Evan Cheng4b322e52009-08-11 21:11:32 +0000828
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000829let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000830def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000831 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000832 "push${p}\t$regs", []>,
833 T1Misc<{0,1,0,?,?,?,?}> {
834 bits<16> regs;
835 let Inst{8} = regs{14};
836 let Inst{7-0} = regs{7-0};
837}
Evan Chenga8e29892007-01-19 07:51:42 +0000838
839//===----------------------------------------------------------------------===//
840// Arithmetic Instructions.
841//
842
Bill Wendling1d045ee2010-12-01 02:28:08 +0000843// Helper classes for encoding T1pI patterns:
844class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
845 string opc, string asm, list<dag> pattern>
846 : T1pI<oops, iops, itin, opc, asm, pattern>,
847 T1DataProcessing<opA> {
848 bits<3> Rm;
849 bits<3> Rn;
850 let Inst{5-3} = Rm;
851 let Inst{2-0} = Rn;
852}
853class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
854 string opc, string asm, list<dag> pattern>
855 : T1pI<oops, iops, itin, opc, asm, pattern>,
856 T1Misc<opA> {
857 bits<3> Rm;
858 bits<3> Rd;
859 let Inst{5-3} = Rm;
860 let Inst{2-0} = Rd;
861}
862
Bill Wendling76f4e102010-12-01 01:20:15 +0000863// Helper classes for encoding T1sI patterns:
864class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
865 string opc, string asm, list<dag> pattern>
866 : T1sI<oops, iops, itin, opc, asm, pattern>,
867 T1DataProcessing<opA> {
868 bits<3> Rd;
869 bits<3> Rn;
870 let Inst{5-3} = Rn;
871 let Inst{2-0} = Rd;
872}
873class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
874 string opc, string asm, list<dag> pattern>
875 : T1sI<oops, iops, itin, opc, asm, pattern>,
876 T1General<opA> {
877 bits<3> Rm;
878 bits<3> Rn;
879 bits<3> Rd;
880 let Inst{8-6} = Rm;
881 let Inst{5-3} = Rn;
882 let Inst{2-0} = Rd;
883}
884class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
885 string opc, string asm, list<dag> pattern>
886 : T1sI<oops, iops, itin, opc, asm, pattern>,
887 T1General<opA> {
888 bits<3> Rd;
889 bits<3> Rm;
890 let Inst{5-3} = Rm;
891 let Inst{2-0} = Rd;
892}
893
894// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000895class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
896 string opc, string asm, list<dag> pattern>
897 : T1sIt<oops, iops, itin, opc, asm, pattern>,
898 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000899 bits<3> Rdn;
900 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000901 let Inst{5-3} = Rm;
902 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000903}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000904class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
905 string opc, string asm, list<dag> pattern>
906 : T1sIt<oops, iops, itin, opc, asm, pattern>,
907 T1General<opA> {
908 bits<3> Rdn;
909 bits<8> imm8;
910 let Inst{10-8} = Rdn;
911 let Inst{7-0} = imm8;
912}
913
914// Add with carry register
915let isCommutable = 1, Uses = [CPSR] in
916def tADC : // A8.6.2
917 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
918 "adc", "\t$Rdn, $Rm",
919 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000920
David Goodwinc9ee1182009-06-25 22:49:55 +0000921// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000922def tADDi3 : // A8.6.4 T1
923 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
924 "add", "\t$Rd, $Rm, $imm3",
925 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000926 bits<3> imm3;
927 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000928}
Evan Chenga8e29892007-01-19 07:51:42 +0000929
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000930def tADDi8 : // A8.6.4 T2
931 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
932 IIC_iALUi,
933 "add", "\t$Rdn, $imm8",
934 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000935
David Goodwinc9ee1182009-06-25 22:49:55 +0000936// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000937let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000938def tADDrr : // A8.6.6 T1
939 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
940 IIC_iALUr,
941 "add", "\t$Rd, $Rn, $Rm",
942 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000943
Evan Chengcd799b92009-06-12 20:46:18 +0000944let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000945def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
946 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000947 T1Special<{0,0,?,?}> {
948 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000949 bits<4> Rdn;
950 bits<4> Rm;
951 let Inst{7} = Rdn{3};
952 let Inst{6-3} = Rm;
953 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000954}
Evan Chenga8e29892007-01-19 07:51:42 +0000955
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000956// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000957let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000958def tAND : // A8.6.12
959 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
960 IIC_iBITr,
961 "and", "\t$Rdn, $Rm",
962 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000963
David Goodwinc9ee1182009-06-25 22:49:55 +0000964// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000965def tASRri : // A8.6.14
966 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
967 IIC_iMOVsi,
968 "asr", "\t$Rd, $Rm, $imm5",
969 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000970 bits<5> imm5;
971 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000972}
Evan Chenga8e29892007-01-19 07:51:42 +0000973
David Goodwinc9ee1182009-06-25 22:49:55 +0000974// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000975def tASRrr : // A8.6.15
976 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
977 IIC_iMOVsr,
978 "asr", "\t$Rdn, $Rm",
979 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000980
David Goodwinc9ee1182009-06-25 22:49:55 +0000981// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000982def tBIC : // A8.6.20
983 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
984 IIC_iBITr,
985 "bic", "\t$Rdn, $Rm",
986 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000987
David Goodwinc9ee1182009-06-25 22:49:55 +0000988// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000989let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000990//FIXME: Disable CMN, as CCodes are backwards from compare expectations
991// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000992//def tCMN : // A8.6.33
993// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
994// IIC_iCMPr,
995// "cmn", "\t$lhs, $rhs",
996// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000997
998def tCMNz : // A8.6.33
999 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1000 IIC_iCMPr,
1001 "cmn", "\t$Rn, $Rm",
1002 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
1003
1004} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001005
David Goodwinc9ee1182009-06-25 22:49:55 +00001006// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +00001007let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +00001008def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
1009 "cmp", "\t$Rn, $imm8",
1010 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
1011 T1General<{1,0,1,?,?}> {
1012 // A8.6.35
1013 bits<3> Rn;
1014 bits<8> imm8;
1015 let Inst{10-8} = Rn;
1016 let Inst{7-0} = imm8;
1017}
1018
David Goodwinc9ee1182009-06-25 22:49:55 +00001019// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +00001020def tCMPr : // A8.6.36 T1
1021 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1022 IIC_iCMPr,
1023 "cmp", "\t$Rn, $Rm",
1024 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
1025
Bill Wendling849f2e32010-11-29 00:18:15 +00001026def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
1027 "cmp", "\t$Rn, $Rm", []>,
1028 T1Special<{0,1,?,?}> {
1029 // A8.6.36 T2
1030 bits<4> Rm;
1031 bits<4> Rn;
1032 let Inst{7} = Rn{3};
1033 let Inst{6-3} = Rm;
1034 let Inst{2-0} = Rn{2-0};
1035}
Bill Wendling5cc88a22010-11-20 22:52:33 +00001036} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001037
Evan Chenga8e29892007-01-19 07:51:42 +00001038
David Goodwinc9ee1182009-06-25 22:49:55 +00001039// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +00001040let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001041def tEOR : // A8.6.45
1042 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1043 IIC_iBITr,
1044 "eor", "\t$Rdn, $Rm",
1045 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001046
David Goodwinc9ee1182009-06-25 22:49:55 +00001047// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001048def tLSLri : // A8.6.88
1049 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1050 IIC_iMOVsi,
1051 "lsl", "\t$Rd, $Rm, $imm5",
1052 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001053 bits<5> imm5;
1054 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001055}
Evan Chenga8e29892007-01-19 07:51:42 +00001056
David Goodwinc9ee1182009-06-25 22:49:55 +00001057// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001058def tLSLrr : // A8.6.89
1059 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1060 IIC_iMOVsr,
1061 "lsl", "\t$Rdn, $Rm",
1062 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001063
David Goodwinc9ee1182009-06-25 22:49:55 +00001064// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001065def tLSRri : // A8.6.90
1066 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1067 IIC_iMOVsi,
1068 "lsr", "\t$Rd, $Rm, $imm5",
1069 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001070 bits<5> imm5;
1071 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001072}
Evan Chenga8e29892007-01-19 07:51:42 +00001073
David Goodwinc9ee1182009-06-25 22:49:55 +00001074// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001075def tLSRrr : // A8.6.91
1076 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1077 IIC_iMOVsr,
1078 "lsr", "\t$Rdn, $Rm",
1079 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001080
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001081// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001082let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001083def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
1084 "mov", "\t$Rd, $imm8",
1085 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1086 T1General<{1,0,0,?,?}> {
1087 // A8.6.96
1088 bits<3> Rd;
1089 bits<8> imm8;
1090 let Inst{10-8} = Rd;
1091 let Inst{7-0} = imm8;
1092}
Evan Chenga8e29892007-01-19 07:51:42 +00001093
1094// TODO: A7-73: MOV(2) - mov setting flag.
1095
Evan Chengcd799b92009-06-12 20:46:18 +00001096let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001097// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001098def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1099 "mov\t$Rd, $Rm", []>,
1100 T1Special<0b1000> {
1101 // A8.6.97
1102 bits<4> Rd;
1103 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001104 // Bits {7-6} are encoded by the T1Special value.
1105 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001106 let Inst{2-0} = Rd{2-0};
1107}
Evan Cheng446c4282009-07-11 06:43:01 +00001108let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001109def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1110 "movs\t$Rd, $Rm", []>, Encoding16 {
1111 // A8.6.97
1112 bits<3> Rd;
1113 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001114 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001115 let Inst{5-3} = Rm;
1116 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001117}
Evan Cheng446c4282009-07-11 06:43:01 +00001118
1119// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001120def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1121 "mov\t$Rd, $Rm", []>,
1122 T1Special<{1,0,0,?}> {
1123 // A8.6.97
1124 bits<4> Rd;
1125 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001126 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001127 let Inst{6-3} = Rm;
1128 let Inst{2-0} = Rd{2-0};
1129}
1130def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1131 "mov\t$Rd, $Rm", []>,
1132 T1Special<{1,0,?,0}> {
1133 // A8.6.97
1134 bits<4> Rd;
1135 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001136 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001137 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001138 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001139 let Inst{2-0} = Rd{2-0};
1140}
1141def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1142 "mov\t$Rd, $Rm", []>,
1143 T1Special<{1,0,?,?}> {
1144 // A8.6.97
1145 bits<4> Rd;
1146 bits<4> Rm;
1147 let Inst{7} = Rd{3};
1148 let Inst{6-3} = Rm;
1149 let Inst{2-0} = Rd{2-0};
1150}
Evan Chengcd799b92009-06-12 20:46:18 +00001151} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001152
Bill Wendling0480e282010-12-01 02:36:55 +00001153// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001154let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001155def tMUL : // A8.6.105 T1
1156 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1157 IIC_iMUL32,
1158 "mul", "\t$Rdn, $Rm, $Rdn",
1159 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001160
Bill Wendling76f4e102010-12-01 01:20:15 +00001161// Move inverse register
1162def tMVN : // A8.6.107
1163 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1164 "mvn", "\t$Rd, $Rn",
1165 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001166
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001167// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001168let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001169def tORR : // A8.6.114
1170 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1171 IIC_iBITr,
1172 "orr", "\t$Rdn, $Rm",
1173 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001175// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001176def tREV : // A8.6.134
1177 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1178 IIC_iUNAr,
1179 "rev", "\t$Rd, $Rm",
1180 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1181 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001182
Bill Wendling1d045ee2010-12-01 02:28:08 +00001183def tREV16 : // A8.6.135
1184 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1185 IIC_iUNAr,
1186 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001187 [(set tGPR:$Rd,
1188 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1189 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1190 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1191 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001192 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001193
Bill Wendling1d045ee2010-12-01 02:28:08 +00001194def tREVSH : // A8.6.136
1195 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1196 IIC_iUNAr,
1197 "revsh", "\t$Rd, $Rm",
1198 [(set tGPR:$Rd,
1199 (sext_inreg
Evan Cheng06b2a602011-04-14 23:27:44 +00001200 (or (srl tGPR:$Rm, (i32 8)),
Bill Wendling1d045ee2010-12-01 02:28:08 +00001201 (shl tGPR:$Rm, (i32 8))), i16))]>,
1202 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001203
Evan Cheng06b2a602011-04-14 23:27:44 +00001204def : T1Pat<(sext_inreg (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1205 (shl tGPR:$Rm, (i32 8))), i16),
1206 (tREVSH tGPR:$Rm)>,
1207 Requires<[IsThumb, IsThumb1Only, HasV6]>;
1208
1209def : T1Pat<(sra (bswap tGPR:$Rm), (i32 16)), (tREVSH tGPR:$Rm)>,
1210 Requires<[IsThumb, IsThumb1Only, HasV6]>;
1211
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001212// Rotate right register
1213def tROR : // A8.6.139
1214 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1215 IIC_iMOVsr,
1216 "ror", "\t$Rdn, $Rm",
1217 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001218
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001219// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001220def tRSB : // A8.6.141
1221 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1222 IIC_iALUi,
1223 "rsb", "\t$Rd, $Rn, #0",
1224 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001225
David Goodwinc9ee1182009-06-25 22:49:55 +00001226// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001227let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001228def tSBC : // A8.6.151
1229 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1230 IIC_iALUr,
1231 "sbc", "\t$Rdn, $Rm",
1232 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001233
David Goodwinc9ee1182009-06-25 22:49:55 +00001234// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001235def tSUBi3 : // A8.6.210 T1
1236 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1237 IIC_iALUi,
1238 "sub", "\t$Rd, $Rm, $imm3",
1239 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001240 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001241 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001242}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001243
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001244def tSUBi8 : // A8.6.210 T2
1245 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1246 IIC_iALUi,
1247 "sub", "\t$Rdn, $imm8",
1248 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001249
Bill Wendling76f4e102010-12-01 01:20:15 +00001250// Subtract register
1251def tSUBrr : // A8.6.212
1252 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1253 IIC_iALUr,
1254 "sub", "\t$Rd, $Rn, $Rm",
1255 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001256
1257// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001258
Bill Wendling76f4e102010-12-01 01:20:15 +00001259// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001260def tSXTB : // A8.6.222
1261 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1262 IIC_iUNAr,
1263 "sxtb", "\t$Rd, $Rm",
1264 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1265 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001266
Bill Wendling1d045ee2010-12-01 02:28:08 +00001267// Sign-extend short
1268def tSXTH : // A8.6.224
1269 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1270 IIC_iUNAr,
1271 "sxth", "\t$Rd, $Rm",
1272 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1273 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001274
Bill Wendling1d045ee2010-12-01 02:28:08 +00001275// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001276let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001277def tTST : // A8.6.230
1278 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1279 "tst", "\t$Rn, $Rm",
1280 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001281
Bill Wendling1d045ee2010-12-01 02:28:08 +00001282// Zero-extend byte
1283def tUXTB : // A8.6.262
1284 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1285 IIC_iUNAr,
1286 "uxtb", "\t$Rd, $Rm",
1287 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1288 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001289
Bill Wendling1d045ee2010-12-01 02:28:08 +00001290// Zero-extend short
1291def tUXTH : // A8.6.264
1292 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1293 IIC_iUNAr,
1294 "uxth", "\t$Rd, $Rm",
1295 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1296 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001297
Jim Grosbach80dc1162010-02-16 21:23:02 +00001298// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001299// Expanded after instruction selection into a branch sequence.
1300let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001301 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001302 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001303 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001304 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001305
Evan Cheng007ea272009-08-12 05:17:19 +00001306
1307// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001308let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001309def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1310 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001311 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001312 bits<4> Rdn;
1313 bits<4> Rm;
1314 let Inst{7} = Rdn{3};
1315 let Inst{6-3} = Rm;
1316 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001317}
Evan Cheng007ea272009-08-12 05:17:19 +00001318
Evan Chengc4af4632010-11-17 20:13:28 +00001319let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001320def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1321 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001322 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001323 bits<3> Rdn;
1324 bits<8> Rm;
1325 let Inst{10-8} = Rdn;
1326 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001327}
1328
Owen Andersonf523e472010-09-23 23:45:25 +00001329} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001330
Evan Chenga8e29892007-01-19 07:51:42 +00001331// tLEApcrel - Load a pc-relative address into a register without offending the
1332// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001333
1334def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
1335 IIC_iALUi, "adr{$p}\t$Rd, #$addr", []>,
1336 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001337 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001338 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001339 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001340 let Inst{7-0} = addr;
Bill Wendling67077412010-11-30 00:18:30 +00001341}
Evan Chenga8e29892007-01-19 07:51:42 +00001342
Jim Grosbachd40963c2010-12-14 22:28:03 +00001343let neverHasSideEffects = 1, isReMaterializable = 1 in
1344def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
1345 Size2Bytes, IIC_iALUi, []>;
1346
1347def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1348 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1349 Size2Bytes, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001350
Evan Chenga8e29892007-01-19 07:51:42 +00001351//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001352// Move between coprocessor and ARM core register -- for disassembly only
1353//
1354
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001355class tMovRCopro<string opc, bit direction, dag oops, dag iops>
1356 : T1Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001357 [/* For disassembly only; pattern left blank */]> {
1358 let Inst{27-24} = 0b1110;
1359 let Inst{20} = direction;
1360 let Inst{4} = 1;
1361
1362 bits<4> Rt;
1363 bits<4> cop;
1364 bits<3> opc1;
1365 bits<3> opc2;
1366 bits<4> CRm;
1367 bits<4> CRn;
1368
1369 let Inst{15-12} = Rt;
1370 let Inst{11-8} = cop;
1371 let Inst{23-21} = opc1;
1372 let Inst{7-5} = opc2;
1373 let Inst{3-0} = CRm;
1374 let Inst{19-16} = CRn;
1375}
1376
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001377def tMCR : tMovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
1378 (outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
1379 c_imm:$CRm, i32imm:$opc2)>;
1380def tMRC : tMovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
1381 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn,
1382 c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001383
1384class tMovRRCopro<string opc, bit direction>
1385 : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
1386 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
1387 [/* For disassembly only; pattern left blank */]> {
1388 let Inst{27-24} = 0b1100;
1389 let Inst{23-21} = 0b010;
1390 let Inst{20} = direction;
1391
1392 bits<4> Rt;
1393 bits<4> Rt2;
1394 bits<4> cop;
1395 bits<4> opc1;
1396 bits<4> CRm;
1397
1398 let Inst{15-12} = Rt;
1399 let Inst{19-16} = Rt2;
1400 let Inst{11-8} = cop;
1401 let Inst{7-4} = opc1;
1402 let Inst{3-0} = CRm;
1403}
1404
1405def tMCRR : tMovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
1406def tMRRC : tMovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
1407
1408//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00001409// Other Coprocessor Instructions. For disassembly only.
1410//
1411def tCDP : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
1412 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
1413 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
1414 [/* For disassembly only; pattern left blank */]> {
1415 let Inst{27-24} = 0b1110;
1416
1417 bits<4> opc1;
1418 bits<4> CRn;
1419 bits<4> CRd;
1420 bits<4> cop;
1421 bits<3> opc2;
1422 bits<4> CRm;
1423
1424 let Inst{3-0} = CRm;
1425 let Inst{4} = 0;
1426 let Inst{7-5} = opc2;
1427 let Inst{11-8} = cop;
1428 let Inst{15-12} = CRd;
1429 let Inst{19-16} = CRn;
1430 let Inst{23-20} = opc1;
1431}
1432
1433//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001434// TLS Instructions
1435//
1436
1437// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001438let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1439def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1440 "bl\t__aeabi_read_tp",
1441 [(set R0, ARMthread_pointer)]> {
1442 // Encoding is 0xf7fffffe.
1443 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001444}
1445
Bill Wendling0480e282010-12-01 02:36:55 +00001446//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001447// SJLJ Exception handling intrinsics
Bill Wendling0480e282010-12-01 02:36:55 +00001448//
1449
1450// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1451// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1452// from some other function to get here, and we're using the stack frame for the
1453// containing function to save/restore registers, we can't keep anything live in
1454// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001455// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001456// registers except for our own input by listing the relevant registers in
1457// Defs. By doing so, we also cause the prologue/epilogue code to actively
1458// preserve all of the callee-saved resgisters, which is exactly what we want.
1459// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001460let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1461 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1462def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1463 AddrModeNone, SizeSpecial, NoItinerary, "","",
1464 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001465
1466// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001467let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001468 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001469def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001470 AddrModeNone, SizeSpecial, IndexModeNone,
1471 Pseudo, NoItinerary, "", "",
1472 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1473 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001474
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001475//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001476// Non-Instruction Patterns
1477//
1478
Jim Grosbach97a884d2010-12-07 20:41:06 +00001479// Comparisons
1480def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1481 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1482def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1483 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1484
Evan Cheng892837a2009-07-10 02:09:04 +00001485// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001486def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1487 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1488def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001489 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001490def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1491 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001492
1493// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001494def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1495 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1496def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1497 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1498def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1499 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001500
Evan Chenga8e29892007-01-19 07:51:42 +00001501// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001502def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1503def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001504
Evan Chengd85ac4d2007-01-27 02:29:45 +00001505// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001506def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1507 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001508
Evan Chenga8e29892007-01-19 07:51:42 +00001509// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001510def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001511 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001512def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001513 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001514
1515def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001516 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001517def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001518 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001519
1520// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001521def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1522 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1523def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1524 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001525
1526// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001527def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1528 (tLDRBr t_addrmode_rrs1:$addr)>;
1529def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1530 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001531
Evan Chengb60c02e2007-01-26 19:13:16 +00001532// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001533def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1534def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1535def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1536def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1537def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1538def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001539
Evan Cheng0e87e232009-08-28 00:31:43 +00001540// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001541// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001542def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1543 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1544 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001545def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1546 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001547 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001548def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1549 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1550 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001551def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1552 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001553 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001554
Bill Wendlingf4caf692010-12-14 03:36:38 +00001555def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1556 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001557def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1558 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1559def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1560 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1561def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1562 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001563
Evan Chenga8e29892007-01-19 07:51:42 +00001564// Large immediate handling.
1565
1566// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001567def : T1Pat<(i32 thumb_immshifted:$src),
1568 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1569 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001570
Evan Cheng9cb9e672009-06-27 02:26:13 +00001571def : T1Pat<(i32 imm0_255_comp:$src),
1572 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001573
1574// Pseudo instruction that combines ldr from constpool and add pc. This should
1575// be expanded into two instructions late to allow if-conversion and
1576// scheduling.
1577let isReMaterializable = 1 in
1578def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001579 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001580 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1581 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001582 Requires<[IsThumb, IsThumb1Only]>;