blob: 5e4cf373f9dd3c3b430901d3655b36eb86d244f9 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
Evan Chenga8e29892007-01-19 07:51:42 +000029/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
Eric Christopher8f232d32011-04-28 05:49:04 +000030def imm0_7 : ImmLeaf<i32, [{
31 return Imm >= 0 && Imm < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000037def imm0_255_asmoperand : AsmOperandClass { let Name = "Imm0_255"; }
38def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
39 let ParserMatchClass = imm0_255_asmoperand;
40}
Evan Chenga8e29892007-01-19 07:51:42 +000041def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
Eric Christopher8f232d32011-04-28 05:49:04 +000045def imm8_255 : ImmLeaf<i32, [{
46 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Jim Grosbachd40963c2010-12-14 22:28:03 +000070// ADR instruction labels.
71def t_adrlabel : Operand<i32> {
72 let EncoderMethod = "getThumbAdrLabelOpValue";
73}
74
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000075// Scaled 4 immediate.
76def t_imm_s4 : Operand<i32> {
77 let PrintMethod = "printThumbS4ImmOperand";
78}
79
Evan Chenga8e29892007-01-19 07:51:42 +000080// Define Thumb specific addressing modes.
81
Jim Grosbache2467172010-12-10 18:21:33 +000082def t_brtarget : Operand<OtherVT> {
83 let EncoderMethod = "getThumbBRTargetOpValue";
84}
85
Jim Grosbach01086452010-12-10 17:13:40 +000086def t_bcctarget : Operand<i32> {
87 let EncoderMethod = "getThumbBCCTargetOpValue";
88}
89
Jim Grosbachcf6220a2010-12-09 19:01:46 +000090def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000091 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000092}
93
Jim Grosbach662a8162010-12-06 23:57:07 +000094def t_bltarget : Operand<i32> {
95 let EncoderMethod = "getThumbBLTargetOpValue";
96}
97
Bill Wendling09aa3f02010-12-09 00:39:08 +000098def t_blxtarget : Operand<i32> {
99 let EncoderMethod = "getThumbBLXTargetOpValue";
100}
101
Bill Wendlingf4caf692010-12-14 03:36:38 +0000102def MemModeRegThumbAsmOperand : AsmOperandClass {
103 let Name = "MemModeRegThumb";
104 let SuperClasses = [];
105}
106
107def MemModeImmThumbAsmOperand : AsmOperandClass {
108 let Name = "MemModeImmThumb";
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000109 let SuperClasses = [];
110}
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112// t_addrmode_rr := reg + reg
113//
114def t_addrmode_rr : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000116 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000117 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000118 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000119}
120
Bill Wendlingf4caf692010-12-14 03:36:38 +0000121// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000122//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000123def t_addrmode_rrs1 : Operand<i32>,
124 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
125 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
126 let PrintMethod = "printThumbAddrModeRROperand";
127 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
128 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000130def t_addrmode_rrs2 : Operand<i32>,
131 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
132 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
133 let PrintMethod = "printThumbAddrModeRROperand";
134 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
135 let ParserMatchClass = MemModeRegThumbAsmOperand;
136}
137def t_addrmode_rrs4 : Operand<i32>,
138 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
139 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
140 let PrintMethod = "printThumbAddrModeRROperand";
141 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
142 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000143}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000144
Bill Wendlingf4caf692010-12-14 03:36:38 +0000145// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000146//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000147def t_addrmode_is4 : Operand<i32>,
148 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
149 let EncoderMethod = "getAddrModeISOpValue";
150 let PrintMethod = "printThumbAddrModeImm5S4Operand";
151 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
152 let ParserMatchClass = MemModeImmThumbAsmOperand;
153}
154
155// t_addrmode_is2 := reg + imm5 * 2
156//
157def t_addrmode_is2 : Operand<i32>,
158 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
159 let EncoderMethod = "getAddrModeISOpValue";
160 let PrintMethod = "printThumbAddrModeImm5S2Operand";
161 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
162 let ParserMatchClass = MemModeImmThumbAsmOperand;
163}
164
165// t_addrmode_is1 := reg + imm5
166//
167def t_addrmode_is1 : Operand<i32>,
168 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
169 let EncoderMethod = "getAddrModeISOpValue";
170 let PrintMethod = "printThumbAddrModeImm5S1Operand";
171 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
172 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000173}
174
175// t_addrmode_sp := sp + imm8 * 4
176//
177def t_addrmode_sp : Operand<i32>,
178 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000179 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000180 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000181 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000182 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000183}
184
Bill Wendlingb8958b02010-12-08 01:57:09 +0000185// t_addrmode_pc := <label> => pc + imm8 * 4
186//
187def t_addrmode_pc : Operand<i32> {
188 let EncoderMethod = "getAddrModePCOpValue";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000189 let ParserMatchClass = MemModeImmThumbAsmOperand;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000190}
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192//===----------------------------------------------------------------------===//
193// Miscellaneous Instructions.
194//
195
Jim Grosbach4642ad32010-02-22 23:10:38 +0000196// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
197// from removing one half of the matched pairs. That breaks PEI, which assumes
198// these will always be in pairs, and asserts if it finds otherwise. Better way?
199let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000200def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000201 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
202 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
203 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000204
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000205def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000206 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
207 [(ARMcallseq_start imm:$amt)]>,
208 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000209}
Evan Cheng44bec522007-05-15 01:29:07 +0000210
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000211// T1Disassembly - A simple class to make encoding some disassembly patterns
212// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000213class T1Disassembly<bits<2> op1, bits<8> op2>
214 : T1Encoding<0b101111> {
215 let Inst{9-8} = op1;
216 let Inst{7-0} = op2;
217}
218
Johnny Chenbd2c6232010-02-25 03:28:51 +0000219def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
220 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000221 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000222
Johnny Chend86d2692010-02-25 17:51:03 +0000223def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
224 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000225 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000226
227def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
228 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000229 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000230
231def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
232 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000233 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000234
235def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
236 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000237 T1Disassembly<0b11, 0x40>; // A8.6.157
238
239// The i32imm operand $val can be used by a debugger to store more information
240// about the breakpoint.
241def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
242 [/* For disassembly only; pattern left blank */]>,
243 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
244 // A8.6.22
245 bits<8> val;
246 let Inst{7-0} = val;
247}
Johnny Chend86d2692010-02-25 17:51:03 +0000248
249def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
250 [/* For disassembly only; pattern left blank */]>,
251 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000252 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000253 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000254 let Inst{4} = 1;
255 let Inst{3} = 1; // Big-Endian
256 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000257}
258
259def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
260 [/* For disassembly only; pattern left blank */]>,
261 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000262 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000263 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000264 let Inst{4} = 1;
265 let Inst{3} = 0; // Little-Endian
266 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000267}
268
Johnny Chen93042d12010-03-02 18:14:57 +0000269// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000270def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
271 NoItinerary, "cps$imod $iflags",
272 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000273 T1Misc<0b0110011> {
274 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000275 bit imod;
276 bits<3> iflags;
277
278 let Inst{4} = imod;
279 let Inst{3} = 0;
280 let Inst{2-0} = iflags;
Bill Wendling849f2e32010-11-29 00:18:15 +0000281}
Johnny Chen93042d12010-03-02 18:14:57 +0000282
Evan Cheng35d6c412009-08-04 23:47:55 +0000283// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000284let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000285def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000286 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000287 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000288 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000289 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000290 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000291 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000294// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000295def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000296 "add\t$dst, pc, $rhs", []>,
297 T1Encoding<{1,0,1,0,0,?}> {
298 // A6.2 & A8.6.10
299 bits<3> dst;
300 bits<8> rhs;
301 let Inst{10-8} = dst;
302 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000303}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000304
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305// ADD <Rd>, sp, #<imm8>
306// This is rematerializable, which is particularly useful for taking the
307// address of locals.
308let isReMaterializable = 1 in
309def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
310 "add\t$dst, $sp, $rhs", []>,
311 T1Encoding<{1,0,1,0,1,?}> {
312 // A6.2 & A8.6.8
313 bits<3> dst;
314 bits<8> rhs;
315 let Inst{10-8} = dst;
316 let Inst{7-0} = rhs;
317}
318
319// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000320def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000321 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000322 T1Misc<{0,0,0,0,0,?,?}> {
323 // A6.2.5 & A8.6.8
324 bits<7> rhs;
325 let Inst{6-0} = rhs;
326}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000327
Bill Wendling0ae28e42010-11-19 22:37:33 +0000328// SUB sp, sp, #<imm7>
329// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000330def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000331 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000332 T1Misc<{0,0,0,0,1,?,?}> {
333 // A6.2.5 & A8.6.214
334 bits<7> rhs;
335 let Inst{6-0} = rhs;
336}
Evan Cheng86198642009-08-07 00:34:42 +0000337
Bill Wendling0ae28e42010-11-19 22:37:33 +0000338// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000339def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000340 "add\t$dst, $rhs", []>,
341 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000342 // A8.6.9 Encoding T1
343 bits<4> dst;
344 let Inst{7} = dst{3};
345 let Inst{6-3} = 0b1101;
346 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000347}
Evan Cheng86198642009-08-07 00:34:42 +0000348
Bill Wendling0ae28e42010-11-19 22:37:33 +0000349// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000350def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000351 "add\t$dst, $rhs", []>,
352 T1Special<{0,0,?,?}> {
353 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000354 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000355 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000356 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000357 let Inst{2-0} = 0b101;
358}
Evan Cheng86198642009-08-07 00:34:42 +0000359
Evan Chenga8e29892007-01-19 07:51:42 +0000360//===----------------------------------------------------------------------===//
361// Control Flow Instructions.
362//
363
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000364// Indirect branches
365let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000366 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
367 T1Special<{1,1,0,?}> {
368 // A6.2.3 & A8.6.25
369 bits<4> Rm;
370 let Inst{6-3} = Rm;
371 let Inst{2-0} = 0b000;
372 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000373}
374
Jim Grosbachead77cd2011-07-08 21:04:05 +0000375let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Jim Grosbach25e6d482011-07-08 21:50:04 +0000376 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), Size2Bytes, IIC_Br,
377 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000378
379 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000380 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Jim Grosbachd28ec082011-07-08 21:10:35 +0000381 Size2Bytes, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000382 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000383}
384
Bill Wendling0480e282010-12-01 02:36:55 +0000385// All calls clobber the non-callee saved registers. SP is marked as a use to
386// prevent stack-pointer assignments that appear immediately before calls from
387// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000388let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000389 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000390 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000391 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000392 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000393 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000394 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000395 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000396 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000397 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000398 bits<21> func;
399 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000400 let Inst{13} = 1;
401 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000402 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000403 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000404
Evan Chengb6207242009-08-01 00:16:10 +0000405 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000406 def tBLXi : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000407 (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000408 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000409 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000410 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000411 bits<21> func;
412 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000413 let Inst{13} = 1;
414 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000415 let Inst{10-1} = func{10-1};
416 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000417 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000418
Evan Chengb6207242009-08-01 00:16:10 +0000419 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000420 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000421 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000422 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000423 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000424 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
425 bits<4> func;
426 let Inst{6-3} = func;
427 let Inst{2-0} = 0b000;
428 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000429
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000430 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000431 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
432 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000433 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000434 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000435}
436
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000437let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000438 // On Darwin R9 is call-clobbered.
439 // R7 is marked as a use to prevent frame-pointer assignments from being
440 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000441 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000442 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000443 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000444 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000445 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
446 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000447 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000448 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000449 bits<21> func;
450 let Inst{25-16} = func{20-11};
451 let Inst{13} = 1;
452 let Inst{11} = 1;
453 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000454 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000455
Evan Chengb6207242009-08-01 00:16:10 +0000456 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000457 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000458 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
Jim Grosbach662a8162010-12-06 23:57:07 +0000459 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000460 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000461 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000462 bits<21> func;
463 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000464 let Inst{13} = 1;
465 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000466 let Inst{10-1} = func{10-1};
467 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000468 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000469
Evan Chengb6207242009-08-01 00:16:10 +0000470 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000471 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
472 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000473 [(ARMtcall GPR:$func)]>,
474 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000475 T1Special<{1,1,1,?}> {
476 // A6.2.3 & A8.6.24
477 bits<4> func;
478 let Inst{6-3} = func;
479 let Inst{2-0} = 0b000;
480 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000481
482 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000483 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
484 Size4Bytes, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000485 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000486 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000487}
488
Bill Wendling0480e282010-12-01 02:36:55 +0000489let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
490 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000491 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000492 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000493 T1Encoding<{1,1,1,0,0,?}> {
494 bits<11> target;
495 let Inst{10-0} = target;
496 }
Evan Chenga8e29892007-01-19 07:51:42 +0000497
Evan Cheng225dfe92007-01-30 01:13:37 +0000498 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000499 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
500 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000501 let Defs = [LR] in
Jim Grosbach53e3fc42011-07-08 17:40:42 +0000502 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target),
503 Size4Bytes, IIC_Br, [], (tBL t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000504
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000505 def tBR_JTr : tPseudoInst<(outs),
506 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Bill Wendlinga519d572010-12-21 01:57:15 +0000507 SizeSpecial, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000508 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
509 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000510 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000511}
512
Evan Chengc85e8322007-07-05 07:13:32 +0000513// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000514// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000515let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000516 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000517 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000518 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000519 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000520 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000521 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000522 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000523 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000524}
Evan Chenga8e29892007-01-19 07:51:42 +0000525
Evan Chengde17fb62009-10-31 23:46:45 +0000526// Compare and branch on zero / non-zero
527let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000528 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000529 "cbz\t$Rn, $target", []>,
530 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000531 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000532 bits<6> target;
533 bits<3> Rn;
534 let Inst{9} = target{5};
535 let Inst{7-3} = target{4-0};
536 let Inst{2-0} = Rn;
537 }
Evan Chengde17fb62009-10-31 23:46:45 +0000538
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000539 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000540 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000541 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000542 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000543 bits<6> target;
544 bits<3> Rn;
545 let Inst{9} = target{5};
546 let Inst{7-3} = target{4-0};
547 let Inst{2-0} = Rn;
548 }
Evan Chengde17fb62009-10-31 23:46:45 +0000549}
550
Jim Grosbache36e21e2011-07-08 20:13:35 +0000551// Tail calls
552let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
553 // Darwin versions.
554 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
555 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000556 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
557 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000558 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
559 Size4Bytes, IIC_Br, [],
560 (tBX GPR:$dst, (ops 14, zero_reg))>,
561 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000562 }
563 // Non-Darwin versions (the difference is R9).
564 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
565 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000566 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
567 Size4Bytes, IIC_Br, [],
568 (tB t_brtarget:$dst)>,
569 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000570 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
571 Size4Bytes, IIC_Br, [],
572 (tBX GPR:$dst, (ops 14, zero_reg))>,
573 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000574 }
575}
576
577
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000578// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
579// A8.6.16 B: Encoding T1
580// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000581let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000582def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
583 "svc", "\t$imm", []>, Encoding16 {
584 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000585 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000586 let Inst{11-8} = 0b1111;
587 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000588}
589
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000590// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000591let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000592def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000593 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000594 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000595}
596
Evan Chenga8e29892007-01-19 07:51:42 +0000597//===----------------------------------------------------------------------===//
598// Load Store Instructions.
599//
600
Bill Wendlingb6faf652010-12-14 22:10:49 +0000601// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000602let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000603multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
604 Operand AddrMode_r, Operand AddrMode_i,
605 AddrMode am, InstrItinClass itin_r,
606 InstrItinClass itin_i, string asm,
607 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000608 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000609 T1pILdStEncode<reg_opc,
610 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
611 am, itin_r, asm, "\t$Rt, $addr",
612 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000613 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000614 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
615 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
616 am, itin_i, asm, "\t$Rt, $addr",
617 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
618}
619// Stores: reg/reg and reg/imm5
620multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
621 Operand AddrMode_r, Operand AddrMode_i,
622 AddrMode am, InstrItinClass itin_r,
623 InstrItinClass itin_i, string asm,
624 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000625 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000626 T1pILdStEncode<reg_opc,
627 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
628 am, itin_r, asm, "\t$Rt, $addr",
629 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000630 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000631 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
632 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
633 am, itin_i, asm, "\t$Rt, $addr",
634 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
635}
Bill Wendling6179c312010-11-20 00:53:35 +0000636
Bill Wendlingb6faf652010-12-14 22:10:49 +0000637// A8.6.57 & A8.6.60
638defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
639 t_addrmode_is4, AddrModeT1_4,
640 IIC_iLoad_r, IIC_iLoad_i, "ldr",
641 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000642
Bill Wendlingb6faf652010-12-14 22:10:49 +0000643// A8.6.64 & A8.6.61
644defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
645 t_addrmode_is1, AddrModeT1_1,
646 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
647 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000648
Bill Wendlingb6faf652010-12-14 22:10:49 +0000649// A8.6.76 & A8.6.73
650defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
651 t_addrmode_is2, AddrModeT1_2,
652 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
653 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000654
Evan Cheng2f297df2009-07-11 07:08:13 +0000655let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000656def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000657 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
658 AddrModeT1_1, IIC_iLoad_bh_r,
659 "ldrsb", "\t$dst, $addr",
660 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000661
Evan Cheng2f297df2009-07-11 07:08:13 +0000662let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000663def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000664 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
665 AddrModeT1_2, IIC_iLoad_bh_r,
666 "ldrsh", "\t$dst, $addr",
667 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000668
Dan Gohman15511cf2008-12-03 18:15:48 +0000669let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000670def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000671 "ldr", "\t$Rt, $addr",
672 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000673 T1LdStSP<{1,?,?}> {
674 bits<3> Rt;
675 bits<8> addr;
676 let Inst{10-8} = Rt;
677 let Inst{7-0} = addr;
678}
Evan Cheng012f2d92007-01-24 08:53:17 +0000679
680// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000681// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000682let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000683def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000684 "ldr", ".n\t$Rt, $addr",
685 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
686 T1Encoding<{0,1,0,0,1,?}> {
687 // A6.2 & A8.6.59
688 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000689 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000690 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000691 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000692}
Evan Chengfa775d02007-03-19 07:20:03 +0000693
Johnny Chen597fa652011-04-22 19:12:43 +0000694// FIXME: Remove this entry when the above ldr.n workaround is fixed.
695// For disassembly use only.
696def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
697 "ldr", "\t$Rt, $addr",
698 [/* disassembly only */]>,
699 T1Encoding<{0,1,0,0,1,?}> {
700 // A6.2 & A8.6.59
701 bits<3> Rt;
702 bits<8> addr;
703 let Inst{10-8} = Rt;
704 let Inst{7-0} = addr;
705}
706
Bill Wendlingb6faf652010-12-14 22:10:49 +0000707// A8.6.194 & A8.6.192
708defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
709 t_addrmode_is4, AddrModeT1_4,
710 IIC_iStore_r, IIC_iStore_i, "str",
711 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000712
Bill Wendlingb6faf652010-12-14 22:10:49 +0000713// A8.6.197 & A8.6.195
714defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
715 t_addrmode_is1, AddrModeT1_1,
716 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
717 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000718
Bill Wendlingb6faf652010-12-14 22:10:49 +0000719// A8.6.207 & A8.6.205
720defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000721 t_addrmode_is2, AddrModeT1_2,
722 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
723 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000724
Evan Chenga8e29892007-01-19 07:51:42 +0000725
Jim Grosbachd967cd02010-12-07 21:50:47 +0000726def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000727 "str", "\t$Rt, $addr",
728 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000729 T1LdStSP<{0,?,?}> {
730 bits<3> Rt;
731 bits<8> addr;
732 let Inst{10-8} = Rt;
733 let Inst{7-0} = addr;
734}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000735
Evan Chenga8e29892007-01-19 07:51:42 +0000736//===----------------------------------------------------------------------===//
737// Load / store multiple Instructions.
738//
739
Bill Wendling6c470b82010-11-13 09:09:38 +0000740multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
741 InstrItinClass itin_upd, bits<6> T1Enc,
742 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000743 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000744 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000745 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000746 T1Encoding<T1Enc> {
747 bits<3> Rn;
748 bits<8> regs;
749 let Inst{10-8} = Rn;
750 let Inst{7-0} = regs;
751 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000752 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000753 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000754 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000755 T1Encoding<T1Enc> {
756 bits<3> Rn;
757 bits<8> regs;
758 let Inst{10-8} = Rn;
759 let Inst{7-0} = regs;
760 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000761}
762
Bill Wendling73fe34a2010-11-16 01:16:36 +0000763// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000764let neverHasSideEffects = 1 in {
765
766let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
767defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
768 {1,1,0,0,1,?}, 1>;
769
770let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
771defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
772 {1,1,0,0,0,?}, 0>;
Owen Anderson18901d62011-05-11 17:00:48 +0000773
Bill Wendlingddc918b2010-11-13 10:57:02 +0000774} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000775
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000776let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000777def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000778 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000779 "pop${p}\t$regs", []>,
780 T1Misc<{1,1,0,?,?,?,?}> {
781 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000782 let Inst{8} = regs{15};
783 let Inst{7-0} = regs{7-0};
784}
Evan Cheng4b322e52009-08-11 21:11:32 +0000785
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000786let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000787def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000788 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000789 "push${p}\t$regs", []>,
790 T1Misc<{0,1,0,?,?,?,?}> {
791 bits<16> regs;
792 let Inst{8} = regs{14};
793 let Inst{7-0} = regs{7-0};
794}
Evan Chenga8e29892007-01-19 07:51:42 +0000795
796//===----------------------------------------------------------------------===//
797// Arithmetic Instructions.
798//
799
Bill Wendling1d045ee2010-12-01 02:28:08 +0000800// Helper classes for encoding T1pI patterns:
801class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
802 string opc, string asm, list<dag> pattern>
803 : T1pI<oops, iops, itin, opc, asm, pattern>,
804 T1DataProcessing<opA> {
805 bits<3> Rm;
806 bits<3> Rn;
807 let Inst{5-3} = Rm;
808 let Inst{2-0} = Rn;
809}
810class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
811 string opc, string asm, list<dag> pattern>
812 : T1pI<oops, iops, itin, opc, asm, pattern>,
813 T1Misc<opA> {
814 bits<3> Rm;
815 bits<3> Rd;
816 let Inst{5-3} = Rm;
817 let Inst{2-0} = Rd;
818}
819
Bill Wendling76f4e102010-12-01 01:20:15 +0000820// Helper classes for encoding T1sI patterns:
821class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
822 string opc, string asm, list<dag> pattern>
823 : T1sI<oops, iops, itin, opc, asm, pattern>,
824 T1DataProcessing<opA> {
825 bits<3> Rd;
826 bits<3> Rn;
827 let Inst{5-3} = Rn;
828 let Inst{2-0} = Rd;
829}
830class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
831 string opc, string asm, list<dag> pattern>
832 : T1sI<oops, iops, itin, opc, asm, pattern>,
833 T1General<opA> {
834 bits<3> Rm;
835 bits<3> Rn;
836 bits<3> Rd;
837 let Inst{8-6} = Rm;
838 let Inst{5-3} = Rn;
839 let Inst{2-0} = Rd;
840}
841class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
842 string opc, string asm, list<dag> pattern>
843 : T1sI<oops, iops, itin, opc, asm, pattern>,
844 T1General<opA> {
845 bits<3> Rd;
846 bits<3> Rm;
847 let Inst{5-3} = Rm;
848 let Inst{2-0} = Rd;
849}
850
851// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000852class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
853 string opc, string asm, list<dag> pattern>
854 : T1sIt<oops, iops, itin, opc, asm, pattern>,
855 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000856 bits<3> Rdn;
857 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000858 let Inst{5-3} = Rm;
859 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000860}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000861class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
862 string opc, string asm, list<dag> pattern>
863 : T1sIt<oops, iops, itin, opc, asm, pattern>,
864 T1General<opA> {
865 bits<3> Rdn;
866 bits<8> imm8;
867 let Inst{10-8} = Rdn;
868 let Inst{7-0} = imm8;
869}
870
871// Add with carry register
872let isCommutable = 1, Uses = [CPSR] in
873def tADC : // A8.6.2
874 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
875 "adc", "\t$Rdn, $Rm",
876 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000877
David Goodwinc9ee1182009-06-25 22:49:55 +0000878// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000879def tADDi3 : // A8.6.4 T1
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000880 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
881 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000882 "add", "\t$Rd, $Rm, $imm3",
883 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000884 bits<3> imm3;
885 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000886}
Evan Chenga8e29892007-01-19 07:51:42 +0000887
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000888def tADDi8 : // A8.6.4 T2
889 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
890 IIC_iALUi,
891 "add", "\t$Rdn, $imm8",
892 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000893
David Goodwinc9ee1182009-06-25 22:49:55 +0000894// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000895let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000896def tADDrr : // A8.6.6 T1
897 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
898 IIC_iALUr,
899 "add", "\t$Rd, $Rn, $Rm",
900 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000901
Evan Chengcd799b92009-06-12 20:46:18 +0000902let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000903def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
904 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000905 T1Special<{0,0,?,?}> {
906 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000907 bits<4> Rdn;
908 bits<4> Rm;
909 let Inst{7} = Rdn{3};
910 let Inst{6-3} = Rm;
911 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000912}
Evan Chenga8e29892007-01-19 07:51:42 +0000913
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000914// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000915let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000916def tAND : // A8.6.12
917 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
918 IIC_iBITr,
919 "and", "\t$Rdn, $Rm",
920 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000921
David Goodwinc9ee1182009-06-25 22:49:55 +0000922// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000923def tASRri : // A8.6.14
924 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
925 IIC_iMOVsi,
926 "asr", "\t$Rd, $Rm, $imm5",
927 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000928 bits<5> imm5;
929 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000930}
Evan Chenga8e29892007-01-19 07:51:42 +0000931
David Goodwinc9ee1182009-06-25 22:49:55 +0000932// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000933def tASRrr : // A8.6.15
934 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
935 IIC_iMOVsr,
936 "asr", "\t$Rdn, $Rm",
937 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000938
David Goodwinc9ee1182009-06-25 22:49:55 +0000939// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000940def tBIC : // A8.6.20
941 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
942 IIC_iBITr,
943 "bic", "\t$Rdn, $Rm",
944 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000945
David Goodwinc9ee1182009-06-25 22:49:55 +0000946// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000947let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000948//FIXME: Disable CMN, as CCodes are backwards from compare expectations
949// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000950//def tCMN : // A8.6.33
951// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
952// IIC_iCMPr,
953// "cmn", "\t$lhs, $rhs",
954// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000955
956def tCMNz : // A8.6.33
957 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
958 IIC_iCMPr,
959 "cmn", "\t$Rn, $Rm",
960 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
961
962} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000963
David Goodwinc9ee1182009-06-25 22:49:55 +0000964// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000965let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000966def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
967 "cmp", "\t$Rn, $imm8",
968 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
969 T1General<{1,0,1,?,?}> {
970 // A8.6.35
971 bits<3> Rn;
972 bits<8> imm8;
973 let Inst{10-8} = Rn;
974 let Inst{7-0} = imm8;
975}
976
David Goodwinc9ee1182009-06-25 22:49:55 +0000977// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000978def tCMPr : // A8.6.36 T1
979 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
980 IIC_iCMPr,
981 "cmp", "\t$Rn, $Rm",
982 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
983
Bill Wendling849f2e32010-11-29 00:18:15 +0000984def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
985 "cmp", "\t$Rn, $Rm", []>,
986 T1Special<{0,1,?,?}> {
987 // A8.6.36 T2
988 bits<4> Rm;
989 bits<4> Rn;
990 let Inst{7} = Rn{3};
991 let Inst{6-3} = Rm;
992 let Inst{2-0} = Rn{2-0};
993}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000994} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000995
Evan Chenga8e29892007-01-19 07:51:42 +0000996
David Goodwinc9ee1182009-06-25 22:49:55 +0000997// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000998let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000999def tEOR : // A8.6.45
1000 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1001 IIC_iBITr,
1002 "eor", "\t$Rdn, $Rm",
1003 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001004
David Goodwinc9ee1182009-06-25 22:49:55 +00001005// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001006def tLSLri : // A8.6.88
1007 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1008 IIC_iMOVsi,
1009 "lsl", "\t$Rd, $Rm, $imm5",
1010 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001011 bits<5> imm5;
1012 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001013}
Evan Chenga8e29892007-01-19 07:51:42 +00001014
David Goodwinc9ee1182009-06-25 22:49:55 +00001015// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001016def tLSLrr : // A8.6.89
1017 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1018 IIC_iMOVsr,
1019 "lsl", "\t$Rdn, $Rm",
1020 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001021
David Goodwinc9ee1182009-06-25 22:49:55 +00001022// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001023def tLSRri : // A8.6.90
1024 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1025 IIC_iMOVsi,
1026 "lsr", "\t$Rd, $Rm, $imm5",
1027 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001028 bits<5> imm5;
1029 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001030}
Evan Chenga8e29892007-01-19 07:51:42 +00001031
David Goodwinc9ee1182009-06-25 22:49:55 +00001032// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001033def tLSRrr : // A8.6.91
1034 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1035 IIC_iMOVsr,
1036 "lsr", "\t$Rdn, $Rm",
1037 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001038
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001039// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001040let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001041def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001042 "mov", "\t$Rd, $imm8",
1043 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1044 T1General<{1,0,0,?,?}> {
1045 // A8.6.96
1046 bits<3> Rd;
1047 bits<8> imm8;
1048 let Inst{10-8} = Rd;
1049 let Inst{7-0} = imm8;
1050}
Evan Chenga8e29892007-01-19 07:51:42 +00001051
Jim Grosbachefeedce2011-07-01 17:14:11 +00001052// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001053
Evan Chengcd799b92009-06-12 20:46:18 +00001054let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001055def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001056 Size2Bytes, IIC_iMOVr,
1057 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001058 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001059 // A8.6.97
1060 bits<4> Rd;
1061 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001062 let Inst{7} = Rd{3};
1063 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001064 let Inst{2-0} = Rd{2-0};
1065}
Evan Cheng446c4282009-07-11 06:43:01 +00001066let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001067def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1068 "movs\t$Rd, $Rm", []>, Encoding16 {
1069 // A8.6.97
1070 bits<3> Rd;
1071 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001072 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001073 let Inst{5-3} = Rm;
1074 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001075}
Evan Chengcd799b92009-06-12 20:46:18 +00001076} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001077
Bill Wendling0480e282010-12-01 02:36:55 +00001078// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001079let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001080def tMUL : // A8.6.105 T1
1081 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1082 IIC_iMUL32,
1083 "mul", "\t$Rdn, $Rm, $Rdn",
1084 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001085
Bill Wendling76f4e102010-12-01 01:20:15 +00001086// Move inverse register
1087def tMVN : // A8.6.107
1088 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1089 "mvn", "\t$Rd, $Rn",
1090 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001091
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001092// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001093let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001094def tORR : // A8.6.114
1095 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1096 IIC_iBITr,
1097 "orr", "\t$Rdn, $Rm",
1098 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001099
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001100// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001101def tREV : // A8.6.134
1102 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1103 IIC_iUNAr,
1104 "rev", "\t$Rd, $Rm",
1105 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1106 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001107
Bill Wendling1d045ee2010-12-01 02:28:08 +00001108def tREV16 : // A8.6.135
1109 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1110 IIC_iUNAr,
1111 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001112 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001113 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001114
Bill Wendling1d045ee2010-12-01 02:28:08 +00001115def tREVSH : // A8.6.136
1116 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1117 IIC_iUNAr,
1118 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001119 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001120 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001121
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001122// Rotate right register
1123def tROR : // A8.6.139
1124 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1125 IIC_iMOVsr,
1126 "ror", "\t$Rdn, $Rm",
1127 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001128
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001129// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001130def tRSB : // A8.6.141
1131 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1132 IIC_iALUi,
1133 "rsb", "\t$Rd, $Rn, #0",
1134 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001135
David Goodwinc9ee1182009-06-25 22:49:55 +00001136// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001137let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001138def tSBC : // A8.6.151
1139 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1140 IIC_iALUr,
1141 "sbc", "\t$Rdn, $Rm",
1142 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001143
David Goodwinc9ee1182009-06-25 22:49:55 +00001144// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001145def tSUBi3 : // A8.6.210 T1
1146 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1147 IIC_iALUi,
1148 "sub", "\t$Rd, $Rm, $imm3",
1149 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001150 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001151 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001152}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001153
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001154def tSUBi8 : // A8.6.210 T2
1155 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1156 IIC_iALUi,
1157 "sub", "\t$Rdn, $imm8",
1158 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001159
Bill Wendling76f4e102010-12-01 01:20:15 +00001160// Subtract register
1161def tSUBrr : // A8.6.212
1162 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1163 IIC_iALUr,
1164 "sub", "\t$Rd, $Rn, $Rm",
1165 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001166
1167// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001168
Bill Wendling76f4e102010-12-01 01:20:15 +00001169// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001170def tSXTB : // A8.6.222
1171 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1172 IIC_iUNAr,
1173 "sxtb", "\t$Rd, $Rm",
1174 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1175 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001176
Bill Wendling1d045ee2010-12-01 02:28:08 +00001177// Sign-extend short
1178def tSXTH : // A8.6.224
1179 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1180 IIC_iUNAr,
1181 "sxth", "\t$Rd, $Rm",
1182 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1183 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001184
Bill Wendling1d045ee2010-12-01 02:28:08 +00001185// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001186let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001187def tTST : // A8.6.230
1188 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1189 "tst", "\t$Rn, $Rm",
1190 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001191
Bill Wendling1d045ee2010-12-01 02:28:08 +00001192// Zero-extend byte
1193def tUXTB : // A8.6.262
1194 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1195 IIC_iUNAr,
1196 "uxtb", "\t$Rd, $Rm",
1197 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1198 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001199
Bill Wendling1d045ee2010-12-01 02:28:08 +00001200// Zero-extend short
1201def tUXTH : // A8.6.264
1202 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1203 IIC_iUNAr,
1204 "uxth", "\t$Rd, $Rm",
1205 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1206 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001207
Jim Grosbach80dc1162010-02-16 21:23:02 +00001208// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001209// Expanded after instruction selection into a branch sequence.
1210let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001211 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001212 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001213 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001214 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001215
1216// tLEApcrel - Load a pc-relative address into a register without offending the
1217// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001218
1219def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
1220 IIC_iALUi, "adr{$p}\t$Rd, #$addr", []>,
1221 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001222 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001223 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001224 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001225 let Inst{7-0} = addr;
Bill Wendling67077412010-11-30 00:18:30 +00001226}
Evan Chenga8e29892007-01-19 07:51:42 +00001227
Jim Grosbachd40963c2010-12-14 22:28:03 +00001228let neverHasSideEffects = 1, isReMaterializable = 1 in
1229def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
1230 Size2Bytes, IIC_iALUi, []>;
1231
1232def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1233 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1234 Size2Bytes, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001235
Evan Chenga8e29892007-01-19 07:51:42 +00001236//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001237// Move between coprocessor and ARM core register -- for disassembly only
1238//
1239
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001240class tMovRCopro<string opc, bit direction, dag oops, dag iops,
1241 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001242 : T1Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001243 pattern> {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001244 let Inst{27-24} = 0b1110;
1245 let Inst{20} = direction;
1246 let Inst{4} = 1;
1247
1248 bits<4> Rt;
1249 bits<4> cop;
1250 bits<3> opc1;
1251 bits<3> opc2;
1252 bits<4> CRm;
1253 bits<4> CRn;
1254
1255 let Inst{15-12} = Rt;
1256 let Inst{11-8} = cop;
1257 let Inst{23-21} = opc1;
1258 let Inst{7-5} = opc2;
1259 let Inst{3-0} = CRm;
1260 let Inst{19-16} = CRn;
1261}
1262
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001263def tMCR : tMovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001264 (outs),
1265 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
1266 c_imm:$CRm, i32imm:$opc2),
1267 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
1268 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00001269def tMRC : tMovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001270 (outs GPR:$Rt),
1271 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
1272 []>;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001273
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00001274def : Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
1275 (tMRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>,
1276 Requires<[IsThumb, HasV6T2]>;
1277
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001278class tMovRRCopro<string opc, bit direction,
1279 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001280 : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001281 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001282 let Inst{27-24} = 0b1100;
1283 let Inst{23-21} = 0b010;
1284 let Inst{20} = direction;
1285
1286 bits<4> Rt;
1287 bits<4> Rt2;
1288 bits<4> cop;
1289 bits<4> opc1;
1290 bits<4> CRm;
1291
1292 let Inst{15-12} = Rt;
1293 let Inst{19-16} = Rt2;
1294 let Inst{11-8} = cop;
1295 let Inst{7-4} = opc1;
1296 let Inst{3-0} = CRm;
1297}
1298
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001299def tMCRR : tMovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
1300 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
1301 imm:$CRm)]>;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00001302def tMRRC : tMovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
1303
1304//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00001305// Other Coprocessor Instructions. For disassembly only.
1306//
1307def tCDP : T1Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
1308 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
1309 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00001310 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
1311 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00001312 let Inst{27-24} = 0b1110;
1313
1314 bits<4> opc1;
1315 bits<4> CRn;
1316 bits<4> CRd;
1317 bits<4> cop;
1318 bits<3> opc2;
1319 bits<4> CRm;
1320
1321 let Inst{3-0} = CRm;
1322 let Inst{4} = 0;
1323 let Inst{7-5} = opc2;
1324 let Inst{11-8} = cop;
1325 let Inst{15-12} = CRd;
1326 let Inst{19-16} = CRn;
1327 let Inst{23-20} = opc1;
1328}
1329
1330//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001331// TLS Instructions
1332//
1333
1334// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001335// This is a pseudo inst so that we can get the encoding right,
1336// complete with fixup for the aeabi_read_tp function.
1337let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
1338def tTPsoft : tPseudoInst<(outs), (ins), Size4Bytes, IIC_Br,
1339 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001340
Bill Wendling0480e282010-12-01 02:36:55 +00001341//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001342// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001343//
Bill Wendling0480e282010-12-01 02:36:55 +00001344
1345// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1346// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1347// from some other function to get here, and we're using the stack frame for the
1348// containing function to save/restore registers, we can't keep anything live in
1349// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001350// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001351// registers except for our own input by listing the relevant registers in
1352// Defs. By doing so, we also cause the prologue/epilogue code to actively
1353// preserve all of the callee-saved resgisters, which is exactly what we want.
1354// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001355let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001356 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1357def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1358 AddrModeNone, SizeSpecial, NoItinerary, "","",
1359 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001360
1361// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001362let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001363 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001364def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001365 AddrModeNone, SizeSpecial, IndexModeNone,
1366 Pseudo, NoItinerary, "", "",
1367 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1368 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001369
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001370//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001371// Non-Instruction Patterns
1372//
1373
Jim Grosbach97a884d2010-12-07 20:41:06 +00001374// Comparisons
1375def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1376 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1377def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1378 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1379
Evan Cheng892837a2009-07-10 02:09:04 +00001380// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001381def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1382 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1383def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001384 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001385def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1386 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001387
1388// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001389def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1390 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1391def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1392 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1393def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1394 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001395
Evan Chenga8e29892007-01-19 07:51:42 +00001396// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001397def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1398def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001399
Evan Chengd85ac4d2007-01-27 02:29:45 +00001400// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001401def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1402 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001403
Evan Chenga8e29892007-01-19 07:51:42 +00001404// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001405def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001406 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001407def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001408 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001409
1410def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001411 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001412def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001413 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001414
1415// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001416def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1417 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1418def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1419 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001420
1421// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001422def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1423 (tLDRBr t_addrmode_rrs1:$addr)>;
1424def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1425 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001426
Evan Chengb60c02e2007-01-26 19:13:16 +00001427// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001428def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1429def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1430def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1431def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1432def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1433def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001434
Evan Cheng0e87e232009-08-28 00:31:43 +00001435// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001436// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001437def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1438 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1439 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001440def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1441 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001442 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001443def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1444 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1445 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001446def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1447 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001448 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001449
Bill Wendlingf4caf692010-12-14 03:36:38 +00001450def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1451 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001452def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1453 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1454def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1455 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1456def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1457 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001458
Evan Chenga8e29892007-01-19 07:51:42 +00001459// Large immediate handling.
1460
1461// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001462def : T1Pat<(i32 thumb_immshifted:$src),
1463 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1464 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001465
Evan Cheng9cb9e672009-06-27 02:26:13 +00001466def : T1Pat<(i32 imm0_255_comp:$src),
1467 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001468
1469// Pseudo instruction that combines ldr from constpool and add pc. This should
1470// be expanded into two instructions late to allow if-conversion and
1471// scheduling.
1472let isReMaterializable = 1 in
1473def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001474 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001475 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1476 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001477 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001478
1479// Pseudo-instruction for merged POP and return.
1480// FIXME: remove when we have a way to marking a MI with these properties.
1481let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1482 hasExtraDefRegAllocReq = 1 in
1483def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
1484 Size2Bytes, IIC_iPop_Br, [],
1485 (tPOP pred:$p, reglist:$regs)>;
1486
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001487// Indirect branch using "mov pc, $Rm"
1488let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001489 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001490 Size2Bytes, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001491 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001492}