blob: ab554f3916de3c8db3620565cac41e5d18f9ab5e [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000170 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000172 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000174 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000176 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000178 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000180 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
182 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000184 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000186 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000188 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
189 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000190 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000192 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000194 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000196 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000198 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000199 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000200 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000202 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000203 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000204 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
205 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000206 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
207 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000208 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
209 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000210
211 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
212 const {
213 // {17-13} = reg
214 // {12} = (U)nsigned (add == '1', sub == '0')
215 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000216 const MachineOperand &MO = MI.getOperand(Op);
217 const MachineOperand &MO1 = MI.getOperand(Op + 1);
218 if (!MO.isReg()) {
219 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
220 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000221 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000222 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000223 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000224 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000225 Binary = Imm12 & 0xfff;
226 if (Imm12 >= 0)
227 Binary |= (1 << 12);
228 Binary |= (Reg << 13);
229 return Binary;
230 }
Jason W Kim837caa92010-11-18 23:37:15 +0000231
232 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
233 return 0;
234 }
235
Jim Grosbach99f53d12010-11-15 20:47:07 +0000236 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
237 const { return 0;}
238 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
239 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000240 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
241 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000242 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
243 const { return 0; }
244 uint32_t getAddrModeS4OpValue(const MachineInstr &MI, unsigned Op)
245 const { return 0; }
Bill Wendling1fd374e2010-11-30 22:57:21 +0000246 uint32_t getAddrModeS2OpValue(const MachineInstr &MI, unsigned Op)
247 const { return 0; }
248 uint32_t getAddrModeS1OpValue(const MachineInstr &MI, unsigned Op)
249 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000250 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000251 // {17-13} = reg
252 // {12} = (U)nsigned (add == '1', sub == '0')
253 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000254 const MachineOperand &MO = MI.getOperand(Op);
255 const MachineOperand &MO1 = MI.getOperand(Op + 1);
256 if (!MO.isReg()) {
257 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
258 return 0;
259 }
260 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000261 int32_t Imm12 = MO1.getImm();
262
263 // Special value for #-0
264 if (Imm12 == INT32_MIN)
265 Imm12 = 0;
266
267 // Immediate is always encoded as positive. The 'U' bit controls add vs
268 // sub.
269 bool isAdd = true;
270 if (Imm12 < 0) {
271 Imm12 = -Imm12;
272 isAdd = false;
273 }
274
275 uint32_t Binary = Imm12 & 0xfff;
276 if (isAdd)
277 Binary |= (1 << 12);
278 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000279 return Binary;
280 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000281 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
282 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000283
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000284 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
285 const { return 0; }
286
Shih-wei Liao5170b712010-05-26 00:02:28 +0000287 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000288 /// machine operand requires relocation, record the relocation and return
289 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000290 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000291 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000292
Evan Cheng83b5cf02008-11-05 23:22:34 +0000293 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000294 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000295 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000296
297 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000298 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000299 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000300 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000301 intptr_t ACPV = 0) const;
302 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
303 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
304 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000305 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000306 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000307 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000308}
309
Chris Lattner33fabd72010-02-02 21:48:51 +0000310char ARMCodeEmitter::ID = 0;
311
Bob Wilson87949d42010-03-17 21:16:45 +0000312/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000313/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000314FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
315 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000316 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000317}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000318
Chris Lattner33fabd72010-02-02 21:48:51 +0000319bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000320 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
321 MF.getTarget().getRelocationModel() != Reloc::Static) &&
322 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000323 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
324 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
325 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000326 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000327 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000328 MJTEs = 0;
329 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000330 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000331 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000332 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000333 MMI = &getAnalysis<MachineModuleInfo>();
334 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000335
336 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000337 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000338 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000339 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000340 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000341 MBB != E; ++MBB) {
342 MCE.StartMachineBasicBlock(MBB);
343 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
344 I != E; ++I)
345 emitInstruction(*I);
346 }
347 } while (MCE.finishFunction(MF));
348
349 return false;
350}
351
Evan Cheng83b5cf02008-11-05 23:22:34 +0000352/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000353///
Chris Lattner33fabd72010-02-02 21:48:51 +0000354unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000355 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000356 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000357 case ARM_AM::asr: return 2;
358 case ARM_AM::lsl: return 0;
359 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000360 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000361 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000362 }
Evan Cheng7602e112008-09-02 06:52:38 +0000363 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000364}
365
Shih-wei Liao5170b712010-05-26 00:02:28 +0000366/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000367/// machine operand requires relocation, record the relocation and return zero.
368unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000369 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000370 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000371 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000372 && "Relocation to this function should be for movt or movw");
373
374 if (MO.isImm())
375 return static_cast<unsigned>(MO.getImm());
376 else if (MO.isGlobal())
377 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
378 else if (MO.isSymbol())
379 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
380 else if (MO.isMBB())
381 emitMachineBasicBlock(MO.getMBB(), Reloc);
382 else {
383#ifndef NDEBUG
384 errs() << MO;
385#endif
386 llvm_unreachable("Unsupported operand type for movw/movt");
387 }
388 return 0;
389}
390
Evan Cheng7602e112008-09-02 06:52:38 +0000391/// getMachineOpValue - Return binary encoding of operand. If the machine
392/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000393unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000394 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000395 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000396 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000397 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000398 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000399 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000400 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000401 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000402 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000403 else if (MO.isCPI()) {
404 const TargetInstrDesc &TID = MI.getDesc();
405 // For VFP load, the immediate offset is multiplied by 4.
406 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
407 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
408 emitConstPoolAddress(MO.getIndex(), Reloc);
409 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000410 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000411 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000412 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000413 else
414 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000415 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000416}
417
Evan Cheng057d0c32008-09-18 07:28:19 +0000418/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000419///
Dan Gohman46510a72010-04-15 01:51:59 +0000420void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000421 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000422 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000423 MachineRelocation MR = Indirect
424 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000425 const_cast<GlobalValue *>(GV),
426 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000427 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000428 const_cast<GlobalValue *>(GV), ACPV,
429 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000430 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000431}
432
433/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
434/// be emitted to the current location in the function, and allow it to be PC
435/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000436void ARMCodeEmitter::
437emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000438 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
439 Reloc, ES));
440}
441
442/// emitConstPoolAddress - Arrange for the address of an constant pool
443/// to be emitted to the current location in the function, and allow it to be PC
444/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000445void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000446 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000447 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000448 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000449}
450
451/// emitJumpTableAddress - Arrange for the address of a jump table to
452/// be emitted to the current location in the function, and allow it to be PC
453/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000454void ARMCodeEmitter::
455emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000456 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000457 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000458}
459
Raul Herbster9c1a3822007-08-30 23:29:26 +0000460/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000461void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000462 unsigned Reloc,
463 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000464 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000465 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000466}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000467
Chris Lattner33fabd72010-02-02 21:48:51 +0000468void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000469 DEBUG(errs() << " 0x";
470 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000471 MCE.emitWordLE(Binary);
472}
473
Chris Lattner33fabd72010-02-02 21:48:51 +0000474void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000475 DEBUG(errs() << " 0x";
476 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000477 MCE.emitDWordLE(Binary);
478}
479
Chris Lattner33fabd72010-02-02 21:48:51 +0000480void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000481 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000482
Devang Patelaf0e2722009-10-06 02:19:11 +0000483 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000484
Dan Gohmanfe601042010-06-22 15:08:57 +0000485 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000486 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000487 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000488 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000489 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000490 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000491 case ARMII::MiscFrm:
492 if (MI.getOpcode() == ARM::LEApcrelJT) {
493 // Materialize jumptable address.
494 emitLEApcrelJTInstruction(MI);
495 break;
496 }
497 llvm_unreachable("Unhandled instruction encoding!");
498 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000499 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000500 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000501 break;
502 case ARMII::DPFrm:
503 case ARMII::DPSoRegFrm:
504 emitDataProcessingInstruction(MI);
505 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000506 case ARMII::LdFrm:
507 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000508 emitLoadStoreInstruction(MI);
509 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000510 case ARMII::LdMiscFrm:
511 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000512 emitMiscLoadStoreInstruction(MI);
513 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000514 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000515 emitLoadStoreMultipleInstruction(MI);
516 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000517 case ARMII::MulFrm:
518 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000519 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000520 case ARMII::ExtFrm:
521 emitExtendInstruction(MI);
522 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000523 case ARMII::ArithMiscFrm:
524 emitMiscArithInstruction(MI);
525 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000526 case ARMII::SatFrm:
527 emitSaturateInstruction(MI);
528 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000529 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000530 emitBranchInstruction(MI);
531 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000532 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000533 emitMiscBranchInstruction(MI);
534 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000535 // VFP instructions.
536 case ARMII::VFPUnaryFrm:
537 case ARMII::VFPBinaryFrm:
538 emitVFPArithInstruction(MI);
539 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000540 case ARMII::VFPConv1Frm:
541 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000542 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000543 case ARMII::VFPConv4Frm:
544 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000545 emitVFPConversionInstruction(MI);
546 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000547 case ARMII::VFPLdStFrm:
548 emitVFPLoadStoreInstruction(MI);
549 break;
550 case ARMII::VFPLdStMulFrm:
551 emitVFPLoadStoreMultipleInstruction(MI);
552 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000553
Bob Wilson1a913ed2010-06-11 21:34:50 +0000554 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000555 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000556 case ARMII::NSetLnFrm:
557 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000558 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000559 case ARMII::NDupFrm:
560 emitNEONDupInstruction(MI);
561 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000562 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000563 emitNEON1RegModImmInstruction(MI);
564 break;
565 case ARMII::N2RegFrm:
566 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000567 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000568 case ARMII::N3RegFrm:
569 emitNEON3RegInstruction(MI);
570 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000571 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000572 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000573}
574
Chris Lattner33fabd72010-02-02 21:48:51 +0000575void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000576 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
577 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000578 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000579
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000580 // Remember the CONSTPOOL_ENTRY address for later relocation.
581 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
582
583 // Emit constpool island entry. In most cases, the actual values will be
584 // resolved and relocated after code emission.
585 if (MCPE.isMachineConstantPoolEntry()) {
586 ARMConstantPoolValue *ACPV =
587 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
588
Chris Lattner705e07f2009-08-23 03:41:05 +0000589 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
590 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000591
Bob Wilson28989a82009-11-02 16:59:06 +0000592 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000593 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000594 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000595 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000596 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000597 isa<Function>(GV),
598 Subtarget->GVIsIndirectSymbol(GV, RelocM),
599 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000600 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000601 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
602 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000603 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000604 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000605 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000606
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000607 DEBUG({
608 errs() << " ** Constant pool #" << CPI << " @ "
609 << (void*)MCE.getCurrentPCValue() << " ";
610 if (const Function *F = dyn_cast<Function>(CV))
611 errs() << F->getName();
612 else
613 errs() << *CV;
614 errs() << '\n';
615 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000616
Dan Gohman46510a72010-04-15 01:51:59 +0000617 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000618 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000619 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000620 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000621 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000622 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000623 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000624 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000625 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000626 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000627 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
628 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000629 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000630 }
631 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000632 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000633 }
634 }
635}
636
Zonr Changf86399b2010-05-25 08:42:45 +0000637void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
638 const MachineOperand &MO0 = MI.getOperand(0);
639 const MachineOperand &MO1 = MI.getOperand(1);
640
641 // Emit the 'movw' instruction.
642 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
643
644 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
645
646 // Set the conditional execution predicate.
647 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
648
649 // Encode Rd.
650 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
651
652 // Encode imm16 as imm4:imm12
653 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
654 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
655 emitWordLE(Binary);
656
657 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
658 // Emit the 'movt' instruction.
659 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
660
661 // Set the conditional execution predicate.
662 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
663
664 // Encode Rd.
665 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
666
667 // Encode imm16 as imm4:imm1, same as movw above.
668 Binary |= Hi16 & 0xFFF;
669 Binary |= ((Hi16 >> 12) & 0xF) << 16;
670 emitWordLE(Binary);
671}
672
Chris Lattner33fabd72010-02-02 21:48:51 +0000673void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000674 const MachineOperand &MO0 = MI.getOperand(0);
675 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000676 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
677 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000678 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
679 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
680
681 // Emit the 'mov' instruction.
682 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
683
684 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000685 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000686
687 // Encode Rd.
688 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
689
690 // Encode so_imm.
691 // Set bit I(25) to identify this is the immediate form of <shifter_op>
692 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000693 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000694 emitWordLE(Binary);
695
696 // Now the 'orr' instruction.
697 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
698
699 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000700 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000701
702 // Encode Rd.
703 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
704
705 // Encode Rn.
706 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
707
708 // Encode so_imm.
709 // Set bit I(25) to identify this is the immediate form of <shifter_op>
710 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000711 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000712 emitWordLE(Binary);
713}
714
Chris Lattner33fabd72010-02-02 21:48:51 +0000715void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000716 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000717
Evan Cheng4df60f52008-11-07 09:06:08 +0000718 const TargetInstrDesc &TID = MI.getDesc();
719
720 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000721 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000722
723 // Set the conditional execution predicate
724 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
725
726 // Encode S bit if MI modifies CPSR.
727 Binary |= getAddrModeSBit(MI, TID);
728
729 // Encode Rd.
730 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
731
732 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000733 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000734
735 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000736 Binary |= 1 << ARMII::I_BitShift;
737 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
738
739 emitWordLE(Binary);
740}
741
Chris Lattner33fabd72010-02-02 21:48:51 +0000742void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000743 unsigned Opcode = MI.getDesc().Opcode;
744
745 // Part of binary is determined by TableGn.
746 unsigned Binary = getBinaryCodeForInstr(MI);
747
748 // Set the conditional execution predicate
749 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
750
751 // Encode S bit if MI modifies CPSR.
752 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
753 Binary |= 1 << ARMII::S_BitShift;
754
755 // Encode register def if there is one.
756 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
757
758 // Encode the shift operation.
759 switch (Opcode) {
760 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000761 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000762 // rrx
763 Binary |= 0x6 << 4;
764 break;
765 case ARM::MOVsrl_flag:
766 // lsr #1
767 Binary |= (0x2 << 4) | (1 << 7);
768 break;
769 case ARM::MOVsra_flag:
770 // asr #1
771 Binary |= (0x4 << 4) | (1 << 7);
772 break;
773 }
774
775 // Encode register Rm.
776 Binary |= getMachineOpValue(MI, 1);
777
778 emitWordLE(Binary);
779}
780
Chris Lattner33fabd72010-02-02 21:48:51 +0000781void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000782 DEBUG(errs() << " ** LPC" << LabelID << " @ "
783 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000784 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
785}
786
Chris Lattner33fabd72010-02-02 21:48:51 +0000787void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000788 unsigned Opcode = MI.getDesc().Opcode;
789 switch (Opcode) {
790 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000791 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000792 case ARM::BX_CALL:
793 case ARM::BMOVPCRX_CALL:
794 case ARM::BXr9_CALL:
795 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000796 // First emit mov lr, pc
797 unsigned Binary = 0x01a0e00f;
798 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
799 emitWordLE(Binary);
800
801 // and then emit the branch.
802 emitMiscBranchInstruction(MI);
803 break;
804 }
Chris Lattner518bb532010-02-09 19:54:29 +0000805 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000806 // We allow inline assembler nodes with empty bodies - they can
807 // implicitly define registers, which is ok for JIT.
808 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000809 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000810 }
Evan Chengffa6d962008-11-13 23:36:57 +0000811 break;
812 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000813 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000814 case TargetOpcode::EH_LABEL:
815 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
816 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000817 case TargetOpcode::IMPLICIT_DEF:
818 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000819 // Do nothing.
820 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000821 case ARM::CONSTPOOL_ENTRY:
822 emitConstPoolInstruction(MI);
823 break;
824 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000825 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000826 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000827 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000828 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000829 break;
830 }
831 case ARM::PICLDR:
832 case ARM::PICLDRB:
833 case ARM::PICSTR:
834 case ARM::PICSTRB: {
835 // Remember of the address of the PC label for relocation later.
836 addPCLabel(MI.getOperand(2).getImm());
837 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000838 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000839 break;
840 }
841 case ARM::PICLDRH:
842 case ARM::PICLDRSH:
843 case ARM::PICLDRSB:
844 case ARM::PICSTRH: {
845 // Remember of the address of the PC label for relocation later.
846 addPCLabel(MI.getOperand(2).getImm());
847 // These are just load / store instructions that implicitly read pc.
848 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000849 break;
850 }
Zonr Changf86399b2010-05-25 08:42:45 +0000851
852 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000853 // Two instructions to materialize a constant.
854 if (Subtarget->hasV6T2Ops())
855 emitMOVi32immInstruction(MI);
856 else
857 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000858 break;
859
Evan Cheng4df60f52008-11-07 09:06:08 +0000860 case ARM::LEApcrelJT:
861 // Materialize jumptable address.
862 emitLEApcrelJTInstruction(MI);
863 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000864 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000865 case ARM::MOVsrl_flag:
866 case ARM::MOVsra_flag:
867 emitPseudoMoveInstruction(MI);
868 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000869 }
870}
871
Bob Wilson87949d42010-03-17 21:16:45 +0000872unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000873 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000874 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000875 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000876 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000877
878 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
879 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
880 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
881
882 // Encode the shift opcode.
883 unsigned SBits = 0;
884 unsigned Rs = MO1.getReg();
885 if (Rs) {
886 // Set shift operand (bit[7:4]).
887 // LSL - 0001
888 // LSR - 0011
889 // ASR - 0101
890 // ROR - 0111
891 // RRX - 0110 and bit[11:8] clear.
892 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000893 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000894 case ARM_AM::lsl: SBits = 0x1; break;
895 case ARM_AM::lsr: SBits = 0x3; break;
896 case ARM_AM::asr: SBits = 0x5; break;
897 case ARM_AM::ror: SBits = 0x7; break;
898 case ARM_AM::rrx: SBits = 0x6; break;
899 }
900 } else {
901 // Set shift operand (bit[6:4]).
902 // LSL - 000
903 // LSR - 010
904 // ASR - 100
905 // ROR - 110
906 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000907 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000908 case ARM_AM::lsl: SBits = 0x0; break;
909 case ARM_AM::lsr: SBits = 0x2; break;
910 case ARM_AM::asr: SBits = 0x4; break;
911 case ARM_AM::ror: SBits = 0x6; break;
912 }
913 }
914 Binary |= SBits << 4;
915 if (SOpc == ARM_AM::rrx)
916 return Binary;
917
918 // Encode the shift operation Rs or shift_imm (except rrx).
919 if (Rs) {
920 // Encode Rs bit[11:8].
921 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000922 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000923 }
924
925 // Encode shift_imm bit[11:7].
926 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
927}
928
Chris Lattner33fabd72010-02-02 21:48:51 +0000929unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000930 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
931 assert(SoImmVal != -1 && "Not a valid so_imm value!");
932
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000933 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000934 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000935 << ARMII::SoRotImmShift;
936
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000937 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000938 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000939 return Binary;
940}
941
Chris Lattner33fabd72010-02-02 21:48:51 +0000942unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000943 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000944 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000945 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000946 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000947 return 1 << ARMII::S_BitShift;
948 }
949 return 0;
950}
951
Bob Wilson87949d42010-03-17 21:16:45 +0000952void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000953 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000954 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000955 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000956
957 // Part of binary is determined by TableGn.
958 unsigned Binary = getBinaryCodeForInstr(MI);
959
Jim Grosbach33412622008-10-07 19:05:35 +0000960 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000961 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000962
Evan Cheng49a9f292008-09-12 22:45:55 +0000963 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000964 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000965
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000966 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000967 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000968 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000969 if (NumDefs)
970 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
971 else if (ImplicitRd)
972 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000973 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000974
Zonr Changf86399b2010-05-25 08:42:45 +0000975 if (TID.Opcode == ARM::MOVi16) {
976 // Get immediate from MI.
977 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
978 ARM::reloc_arm_movw);
979 // Encode imm which is the same as in emitMOVi32immInstruction().
980 Binary |= Lo16 & 0xFFF;
981 Binary |= ((Lo16 >> 12) & 0xF) << 16;
982 emitWordLE(Binary);
983 return;
984 } else if(TID.Opcode == ARM::MOVTi16) {
985 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
986 ARM::reloc_arm_movt) >> 16);
987 Binary |= Hi16 & 0xFFF;
988 Binary |= ((Hi16 >> 12) & 0xF) << 16;
989 emitWordLE(Binary);
990 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000991 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000992 uint32_t v = ~MI.getOperand(2).getImm();
993 int32_t lsb = CountTrailingZeros_32(v);
994 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000995 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000996 Binary |= (msb & 0x1F) << 16;
997 Binary |= (lsb & 0x1F) << 7;
998 emitWordLE(Binary);
999 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001000 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1001 // Encode Rn in Instr{0-3}
1002 Binary |= getMachineOpValue(MI, OpIdx++);
1003
1004 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1005 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1006
1007 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1008 Binary |= (widthm1 & 0x1F) << 16;
1009 Binary |= (lsb & 0x1F) << 7;
1010 emitWordLE(Binary);
1011 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001012 }
1013
Evan Chengd87293c2008-11-06 08:47:38 +00001014 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1015 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1016 ++OpIdx;
1017
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001018 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001019 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1020 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001021 if (ImplicitRn)
1022 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001023 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001024 else {
1025 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1026 ++OpIdx;
1027 }
Evan Cheng7602e112008-09-02 06:52:38 +00001028 }
1029
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001030 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001031 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001032 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001033 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001034 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001035 return;
1036 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001037
Evan Chengedda31c2008-11-05 18:35:52 +00001038 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001039 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001040 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001041 return;
1042 }
Evan Cheng7602e112008-09-02 06:52:38 +00001043
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001044 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001045 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001046
Evan Cheng83b5cf02008-11-05 23:22:34 +00001047 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001048}
1049
Bob Wilson87949d42010-03-17 21:16:45 +00001050void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001051 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001052 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001053 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001054 unsigned Form = TID.TSFlags & ARMII::FormMask;
1055 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001056
Evan Chengedda31c2008-11-05 18:35:52 +00001057 // Part of binary is determined by TableGn.
1058 unsigned Binary = getBinaryCodeForInstr(MI);
1059
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001060 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1061 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1062 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001063 emitWordLE(Binary);
1064 return;
1065 }
1066
Jim Grosbach33412622008-10-07 19:05:35 +00001067 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001068 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001069
Evan Cheng4df60f52008-11-07 09:06:08 +00001070 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001071
1072 // Operand 0 of a pre- and post-indexed store is the address base
1073 // writeback. Skip it.
1074 bool Skipped = false;
1075 if (IsPrePost && Form == ARMII::StFrm) {
1076 ++OpIdx;
1077 Skipped = true;
1078 }
1079
1080 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001081 if (ImplicitRd)
1082 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001083 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001084 else
1085 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001086
1087 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001088 if (ImplicitRn)
1089 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001090 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001091 else
1092 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001093
Evan Cheng05c356e2008-11-08 01:44:13 +00001094 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001095 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001096 ++OpIdx;
1097
Evan Cheng83b5cf02008-11-05 23:22:34 +00001098 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001099 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001100 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001101
Evan Chenge7de7e32008-09-13 01:44:01 +00001102 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001103 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001104 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001105 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001106 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001107 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001108 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1109 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001110 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001111 }
1112
Bill Wendling7d31a162010-10-20 22:44:54 +00001113 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001114 Binary |= 1 << ARMII::I_BitShift;
1115 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1116 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001117 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001118
Evan Cheng70632912008-11-12 07:34:37 +00001119 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001120 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001121 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001122 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1123 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001124 }
1125
Evan Cheng83b5cf02008-11-05 23:22:34 +00001126 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001127}
1128
Chris Lattner33fabd72010-02-02 21:48:51 +00001129void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001130 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001131 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001132 unsigned Form = TID.TSFlags & ARMII::FormMask;
1133 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001134
Evan Chengedda31c2008-11-05 18:35:52 +00001135 // Part of binary is determined by TableGn.
1136 unsigned Binary = getBinaryCodeForInstr(MI);
1137
Jim Grosbach33412622008-10-07 19:05:35 +00001138 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001139 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001140
Evan Cheng148cad82008-11-13 07:34:59 +00001141 unsigned OpIdx = 0;
1142
1143 // Operand 0 of a pre- and post-indexed store is the address base
1144 // writeback. Skip it.
1145 bool Skipped = false;
1146 if (IsPrePost && Form == ARMII::StMiscFrm) {
1147 ++OpIdx;
1148 Skipped = true;
1149 }
1150
Evan Cheng7602e112008-09-02 06:52:38 +00001151 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001152 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001153
Evan Cheng358dec52009-06-15 08:28:29 +00001154 // Skip LDRD and STRD's second operand.
1155 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1156 ++OpIdx;
1157
Evan Cheng7602e112008-09-02 06:52:38 +00001158 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001159 if (ImplicitRn)
1160 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001161 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001162 else
1163 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001164
Evan Cheng05c356e2008-11-08 01:44:13 +00001165 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001166 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001167 ++OpIdx;
1168
Evan Cheng83b5cf02008-11-05 23:22:34 +00001169 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001170 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001171 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001172
Evan Chenge7de7e32008-09-13 01:44:01 +00001173 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001174 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001175 ARMII::U_BitShift);
1176
1177 // If this instr is in register offset/index encoding, set bit[3:0]
1178 // to the corresponding Rm register.
1179 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001180 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001181 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001182 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001183 }
1184
Evan Chengd87293c2008-11-06 08:47:38 +00001185 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001186 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001187 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001188 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001189 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1190 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001191 }
1192
Evan Cheng83b5cf02008-11-05 23:22:34 +00001193 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001194}
1195
Evan Chengcd8e66a2008-11-11 21:48:44 +00001196static unsigned getAddrModeUPBits(unsigned Mode) {
1197 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001198
1199 // Set addressing mode by modifying bits U(23) and P(24)
1200 // IA - Increment after - bit U = 1 and bit P = 0
1201 // IB - Increment before - bit U = 1 and bit P = 1
1202 // DA - Decrement after - bit U = 0 and bit P = 0
1203 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001204 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001205 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001206 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001207 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1208 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1209 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001210 }
1211
Evan Chengcd8e66a2008-11-11 21:48:44 +00001212 return Binary;
1213}
1214
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001215void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1216 const TargetInstrDesc &TID = MI.getDesc();
1217 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1218
Evan Chengcd8e66a2008-11-11 21:48:44 +00001219 // Part of binary is determined by TableGn.
1220 unsigned Binary = getBinaryCodeForInstr(MI);
1221
1222 // Set the conditional execution predicate
1223 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1224
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001225 // Skip operand 0 of an instruction with base register update.
1226 unsigned OpIdx = 0;
1227 if (IsUpdating)
1228 ++OpIdx;
1229
Evan Chengcd8e66a2008-11-11 21:48:44 +00001230 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001231 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001232
1233 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001234 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1235 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001236
Evan Cheng7602e112008-09-02 06:52:38 +00001237 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001238 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001239 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001240
1241 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001242 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001243 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001244 if (!MO.isReg() || MO.isImplicit())
1245 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001246 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001247 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1248 RegNum < 16);
1249 Binary |= 0x1 << RegNum;
1250 }
1251
Evan Cheng83b5cf02008-11-05 23:22:34 +00001252 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001253}
1254
Chris Lattner33fabd72010-02-02 21:48:51 +00001255void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001256 const TargetInstrDesc &TID = MI.getDesc();
1257
1258 // Part of binary is determined by TableGn.
1259 unsigned Binary = getBinaryCodeForInstr(MI);
1260
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001261 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001262 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001263
1264 // Encode S bit if MI modifies CPSR.
1265 Binary |= getAddrModeSBit(MI, TID);
1266
1267 // 32x32->64bit operations have two destination registers. The number
1268 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001269 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001270 if (TID.getNumDefs() == 2)
1271 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1272
1273 // Encode Rd
1274 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1275
1276 // Encode Rm
1277 Binary |= getMachineOpValue(MI, OpIdx++);
1278
1279 // Encode Rs
1280 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1281
Evan Chengfbc9d412008-11-06 01:21:28 +00001282 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1283 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001284 if (TID.getNumOperands() > OpIdx &&
1285 !TID.OpInfo[OpIdx].isPredicate() &&
1286 !TID.OpInfo[OpIdx].isOptionalDef())
1287 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1288
1289 emitWordLE(Binary);
1290}
1291
Chris Lattner33fabd72010-02-02 21:48:51 +00001292void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001293 const TargetInstrDesc &TID = MI.getDesc();
1294
1295 // Part of binary is determined by TableGn.
1296 unsigned Binary = getBinaryCodeForInstr(MI);
1297
1298 // Set the conditional execution predicate
1299 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1300
1301 unsigned OpIdx = 0;
1302
1303 // Encode Rd
1304 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1305
1306 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1307 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1308 if (MO2.isReg()) {
1309 // Two register operand form.
1310 // Encode Rn.
1311 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1312
1313 // Encode Rm.
1314 Binary |= getMachineOpValue(MI, MO2);
1315 ++OpIdx;
1316 } else {
1317 Binary |= getMachineOpValue(MI, MO1);
1318 }
1319
1320 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1321 if (MI.getOperand(OpIdx).isImm() &&
1322 !TID.OpInfo[OpIdx].isPredicate() &&
1323 !TID.OpInfo[OpIdx].isOptionalDef())
1324 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001325
Evan Cheng83b5cf02008-11-05 23:22:34 +00001326 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001327}
1328
Chris Lattner33fabd72010-02-02 21:48:51 +00001329void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001330 const TargetInstrDesc &TID = MI.getDesc();
1331
1332 // Part of binary is determined by TableGn.
1333 unsigned Binary = getBinaryCodeForInstr(MI);
1334
1335 // Set the conditional execution predicate
1336 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1337
1338 unsigned OpIdx = 0;
1339
1340 // Encode Rd
1341 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1342
1343 const MachineOperand &MO = MI.getOperand(OpIdx++);
1344 if (OpIdx == TID.getNumOperands() ||
1345 TID.OpInfo[OpIdx].isPredicate() ||
1346 TID.OpInfo[OpIdx].isOptionalDef()) {
1347 // Encode Rm and it's done.
1348 Binary |= getMachineOpValue(MI, MO);
1349 emitWordLE(Binary);
1350 return;
1351 }
1352
1353 // Encode Rn.
1354 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1355
1356 // Encode Rm.
1357 Binary |= getMachineOpValue(MI, OpIdx++);
1358
1359 // Encode shift_imm.
1360 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001361 if (TID.Opcode == ARM::PKHTB) {
1362 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1363 if (ShiftAmt == 32)
1364 ShiftAmt = 0;
1365 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001366 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1367 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001368
Evan Cheng8b59db32008-11-07 01:41:35 +00001369 emitWordLE(Binary);
1370}
1371
Bob Wilson9a1c1892010-08-11 00:01:18 +00001372void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1373 const TargetInstrDesc &TID = MI.getDesc();
1374
1375 // Part of binary is determined by TableGen.
1376 unsigned Binary = getBinaryCodeForInstr(MI);
1377
1378 // Set the conditional execution predicate
1379 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1380
1381 // Encode Rd
1382 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1383
1384 // Encode saturate bit position.
1385 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001386 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001387 Pos -= 1;
1388 assert((Pos < 16 || (Pos < 32 &&
1389 TID.Opcode != ARM::SSAT16 &&
1390 TID.Opcode != ARM::USAT16)) &&
1391 "saturate bit position out of range");
1392 Binary |= Pos << 16;
1393
1394 // Encode Rm
1395 Binary |= getMachineOpValue(MI, 2);
1396
1397 // Encode shift_imm.
1398 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001399 unsigned ShiftOp = MI.getOperand(3).getImm();
1400 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1401 if (Opc == ARM_AM::asr)
1402 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001403 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001404 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001405 ShiftAmt = 0;
1406 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1407 Binary |= ShiftAmt << ARMII::ShiftShift;
1408 }
1409
1410 emitWordLE(Binary);
1411}
1412
Chris Lattner33fabd72010-02-02 21:48:51 +00001413void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001414 const TargetInstrDesc &TID = MI.getDesc();
1415
Torok Edwindac237e2009-07-08 20:53:28 +00001416 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001417 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001418 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001419
Evan Cheng7602e112008-09-02 06:52:38 +00001420 // Part of binary is determined by TableGn.
1421 unsigned Binary = getBinaryCodeForInstr(MI);
1422
Evan Chengedda31c2008-11-05 18:35:52 +00001423 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001424 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001425
1426 // Set signed_immed_24 field
1427 Binary |= getMachineOpValue(MI, 0);
1428
Evan Cheng83b5cf02008-11-05 23:22:34 +00001429 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001430}
1431
Chris Lattner33fabd72010-02-02 21:48:51 +00001432void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001433 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001434 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001435 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001436 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1437 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001438
1439 // Now emit the jump table entries.
1440 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1441 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1442 if (IsPIC)
1443 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001444 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001445 else
1446 // Absolute DestBB address.
1447 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1448 emitWordLE(0);
1449 }
1450}
1451
Chris Lattner33fabd72010-02-02 21:48:51 +00001452void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001453 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001454
Evan Cheng437c1732008-11-07 22:30:53 +00001455 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001456 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001457 // First emit a ldr pc, [] instruction.
1458 emitDataProcessingInstruction(MI, ARM::PC);
1459
1460 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001461 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001462 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001463 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1464 emitInlineJumpTable(JTIndex);
1465 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001466 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001467 // First emit a ldr pc, [] instruction.
1468 emitLoadStoreInstruction(MI, ARM::PC);
1469
1470 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001471 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001472 return;
1473 }
1474
Evan Chengedda31c2008-11-05 18:35:52 +00001475 // Part of binary is determined by TableGn.
1476 unsigned Binary = getBinaryCodeForInstr(MI);
1477
1478 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001479 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001480
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001481 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001482 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001483 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001484 else
Evan Chengedda31c2008-11-05 18:35:52 +00001485 // otherwise, set the return register
1486 Binary |= getMachineOpValue(MI, 0);
1487
Evan Cheng83b5cf02008-11-05 23:22:34 +00001488 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001489}
Evan Cheng7602e112008-09-02 06:52:38 +00001490
Evan Cheng80a11982008-11-12 06:41:41 +00001491static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001492 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001493 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001494 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001495 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001496 if (!isSPVFP)
1497 Binary |= RegD << ARMII::RegRdShift;
1498 else {
1499 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1500 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1501 }
Evan Cheng80a11982008-11-12 06:41:41 +00001502 return Binary;
1503}
Evan Cheng78be83d2008-11-11 19:40:26 +00001504
Evan Cheng80a11982008-11-12 06:41:41 +00001505static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001506 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001507 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001508 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001509 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001510 if (!isSPVFP)
1511 Binary |= RegN << ARMII::RegRnShift;
1512 else {
1513 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1514 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1515 }
Evan Cheng80a11982008-11-12 06:41:41 +00001516 return Binary;
1517}
Evan Chengd06d48d2008-11-12 02:19:38 +00001518
Evan Cheng80a11982008-11-12 06:41:41 +00001519static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1520 unsigned RegM = MI.getOperand(OpIdx).getReg();
1521 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001522 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001523 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001524 if (!isSPVFP)
1525 Binary |= RegM;
1526 else {
1527 Binary |= ((RegM & 0x1E) >> 1);
1528 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001529 }
Evan Cheng80a11982008-11-12 06:41:41 +00001530 return Binary;
1531}
1532
Chris Lattner33fabd72010-02-02 21:48:51 +00001533void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001534 const TargetInstrDesc &TID = MI.getDesc();
1535
1536 // Part of binary is determined by TableGn.
1537 unsigned Binary = getBinaryCodeForInstr(MI);
1538
1539 // Set the conditional execution predicate
1540 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1541
1542 unsigned OpIdx = 0;
1543 assert((Binary & ARMII::D_BitShift) == 0 &&
1544 (Binary & ARMII::N_BitShift) == 0 &&
1545 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1546
1547 // Encode Dd / Sd.
1548 Binary |= encodeVFPRd(MI, OpIdx++);
1549
1550 // If this is a two-address operand, skip it, e.g. FMACD.
1551 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1552 ++OpIdx;
1553
1554 // Encode Dn / Sn.
1555 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001556 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001557
1558 if (OpIdx == TID.getNumOperands() ||
1559 TID.OpInfo[OpIdx].isPredicate() ||
1560 TID.OpInfo[OpIdx].isOptionalDef()) {
1561 // FCMPEZD etc. has only one operand.
1562 emitWordLE(Binary);
1563 return;
1564 }
1565
1566 // Encode Dm / Sm.
1567 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001568
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001569 emitWordLE(Binary);
1570}
1571
Bob Wilson87949d42010-03-17 21:16:45 +00001572void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001573 const TargetInstrDesc &TID = MI.getDesc();
1574 unsigned Form = TID.TSFlags & ARMII::FormMask;
1575
1576 // Part of binary is determined by TableGn.
1577 unsigned Binary = getBinaryCodeForInstr(MI);
1578
1579 // Set the conditional execution predicate
1580 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1581
1582 switch (Form) {
1583 default: break;
1584 case ARMII::VFPConv1Frm:
1585 case ARMII::VFPConv2Frm:
1586 case ARMII::VFPConv3Frm:
1587 // Encode Dd / Sd.
1588 Binary |= encodeVFPRd(MI, 0);
1589 break;
1590 case ARMII::VFPConv4Frm:
1591 // Encode Dn / Sn.
1592 Binary |= encodeVFPRn(MI, 0);
1593 break;
1594 case ARMII::VFPConv5Frm:
1595 // Encode Dm / Sm.
1596 Binary |= encodeVFPRm(MI, 0);
1597 break;
1598 }
1599
1600 switch (Form) {
1601 default: break;
1602 case ARMII::VFPConv1Frm:
1603 // Encode Dm / Sm.
1604 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001605 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001606 case ARMII::VFPConv2Frm:
1607 case ARMII::VFPConv3Frm:
1608 // Encode Dn / Sn.
1609 Binary |= encodeVFPRn(MI, 1);
1610 break;
1611 case ARMII::VFPConv4Frm:
1612 case ARMII::VFPConv5Frm:
1613 // Encode Dd / Sd.
1614 Binary |= encodeVFPRd(MI, 1);
1615 break;
1616 }
1617
1618 if (Form == ARMII::VFPConv5Frm)
1619 // Encode Dn / Sn.
1620 Binary |= encodeVFPRn(MI, 2);
1621 else if (Form == ARMII::VFPConv3Frm)
1622 // Encode Dm / Sm.
1623 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001624
1625 emitWordLE(Binary);
1626}
1627
Chris Lattner33fabd72010-02-02 21:48:51 +00001628void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001629 // Part of binary is determined by TableGn.
1630 unsigned Binary = getBinaryCodeForInstr(MI);
1631
1632 // Set the conditional execution predicate
1633 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1634
1635 unsigned OpIdx = 0;
1636
1637 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001638 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001639
1640 // Encode address base.
1641 const MachineOperand &Base = MI.getOperand(OpIdx++);
1642 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1643
1644 // If there is a non-zero immediate offset, encode it.
1645 if (Base.isReg()) {
1646 const MachineOperand &Offset = MI.getOperand(OpIdx);
1647 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1648 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1649 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001650 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001651 emitWordLE(Binary);
1652 return;
1653 }
1654 }
1655
1656 // If immediate offset is omitted, default to +0.
1657 Binary |= 1 << ARMII::U_BitShift;
1658
1659 emitWordLE(Binary);
1660}
1661
Bob Wilson87949d42010-03-17 21:16:45 +00001662void
1663ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001664 const TargetInstrDesc &TID = MI.getDesc();
1665 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1666
Evan Chengcd8e66a2008-11-11 21:48:44 +00001667 // Part of binary is determined by TableGn.
1668 unsigned Binary = getBinaryCodeForInstr(MI);
1669
1670 // Set the conditional execution predicate
1671 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1672
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001673 // Skip operand 0 of an instruction with base register update.
1674 unsigned OpIdx = 0;
1675 if (IsUpdating)
1676 ++OpIdx;
1677
Evan Chengcd8e66a2008-11-11 21:48:44 +00001678 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001679 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001680
1681 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001682 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1683 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001684
1685 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001686 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001687 Binary |= 0x1 << ARMII::W_BitShift;
1688
1689 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001690 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001691
Bob Wilsond4bfd542010-08-27 23:18:17 +00001692 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001693 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001694 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001695 const MachineOperand &MO = MI.getOperand(i);
1696 if (!MO.isReg() || MO.isImplicit())
1697 break;
1698 ++NumRegs;
1699 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001700 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1701 // Otherwise, it will be 0, in the case of 32-bit registers.
1702 if(Binary & 0x100)
1703 Binary |= NumRegs * 2;
1704 else
1705 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001706
1707 emitWordLE(Binary);
1708}
1709
Bob Wilson1a913ed2010-06-11 21:34:50 +00001710static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1711 unsigned RegD = MI.getOperand(OpIdx).getReg();
1712 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001713 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001714 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1715 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1716 return Binary;
1717}
1718
Bob Wilson5e7b6072010-06-25 22:40:46 +00001719static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1720 unsigned RegN = MI.getOperand(OpIdx).getReg();
1721 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001722 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001723 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1724 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1725 return Binary;
1726}
1727
Bob Wilson583a2a02010-06-25 21:17:19 +00001728static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1729 unsigned RegM = MI.getOperand(OpIdx).getReg();
1730 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001731 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001732 Binary |= (RegM & 0xf);
1733 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1734 return Binary;
1735}
1736
Bob Wilsond896a972010-06-28 21:12:19 +00001737/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1738/// data-processing instruction to the corresponding Thumb encoding.
1739static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1740 assert((Binary & 0xfe000000) == 0xf2000000 &&
1741 "not an ARM NEON data-processing instruction");
1742 unsigned UBit = (Binary >> 24) & 1;
1743 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1744}
1745
Bob Wilsond5a563d2010-06-29 17:34:07 +00001746void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001747 unsigned Binary = getBinaryCodeForInstr(MI);
1748
Bob Wilsond5a563d2010-06-29 17:34:07 +00001749 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1750 const TargetInstrDesc &TID = MI.getDesc();
1751 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1752 RegTOpIdx = 0;
1753 RegNOpIdx = 1;
1754 LnOpIdx = 2;
1755 } else { // ARMII::NSetLnFrm
1756 RegTOpIdx = 2;
1757 RegNOpIdx = 0;
1758 LnOpIdx = 3;
1759 }
1760
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001761 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001762 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001763
Bob Wilsond5a563d2010-06-29 17:34:07 +00001764 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001765 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001766 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001767 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001768
1769 unsigned LaneShift;
1770 if ((Binary & (1 << 22)) != 0)
1771 LaneShift = 0; // 8-bit elements
1772 else if ((Binary & (1 << 5)) != 0)
1773 LaneShift = 1; // 16-bit elements
1774 else
1775 LaneShift = 2; // 32-bit elements
1776
Bob Wilsond5a563d2010-06-29 17:34:07 +00001777 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001778 unsigned Opc1 = Lane >> 2;
1779 unsigned Opc2 = Lane & 3;
1780 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1781 Binary |= (Opc1 << 21);
1782 Binary |= (Opc2 << 5);
1783
1784 emitWordLE(Binary);
1785}
1786
Bob Wilson21773e72010-06-29 20:13:29 +00001787void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1788 unsigned Binary = getBinaryCodeForInstr(MI);
1789
1790 // Set the conditional execution predicate
1791 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1792
1793 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001794 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001795 Binary |= (RegT << ARMII::RegRdShift);
1796 Binary |= encodeNEONRn(MI, 0);
1797 emitWordLE(Binary);
1798}
1799
Bob Wilson583a2a02010-06-25 21:17:19 +00001800void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001801 unsigned Binary = getBinaryCodeForInstr(MI);
1802 // Destination register is encoded in Dd.
1803 Binary |= encodeNEONRd(MI, 0);
1804 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1805 unsigned Imm = MI.getOperand(1).getImm();
1806 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001807 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001808 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001809 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001810 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001811 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001812 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001813 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001814 emitWordLE(Binary);
1815}
1816
Bob Wilson583a2a02010-06-25 21:17:19 +00001817void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001818 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001819 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001820 // Destination register is encoded in Dd; source register in Dm.
1821 unsigned OpIdx = 0;
1822 Binary |= encodeNEONRd(MI, OpIdx++);
1823 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1824 ++OpIdx;
1825 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001826 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001827 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001828 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1829 emitWordLE(Binary);
1830}
1831
Bob Wilson5e7b6072010-06-25 22:40:46 +00001832void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1833 const TargetInstrDesc &TID = MI.getDesc();
1834 unsigned Binary = getBinaryCodeForInstr(MI);
1835 // Destination register is encoded in Dd; source registers in Dn and Dm.
1836 unsigned OpIdx = 0;
1837 Binary |= encodeNEONRd(MI, OpIdx++);
1838 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1839 ++OpIdx;
1840 Binary |= encodeNEONRn(MI, OpIdx++);
1841 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1842 ++OpIdx;
1843 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001844 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001845 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001846 // FIXME: This does not handle VMOVDneon or VMOVQ.
1847 emitWordLE(Binary);
1848}
1849
Evan Cheng7602e112008-09-02 06:52:38 +00001850#include "ARMGenCodeEmitter.inc"