blob: f36173ecd66653248218d410457fcc6916be870f [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
168 (ins addrmode6:$Rn), IIC_VLD1,
169 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
170 let Rm = 0b1111;
171 let Inst{4} = Rn{4};
172}
Bob Wilson621f1952010-03-23 05:25:43 +0000173class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
175 (ins addrmode6:$Rn), IIC_VLD1x2,
176 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
177 let Rm = 0b1111;
178 let Inst{5-4} = Rn{5-4};
179}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000180
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
182def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
183def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
184def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Owen Andersond9aa7d32010-11-02 00:05:05 +0000186def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
187def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
188def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
189def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000190
Evan Chengd2ca8132010-10-09 01:03:04 +0000191def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
192def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
193def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000195
Bob Wilson99493b22010-03-20 17:59:03 +0000196// ...with address register writeback:
197class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000198 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
199 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
200 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
201 "$Rn.addr = $wb", []> {
202 let Inst{4} = Rn{4};
203}
Bob Wilson99493b22010-03-20 17:59:03 +0000204class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000205 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
206 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
207 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
208 "$Rn.addr = $wb", []> {
209 let Inst{5-4} = Rn{5-4};
210}
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Owen Andersone85bd772010-11-02 00:24:52 +0000212def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
213def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
214def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
215def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000216
Owen Andersone85bd772010-11-02 00:24:52 +0000217def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
218def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
219def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
220def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000221
Evan Chengd2ca8132010-10-09 01:03:04 +0000222def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
223def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
224def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
225def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000226
Bob Wilson052ba452010-03-22 18:22:06 +0000227// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000228class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000229 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
230 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
231 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
232 let Rm = 0b1111;
233 let Inst{4} = Rn{4};
234}
Bob Wilson99493b22010-03-20 17:59:03 +0000235class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000236 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
237 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
238 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
239 let Inst{4} = Rn{4};
240}
Bob Wilson052ba452010-03-22 18:22:06 +0000241
Owen Andersone85bd772010-11-02 00:24:52 +0000242def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
243def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
244def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
245def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000246
Owen Andersone85bd772010-11-02 00:24:52 +0000247def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
248def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
249def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
250def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000251
Evan Chengd2ca8132010-10-09 01:03:04 +0000252def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
253def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000254
Bob Wilson052ba452010-03-22 18:22:06 +0000255// ...with 4 registers (some of these are only for the disassembler):
256class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
258 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
260 let Rm = 0b1111;
261 let Inst{5-4} = Rn{5-4};
262}
Bob Wilson99493b22010-03-20 17:59:03 +0000263class VLD1D4WB<bits<4> op7_4, string Dt>
264 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
266 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
267 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
268 []> {
269 let Inst{5-4} = Rn{5-4};
270}
Johnny Chend7283d92010-02-23 20:51:23 +0000271
Owen Andersone85bd772010-11-02 00:24:52 +0000272def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
273def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
274def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
275def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000276
Owen Andersone85bd772010-11-02 00:24:52 +0000277def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
278def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
279def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
280def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000281
Evan Chengd2ca8132010-10-09 01:03:04 +0000282def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
283def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000284
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000286class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000287 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
288 (ins addrmode6:$Rn), IIC_VLD2,
289 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
290 let Rm = 0b1111;
291 let Inst{5-4} = Rn{5-4};
292}
Bob Wilson95808322010-03-18 20:18:39 +0000293class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000294 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000295 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
296 (ins addrmode6:$Rn), IIC_VLD2x2,
297 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
298 let Rm = 0b1111;
299 let Inst{5-4} = Rn{5-4};
300}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000301
Owen Andersoncf667be2010-11-02 01:24:55 +0000302def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
303def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
304def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000305
Owen Andersoncf667be2010-11-02 01:24:55 +0000306def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
307def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
308def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000309
Bob Wilson9d84fb32010-09-14 20:59:49 +0000310def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
311def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
312def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
315def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
316def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000317
Bob Wilson92cb9322010-03-20 20:10:51 +0000318// ...with address register writeback:
319class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000320 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
321 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
322 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
323 "$Rn.addr = $wb", []> {
324 let Inst{5-4} = Rn{5-4};
325}
Bob Wilson92cb9322010-03-20 20:10:51 +0000326class VLD2QWB<bits<4> op7_4, string Dt>
327 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000328 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
329 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
330 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
331 "$Rn.addr = $wb", []> {
332 let Inst{5-4} = Rn{5-4};
333}
Bob Wilson92cb9322010-03-20 20:10:51 +0000334
Owen Andersoncf667be2010-11-02 01:24:55 +0000335def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
336def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
337def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000338
Owen Andersoncf667be2010-11-02 01:24:55 +0000339def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
340def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
341def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000342
Evan Chengd2ca8132010-10-09 01:03:04 +0000343def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
344def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
345def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000346
Evan Chengd2ca8132010-10-09 01:03:04 +0000347def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
348def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
349def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000350
Bob Wilson00bf1d92010-03-20 18:14:26 +0000351// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000352def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
353def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
354def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
355def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
356def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
357def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000358
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000359// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000361 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
362 (ins addrmode6:$Rn), IIC_VLD3,
363 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
364 let Rm = 0b1111;
365 let Inst{4} = Rn{4};
366}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000367
Owen Andersoncf667be2010-11-02 01:24:55 +0000368def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
369def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
370def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000371
Bob Wilson9d84fb32010-09-14 20:59:49 +0000372def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
373def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
374def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000375
Bob Wilson92cb9322010-03-20 20:10:51 +0000376// ...with address register writeback:
377class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000379 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
380 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
381 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
382 "$Rn.addr = $wb", []> {
383 let Inst{4} = Rn{4};
384}
Bob Wilson92cb9322010-03-20 20:10:51 +0000385
Owen Andersoncf667be2010-11-02 01:24:55 +0000386def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
387def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
388def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000389
Evan Cheng84f69e82010-10-09 01:45:34 +0000390def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
391def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
392def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000393
Bob Wilson92cb9322010-03-20 20:10:51 +0000394// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000395def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
396def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
397def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
398def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
399def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
400def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000401
Evan Cheng84f69e82010-10-09 01:45:34 +0000402def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
403def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
404def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000405
Bob Wilson92cb9322010-03-20 20:10:51 +0000406// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000407def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
408def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
409def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000410
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000411// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000412class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
413 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000414 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
415 (ins addrmode6:$Rn), IIC_VLD4,
416 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
417 let Rm = 0b1111;
418 let Inst{5-4} = Rn{5-4};
419}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000420
Owen Andersoncf667be2010-11-02 01:24:55 +0000421def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
422def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
423def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000424
Bob Wilson9d84fb32010-09-14 20:59:49 +0000425def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
426def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
427def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000428
Bob Wilson92cb9322010-03-20 20:10:51 +0000429// ...with address register writeback:
430class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
431 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000432 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
433 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
434 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
435 "$Rn.addr = $wb", []> {
436 let Inst{5-4} = Rn{5-4};
437}
Bob Wilson92cb9322010-03-20 20:10:51 +0000438
Owen Andersoncf667be2010-11-02 01:24:55 +0000439def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
440def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
441def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000442
Bob Wilson9d84fb32010-09-14 20:59:49 +0000443def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
444def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
445def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000446
Bob Wilson92cb9322010-03-20 20:10:51 +0000447// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000448def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
449def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
450def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
451def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
452def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
453def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000454
Bob Wilson9d84fb32010-09-14 20:59:49 +0000455def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
456def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
457def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000458
Bob Wilson92cb9322010-03-20 20:10:51 +0000459// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000460def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
461def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
462def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000463
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000464} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
465
Bob Wilson8466fa12010-09-13 23:01:35 +0000466// Classes for VLD*LN pseudo-instructions with multi-register operands.
467// These are expanded to real instructions after register allocation.
468class VLDQLNPseudo<InstrItinClass itin>
469 : PseudoNLdSt<(outs QPR:$dst),
470 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
471 itin, "$src = $dst">;
472class VLDQLNWBPseudo<InstrItinClass itin>
473 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
474 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
475 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
476class VLDQQLNPseudo<InstrItinClass itin>
477 : PseudoNLdSt<(outs QQPR:$dst),
478 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
479 itin, "$src = $dst">;
480class VLDQQLNWBPseudo<InstrItinClass itin>
481 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
482 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
483 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
484class VLDQQQQLNPseudo<InstrItinClass itin>
485 : PseudoNLdSt<(outs QQQQPR:$dst),
486 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
487 itin, "$src = $dst">;
488class VLDQQQQLNWBPseudo<InstrItinClass itin>
489 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
490 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
491 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
492
Bob Wilsonb07c1712009-10-07 21:53:04 +0000493// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000494class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
495 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000496 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000497 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
498 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
499 "$src = $Vd",
500 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
501 (i32 (LoadOp addrmode6:$Rn)),
502 imm:$lane))]> {
503 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000504}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000505class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
506 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
507 (i32 (LoadOp addrmode6:$addr)),
508 imm:$lane))];
509}
510
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000511def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
512 let Inst{7-5} = lane{2-0};
513}
514def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
515 let Inst{7-6} = lane{1-0};
516 let Inst{4} = Rn{4};
517}
518def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
519 let Inst{7} = lane{0};
520 let Inst{5} = Rn{4};
521 let Inst{4} = Rn{4};
522}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000523
524def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
525def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
526def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
527
528let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
529
530// ...with address register writeback:
531class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000532 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000533 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000534 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000535 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Andersond138d702010-11-02 20:47:39 +0000536 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000537
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
539 let Inst{7-5} = lane{2-0};
540}
541def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
542 let Inst{7-6} = lane{1-0};
543 let Inst{4} = Rn{4};
544}
545def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
546 let Inst{7} = lane{0};
547 let Inst{5} = Rn{4};
548 let Inst{4} = Rn{4};
549}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000550
551def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
552def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
553def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000554
Bob Wilson243fcc52009-09-01 04:26:28 +0000555// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000556class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000557 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000558 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
559 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
560 "$src1 = $Vd, $src2 = $dst2", []> {
561 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000562 let Inst{4} = Rn{4};
563}
Bob Wilson243fcc52009-09-01 04:26:28 +0000564
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
566 let Inst{7-5} = lane{2-0};
567}
568def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
569 let Inst{7-6} = lane{1-0};
570}
571def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
572 let Inst{7} = lane{0};
573}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000574
Evan Chengd2ca8132010-10-09 01:03:04 +0000575def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
576def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
577def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000578
Bob Wilson41315282010-03-20 20:39:53 +0000579// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000580def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
581 let Inst{7-6} = lane{1-0};
582}
583def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
584 let Inst{7} = lane{0};
585}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000586
Evan Chengd2ca8132010-10-09 01:03:04 +0000587def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
588def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000589
Bob Wilsona1023642010-03-20 20:47:18 +0000590// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000591class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000592 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000593 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000594 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000595 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
596 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000597 let Inst{4} = Rn{4};
598}
Bob Wilsona1023642010-03-20 20:47:18 +0000599
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000600def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
601 let Inst{7-5} = lane{2-0};
602}
603def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
604 let Inst{7-6} = lane{1-0};
605}
606def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
607 let Inst{7} = lane{0};
608}
Bob Wilsona1023642010-03-20 20:47:18 +0000609
Evan Chengd2ca8132010-10-09 01:03:04 +0000610def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
611def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
612def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000613
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000614def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
615 let Inst{7-6} = lane{1-0};
616}
617def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
618 let Inst{7} = lane{0};
619}
Bob Wilsona1023642010-03-20 20:47:18 +0000620
Evan Chengd2ca8132010-10-09 01:03:04 +0000621def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
622def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000623
Bob Wilson243fcc52009-09-01 04:26:28 +0000624// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000625class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000626 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000627 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000628 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000629 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
630 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
631 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000632}
Bob Wilson243fcc52009-09-01 04:26:28 +0000633
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000634def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
635 let Inst{7-5} = lane{2-0};
636}
637def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
638 let Inst{7-6} = lane{1-0};
639}
640def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
641 let Inst{7} = lane{0};
642}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000643
Evan Cheng84f69e82010-10-09 01:45:34 +0000644def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
645def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
646def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000647
Bob Wilson41315282010-03-20 20:39:53 +0000648// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000649def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
650 let Inst{7-6} = lane{1-0};
651}
652def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
653 let Inst{7} = lane{0};
654}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000655
Evan Cheng84f69e82010-10-09 01:45:34 +0000656def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
657def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000658
Bob Wilsona1023642010-03-20 20:47:18 +0000659// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000660class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000661 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000662 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
663 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000664 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000665 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000666 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
667 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000668 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000669
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
671 let Inst{7-5} = lane{2-0};
672}
673def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
674 let Inst{7-6} = lane{1-0};
675}
676def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
677 let Inst{7} = lane{0};
678}
Bob Wilsona1023642010-03-20 20:47:18 +0000679
Evan Cheng84f69e82010-10-09 01:45:34 +0000680def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
681def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
682def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000683
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000684def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
685 let Inst{7-6} = lane{1-0};
686}
687def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
688 let Inst{7} = lane{0};
689}
Bob Wilsona1023642010-03-20 20:47:18 +0000690
Evan Cheng84f69e82010-10-09 01:45:34 +0000691def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
692def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000693
Bob Wilson243fcc52009-09-01 04:26:28 +0000694// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000695class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000696 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
698 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000699 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
701 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
702 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000703 let Inst{4} = Rn{4};
704}
Bob Wilson243fcc52009-09-01 04:26:28 +0000705
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000706def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
707 let Inst{7-5} = lane{2-0};
708}
709def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
710 let Inst{7-6} = lane{1-0};
711}
712def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
713 let Inst{7} = lane{0};
714 let Inst{5} = Rn{5};
715}
Bob Wilson62e053e2009-10-08 22:53:57 +0000716
Evan Cheng10dc63f2010-10-09 04:07:58 +0000717def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
718def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
719def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000720
Bob Wilson41315282010-03-20 20:39:53 +0000721// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
723 let Inst{7-6} = lane{1-0};
724}
725def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
726 let Inst{7} = lane{0};
727 let Inst{5} = Rn{5};
728}
Bob Wilson62e053e2009-10-08 22:53:57 +0000729
Evan Cheng10dc63f2010-10-09 04:07:58 +0000730def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
731def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000732
Bob Wilsona1023642010-03-20 20:47:18 +0000733// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000734class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000735 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
737 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000738 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000739 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000740"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
741"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
742 []> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743 let Inst{4} = Rn{4};
744}
Bob Wilsona1023642010-03-20 20:47:18 +0000745
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000746def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
747 let Inst{7-5} = lane{2-0};
748}
749def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
750 let Inst{7-6} = lane{1-0};
751}
752def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
753 let Inst{7} = lane{0};
754 let Inst{5} = Rn{5};
755}
Bob Wilsona1023642010-03-20 20:47:18 +0000756
Evan Cheng10dc63f2010-10-09 04:07:58 +0000757def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
758def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
759def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000760
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
762 let Inst{7-6} = lane{1-0};
763}
764def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
765 let Inst{7} = lane{0};
766 let Inst{5} = Rn{5};
767}
Bob Wilsona1023642010-03-20 20:47:18 +0000768
Evan Cheng10dc63f2010-10-09 04:07:58 +0000769def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
770def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000771
Bob Wilsonb07c1712009-10-07 21:53:04 +0000772// VLD1DUP : Vector Load (single element to all lanes)
773// VLD2DUP : Vector Load (single 2-element structure to all lanes)
774// VLD3DUP : Vector Load (single 3-element structure to all lanes)
775// VLD4DUP : Vector Load (single 4-element structure to all lanes)
776// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000777} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000778
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000779let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000780
Bob Wilson709d5922010-08-25 23:27:42 +0000781// Classes for VST* pseudo-instructions with multi-register operands.
782// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000783class VSTQPseudo<InstrItinClass itin>
784 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
785class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000786 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000787 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000788 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000789class VSTQQPseudo<InstrItinClass itin>
790 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
791class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000792 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000793 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000794 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000795class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000796 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000797 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000798 "$addr.addr = $wb">;
799
Bob Wilson11d98992010-03-23 06:20:33 +0000800// VST1 : Vector Store (multiple single elements)
801class VST1D<bits<4> op7_4, string Dt>
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000802 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
803 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
804 let Rm = 0b1111;
805 let Inst{4} = Rn{4};
806}
Bob Wilson11d98992010-03-23 06:20:33 +0000807class VST1Q<bits<4> op7_4, string Dt>
808 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000809 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
810 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
811 let Rm = 0b1111;
812 let Inst{5-4} = Rn{5-4};
813}
Bob Wilson11d98992010-03-23 06:20:33 +0000814
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000815def VST1d8 : VST1D<{0,0,0,?}, "8">;
816def VST1d16 : VST1D<{0,1,0,?}, "16">;
817def VST1d32 : VST1D<{1,0,0,?}, "32">;
818def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000819
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000820def VST1q8 : VST1Q<{0,0,?,?}, "8">;
821def VST1q16 : VST1Q<{0,1,?,?}, "16">;
822def VST1q32 : VST1Q<{1,0,?,?}, "32">;
823def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000824
Evan Cheng60ff8792010-10-11 22:03:18 +0000825def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
826def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
827def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
828def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000829
Bob Wilson25eb5012010-03-20 20:54:36 +0000830// ...with address register writeback:
831class VST1DWB<bits<4> op7_4, string Dt>
832 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000833 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
834 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
836}
Bob Wilson25eb5012010-03-20 20:54:36 +0000837class VST1QWB<bits<4> op7_4, string Dt>
838 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000839 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
840 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
841 "$Rn.addr = $wb", []> {
842 let Inst{5-4} = Rn{5-4};
843}
Bob Wilson25eb5012010-03-20 20:54:36 +0000844
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000845def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
846def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
847def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
848def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000849
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000850def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
851def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
852def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
853def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000854
Evan Cheng60ff8792010-10-11 22:03:18 +0000855def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
856def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
857def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
858def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000859
Bob Wilson052ba452010-03-22 18:22:06 +0000860// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000861class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000862 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000863 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
864 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
865 let Rm = 0b1111;
866 let Inst{4} = Rn{4};
867}
Bob Wilson25eb5012010-03-20 20:54:36 +0000868class VST1D3WB<bits<4> op7_4, string Dt>
869 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000870 (ins addrmode6:$Rn, am6offset:$Rm,
871 DPR:$Vd, DPR:$src2, DPR:$src3),
872 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
873 "$Rn.addr = $wb", []> {
874 let Inst{4} = Rn{4};
875}
Bob Wilson052ba452010-03-22 18:22:06 +0000876
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000877def VST1d8T : VST1D3<{0,0,0,?}, "8">;
878def VST1d16T : VST1D3<{0,1,0,?}, "16">;
879def VST1d32T : VST1D3<{1,0,0,?}, "32">;
880def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000881
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000882def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
883def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
884def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
885def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000886
Evan Cheng60ff8792010-10-11 22:03:18 +0000887def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
888def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000889
Bob Wilson052ba452010-03-22 18:22:06 +0000890// ...with 4 registers (some of these are only for the disassembler):
891class VST1D4<bits<4> op7_4, string Dt>
892 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000893 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
894 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
895 []> {
896 let Rm = 0b1111;
897 let Inst{5-4} = Rn{5-4};
898}
Bob Wilson25eb5012010-03-20 20:54:36 +0000899class VST1D4WB<bits<4> op7_4, string Dt>
900 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000901 (ins addrmode6:$Rn, am6offset:$Rm,
902 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
903 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
904 "$Rn.addr = $wb", []> {
905 let Inst{5-4} = Rn{5-4};
906}
Bob Wilson25eb5012010-03-20 20:54:36 +0000907
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000908def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
909def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
910def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
911def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000912
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000913def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
914def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
915def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
916def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000917
Evan Cheng60ff8792010-10-11 22:03:18 +0000918def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
919def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000920
Bob Wilsonb36ec862009-08-06 18:47:44 +0000921// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000922class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
923 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersond2f37942010-11-02 21:16:58 +0000924 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
925 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
926 let Rm = 0b1111;
927 let Inst{5-4} = Rn{5-4};
928}
Bob Wilson95808322010-03-18 20:18:39 +0000929class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000930 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersond2f37942010-11-02 21:16:58 +0000931 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
932 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
933 "", []> {
934 let Rm = 0b1111;
935 let Inst{5-4} = Rn{5-4};
936}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000937
Owen Andersond2f37942010-11-02 21:16:58 +0000938def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
939def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
940def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000941
Owen Andersond2f37942010-11-02 21:16:58 +0000942def VST2q8 : VST2Q<{0,0,?,?}, "8">;
943def VST2q16 : VST2Q<{0,1,?,?}, "16">;
944def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000945
Evan Cheng60ff8792010-10-11 22:03:18 +0000946def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
947def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
948def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000949
Evan Cheng60ff8792010-10-11 22:03:18 +0000950def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
951def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
952def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000953
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000954// ...with address register writeback:
955class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
956 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersond2f37942010-11-02 21:16:58 +0000957 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
958 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
959 "$Rn.addr = $wb", []> {
960 let Inst{5-4} = Rn{5-4};
961}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000962class VST2QWB<bits<4> op7_4, string Dt>
963 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersond2f37942010-11-02 21:16:58 +0000964 (ins addrmode6:$Rn, am6offset:$Rm,
965 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
966 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
967 "$Rn.addr = $wb", []> {
968 let Inst{5-4} = Rn{5-4};
969}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000970
Owen Andersond2f37942010-11-02 21:16:58 +0000971def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
972def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
973def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000974
Owen Andersond2f37942010-11-02 21:16:58 +0000975def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
976def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
977def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000978
Evan Cheng60ff8792010-10-11 22:03:18 +0000979def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
980def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
981def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000982
Evan Cheng60ff8792010-10-11 22:03:18 +0000983def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
984def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
985def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000986
Bob Wilson068b18b2010-03-20 21:15:48 +0000987// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +0000988def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
989def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
990def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
991def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
992def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
993def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000994
Bob Wilsonb36ec862009-08-06 18:47:44 +0000995// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000996class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
997 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersona1a45fd2010-11-02 21:47:03 +0000998 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
999 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1000 let Rm = 0b1111;
1001 let Inst{4} = Rn{4};
1002}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001003
Owen Andersona1a45fd2010-11-02 21:47:03 +00001004def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1005def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1006def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001007
Evan Cheng60ff8792010-10-11 22:03:18 +00001008def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1009def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1010def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001011
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001012// ...with address register writeback:
1013class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1014 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersona1a45fd2010-11-02 21:47:03 +00001015 (ins addrmode6:$Rn, am6offset:$Rm,
1016 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
1017 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1018 "$Rn.addr = $wb", []> {
1019 let Inst{4} = Rn{4};
1020}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001021
Owen Andersona1a45fd2010-11-02 21:47:03 +00001022def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1023def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1024def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001025
Evan Cheng60ff8792010-10-11 22:03:18 +00001026def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1027def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1028def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001029
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001030// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001031def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1032def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1033def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1034def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1035def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1036def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001037
Evan Cheng60ff8792010-10-11 22:03:18 +00001038def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1039def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1040def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001041
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001042// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001043def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1044def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1045def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001046
Bob Wilsonb36ec862009-08-06 18:47:44 +00001047// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001048class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1049 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersona1a45fd2010-11-02 21:47:03 +00001050 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1051 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
1052 "", []> {
1053 let Rm = 0b1111;
1054 let Inst{5-4} = Rn{5-4};
1055}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001056
Owen Andersona1a45fd2010-11-02 21:47:03 +00001057def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1058def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1059def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001060
Evan Cheng60ff8792010-10-11 22:03:18 +00001061def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1062def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1063def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001064
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001065// ...with address register writeback:
1066class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1067 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersona1a45fd2010-11-02 21:47:03 +00001068 (ins addrmode6:$Rn, am6offset:$Rm,
1069 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
1070 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1071 "$Rn.addr = $wb", []> {
1072 let Inst{5-4} = Rn{5-4};
1073}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001074
Owen Andersona1a45fd2010-11-02 21:47:03 +00001075def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1076def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1077def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001078
Evan Cheng60ff8792010-10-11 22:03:18 +00001079def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1080def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1081def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001082
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001083// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001084def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1085def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1086def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1087def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1088def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1089def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001090
Evan Cheng60ff8792010-10-11 22:03:18 +00001091def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1092def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1093def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001094
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001095// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001096def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1097def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1098def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001099
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001100} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1101
Bob Wilson8466fa12010-09-13 23:01:35 +00001102// Classes for VST*LN pseudo-instructions with multi-register operands.
1103// These are expanded to real instructions after register allocation.
1104class VSTQLNPseudo<InstrItinClass itin>
1105 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1106 itin, "">;
1107class VSTQLNWBPseudo<InstrItinClass itin>
1108 : PseudoNLdSt<(outs GPR:$wb),
1109 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1110 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1111class VSTQQLNPseudo<InstrItinClass itin>
1112 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1113 itin, "">;
1114class VSTQQLNWBPseudo<InstrItinClass itin>
1115 : PseudoNLdSt<(outs GPR:$wb),
1116 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1117 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1118class VSTQQQQLNPseudo<InstrItinClass itin>
1119 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1120 itin, "">;
1121class VSTQQQQLNWBPseudo<InstrItinClass itin>
1122 : PseudoNLdSt<(outs GPR:$wb),
1123 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1124 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1125
Bob Wilsonb07c1712009-10-07 21:53:04 +00001126// VST1LN : Vector Store (single element from one lane)
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001127class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1128 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
1129 (ins addrmode6:$addr, DPR:$src, nohash_imm:$lane),
1130 IIC_VST1ln, "vst1", Dt, "\\{$src[$lane]\\}, $addr", "", []>;
1131
1132def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8">;
1133def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16">;
1134def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32">;
1135
1136def VST1LNq8Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1137def VST1LNq16Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1138def VST1LNq32Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1139
1140let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1141
1142// ...with address register writeback:
1143class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1144 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
1145 (ins addrmode6:$addr, am6offset:$offset,
1146 DPR:$src, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
1147 "\\{$src[$lane]\\}, $addr$offset",
1148 "$addr.addr = $wb", []>;
1149
1150def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8">;
1151def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16">;
1152def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32">;
1153
1154def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1155def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1156def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001157
Bob Wilson8a3198b2009-09-01 18:51:56 +00001158// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001159class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1160 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001161 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001162 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001163 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001164
Bob Wilson39842552010-03-22 16:43:10 +00001165def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
1166def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
1167def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001168
Evan Cheng60ff8792010-10-11 22:03:18 +00001169def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1170def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1171def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001172
Bob Wilson41315282010-03-20 20:39:53 +00001173// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001174def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
1175def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001176
Evan Cheng60ff8792010-10-11 22:03:18 +00001177def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1178def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001179
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001180// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001181class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1182 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001183 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001184 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001185 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001186 "$addr.addr = $wb", []>;
1187
Bob Wilson39842552010-03-22 16:43:10 +00001188def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
1189def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
1190def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001191
Evan Cheng60ff8792010-10-11 22:03:18 +00001192def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1193def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1194def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001195
Bob Wilson39842552010-03-22 16:43:10 +00001196def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
1197def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001198
Evan Cheng60ff8792010-10-11 22:03:18 +00001199def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1200def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001201
Bob Wilson8a3198b2009-09-01 18:51:56 +00001202// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001203class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1204 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001205 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001206 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001207 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001208
Bob Wilson39842552010-03-22 16:43:10 +00001209def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
1210def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
1211def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001212
Evan Cheng60ff8792010-10-11 22:03:18 +00001213def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1214def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1215def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001216
Bob Wilson41315282010-03-20 20:39:53 +00001217// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001218def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
1219def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001220
Evan Cheng60ff8792010-10-11 22:03:18 +00001221def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1222def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001223
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001224// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001225class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1226 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001227 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001228 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001229 IIC_VST3lnu, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001230 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001231 "$addr.addr = $wb", []>;
1232
Bob Wilson39842552010-03-22 16:43:10 +00001233def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
1234def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
1235def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001236
Evan Cheng60ff8792010-10-11 22:03:18 +00001237def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1238def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1239def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001240
Bob Wilson39842552010-03-22 16:43:10 +00001241def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1242def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001243
Evan Cheng60ff8792010-10-11 22:03:18 +00001244def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1245def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001246
Bob Wilson8a3198b2009-09-01 18:51:56 +00001247// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001248class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1249 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001250 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001251 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001252 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001253 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001254
Bob Wilson39842552010-03-22 16:43:10 +00001255def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1256def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1257def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001258
Evan Cheng60ff8792010-10-11 22:03:18 +00001259def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1260def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1261def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001262
Bob Wilson41315282010-03-20 20:39:53 +00001263// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001264def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1265def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001266
Evan Cheng60ff8792010-10-11 22:03:18 +00001267def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1268def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001269
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001270// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001271class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1272 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001273 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001274 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001275 IIC_VST4lnu, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001276 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001277 "$addr.addr = $wb", []>;
1278
Bob Wilson39842552010-03-22 16:43:10 +00001279def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1280def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1281def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001282
Evan Cheng60ff8792010-10-11 22:03:18 +00001283def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1284def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1285def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001286
Bob Wilson39842552010-03-22 16:43:10 +00001287def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1288def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001289
Evan Cheng60ff8792010-10-11 22:03:18 +00001290def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1291def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001292
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001293} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001294
Bob Wilson205a5ca2009-07-08 18:11:30 +00001295
Bob Wilson5bafff32009-06-22 23:27:02 +00001296//===----------------------------------------------------------------------===//
1297// NEON pattern fragments
1298//===----------------------------------------------------------------------===//
1299
1300// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001301def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001302 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1303 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001304}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001305def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001306 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1307 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001308}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001309def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001310 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1311 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001312}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001313def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001314 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1315 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001316}]>;
1317
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001318// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001319def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001320 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1321 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001322}]>;
1323
Bob Wilson5bafff32009-06-22 23:27:02 +00001324// Translate lane numbers from Q registers to D subregs.
1325def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001327}]>;
1328def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001330}]>;
1331def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001333}]>;
1334
1335//===----------------------------------------------------------------------===//
1336// Instruction Classes
1337//===----------------------------------------------------------------------===//
1338
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001339// Basic 2-register operations: single-, double- and quad-register.
1340class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1341 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1342 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001343 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1344 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1345 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001346class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001347 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1348 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001349 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1350 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1351 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001352class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001353 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1354 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001355 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1356 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1357 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001358
Bob Wilson69bfbd62010-02-17 22:42:54 +00001359// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001360class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001361 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001362 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001363 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1364 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001365 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001366 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1367class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001368 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001369 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001370 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1371 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001372 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001373 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1374
Bob Wilson973a0742010-08-30 20:02:30 +00001375// Narrow 2-register operations.
1376class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1377 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1378 InstrItinClass itin, string OpcodeStr, string Dt,
1379 ValueType TyD, ValueType TyQ, SDNode OpNode>
1380 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1381 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1382 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1383
Bob Wilson5bafff32009-06-22 23:27:02 +00001384// Narrow 2-register intrinsics.
1385class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1386 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001387 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001388 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001389 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001390 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001391 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1392
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001393// Long 2-register operations (currently only used for VMOVL).
1394class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1395 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1396 InstrItinClass itin, string OpcodeStr, string Dt,
1397 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001398 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001399 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001400 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001401
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001402// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001403class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001404 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001405 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001406 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001407 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001408class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001409 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001410 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001411 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001412 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001413
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001414// Basic 3-register operations: single-, double- and quad-register.
1415class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1416 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1417 SDNode OpNode, bit Commutable>
1418 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001419 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1420 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001421 let isCommutable = Commutable;
1422}
1423
Bob Wilson5bafff32009-06-22 23:27:02 +00001424class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001425 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001426 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001427 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001428 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1429 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1430 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001431 let isCommutable = Commutable;
1432}
1433// Same as N3VD but no data type.
1434class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1435 InstrItinClass itin, string OpcodeStr,
1436 ValueType ResTy, ValueType OpTy,
1437 SDNode OpNode, bit Commutable>
1438 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001439 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001440 OpcodeStr, "$dst, $src1, $src2", "",
1441 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001442 let isCommutable = Commutable;
1443}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001444
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001445class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001446 InstrItinClass itin, string OpcodeStr, string Dt,
1447 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001448 : N3V<0, 1, op21_20, op11_8, 1, 0,
1449 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1450 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1451 [(set (Ty DPR:$dst),
1452 (Ty (ShOp (Ty DPR:$src1),
1453 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001454 let isCommutable = 0;
1455}
1456class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001457 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001458 : N3V<0, 1, op21_20, op11_8, 1, 0,
1459 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1460 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1461 [(set (Ty DPR:$dst),
1462 (Ty (ShOp (Ty DPR:$src1),
1463 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001464 let isCommutable = 0;
1465}
1466
Bob Wilson5bafff32009-06-22 23:27:02 +00001467class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001468 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001469 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001470 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001471 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1472 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1473 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001474 let isCommutable = Commutable;
1475}
1476class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1477 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001478 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001479 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001480 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001481 OpcodeStr, "$dst, $src1, $src2", "",
1482 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001483 let isCommutable = Commutable;
1484}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001485class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001486 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001487 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001488 : N3V<1, 1, op21_20, op11_8, 1, 0,
1489 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1490 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1491 [(set (ResTy QPR:$dst),
1492 (ResTy (ShOp (ResTy QPR:$src1),
1493 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1494 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001495 let isCommutable = 0;
1496}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001497class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001499 : N3V<1, 1, op21_20, op11_8, 1, 0,
1500 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1501 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1502 [(set (ResTy QPR:$dst),
1503 (ResTy (ShOp (ResTy QPR:$src1),
1504 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1505 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001506 let isCommutable = 0;
1507}
Bob Wilson5bafff32009-06-22 23:27:02 +00001508
1509// Basic 3-register intrinsics, both double- and quad-register.
1510class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001511 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001512 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001513 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001514 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1515 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1516 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001517 let isCommutable = Commutable;
1518}
David Goodwin658ea602009-09-25 18:38:29 +00001519class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001520 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001521 : N3V<0, 1, op21_20, op11_8, 1, 0,
1522 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1523 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1524 [(set (Ty DPR:$dst),
1525 (Ty (IntOp (Ty DPR:$src1),
1526 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1527 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001528 let isCommutable = 0;
1529}
David Goodwin658ea602009-09-25 18:38:29 +00001530class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001531 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001532 : N3V<0, 1, op21_20, op11_8, 1, 0,
1533 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1534 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1535 [(set (Ty DPR:$dst),
1536 (Ty (IntOp (Ty DPR:$src1),
1537 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001538 let isCommutable = 0;
1539}
Owen Anderson3557d002010-10-26 20:56:57 +00001540class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1541 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001542 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001543 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1544 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1545 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1546 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001547 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001548}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001549
Bob Wilson5bafff32009-06-22 23:27:02 +00001550class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001551 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001552 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001553 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001554 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1555 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1556 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001557 let isCommutable = Commutable;
1558}
David Goodwin658ea602009-09-25 18:38:29 +00001559class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001560 string OpcodeStr, string Dt,
1561 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001562 : N3V<1, 1, op21_20, op11_8, 1, 0,
1563 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1564 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1565 [(set (ResTy QPR:$dst),
1566 (ResTy (IntOp (ResTy QPR:$src1),
1567 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1568 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001569 let isCommutable = 0;
1570}
David Goodwin658ea602009-09-25 18:38:29 +00001571class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001572 string OpcodeStr, string Dt,
1573 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001574 : N3V<1, 1, op21_20, op11_8, 1, 0,
1575 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1576 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1577 [(set (ResTy QPR:$dst),
1578 (ResTy (IntOp (ResTy QPR:$src1),
1579 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1580 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001581 let isCommutable = 0;
1582}
Owen Anderson3557d002010-10-26 20:56:57 +00001583class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1584 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001585 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001586 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1587 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1588 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1589 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001590 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001591}
Bob Wilson5bafff32009-06-22 23:27:02 +00001592
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001593// Multiply-Add/Sub operations: single-, double- and quad-register.
1594class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1595 InstrItinClass itin, string OpcodeStr, string Dt,
1596 ValueType Ty, SDNode MulOp, SDNode OpNode>
1597 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1598 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001599 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001600 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1601
Bob Wilson5bafff32009-06-22 23:27:02 +00001602class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001603 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001604 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001605 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001606 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1607 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1608 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1609 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1610
David Goodwin658ea602009-09-25 18:38:29 +00001611class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001612 string OpcodeStr, string Dt,
1613 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001614 : N3V<0, 1, op21_20, op11_8, 1, 0,
1615 (outs DPR:$dst),
1616 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1617 NVMulSLFrm, itin,
1618 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1619 [(set (Ty DPR:$dst),
1620 (Ty (ShOp (Ty DPR:$src1),
1621 (Ty (MulOp DPR:$src2,
1622 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1623 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001624class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001625 string OpcodeStr, string Dt,
1626 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001627 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001628 (outs DPR:$Vd),
1629 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001630 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001631 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1632 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001633 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001634 (Ty (MulOp DPR:$Vn,
1635 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001636 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001637
Bob Wilson5bafff32009-06-22 23:27:02 +00001638class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001639 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001640 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001641 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001642 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1643 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1644 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1645 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001646class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001647 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001648 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001649 : N3V<1, 1, op21_20, op11_8, 1, 0,
1650 (outs QPR:$dst),
1651 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1652 NVMulSLFrm, itin,
1653 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1654 [(set (ResTy QPR:$dst),
1655 (ResTy (ShOp (ResTy QPR:$src1),
1656 (ResTy (MulOp QPR:$src2,
1657 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1658 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001659class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001660 string OpcodeStr, string Dt,
1661 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001662 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001663 : N3V<1, 1, op21_20, op11_8, 1, 0,
1664 (outs QPR:$dst),
1665 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1666 NVMulSLFrm, itin,
1667 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1668 [(set (ResTy QPR:$dst),
1669 (ResTy (ShOp (ResTy QPR:$src1),
1670 (ResTy (MulOp QPR:$src2,
1671 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1672 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001673
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001674// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1675class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1676 InstrItinClass itin, string OpcodeStr, string Dt,
1677 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1678 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001679 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1680 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1681 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1682 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001683class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1684 InstrItinClass itin, string OpcodeStr, string Dt,
1685 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1686 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001687 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1688 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1689 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1690 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001691
Bob Wilson5bafff32009-06-22 23:27:02 +00001692// Neon 3-argument intrinsics, both double- and quad-register.
1693// The destination register is also used as the first source operand register.
1694class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001695 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001696 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001697 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001698 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001699 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001700 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1701 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1702class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001703 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001704 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001705 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001706 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001707 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001708 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1709 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1710
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001711// Long Multiply-Add/Sub operations.
1712class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1713 InstrItinClass itin, string OpcodeStr, string Dt,
1714 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1715 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001716 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1717 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1718 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1719 (TyQ (MulOp (TyD DPR:$Vn),
1720 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001721class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1722 InstrItinClass itin, string OpcodeStr, string Dt,
1723 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1724 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1725 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1726 NVMulSLFrm, itin,
1727 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1728 [(set QPR:$dst,
1729 (OpNode (TyQ QPR:$src1),
1730 (TyQ (MulOp (TyD DPR:$src2),
1731 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1732 imm:$lane))))))]>;
1733class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1734 InstrItinClass itin, string OpcodeStr, string Dt,
1735 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1736 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1737 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1738 NVMulSLFrm, itin,
1739 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1740 [(set QPR:$dst,
1741 (OpNode (TyQ QPR:$src1),
1742 (TyQ (MulOp (TyD DPR:$src2),
1743 (TyD (NEONvduplane (TyD DPR_8:$src3),
1744 imm:$lane))))))]>;
1745
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001746// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1747class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1748 InstrItinClass itin, string OpcodeStr, string Dt,
1749 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1750 SDNode OpNode>
1751 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001752 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1753 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1754 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1755 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1756 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001757
Bob Wilson5bafff32009-06-22 23:27:02 +00001758// Neon Long 3-argument intrinsic. The destination register is
1759// a quad-register and is also used as the first source operand register.
1760class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001761 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001762 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001763 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001764 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1765 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1766 [(set QPR:$Vd,
1767 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001768class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001769 string OpcodeStr, string Dt,
1770 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001771 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1772 (outs QPR:$dst),
1773 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1774 NVMulSLFrm, itin,
1775 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1776 [(set (ResTy QPR:$dst),
1777 (ResTy (IntOp (ResTy QPR:$src1),
1778 (OpTy DPR:$src2),
1779 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1780 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001781class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1782 InstrItinClass itin, string OpcodeStr, string Dt,
1783 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001784 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1785 (outs QPR:$dst),
1786 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1787 NVMulSLFrm, itin,
1788 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1789 [(set (ResTy QPR:$dst),
1790 (ResTy (IntOp (ResTy QPR:$src1),
1791 (OpTy DPR:$src2),
1792 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1793 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001794
Bob Wilson5bafff32009-06-22 23:27:02 +00001795// Narrowing 3-register intrinsics.
1796class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001797 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001798 Intrinsic IntOp, bit Commutable>
1799 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001800 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001801 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001802 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1803 let isCommutable = Commutable;
1804}
1805
Bob Wilson04d6c282010-08-29 05:57:34 +00001806// Long 3-register operations.
1807class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1808 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001809 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1810 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1811 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1812 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1813 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1814 let isCommutable = Commutable;
1815}
1816class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1817 InstrItinClass itin, string OpcodeStr, string Dt,
1818 ValueType TyQ, ValueType TyD, SDNode OpNode>
1819 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1820 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1821 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1822 [(set QPR:$dst,
1823 (TyQ (OpNode (TyD DPR:$src1),
1824 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1825class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1826 InstrItinClass itin, string OpcodeStr, string Dt,
1827 ValueType TyQ, ValueType TyD, SDNode OpNode>
1828 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1829 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1830 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1831 [(set QPR:$dst,
1832 (TyQ (OpNode (TyD DPR:$src1),
1833 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1834
1835// Long 3-register operations with explicitly extended operands.
1836class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1837 InstrItinClass itin, string OpcodeStr, string Dt,
1838 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1839 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001840 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001841 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1842 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1843 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1844 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1845 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001846}
1847
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001848// Long 3-register intrinsics with explicit extend (VABDL).
1849class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1850 InstrItinClass itin, string OpcodeStr, string Dt,
1851 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1852 bit Commutable>
1853 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1854 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1855 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1856 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1857 (TyD DPR:$src2))))))]> {
1858 let isCommutable = Commutable;
1859}
1860
Bob Wilson5bafff32009-06-22 23:27:02 +00001861// Long 3-register intrinsics.
1862class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001863 InstrItinClass itin, string OpcodeStr, string Dt,
1864 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001865 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001866 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001867 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001868 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1869 let isCommutable = Commutable;
1870}
David Goodwin658ea602009-09-25 18:38:29 +00001871class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 string OpcodeStr, string Dt,
1873 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001874 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1875 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1876 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1877 [(set (ResTy QPR:$dst),
1878 (ResTy (IntOp (OpTy DPR:$src1),
1879 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1880 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001881class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1882 InstrItinClass itin, string OpcodeStr, string Dt,
1883 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001884 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1885 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1886 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1887 [(set (ResTy QPR:$dst),
1888 (ResTy (IntOp (OpTy DPR:$src1),
1889 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1890 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001891
Bob Wilson04d6c282010-08-29 05:57:34 +00001892// Wide 3-register operations.
1893class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1894 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1895 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001896 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001897 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1898 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1899 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1900 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001901 let isCommutable = Commutable;
1902}
1903
1904// Pairwise long 2-register intrinsics, both double- and quad-register.
1905class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001906 bits<2> op17_16, bits<5> op11_7, bit op4,
1907 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001908 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1909 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001910 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001911 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1912class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 bits<2> op17_16, bits<5> op11_7, bit op4,
1914 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001915 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1916 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001917 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001918 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1919
1920// Pairwise long 2-register accumulate intrinsics,
1921// both double- and quad-register.
1922// The destination register is also used as the first source operand register.
1923class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 bits<2> op17_16, bits<5> op11_7, bit op4,
1925 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001926 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1927 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001928 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1929 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1930 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001931class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 bits<2> op17_16, bits<5> op11_7, bit op4,
1933 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001934 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1935 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001936 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1937 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1938 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001939
1940// Shift by immediate,
1941// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001942class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001943 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001945 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001946 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001948 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001949class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001950 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001952 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001953 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001954 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001955 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1956
Johnny Chen6c8648b2010-03-17 23:26:50 +00001957// Long shift by immediate.
1958class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1959 string OpcodeStr, string Dt,
1960 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1961 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001962 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001963 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001964 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1965 (i32 imm:$SIMM))))]>;
1966
Bob Wilson5bafff32009-06-22 23:27:02 +00001967// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001968class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001969 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001970 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001971 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001972 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001973 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001974 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1975 (i32 imm:$SIMM))))]>;
1976
1977// Shift right by immediate and accumulate,
1978// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001979class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001980 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001981 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1982 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1983 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1984 [(set DPR:$Vd, (Ty (add DPR:$src1,
1985 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001986class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001987 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001988 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1989 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1990 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1991 [(set QPR:$Vd, (Ty (add QPR:$src1,
1992 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001993
1994// Shift by immediate and insert,
1995// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001996class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001997 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001998 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1999 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2000 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2001 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002002class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002003 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002004 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2005 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2006 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2007 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002008
2009// Convert, with fractional bits immediate,
2010// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002011class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002012 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002013 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002014 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002015 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2016 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2017 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002018class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002019 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002020 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002021 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002022 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2023 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2024 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002025
2026//===----------------------------------------------------------------------===//
2027// Multiclasses
2028//===----------------------------------------------------------------------===//
2029
Bob Wilson916ac5b2009-10-03 04:44:16 +00002030// Abbreviations used in multiclass suffixes:
2031// Q = quarter int (8 bit) elements
2032// H = half int (16 bit) elements
2033// S = single int (32 bit) elements
2034// D = double int (64 bit) elements
2035
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002036// Neon 2-register vector operations -- for disassembly only.
2037
2038// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002039multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2040 bits<5> op11_7, bit op4, string opc, string Dt,
2041 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002042 // 64-bit vector types.
2043 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2044 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002045 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002046 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2047 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002048 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002049 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2050 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002051 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002052 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2053 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2054 opc, "f32", asm, "", []> {
2055 let Inst{10} = 1; // overwrite F = 1
2056 }
2057
2058 // 128-bit vector types.
2059 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2060 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002061 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002062 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2063 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002064 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002065 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2066 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002067 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002068 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2069 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2070 opc, "f32", asm, "", []> {
2071 let Inst{10} = 1; // overwrite F = 1
2072 }
2073}
2074
Bob Wilson5bafff32009-06-22 23:27:02 +00002075// Neon 3-register vector operations.
2076
2077// First with only element sizes of 8, 16 and 32 bits:
2078multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002079 InstrItinClass itinD16, InstrItinClass itinD32,
2080 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 string OpcodeStr, string Dt,
2082 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002084 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 OpcodeStr, !strconcat(Dt, "8"),
2086 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002087 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002088 OpcodeStr, !strconcat(Dt, "16"),
2089 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002090 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002091 OpcodeStr, !strconcat(Dt, "32"),
2092 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002093
2094 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002095 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002096 OpcodeStr, !strconcat(Dt, "8"),
2097 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002098 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002099 OpcodeStr, !strconcat(Dt, "16"),
2100 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002101 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002102 OpcodeStr, !strconcat(Dt, "32"),
2103 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002104}
2105
Evan Chengf81bf152009-11-23 21:57:23 +00002106multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2107 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2108 v4i16, ShOp>;
2109 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002110 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002111 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002112 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002113 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002114 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002115}
2116
Bob Wilson5bafff32009-06-22 23:27:02 +00002117// ....then also with element size 64 bits:
2118multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002119 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002120 string OpcodeStr, string Dt,
2121 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002122 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002123 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002124 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002125 OpcodeStr, !strconcat(Dt, "64"),
2126 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002127 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 OpcodeStr, !strconcat(Dt, "64"),
2129 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002130}
2131
2132
Bob Wilson973a0742010-08-30 20:02:30 +00002133// Neon Narrowing 2-register vector operations,
2134// source operand element sizes of 16, 32 and 64 bits:
2135multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2136 bits<5> op11_7, bit op6, bit op4,
2137 InstrItinClass itin, string OpcodeStr, string Dt,
2138 SDNode OpNode> {
2139 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2140 itin, OpcodeStr, !strconcat(Dt, "16"),
2141 v8i8, v8i16, OpNode>;
2142 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2143 itin, OpcodeStr, !strconcat(Dt, "32"),
2144 v4i16, v4i32, OpNode>;
2145 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2146 itin, OpcodeStr, !strconcat(Dt, "64"),
2147 v2i32, v2i64, OpNode>;
2148}
2149
Bob Wilson5bafff32009-06-22 23:27:02 +00002150// Neon Narrowing 2-register vector intrinsics,
2151// source operand element sizes of 16, 32 and 64 bits:
2152multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002153 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002154 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002155 Intrinsic IntOp> {
2156 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002157 itin, OpcodeStr, !strconcat(Dt, "16"),
2158 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002159 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002160 itin, OpcodeStr, !strconcat(Dt, "32"),
2161 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002162 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002163 itin, OpcodeStr, !strconcat(Dt, "64"),
2164 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002165}
2166
2167
2168// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2169// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002170multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2171 string OpcodeStr, string Dt, SDNode OpNode> {
2172 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2173 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2174 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2175 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2176 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2177 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002178}
2179
2180
2181// Neon 3-register vector intrinsics.
2182
2183// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002184multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002185 InstrItinClass itinD16, InstrItinClass itinD32,
2186 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002187 string OpcodeStr, string Dt,
2188 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002190 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002191 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002192 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002193 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002194 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002195 v2i32, v2i32, IntOp, Commutable>;
2196
2197 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002198 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002199 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002200 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002201 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002202 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 v4i32, v4i32, IntOp, Commutable>;
2204}
Owen Anderson3557d002010-10-26 20:56:57 +00002205multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2206 InstrItinClass itinD16, InstrItinClass itinD32,
2207 InstrItinClass itinQ16, InstrItinClass itinQ32,
2208 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002209 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002210 // 64-bit vector types.
2211 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2212 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002213 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002214 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2215 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002216 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002217
2218 // 128-bit vector types.
2219 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2220 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002221 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002222 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2223 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002224 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002225}
Bob Wilson5bafff32009-06-22 23:27:02 +00002226
David Goodwin658ea602009-09-25 18:38:29 +00002227multiclass N3VIntSL_HS<bits<4> op11_8,
2228 InstrItinClass itinD16, InstrItinClass itinD32,
2229 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002230 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002231 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002232 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002233 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002234 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002235 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002236 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002237 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002238 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002239}
2240
Bob Wilson5bafff32009-06-22 23:27:02 +00002241// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002242multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002243 InstrItinClass itinD16, InstrItinClass itinD32,
2244 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002245 string OpcodeStr, string Dt,
2246 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002247 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002249 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002250 OpcodeStr, !strconcat(Dt, "8"),
2251 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002252 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002253 OpcodeStr, !strconcat(Dt, "8"),
2254 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002255}
Owen Anderson3557d002010-10-26 20:56:57 +00002256multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2257 InstrItinClass itinD16, InstrItinClass itinD32,
2258 InstrItinClass itinQ16, InstrItinClass itinQ32,
2259 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002260 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002261 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002262 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002263 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2264 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002265 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002266 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2267 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002268 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002269}
2270
Bob Wilson5bafff32009-06-22 23:27:02 +00002271
2272// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002273multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002274 InstrItinClass itinD16, InstrItinClass itinD32,
2275 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002276 string OpcodeStr, string Dt,
2277 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002278 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002279 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002280 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002281 OpcodeStr, !strconcat(Dt, "64"),
2282 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002283 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002284 OpcodeStr, !strconcat(Dt, "64"),
2285 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002286}
Owen Anderson3557d002010-10-26 20:56:57 +00002287multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2288 InstrItinClass itinD16, InstrItinClass itinD32,
2289 InstrItinClass itinQ16, InstrItinClass itinQ32,
2290 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002291 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002292 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002293 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002294 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2295 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002296 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002297 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2298 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002299 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002300}
Bob Wilson5bafff32009-06-22 23:27:02 +00002301
Bob Wilson5bafff32009-06-22 23:27:02 +00002302// Neon Narrowing 3-register vector intrinsics,
2303// source operand element sizes of 16, 32 and 64 bits:
2304multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002305 string OpcodeStr, string Dt,
2306 Intrinsic IntOp, bit Commutable = 0> {
2307 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2308 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002309 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002310 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2311 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002312 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002313 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2314 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002315 v2i32, v2i64, IntOp, Commutable>;
2316}
2317
2318
Bob Wilson04d6c282010-08-29 05:57:34 +00002319// Neon Long 3-register vector operations.
2320
2321multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2322 InstrItinClass itin16, InstrItinClass itin32,
2323 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002324 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002325 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2326 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002327 v8i16, v8i8, OpNode, Commutable>;
2328 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2329 OpcodeStr, !strconcat(Dt, "16"),
2330 v4i32, v4i16, OpNode, Commutable>;
2331 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2332 OpcodeStr, !strconcat(Dt, "32"),
2333 v2i64, v2i32, OpNode, Commutable>;
2334}
2335
2336multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2337 InstrItinClass itin, string OpcodeStr, string Dt,
2338 SDNode OpNode> {
2339 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2340 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2341 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2342 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2343}
2344
2345multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2346 InstrItinClass itin16, InstrItinClass itin32,
2347 string OpcodeStr, string Dt,
2348 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2349 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2350 OpcodeStr, !strconcat(Dt, "8"),
2351 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2352 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2353 OpcodeStr, !strconcat(Dt, "16"),
2354 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2355 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2356 OpcodeStr, !strconcat(Dt, "32"),
2357 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002358}
2359
Bob Wilson5bafff32009-06-22 23:27:02 +00002360// Neon Long 3-register vector intrinsics.
2361
2362// First with only element sizes of 16 and 32 bits:
2363multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002364 InstrItinClass itin16, InstrItinClass itin32,
2365 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002366 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002367 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002368 OpcodeStr, !strconcat(Dt, "16"),
2369 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002370 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002371 OpcodeStr, !strconcat(Dt, "32"),
2372 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002373}
2374
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002375multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002376 InstrItinClass itin, string OpcodeStr, string Dt,
2377 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002378 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002379 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002380 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002381 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002382}
2383
Bob Wilson5bafff32009-06-22 23:27:02 +00002384// ....then also with element size of 8 bits:
2385multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002386 InstrItinClass itin16, InstrItinClass itin32,
2387 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002388 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002389 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002391 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002392 OpcodeStr, !strconcat(Dt, "8"),
2393 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002394}
2395
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002396// ....with explicit extend (VABDL).
2397multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2398 InstrItinClass itin, string OpcodeStr, string Dt,
2399 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2400 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2401 OpcodeStr, !strconcat(Dt, "8"),
2402 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2403 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2404 OpcodeStr, !strconcat(Dt, "16"),
2405 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2406 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2407 OpcodeStr, !strconcat(Dt, "32"),
2408 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2409}
2410
Bob Wilson5bafff32009-06-22 23:27:02 +00002411
2412// Neon Wide 3-register vector intrinsics,
2413// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002414multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2415 string OpcodeStr, string Dt,
2416 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2417 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2418 OpcodeStr, !strconcat(Dt, "8"),
2419 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2420 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2421 OpcodeStr, !strconcat(Dt, "16"),
2422 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2423 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2424 OpcodeStr, !strconcat(Dt, "32"),
2425 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002426}
2427
2428
2429// Neon Multiply-Op vector operations,
2430// element sizes of 8, 16 and 32 bits:
2431multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002432 InstrItinClass itinD16, InstrItinClass itinD32,
2433 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002435 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002436 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002438 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002440 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002441 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002442
2443 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002444 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002445 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002446 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002447 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002448 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002449 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002450}
2451
David Goodwin658ea602009-09-25 18:38:29 +00002452multiclass N3VMulOpSL_HS<bits<4> op11_8,
2453 InstrItinClass itinD16, InstrItinClass itinD32,
2454 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002455 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002456 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002457 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002458 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002460 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002461 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2462 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002463 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002464 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2465 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002466}
Bob Wilson5bafff32009-06-22 23:27:02 +00002467
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002468// Neon Intrinsic-Op vector operations,
2469// element sizes of 8, 16 and 32 bits:
2470multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2471 InstrItinClass itinD, InstrItinClass itinQ,
2472 string OpcodeStr, string Dt, Intrinsic IntOp,
2473 SDNode OpNode> {
2474 // 64-bit vector types.
2475 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2476 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2477 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2478 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2479 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2480 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2481
2482 // 128-bit vector types.
2483 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2484 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2485 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2486 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2487 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2488 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2489}
2490
Bob Wilson5bafff32009-06-22 23:27:02 +00002491// Neon 3-argument intrinsics,
2492// element sizes of 8, 16 and 32 bits:
2493multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002494 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002495 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002496 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002497 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002498 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002499 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002500 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002501 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002502 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002503
2504 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002505 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002506 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002507 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002508 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002509 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002510 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002511}
2512
2513
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002514// Neon Long Multiply-Op vector operations,
2515// element sizes of 8, 16 and 32 bits:
2516multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2517 InstrItinClass itin16, InstrItinClass itin32,
2518 string OpcodeStr, string Dt, SDNode MulOp,
2519 SDNode OpNode> {
2520 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2521 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2522 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2523 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2524 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2525 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2526}
2527
2528multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2529 string Dt, SDNode MulOp, SDNode OpNode> {
2530 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2531 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2532 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2533 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2534}
2535
2536
Bob Wilson5bafff32009-06-22 23:27:02 +00002537// Neon Long 3-argument intrinsics.
2538
2539// First with only element sizes of 16 and 32 bits:
2540multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002541 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002542 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002543 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002544 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002545 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002546 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002547}
2548
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002549multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002550 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002551 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002552 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002553 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002554 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002555}
2556
Bob Wilson5bafff32009-06-22 23:27:02 +00002557// ....then also with element size of 8 bits:
2558multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002559 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002560 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002561 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2562 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002563 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002564}
2565
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002566// ....with explicit extend (VABAL).
2567multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2568 InstrItinClass itin, string OpcodeStr, string Dt,
2569 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2570 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2571 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2572 IntOp, ExtOp, OpNode>;
2573 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2574 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2575 IntOp, ExtOp, OpNode>;
2576 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2577 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2578 IntOp, ExtOp, OpNode>;
2579}
2580
Bob Wilson5bafff32009-06-22 23:27:02 +00002581
2582// Neon 2-register vector intrinsics,
2583// element sizes of 8, 16 and 32 bits:
2584multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002585 bits<5> op11_7, bit op4,
2586 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 // 64-bit vector types.
2589 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002590 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002591 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002592 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002593 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002594 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002595
2596 // 128-bit vector types.
2597 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002598 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002599 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002600 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002601 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002602 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002603}
2604
2605
2606// Neon Pairwise long 2-register intrinsics,
2607// element sizes of 8, 16 and 32 bits:
2608multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2609 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002610 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002611 // 64-bit vector types.
2612 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002613 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002614 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002615 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002616 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002617 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002618
2619 // 128-bit vector types.
2620 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002621 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002622 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002623 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002624 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002625 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002626}
2627
2628
2629// Neon Pairwise long 2-register accumulate intrinsics,
2630// element sizes of 8, 16 and 32 bits:
2631multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2632 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002633 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002634 // 64-bit vector types.
2635 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002636 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002637 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002638 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002639 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002640 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002641
2642 // 128-bit vector types.
2643 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002644 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002645 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002646 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002647 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002648 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002649}
2650
2651
2652// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002653// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002654// element sizes of 8, 16, 32 and 64 bits:
2655multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002656 InstrItinClass itin, string OpcodeStr, string Dt,
2657 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002658 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002659 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002660 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002661 let Inst{21-19} = 0b001; // imm6 = 001xxx
2662 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002663 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002664 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002665 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2666 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002667 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002668 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002669 let Inst{21} = 0b1; // imm6 = 1xxxxx
2670 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002671 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002672 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002673 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002674
2675 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002676 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002677 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002678 let Inst{21-19} = 0b001; // imm6 = 001xxx
2679 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002680 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002681 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002682 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2683 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002684 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002685 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002686 let Inst{21} = 0b1; // imm6 = 1xxxxx
2687 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002688 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002689 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002690 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002691}
2692
Bob Wilson5bafff32009-06-22 23:27:02 +00002693// Neon Shift-Accumulate vector operations,
2694// element sizes of 8, 16, 32 and 64 bits:
2695multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002696 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002698 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002699 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002700 let Inst{21-19} = 0b001; // imm6 = 001xxx
2701 }
2702 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002703 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002704 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2705 }
2706 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002707 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002708 let Inst{21} = 0b1; // imm6 = 1xxxxx
2709 }
2710 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002711 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002712 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002713
2714 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002715 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002716 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002717 let Inst{21-19} = 0b001; // imm6 = 001xxx
2718 }
2719 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002720 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002721 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2722 }
2723 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002725 let Inst{21} = 0b1; // imm6 = 1xxxxx
2726 }
2727 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002729 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002730}
2731
2732
2733// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002734// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002735// element sizes of 8, 16, 32 and 64 bits:
2736multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002737 string OpcodeStr, SDNode ShOp,
2738 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002739 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002740 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002741 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002742 let Inst{21-19} = 0b001; // imm6 = 001xxx
2743 }
2744 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002745 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002746 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2747 }
2748 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002749 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002750 let Inst{21} = 0b1; // imm6 = 1xxxxx
2751 }
2752 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002753 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002754 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002755
2756 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002757 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002758 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002759 let Inst{21-19} = 0b001; // imm6 = 001xxx
2760 }
2761 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002762 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002763 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2764 }
2765 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002766 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002767 let Inst{21} = 0b1; // imm6 = 1xxxxx
2768 }
2769 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002770 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002771 // imm6 = xxxxxx
2772}
2773
2774// Neon Shift Long operations,
2775// element sizes of 8, 16, 32 bits:
2776multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002777 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002778 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002780 let Inst{21-19} = 0b001; // imm6 = 001xxx
2781 }
2782 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002784 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2785 }
2786 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002787 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002788 let Inst{21} = 0b1; // imm6 = 1xxxxx
2789 }
2790}
2791
2792// Neon Shift Narrow operations,
2793// element sizes of 16, 32, 64 bits:
2794multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002795 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002796 SDNode OpNode> {
2797 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002798 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002799 let Inst{21-19} = 0b001; // imm6 = 001xxx
2800 }
2801 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002802 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002803 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2804 }
2805 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002806 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002807 let Inst{21} = 0b1; // imm6 = 1xxxxx
2808 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002809}
2810
2811//===----------------------------------------------------------------------===//
2812// Instruction Definitions.
2813//===----------------------------------------------------------------------===//
2814
2815// Vector Add Operations.
2816
2817// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002818defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002819 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002820def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002821 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002822def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002823 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002824// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002825defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2826 "vaddl", "s", add, sext, 1>;
2827defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2828 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002829// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002830defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2831defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002832// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002833defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2834 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2835 "vhadd", "s", int_arm_neon_vhadds, 1>;
2836defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2837 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2838 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002839// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002840defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2841 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2842 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2843defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2844 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2845 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002846// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002847defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2848 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2849 "vqadd", "s", int_arm_neon_vqadds, 1>;
2850defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2851 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2852 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002853// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002854defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2855 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002856// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002857defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2858 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002859
2860// Vector Multiply Operations.
2861
2862// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002863defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002865def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2866 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2867def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2868 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002869def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002870 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002871def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002872 v4f32, v4f32, fmul, 1>;
2873defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2874def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2875def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2876 v2f32, fmul>;
2877
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002878def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2879 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2880 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2881 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002882 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002883 (SubReg_i16_lane imm:$lane)))>;
2884def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2885 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2886 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2887 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002888 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002889 (SubReg_i32_lane imm:$lane)))>;
2890def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2891 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2892 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2893 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002894 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002895 (SubReg_i32_lane imm:$lane)))>;
2896
Bob Wilson5bafff32009-06-22 23:27:02 +00002897// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002898defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002899 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002900 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002901defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2902 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002903 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002904def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002905 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2906 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002907 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2908 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002909 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002910 (SubReg_i16_lane imm:$lane)))>;
2911def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002912 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2913 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002914 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2915 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002916 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002917 (SubReg_i32_lane imm:$lane)))>;
2918
Bob Wilson5bafff32009-06-22 23:27:02 +00002919// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002920defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2921 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002922 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002923defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2924 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002925 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002926def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002927 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2928 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002929 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2930 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002931 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002932 (SubReg_i16_lane imm:$lane)))>;
2933def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002934 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2935 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002936 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2937 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002938 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002939 (SubReg_i32_lane imm:$lane)))>;
2940
Bob Wilson5bafff32009-06-22 23:27:02 +00002941// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002942defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2943 "vmull", "s", NEONvmulls, 1>;
2944defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2945 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002946def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002947 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002948defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2949defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002950
Bob Wilson5bafff32009-06-22 23:27:02 +00002951// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002952defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2953 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2954defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2955 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002956
2957// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2958
2959// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002960defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002961 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2962def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002963 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002964def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002965 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002966defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002967 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2968def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002969 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002970def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002971 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002972
2973def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002974 (mul (v8i16 QPR:$src2),
2975 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2976 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002977 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002978 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002979 (SubReg_i16_lane imm:$lane)))>;
2980
2981def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002982 (mul (v4i32 QPR:$src2),
2983 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2984 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002985 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002986 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002987 (SubReg_i32_lane imm:$lane)))>;
2988
2989def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002990 (fmul (v4f32 QPR:$src2),
2991 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002992 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2993 (v4f32 QPR:$src2),
2994 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002995 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002996 (SubReg_i32_lane imm:$lane)))>;
2997
Bob Wilson5bafff32009-06-22 23:27:02 +00002998// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002999defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3000 "vmlal", "s", NEONvmulls, add>;
3001defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3002 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003003
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003004defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3005defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003006
Bob Wilson5bafff32009-06-22 23:27:02 +00003007// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003008defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003009 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003010defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003011
Bob Wilson5bafff32009-06-22 23:27:02 +00003012// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003013defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003014 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3015def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003016 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003017def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003018 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003019defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003020 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3021def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003022 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003023def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003024 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003025
3026def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003027 (mul (v8i16 QPR:$src2),
3028 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3029 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003030 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003031 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003032 (SubReg_i16_lane imm:$lane)))>;
3033
3034def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003035 (mul (v4i32 QPR:$src2),
3036 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3037 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003038 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003039 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003040 (SubReg_i32_lane imm:$lane)))>;
3041
3042def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003043 (fmul (v4f32 QPR:$src2),
3044 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3045 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003046 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003047 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003048 (SubReg_i32_lane imm:$lane)))>;
3049
Bob Wilson5bafff32009-06-22 23:27:02 +00003050// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003051defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3052 "vmlsl", "s", NEONvmulls, sub>;
3053defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3054 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003055
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003056defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3057defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003058
Bob Wilson5bafff32009-06-22 23:27:02 +00003059// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003060defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003061 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003062defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003063
3064// Vector Subtract Operations.
3065
3066// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003067defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003068 "vsub", "i", sub, 0>;
3069def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003070 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003071def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003072 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003073// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003074defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3075 "vsubl", "s", sub, sext, 0>;
3076defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3077 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003078// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003079defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3080defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003081// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003082defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003083 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003084 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003085defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003086 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003087 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003088// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003089defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003090 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003091 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003092defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003093 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003094 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003095// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003096defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3097 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003098// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003099defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3100 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003101
3102// Vector Comparisons.
3103
3104// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003105defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3106 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003107def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003108 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003109def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003110 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003111// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00003112defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00003113 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003114
Bob Wilson5bafff32009-06-22 23:27:02 +00003115// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003116defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3117 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
3118defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3119 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003120def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3121 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003122def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003123 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003124// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00003125// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003126defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
3127 "$dst, $src, #0">;
3128// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00003129// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003130defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
3131 "$dst, $src, #0">;
3132
Bob Wilson5bafff32009-06-22 23:27:02 +00003133// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003134defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3135 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3136defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3137 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003138def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003139 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003140def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003141 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003142// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003143// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003144defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
3145 "$dst, $src, #0">;
3146// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003147// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003148defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
3149 "$dst, $src, #0">;
3150
Bob Wilson5bafff32009-06-22 23:27:02 +00003151// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003152def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3153 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3154def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3155 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003156// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003157def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3158 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3159def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3160 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00003162defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003163 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003164
3165// Vector Bitwise Operations.
3166
Bob Wilsoncba270d2010-07-13 21:16:48 +00003167def vnotd : PatFrag<(ops node:$in),
3168 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3169def vnotq : PatFrag<(ops node:$in),
3170 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003171
3172
Bob Wilson5bafff32009-06-22 23:27:02 +00003173// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003174def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3175 v2i32, v2i32, and, 1>;
3176def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3177 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003178
3179// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003180def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3181 v2i32, v2i32, xor, 1>;
3182def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3183 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003184
3185// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003186def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3187 v2i32, v2i32, or, 1>;
3188def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3189 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003190
3191// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003192def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003193 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3194 "vbic", "$dst, $src1, $src2", "",
3195 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003196 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003197def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003198 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3199 "vbic", "$dst, $src1, $src2", "",
3200 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003201 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003202
3203// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003204def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003205 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3206 "vorn", "$dst, $src1, $src2", "",
3207 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003208 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003209def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003210 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3211 "vorn", "$dst, $src1, $src2", "",
3212 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003213 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003214
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003215// VMVN : Vector Bitwise NOT (Immediate)
3216
3217let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003218
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003219def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3220 (ins nModImm:$SIMM), IIC_VMOVImm,
3221 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003222 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3223 let Inst{9} = SIMM{9};
3224}
3225
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003226def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3227 (ins nModImm:$SIMM), IIC_VMOVImm,
3228 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003229 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3230 let Inst{9} = SIMM{9};
3231}
3232
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003233def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3234 (ins nModImm:$SIMM), IIC_VMOVImm,
3235 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003236 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3237 let Inst{11-8} = SIMM{11-8};
3238}
3239
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003240def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3241 (ins nModImm:$SIMM), IIC_VMOVImm,
3242 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003243 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3244 let Inst{11-8} = SIMM{11-8};
3245}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003246}
3247
Bob Wilson5bafff32009-06-22 23:27:02 +00003248// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003249def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003250 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003251 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003252 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003253def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003254 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003255 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003256 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3257def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3258def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003259
3260// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003261def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3262 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003263 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003264 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3265 [(set DPR:$Vd,
3266 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3267 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3268def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3269 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003270 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003271 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3272 [(set QPR:$Vd,
3273 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3274 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003275
3276// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003277// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003278// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003279def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003280 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003281 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003282 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003283 [/* For disassembly only; pattern left blank */]>;
3284def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003285 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003286 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003287 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003288 [/* For disassembly only; pattern left blank */]>;
3289
Bob Wilson5bafff32009-06-22 23:27:02 +00003290// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003291// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003292// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003293def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003294 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003295 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003296 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003297 [/* For disassembly only; pattern left blank */]>;
3298def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003299 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003300 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003301 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003302 [/* For disassembly only; pattern left blank */]>;
3303
3304// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003305// for equivalent operations with different register constraints; it just
3306// inserts copies.
3307
3308// Vector Absolute Differences.
3309
3310// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003311defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003312 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003313 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003314defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003315 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003316 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003317def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003318 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003319def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003320 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003321
3322// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003323defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3324 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3325defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3326 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003327
3328// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003329defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3330 "vaba", "s", int_arm_neon_vabds, add>;
3331defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3332 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003333
3334// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003335defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3336 "vabal", "s", int_arm_neon_vabds, zext, add>;
3337defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3338 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003339
3340// Vector Maximum and Minimum.
3341
3342// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003343defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003344 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003345 "vmax", "s", int_arm_neon_vmaxs, 1>;
3346defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003347 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003348 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003349def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3350 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003351 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003352def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3353 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003354 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3355
3356// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003357defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3358 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3359 "vmin", "s", int_arm_neon_vmins, 1>;
3360defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3361 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3362 "vmin", "u", int_arm_neon_vminu, 1>;
3363def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3364 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003365 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003366def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3367 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003368 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003369
3370// Vector Pairwise Operations.
3371
3372// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003373def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3374 "vpadd", "i8",
3375 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3376def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3377 "vpadd", "i16",
3378 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3379def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3380 "vpadd", "i32",
3381 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003382def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003383 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003384 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003385
3386// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003387defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003388 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003389defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003390 int_arm_neon_vpaddlu>;
3391
3392// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003393defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003394 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003395defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003396 int_arm_neon_vpadalu>;
3397
3398// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003399def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003400 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003401def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003402 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003403def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003404 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003405def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003406 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003407def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003408 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003409def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003410 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003411def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003412 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003413
3414// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003415def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003416 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003417def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003418 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003419def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003420 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003421def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003422 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003423def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003424 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003425def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003426 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003427def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003428 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003429
3430// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3431
3432// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003433def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003434 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003435 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003436def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003437 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003438 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003439def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003440 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003441 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003442def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003443 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003444 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003445
3446// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003447def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 IIC_VRECSD, "vrecps", "f32",
3449 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003450def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003451 IIC_VRECSQ, "vrecps", "f32",
3452 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003453
3454// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003455def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003456 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003457 v2i32, v2i32, int_arm_neon_vrsqrte>;
3458def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003459 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003460 v4i32, v4i32, int_arm_neon_vrsqrte>;
3461def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003462 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003463 v2f32, v2f32, int_arm_neon_vrsqrte>;
3464def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003466 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003467
3468// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003469def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 IIC_VRECSD, "vrsqrts", "f32",
3471 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003472def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003473 IIC_VRECSQ, "vrsqrts", "f32",
3474 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003475
3476// Vector Shifts.
3477
3478// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003479defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003480 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003481 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003482defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003483 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003484 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003485// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003486defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3487 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003488// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003489defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3490 N2RegVShRFrm>;
3491defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3492 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003493
3494// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003495defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3496defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003497
3498// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003499class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003500 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003501 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003502 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3503 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003504 let Inst{21-16} = op21_16;
3505}
Evan Chengf81bf152009-11-23 21:57:23 +00003506def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003507 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003508def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003509 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003510def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003511 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003512
3513// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003514defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003515 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003516
3517// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003518defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003519 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003520 "vrshl", "s", int_arm_neon_vrshifts>;
3521defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003522 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003523 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003524// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003525defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3526 N2RegVShRFrm>;
3527defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3528 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003529
3530// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003531defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003532 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003533
3534// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003535defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003536 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003537 "vqshl", "s", int_arm_neon_vqshifts>;
3538defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003539 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003540 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003541// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003542defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3543 N2RegVShLFrm>;
3544defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3545 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003546// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003547defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3548 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003549
3550// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003551defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003552 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003553defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003554 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003555
3556// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003557defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003558 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003559
3560// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003561defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003562 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003563 "vqrshl", "s", int_arm_neon_vqrshifts>;
3564defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003565 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003566 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003567
3568// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003569defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003570 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003571defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003572 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003573
3574// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003575defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003576 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003577
3578// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003579defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3580defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003581// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003582defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3583defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003584
3585// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003586defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003587// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003588defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003589
3590// Vector Absolute and Saturating Absolute.
3591
3592// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003593defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003594 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003595 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003596def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003597 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003598 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003599def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003600 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003601 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003602
3603// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003604defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003605 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003606 int_arm_neon_vqabs>;
3607
3608// Vector Negate.
3609
Bob Wilsoncba270d2010-07-13 21:16:48 +00003610def vnegd : PatFrag<(ops node:$in),
3611 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3612def vnegq : PatFrag<(ops node:$in),
3613 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003614
Evan Chengf81bf152009-11-23 21:57:23 +00003615class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003616 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003617 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003618 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003619class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003620 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003621 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003622 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003623
Chris Lattner0a00ed92010-03-28 08:39:10 +00003624// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003625def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3626def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3627def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3628def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3629def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3630def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003631
3632// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003633def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003634 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003635 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003636 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3637def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003638 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003639 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003640 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3641
Bob Wilsoncba270d2010-07-13 21:16:48 +00003642def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3643def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3644def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3645def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3646def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3647def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003648
3649// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003650defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003651 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003652 int_arm_neon_vqneg>;
3653
3654// Vector Bit Counting Operations.
3655
3656// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003657defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003658 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003659 int_arm_neon_vcls>;
3660// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003661defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003662 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003663 int_arm_neon_vclz>;
3664// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003665def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003666 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003667 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003668def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003669 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003670 v16i8, v16i8, int_arm_neon_vcnt>;
3671
Johnny Chend8836042010-02-24 20:06:07 +00003672// Vector Swap -- for disassembly only.
3673def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3674 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3675 "vswp", "$dst, $src", "", []>;
3676def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3677 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3678 "vswp", "$dst, $src", "", []>;
3679
Bob Wilson5bafff32009-06-22 23:27:02 +00003680// Vector Move Operations.
3681
3682// VMOV : Vector Move (Register)
3683
Evan Cheng020cc1b2010-05-13 00:16:46 +00003684let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003685def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003686 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003687def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003688 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003689
Evan Cheng22c687b2010-05-14 02:13:41 +00003690// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003691// be expanded after register allocation is completed.
3692def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003693 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003694
3695def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003696 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003697} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003698
Bob Wilson5bafff32009-06-22 23:27:02 +00003699// VMOV : Vector Move (Immediate)
3700
Evan Cheng47006be2010-05-17 21:54:50 +00003701let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003702def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003703 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003704 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003705 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003706def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003707 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003708 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003709 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003710
Bob Wilson1a913ed2010-06-11 21:34:50 +00003711def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3712 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003713 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003714 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3715 let Inst{9} = SIMM{9};
3716}
3717
Bob Wilson1a913ed2010-06-11 21:34:50 +00003718def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3719 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003720 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003721 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3722 let Inst{9} = SIMM{9};
3723}
Bob Wilson5bafff32009-06-22 23:27:02 +00003724
Bob Wilson046afdb2010-07-14 06:30:44 +00003725def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003726 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003727 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003728 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3729 let Inst{11-8} = SIMM{11-8};
3730}
3731
Bob Wilson046afdb2010-07-14 06:30:44 +00003732def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003733 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003734 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003735 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3736 let Inst{11-8} = SIMM{11-8};
3737}
Bob Wilson5bafff32009-06-22 23:27:02 +00003738
3739def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003740 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003741 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003742 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003743def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003744 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003745 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003746 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003747} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003748
3749// VMOV : Vector Get Lane (move scalar to ARM core register)
3750
Johnny Chen131c4a52009-11-23 17:48:17 +00003751def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003752 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3753 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3754 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3755 imm:$lane))]> {
3756 let Inst{21} = lane{2};
3757 let Inst{6-5} = lane{1-0};
3758}
Johnny Chen131c4a52009-11-23 17:48:17 +00003759def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003760 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3761 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3762 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3763 imm:$lane))]> {
3764 let Inst{21} = lane{1};
3765 let Inst{6} = lane{0};
3766}
Johnny Chen131c4a52009-11-23 17:48:17 +00003767def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003768 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3769 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3770 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3771 imm:$lane))]> {
3772 let Inst{21} = lane{2};
3773 let Inst{6-5} = lane{1-0};
3774}
Johnny Chen131c4a52009-11-23 17:48:17 +00003775def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003776 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3777 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3778 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3779 imm:$lane))]> {
3780 let Inst{21} = lane{1};
3781 let Inst{6} = lane{0};
3782}
Johnny Chen131c4a52009-11-23 17:48:17 +00003783def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003784 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3785 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3786 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3787 imm:$lane))]> {
3788 let Inst{21} = lane{0};
3789}
Bob Wilson5bafff32009-06-22 23:27:02 +00003790// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3791def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3792 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003793 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003794 (SubReg_i8_lane imm:$lane))>;
3795def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3796 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003797 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003798 (SubReg_i16_lane imm:$lane))>;
3799def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3800 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003801 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003802 (SubReg_i8_lane imm:$lane))>;
3803def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3804 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003805 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003806 (SubReg_i16_lane imm:$lane))>;
3807def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3808 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003809 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003810 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003811def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003812 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003813 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003814def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003815 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003816 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003817//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003818// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003819def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003820 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003821
3822
3823// VMOV : Vector Set Lane (move ARM core register to scalar)
3824
Owen Andersond2fbdb72010-10-27 21:28:09 +00003825let Constraints = "$src1 = $V" in {
3826def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3827 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3828 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3829 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3830 GPR:$R, imm:$lane))]> {
3831 let Inst{21} = lane{2};
3832 let Inst{6-5} = lane{1-0};
3833}
3834def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3835 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3836 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3837 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3838 GPR:$R, imm:$lane))]> {
3839 let Inst{21} = lane{1};
3840 let Inst{6} = lane{0};
3841}
3842def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3843 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3844 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3845 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3846 GPR:$R, imm:$lane))]> {
3847 let Inst{21} = lane{0};
3848}
Bob Wilson5bafff32009-06-22 23:27:02 +00003849}
3850def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3851 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003852 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003853 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003854 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003855 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003856def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3857 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003858 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003859 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003860 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003861 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003862def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3863 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003864 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003865 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003866 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003867 (DSubReg_i32_reg imm:$lane)))>;
3868
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003869def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003870 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3871 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003872def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003873 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3874 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003875
3876//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003877// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003878def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003879 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003880
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003881def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003882 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003883def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003884 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003885def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003886 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003887
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003888def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3889 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3890def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3891 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3892def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3893 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3894
3895def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3896 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3897 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003898 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003899def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3900 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3901 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003902 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003903def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3904 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3905 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003906 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003907
Bob Wilson5bafff32009-06-22 23:27:02 +00003908// VDUP : Vector Duplicate (from ARM core register to all elements)
3909
Evan Chengf81bf152009-11-23 21:57:23 +00003910class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003911 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003912 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003913 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003914class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003915 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003916 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003917 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003918
Evan Chengf81bf152009-11-23 21:57:23 +00003919def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3920def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3921def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3922def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3923def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3924def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003925
3926def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003927 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003928 [(set DPR:$dst, (v2f32 (NEONvdup
3929 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003930def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003931 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003932 [(set QPR:$dst, (v4f32 (NEONvdup
3933 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003934
3935// VDUP : Vector Duplicate Lane (from scalar to all elements)
3936
Johnny Chene4614f72010-03-25 17:01:27 +00003937class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3938 ValueType Ty>
3939 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3940 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3941 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003942
Johnny Chene4614f72010-03-25 17:01:27 +00003943class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003944 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003945 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00003946 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00003947 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3948 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003949
Bob Wilson507df402009-10-21 02:15:46 +00003950// Inst{19-16} is partially specified depending on the element size.
3951
Owen Andersonf587a932010-10-27 19:25:54 +00003952def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
3953 let Inst{19-17} = lane{2-0};
3954}
3955def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
3956 let Inst{19-18} = lane{1-0};
3957}
3958def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
3959 let Inst{19} = lane{0};
3960}
3961def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
3962 let Inst{19} = lane{0};
3963}
3964def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
3965 let Inst{19-17} = lane{2-0};
3966}
3967def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
3968 let Inst{19-18} = lane{1-0};
3969}
3970def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
3971 let Inst{19} = lane{0};
3972}
3973def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
3974 let Inst{19} = lane{0};
3975}
Bob Wilson5bafff32009-06-22 23:27:02 +00003976
Bob Wilson0ce37102009-08-14 05:08:32 +00003977def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3978 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3979 (DSubReg_i8_reg imm:$lane))),
3980 (SubReg_i8_lane imm:$lane)))>;
3981def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3982 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3983 (DSubReg_i16_reg imm:$lane))),
3984 (SubReg_i16_lane imm:$lane)))>;
3985def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3986 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3987 (DSubReg_i32_reg imm:$lane))),
3988 (SubReg_i32_lane imm:$lane)))>;
3989def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3990 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3991 (DSubReg_i32_reg imm:$lane))),
3992 (SubReg_i32_lane imm:$lane)))>;
3993
Jim Grosbach65dc3032010-10-06 21:16:16 +00003994def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003995 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00003996def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003997 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003998
Bob Wilson5bafff32009-06-22 23:27:02 +00003999// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004000defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004001 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004002// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004003defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4004 "vqmovn", "s", int_arm_neon_vqmovns>;
4005defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4006 "vqmovn", "u", int_arm_neon_vqmovnu>;
4007defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4008 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004009// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004010defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4011defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004012
4013// Vector Conversions.
4014
Johnny Chen9e088762010-03-17 17:52:21 +00004015// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004016def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4017 v2i32, v2f32, fp_to_sint>;
4018def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4019 v2i32, v2f32, fp_to_uint>;
4020def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4021 v2f32, v2i32, sint_to_fp>;
4022def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4023 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004024
Johnny Chen6c8648b2010-03-17 23:26:50 +00004025def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4026 v4i32, v4f32, fp_to_sint>;
4027def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4028 v4i32, v4f32, fp_to_uint>;
4029def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4030 v4f32, v4i32, sint_to_fp>;
4031def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4032 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004033
4034// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004035def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004036 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004037def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004038 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004039def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004040 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004041def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004042 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4043
Evan Chengf81bf152009-11-23 21:57:23 +00004044def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004045 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004046def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004047 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004048def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004049 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004050def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004051 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4052
Bob Wilsond8e17572009-08-12 22:31:50 +00004053// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004054
4055// VREV64 : Vector Reverse elements within 64-bit doublewords
4056
Evan Chengf81bf152009-11-23 21:57:23 +00004057class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004058 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004059 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004060 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004061 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004062class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004063 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004064 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004065 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004066 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004067
Evan Chengf81bf152009-11-23 21:57:23 +00004068def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4069def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4070def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4071def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004072
Evan Chengf81bf152009-11-23 21:57:23 +00004073def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4074def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4075def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4076def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004077
4078// VREV32 : Vector Reverse elements within 32-bit words
4079
Evan Chengf81bf152009-11-23 21:57:23 +00004080class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004081 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004082 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004083 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004084 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004085class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004086 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004087 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004088 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004089 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004090
Evan Chengf81bf152009-11-23 21:57:23 +00004091def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4092def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004093
Evan Chengf81bf152009-11-23 21:57:23 +00004094def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4095def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004096
4097// VREV16 : Vector Reverse elements within 16-bit halfwords
4098
Evan Chengf81bf152009-11-23 21:57:23 +00004099class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004100 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004101 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004102 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004103 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004104class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004105 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004106 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004107 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004108 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004109
Evan Chengf81bf152009-11-23 21:57:23 +00004110def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4111def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004112
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004113// Other Vector Shuffles.
4114
4115// VEXT : Vector Extract
4116
Evan Chengf81bf152009-11-23 21:57:23 +00004117class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004118 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
4119 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
4120 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4121 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004122 (Ty DPR:$rhs), imm:$index)))]> {
4123 bits<4> index;
4124 let Inst{11-8} = index{3-0};
4125}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004126
Evan Chengf81bf152009-11-23 21:57:23 +00004127class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004128 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
4129 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
4130 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4131 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004132 (Ty QPR:$rhs), imm:$index)))]> {
4133 bits<4> index;
4134 let Inst{11-8} = index{3-0};
4135}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004136
Evan Chengf81bf152009-11-23 21:57:23 +00004137def VEXTd8 : VEXTd<"vext", "8", v8i8>;
4138def VEXTd16 : VEXTd<"vext", "16", v4i16>;
4139def VEXTd32 : VEXTd<"vext", "32", v2i32>;
4140def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004141
Evan Chengf81bf152009-11-23 21:57:23 +00004142def VEXTq8 : VEXTq<"vext", "8", v16i8>;
4143def VEXTq16 : VEXTq<"vext", "16", v8i16>;
4144def VEXTq32 : VEXTq<"vext", "32", v4i32>;
4145def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004146
Bob Wilson64efd902009-08-08 05:53:00 +00004147// VTRN : Vector Transpose
4148
Evan Chengf81bf152009-11-23 21:57:23 +00004149def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4150def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4151def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004152
Evan Chengf81bf152009-11-23 21:57:23 +00004153def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4154def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4155def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004156
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004157// VUZP : Vector Unzip (Deinterleave)
4158
Evan Chengf81bf152009-11-23 21:57:23 +00004159def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4160def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4161def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004162
Evan Chengf81bf152009-11-23 21:57:23 +00004163def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4164def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4165def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004166
4167// VZIP : Vector Zip (Interleave)
4168
Evan Chengf81bf152009-11-23 21:57:23 +00004169def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4170def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4171def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004172
Evan Chengf81bf152009-11-23 21:57:23 +00004173def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4174def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4175def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004176
Bob Wilson114a2662009-08-12 20:51:55 +00004177// Vector Table Lookup and Table Extension.
4178
4179// VTBL : Vector Table Lookup
4180def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004181 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4182 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4183 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4184 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004185let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004186def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004187 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4188 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4189 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004190def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004191 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4192 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4193 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004194def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004195 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4196 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004197 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004198 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004199} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004200
Bob Wilsonbd916c52010-09-13 23:55:10 +00004201def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004202 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004203def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004204 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004205def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004206 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004207
Bob Wilson114a2662009-08-12 20:51:55 +00004208// VTBX : Vector Table Extension
4209def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004210 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4211 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4212 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4213 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4214 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004215let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004216def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004217 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4218 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4219 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004220def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004221 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4222 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004223 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004224 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4225 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004226def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004227 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4228 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4229 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4230 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004231} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004232
Bob Wilsonbd916c52010-09-13 23:55:10 +00004233def VTBX2Pseudo
4234 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004235 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004236def VTBX3Pseudo
4237 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004238 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004239def VTBX4Pseudo
4240 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004241 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004242
Bob Wilson5bafff32009-06-22 23:27:02 +00004243//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004244// NEON instructions for single-precision FP math
4245//===----------------------------------------------------------------------===//
4246
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004247class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4248 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004249 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004250 SPR:$a, ssub_0))),
4251 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004252
4253class N3VSPat<SDNode OpNode, NeonI Inst>
4254 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004255 (EXTRACT_SUBREG (v2f32
4256 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004257 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004258 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004259 SPR:$b, ssub_0))),
4260 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004261
4262class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4263 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4264 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004265 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004266 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004267 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004268 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004269 SPR:$b, ssub_0)),
4270 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004271
Evan Cheng1d2426c2009-08-07 19:30:41 +00004272// These need separate instructions because they must use DPR_VFP2 register
4273// class which have SPR sub-registers.
4274
4275// Vector Add Operations used for single-precision FP
4276let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004277def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4278def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004279
David Goodwin338268c2009-08-10 22:17:39 +00004280// Vector Sub Operations used for single-precision FP
4281let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004282def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4283def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004284
Evan Cheng1d2426c2009-08-07 19:30:41 +00004285// Vector Multiply Operations used for single-precision FP
4286let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004287def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4288def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004289
4290// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004291// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4292// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004293
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004294//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004295//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004296// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004297//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004298
4299//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004300//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004301// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004302//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004303
David Goodwin338268c2009-08-10 22:17:39 +00004304// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004305let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004306def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4307 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4308 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004309def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004310
David Goodwin338268c2009-08-10 22:17:39 +00004311// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004312let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004313def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4314 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4315 "vneg", "f32", "$dst, $src", "", []>;
4316def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004317
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004318// Vector Maximum used for single-precision FP
4319let neverHasSideEffects = 1 in
4320def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004321 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004322 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4323def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4324
4325// Vector Minimum used for single-precision FP
4326let neverHasSideEffects = 1 in
4327def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004328 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004329 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4330def : N3VSPat<NEONfmin, VMINfd_sfp>;
4331
David Goodwin338268c2009-08-10 22:17:39 +00004332// Vector Convert between single-precision FP and integer
4333let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004334def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4335 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004336def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004337
4338let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004339def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4340 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004341def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004342
4343let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004344def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4345 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004346def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004347
4348let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004349def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4350 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004351def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004352
Evan Cheng1d2426c2009-08-07 19:30:41 +00004353//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004354// Non-Instruction Patterns
4355//===----------------------------------------------------------------------===//
4356
4357// bit_convert
4358def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4359def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4360def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4361def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4362def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4363def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4364def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4365def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4366def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4367def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4368def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4369def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4370def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4371def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4372def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4373def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4374def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4375def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4376def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4377def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4378def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4379def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4380def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4381def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4382def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4383def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4384def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4385def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4386def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4387def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4388
4389def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4390def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4391def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4392def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4393def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4394def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4395def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4396def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4397def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4398def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4399def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4400def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4401def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4402def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4403def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4404def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4405def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4406def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4407def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4408def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4409def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4410def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4411def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4412def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4413def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4414def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4415def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4416def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4417def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4418def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;