blob: 22eff5e77457a5601d708c521607044263a4cf1a [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
335 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000337 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
343 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
344 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000345 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346
Evan Chengd2cde682008-03-10 19:38:10 +0000347 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000349
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352
Mon P Wang63307c32008-05-05 19:05:59 +0000353 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000364 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000372 }
373
Devang Patel24f20e02009-08-22 17:12:53 +0000374 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000599 }
600
Evan Chengc7ce29b2009-02-13 22:36:38 +0000601 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
602 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000603 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
605 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
606 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
608 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000609
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
611 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
612 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
613 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
616 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
617 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
618 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000619
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
621 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::AND, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::AND, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::OR, MVT::v8i8, Promote);
632 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
633 setOperationAction(ISD::OR, MVT::v4i16, Promote);
634 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v2i32, Promote);
636 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
637 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
640 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
641 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
644 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
645 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
648 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
649 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
654 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
655 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000656
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
661 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000662
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
669 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
671 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000672
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
676 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
677 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
678 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
679 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
680 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
681 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
682 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
683 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684 }
685
Evan Cheng92722532009-03-26 23:06:32 +0000686 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
690 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
691 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
692 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
693 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
694 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
695 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
696 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
697 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
698 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
699 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000705
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000706 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
707 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
709 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
710 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
711 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000712
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
714 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
715 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
716 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
717 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
718 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
719 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
720 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
721 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
722 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
723 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
724 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
725 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
726 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
727 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
728 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
731 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
732 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
733 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
736 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000740
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
743 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000744 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000745 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000746 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000747 // Do not attempt to custom lower non-128-bit vectors
748 if (!VT.is128BitVector())
749 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::BUILD_VECTOR,
751 VT.getSimpleVT().SimpleTy, Custom);
752 setOperationAction(ISD::VECTOR_SHUFFLE,
753 VT.getSimpleVT().SimpleTy, Custom);
754 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
755 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000756 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
759 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
760 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
761 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
762 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
763 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000764
Nate Begemancdd1eec2008-02-12 22:51:28 +0000765 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
767 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000768 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000770 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
772 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000773 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000774
775 // Do not attempt to promote non-128-bit vectors
776 if (!VT.is128BitVector()) {
777 continue;
778 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000779 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000787 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000789 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000792
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
795 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
796 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
797 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
800 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000801 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
803 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000804 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000805 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000806
Nate Begeman14d12ca2008-02-11 04:19:36 +0000807 if (Subtarget->hasSSE41()) {
808 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000810
811 // i8 and i16 vectors are custom , because the source register and source
812 // source memory operand types are not the same width. f32 vectors are
813 // custom since the immediate controlling the insert encodes additional
814 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000824
825 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000828 }
829 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830
Nate Begeman30a0de92008-07-17 16:51:19 +0000831 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
David Greene9b9838d2009-06-29 16:47:10 +0000835 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
837 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
838 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
839 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
842 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
843 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
844 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
845 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
846 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
847 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
848 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
849 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
850 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
851 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
852 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
853 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
854 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
855 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000856
857 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
859 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
860 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
861 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
862 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
863 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
864 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
865 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
866 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
867 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
868 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
869 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
870 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
871 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000872
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
874 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
875 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
876 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
879 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
880 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000883
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
885 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
888 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000890
891#if 0
892 // Not sure we want to do this since there are no 256-bit integer
893 // operations in AVX
894
895 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
896 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
898 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000899
900 // Do not attempt to custom lower non-power-of-2 vectors
901 if (!isPowerOf2_32(VT.getVectorNumElements()))
902 continue;
903
904 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
905 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
906 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
907 }
908
909 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
911 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000912 }
David Greene9b9838d2009-06-29 16:47:10 +0000913#endif
914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
920 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 if (!VT.is256BitVector()) {
925 continue;
926 }
927 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000937 }
938
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000940#endif
941 }
942
Evan Cheng6be2c582006-04-05 23:38:46 +0000943 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000945
Bill Wendling74c37652008-12-09 22:08:41 +0000946 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::SADDO, MVT::i32, Custom);
948 setOperationAction(ISD::SADDO, MVT::i64, Custom);
949 setOperationAction(ISD::UADDO, MVT::i32, Custom);
950 setOperationAction(ISD::UADDO, MVT::i64, Custom);
951 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
952 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
953 setOperationAction(ISD::USUBO, MVT::i32, Custom);
954 setOperationAction(ISD::USUBO, MVT::i64, Custom);
955 setOperationAction(ISD::SMULO, MVT::i32, Custom);
956 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000957
Evan Chengd54f2d52009-03-31 19:38:51 +0000958 if (!Subtarget->is64Bit()) {
959 // These libcalls are not available in 32-bit.
960 setLibcallName(RTLIB::SHL_I128, 0);
961 setLibcallName(RTLIB::SRL_I128, 0);
962 setLibcallName(RTLIB::SRA_I128, 0);
963 }
964
Evan Cheng206ee9d2006-07-07 08:33:52 +0000965 // We have target-specific dag combine patterns for the following nodes:
966 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000967 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000968 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000969 setTargetDAGCombine(ISD::SHL);
970 setTargetDAGCombine(ISD::SRA);
971 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000972 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000973 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000974 if (Subtarget->is64Bit())
975 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000976
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000977 computeRegisterProperties();
978
Evan Cheng87ed7162006-02-14 08:25:08 +0000979 // FIXME: These should be based on subtarget info. Plus, the values should
980 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000981 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
982 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
983 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000984 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000985 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000986}
987
Scott Michel5b8f82e2008-03-10 15:42:14 +0000988
Owen Anderson825b72b2009-08-11 20:47:22 +0000989MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
990 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000991}
992
993
Evan Cheng29286502008-01-23 23:17:41 +0000994/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
995/// the desired ByVal argument alignment.
996static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
997 if (MaxAlign == 16)
998 return;
999 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1000 if (VTy->getBitWidth() == 128)
1001 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001002 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1003 unsigned EltAlign = 0;
1004 getMaxByValAlign(ATy->getElementType(), EltAlign);
1005 if (EltAlign > MaxAlign)
1006 MaxAlign = EltAlign;
1007 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1008 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1009 unsigned EltAlign = 0;
1010 getMaxByValAlign(STy->getElementType(i), EltAlign);
1011 if (EltAlign > MaxAlign)
1012 MaxAlign = EltAlign;
1013 if (MaxAlign == 16)
1014 break;
1015 }
1016 }
1017 return;
1018}
1019
1020/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1021/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001022/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1023/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001024unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001025 if (Subtarget->is64Bit()) {
1026 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001027 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001028 if (TyAlign > 8)
1029 return TyAlign;
1030 return 8;
1031 }
1032
Evan Cheng29286502008-01-23 23:17:41 +00001033 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001034 if (Subtarget->hasSSE1())
1035 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001036 return Align;
1037}
Chris Lattner2b02a442007-02-25 08:29:00 +00001038
Evan Chengf0df0312008-05-15 08:39:06 +00001039/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001040/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001041/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001042/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001043EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001044X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001045 bool isSrcConst, bool isSrcStr,
1046 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001047 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1048 // linux. This is because the stack realignment code can't handle certain
1049 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001050 const Function *F = DAG.getMachineFunction().getFunction();
1051 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1052 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001053 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001055 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001057 }
Evan Chengf0df0312008-05-15 08:39:06 +00001058 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 return MVT::i64;
1060 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001061}
1062
Evan Chengcc415862007-11-09 01:32:10 +00001063/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1064/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001065SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001066 SelectionDAG &DAG) const {
1067 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001068 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001069 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001070 // This doesn't have DebugLoc associated with it, but is not really the
1071 // same as a Register.
1072 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1073 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001074 return Table;
1075}
1076
Bill Wendlingb4202b82009-07-01 18:50:55 +00001077/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001078unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001079 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001080}
1081
Chris Lattner2b02a442007-02-25 08:29:00 +00001082//===----------------------------------------------------------------------===//
1083// Return Value Calling Convention Implementation
1084//===----------------------------------------------------------------------===//
1085
Chris Lattner59ed56b2007-02-28 04:55:35 +00001086#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001087
Dan Gohman98ca4f22009-08-05 01:29:28 +00001088SDValue
1089X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001090 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 const SmallVectorImpl<ISD::OutputArg> &Outs,
1092 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001093
Chris Lattner9774c912007-02-27 05:28:59 +00001094 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1096 RVLocs, *DAG.getContext());
1097 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // If this is the first return lowered for this function, add the regs to the
1100 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001101 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001102 for (unsigned i = 0; i != RVLocs.size(); ++i)
1103 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001104 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Dan Gohman475871a2008-07-27 21:46:04 +00001107 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001108
Dan Gohman475871a2008-07-27 21:46:04 +00001109 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001110 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1111 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001112 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001113
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001114 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001115 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1116 CCValAssign &VA = RVLocs[i];
1117 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Chris Lattner447ff682008-03-11 03:23:40 +00001120 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1121 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001122 if (VA.getLocReg() == X86::ST0 ||
1123 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001124 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1125 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001126 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001128 RetOps.push_back(ValToCopy);
1129 // Don't emit a copytoreg.
1130 continue;
1131 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001132
Evan Cheng242b38b2009-02-23 09:03:22 +00001133 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1134 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001135 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001136 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001137 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001139 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001141 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001142 }
1143
Dale Johannesendd64c412009-02-04 00:33:20 +00001144 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001145 Flag = Chain.getValue(1);
1146 }
Dan Gohman61a92132008-04-21 23:59:07 +00001147
1148 // The x86-64 ABI for returning structs by value requires that we copy
1149 // the sret argument into %rax for the return. We saved the argument into
1150 // a virtual register in the entry block, so now we copy the value out
1151 // and into %rax.
1152 if (Subtarget->is64Bit() &&
1153 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1154 MachineFunction &MF = DAG.getMachineFunction();
1155 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1156 unsigned Reg = FuncInfo->getSRetReturnReg();
1157 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001159 FuncInfo->setSRetReturnReg(Reg);
1160 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001161 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001162
Dale Johannesendd64c412009-02-04 00:33:20 +00001163 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001164 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001165
1166 // RAX now acts like a return value.
1167 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattner447ff682008-03-11 03:23:40 +00001170 RetOps[0] = Chain; // Update chain.
1171
1172 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001173 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001174 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001175
1176 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001178}
1179
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180/// LowerCallResult - Lower the result values of a call into the
1181/// appropriate copies out of appropriate physical registers.
1182///
1183SDValue
1184X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001185 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 const SmallVectorImpl<ISD::InputArg> &Ins,
1187 DebugLoc dl, SelectionDAG &DAG,
1188 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001189
Chris Lattnere32bbf62007-02-28 07:09:55 +00001190 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001191 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001192 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001194 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner3085e152007-02-25 08:59:22 +00001197 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001199 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Torok Edwin3f142c32009-02-01 18:15:56 +00001202 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001203 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001205 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001206 }
1207
Chris Lattner8e6da152008-03-10 21:08:41 +00001208 // If this is a call to a function that returns an fp value on the floating
1209 // point stack, but where we prefer to use the value in xmm registers, copy
1210 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001211 if ((VA.getLocReg() == X86::ST0 ||
1212 VA.getLocReg() == X86::ST1) &&
1213 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Evan Cheng79fb3b42009-02-20 20:43:02 +00001217 SDValue Val;
1218 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1220 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1221 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1225 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001226 } else {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001229 Val = Chain.getValue(0);
1230 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001231 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 CopyVT, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001237 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001238
Dan Gohman37eed792009-02-04 17:28:58 +00001239 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001240 // Round the F80 the right size, which also moves to the appropriate xmm
1241 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001242 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 // This truncation won't change the value.
1244 DAG.getIntPtrConstant(1));
1245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001248 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001249
Dan Gohman98ca4f22009-08-05 01:29:28 +00001250 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001251}
1252
1253
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001254//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001255// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001256//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001257// StdCall calling convention seems to be standard for many Windows' API
1258// routines and around. It differs from C calling convention just a little:
1259// callee should clean up the stack, not caller. Symbols should be also
1260// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001261// For info on fast calling convention see Fast Calling Convention (tail call)
1262// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001265/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1267 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001268 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001269
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001271}
1272
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001273/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001274/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275static bool
1276ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1277 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001283/// IsCalleePop - Determines whether the callee is required to pop its
1284/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001285bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001286 if (IsVarArg)
1287 return false;
1288
Dan Gohman095cc292008-09-13 01:54:27 +00001289 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001290 default:
1291 return false;
1292 case CallingConv::X86_StdCall:
1293 return !Subtarget->is64Bit();
1294 case CallingConv::X86_FastCall:
1295 return !Subtarget->is64Bit();
1296 case CallingConv::Fast:
1297 return PerformTailCallOpt;
1298 }
1299}
1300
Dan Gohman095cc292008-09-13 01:54:27 +00001301/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1302/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001303CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001304 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001305 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001306 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001307 else
1308 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001309 }
1310
Gordon Henriksen86737662008-01-05 16:56:59 +00001311 if (CC == CallingConv::X86_FastCall)
1312 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001313 else if (CC == CallingConv::Fast)
1314 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001315 else
1316 return CC_X86_32_C;
1317}
1318
Dan Gohman98ca4f22009-08-05 01:29:28 +00001319/// NameDecorationForCallConv - Selects the appropriate decoration to
1320/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001321NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001322X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001324 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001325 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001326 return StdCall;
1327 return None;
1328}
1329
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001330
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001331/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1332/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001333/// the specific parameter attribute. The copy will be passed as a byval
1334/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001335static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001336CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001337 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1338 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001340 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001341 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001342}
1343
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344SDValue
1345X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001346 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 const SmallVectorImpl<ISD::InputArg> &Ins,
1348 DebugLoc dl, SelectionDAG &DAG,
1349 const CCValAssign &VA,
1350 MachineFrameInfo *MFI,
1351 unsigned i) {
1352
Rafael Espindola7effac52007-09-14 15:48:13 +00001353 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1355 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001356 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001357 EVT ValVT;
1358
1359 // If value is passed by pointer we have address passed instead of the value
1360 // itself.
1361 if (VA.getLocInfo() == CCValAssign::Indirect)
1362 ValVT = VA.getLocVT();
1363 else
1364 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001365
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001366 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001367 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 // In case of tail call optimization mark all arguments mutable. Since they
1369 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001370 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001371 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001373 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001374 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001375 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001376 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001377}
1378
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001381 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382 bool isVarArg,
1383 const SmallVectorImpl<ISD::InputArg> &Ins,
1384 DebugLoc dl,
1385 SelectionDAG &DAG,
1386 SmallVectorImpl<SDValue> &InVals) {
1387
Evan Cheng1bc78042006-04-26 01:20:17 +00001388 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001390
Gordon Henriksen86737662008-01-05 16:56:59 +00001391 const Function* Fn = MF.getFunction();
1392 if (Fn->hasExternalLinkage() &&
1393 Subtarget->isTargetCygMing() &&
1394 Fn->getName() == "main")
1395 FuncInfo->setForceFramePointer(true);
1396
1397 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001399
Evan Cheng1bc78042006-04-26 01:20:17 +00001400 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001402 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001403
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001405 "Var args not supported with calling convention fastcc");
1406
Chris Lattner638402b2007-02-28 07:00:42 +00001407 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001408 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1410 ArgLocs, *DAG.getContext());
1411 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Chris Lattnerf39f7712007-02-28 05:46:49 +00001413 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001414 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001415 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1416 CCValAssign &VA = ArgLocs[i];
1417 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1418 // places.
1419 assert(VA.getValNo() != LastVal &&
1420 "Don't support value assigned to multiple locs yet");
1421 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001422
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001424 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001425 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001427 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001429 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001431 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001433 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001434 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001435 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001436 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1437 RC = X86::VR64RegisterClass;
1438 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001439 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001440
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001441 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001443
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1445 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1446 // right size.
1447 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001448 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001449 DAG.getValueType(VA.getValVT()));
1450 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001451 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001452 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001453 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001454 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001455
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001456 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001457 // Handle MMX values passed in XMM regs.
1458 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1460 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001461 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1462 } else
1463 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001464 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 } else {
1466 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001468 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001469
1470 // If value is passed via pointer - do a load.
1471 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001475 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001476
Dan Gohman61a92132008-04-21 23:59:07 +00001477 // The x86-64 ABI for returning structs by value requires that we copy
1478 // the sret argument into %rax for the return. Save the argument into
1479 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001480 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001481 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1482 unsigned Reg = FuncInfo->getSRetReturnReg();
1483 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001485 FuncInfo->setSRetReturnReg(Reg);
1486 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001488 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001489 }
1490
Chris Lattnerf39f7712007-02-28 05:46:49 +00001491 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001492 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001494 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001495
Evan Cheng1bc78042006-04-26 01:20:17 +00001496 // If the function takes variable number of arguments, make a frame index for
1497 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001498 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1501 }
1502 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001503 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1504
1505 // FIXME: We should really autogenerate these arrays
1506 static const unsigned GPR64ArgRegsWin64[] = {
1507 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001509 static const unsigned XMMArgRegsWin64[] = {
1510 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1511 };
1512 static const unsigned GPR64ArgRegs64Bit[] = {
1513 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1514 };
1515 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1517 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1518 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001519 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1520
1521 if (IsWin64) {
1522 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1523 GPR64ArgRegs = GPR64ArgRegsWin64;
1524 XMMArgRegs = XMMArgRegsWin64;
1525 } else {
1526 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1527 GPR64ArgRegs = GPR64ArgRegs64Bit;
1528 XMMArgRegs = XMMArgRegs64Bit;
1529 }
1530 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1531 TotalNumIntRegs);
1532 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1533 TotalNumXMMRegs);
1534
Devang Patel578efa92009-06-05 21:57:13 +00001535 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001536 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001537 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001538 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001539 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001540 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001541 // Kernel mode asks for SSE to be disabled, so don't push them
1542 // on the stack.
1543 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001544
Gordon Henriksen86737662008-01-05 16:56:59 +00001545 // For X86-64, if there are vararg parameters that are passed via
1546 // registers, then we must store them to their spots on the stack so they
1547 // may be loaded by deferencing the result of va_next.
1548 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001549 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1550 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1551 TotalNumXMMRegs * 16, 16);
1552
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001554 SmallVector<SDValue, 8> MemOps;
1555 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001556 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001557 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001558 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1559 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001560 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1561 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001563 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001564 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001565 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001566 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001568 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001570
Dan Gohmanface41a2009-08-16 21:24:25 +00001571 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1572 // Now store the XMM (fp + vector) parameter registers.
1573 SmallVector<SDValue, 11> SaveXMMOps;
1574 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001575
Dan Gohmanface41a2009-08-16 21:24:25 +00001576 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1577 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1578 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001579
Dan Gohmanface41a2009-08-16 21:24:25 +00001580 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1581 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001582
Dan Gohmanface41a2009-08-16 21:24:25 +00001583 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1584 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1585 X86::VR128RegisterClass);
1586 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1587 SaveXMMOps.push_back(Val);
1588 }
1589 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1590 MVT::Other,
1591 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001593
1594 if (!MemOps.empty())
1595 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1596 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001601 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001603 BytesCallerReserves = 0;
1604 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001605 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001606 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001608 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001610 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 if (!Is64Bit) {
1613 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001615 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1616 }
Evan Cheng25caf632006-05-23 21:06:34 +00001617
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001618 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001619
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001621}
1622
Dan Gohman475871a2008-07-27 21:46:04 +00001623SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1625 SDValue StackPtr, SDValue Arg,
1626 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001627 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001629 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001630 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001632 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001633 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001634 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001635 }
Dale Johannesenace16102009-02-03 19:33:06 +00001636 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001637 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001638}
1639
Bill Wendling64e87322009-01-16 19:25:27 +00001640/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001641/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001642SDValue
1643X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001644 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001645 SDValue Chain,
1646 bool IsTailCall,
1647 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001648 int FPDiff,
1649 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001650 if (!IsTailCall || FPDiff==0) return Chain;
1651
1652 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001653 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001655
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001657 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001658 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001659}
1660
1661/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1662/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001663static SDValue
1664EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001666 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001667 // Store the return address to the appropriate stack slot.
1668 if (!FPDiff) return Chain;
1669 // Calculate the new stack slot for the return address.
1670 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001671 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001672 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001675 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001676 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001677 return Chain;
1678}
1679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680SDValue
1681X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001682 CallingConv::ID CallConv, bool isVarArg,
1683 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 const SmallVectorImpl<ISD::OutputArg> &Outs,
1685 const SmallVectorImpl<ISD::InputArg> &Ins,
1686 DebugLoc dl, SelectionDAG &DAG,
1687 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 MachineFunction &MF = DAG.getMachineFunction();
1690 bool Is64Bit = Subtarget->is64Bit();
1691 bool IsStructRet = CallIsStructReturn(Outs);
1692
1693 assert((!isTailCall ||
1694 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1695 "IsEligibleForTailCallOptimization missed a case!");
1696 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001697 "Var args not supported with calling convention fastcc");
1698
Chris Lattner638402b2007-02-28 07:00:42 +00001699 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001700 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1702 ArgLocs, *DAG.getContext());
1703 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Chris Lattner423c5f42007-02-28 05:31:48 +00001705 // Get a count of how many bytes are to be pushed on the stack.
1706 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1715 FPDiff = NumBytesCallerPushed - NumBytes;
1716
1717 // Set the delta of movement of the returnaddr stackslot.
1718 // But only set if delta is greater than previous delta.
1719 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1720 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1721 }
1722
Chris Lattnere563bbc2008-10-11 22:08:30 +00001723 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001728 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001729
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1731 SmallVector<SDValue, 8> MemOpChains;
1732 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001733
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001734 // Walk the register/memloc assignments, inserting copies/loads. In the case
1735 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1737 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001738 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 SDValue Arg = Outs[i].Val;
1740 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001741 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001742
Chris Lattner423c5f42007-02-28 05:31:48 +00001743 // Promote the value if needed.
1744 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001745 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001746 case CCValAssign::Full: break;
1747 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001748 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001749 break;
1750 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001751 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001752 break;
1753 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001754 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1755 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1757 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1758 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001759 } else
1760 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1761 break;
1762 case CCValAssign::BCvt:
1763 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001764 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001765 case CCValAssign::Indirect: {
1766 // Store the argument.
1767 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001768 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001769 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001770 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001771 Arg = SpillSlot;
1772 break;
1773 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001775
Chris Lattner423c5f42007-02-28 05:31:48 +00001776 if (VA.isRegLoc()) {
1777 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1778 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001780 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001781 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001782 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001783
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1785 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001786 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001787 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001789
Evan Cheng32fe1032006-05-25 00:59:30 +00001790 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001792 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001793
Evan Cheng347d5f72006-04-28 21:29:37 +00001794 // Build a sequence of copy-to-reg nodes chained together with token chain
1795 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001797 // Tail call byval lowering might overwrite argument registers so in case of
1798 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001800 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001801 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001802 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001803 InFlag = Chain.getValue(1);
1804 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001805
Eric Christopherfd179292009-08-27 18:07:15 +00001806
Chris Lattner88e1fd52009-07-09 04:24:46 +00001807 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001808 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1809 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001811 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1812 DAG.getNode(X86ISD::GlobalBaseReg,
1813 DebugLoc::getUnknownLoc(),
1814 getPointerTy()),
1815 InFlag);
1816 InFlag = Chain.getValue(1);
1817 } else {
1818 // If we are tail calling and generating PIC/GOT style code load the
1819 // address of the callee into ECX. The value in ecx is used as target of
1820 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1821 // for tail calls on PIC/GOT architectures. Normally we would just put the
1822 // address of GOT into ebx and then call target@PLT. But for tail calls
1823 // ebx would be restored (since ebx is callee saved) before jumping to the
1824 // target@PLT.
1825
1826 // Note: The actual moving to ECX is done further down.
1827 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1828 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1829 !G->getGlobal()->hasProtectedVisibility())
1830 Callee = LowerGlobalAddress(Callee, DAG);
1831 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001832 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001833 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001834 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001835
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 if (Is64Bit && isVarArg) {
1837 // From AMD64 ABI document:
1838 // For calls that may call functions that use varargs or stdargs
1839 // (prototype-less calls or calls to functions containing ellipsis (...) in
1840 // the declaration) %al is used as hidden argument to specify the number
1841 // of SSE registers used. The contents of %al do not need to match exactly
1842 // the number of registers, but must be an ubound on the number of SSE
1843 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001844
1845 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 // Count the number of XMM registers allocated.
1847 static const unsigned XMMArgRegs[] = {
1848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1849 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1850 };
1851 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001852 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001853 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Dale Johannesendd64c412009-02-04 00:33:20 +00001855 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 InFlag = Chain.getValue(1);
1858 }
1859
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001860
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001861 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 if (isTailCall) {
1863 // Force all the incoming stack arguments to be loaded from the stack
1864 // before any new outgoing arguments are stored to the stack, because the
1865 // outgoing stack slots may alias the incoming argument stack slots, and
1866 // the alias isn't otherwise explicit. This is slightly more conservative
1867 // than necessary, because it means that each store effectively depends
1868 // on every argument instead of just those arguments it would clobber.
1869 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1870
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SmallVector<SDValue, 8> MemOpChains2;
1872 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001874 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001875 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001876 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1877 CCValAssign &VA = ArgLocs[i];
1878 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001879 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 SDValue Arg = Outs[i].Val;
1881 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 // Create frame index.
1883 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001884 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001886 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001887
Duncan Sands276dcbd2008-03-21 09:14:45 +00001888 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001889 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001891 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001892 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001893 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001894 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1897 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001898 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001900 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001901 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001903 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001905 }
1906 }
1907
1908 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001910 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001911
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001912 // Copy arguments to their registers.
1913 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001914 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001915 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001916 InFlag = Chain.getValue(1);
1917 }
Dan Gohman475871a2008-07-27 21:46:04 +00001918 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001919
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001921 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001922 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001923 }
1924
Evan Cheng32fe1032006-05-25 00:59:30 +00001925 // If the callee is a GlobalAddress node (quite common, every direct call is)
1926 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001927 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001928 // We should use extra load for direct calls to dllimported functions in
1929 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001930 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001931 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001932 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001933
Chris Lattner48a7d022009-07-09 05:02:21 +00001934 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1935 // external symbols most go through the PLT in PIC mode. If the symbol
1936 // has hidden or protected visibility, or if it is static or local, then
1937 // we don't need to use the PLT - we can directly call it.
1938 if (Subtarget->isTargetELF() &&
1939 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001940 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001941 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001942 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001943 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1944 Subtarget->getDarwinVers() < 9) {
1945 // PC-relative references to external symbols should go through $stub,
1946 // unless we're building with the leopard linker or later, which
1947 // automatically synthesizes these stubs.
1948 OpFlags = X86II::MO_DARWIN_STUB;
1949 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001950
Chris Lattner74e726e2009-07-09 05:27:35 +00001951 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001952 G->getOffset(), OpFlags);
1953 }
Bill Wendling056292f2008-09-16 21:48:12 +00001954 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001955 unsigned char OpFlags = 0;
1956
1957 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1958 // symbols should go through the PLT.
1959 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001960 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001961 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001962 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001963 Subtarget->getDarwinVers() < 9) {
1964 // PC-relative references to external symbols should go through $stub,
1965 // unless we're building with the leopard linker or later, which
1966 // automatically synthesizes these stubs.
1967 OpFlags = X86II::MO_DARWIN_STUB;
1968 }
Eric Christopherfd179292009-08-27 18:07:15 +00001969
Chris Lattner48a7d022009-07-09 05:02:21 +00001970 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1971 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001973 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001974
Dale Johannesendd64c412009-02-04 00:33:20 +00001975 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001976 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 Callee,InFlag);
1978 Callee = DAG.getRegister(Opc, getPointerTy());
1979 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001980 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001981 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001982
Chris Lattnerd96d0722007-02-25 06:40:16 +00001983 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001986
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001988 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1989 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001991 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001992
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001993 Ops.push_back(Chain);
1994 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001995
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001998
Gordon Henriksen86737662008-01-05 16:56:59 +00001999 // Add argument registers to the end of the list so that they are known live
2000 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002001 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2002 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2003 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002004
Evan Cheng586ccac2008-03-18 23:36:35 +00002005 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002007 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2008
2009 // Add an implicit use of AL for x86 vararg functions.
2010 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002012
Gabor Greifba36cb52008-08-28 21:40:38 +00002013 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002014 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002015
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 if (isTailCall) {
2017 // If this is the first return lowered for this function, add the regs
2018 // to the liveout set for the function.
2019 if (MF.getRegInfo().liveout_empty()) {
2020 SmallVector<CCValAssign, 16> RVLocs;
2021 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2022 *DAG.getContext());
2023 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2024 for (unsigned i = 0; i != RVLocs.size(); ++i)
2025 if (RVLocs[i].isRegLoc())
2026 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2027 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002028
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 assert(((Callee.getOpcode() == ISD::Register &&
2030 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2031 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2032 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2033 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2034 "Expecting an global address, external symbol, or register");
2035
2036 return DAG.getNode(X86ISD::TC_RETURN, dl,
2037 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 }
2039
Dale Johannesenace16102009-02-03 19:33:06 +00002040 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002041 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002042
Chris Lattner2d297092006-05-23 18:50:38 +00002043 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002045 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002048 // If this is is a call to a struct-return function, the callee
2049 // pops the hidden struct pointer, so we have to push it back.
2050 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002051 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002053 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002054
Gordon Henriksenae636f82008-01-03 16:47:34 +00002055 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002056 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002057 DAG.getIntPtrConstant(NumBytes, true),
2058 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2059 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002060 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002061 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002062
Chris Lattner3085e152007-02-25 08:59:22 +00002063 // Handle result values, copying them out of physregs into vregs that we
2064 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2066 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Evan Cheng25ab6902006-09-08 06:48:29 +00002069
2070//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002071// Fast Calling Convention (tail call) implementation
2072//===----------------------------------------------------------------------===//
2073
2074// Like std call, callee cleans arguments, convention except that ECX is
2075// reserved for storing the tail called function address. Only 2 registers are
2076// free for argument passing (inreg). Tail call optimization is performed
2077// provided:
2078// * tailcallopt is enabled
2079// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002080// On X86_64 architecture with GOT-style position independent code only local
2081// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002082// To keep the stack aligned according to platform abi the function
2083// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2084// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002085// If a tail called function callee has more arguments than the caller the
2086// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002087// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002088// original REtADDR, but before the saved framepointer or the spilled registers
2089// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2090// stack layout:
2091// arg1
2092// arg2
2093// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002094// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002095// move area ]
2096// (possible EBP)
2097// ESI
2098// EDI
2099// local1 ..
2100
2101/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2102/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002103unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002104 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002105 MachineFunction &MF = DAG.getMachineFunction();
2106 const TargetMachine &TM = MF.getTarget();
2107 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2108 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002110 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002111 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002112 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2113 // Number smaller than 12 so just add the difference.
2114 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2115 } else {
2116 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002118 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002119 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002120 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2124/// for tail call optimization. Targets which want to do tail call
2125/// optimization should implement this function.
2126bool
2127X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002128 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 bool isVarArg,
2130 const SmallVectorImpl<ISD::InputArg> &Ins,
2131 SelectionDAG& DAG) const {
2132 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002133 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002135}
2136
Dan Gohman3df24e62008-09-03 23:12:08 +00002137FastISel *
2138X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002139 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002140 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002141 DenseMap<const Value *, unsigned> &vm,
2142 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002143 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002144 DenseMap<const AllocaInst *, int> &am
2145#ifndef NDEBUG
2146 , SmallSet<Instruction*, 8> &cil
2147#endif
2148 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002149 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002150#ifndef NDEBUG
2151 , cil
2152#endif
2153 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002154}
2155
2156
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002157//===----------------------------------------------------------------------===//
2158// Other Lowering Hooks
2159//===----------------------------------------------------------------------===//
2160
2161
Dan Gohman475871a2008-07-27 21:46:04 +00002162SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002163 MachineFunction &MF = DAG.getMachineFunction();
2164 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2165 int ReturnAddrIndex = FuncInfo->getRAIndex();
2166
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002167 if (ReturnAddrIndex == 0) {
2168 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002169 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002170 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002171 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002172 }
2173
Evan Cheng25ab6902006-09-08 06:48:29 +00002174 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002175}
2176
2177
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002178bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2179 bool hasSymbolicDisplacement) {
2180 // Offset should fit into 32 bit immediate field.
2181 if (!isInt32(Offset))
2182 return false;
2183
2184 // If we don't have a symbolic displacement - we don't have any extra
2185 // restrictions.
2186 if (!hasSymbolicDisplacement)
2187 return true;
2188
2189 // FIXME: Some tweaks might be needed for medium code model.
2190 if (M != CodeModel::Small && M != CodeModel::Kernel)
2191 return false;
2192
2193 // For small code model we assume that latest object is 16MB before end of 31
2194 // bits boundary. We may also accept pretty large negative constants knowing
2195 // that all objects are in the positive half of address space.
2196 if (M == CodeModel::Small && Offset < 16*1024*1024)
2197 return true;
2198
2199 // For kernel code model we know that all object resist in the negative half
2200 // of 32bits address space. We may not accept negative offsets, since they may
2201 // be just off and we may accept pretty large positive ones.
2202 if (M == CodeModel::Kernel && Offset > 0)
2203 return true;
2204
2205 return false;
2206}
2207
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002208/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2209/// specific condition code, returning the condition code and the LHS/RHS of the
2210/// comparison to make.
2211static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2212 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002213 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002214 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2215 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2216 // X > -1 -> X == 0, jump !sign.
2217 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002218 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002219 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2220 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002221 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002222 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002223 // X < 1 -> X <= 0
2224 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002225 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002226 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002227 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002228
Evan Chengd9558e02006-01-06 00:43:03 +00002229 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002230 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002231 case ISD::SETEQ: return X86::COND_E;
2232 case ISD::SETGT: return X86::COND_G;
2233 case ISD::SETGE: return X86::COND_GE;
2234 case ISD::SETLT: return X86::COND_L;
2235 case ISD::SETLE: return X86::COND_LE;
2236 case ISD::SETNE: return X86::COND_NE;
2237 case ISD::SETULT: return X86::COND_B;
2238 case ISD::SETUGT: return X86::COND_A;
2239 case ISD::SETULE: return X86::COND_BE;
2240 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002241 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002243
Chris Lattner4c78e022008-12-23 23:42:27 +00002244 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002245
Chris Lattner4c78e022008-12-23 23:42:27 +00002246 // If LHS is a foldable load, but RHS is not, flip the condition.
2247 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2248 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2249 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2250 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002251 }
2252
Chris Lattner4c78e022008-12-23 23:42:27 +00002253 switch (SetCCOpcode) {
2254 default: break;
2255 case ISD::SETOLT:
2256 case ISD::SETOLE:
2257 case ISD::SETUGT:
2258 case ISD::SETUGE:
2259 std::swap(LHS, RHS);
2260 break;
2261 }
2262
2263 // On a floating point condition, the flags are set as follows:
2264 // ZF PF CF op
2265 // 0 | 0 | 0 | X > Y
2266 // 0 | 0 | 1 | X < Y
2267 // 1 | 0 | 0 | X == Y
2268 // 1 | 1 | 1 | unordered
2269 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002270 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002271 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002272 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002273 case ISD::SETOLT: // flipped
2274 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002275 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002276 case ISD::SETOLE: // flipped
2277 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002278 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002279 case ISD::SETUGT: // flipped
2280 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002281 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002282 case ISD::SETUGE: // flipped
2283 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002284 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002285 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002286 case ISD::SETNE: return X86::COND_NE;
2287 case ISD::SETUO: return X86::COND_P;
2288 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002289 case ISD::SETOEQ:
2290 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002291 }
Evan Chengd9558e02006-01-06 00:43:03 +00002292}
2293
Evan Cheng4a460802006-01-11 00:33:36 +00002294/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2295/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002296/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002297static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002298 switch (X86CC) {
2299 default:
2300 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002301 case X86::COND_B:
2302 case X86::COND_BE:
2303 case X86::COND_E:
2304 case X86::COND_P:
2305 case X86::COND_A:
2306 case X86::COND_AE:
2307 case X86::COND_NE:
2308 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002309 return true;
2310 }
2311}
2312
Evan Chengeb2f9692009-10-27 19:56:55 +00002313/// isFPImmLegal - Returns true if the target can instruction select the
2314/// specified FP immediate natively. If false, the legalizer will
2315/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002316bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002317 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2318 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2319 return true;
2320 }
2321 return false;
2322}
2323
Nate Begeman9008ca62009-04-27 18:41:29 +00002324/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2325/// the specified range (L, H].
2326static bool isUndefOrInRange(int Val, int Low, int Hi) {
2327 return (Val < 0) || (Val >= Low && Val < Hi);
2328}
2329
2330/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2331/// specified value.
2332static bool isUndefOrEqual(int Val, int CmpVal) {
2333 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002334 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002335 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002336}
2337
Nate Begeman9008ca62009-04-27 18:41:29 +00002338/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2339/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2340/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002341static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002343 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002345 return (Mask[0] < 2 && Mask[1] < 2);
2346 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002347}
2348
Nate Begeman9008ca62009-04-27 18:41:29 +00002349bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002350 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002351 N->getMask(M);
2352 return ::isPSHUFDMask(M, N->getValueType(0));
2353}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002354
Nate Begeman9008ca62009-04-27 18:41:29 +00002355/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2356/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002357static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002359 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002360
Nate Begeman9008ca62009-04-27 18:41:29 +00002361 // Lower quadword copied in order or undef.
2362 for (int i = 0; i != 4; ++i)
2363 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002364 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002365
Evan Cheng506d3df2006-03-29 23:07:14 +00002366 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002367 for (int i = 4; i != 8; ++i)
2368 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002369 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002370
Evan Cheng506d3df2006-03-29 23:07:14 +00002371 return true;
2372}
2373
Nate Begeman9008ca62009-04-27 18:41:29 +00002374bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002375 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002376 N->getMask(M);
2377 return ::isPSHUFHWMask(M, N->getValueType(0));
2378}
Evan Cheng506d3df2006-03-29 23:07:14 +00002379
Nate Begeman9008ca62009-04-27 18:41:29 +00002380/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2381/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002382static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002384 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002385
Rafael Espindola15684b22009-04-24 12:40:33 +00002386 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002387 for (int i = 4; i != 8; ++i)
2388 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002389 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002390
Rafael Espindola15684b22009-04-24 12:40:33 +00002391 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002392 for (int i = 0; i != 4; ++i)
2393 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002394 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002395
Rafael Espindola15684b22009-04-24 12:40:33 +00002396 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002397}
2398
Nate Begeman9008ca62009-04-27 18:41:29 +00002399bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002400 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002401 N->getMask(M);
2402 return ::isPSHUFLWMask(M, N->getValueType(0));
2403}
2404
Nate Begemana09008b2009-10-19 02:17:23 +00002405/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2406/// is suitable for input to PALIGNR.
2407static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2408 bool hasSSSE3) {
2409 int i, e = VT.getVectorNumElements();
2410
2411 // Do not handle v2i64 / v2f64 shuffles with palignr.
2412 if (e < 4 || !hasSSSE3)
2413 return false;
2414
2415 for (i = 0; i != e; ++i)
2416 if (Mask[i] >= 0)
2417 break;
2418
2419 // All undef, not a palignr.
2420 if (i == e)
2421 return false;
2422
2423 // Determine if it's ok to perform a palignr with only the LHS, since we
2424 // don't have access to the actual shuffle elements to see if RHS is undef.
2425 bool Unary = Mask[i] < (int)e;
2426 bool NeedsUnary = false;
2427
2428 int s = Mask[i] - i;
2429
2430 // Check the rest of the elements to see if they are consecutive.
2431 for (++i; i != e; ++i) {
2432 int m = Mask[i];
2433 if (m < 0)
2434 continue;
2435
2436 Unary = Unary && (m < (int)e);
2437 NeedsUnary = NeedsUnary || (m < s);
2438
2439 if (NeedsUnary && !Unary)
2440 return false;
2441 if (Unary && m != ((s+i) & (e-1)))
2442 return false;
2443 if (!Unary && m != (s+i))
2444 return false;
2445 }
2446 return true;
2447}
2448
2449bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2450 SmallVector<int, 8> M;
2451 N->getMask(M);
2452 return ::isPALIGNRMask(M, N->getValueType(0), true);
2453}
2454
Evan Cheng14aed5e2006-03-24 01:18:28 +00002455/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2456/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002457static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002458 int NumElems = VT.getVectorNumElements();
2459 if (NumElems != 2 && NumElems != 4)
2460 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002461
Nate Begeman9008ca62009-04-27 18:41:29 +00002462 int Half = NumElems / 2;
2463 for (int i = 0; i < Half; ++i)
2464 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002465 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002466 for (int i = Half; i < NumElems; ++i)
2467 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002468 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002469
Evan Cheng14aed5e2006-03-24 01:18:28 +00002470 return true;
2471}
2472
Nate Begeman9008ca62009-04-27 18:41:29 +00002473bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2474 SmallVector<int, 8> M;
2475 N->getMask(M);
2476 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002477}
2478
Evan Cheng213d2cf2007-05-17 18:45:50 +00002479/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002480/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2481/// half elements to come from vector 1 (which would equal the dest.) and
2482/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002483static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002484 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002485
2486 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002487 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002488
Nate Begeman9008ca62009-04-27 18:41:29 +00002489 int Half = NumElems / 2;
2490 for (int i = 0; i < Half; ++i)
2491 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002492 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002493 for (int i = Half; i < NumElems; ++i)
2494 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002495 return false;
2496 return true;
2497}
2498
Nate Begeman9008ca62009-04-27 18:41:29 +00002499static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2500 SmallVector<int, 8> M;
2501 N->getMask(M);
2502 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002503}
2504
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002505/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2506/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002507bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2508 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002509 return false;
2510
Evan Cheng2064a2b2006-03-28 06:50:32 +00002511 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002512 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2513 isUndefOrEqual(N->getMaskElt(1), 7) &&
2514 isUndefOrEqual(N->getMaskElt(2), 2) &&
2515 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002516}
2517
Evan Cheng5ced1d82006-04-06 23:23:56 +00002518/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2519/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002520bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2521 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002522
Evan Cheng5ced1d82006-04-06 23:23:56 +00002523 if (NumElems != 2 && NumElems != 4)
2524 return false;
2525
Evan Chengc5cdff22006-04-07 21:53:05 +00002526 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002527 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002528 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002529
Evan Chengc5cdff22006-04-07 21:53:05 +00002530 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002531 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002532 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002533
2534 return true;
2535}
2536
2537/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002538/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2539/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002540bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2541 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002542
Evan Cheng5ced1d82006-04-06 23:23:56 +00002543 if (NumElems != 2 && NumElems != 4)
2544 return false;
2545
Evan Chengc5cdff22006-04-07 21:53:05 +00002546 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002547 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002548 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002549
Nate Begeman9008ca62009-04-27 18:41:29 +00002550 for (unsigned i = 0; i < NumElems/2; ++i)
2551 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002552 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002553
2554 return true;
2555}
2556
Nate Begeman9008ca62009-04-27 18:41:29 +00002557/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2558/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2559/// <2, 3, 2, 3>
2560bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2561 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002562
Nate Begeman9008ca62009-04-27 18:41:29 +00002563 if (NumElems != 4)
2564 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002565
2566 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 isUndefOrEqual(N->getMaskElt(1), 3) &&
Eric Christopherfd179292009-08-27 18:07:15 +00002568 isUndefOrEqual(N->getMaskElt(2), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002569 isUndefOrEqual(N->getMaskElt(3), 3);
2570}
2571
Evan Cheng0038e592006-03-28 00:39:58 +00002572/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2573/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002574static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002575 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002576 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002577 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002578 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002579
Nate Begeman9008ca62009-04-27 18:41:29 +00002580 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2581 int BitI = Mask[i];
2582 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002583 if (!isUndefOrEqual(BitI, j))
2584 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002585 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002586 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002587 return false;
2588 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002589 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002590 return false;
2591 }
Evan Cheng0038e592006-03-28 00:39:58 +00002592 }
Evan Cheng0038e592006-03-28 00:39:58 +00002593 return true;
2594}
2595
Nate Begeman9008ca62009-04-27 18:41:29 +00002596bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2597 SmallVector<int, 8> M;
2598 N->getMask(M);
2599 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002600}
2601
Evan Cheng4fcb9222006-03-28 02:43:26 +00002602/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2603/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002604static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002605 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002606 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002607 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002608 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002609
Nate Begeman9008ca62009-04-27 18:41:29 +00002610 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2611 int BitI = Mask[i];
2612 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002613 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002614 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002615 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002616 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002617 return false;
2618 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002619 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002620 return false;
2621 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002622 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002623 return true;
2624}
2625
Nate Begeman9008ca62009-04-27 18:41:29 +00002626bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2627 SmallVector<int, 8> M;
2628 N->getMask(M);
2629 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002630}
2631
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002632/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2633/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2634/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002635static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002637 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002638 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002639
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2641 int BitI = Mask[i];
2642 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002643 if (!isUndefOrEqual(BitI, j))
2644 return false;
2645 if (!isUndefOrEqual(BitI1, j))
2646 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002647 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002648 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002649}
2650
Nate Begeman9008ca62009-04-27 18:41:29 +00002651bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2652 SmallVector<int, 8> M;
2653 N->getMask(M);
2654 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2655}
2656
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002657/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2658/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2659/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002660static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002662 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2663 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002664
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2666 int BitI = Mask[i];
2667 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002668 if (!isUndefOrEqual(BitI, j))
2669 return false;
2670 if (!isUndefOrEqual(BitI1, j))
2671 return false;
2672 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002673 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002674}
2675
Nate Begeman9008ca62009-04-27 18:41:29 +00002676bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2677 SmallVector<int, 8> M;
2678 N->getMask(M);
2679 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2680}
2681
Evan Cheng017dcc62006-04-21 01:05:10 +00002682/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2683/// specifies a shuffle of elements that is suitable for input to MOVSS,
2684/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002685static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002686 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002687 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002688
2689 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002690
Nate Begeman9008ca62009-04-27 18:41:29 +00002691 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002692 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002693
Nate Begeman9008ca62009-04-27 18:41:29 +00002694 for (int i = 1; i < NumElts; ++i)
2695 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002696 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002697
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002698 return true;
2699}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002700
Nate Begeman9008ca62009-04-27 18:41:29 +00002701bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2702 SmallVector<int, 8> M;
2703 N->getMask(M);
2704 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002705}
2706
Evan Cheng017dcc62006-04-21 01:05:10 +00002707/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2708/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002709/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002710static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 bool V2IsSplat = false, bool V2IsUndef = false) {
2712 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002713 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002714 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002715
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002717 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002718
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 for (int i = 1; i < NumOps; ++i)
2720 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2721 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2722 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002723 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002724
Evan Cheng39623da2006-04-20 08:58:49 +00002725 return true;
2726}
2727
Nate Begeman9008ca62009-04-27 18:41:29 +00002728static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002729 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002730 SmallVector<int, 8> M;
2731 N->getMask(M);
2732 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002733}
2734
Evan Chengd9539472006-04-14 21:59:03 +00002735/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2736/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002737bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2738 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002739 return false;
2740
2741 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002742 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002743 int Elt = N->getMaskElt(i);
2744 if (Elt >= 0 && Elt != 1)
2745 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002746 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002747
2748 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002749 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 int Elt = N->getMaskElt(i);
2751 if (Elt >= 0 && Elt != 3)
2752 return false;
2753 if (Elt == 3)
2754 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002755 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002756 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002758 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002759}
2760
2761/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2762/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002763bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2764 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002765 return false;
2766
2767 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 for (unsigned i = 0; i < 2; ++i)
2769 if (N->getMaskElt(i) > 0)
2770 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002771
2772 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002773 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 int Elt = N->getMaskElt(i);
2775 if (Elt >= 0 && Elt != 2)
2776 return false;
2777 if (Elt == 2)
2778 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002779 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002781 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002782}
2783
Evan Cheng0b457f02008-09-25 20:50:48 +00002784/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2785/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002786bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2787 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002788
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 for (int i = 0; i < e; ++i)
2790 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002791 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 for (int i = 0; i < e; ++i)
2793 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002794 return false;
2795 return true;
2796}
2797
Evan Cheng63d33002006-03-22 08:01:21 +00002798/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002799/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002800unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2802 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2803
Evan Chengb9df0ca2006-03-22 02:53:00 +00002804 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2805 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 for (int i = 0; i < NumOperands; ++i) {
2807 int Val = SVOp->getMaskElt(NumOperands-i-1);
2808 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002809 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002810 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002811 if (i != NumOperands - 1)
2812 Mask <<= Shift;
2813 }
Evan Cheng63d33002006-03-22 08:01:21 +00002814 return Mask;
2815}
2816
Evan Cheng506d3df2006-03-29 23:07:14 +00002817/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002818/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002819unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002820 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002821 unsigned Mask = 0;
2822 // 8 nodes, but we only care about the last 4.
2823 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 int Val = SVOp->getMaskElt(i);
2825 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002826 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002827 if (i != 4)
2828 Mask <<= 2;
2829 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002830 return Mask;
2831}
2832
2833/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002834/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002835unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002837 unsigned Mask = 0;
2838 // 8 nodes, but we only care about the first 4.
2839 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 int Val = SVOp->getMaskElt(i);
2841 if (Val >= 0)
2842 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002843 if (i != 0)
2844 Mask <<= 2;
2845 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002846 return Mask;
2847}
2848
Nate Begemana09008b2009-10-19 02:17:23 +00002849/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2850/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2851unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2852 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2853 EVT VVT = N->getValueType(0);
2854 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2855 int Val = 0;
2856
2857 unsigned i, e;
2858 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2859 Val = SVOp->getMaskElt(i);
2860 if (Val >= 0)
2861 break;
2862 }
2863 return (Val - i) * EltSize;
2864}
2865
Evan Cheng37b73872009-07-30 08:33:02 +00002866/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2867/// constant +0.0.
2868bool X86::isZeroNode(SDValue Elt) {
2869 return ((isa<ConstantSDNode>(Elt) &&
2870 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2871 (isa<ConstantFPSDNode>(Elt) &&
2872 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2873}
2874
Nate Begeman9008ca62009-04-27 18:41:29 +00002875/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2876/// their permute mask.
2877static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2878 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002879 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002880 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002882
Nate Begeman5a5ca152009-04-29 05:20:52 +00002883 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 int idx = SVOp->getMaskElt(i);
2885 if (idx < 0)
2886 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002887 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002889 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002891 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2893 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002894}
2895
Evan Cheng779ccea2007-12-07 21:30:01 +00002896/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2897/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002898static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002899 unsigned NumElems = VT.getVectorNumElements();
2900 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 int idx = Mask[i];
2902 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002903 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002904 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002905 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002906 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002908 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002909}
2910
Evan Cheng533a0aa2006-04-19 20:35:22 +00002911/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2912/// match movhlps. The lower half elements should come from upper half of
2913/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002914/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002915static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2916 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002917 return false;
2918 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002920 return false;
2921 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002923 return false;
2924 return true;
2925}
2926
Evan Cheng5ced1d82006-04-06 23:23:56 +00002927/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002928/// is promoted to a vector. It also returns the LoadSDNode by reference if
2929/// required.
2930static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002931 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2932 return false;
2933 N = N->getOperand(0).getNode();
2934 if (!ISD::isNON_EXTLoad(N))
2935 return false;
2936 if (LD)
2937 *LD = cast<LoadSDNode>(N);
2938 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002939}
2940
Evan Cheng533a0aa2006-04-19 20:35:22 +00002941/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2942/// match movlp{s|d}. The lower half elements should come from lower half of
2943/// V1 (and in order), and the upper half elements should come from the upper
2944/// half of V2 (and in order). And since V1 will become the source of the
2945/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002946static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2947 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002948 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002949 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002950 // Is V2 is a vector load, don't do this transformation. We will try to use
2951 // load folding shufps op.
2952 if (ISD::isNON_EXTLoad(V2))
2953 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002954
Nate Begeman5a5ca152009-04-29 05:20:52 +00002955 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002956
Evan Cheng533a0aa2006-04-19 20:35:22 +00002957 if (NumElems != 2 && NumElems != 4)
2958 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002959 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002961 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002962 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002963 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002964 return false;
2965 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002966}
2967
Evan Cheng39623da2006-04-20 08:58:49 +00002968/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2969/// all the same.
2970static bool isSplatVector(SDNode *N) {
2971 if (N->getOpcode() != ISD::BUILD_VECTOR)
2972 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002973
Dan Gohman475871a2008-07-27 21:46:04 +00002974 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002975 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2976 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002977 return false;
2978 return true;
2979}
2980
Evan Cheng213d2cf2007-05-17 18:45:50 +00002981/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00002982/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002983/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002984static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002985 SDValue V1 = N->getOperand(0);
2986 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002987 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2988 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002990 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002992 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2993 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002994 if (Opc != ISD::BUILD_VECTOR ||
2995 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 return false;
2997 } else if (Idx >= 0) {
2998 unsigned Opc = V1.getOpcode();
2999 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3000 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003001 if (Opc != ISD::BUILD_VECTOR ||
3002 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003003 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003004 }
3005 }
3006 return true;
3007}
3008
3009/// getZeroVector - Returns a vector of specified type with all zero elements.
3010///
Owen Andersone50ed302009-08-10 22:56:29 +00003011static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003012 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003013 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003014
Chris Lattner8a594482007-11-25 00:24:49 +00003015 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3016 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003017 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003018 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003019 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3020 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003021 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003022 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3023 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003024 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003025 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3026 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003027 }
Dale Johannesenace16102009-02-03 19:33:06 +00003028 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003029}
3030
Chris Lattner8a594482007-11-25 00:24:49 +00003031/// getOnesVector - Returns a vector of specified type with all bits set.
3032///
Owen Andersone50ed302009-08-10 22:56:29 +00003033static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003034 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003035
Chris Lattner8a594482007-11-25 00:24:49 +00003036 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3037 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003039 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003040 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003042 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003043 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003044 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003045}
3046
3047
Evan Cheng39623da2006-04-20 08:58:49 +00003048/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3049/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003050static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003051 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003052 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003053
Evan Cheng39623da2006-04-20 08:58:49 +00003054 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 SmallVector<int, 8> MaskVec;
3056 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003057
Nate Begeman5a5ca152009-04-29 05:20:52 +00003058 for (unsigned i = 0; i != NumElems; ++i) {
3059 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 MaskVec[i] = NumElems;
3061 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003062 }
Evan Cheng39623da2006-04-20 08:58:49 +00003063 }
Evan Cheng39623da2006-04-20 08:58:49 +00003064 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3066 SVOp->getOperand(1), &MaskVec[0]);
3067 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003068}
3069
Evan Cheng017dcc62006-04-21 01:05:10 +00003070/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3071/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003072static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 SDValue V2) {
3074 unsigned NumElems = VT.getVectorNumElements();
3075 SmallVector<int, 8> Mask;
3076 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003077 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 Mask.push_back(i);
3079 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003080}
3081
Nate Begeman9008ca62009-04-27 18:41:29 +00003082/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003083static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003084 SDValue V2) {
3085 unsigned NumElems = VT.getVectorNumElements();
3086 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003087 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 Mask.push_back(i);
3089 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003090 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003092}
3093
Nate Begeman9008ca62009-04-27 18:41:29 +00003094/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003095static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 SDValue V2) {
3097 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003098 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003100 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 Mask.push_back(i + Half);
3102 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003103 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003105}
3106
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003107/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003108static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 bool HasSSE2) {
3110 if (SV->getValueType(0).getVectorNumElements() <= 4)
3111 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003112
Owen Anderson825b72b2009-08-11 20:47:22 +00003113 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003114 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 DebugLoc dl = SV->getDebugLoc();
3116 SDValue V1 = SV->getOperand(0);
3117 int NumElems = VT.getVectorNumElements();
3118 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003119
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 // unpack elements to the correct location
3121 while (NumElems > 4) {
3122 if (EltNo < NumElems/2) {
3123 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3124 } else {
3125 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3126 EltNo -= NumElems/2;
3127 }
3128 NumElems >>= 1;
3129 }
Eric Christopherfd179292009-08-27 18:07:15 +00003130
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 // Perform the splat.
3132 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003133 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3135 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003136}
3137
Evan Chengba05f722006-04-21 23:03:30 +00003138/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003139/// vector of zero or undef vector. This produces a shuffle where the low
3140/// element of V2 is swizzled into the zero/undef vector, landing at element
3141/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003142static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003143 bool isZero, bool HasSSE2,
3144 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003145 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003146 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003147 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3148 unsigned NumElems = VT.getVectorNumElements();
3149 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003150 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 // If this is the insertion idx, put the low elt of V2 here.
3152 MaskVec.push_back(i == Idx ? NumElems : i);
3153 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003154}
3155
Evan Chengf26ffe92008-05-29 08:22:04 +00003156/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3157/// a shuffle that is zero.
3158static
Nate Begeman9008ca62009-04-27 18:41:29 +00003159unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3160 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003161 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003163 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 int Idx = SVOp->getMaskElt(Index);
3165 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003166 ++NumZeros;
3167 continue;
3168 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003170 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003171 ++NumZeros;
3172 else
3173 break;
3174 }
3175 return NumZeros;
3176}
3177
3178/// isVectorShift - Returns true if the shuffle can be implemented as a
3179/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003180/// FIXME: split into pslldqi, psrldqi, palignr variants.
3181static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003182 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003184
3185 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003187 if (!NumZeros) {
3188 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003190 if (!NumZeros)
3191 return false;
3192 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003193 bool SeenV1 = false;
3194 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 for (int i = NumZeros; i < NumElems; ++i) {
3196 int Val = isLeft ? (i - NumZeros) : i;
3197 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3198 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003199 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003201 SeenV1 = true;
3202 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003204 SeenV2 = true;
3205 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003207 return false;
3208 }
3209 if (SeenV1 && SeenV2)
3210 return false;
3211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003213 ShAmt = NumZeros;
3214 return true;
3215}
3216
3217
Evan Chengc78d3b42006-04-24 18:01:45 +00003218/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3219///
Dan Gohman475871a2008-07-27 21:46:04 +00003220static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003221 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003222 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003223 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003224 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003225
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003226 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003227 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003228 bool First = true;
3229 for (unsigned i = 0; i < 16; ++i) {
3230 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3231 if (ThisIsNonZero && First) {
3232 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003234 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003236 First = false;
3237 }
3238
3239 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003240 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003241 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3242 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003243 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003245 }
3246 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3248 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3249 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003250 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003252 } else
3253 ThisElt = LastElt;
3254
Gabor Greifba36cb52008-08-28 21:40:38 +00003255 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003257 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003258 }
3259 }
3260
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003262}
3263
Bill Wendlinga348c562007-03-22 18:42:45 +00003264/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003265///
Dan Gohman475871a2008-07-27 21:46:04 +00003266static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003267 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003268 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003269 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003270 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003271
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003272 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003273 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003274 bool First = true;
3275 for (unsigned i = 0; i < 8; ++i) {
3276 bool isNonZero = (NonZeros & (1 << i)) != 0;
3277 if (isNonZero) {
3278 if (First) {
3279 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003281 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003283 First = false;
3284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003285 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003287 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003288 }
3289 }
3290
3291 return V;
3292}
3293
Evan Chengf26ffe92008-05-29 08:22:04 +00003294/// getVShift - Return a vector logical shift node.
3295///
Owen Andersone50ed302009-08-10 22:56:29 +00003296static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 unsigned NumBits, SelectionDAG &DAG,
3298 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003299 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003301 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003302 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3303 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3304 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003305 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003306}
3307
Dan Gohman475871a2008-07-27 21:46:04 +00003308SDValue
3309X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003310 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003311 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003312 if (ISD::isBuildVectorAllZeros(Op.getNode())
3313 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003314 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3315 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3316 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003318 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003319
Gabor Greifba36cb52008-08-28 21:40:38 +00003320 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003321 return getOnesVector(Op.getValueType(), DAG, dl);
3322 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003323 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003324
Owen Andersone50ed302009-08-10 22:56:29 +00003325 EVT VT = Op.getValueType();
3326 EVT ExtVT = VT.getVectorElementType();
3327 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003328
3329 unsigned NumElems = Op.getNumOperands();
3330 unsigned NumZero = 0;
3331 unsigned NumNonZero = 0;
3332 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003333 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003334 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003335 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003336 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003337 if (Elt.getOpcode() == ISD::UNDEF)
3338 continue;
3339 Values.insert(Elt);
3340 if (Elt.getOpcode() != ISD::Constant &&
3341 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003342 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003343 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003344 NumZero++;
3345 else {
3346 NonZeros |= (1 << i);
3347 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003348 }
3349 }
3350
Dan Gohman7f321562007-06-25 16:23:39 +00003351 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003352 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003353 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003354 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003355
Chris Lattner67f453a2008-03-09 05:42:06 +00003356 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003357 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003358 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003359 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003360
Chris Lattner62098042008-03-09 01:05:04 +00003361 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3362 // the value are obviously zero, truncate the value to i32 and do the
3363 // insertion that way. Only do this if the value is non-constant or if the
3364 // value is a constant being inserted into element 0. It is cheaper to do
3365 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003367 (!IsAllConstants || Idx == 0)) {
3368 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3369 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3371 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003372
Chris Lattner62098042008-03-09 01:05:04 +00003373 // Truncate the value (which may itself be a constant) to i32, and
3374 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003376 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003377 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3378 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003379
Chris Lattner62098042008-03-09 01:05:04 +00003380 // Now we have our 32-bit value zero extended in the low element of
3381 // a vector. If Idx != 0, swizzle it into place.
3382 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003383 SmallVector<int, 4> Mask;
3384 Mask.push_back(Idx);
3385 for (unsigned i = 1; i != VecElts; ++i)
3386 Mask.push_back(i);
3387 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003388 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003390 }
Dale Johannesenace16102009-02-03 19:33:06 +00003391 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003392 }
3393 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003394
Chris Lattner19f79692008-03-08 22:59:52 +00003395 // If we have a constant or non-constant insertion into the low element of
3396 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3397 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003398 // depending on what the source datatype is.
3399 if (Idx == 0) {
3400 if (NumZero == 0) {
3401 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3403 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003404 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3405 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3406 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3407 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3409 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3410 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003411 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3412 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3413 Subtarget->hasSSE2(), DAG);
3414 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3415 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003416 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003417
3418 // Is it a vector logical left shift?
3419 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003420 X86::isZeroNode(Op.getOperand(0)) &&
3421 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003422 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003423 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003424 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003425 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003426 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003428
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003429 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003430 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003431
Chris Lattner19f79692008-03-08 22:59:52 +00003432 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3433 // is a non-constant being inserted into an element other than the low one,
3434 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3435 // movd/movss) to move this into the low element, then shuffle it into
3436 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003437 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003438 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003439
Evan Cheng0db9fe62006-04-25 20:13:52 +00003440 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003441 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3442 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003444 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 MaskVec.push_back(i == Idx ? 0 : 1);
3446 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003447 }
3448 }
3449
Chris Lattner67f453a2008-03-09 05:42:06 +00003450 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3451 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003452 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003453
Dan Gohmana3941172007-07-24 22:55:08 +00003454 // A vector full of immediates; various special cases are already
3455 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003456 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003457 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003458
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003459 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003460 if (EVTBits == 64) {
3461 if (NumNonZero == 1) {
3462 // One half is zero or undef.
3463 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003464 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003465 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003466 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3467 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003468 }
Dan Gohman475871a2008-07-27 21:46:04 +00003469 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003470 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003471
3472 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003473 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003474 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003475 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003476 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003477 }
3478
Bill Wendling826f36f2007-03-28 00:57:11 +00003479 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003480 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003481 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003482 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003483 }
3484
3485 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003486 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003487 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003488 if (NumElems == 4 && NumZero > 0) {
3489 for (unsigned i = 0; i < 4; ++i) {
3490 bool isZero = !(NonZeros & (1 << i));
3491 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003492 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003493 else
Dale Johannesenace16102009-02-03 19:33:06 +00003494 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003495 }
3496
3497 for (unsigned i = 0; i < 2; ++i) {
3498 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3499 default: break;
3500 case 0:
3501 V[i] = V[i*2]; // Must be a zero vector.
3502 break;
3503 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003504 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003505 break;
3506 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003507 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003508 break;
3509 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003510 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003511 break;
3512 }
3513 }
3514
Nate Begeman9008ca62009-04-27 18:41:29 +00003515 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003516 bool Reverse = (NonZeros & 0x3) == 2;
3517 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003518 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003519 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3520 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003521 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3522 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003523 }
3524
3525 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003526 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3527 // values to be inserted is equal to the number of elements, in which case
3528 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003529 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003530 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003531 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003532 getSubtarget()->hasSSE41()) {
3533 V[0] = DAG.getUNDEF(VT);
3534 for (unsigned i = 0; i < NumElems; ++i)
3535 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3536 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3537 Op.getOperand(i), DAG.getIntPtrConstant(i));
3538 return V[0];
3539 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003540 // Expand into a number of unpckl*.
3541 // e.g. for v4f32
3542 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3543 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3544 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003545 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003546 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003547 NumElems >>= 1;
3548 while (NumElems != 0) {
3549 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003550 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003551 NumElems >>= 1;
3552 }
3553 return V[0];
3554 }
3555
Dan Gohman475871a2008-07-27 21:46:04 +00003556 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003557}
3558
Nate Begemanb9a47b82009-02-23 08:49:38 +00003559// v8i16 shuffles - Prefer shuffles in the following order:
3560// 1. [all] pshuflw, pshufhw, optional move
3561// 2. [ssse3] 1 x pshufb
3562// 3. [ssse3] 2 x pshufb + 1 x por
3563// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003564static
Nate Begeman9008ca62009-04-27 18:41:29 +00003565SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3566 SelectionDAG &DAG, X86TargetLowering &TLI) {
3567 SDValue V1 = SVOp->getOperand(0);
3568 SDValue V2 = SVOp->getOperand(1);
3569 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003570 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003571
Nate Begemanb9a47b82009-02-23 08:49:38 +00003572 // Determine if more than 1 of the words in each of the low and high quadwords
3573 // of the result come from the same quadword of one of the two inputs. Undef
3574 // mask values count as coming from any quadword, for better codegen.
3575 SmallVector<unsigned, 4> LoQuad(4);
3576 SmallVector<unsigned, 4> HiQuad(4);
3577 BitVector InputQuads(4);
3578 for (unsigned i = 0; i < 8; ++i) {
3579 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003581 MaskVals.push_back(EltIdx);
3582 if (EltIdx < 0) {
3583 ++Quad[0];
3584 ++Quad[1];
3585 ++Quad[2];
3586 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003587 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003588 }
3589 ++Quad[EltIdx / 4];
3590 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003591 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003592
Nate Begemanb9a47b82009-02-23 08:49:38 +00003593 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003594 unsigned MaxQuad = 1;
3595 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003596 if (LoQuad[i] > MaxQuad) {
3597 BestLoQuad = i;
3598 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003599 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003600 }
3601
Nate Begemanb9a47b82009-02-23 08:49:38 +00003602 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003603 MaxQuad = 1;
3604 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003605 if (HiQuad[i] > MaxQuad) {
3606 BestHiQuad = i;
3607 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003608 }
3609 }
3610
Nate Begemanb9a47b82009-02-23 08:49:38 +00003611 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003612 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 // single pshufb instruction is necessary. If There are more than 2 input
3614 // quads, disable the next transformation since it does not help SSSE3.
3615 bool V1Used = InputQuads[0] || InputQuads[1];
3616 bool V2Used = InputQuads[2] || InputQuads[3];
3617 if (TLI.getSubtarget()->hasSSSE3()) {
3618 if (InputQuads.count() == 2 && V1Used && V2Used) {
3619 BestLoQuad = InputQuads.find_first();
3620 BestHiQuad = InputQuads.find_next(BestLoQuad);
3621 }
3622 if (InputQuads.count() > 2) {
3623 BestLoQuad = -1;
3624 BestHiQuad = -1;
3625 }
3626 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003627
Nate Begemanb9a47b82009-02-23 08:49:38 +00003628 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3629 // the shuffle mask. If a quad is scored as -1, that means that it contains
3630 // words from all 4 input quadwords.
3631 SDValue NewV;
3632 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003633 SmallVector<int, 8> MaskV;
3634 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3635 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003636 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3638 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3639 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003640
Nate Begemanb9a47b82009-02-23 08:49:38 +00003641 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3642 // source words for the shuffle, to aid later transformations.
3643 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003644 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003645 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003646 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003647 if (idx != (int)i)
3648 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003649 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003650 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003651 AllWordsInNewV = false;
3652 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003653 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003654
Nate Begemanb9a47b82009-02-23 08:49:38 +00003655 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3656 if (AllWordsInNewV) {
3657 for (int i = 0; i != 8; ++i) {
3658 int idx = MaskVals[i];
3659 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003660 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003661 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003662 if ((idx != i) && idx < 4)
3663 pshufhw = false;
3664 if ((idx != i) && idx > 3)
3665 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003666 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003667 V1 = NewV;
3668 V2Used = false;
3669 BestLoQuad = 0;
3670 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003671 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003672
Nate Begemanb9a47b82009-02-23 08:49:38 +00003673 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3674 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003675 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003676 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003678 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003679 }
Eric Christopherfd179292009-08-27 18:07:15 +00003680
Nate Begemanb9a47b82009-02-23 08:49:38 +00003681 // If we have SSSE3, and all words of the result are from 1 input vector,
3682 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3683 // is present, fall back to case 4.
3684 if (TLI.getSubtarget()->hasSSSE3()) {
3685 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003686
Nate Begemanb9a47b82009-02-23 08:49:38 +00003687 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003688 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003689 // mask, and elements that come from V1 in the V2 mask, so that the two
3690 // results can be OR'd together.
3691 bool TwoInputs = V1Used && V2Used;
3692 for (unsigned i = 0; i != 8; ++i) {
3693 int EltIdx = MaskVals[i] * 2;
3694 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3696 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003697 continue;
3698 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3700 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003701 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003703 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003704 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003706 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003708
Nate Begemanb9a47b82009-02-23 08:49:38 +00003709 // Calculate the shuffle mask for the second input, shuffle it, and
3710 // OR it with the first shuffled input.
3711 pshufbMask.clear();
3712 for (unsigned i = 0; i != 8; ++i) {
3713 int EltIdx = MaskVals[i] * 2;
3714 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3716 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003717 continue;
3718 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3720 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003721 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003723 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003724 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 MVT::v16i8, &pshufbMask[0], 16));
3726 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3727 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003728 }
3729
3730 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3731 // and update MaskVals with new element order.
3732 BitVector InOrder(8);
3733 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003735 for (int i = 0; i != 4; ++i) {
3736 int idx = MaskVals[i];
3737 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003738 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003739 InOrder.set(i);
3740 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003741 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003742 InOrder.set(i);
3743 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003744 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003745 }
3746 }
3747 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003748 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003750 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003751 }
Eric Christopherfd179292009-08-27 18:07:15 +00003752
Nate Begemanb9a47b82009-02-23 08:49:38 +00003753 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3754 // and update MaskVals with the new element order.
3755 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003756 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003757 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003759 for (unsigned i = 4; i != 8; ++i) {
3760 int idx = MaskVals[i];
3761 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003762 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003763 InOrder.set(i);
3764 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003765 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003766 InOrder.set(i);
3767 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003768 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003769 }
3770 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003772 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003773 }
Eric Christopherfd179292009-08-27 18:07:15 +00003774
Nate Begemanb9a47b82009-02-23 08:49:38 +00003775 // In case BestHi & BestLo were both -1, which means each quadword has a word
3776 // from each of the four input quadwords, calculate the InOrder bitvector now
3777 // before falling through to the insert/extract cleanup.
3778 if (BestLoQuad == -1 && BestHiQuad == -1) {
3779 NewV = V1;
3780 for (int i = 0; i != 8; ++i)
3781 if (MaskVals[i] < 0 || MaskVals[i] == i)
3782 InOrder.set(i);
3783 }
Eric Christopherfd179292009-08-27 18:07:15 +00003784
Nate Begemanb9a47b82009-02-23 08:49:38 +00003785 // The other elements are put in the right place using pextrw and pinsrw.
3786 for (unsigned i = 0; i != 8; ++i) {
3787 if (InOrder[i])
3788 continue;
3789 int EltIdx = MaskVals[i];
3790 if (EltIdx < 0)
3791 continue;
3792 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003794 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003796 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003798 DAG.getIntPtrConstant(i));
3799 }
3800 return NewV;
3801}
3802
3803// v16i8 shuffles - Prefer shuffles in the following order:
3804// 1. [ssse3] 1 x pshufb
3805// 2. [ssse3] 2 x pshufb + 1 x por
3806// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3807static
Nate Begeman9008ca62009-04-27 18:41:29 +00003808SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3809 SelectionDAG &DAG, X86TargetLowering &TLI) {
3810 SDValue V1 = SVOp->getOperand(0);
3811 SDValue V2 = SVOp->getOperand(1);
3812 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003813 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003815
Nate Begemanb9a47b82009-02-23 08:49:38 +00003816 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003817 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003818 // present, fall back to case 3.
3819 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3820 bool V1Only = true;
3821 bool V2Only = true;
3822 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003824 if (EltIdx < 0)
3825 continue;
3826 if (EltIdx < 16)
3827 V2Only = false;
3828 else
3829 V1Only = false;
3830 }
Eric Christopherfd179292009-08-27 18:07:15 +00003831
Nate Begemanb9a47b82009-02-23 08:49:38 +00003832 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3833 if (TLI.getSubtarget()->hasSSSE3()) {
3834 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003835
Nate Begemanb9a47b82009-02-23 08:49:38 +00003836 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003837 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003838 //
3839 // Otherwise, we have elements from both input vectors, and must zero out
3840 // elements that come from V2 in the first mask, and V1 in the second mask
3841 // so that we can OR them together.
3842 bool TwoInputs = !(V1Only || V2Only);
3843 for (unsigned i = 0; i != 16; ++i) {
3844 int EltIdx = MaskVals[i];
3845 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003847 continue;
3848 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003850 }
3851 // If all the elements are from V2, assign it to V1 and return after
3852 // building the first pshufb.
3853 if (V2Only)
3854 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003856 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003858 if (!TwoInputs)
3859 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003860
Nate Begemanb9a47b82009-02-23 08:49:38 +00003861 // Calculate the shuffle mask for the second input, shuffle it, and
3862 // OR it with the first shuffled input.
3863 pshufbMask.clear();
3864 for (unsigned i = 0; i != 16; ++i) {
3865 int EltIdx = MaskVals[i];
3866 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003868 continue;
3869 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003871 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003873 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 MVT::v16i8, &pshufbMask[0], 16));
3875 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003876 }
Eric Christopherfd179292009-08-27 18:07:15 +00003877
Nate Begemanb9a47b82009-02-23 08:49:38 +00003878 // No SSSE3 - Calculate in place words and then fix all out of place words
3879 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3880 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3882 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003883 SDValue NewV = V2Only ? V2 : V1;
3884 for (int i = 0; i != 8; ++i) {
3885 int Elt0 = MaskVals[i*2];
3886 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003887
Nate Begemanb9a47b82009-02-23 08:49:38 +00003888 // This word of the result is all undef, skip it.
3889 if (Elt0 < 0 && Elt1 < 0)
3890 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003891
Nate Begemanb9a47b82009-02-23 08:49:38 +00003892 // This word of the result is already in the correct place, skip it.
3893 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3894 continue;
3895 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3896 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003897
Nate Begemanb9a47b82009-02-23 08:49:38 +00003898 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3899 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3900 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003901
3902 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3903 // using a single extract together, load it and store it.
3904 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003906 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003908 DAG.getIntPtrConstant(i));
3909 continue;
3910 }
3911
Nate Begemanb9a47b82009-02-23 08:49:38 +00003912 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003913 // source byte is not also odd, shift the extracted word left 8 bits
3914 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003915 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003917 DAG.getIntPtrConstant(Elt1 / 2));
3918 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003921 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3923 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003924 }
3925 // If Elt0 is defined, extract it from the appropriate source. If the
3926 // source byte is not also even, shift the extracted word right 8 bits. If
3927 // Elt1 was also defined, OR the extracted values together before
3928 // inserting them in the result.
3929 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003931 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3932 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003934 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003935 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3937 DAG.getConstant(0x00FF, MVT::i16));
3938 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003939 : InsElt0;
3940 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003942 DAG.getIntPtrConstant(i));
3943 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003945}
3946
Evan Cheng7a831ce2007-12-15 03:00:47 +00003947/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3948/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3949/// done when every pair / quad of shuffle mask elements point to elements in
3950/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003951/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3952static
Nate Begeman9008ca62009-04-27 18:41:29 +00003953SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3954 SelectionDAG &DAG,
3955 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003956 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003957 SDValue V1 = SVOp->getOperand(0);
3958 SDValue V2 = SVOp->getOperand(1);
3959 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003960 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003962 EVT MaskEltVT = MaskVT.getVectorElementType();
3963 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003965 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 case MVT::v4f32: NewVT = MVT::v2f64; break;
3967 case MVT::v4i32: NewVT = MVT::v2i64; break;
3968 case MVT::v8i16: NewVT = MVT::v4i32; break;
3969 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003970 }
3971
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003972 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003973 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003975 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003977 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 int Scale = NumElems / NewWidth;
3979 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003980 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 int StartIdx = -1;
3982 for (int j = 0; j < Scale; ++j) {
3983 int EltIdx = SVOp->getMaskElt(i+j);
3984 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003985 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003987 StartIdx = EltIdx - (EltIdx % Scale);
3988 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003989 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003990 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 if (StartIdx == -1)
3992 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003993 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003995 }
3996
Dale Johannesenace16102009-02-03 19:33:06 +00003997 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3998 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003999 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004000}
4001
Evan Chengd880b972008-05-09 21:53:03 +00004002/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004003///
Owen Andersone50ed302009-08-10 22:56:29 +00004004static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 SDValue SrcOp, SelectionDAG &DAG,
4006 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004007 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004008 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004009 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004010 LD = dyn_cast<LoadSDNode>(SrcOp);
4011 if (!LD) {
4012 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4013 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004014 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4015 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004016 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4017 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004018 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004019 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004021 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4022 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4023 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4024 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004025 SrcOp.getOperand(0)
4026 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004027 }
4028 }
4029 }
4030
Dale Johannesenace16102009-02-03 19:33:06 +00004031 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4032 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004033 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004034 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004035}
4036
Evan Chengace3c172008-07-22 21:13:36 +00004037/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4038/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004039static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004040LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4041 SDValue V1 = SVOp->getOperand(0);
4042 SDValue V2 = SVOp->getOperand(1);
4043 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004044 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004045
Evan Chengace3c172008-07-22 21:13:36 +00004046 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004047 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004048 SmallVector<int, 8> Mask1(4U, -1);
4049 SmallVector<int, 8> PermMask;
4050 SVOp->getMask(PermMask);
4051
Evan Chengace3c172008-07-22 21:13:36 +00004052 unsigned NumHi = 0;
4053 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004054 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 int Idx = PermMask[i];
4056 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004057 Locs[i] = std::make_pair(-1, -1);
4058 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4060 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004061 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004063 NumLo++;
4064 } else {
4065 Locs[i] = std::make_pair(1, NumHi);
4066 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004068 NumHi++;
4069 }
4070 }
4071 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004072
Evan Chengace3c172008-07-22 21:13:36 +00004073 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004074 // If no more than two elements come from either vector. This can be
4075 // implemented with two shuffles. First shuffle gather the elements.
4076 // The second shuffle, which takes the first shuffle as both of its
4077 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004079
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004081
Evan Chengace3c172008-07-22 21:13:36 +00004082 for (unsigned i = 0; i != 4; ++i) {
4083 if (Locs[i].first == -1)
4084 continue;
4085 else {
4086 unsigned Idx = (i < 2) ? 0 : 4;
4087 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004089 }
4090 }
4091
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004093 } else if (NumLo == 3 || NumHi == 3) {
4094 // Otherwise, we must have three elements from one vector, call it X, and
4095 // one element from the other, call it Y. First, use a shufps to build an
4096 // intermediate vector with the one element from Y and the element from X
4097 // that will be in the same half in the final destination (the indexes don't
4098 // matter). Then, use a shufps to build the final vector, taking the half
4099 // containing the element from Y from the intermediate, and the other half
4100 // from X.
4101 if (NumHi == 3) {
4102 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004104 std::swap(V1, V2);
4105 }
4106
4107 // Find the element from V2.
4108 unsigned HiIndex;
4109 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 int Val = PermMask[HiIndex];
4111 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004112 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004113 if (Val >= 4)
4114 break;
4115 }
4116
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 Mask1[0] = PermMask[HiIndex];
4118 Mask1[1] = -1;
4119 Mask1[2] = PermMask[HiIndex^1];
4120 Mask1[3] = -1;
4121 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004122
4123 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 Mask1[0] = PermMask[0];
4125 Mask1[1] = PermMask[1];
4126 Mask1[2] = HiIndex & 1 ? 6 : 4;
4127 Mask1[3] = HiIndex & 1 ? 4 : 6;
4128 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004129 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 Mask1[0] = HiIndex & 1 ? 2 : 0;
4131 Mask1[1] = HiIndex & 1 ? 0 : 2;
4132 Mask1[2] = PermMask[2];
4133 Mask1[3] = PermMask[3];
4134 if (Mask1[2] >= 0)
4135 Mask1[2] += 4;
4136 if (Mask1[3] >= 0)
4137 Mask1[3] += 4;
4138 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004139 }
Evan Chengace3c172008-07-22 21:13:36 +00004140 }
4141
4142 // Break it into (shuffle shuffle_hi, shuffle_lo).
4143 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004144 SmallVector<int,8> LoMask(4U, -1);
4145 SmallVector<int,8> HiMask(4U, -1);
4146
4147 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004148 unsigned MaskIdx = 0;
4149 unsigned LoIdx = 0;
4150 unsigned HiIdx = 2;
4151 for (unsigned i = 0; i != 4; ++i) {
4152 if (i == 2) {
4153 MaskPtr = &HiMask;
4154 MaskIdx = 1;
4155 LoIdx = 0;
4156 HiIdx = 2;
4157 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 int Idx = PermMask[i];
4159 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004160 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004161 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004162 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004163 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004164 LoIdx++;
4165 } else {
4166 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004168 HiIdx++;
4169 }
4170 }
4171
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4173 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4174 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004175 for (unsigned i = 0; i != 4; ++i) {
4176 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004178 } else {
4179 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004181 }
4182 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004184}
4185
Dan Gohman475871a2008-07-27 21:46:04 +00004186SDValue
4187X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004189 SDValue V1 = Op.getOperand(0);
4190 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004191 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004192 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004194 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004195 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4196 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004197 bool V1IsSplat = false;
4198 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004199
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004201 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004202
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 // Promote splats to v4f32.
4204 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004205 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 return Op;
4207 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004208 }
4209
Evan Cheng7a831ce2007-12-15 03:00:47 +00004210 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4211 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004214 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004215 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004216 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004218 // FIXME: Figure out a cleaner way to do this.
4219 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004220 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004222 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4224 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4225 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004226 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004227 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4229 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004230 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004232 }
4233 }
Eric Christopherfd179292009-08-27 18:07:15 +00004234
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 if (X86::isPSHUFDMask(SVOp))
4236 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004237
Evan Chengf26ffe92008-05-29 08:22:04 +00004238 // Check if this can be converted into a logical shift.
4239 bool isLeft = false;
4240 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004241 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004242 bool isShift = getSubtarget()->hasSSE2() &&
4243 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004244 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004245 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004246 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004247 EVT EltVT = VT.getVectorElementType();
4248 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004249 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004250 }
Eric Christopherfd179292009-08-27 18:07:15 +00004251
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004253 if (V1IsUndef)
4254 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004255 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004256 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004257 if (!isMMX)
4258 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004259 }
Eric Christopherfd179292009-08-27 18:07:15 +00004260
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 // FIXME: fold these into legal mask.
4262 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4263 X86::isMOVSLDUPMask(SVOp) ||
4264 X86::isMOVHLPSMask(SVOp) ||
4265 X86::isMOVHPMask(SVOp) ||
4266 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004267 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004268
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 if (ShouldXformToMOVHLPS(SVOp) ||
4270 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4271 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004272
Evan Chengf26ffe92008-05-29 08:22:04 +00004273 if (isShift) {
4274 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004275 EVT EltVT = VT.getVectorElementType();
4276 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004277 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004278 }
Eric Christopherfd179292009-08-27 18:07:15 +00004279
Evan Cheng9eca5e82006-10-25 21:49:50 +00004280 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004281 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4282 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004283 V1IsSplat = isSplatVector(V1.getNode());
4284 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004285
Chris Lattner8a594482007-11-25 00:24:49 +00004286 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004287 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 Op = CommuteVectorShuffle(SVOp, DAG);
4289 SVOp = cast<ShuffleVectorSDNode>(Op);
4290 V1 = SVOp->getOperand(0);
4291 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004292 std::swap(V1IsSplat, V2IsSplat);
4293 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004294 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004295 }
4296
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4298 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004299 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 return V1;
4301 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4302 // the instruction selector will not match, so get a canonical MOVL with
4303 // swapped operands to undo the commute.
4304 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004305 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004306
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4308 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4309 X86::isUNPCKLMask(SVOp) ||
4310 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004311 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004312
Evan Cheng9bbbb982006-10-25 20:48:19 +00004313 if (V2IsSplat) {
4314 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004315 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004316 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 SDValue NewMask = NormalizeMask(SVOp, DAG);
4318 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4319 if (NSVOp != SVOp) {
4320 if (X86::isUNPCKLMask(NSVOp, true)) {
4321 return NewMask;
4322 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4323 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324 }
4325 }
4326 }
4327
Evan Cheng9eca5e82006-10-25 21:49:50 +00004328 if (Commuted) {
4329 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 // FIXME: this seems wrong.
4331 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4332 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4333 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4334 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4335 X86::isUNPCKLMask(NewSVOp) ||
4336 X86::isUNPCKHMask(NewSVOp))
4337 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004338 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004339
Nate Begemanb9a47b82009-02-23 08:49:38 +00004340 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004341
4342 // Normalize the node to match x86 shuffle ops if needed
4343 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4344 return CommuteVectorShuffle(SVOp, DAG);
4345
4346 // Check for legal shuffle and return?
4347 SmallVector<int, 16> PermMask;
4348 SVOp->getMask(PermMask);
4349 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004350 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004351
Evan Cheng14b32e12007-12-11 01:46:18 +00004352 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004354 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004355 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004356 return NewOp;
4357 }
4358
Owen Anderson825b72b2009-08-11 20:47:22 +00004359 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004360 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004361 if (NewOp.getNode())
4362 return NewOp;
4363 }
Eric Christopherfd179292009-08-27 18:07:15 +00004364
Evan Chengace3c172008-07-22 21:13:36 +00004365 // Handle all 4 wide cases with a number of shuffles except for MMX.
4366 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004368
Dan Gohman475871a2008-07-27 21:46:04 +00004369 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004370}
4371
Dan Gohman475871a2008-07-27 21:46:04 +00004372SDValue
4373X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004374 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004375 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004376 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004377 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004378 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004379 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004381 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004382 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004383 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004384 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4385 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4386 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4388 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004389 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004391 Op.getOperand(0)),
4392 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004394 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004396 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004397 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004399 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4400 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004401 // result has a single use which is a store or a bitcast to i32. And in
4402 // the case of a store, it's not worth it if the index is a constant 0,
4403 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004404 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004405 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004406 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004407 if ((User->getOpcode() != ISD::STORE ||
4408 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4409 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004410 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004411 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004412 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004413 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4414 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004415 Op.getOperand(0)),
4416 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004417 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4418 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004419 // ExtractPS works with constant index.
4420 if (isa<ConstantSDNode>(Op.getOperand(1)))
4421 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004422 }
Dan Gohman475871a2008-07-27 21:46:04 +00004423 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004424}
4425
4426
Dan Gohman475871a2008-07-27 21:46:04 +00004427SDValue
4428X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004429 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004430 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004431
Evan Cheng62a3f152008-03-24 21:52:23 +00004432 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004433 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004434 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004435 return Res;
4436 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004437
Owen Andersone50ed302009-08-10 22:56:29 +00004438 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004439 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004440 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004441 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004442 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004443 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004444 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4446 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004447 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004449 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004450 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004451 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4452 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004453 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004454 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004455 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004456 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004457 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004458 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004459 if (Idx == 0)
4460 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004461
Evan Cheng0db9fe62006-04-25 20:13:52 +00004462 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004463 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004464 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004465 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004467 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004468 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004469 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004470 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4471 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4472 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004473 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004474 if (Idx == 0)
4475 return Op;
4476
4477 // UNPCKHPD the element to the lowest double word, then movsd.
4478 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4479 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004480 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004481 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004482 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004484 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004485 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004486 }
4487
Dan Gohman475871a2008-07-27 21:46:04 +00004488 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004489}
4490
Dan Gohman475871a2008-07-27 21:46:04 +00004491SDValue
4492X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004493 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004494 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004495 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004496
Dan Gohman475871a2008-07-27 21:46:04 +00004497 SDValue N0 = Op.getOperand(0);
4498 SDValue N1 = Op.getOperand(1);
4499 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004500
Dan Gohman8a55ce42009-09-23 21:02:20 +00004501 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004502 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004503 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4504 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004505 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4506 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 if (N1.getValueType() != MVT::i32)
4508 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4509 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004510 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004511 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004512 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004513 // Bits [7:6] of the constant are the source select. This will always be
4514 // zero here. The DAG Combiner may combine an extract_elt index into these
4515 // bits. For example (insert (extract, 3), 2) could be matched by putting
4516 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004517 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004518 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004519 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004520 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004521 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004522 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004524 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004525 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004526 // PINSR* works with constant index.
4527 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004528 }
Dan Gohman475871a2008-07-27 21:46:04 +00004529 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004530}
4531
Dan Gohman475871a2008-07-27 21:46:04 +00004532SDValue
4533X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004534 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004535 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004536
4537 if (Subtarget->hasSSE41())
4538 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4539
Dan Gohman8a55ce42009-09-23 21:02:20 +00004540 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004541 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004542
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004543 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004544 SDValue N0 = Op.getOperand(0);
4545 SDValue N1 = Op.getOperand(1);
4546 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004547
Dan Gohman8a55ce42009-09-23 21:02:20 +00004548 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004549 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4550 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 if (N1.getValueType() != MVT::i32)
4552 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4553 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004554 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004555 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004556 }
Dan Gohman475871a2008-07-27 21:46:04 +00004557 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004558}
4559
Dan Gohman475871a2008-07-27 21:46:04 +00004560SDValue
4561X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004562 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 if (Op.getValueType() == MVT::v2f32)
4564 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4565 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4566 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004567 Op.getOperand(0))));
4568
Owen Anderson825b72b2009-08-11 20:47:22 +00004569 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4570 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004571
Owen Anderson825b72b2009-08-11 20:47:22 +00004572 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4573 EVT VT = MVT::v2i32;
4574 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004575 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004576 case MVT::v16i8:
4577 case MVT::v8i16:
4578 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004579 break;
4580 }
Dale Johannesenace16102009-02-03 19:33:06 +00004581 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4582 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004583}
4584
Bill Wendling056292f2008-09-16 21:48:12 +00004585// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4586// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4587// one of the above mentioned nodes. It has to be wrapped because otherwise
4588// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4589// be used to form addressing mode. These wrapped nodes will be selected
4590// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004591SDValue
4592X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004593 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004594
Chris Lattner41621a22009-06-26 19:22:52 +00004595 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4596 // global base reg.
4597 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004598 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004599 CodeModel::Model M = getTargetMachine().getCodeModel();
4600
Chris Lattner4f066492009-07-11 20:29:19 +00004601 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004602 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004603 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004604 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004605 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004606 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004607 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004608
Evan Cheng1606e8e2009-03-13 07:51:59 +00004609 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004610 CP->getAlignment(),
4611 CP->getOffset(), OpFlag);
4612 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004613 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004614 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004615 if (OpFlag) {
4616 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004617 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004618 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004619 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004620 }
4621
4622 return Result;
4623}
4624
Chris Lattner18c59872009-06-27 04:16:01 +00004625SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4626 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004627
Chris Lattner18c59872009-06-27 04:16:01 +00004628 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4629 // global base reg.
4630 unsigned char OpFlag = 0;
4631 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004632 CodeModel::Model M = getTargetMachine().getCodeModel();
4633
Chris Lattner4f066492009-07-11 20:29:19 +00004634 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004635 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004636 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004637 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004638 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004639 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004640 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004641
Chris Lattner18c59872009-06-27 04:16:01 +00004642 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4643 OpFlag);
4644 DebugLoc DL = JT->getDebugLoc();
4645 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004646
Chris Lattner18c59872009-06-27 04:16:01 +00004647 // With PIC, the address is actually $g + Offset.
4648 if (OpFlag) {
4649 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4650 DAG.getNode(X86ISD::GlobalBaseReg,
4651 DebugLoc::getUnknownLoc(), getPointerTy()),
4652 Result);
4653 }
Eric Christopherfd179292009-08-27 18:07:15 +00004654
Chris Lattner18c59872009-06-27 04:16:01 +00004655 return Result;
4656}
4657
4658SDValue
4659X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4660 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004661
Chris Lattner18c59872009-06-27 04:16:01 +00004662 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4663 // global base reg.
4664 unsigned char OpFlag = 0;
4665 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004666 CodeModel::Model M = getTargetMachine().getCodeModel();
4667
Chris Lattner4f066492009-07-11 20:29:19 +00004668 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004669 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004670 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004671 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004672 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004673 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004674 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004675
Chris Lattner18c59872009-06-27 04:16:01 +00004676 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004677
Chris Lattner18c59872009-06-27 04:16:01 +00004678 DebugLoc DL = Op.getDebugLoc();
4679 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004680
4681
Chris Lattner18c59872009-06-27 04:16:01 +00004682 // With PIC, the address is actually $g + Offset.
4683 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004684 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004685 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4686 DAG.getNode(X86ISD::GlobalBaseReg,
4687 DebugLoc::getUnknownLoc(),
4688 getPointerTy()),
4689 Result);
4690 }
Eric Christopherfd179292009-08-27 18:07:15 +00004691
Chris Lattner18c59872009-06-27 04:16:01 +00004692 return Result;
4693}
4694
Dan Gohman475871a2008-07-27 21:46:04 +00004695SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004696X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004697 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004698 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004699 // Create the TargetGlobalAddress node, folding in the constant
4700 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004701 unsigned char OpFlags =
4702 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004703 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004704 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004705 if (OpFlags == X86II::MO_NO_FLAG &&
4706 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004707 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004708 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004709 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004710 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004711 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004712 }
Eric Christopherfd179292009-08-27 18:07:15 +00004713
Chris Lattner4f066492009-07-11 20:29:19 +00004714 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004715 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004716 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4717 else
4718 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004719
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004720 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004721 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004722 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4723 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004724 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004725 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004726
Chris Lattner36c25012009-07-10 07:34:39 +00004727 // For globals that require a load from a stub to get the address, emit the
4728 // load.
4729 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004730 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004731 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004732
Dan Gohman6520e202008-10-18 02:06:02 +00004733 // If there was a non-zero offset that we didn't fold, create an explicit
4734 // addition for it.
4735 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004736 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004737 DAG.getConstant(Offset, getPointerTy()));
4738
Evan Cheng0db9fe62006-04-25 20:13:52 +00004739 return Result;
4740}
4741
Evan Chengda43bcf2008-09-24 00:05:32 +00004742SDValue
4743X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4744 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004745 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004746 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004747}
4748
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004749static SDValue
4750GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004751 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004752 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004754 DebugLoc dl = GA->getDebugLoc();
4755 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4756 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004757 GA->getOffset(),
4758 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004759 if (InFlag) {
4760 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004761 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004762 } else {
4763 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004764 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004765 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004766 SDValue Flag = Chain.getValue(1);
4767 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004768}
4769
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004770// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004771static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004772LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004773 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004774 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004775 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4776 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004777 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004778 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004779 PtrVT), InFlag);
4780 InFlag = Chain.getValue(1);
4781
Chris Lattnerb903bed2009-06-26 21:20:29 +00004782 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004783}
4784
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004785// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004786static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004787LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004788 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004789 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4790 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004791}
4792
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004793// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4794// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004795static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004796 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004797 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004798 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004799 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004800 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4801 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004802 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004804
4805 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4806 NULL, 0);
4807
Chris Lattnerb903bed2009-06-26 21:20:29 +00004808 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004809 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4810 // initialexec.
4811 unsigned WrapperKind = X86ISD::Wrapper;
4812 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004813 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004814 } else if (is64Bit) {
4815 assert(model == TLSModel::InitialExec);
4816 OperandFlags = X86II::MO_GOTTPOFF;
4817 WrapperKind = X86ISD::WrapperRIP;
4818 } else {
4819 assert(model == TLSModel::InitialExec);
4820 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004821 }
Eric Christopherfd179292009-08-27 18:07:15 +00004822
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004823 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4824 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004825 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004826 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004827 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004828
Rafael Espindola9a580232009-02-27 13:37:18 +00004829 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004830 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004831 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004832
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004833 // The address of the thread local variable is the add of the thread
4834 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004835 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004836}
4837
Dan Gohman475871a2008-07-27 21:46:04 +00004838SDValue
4839X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004840 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004841 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004842 assert(Subtarget->isTargetELF() &&
4843 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004844 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004845 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004846
Chris Lattnerb903bed2009-06-26 21:20:29 +00004847 // If GV is an alias then use the aliasee for determining
4848 // thread-localness.
4849 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4850 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004851
Chris Lattnerb903bed2009-06-26 21:20:29 +00004852 TLSModel::Model model = getTLSModel(GV,
4853 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004854
Chris Lattnerb903bed2009-06-26 21:20:29 +00004855 switch (model) {
4856 case TLSModel::GeneralDynamic:
4857 case TLSModel::LocalDynamic: // not implemented
4858 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004859 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004860 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004861
Chris Lattnerb903bed2009-06-26 21:20:29 +00004862 case TLSModel::InitialExec:
4863 case TLSModel::LocalExec:
4864 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4865 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004866 }
Eric Christopherfd179292009-08-27 18:07:15 +00004867
Torok Edwinc23197a2009-07-14 16:55:14 +00004868 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004869 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004870}
4871
Evan Cheng0db9fe62006-04-25 20:13:52 +00004872
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004873/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004874/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004875SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004876 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004877 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004878 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004879 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004880 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004881 SDValue ShOpLo = Op.getOperand(0);
4882 SDValue ShOpHi = Op.getOperand(1);
4883 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004884 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004885 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004886 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004887
Dan Gohman475871a2008-07-27 21:46:04 +00004888 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004889 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004890 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4891 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004892 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004893 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4894 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004895 }
Evan Chenge3413162006-01-09 18:33:28 +00004896
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4898 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004899 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004901
Dan Gohman475871a2008-07-27 21:46:04 +00004902 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004903 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004904 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4905 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004906
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004907 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004908 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4909 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004910 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004911 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4912 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004913 }
4914
Dan Gohman475871a2008-07-27 21:46:04 +00004915 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004916 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004917}
Evan Chenga3195e82006-01-12 22:54:21 +00004918
Dan Gohman475871a2008-07-27 21:46:04 +00004919SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004920 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004921
4922 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004924 return Op;
4925 }
4926 return SDValue();
4927 }
4928
Owen Anderson825b72b2009-08-11 20:47:22 +00004929 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004930 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004931
Eli Friedman36df4992009-05-27 00:47:34 +00004932 // These are really Legal; return the operand so the caller accepts it as
4933 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004935 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004937 Subtarget->is64Bit()) {
4938 return Op;
4939 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004940
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004941 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004942 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004943 MachineFunction &MF = DAG.getMachineFunction();
4944 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004945 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004946 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004947 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00004948 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004949 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4950}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004951
Owen Andersone50ed302009-08-10 22:56:29 +00004952SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004953 SDValue StackSlot,
4954 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004955 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004956 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004957 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004958 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004959 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004960 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004961 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004963 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004964 Ops.push_back(Chain);
4965 Ops.push_back(StackSlot);
4966 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004967 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004968 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004969
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004970 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004971 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004972 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004973
4974 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4975 // shouldn't be necessary except that RFP cannot be live across
4976 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004977 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004978 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004979 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00004980 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004981 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004982 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004983 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004984 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985 Ops.push_back(DAG.getValueType(Op.getValueType()));
4986 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004987 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4988 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00004989 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004990 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004991
Evan Cheng0db9fe62006-04-25 20:13:52 +00004992 return Result;
4993}
4994
Bill Wendling8b8a6362009-01-17 03:56:04 +00004995// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4996SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4997 // This algorithm is not obvious. Here it is in C code, more or less:
4998 /*
4999 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5000 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5001 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005002
Bill Wendling8b8a6362009-01-17 03:56:04 +00005003 // Copy ints to xmm registers.
5004 __m128i xh = _mm_cvtsi32_si128( hi );
5005 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005006
Bill Wendling8b8a6362009-01-17 03:56:04 +00005007 // Combine into low half of a single xmm register.
5008 __m128i x = _mm_unpacklo_epi32( xh, xl );
5009 __m128d d;
5010 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005011
Bill Wendling8b8a6362009-01-17 03:56:04 +00005012 // Merge in appropriate exponents to give the integer bits the right
5013 // magnitude.
5014 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005015
Bill Wendling8b8a6362009-01-17 03:56:04 +00005016 // Subtract away the biases to deal with the IEEE-754 double precision
5017 // implicit 1.
5018 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005019
Bill Wendling8b8a6362009-01-17 03:56:04 +00005020 // All conversions up to here are exact. The correctly rounded result is
5021 // calculated using the current rounding mode using the following
5022 // horizontal add.
5023 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5024 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5025 // store doesn't really need to be here (except
5026 // maybe to zero the other double)
5027 return sd;
5028 }
5029 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005030
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005031 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005032 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005033
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005034 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005035 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005036 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5037 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5038 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5039 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005040 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005041 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005042
Bill Wendling8b8a6362009-01-17 03:56:04 +00005043 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005044 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005045 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005046 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005047 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005048 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005049 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005050
Owen Anderson825b72b2009-08-11 20:47:22 +00005051 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5052 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005053 Op.getOperand(0),
5054 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005055 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5056 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005057 Op.getOperand(0),
5058 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5060 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005061 PseudoSourceValue::getConstantPool(), 0,
5062 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5064 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5065 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005066 PseudoSourceValue::getConstantPool(), 0,
5067 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005068 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005069
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005070 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005071 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5073 DAG.getUNDEF(MVT::v2f64), ShufMask);
5074 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5075 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005076 DAG.getIntPtrConstant(0));
5077}
5078
Bill Wendling8b8a6362009-01-17 03:56:04 +00005079// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5080SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005081 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005082 // FP constant to bias correct the final result.
5083 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005085
5086 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5088 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005089 Op.getOperand(0),
5090 DAG.getIntPtrConstant(0)));
5091
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5093 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005094 DAG.getIntPtrConstant(0));
5095
5096 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5098 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005099 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 MVT::v2f64, Load)),
5101 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005102 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 MVT::v2f64, Bias)));
5104 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5105 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005106 DAG.getIntPtrConstant(0));
5107
5108 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005109 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005110
5111 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005112 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005113
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005115 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005116 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005118 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005119 }
5120
5121 // Handle final rounding.
5122 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005123}
5124
5125SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005126 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005127 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005128
Evan Chenga06ec9e2009-01-19 08:08:22 +00005129 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5130 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5131 // the optimization here.
5132 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005133 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005134
Owen Andersone50ed302009-08-10 22:56:29 +00005135 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005137 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005138 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005139 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005140
Bill Wendling8b8a6362009-01-17 03:56:04 +00005141 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005143 return LowerUINT_TO_FP_i32(Op, DAG);
5144 }
5145
Owen Anderson825b72b2009-08-11 20:47:22 +00005146 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005147
5148 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005150 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5151 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5152 getPointerTy(), StackSlot, WordOff);
5153 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5154 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005156 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005157 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005158}
5159
Dan Gohman475871a2008-07-27 21:46:04 +00005160std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005161FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005162 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005163
Owen Andersone50ed302009-08-10 22:56:29 +00005164 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005165
5166 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005167 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5168 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005169 }
5170
Owen Anderson825b72b2009-08-11 20:47:22 +00005171 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5172 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005174
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005175 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005177 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005178 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005179 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005180 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005181 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005182 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005183
Evan Cheng87c89352007-10-15 20:11:21 +00005184 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5185 // stack slot.
5186 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005187 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005188 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005189 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005190
Evan Cheng0db9fe62006-04-25 20:13:52 +00005191 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005192 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005193 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5195 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5196 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005197 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005198
Dan Gohman475871a2008-07-27 21:46:04 +00005199 SDValue Chain = DAG.getEntryNode();
5200 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005201 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005202 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005203 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005204 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005205 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005206 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005207 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5208 };
Dale Johannesenace16102009-02-03 19:33:06 +00005209 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005210 Chain = Value.getValue(1);
5211 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5212 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5213 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005214
Evan Cheng0db9fe62006-04-25 20:13:52 +00005215 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005216 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005218
Chris Lattner27a6c732007-11-24 07:07:01 +00005219 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005220}
5221
Dan Gohman475871a2008-07-27 21:46:04 +00005222SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005223 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005224 if (Op.getValueType() == MVT::v2i32 &&
5225 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005226 return Op;
5227 }
5228 return SDValue();
5229 }
5230
Eli Friedman948e95a2009-05-23 09:59:16 +00005231 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005232 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005233 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5234 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005235
Chris Lattner27a6c732007-11-24 07:07:01 +00005236 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005237 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005238 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005239}
5240
Eli Friedman948e95a2009-05-23 09:59:16 +00005241SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5242 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5243 SDValue FIST = Vals.first, StackSlot = Vals.second;
5244 assert(FIST.getNode() && "Unexpected failure");
5245
5246 // Load the result.
5247 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5248 FIST, StackSlot, NULL, 0);
5249}
5250
Dan Gohman475871a2008-07-27 21:46:04 +00005251SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005252 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005253 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005254 EVT VT = Op.getValueType();
5255 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005256 if (VT.isVector())
5257 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005259 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005260 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005261 CV.push_back(C);
5262 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005263 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005264 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005265 CV.push_back(C);
5266 CV.push_back(C);
5267 CV.push_back(C);
5268 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005270 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005271 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005272 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005273 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005274 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005275 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005276}
5277
Dan Gohman475871a2008-07-27 21:46:04 +00005278SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005279 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005280 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005281 EVT VT = Op.getValueType();
5282 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005283 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005284 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005286 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005287 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005288 CV.push_back(C);
5289 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005291 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005292 CV.push_back(C);
5293 CV.push_back(C);
5294 CV.push_back(C);
5295 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005297 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005298 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005299 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005300 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005301 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005302 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005303 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5305 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005306 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005307 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005308 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005309 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005310 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005311}
5312
Dan Gohman475871a2008-07-27 21:46:04 +00005313SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005314 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005315 SDValue Op0 = Op.getOperand(0);
5316 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005317 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005318 EVT VT = Op.getValueType();
5319 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005320
5321 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005322 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005323 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005324 SrcVT = VT;
5325 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005326 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005327 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005328 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005329 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005330 }
5331
5332 // At this point the operands and the result should have the same
5333 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005334
Evan Cheng68c47cb2007-01-05 07:55:56 +00005335 // First get the sign bit of second operand.
5336 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005338 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5339 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005340 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005341 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5342 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5343 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5344 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005345 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005346 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005347 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005348 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005349 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005350 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005351 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005352
5353 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005354 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 // Op0 is MVT::f32, Op1 is MVT::f64.
5356 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5357 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5358 DAG.getConstant(32, MVT::i32));
5359 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5360 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005361 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005362 }
5363
Evan Cheng73d6cf12007-01-05 21:37:56 +00005364 // Clear first operand sign bit.
5365 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005366 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005367 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5368 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005369 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005370 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5371 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5372 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5373 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005374 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005375 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005376 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005377 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005378 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005379 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005380 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005381
5382 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005383 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005384}
5385
Dan Gohman076aee32009-03-04 19:44:21 +00005386/// Emit nodes that will be selected as "test Op0,Op0", or something
5387/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005388SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5389 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005390 DebugLoc dl = Op.getDebugLoc();
5391
Dan Gohman31125812009-03-07 01:58:32 +00005392 // CF and OF aren't always set the way we want. Determine which
5393 // of these we need.
5394 bool NeedCF = false;
5395 bool NeedOF = false;
5396 switch (X86CC) {
5397 case X86::COND_A: case X86::COND_AE:
5398 case X86::COND_B: case X86::COND_BE:
5399 NeedCF = true;
5400 break;
5401 case X86::COND_G: case X86::COND_GE:
5402 case X86::COND_L: case X86::COND_LE:
5403 case X86::COND_O: case X86::COND_NO:
5404 NeedOF = true;
5405 break;
5406 default: break;
5407 }
5408
Dan Gohman076aee32009-03-04 19:44:21 +00005409 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005410 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5411 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5412 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005413 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005414 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005415 switch (Op.getNode()->getOpcode()) {
5416 case ISD::ADD:
5417 // Due to an isel shortcoming, be conservative if this add is likely to
5418 // be selected as part of a load-modify-store instruction. When the root
5419 // node in a match is a store, isel doesn't know how to remap non-chain
5420 // non-flag uses of other nodes in the match, such as the ADD in this
5421 // case. This leads to the ADD being left around and reselected, with
5422 // the result being two adds in the output.
5423 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5424 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5425 if (UI->getOpcode() == ISD::STORE)
5426 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005427 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005428 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5429 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005430 if (C->getAPIntValue() == 1) {
5431 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005432 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005433 break;
5434 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005435 // An add of negative one (subtract of one) will be selected as a DEC.
5436 if (C->getAPIntValue().isAllOnesValue()) {
5437 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005438 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005439 break;
5440 }
5441 }
Dan Gohman076aee32009-03-04 19:44:21 +00005442 // Otherwise use a regular EFLAGS-setting add.
5443 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005444 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005445 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005446 case ISD::AND: {
5447 // If the primary and result isn't used, don't bother using X86ISD::AND,
5448 // because a TEST instruction will be better.
5449 bool NonFlagUse = false;
5450 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5451 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5452 if (UI->getOpcode() != ISD::BRCOND &&
5453 UI->getOpcode() != ISD::SELECT &&
5454 UI->getOpcode() != ISD::SETCC) {
5455 NonFlagUse = true;
5456 break;
5457 }
5458 if (!NonFlagUse)
5459 break;
5460 }
5461 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005462 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005463 case ISD::OR:
5464 case ISD::XOR:
5465 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005466 // likely to be selected as part of a load-modify-store instruction.
5467 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5468 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5469 if (UI->getOpcode() == ISD::STORE)
5470 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005471 // Otherwise use a regular EFLAGS-setting instruction.
5472 switch (Op.getNode()->getOpcode()) {
5473 case ISD::SUB: Opcode = X86ISD::SUB; break;
5474 case ISD::OR: Opcode = X86ISD::OR; break;
5475 case ISD::XOR: Opcode = X86ISD::XOR; break;
5476 case ISD::AND: Opcode = X86ISD::AND; break;
5477 default: llvm_unreachable("unexpected operator!");
5478 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005479 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005480 break;
5481 case X86ISD::ADD:
5482 case X86ISD::SUB:
5483 case X86ISD::INC:
5484 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005485 case X86ISD::OR:
5486 case X86ISD::XOR:
5487 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005488 return SDValue(Op.getNode(), 1);
5489 default:
5490 default_case:
5491 break;
5492 }
5493 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005495 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005496 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005497 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005498 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005499 DAG.ReplaceAllUsesWith(Op, New);
5500 return SDValue(New.getNode(), 1);
5501 }
5502 }
5503
5504 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005506 DAG.getConstant(0, Op.getValueType()));
5507}
5508
5509/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5510/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005511SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5512 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005513 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5514 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005515 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005516
5517 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005518 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005519}
5520
Dan Gohman475871a2008-07-27 21:46:04 +00005521SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005523 SDValue Op0 = Op.getOperand(0);
5524 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005525 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005526 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005527
Dan Gohmane5af2d32009-01-29 01:59:02 +00005528 // Lower (X & (1 << N)) == 0 to BT(X, N).
5529 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5530 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005531 if (Op0.getOpcode() == ISD::AND &&
5532 Op0.hasOneUse() &&
5533 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005534 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005535 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005536 SDValue LHS, RHS;
5537 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5538 if (ConstantSDNode *Op010C =
5539 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5540 if (Op010C->getZExtValue() == 1) {
5541 LHS = Op0.getOperand(0);
5542 RHS = Op0.getOperand(1).getOperand(1);
5543 }
5544 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5545 if (ConstantSDNode *Op000C =
5546 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5547 if (Op000C->getZExtValue() == 1) {
5548 LHS = Op0.getOperand(1);
5549 RHS = Op0.getOperand(0).getOperand(1);
5550 }
5551 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5552 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5553 SDValue AndLHS = Op0.getOperand(0);
5554 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5555 LHS = AndLHS.getOperand(0);
5556 RHS = AndLHS.getOperand(1);
5557 }
5558 }
Evan Cheng0488db92007-09-25 01:57:46 +00005559
Dan Gohmane5af2d32009-01-29 01:59:02 +00005560 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005561 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5562 // instruction. Since the shift amount is in-range-or-undefined, we know
5563 // that doing a bittest on the i16 value is ok. We extend to i32 because
5564 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 if (LHS.getValueType() == MVT::i8)
5566 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005567
5568 // If the operand types disagree, extend the shift amount to match. Since
5569 // BT ignores high bits (like shifts) we can use anyextend.
5570 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005571 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005572
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005574 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5576 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005577 }
5578 }
5579
5580 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5581 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005582 if (X86CC == X86::COND_INVALID)
5583 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005584
Dan Gohman31125812009-03-07 01:58:32 +00005585 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5587 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005588}
5589
Dan Gohman475871a2008-07-27 21:46:04 +00005590SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5591 SDValue Cond;
5592 SDValue Op0 = Op.getOperand(0);
5593 SDValue Op1 = Op.getOperand(1);
5594 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005595 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005596 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5597 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005598 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005599
5600 if (isFP) {
5601 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005602 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5604 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005605 bool Swap = false;
5606
5607 switch (SetCCOpcode) {
5608 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005609 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005610 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005611 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005612 case ISD::SETGT: Swap = true; // Fallthrough
5613 case ISD::SETLT:
5614 case ISD::SETOLT: SSECC = 1; break;
5615 case ISD::SETOGE:
5616 case ISD::SETGE: Swap = true; // Fallthrough
5617 case ISD::SETLE:
5618 case ISD::SETOLE: SSECC = 2; break;
5619 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005620 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005621 case ISD::SETNE: SSECC = 4; break;
5622 case ISD::SETULE: Swap = true;
5623 case ISD::SETUGE: SSECC = 5; break;
5624 case ISD::SETULT: Swap = true;
5625 case ISD::SETUGT: SSECC = 6; break;
5626 case ISD::SETO: SSECC = 7; break;
5627 }
5628 if (Swap)
5629 std::swap(Op0, Op1);
5630
Nate Begemanfb8ead02008-07-25 19:05:58 +00005631 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005632 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005633 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005634 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5636 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005637 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005638 }
5639 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5642 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005643 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005644 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005645 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005646 }
5647 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005649 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005650
Nate Begeman30a0de92008-07-17 16:51:19 +00005651 // We are handling one of the integer comparisons here. Since SSE only has
5652 // GT and EQ comparisons for integer, swapping operands and multiple
5653 // operations may be required for some comparisons.
5654 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5655 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005656
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005658 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 case MVT::v8i8:
5660 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5661 case MVT::v4i16:
5662 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5663 case MVT::v2i32:
5664 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5665 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005666 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005667
Nate Begeman30a0de92008-07-17 16:51:19 +00005668 switch (SetCCOpcode) {
5669 default: break;
5670 case ISD::SETNE: Invert = true;
5671 case ISD::SETEQ: Opc = EQOpc; break;
5672 case ISD::SETLT: Swap = true;
5673 case ISD::SETGT: Opc = GTOpc; break;
5674 case ISD::SETGE: Swap = true;
5675 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5676 case ISD::SETULT: Swap = true;
5677 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5678 case ISD::SETUGE: Swap = true;
5679 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5680 }
5681 if (Swap)
5682 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005683
Nate Begeman30a0de92008-07-17 16:51:19 +00005684 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5685 // bits of the inputs before performing those operations.
5686 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005687 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005688 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5689 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005690 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005691 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5692 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005693 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5694 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005695 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005696
Dale Johannesenace16102009-02-03 19:33:06 +00005697 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005698
5699 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005700 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005701 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005702
Nate Begeman30a0de92008-07-17 16:51:19 +00005703 return Result;
5704}
Evan Cheng0488db92007-09-25 01:57:46 +00005705
Evan Cheng370e5342008-12-03 08:38:43 +00005706// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005707static bool isX86LogicalCmp(SDValue Op) {
5708 unsigned Opc = Op.getNode()->getOpcode();
5709 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5710 return true;
5711 if (Op.getResNo() == 1 &&
5712 (Opc == X86ISD::ADD ||
5713 Opc == X86ISD::SUB ||
5714 Opc == X86ISD::SMUL ||
5715 Opc == X86ISD::UMUL ||
5716 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005717 Opc == X86ISD::DEC ||
5718 Opc == X86ISD::OR ||
5719 Opc == X86ISD::XOR ||
5720 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005721 return true;
5722
5723 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005724}
5725
Dan Gohman475871a2008-07-27 21:46:04 +00005726SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005727 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005728 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005729 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005730 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005731
Dan Gohman1a492952009-10-20 16:22:37 +00005732 if (Cond.getOpcode() == ISD::SETCC) {
5733 SDValue NewCond = LowerSETCC(Cond, DAG);
5734 if (NewCond.getNode())
5735 Cond = NewCond;
5736 }
Evan Cheng734503b2006-09-11 02:19:56 +00005737
Evan Cheng3f41d662007-10-08 22:16:29 +00005738 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5739 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005740 if (Cond.getOpcode() == X86ISD::SETCC) {
5741 CC = Cond.getOperand(0);
5742
Dan Gohman475871a2008-07-27 21:46:04 +00005743 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005744 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005745 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005746
Evan Cheng3f41d662007-10-08 22:16:29 +00005747 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005748 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005749 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005750 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005751
Chris Lattnerd1980a52009-03-12 06:52:53 +00005752 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5753 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005754 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005755 addTest = false;
5756 }
5757 }
5758
5759 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005761 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005762 }
5763
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005765 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005766 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5767 // condition is true.
5768 Ops.push_back(Op.getOperand(2));
5769 Ops.push_back(Op.getOperand(1));
5770 Ops.push_back(CC);
5771 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005772 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005773}
5774
Evan Cheng370e5342008-12-03 08:38:43 +00005775// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5776// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5777// from the AND / OR.
5778static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5779 Opc = Op.getOpcode();
5780 if (Opc != ISD::OR && Opc != ISD::AND)
5781 return false;
5782 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5783 Op.getOperand(0).hasOneUse() &&
5784 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5785 Op.getOperand(1).hasOneUse());
5786}
5787
Evan Cheng961d6d42009-02-02 08:19:07 +00005788// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5789// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005790static bool isXor1OfSetCC(SDValue Op) {
5791 if (Op.getOpcode() != ISD::XOR)
5792 return false;
5793 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5794 if (N1C && N1C->getAPIntValue() == 1) {
5795 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5796 Op.getOperand(0).hasOneUse();
5797 }
5798 return false;
5799}
5800
Dan Gohman475871a2008-07-27 21:46:04 +00005801SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005802 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005803 SDValue Chain = Op.getOperand(0);
5804 SDValue Cond = Op.getOperand(1);
5805 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005806 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005807 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005808
Dan Gohman1a492952009-10-20 16:22:37 +00005809 if (Cond.getOpcode() == ISD::SETCC) {
5810 SDValue NewCond = LowerSETCC(Cond, DAG);
5811 if (NewCond.getNode())
5812 Cond = NewCond;
5813 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005814#if 0
5815 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005816 else if (Cond.getOpcode() == X86ISD::ADD ||
5817 Cond.getOpcode() == X86ISD::SUB ||
5818 Cond.getOpcode() == X86ISD::SMUL ||
5819 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005820 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005821#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005822
Evan Cheng3f41d662007-10-08 22:16:29 +00005823 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5824 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005825 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005826 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005827
Dan Gohman475871a2008-07-27 21:46:04 +00005828 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005829 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005830 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005831 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005832 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005833 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005834 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005835 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005836 default: break;
5837 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005838 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005839 // These can only come from an arithmetic instruction with overflow,
5840 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005841 Cond = Cond.getNode()->getOperand(1);
5842 addTest = false;
5843 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005844 }
Evan Cheng0488db92007-09-25 01:57:46 +00005845 }
Evan Cheng370e5342008-12-03 08:38:43 +00005846 } else {
5847 unsigned CondOpc;
5848 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5849 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005850 if (CondOpc == ISD::OR) {
5851 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5852 // two branches instead of an explicit OR instruction with a
5853 // separate test.
5854 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005855 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005856 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005857 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005858 Chain, Dest, CC, Cmp);
5859 CC = Cond.getOperand(1).getOperand(0);
5860 Cond = Cmp;
5861 addTest = false;
5862 }
5863 } else { // ISD::AND
5864 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5865 // two branches instead of an explicit AND instruction with a
5866 // separate test. However, we only do this if this block doesn't
5867 // have a fall-through edge, because this requires an explicit
5868 // jmp when the condition is false.
5869 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005870 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005871 Op.getNode()->hasOneUse()) {
5872 X86::CondCode CCode =
5873 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5874 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005876 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5877 // Look for an unconditional branch following this conditional branch.
5878 // We need this because we need to reverse the successors in order
5879 // to implement FCMP_OEQ.
5880 if (User.getOpcode() == ISD::BR) {
5881 SDValue FalseBB = User.getOperand(1);
5882 SDValue NewBR =
5883 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5884 assert(NewBR == User);
5885 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005886
Dale Johannesene4d209d2009-02-03 20:21:25 +00005887 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005888 Chain, Dest, CC, Cmp);
5889 X86::CondCode CCode =
5890 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5891 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005893 Cond = Cmp;
5894 addTest = false;
5895 }
5896 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005897 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005898 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5899 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5900 // It should be transformed during dag combiner except when the condition
5901 // is set by a arithmetics with overflow node.
5902 X86::CondCode CCode =
5903 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5904 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005905 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005906 Cond = Cond.getOperand(0).getOperand(1);
5907 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005908 }
Evan Cheng0488db92007-09-25 01:57:46 +00005909 }
5910
5911 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005912 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005913 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005914 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005915 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005916 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005917}
5918
Anton Korobeynikove060b532007-04-17 19:34:00 +00005919
5920// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5921// Calls to _alloca is needed to probe the stack when allocating more than 4k
5922// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5923// that the guard pages used by the OS virtual memory manager are allocated in
5924// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005925SDValue
5926X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005927 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005928 assert(Subtarget->isTargetCygMing() &&
5929 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005930 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005931
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005932 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005933 SDValue Chain = Op.getOperand(0);
5934 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005935 // FIXME: Ensure alignment here
5936
Dan Gohman475871a2008-07-27 21:46:04 +00005937 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005938
Owen Andersone50ed302009-08-10 22:56:29 +00005939 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005940 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005941
Chris Lattnere563bbc2008-10-11 22:08:30 +00005942 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005943
Dale Johannesendd64c412009-02-04 00:33:20 +00005944 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005945 Flag = Chain.getValue(1);
5946
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005948 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005949 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005950 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005951 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005952 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005953 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005954 Flag = Chain.getValue(1);
5955
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005956 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005957 DAG.getIntPtrConstant(0, true),
5958 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005959 Flag);
5960
Dale Johannesendd64c412009-02-04 00:33:20 +00005961 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005962
Dan Gohman475871a2008-07-27 21:46:04 +00005963 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005964 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005965}
5966
Dan Gohman475871a2008-07-27 21:46:04 +00005967SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005968X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005969 SDValue Chain,
5970 SDValue Dst, SDValue Src,
5971 SDValue Size, unsigned Align,
5972 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005973 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005974 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975
Bill Wendling6f287b22008-09-30 21:22:07 +00005976 // If not DWORD aligned or size is more than the threshold, call the library.
5977 // The libc version is likely to be faster for these cases. It can use the
5978 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005979 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005980 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005981 ConstantSize->getZExtValue() >
5982 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005983 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005984
5985 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005986 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005987
Bill Wendling6158d842008-10-01 00:59:58 +00005988 if (const char *bzeroEntry = V &&
5989 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00005990 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00005991 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00005992 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005993 TargetLowering::ArgListEntry Entry;
5994 Entry.Node = Dst;
5995 Entry.Ty = IntPtrTy;
5996 Args.push_back(Entry);
5997 Entry.Node = Size;
5998 Args.push_back(Entry);
5999 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006000 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6001 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006002 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006003 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006004 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006005 }
6006
Dan Gohman707e0182008-04-12 04:36:06 +00006007 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006008 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006009 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006010
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006011 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006012 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006013 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006014 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006015 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006016 unsigned BytesLeft = 0;
6017 bool TwoRepStos = false;
6018 if (ValC) {
6019 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006020 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006021
Evan Cheng0db9fe62006-04-25 20:13:52 +00006022 // If the value is a constant, then we can potentially use larger sets.
6023 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006024 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006025 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006026 ValReg = X86::AX;
6027 Val = (Val << 8) | Val;
6028 break;
6029 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006030 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006031 ValReg = X86::EAX;
6032 Val = (Val << 8) | Val;
6033 Val = (Val << 16) | Val;
6034 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006035 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006036 ValReg = X86::RAX;
6037 Val = (Val << 32) | Val;
6038 }
6039 break;
6040 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006041 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006042 ValReg = X86::AL;
6043 Count = DAG.getIntPtrConstant(SizeVal);
6044 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006045 }
6046
Owen Anderson825b72b2009-08-11 20:47:22 +00006047 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006048 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006049 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6050 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006051 }
6052
Dale Johannesen0f502f62009-02-03 22:26:09 +00006053 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006054 InFlag);
6055 InFlag = Chain.getValue(1);
6056 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006057 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006058 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006059 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006060 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006061 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006062
Scott Michelfdc40a02009-02-17 22:15:04 +00006063 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006064 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006065 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006066 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006067 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006068 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006069 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006070 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006071
Owen Anderson825b72b2009-08-11 20:47:22 +00006072 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006073 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006074 Ops.push_back(Chain);
6075 Ops.push_back(DAG.getValueType(AVT));
6076 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006077 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006078
Evan Cheng0db9fe62006-04-25 20:13:52 +00006079 if (TwoRepStos) {
6080 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006081 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006082 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006083 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006084 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6085 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006086 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006087 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006088 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006089 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006090 Ops.clear();
6091 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006092 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006093 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006094 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006095 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006096 // Handle the last 1 - 7 bytes.
6097 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006098 EVT AddrVT = Dst.getValueType();
6099 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006100
Dale Johannesen0f502f62009-02-03 22:26:09 +00006101 Chain = DAG.getMemset(Chain, dl,
6102 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006103 DAG.getConstant(Offset, AddrVT)),
6104 Src,
6105 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006106 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006107 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006108
Dan Gohman707e0182008-04-12 04:36:06 +00006109 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006110 return Chain;
6111}
Evan Cheng11e15b32006-04-03 20:53:28 +00006112
Dan Gohman475871a2008-07-27 21:46:04 +00006113SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006114X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006115 SDValue Chain, SDValue Dst, SDValue Src,
6116 SDValue Size, unsigned Align,
6117 bool AlwaysInline,
6118 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006119 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006120 // This requires the copy size to be a constant, preferrably
6121 // within a subtarget-specific limit.
6122 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6123 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006124 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006125 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006126 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006127 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006128
Evan Cheng1887c1c2008-08-21 21:00:15 +00006129 /// If not DWORD aligned, call the library.
6130 if ((Align & 3) != 0)
6131 return SDValue();
6132
6133 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006134 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006135 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006136 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006137
Duncan Sands83ec4b62008-06-06 12:08:01 +00006138 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006139 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006140 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006141 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006142
Dan Gohman475871a2008-07-27 21:46:04 +00006143 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006144 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006145 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006146 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006147 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006148 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006149 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006150 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006151 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006152 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006153 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006154 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006155 InFlag = Chain.getValue(1);
6156
Owen Anderson825b72b2009-08-11 20:47:22 +00006157 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006158 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006159 Ops.push_back(Chain);
6160 Ops.push_back(DAG.getValueType(AVT));
6161 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006162 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006163
Dan Gohman475871a2008-07-27 21:46:04 +00006164 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006165 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006166 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006167 // Handle the last 1 - 7 bytes.
6168 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006169 EVT DstVT = Dst.getValueType();
6170 EVT SrcVT = Src.getValueType();
6171 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006172 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006173 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006174 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006175 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006176 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006177 DAG.getConstant(BytesLeft, SizeVT),
6178 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006179 DstSV, DstSVOff + Offset,
6180 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006181 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006182
Owen Anderson825b72b2009-08-11 20:47:22 +00006183 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006184 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006185}
6186
Dan Gohman475871a2008-07-27 21:46:04 +00006187SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006188 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006189 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006190
Evan Cheng25ab6902006-09-08 06:48:29 +00006191 if (!Subtarget->is64Bit()) {
6192 // vastart just stores the address of the VarArgsFrameIndex slot into the
6193 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006194 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006195 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006196 }
6197
6198 // __va_list_tag:
6199 // gp_offset (0 - 6 * 8)
6200 // fp_offset (48 - 48 + 8 * 16)
6201 // overflow_arg_area (point to parameters coming in memory).
6202 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006203 SmallVector<SDValue, 8> MemOps;
6204 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006205 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006206 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006207 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006208 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006209 MemOps.push_back(Store);
6210
6211 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006212 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006213 FIN, DAG.getIntPtrConstant(4));
6214 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006215 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006216 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006217 MemOps.push_back(Store);
6218
6219 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006220 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006221 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006222 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006223 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006224 MemOps.push_back(Store);
6225
6226 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006227 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006228 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006229 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006230 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006231 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006232 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006233 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006234}
6235
Dan Gohman475871a2008-07-27 21:46:04 +00006236SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006237 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6238 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006239 SDValue Chain = Op.getOperand(0);
6240 SDValue SrcPtr = Op.getOperand(1);
6241 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006242
Torok Edwindac237e2009-07-08 20:53:28 +00006243 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006244 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006245}
6246
Dan Gohman475871a2008-07-27 21:46:04 +00006247SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006248 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006249 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006250 SDValue Chain = Op.getOperand(0);
6251 SDValue DstPtr = Op.getOperand(1);
6252 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006253 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6254 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006255 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006256
Dale Johannesendd64c412009-02-04 00:33:20 +00006257 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006258 DAG.getIntPtrConstant(24), 8, false,
6259 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006260}
6261
Dan Gohman475871a2008-07-27 21:46:04 +00006262SDValue
6263X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006264 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006265 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006266 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006267 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006268 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006269 case Intrinsic::x86_sse_comieq_ss:
6270 case Intrinsic::x86_sse_comilt_ss:
6271 case Intrinsic::x86_sse_comile_ss:
6272 case Intrinsic::x86_sse_comigt_ss:
6273 case Intrinsic::x86_sse_comige_ss:
6274 case Intrinsic::x86_sse_comineq_ss:
6275 case Intrinsic::x86_sse_ucomieq_ss:
6276 case Intrinsic::x86_sse_ucomilt_ss:
6277 case Intrinsic::x86_sse_ucomile_ss:
6278 case Intrinsic::x86_sse_ucomigt_ss:
6279 case Intrinsic::x86_sse_ucomige_ss:
6280 case Intrinsic::x86_sse_ucomineq_ss:
6281 case Intrinsic::x86_sse2_comieq_sd:
6282 case Intrinsic::x86_sse2_comilt_sd:
6283 case Intrinsic::x86_sse2_comile_sd:
6284 case Intrinsic::x86_sse2_comigt_sd:
6285 case Intrinsic::x86_sse2_comige_sd:
6286 case Intrinsic::x86_sse2_comineq_sd:
6287 case Intrinsic::x86_sse2_ucomieq_sd:
6288 case Intrinsic::x86_sse2_ucomilt_sd:
6289 case Intrinsic::x86_sse2_ucomile_sd:
6290 case Intrinsic::x86_sse2_ucomigt_sd:
6291 case Intrinsic::x86_sse2_ucomige_sd:
6292 case Intrinsic::x86_sse2_ucomineq_sd: {
6293 unsigned Opc = 0;
6294 ISD::CondCode CC = ISD::SETCC_INVALID;
6295 switch (IntNo) {
6296 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006297 case Intrinsic::x86_sse_comieq_ss:
6298 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006299 Opc = X86ISD::COMI;
6300 CC = ISD::SETEQ;
6301 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006302 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006303 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006304 Opc = X86ISD::COMI;
6305 CC = ISD::SETLT;
6306 break;
6307 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006308 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006309 Opc = X86ISD::COMI;
6310 CC = ISD::SETLE;
6311 break;
6312 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006313 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006314 Opc = X86ISD::COMI;
6315 CC = ISD::SETGT;
6316 break;
6317 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006318 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006319 Opc = X86ISD::COMI;
6320 CC = ISD::SETGE;
6321 break;
6322 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006323 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006324 Opc = X86ISD::COMI;
6325 CC = ISD::SETNE;
6326 break;
6327 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006328 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006329 Opc = X86ISD::UCOMI;
6330 CC = ISD::SETEQ;
6331 break;
6332 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006333 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006334 Opc = X86ISD::UCOMI;
6335 CC = ISD::SETLT;
6336 break;
6337 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006338 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006339 Opc = X86ISD::UCOMI;
6340 CC = ISD::SETLE;
6341 break;
6342 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006343 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006344 Opc = X86ISD::UCOMI;
6345 CC = ISD::SETGT;
6346 break;
6347 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006348 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006349 Opc = X86ISD::UCOMI;
6350 CC = ISD::SETGE;
6351 break;
6352 case Intrinsic::x86_sse_ucomineq_ss:
6353 case Intrinsic::x86_sse2_ucomineq_sd:
6354 Opc = X86ISD::UCOMI;
6355 CC = ISD::SETNE;
6356 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006357 }
Evan Cheng734503b2006-09-11 02:19:56 +00006358
Dan Gohman475871a2008-07-27 21:46:04 +00006359 SDValue LHS = Op.getOperand(1);
6360 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006361 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006362 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006363 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6364 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6365 DAG.getConstant(X86CC, MVT::i8), Cond);
6366 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006367 }
Eric Christopher71c67532009-07-29 00:28:05 +00006368 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006369 // an integer value, not just an instruction so lower it to the ptest
6370 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006371 case Intrinsic::x86_sse41_ptestz:
6372 case Intrinsic::x86_sse41_ptestc:
6373 case Intrinsic::x86_sse41_ptestnzc:{
6374 unsigned X86CC = 0;
6375 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006376 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006377 case Intrinsic::x86_sse41_ptestz:
6378 // ZF = 1
6379 X86CC = X86::COND_E;
6380 break;
6381 case Intrinsic::x86_sse41_ptestc:
6382 // CF = 1
6383 X86CC = X86::COND_B;
6384 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006385 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006386 // ZF and CF = 0
6387 X86CC = X86::COND_A;
6388 break;
6389 }
Eric Christopherfd179292009-08-27 18:07:15 +00006390
Eric Christopher71c67532009-07-29 00:28:05 +00006391 SDValue LHS = Op.getOperand(1);
6392 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006393 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6394 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6395 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6396 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006397 }
Evan Cheng5759f972008-05-04 09:15:50 +00006398
6399 // Fix vector shift instructions where the last operand is a non-immediate
6400 // i32 value.
6401 case Intrinsic::x86_sse2_pslli_w:
6402 case Intrinsic::x86_sse2_pslli_d:
6403 case Intrinsic::x86_sse2_pslli_q:
6404 case Intrinsic::x86_sse2_psrli_w:
6405 case Intrinsic::x86_sse2_psrli_d:
6406 case Intrinsic::x86_sse2_psrli_q:
6407 case Intrinsic::x86_sse2_psrai_w:
6408 case Intrinsic::x86_sse2_psrai_d:
6409 case Intrinsic::x86_mmx_pslli_w:
6410 case Intrinsic::x86_mmx_pslli_d:
6411 case Intrinsic::x86_mmx_pslli_q:
6412 case Intrinsic::x86_mmx_psrli_w:
6413 case Intrinsic::x86_mmx_psrli_d:
6414 case Intrinsic::x86_mmx_psrli_q:
6415 case Intrinsic::x86_mmx_psrai_w:
6416 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006417 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006418 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006419 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006420
6421 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006422 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006423 switch (IntNo) {
6424 case Intrinsic::x86_sse2_pslli_w:
6425 NewIntNo = Intrinsic::x86_sse2_psll_w;
6426 break;
6427 case Intrinsic::x86_sse2_pslli_d:
6428 NewIntNo = Intrinsic::x86_sse2_psll_d;
6429 break;
6430 case Intrinsic::x86_sse2_pslli_q:
6431 NewIntNo = Intrinsic::x86_sse2_psll_q;
6432 break;
6433 case Intrinsic::x86_sse2_psrli_w:
6434 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6435 break;
6436 case Intrinsic::x86_sse2_psrli_d:
6437 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6438 break;
6439 case Intrinsic::x86_sse2_psrli_q:
6440 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6441 break;
6442 case Intrinsic::x86_sse2_psrai_w:
6443 NewIntNo = Intrinsic::x86_sse2_psra_w;
6444 break;
6445 case Intrinsic::x86_sse2_psrai_d:
6446 NewIntNo = Intrinsic::x86_sse2_psra_d;
6447 break;
6448 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006449 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006450 switch (IntNo) {
6451 case Intrinsic::x86_mmx_pslli_w:
6452 NewIntNo = Intrinsic::x86_mmx_psll_w;
6453 break;
6454 case Intrinsic::x86_mmx_pslli_d:
6455 NewIntNo = Intrinsic::x86_mmx_psll_d;
6456 break;
6457 case Intrinsic::x86_mmx_pslli_q:
6458 NewIntNo = Intrinsic::x86_mmx_psll_q;
6459 break;
6460 case Intrinsic::x86_mmx_psrli_w:
6461 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6462 break;
6463 case Intrinsic::x86_mmx_psrli_d:
6464 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6465 break;
6466 case Intrinsic::x86_mmx_psrli_q:
6467 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6468 break;
6469 case Intrinsic::x86_mmx_psrai_w:
6470 NewIntNo = Intrinsic::x86_mmx_psra_w;
6471 break;
6472 case Intrinsic::x86_mmx_psrai_d:
6473 NewIntNo = Intrinsic::x86_mmx_psra_d;
6474 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006475 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006476 }
6477 break;
6478 }
6479 }
Mon P Wangefa42202009-09-03 19:56:25 +00006480
6481 // The vector shift intrinsics with scalars uses 32b shift amounts but
6482 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6483 // to be zero.
6484 SDValue ShOps[4];
6485 ShOps[0] = ShAmt;
6486 ShOps[1] = DAG.getConstant(0, MVT::i32);
6487 if (ShAmtVT == MVT::v4i32) {
6488 ShOps[2] = DAG.getUNDEF(MVT::i32);
6489 ShOps[3] = DAG.getUNDEF(MVT::i32);
6490 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6491 } else {
6492 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6493 }
6494
Owen Andersone50ed302009-08-10 22:56:29 +00006495 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006496 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006497 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006498 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006499 Op.getOperand(1), ShAmt);
6500 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006501 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006502}
Evan Cheng72261582005-12-20 06:22:03 +00006503
Dan Gohman475871a2008-07-27 21:46:04 +00006504SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006505 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006506 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006507
6508 if (Depth > 0) {
6509 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6510 SDValue Offset =
6511 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006512 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006513 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006514 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006515 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006516 NULL, 0);
6517 }
6518
6519 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006520 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006521 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006522 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006523}
6524
Dan Gohman475871a2008-07-27 21:46:04 +00006525SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006526 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6527 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006528 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006529 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006530 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6531 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006532 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006533 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006534 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006535 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006536}
6537
Dan Gohman475871a2008-07-27 21:46:04 +00006538SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006539 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006540 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006541}
6542
Dan Gohman475871a2008-07-27 21:46:04 +00006543SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006544{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006545 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006546 SDValue Chain = Op.getOperand(0);
6547 SDValue Offset = Op.getOperand(1);
6548 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006549 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006550
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006551 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6552 getPointerTy());
6553 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006554
Dale Johannesene4d209d2009-02-03 20:21:25 +00006555 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006556 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006557 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6558 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006559 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006560 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006561
Dale Johannesene4d209d2009-02-03 20:21:25 +00006562 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006563 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006564 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006565}
6566
Dan Gohman475871a2008-07-27 21:46:04 +00006567SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006568 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006569 SDValue Root = Op.getOperand(0);
6570 SDValue Trmp = Op.getOperand(1); // trampoline
6571 SDValue FPtr = Op.getOperand(2); // nested function
6572 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006573 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006574
Dan Gohman69de1932008-02-06 22:27:42 +00006575 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006576
Duncan Sands339e14f2008-01-16 22:55:25 +00006577 const X86InstrInfo *TII =
6578 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6579
Duncan Sandsb116fac2007-07-27 20:02:49 +00006580 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006581 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006582
6583 // Large code-model.
6584
6585 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6586 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6587
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006588 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6589 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006590
6591 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6592
6593 // Load the pointer to the nested function into R11.
6594 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006595 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006596 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006597 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006598
Owen Anderson825b72b2009-08-11 20:47:22 +00006599 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6600 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006601 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006602
6603 // Load the 'nest' parameter value into R10.
6604 // R10 is specified in X86CallingConv.td
6605 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6607 DAG.getConstant(10, MVT::i64));
6608 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006609 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006610
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6612 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006613 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006614
6615 // Jump to the nested function.
6616 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006617 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6618 DAG.getConstant(20, MVT::i64));
6619 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006621
6622 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6624 DAG.getConstant(22, MVT::i64));
6625 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006626 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006627
Dan Gohman475871a2008-07-27 21:46:04 +00006628 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006630 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006631 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006632 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006633 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006634 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006635 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006636
6637 switch (CC) {
6638 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006639 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006640 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006641 case CallingConv::X86_StdCall: {
6642 // Pass 'nest' parameter in ECX.
6643 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006644 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006645
6646 // Check that ECX wasn't needed by an 'inreg' parameter.
6647 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006648 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006649
Chris Lattner58d74912008-03-12 17:45:29 +00006650 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006651 unsigned InRegCount = 0;
6652 unsigned Idx = 1;
6653
6654 for (FunctionType::param_iterator I = FTy->param_begin(),
6655 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006656 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006657 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006658 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006659
6660 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006661 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006662 }
6663 }
6664 break;
6665 }
6666 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006667 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006668 // Pass 'nest' parameter in EAX.
6669 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006670 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006671 break;
6672 }
6673
Dan Gohman475871a2008-07-27 21:46:04 +00006674 SDValue OutChains[4];
6675 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006676
Owen Anderson825b72b2009-08-11 20:47:22 +00006677 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6678 DAG.getConstant(10, MVT::i32));
6679 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006680
Duncan Sands339e14f2008-01-16 22:55:25 +00006681 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006682 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006683 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006684 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006685 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006686
Owen Anderson825b72b2009-08-11 20:47:22 +00006687 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6688 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006689 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006690
Duncan Sands339e14f2008-01-16 22:55:25 +00006691 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006692 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6693 DAG.getConstant(5, MVT::i32));
6694 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006695 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006696
Owen Anderson825b72b2009-08-11 20:47:22 +00006697 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6698 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006699 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006700
Dan Gohman475871a2008-07-27 21:46:04 +00006701 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006702 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006703 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006704 }
6705}
6706
Dan Gohman475871a2008-07-27 21:46:04 +00006707SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006708 /*
6709 The rounding mode is in bits 11:10 of FPSR, and has the following
6710 settings:
6711 00 Round to nearest
6712 01 Round to -inf
6713 10 Round to +inf
6714 11 Round to 0
6715
6716 FLT_ROUNDS, on the other hand, expects the following:
6717 -1 Undefined
6718 0 Round to 0
6719 1 Round to nearest
6720 2 Round to +inf
6721 3 Round to -inf
6722
6723 To perform the conversion, we do:
6724 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6725 */
6726
6727 MachineFunction &MF = DAG.getMachineFunction();
6728 const TargetMachine &TM = MF.getTarget();
6729 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6730 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006731 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006732 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006733
6734 // Save FP Control Word to stack slot
6735 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006736 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006737
Owen Anderson825b72b2009-08-11 20:47:22 +00006738 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006739 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006740
6741 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006742 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006743
6744 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006745 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 DAG.getNode(ISD::SRL, dl, MVT::i16,
6747 DAG.getNode(ISD::AND, dl, MVT::i16,
6748 CWD, DAG.getConstant(0x800, MVT::i16)),
6749 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006750 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006751 DAG.getNode(ISD::SRL, dl, MVT::i16,
6752 DAG.getNode(ISD::AND, dl, MVT::i16,
6753 CWD, DAG.getConstant(0x400, MVT::i16)),
6754 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006755
Dan Gohman475871a2008-07-27 21:46:04 +00006756 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006757 DAG.getNode(ISD::AND, dl, MVT::i16,
6758 DAG.getNode(ISD::ADD, dl, MVT::i16,
6759 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6760 DAG.getConstant(1, MVT::i16)),
6761 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006762
6763
Duncan Sands83ec4b62008-06-06 12:08:01 +00006764 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006765 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006766}
6767
Dan Gohman475871a2008-07-27 21:46:04 +00006768SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006769 EVT VT = Op.getValueType();
6770 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006771 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006772 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006773
6774 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006776 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006777 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006778 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006779 }
Evan Cheng18efe262007-12-14 02:13:44 +00006780
Evan Cheng152804e2007-12-14 08:30:15 +00006781 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006782 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006783 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006784
6785 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006786 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006787 Ops.push_back(Op);
6788 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006789 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006790 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006791 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006792
6793 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006794 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006795
Owen Anderson825b72b2009-08-11 20:47:22 +00006796 if (VT == MVT::i8)
6797 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006798 return Op;
6799}
6800
Dan Gohman475871a2008-07-27 21:46:04 +00006801SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006802 EVT VT = Op.getValueType();
6803 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006804 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006805 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006806
6807 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006808 if (VT == MVT::i8) {
6809 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006810 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006811 }
Evan Cheng152804e2007-12-14 08:30:15 +00006812
6813 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006814 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006815 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006816
6817 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006818 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006819 Ops.push_back(Op);
6820 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006821 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006822 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006823 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006824
Owen Anderson825b72b2009-08-11 20:47:22 +00006825 if (VT == MVT::i8)
6826 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006827 return Op;
6828}
6829
Mon P Wangaf9b9522008-12-18 21:42:19 +00006830SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006831 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006832 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006833 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006834
Mon P Wangaf9b9522008-12-18 21:42:19 +00006835 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6836 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6837 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6838 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6839 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6840 //
6841 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6842 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6843 // return AloBlo + AloBhi + AhiBlo;
6844
6845 SDValue A = Op.getOperand(0);
6846 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006847
Dale Johannesene4d209d2009-02-03 20:21:25 +00006848 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006849 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6850 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006851 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006852 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6853 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006854 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006856 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006857 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006859 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006860 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006862 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006863 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006864 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6865 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006866 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006867 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6868 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006869 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6870 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006871 return Res;
6872}
6873
6874
Bill Wendling74c37652008-12-09 22:08:41 +00006875SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6876 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6877 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006878 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6879 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006880 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006881 SDValue LHS = N->getOperand(0);
6882 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006883 unsigned BaseOp = 0;
6884 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006885 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006886
6887 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006888 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006889 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006890 // A subtract of one will be selected as a INC. Note that INC doesn't
6891 // set CF, so we can't do this for UADDO.
6892 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6893 if (C->getAPIntValue() == 1) {
6894 BaseOp = X86ISD::INC;
6895 Cond = X86::COND_O;
6896 break;
6897 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006898 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006899 Cond = X86::COND_O;
6900 break;
6901 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006902 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006903 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006904 break;
6905 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006906 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6907 // set CF, so we can't do this for USUBO.
6908 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6909 if (C->getAPIntValue() == 1) {
6910 BaseOp = X86ISD::DEC;
6911 Cond = X86::COND_O;
6912 break;
6913 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006914 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006915 Cond = X86::COND_O;
6916 break;
6917 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006918 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006919 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006920 break;
6921 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006922 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006923 Cond = X86::COND_O;
6924 break;
6925 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006926 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006927 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006928 break;
6929 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006930
Bill Wendling61edeb52008-12-02 01:06:39 +00006931 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006932 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006933 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006934
Bill Wendling61edeb52008-12-02 01:06:39 +00006935 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006936 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006937 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006938
Bill Wendling61edeb52008-12-02 01:06:39 +00006939 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6940 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006941}
6942
Dan Gohman475871a2008-07-27 21:46:04 +00006943SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006944 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006945 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006946 unsigned Reg = 0;
6947 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006948 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006949 default:
6950 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006951 case MVT::i8: Reg = X86::AL; size = 1; break;
6952 case MVT::i16: Reg = X86::AX; size = 2; break;
6953 case MVT::i32: Reg = X86::EAX; size = 4; break;
6954 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006955 assert(Subtarget->is64Bit() && "Node not type legal!");
6956 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006957 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006958 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006959 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006960 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006961 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006962 Op.getOperand(1),
6963 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006964 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006965 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006966 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006967 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006968 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006969 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006970 return cpOut;
6971}
6972
Duncan Sands1607f052008-12-01 11:39:25 +00006973SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006974 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006975 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006977 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006978 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006979 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6981 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006982 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
6984 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00006985 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006987 rdx.getValue(1)
6988 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006989 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006990}
6991
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006992SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6993 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006994 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006995 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006996 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006997 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006998 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006999 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007000 Node->getOperand(0),
7001 Node->getOperand(1), negOp,
7002 cast<AtomicSDNode>(Node)->getSrcValue(),
7003 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007004}
7005
Evan Cheng0db9fe62006-04-25 20:13:52 +00007006/// LowerOperation - Provide custom lowering hooks for some operations.
7007///
Dan Gohman475871a2008-07-27 21:46:04 +00007008SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007009 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007010 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007011 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7012 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007013 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7014 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7015 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7016 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7017 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7018 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7019 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007020 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007021 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007022 case ISD::SHL_PARTS:
7023 case ISD::SRA_PARTS:
7024 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7025 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007026 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007027 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007028 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007029 case ISD::FABS: return LowerFABS(Op, DAG);
7030 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007031 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007032 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007033 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007034 case ISD::SELECT: return LowerSELECT(Op, DAG);
7035 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007036 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007037 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007038 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007039 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007040 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007041 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7042 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007043 case ISD::FRAME_TO_ARGS_OFFSET:
7044 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007045 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007046 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007047 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007048 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007049 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7050 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007051 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007052 case ISD::SADDO:
7053 case ISD::UADDO:
7054 case ISD::SSUBO:
7055 case ISD::USUBO:
7056 case ISD::SMULO:
7057 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007058 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007059 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007060}
7061
Duncan Sands1607f052008-12-01 11:39:25 +00007062void X86TargetLowering::
7063ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7064 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007065 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007066 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007067 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007068
7069 SDValue Chain = Node->getOperand(0);
7070 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007071 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007072 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007073 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007074 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007075 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007076 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007077 SDValue Result =
7078 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7079 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007080 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007082 Results.push_back(Result.getValue(2));
7083}
7084
Duncan Sands126d9072008-07-04 11:47:58 +00007085/// ReplaceNodeResults - Replace a node with an illegal result type
7086/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007087void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7088 SmallVectorImpl<SDValue>&Results,
7089 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007090 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007091 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007092 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007093 assert(false && "Do not know how to custom type legalize this operation!");
7094 return;
7095 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007096 std::pair<SDValue,SDValue> Vals =
7097 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007098 SDValue FIST = Vals.first, StackSlot = Vals.second;
7099 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007100 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007101 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007102 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007103 }
7104 return;
7105 }
7106 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007107 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007108 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007109 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007110 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007111 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007112 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007113 eax.getValue(2));
7114 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7115 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007116 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007117 Results.push_back(edx.getValue(1));
7118 return;
7119 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007120 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007121 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007122 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007123 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7125 DAG.getConstant(0, MVT::i32));
7126 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7127 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007128 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7129 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007130 cpInL.getValue(1));
7131 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007132 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7133 DAG.getConstant(0, MVT::i32));
7134 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7135 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007136 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007137 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007138 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007139 swapInL.getValue(1));
7140 SDValue Ops[] = { swapInH.getValue(0),
7141 N->getOperand(1),
7142 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007144 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007145 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007147 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007148 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007149 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007151 Results.push_back(cpOutH.getValue(1));
7152 return;
7153 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007154 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007155 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7156 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007157 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007158 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7159 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007160 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007161 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7162 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007163 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007164 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7165 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007166 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007167 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7168 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007169 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007170 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7171 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007172 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007173 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7174 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007175 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007176}
7177
Evan Cheng72261582005-12-20 06:22:03 +00007178const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7179 switch (Opcode) {
7180 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007181 case X86ISD::BSF: return "X86ISD::BSF";
7182 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007183 case X86ISD::SHLD: return "X86ISD::SHLD";
7184 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007185 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007186 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007187 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007188 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007189 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007190 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007191 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7192 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7193 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007194 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007195 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007196 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007197 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007198 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007199 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007200 case X86ISD::COMI: return "X86ISD::COMI";
7201 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007202 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007203 case X86ISD::CMOV: return "X86ISD::CMOV";
7204 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007205 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007206 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7207 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007208 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007209 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007210 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007211 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007212 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007213 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7214 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007215 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007216 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007217 case X86ISD::FMAX: return "X86ISD::FMAX";
7218 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007219 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7220 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007221 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007222 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007223 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007224 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007225 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007226 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7227 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007228 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7229 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7230 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7231 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7232 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7233 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007234 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7235 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007236 case X86ISD::VSHL: return "X86ISD::VSHL";
7237 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007238 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7239 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7240 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7241 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7242 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7243 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7244 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7245 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7246 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7247 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007248 case X86ISD::ADD: return "X86ISD::ADD";
7249 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007250 case X86ISD::SMUL: return "X86ISD::SMUL";
7251 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007252 case X86ISD::INC: return "X86ISD::INC";
7253 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007254 case X86ISD::OR: return "X86ISD::OR";
7255 case X86ISD::XOR: return "X86ISD::XOR";
7256 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007257 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007258 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007259 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007260 }
7261}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007262
Chris Lattnerc9addb72007-03-30 23:15:24 +00007263// isLegalAddressingMode - Return true if the addressing mode represented
7264// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007265bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007266 const Type *Ty) const {
7267 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007268 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007269
Chris Lattnerc9addb72007-03-30 23:15:24 +00007270 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007271 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007272 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007273
Chris Lattnerc9addb72007-03-30 23:15:24 +00007274 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007275 unsigned GVFlags =
7276 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007277
Chris Lattnerdfed4132009-07-10 07:38:24 +00007278 // If a reference to this global requires an extra load, we can't fold it.
7279 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007280 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007281
Chris Lattnerdfed4132009-07-10 07:38:24 +00007282 // If BaseGV requires a register for the PIC base, we cannot also have a
7283 // BaseReg specified.
7284 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007285 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007286
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007287 // If lower 4G is not available, then we must use rip-relative addressing.
7288 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7289 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007291
Chris Lattnerc9addb72007-03-30 23:15:24 +00007292 switch (AM.Scale) {
7293 case 0:
7294 case 1:
7295 case 2:
7296 case 4:
7297 case 8:
7298 // These scales always work.
7299 break;
7300 case 3:
7301 case 5:
7302 case 9:
7303 // These scales are formed with basereg+scalereg. Only accept if there is
7304 // no basereg yet.
7305 if (AM.HasBaseReg)
7306 return false;
7307 break;
7308 default: // Other stuff never works.
7309 return false;
7310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007311
Chris Lattnerc9addb72007-03-30 23:15:24 +00007312 return true;
7313}
7314
7315
Evan Cheng2bd122c2007-10-26 01:56:11 +00007316bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7317 if (!Ty1->isInteger() || !Ty2->isInteger())
7318 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007319 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7320 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007321 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007322 return false;
7323 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007324}
7325
Owen Andersone50ed302009-08-10 22:56:29 +00007326bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007327 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007328 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007329 unsigned NumBits1 = VT1.getSizeInBits();
7330 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007331 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007332 return false;
7333 return Subtarget->is64Bit() || NumBits1 < 64;
7334}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007335
Dan Gohman97121ba2009-04-08 00:15:30 +00007336bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007337 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007338 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7339 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007340}
7341
Owen Andersone50ed302009-08-10 22:56:29 +00007342bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007343 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007344 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007345}
7346
Owen Andersone50ed302009-08-10 22:56:29 +00007347bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007348 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007349 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007350}
7351
Evan Cheng60c07e12006-07-05 22:17:51 +00007352/// isShuffleMaskLegal - Targets can use this to indicate that they only
7353/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7354/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7355/// are assumed to be legal.
7356bool
Eric Christopherfd179292009-08-27 18:07:15 +00007357X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007358 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007359 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007360 if (VT.getSizeInBits() == 64)
7361 return false;
7362
Nate Begemana09008b2009-10-19 02:17:23 +00007363 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007364 return (VT.getVectorNumElements() == 2 ||
7365 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7366 isMOVLMask(M, VT) ||
7367 isSHUFPMask(M, VT) ||
7368 isPSHUFDMask(M, VT) ||
7369 isPSHUFHWMask(M, VT) ||
7370 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007371 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007372 isUNPCKLMask(M, VT) ||
7373 isUNPCKHMask(M, VT) ||
7374 isUNPCKL_v_undef_Mask(M, VT) ||
7375 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007376}
7377
Dan Gohman7d8143f2008-04-09 20:09:42 +00007378bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007379X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007380 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007381 unsigned NumElts = VT.getVectorNumElements();
7382 // FIXME: This collection of masks seems suspect.
7383 if (NumElts == 2)
7384 return true;
7385 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7386 return (isMOVLMask(Mask, VT) ||
7387 isCommutedMOVLMask(Mask, VT, true) ||
7388 isSHUFPMask(Mask, VT) ||
7389 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007390 }
7391 return false;
7392}
7393
7394//===----------------------------------------------------------------------===//
7395// X86 Scheduler Hooks
7396//===----------------------------------------------------------------------===//
7397
Mon P Wang63307c32008-05-05 19:05:59 +00007398// private utility function
7399MachineBasicBlock *
7400X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7401 MachineBasicBlock *MBB,
7402 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007403 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007404 unsigned LoadOpc,
7405 unsigned CXchgOpc,
7406 unsigned copyOpc,
7407 unsigned notOpc,
7408 unsigned EAXreg,
7409 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007410 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007411 // For the atomic bitwise operator, we generate
7412 // thisMBB:
7413 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007414 // ld t1 = [bitinstr.addr]
7415 // op t2 = t1, [bitinstr.val]
7416 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007417 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7418 // bz newMBB
7419 // fallthrough -->nextMBB
7420 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7421 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007422 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007423 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007424
Mon P Wang63307c32008-05-05 19:05:59 +00007425 /// First build the CFG
7426 MachineFunction *F = MBB->getParent();
7427 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007428 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7429 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7430 F->insert(MBBIter, newMBB);
7431 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007432
Mon P Wang63307c32008-05-05 19:05:59 +00007433 // Move all successors to thisMBB to nextMBB
7434 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007435
Mon P Wang63307c32008-05-05 19:05:59 +00007436 // Update thisMBB to fall through to newMBB
7437 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007438
Mon P Wang63307c32008-05-05 19:05:59 +00007439 // newMBB jumps to itself and fall through to nextMBB
7440 newMBB->addSuccessor(nextMBB);
7441 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007442
Mon P Wang63307c32008-05-05 19:05:59 +00007443 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007444 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007445 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007447 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007448 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007449 int numArgs = bInstr->getNumOperands() - 1;
7450 for (int i=0; i < numArgs; ++i)
7451 argOpers[i] = &bInstr->getOperand(i+1);
7452
7453 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007454 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7455 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007456
Dale Johannesen140be2d2008-08-19 18:47:28 +00007457 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007458 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007459 for (int i=0; i <= lastAddrIndx; ++i)
7460 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007461
Dale Johannesen140be2d2008-08-19 18:47:28 +00007462 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007463 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007465 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007466 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007467 tt = t1;
7468
Dale Johannesen140be2d2008-08-19 18:47:28 +00007469 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007470 assert((argOpers[valArgIndx]->isReg() ||
7471 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007472 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007473 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007474 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007475 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007476 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007477 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007478 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007479
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007481 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007482
Dale Johannesene4d209d2009-02-03 20:21:25 +00007483 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007484 for (int i=0; i <= lastAddrIndx; ++i)
7485 (*MIB).addOperand(*argOpers[i]);
7486 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007487 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007488 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7489 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007490
Dale Johannesene4d209d2009-02-03 20:21:25 +00007491 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007492 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007493
Mon P Wang63307c32008-05-05 19:05:59 +00007494 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007496
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007497 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007498 return nextMBB;
7499}
7500
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007501// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007502MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007503X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7504 MachineBasicBlock *MBB,
7505 unsigned regOpcL,
7506 unsigned regOpcH,
7507 unsigned immOpcL,
7508 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007509 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007510 // For the atomic bitwise operator, we generate
7511 // thisMBB (instructions are in pairs, except cmpxchg8b)
7512 // ld t1,t2 = [bitinstr.addr]
7513 // newMBB:
7514 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7515 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007516 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007517 // mov ECX, EBX <- t5, t6
7518 // mov EAX, EDX <- t1, t2
7519 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7520 // mov t3, t4 <- EAX, EDX
7521 // bz newMBB
7522 // result in out1, out2
7523 // fallthrough -->nextMBB
7524
7525 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7526 const unsigned LoadOpc = X86::MOV32rm;
7527 const unsigned copyOpc = X86::MOV32rr;
7528 const unsigned NotOpc = X86::NOT32r;
7529 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7530 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7531 MachineFunction::iterator MBBIter = MBB;
7532 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007533
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007534 /// First build the CFG
7535 MachineFunction *F = MBB->getParent();
7536 MachineBasicBlock *thisMBB = MBB;
7537 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7538 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7539 F->insert(MBBIter, newMBB);
7540 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007541
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007542 // Move all successors to thisMBB to nextMBB
7543 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007544
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007545 // Update thisMBB to fall through to newMBB
7546 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007547
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007548 // newMBB jumps to itself and fall through to nextMBB
7549 newMBB->addSuccessor(nextMBB);
7550 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007551
Dale Johannesene4d209d2009-02-03 20:21:25 +00007552 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007553 // Insert instructions into newMBB based on incoming instruction
7554 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007555 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007556 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007557 MachineOperand& dest1Oper = bInstr->getOperand(0);
7558 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007559 MachineOperand* argOpers[2 + X86AddrNumOperands];
7560 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007561 argOpers[i] = &bInstr->getOperand(i+2);
7562
7563 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007564 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007565
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007566 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007567 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007568 for (int i=0; i <= lastAddrIndx; ++i)
7569 (*MIB).addOperand(*argOpers[i]);
7570 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007572 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007573 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007574 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007575 MachineOperand newOp3 = *(argOpers[3]);
7576 if (newOp3.isImm())
7577 newOp3.setImm(newOp3.getImm()+4);
7578 else
7579 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007580 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007581 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007582
7583 // t3/4 are defined later, at the bottom of the loop
7584 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7585 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007586 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007587 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007588 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007589 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7590
7591 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7592 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007593 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007594 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7595 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007596 } else {
7597 tt1 = t1;
7598 tt2 = t2;
7599 }
7600
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007601 int valArgIndx = lastAddrIndx + 1;
7602 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007603 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007604 "invalid operand");
7605 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7606 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007607 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007608 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007609 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007610 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007611 if (regOpcL != X86::MOV32rr)
7612 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007613 (*MIB).addOperand(*argOpers[valArgIndx]);
7614 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007615 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007616 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007617 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007618 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007619 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007620 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007621 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007622 if (regOpcH != X86::MOV32rr)
7623 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007624 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007625
Dale Johannesene4d209d2009-02-03 20:21:25 +00007626 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007627 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007628 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007629 MIB.addReg(t2);
7630
Dale Johannesene4d209d2009-02-03 20:21:25 +00007631 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007632 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007633 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007634 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007635
Dale Johannesene4d209d2009-02-03 20:21:25 +00007636 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007637 for (int i=0; i <= lastAddrIndx; ++i)
7638 (*MIB).addOperand(*argOpers[i]);
7639
7640 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007641 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7642 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007643
Dale Johannesene4d209d2009-02-03 20:21:25 +00007644 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007645 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007646 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007647 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007648
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007649 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007650 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007651
7652 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7653 return nextMBB;
7654}
7655
7656// private utility function
7657MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007658X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7659 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007660 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007661 // For the atomic min/max operator, we generate
7662 // thisMBB:
7663 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007664 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007665 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007666 // cmp t1, t2
7667 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007668 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007669 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7670 // bz newMBB
7671 // fallthrough -->nextMBB
7672 //
7673 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7674 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007675 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007676 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007677
Mon P Wang63307c32008-05-05 19:05:59 +00007678 /// First build the CFG
7679 MachineFunction *F = MBB->getParent();
7680 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007681 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7682 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7683 F->insert(MBBIter, newMBB);
7684 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007685
Dan Gohmand6708ea2009-08-15 01:38:56 +00007686 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007687 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007688
Mon P Wang63307c32008-05-05 19:05:59 +00007689 // Update thisMBB to fall through to newMBB
7690 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007691
Mon P Wang63307c32008-05-05 19:05:59 +00007692 // newMBB jumps to newMBB and fall through to nextMBB
7693 newMBB->addSuccessor(nextMBB);
7694 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007695
Dale Johannesene4d209d2009-02-03 20:21:25 +00007696 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007697 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007698 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007699 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007700 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007701 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007702 int numArgs = mInstr->getNumOperands() - 1;
7703 for (int i=0; i < numArgs; ++i)
7704 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007705
Mon P Wang63307c32008-05-05 19:05:59 +00007706 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007707 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7708 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007709
Mon P Wangab3e7472008-05-05 22:56:23 +00007710 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007711 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007712 for (int i=0; i <= lastAddrIndx; ++i)
7713 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007714
Mon P Wang63307c32008-05-05 19:05:59 +00007715 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007716 assert((argOpers[valArgIndx]->isReg() ||
7717 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007718 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007719
7720 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007721 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007722 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007723 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007724 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007725 (*MIB).addOperand(*argOpers[valArgIndx]);
7726
Dale Johannesene4d209d2009-02-03 20:21:25 +00007727 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007728 MIB.addReg(t1);
7729
Dale Johannesene4d209d2009-02-03 20:21:25 +00007730 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007731 MIB.addReg(t1);
7732 MIB.addReg(t2);
7733
7734 // Generate movc
7735 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007736 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007737 MIB.addReg(t2);
7738 MIB.addReg(t1);
7739
7740 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007741 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007742 for (int i=0; i <= lastAddrIndx; ++i)
7743 (*MIB).addOperand(*argOpers[i]);
7744 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007745 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007746 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7747 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007748
Dale Johannesene4d209d2009-02-03 20:21:25 +00007749 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007750 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007751
Mon P Wang63307c32008-05-05 19:05:59 +00007752 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007753 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007754
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007755 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007756 return nextMBB;
7757}
7758
Eric Christopherf83a5de2009-08-27 18:08:16 +00007759// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7760// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007761MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007762X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007763 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007764
7765 MachineFunction *F = BB->getParent();
7766 DebugLoc dl = MI->getDebugLoc();
7767 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7768
7769 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007770 if (memArg)
7771 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7772 else
7773 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007774
7775 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7776
7777 for (unsigned i = 0; i < numArgs; ++i) {
7778 MachineOperand &Op = MI->getOperand(i+1);
7779
7780 if (!(Op.isReg() && Op.isImplicit()))
7781 MIB.addOperand(Op);
7782 }
7783
7784 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7785 .addReg(X86::XMM0);
7786
7787 F->DeleteMachineInstr(MI);
7788
7789 return BB;
7790}
7791
7792MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007793X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7794 MachineInstr *MI,
7795 MachineBasicBlock *MBB) const {
7796 // Emit code to save XMM registers to the stack. The ABI says that the
7797 // number of registers to save is given in %al, so it's theoretically
7798 // possible to do an indirect jump trick to avoid saving all of them,
7799 // however this code takes a simpler approach and just executes all
7800 // of the stores if %al is non-zero. It's less code, and it's probably
7801 // easier on the hardware branch predictor, and stores aren't all that
7802 // expensive anyway.
7803
7804 // Create the new basic blocks. One block contains all the XMM stores,
7805 // and one block is the final destination regardless of whether any
7806 // stores were performed.
7807 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7808 MachineFunction *F = MBB->getParent();
7809 MachineFunction::iterator MBBIter = MBB;
7810 ++MBBIter;
7811 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7812 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7813 F->insert(MBBIter, XMMSaveMBB);
7814 F->insert(MBBIter, EndMBB);
7815
7816 // Set up the CFG.
7817 // Move any original successors of MBB to the end block.
7818 EndMBB->transferSuccessors(MBB);
7819 // The original block will now fall through to the XMM save block.
7820 MBB->addSuccessor(XMMSaveMBB);
7821 // The XMMSaveMBB will fall through to the end block.
7822 XMMSaveMBB->addSuccessor(EndMBB);
7823
7824 // Now add the instructions.
7825 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7826 DebugLoc DL = MI->getDebugLoc();
7827
7828 unsigned CountReg = MI->getOperand(0).getReg();
7829 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7830 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7831
7832 if (!Subtarget->isTargetWin64()) {
7833 // If %al is 0, branch around the XMM save block.
7834 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7835 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7836 MBB->addSuccessor(EndMBB);
7837 }
7838
7839 // In the XMM save block, save all the XMM argument registers.
7840 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7841 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007842 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00007843 F->getMachineMemOperand(
7844 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7845 MachineMemOperand::MOStore, Offset,
7846 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007847 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7848 .addFrameIndex(RegSaveFrameIndex)
7849 .addImm(/*Scale=*/1)
7850 .addReg(/*IndexReg=*/0)
7851 .addImm(/*Disp=*/Offset)
7852 .addReg(/*Segment=*/0)
7853 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007854 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007855 }
7856
7857 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7858
7859 return EndMBB;
7860}
Mon P Wang63307c32008-05-05 19:05:59 +00007861
Evan Cheng60c07e12006-07-05 22:17:51 +00007862MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007863X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007864 MachineBasicBlock *BB,
7865 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007866 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7867 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007868
Chris Lattner52600972009-09-02 05:57:00 +00007869 // To "insert" a SELECT_CC instruction, we actually have to insert the
7870 // diamond control-flow pattern. The incoming instruction knows the
7871 // destination vreg to set, the condition code register to branch on, the
7872 // true/false values to select between, and a branch opcode to use.
7873 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7874 MachineFunction::iterator It = BB;
7875 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007876
Chris Lattner52600972009-09-02 05:57:00 +00007877 // thisMBB:
7878 // ...
7879 // TrueVal = ...
7880 // cmpTY ccX, r1, r2
7881 // bCC copy1MBB
7882 // fallthrough --> copy0MBB
7883 MachineBasicBlock *thisMBB = BB;
7884 MachineFunction *F = BB->getParent();
7885 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7886 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7887 unsigned Opc =
7888 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7889 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7890 F->insert(It, copy0MBB);
7891 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007892 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007893 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007894 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007895 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007896 E = BB->succ_end(); I != E; ++I) {
7897 EM->insert(std::make_pair(*I, sinkMBB));
7898 sinkMBB->addSuccessor(*I);
7899 }
7900 // Next, remove all successors of the current block, and add the true
7901 // and fallthrough blocks as its successors.
7902 while (!BB->succ_empty())
7903 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007904 // Add the true and fallthrough blocks as its successors.
7905 BB->addSuccessor(copy0MBB);
7906 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007907
Chris Lattner52600972009-09-02 05:57:00 +00007908 // copy0MBB:
7909 // %FalseValue = ...
7910 // # fallthrough to sinkMBB
7911 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007912
Chris Lattner52600972009-09-02 05:57:00 +00007913 // Update machine-CFG edges
7914 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007915
Chris Lattner52600972009-09-02 05:57:00 +00007916 // sinkMBB:
7917 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7918 // ...
7919 BB = sinkMBB;
7920 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7921 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7922 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7923
7924 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7925 return BB;
7926}
7927
7928
7929MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007930X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00007931 MachineBasicBlock *BB,
7932 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007933 switch (MI->getOpcode()) {
7934 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007935 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007936 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007937 case X86::CMOV_FR32:
7938 case X86::CMOV_FR64:
7939 case X86::CMOV_V4F32:
7940 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007941 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00007942 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00007943
Dale Johannesen849f2142007-07-03 00:53:03 +00007944 case X86::FP32_TO_INT16_IN_MEM:
7945 case X86::FP32_TO_INT32_IN_MEM:
7946 case X86::FP32_TO_INT64_IN_MEM:
7947 case X86::FP64_TO_INT16_IN_MEM:
7948 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007949 case X86::FP64_TO_INT64_IN_MEM:
7950 case X86::FP80_TO_INT16_IN_MEM:
7951 case X86::FP80_TO_INT32_IN_MEM:
7952 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00007953 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7954 DebugLoc DL = MI->getDebugLoc();
7955
Evan Cheng60c07e12006-07-05 22:17:51 +00007956 // Change the floating point control register to use "round towards zero"
7957 // mode when truncating to an integer value.
7958 MachineFunction *F = BB->getParent();
7959 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Chris Lattner52600972009-09-02 05:57:00 +00007960 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007961
7962 // Load the old value of the high byte of the control word...
7963 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007964 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00007965 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007966 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007967
7968 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00007969 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007970 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007971
7972 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00007973 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007974
7975 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00007976 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007977 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007978
7979 // Get the X86 opcode to use.
7980 unsigned Opc;
7981 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007982 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007983 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7984 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7985 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7986 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7987 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7988 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007989 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7990 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7991 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007992 }
7993
7994 X86AddressMode AM;
7995 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007996 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007997 AM.BaseType = X86AddressMode::RegBase;
7998 AM.Base.Reg = Op.getReg();
7999 } else {
8000 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008001 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008002 }
8003 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008004 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008005 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008006 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008007 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008008 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008009 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008010 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008011 AM.GV = Op.getGlobal();
8012 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008013 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008014 }
Chris Lattner52600972009-09-02 05:57:00 +00008015 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008016 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008017
8018 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008019 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008020
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008021 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008022 return BB;
8023 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008024 // String/text processing lowering.
8025 case X86::PCMPISTRM128REG:
8026 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8027 case X86::PCMPISTRM128MEM:
8028 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8029 case X86::PCMPESTRM128REG:
8030 return EmitPCMP(MI, BB, 5, false /* in mem */);
8031 case X86::PCMPESTRM128MEM:
8032 return EmitPCMP(MI, BB, 5, true /* in mem */);
8033
8034 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008035 case X86::ATOMAND32:
8036 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008037 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008038 X86::LCMPXCHG32, X86::MOV32rr,
8039 X86::NOT32r, X86::EAX,
8040 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008041 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008042 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8043 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008044 X86::LCMPXCHG32, X86::MOV32rr,
8045 X86::NOT32r, X86::EAX,
8046 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008047 case X86::ATOMXOR32:
8048 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008049 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008050 X86::LCMPXCHG32, X86::MOV32rr,
8051 X86::NOT32r, X86::EAX,
8052 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008053 case X86::ATOMNAND32:
8054 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008055 X86::AND32ri, X86::MOV32rm,
8056 X86::LCMPXCHG32, X86::MOV32rr,
8057 X86::NOT32r, X86::EAX,
8058 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008059 case X86::ATOMMIN32:
8060 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8061 case X86::ATOMMAX32:
8062 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8063 case X86::ATOMUMIN32:
8064 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8065 case X86::ATOMUMAX32:
8066 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008067
8068 case X86::ATOMAND16:
8069 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8070 X86::AND16ri, X86::MOV16rm,
8071 X86::LCMPXCHG16, X86::MOV16rr,
8072 X86::NOT16r, X86::AX,
8073 X86::GR16RegisterClass);
8074 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008075 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008076 X86::OR16ri, X86::MOV16rm,
8077 X86::LCMPXCHG16, X86::MOV16rr,
8078 X86::NOT16r, X86::AX,
8079 X86::GR16RegisterClass);
8080 case X86::ATOMXOR16:
8081 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8082 X86::XOR16ri, X86::MOV16rm,
8083 X86::LCMPXCHG16, X86::MOV16rr,
8084 X86::NOT16r, X86::AX,
8085 X86::GR16RegisterClass);
8086 case X86::ATOMNAND16:
8087 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8088 X86::AND16ri, X86::MOV16rm,
8089 X86::LCMPXCHG16, X86::MOV16rr,
8090 X86::NOT16r, X86::AX,
8091 X86::GR16RegisterClass, true);
8092 case X86::ATOMMIN16:
8093 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8094 case X86::ATOMMAX16:
8095 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8096 case X86::ATOMUMIN16:
8097 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8098 case X86::ATOMUMAX16:
8099 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8100
8101 case X86::ATOMAND8:
8102 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8103 X86::AND8ri, X86::MOV8rm,
8104 X86::LCMPXCHG8, X86::MOV8rr,
8105 X86::NOT8r, X86::AL,
8106 X86::GR8RegisterClass);
8107 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008108 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008109 X86::OR8ri, X86::MOV8rm,
8110 X86::LCMPXCHG8, X86::MOV8rr,
8111 X86::NOT8r, X86::AL,
8112 X86::GR8RegisterClass);
8113 case X86::ATOMXOR8:
8114 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8115 X86::XOR8ri, X86::MOV8rm,
8116 X86::LCMPXCHG8, X86::MOV8rr,
8117 X86::NOT8r, X86::AL,
8118 X86::GR8RegisterClass);
8119 case X86::ATOMNAND8:
8120 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8121 X86::AND8ri, X86::MOV8rm,
8122 X86::LCMPXCHG8, X86::MOV8rr,
8123 X86::NOT8r, X86::AL,
8124 X86::GR8RegisterClass, true);
8125 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008126 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008127 case X86::ATOMAND64:
8128 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008129 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008130 X86::LCMPXCHG64, X86::MOV64rr,
8131 X86::NOT64r, X86::RAX,
8132 X86::GR64RegisterClass);
8133 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008134 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8135 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008136 X86::LCMPXCHG64, X86::MOV64rr,
8137 X86::NOT64r, X86::RAX,
8138 X86::GR64RegisterClass);
8139 case X86::ATOMXOR64:
8140 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008141 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008142 X86::LCMPXCHG64, X86::MOV64rr,
8143 X86::NOT64r, X86::RAX,
8144 X86::GR64RegisterClass);
8145 case X86::ATOMNAND64:
8146 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8147 X86::AND64ri32, X86::MOV64rm,
8148 X86::LCMPXCHG64, X86::MOV64rr,
8149 X86::NOT64r, X86::RAX,
8150 X86::GR64RegisterClass, true);
8151 case X86::ATOMMIN64:
8152 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8153 case X86::ATOMMAX64:
8154 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8155 case X86::ATOMUMIN64:
8156 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8157 case X86::ATOMUMAX64:
8158 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008159
8160 // This group does 64-bit operations on a 32-bit host.
8161 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008162 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008163 X86::AND32rr, X86::AND32rr,
8164 X86::AND32ri, X86::AND32ri,
8165 false);
8166 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008167 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008168 X86::OR32rr, X86::OR32rr,
8169 X86::OR32ri, X86::OR32ri,
8170 false);
8171 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008172 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173 X86::XOR32rr, X86::XOR32rr,
8174 X86::XOR32ri, X86::XOR32ri,
8175 false);
8176 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008177 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008178 X86::AND32rr, X86::AND32rr,
8179 X86::AND32ri, X86::AND32ri,
8180 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008181 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008182 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008183 X86::ADD32rr, X86::ADC32rr,
8184 X86::ADD32ri, X86::ADC32ri,
8185 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008186 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008187 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008188 X86::SUB32rr, X86::SBB32rr,
8189 X86::SUB32ri, X86::SBB32ri,
8190 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008191 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008192 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008193 X86::MOV32rr, X86::MOV32rr,
8194 X86::MOV32ri, X86::MOV32ri,
8195 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008196 case X86::VASTART_SAVE_XMM_REGS:
8197 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008198 }
8199}
8200
8201//===----------------------------------------------------------------------===//
8202// X86 Optimization Hooks
8203//===----------------------------------------------------------------------===//
8204
Dan Gohman475871a2008-07-27 21:46:04 +00008205void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008206 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008207 APInt &KnownZero,
8208 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008209 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008210 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008211 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008212 assert((Opc >= ISD::BUILTIN_OP_END ||
8213 Opc == ISD::INTRINSIC_WO_CHAIN ||
8214 Opc == ISD::INTRINSIC_W_CHAIN ||
8215 Opc == ISD::INTRINSIC_VOID) &&
8216 "Should use MaskedValueIsZero if you don't know whether Op"
8217 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008218
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008219 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008220 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008221 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008222 case X86ISD::ADD:
8223 case X86ISD::SUB:
8224 case X86ISD::SMUL:
8225 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008226 case X86ISD::INC:
8227 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008228 case X86ISD::OR:
8229 case X86ISD::XOR:
8230 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008231 // These nodes' second result is a boolean.
8232 if (Op.getResNo() == 0)
8233 break;
8234 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008235 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008236 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8237 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008238 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008239 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008240}
Chris Lattner259e97c2006-01-31 19:43:35 +00008241
Evan Cheng206ee9d2006-07-07 08:33:52 +00008242/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008243/// node is a GlobalAddress + offset.
8244bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8245 GlobalValue* &GA, int64_t &Offset) const{
8246 if (N->getOpcode() == X86ISD::Wrapper) {
8247 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008248 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008249 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008250 return true;
8251 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008252 }
Evan Chengad4196b2008-05-12 19:56:52 +00008253 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008254}
8255
Evan Chengad4196b2008-05-12 19:56:52 +00008256static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8257 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008258 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008259 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008260 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008261 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008262 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008263 return false;
8264}
8265
Nate Begeman9008ca62009-04-27 18:41:29 +00008266static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008267 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008268 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008269 SelectionDAG &DAG, MachineFrameInfo *MFI,
8270 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008271 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008272 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008273 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008274 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008275 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008276 return false;
8277 continue;
8278 }
8279
Dan Gohman475871a2008-07-27 21:46:04 +00008280 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008281 if (!Elt.getNode() ||
8282 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008283 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008284 if (!LDBase) {
8285 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008286 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008287 LDBase = cast<LoadSDNode>(Elt.getNode());
8288 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008289 continue;
8290 }
8291 if (Elt.getOpcode() == ISD::UNDEF)
8292 continue;
8293
Nate Begemanabc01992009-06-05 21:37:30 +00008294 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008295 if (!TLI.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008296 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008297 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008298 }
8299 return true;
8300}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008301
8302/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8303/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8304/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008305/// order. In the case of v2i64, it will see if it can rewrite the
8306/// shuffle to be an appropriate build vector so it can take advantage of
8307// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008308static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008309 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008310 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008311 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008312 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008313 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8314 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008315
Eli Friedman7a5e5552009-06-07 06:52:44 +00008316 if (VT.getSizeInBits() != 128)
8317 return SDValue();
8318
Mon P Wang1e955802009-04-03 02:43:30 +00008319 // Try to combine a vector_shuffle into a 128-bit load.
8320 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008321 LoadSDNode *LD = NULL;
8322 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008323 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008324 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008325 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008326
Eli Friedman7a5e5552009-06-07 06:52:44 +00008327 if (LastLoadedElt == NumElems - 1) {
8328 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8329 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8330 LD->getSrcValue(), LD->getSrcValueOffset(),
8331 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008332 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008333 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008334 LD->isVolatile(), LD->getAlignment());
8335 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008336 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008337 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8338 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008339 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8340 }
8341 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008342}
Evan Chengd880b972008-05-09 21:53:03 +00008343
Chris Lattner83e6c992006-10-04 06:57:07 +00008344/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008345static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008346 const X86Subtarget *Subtarget) {
8347 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008348 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008349 // Get the LHS/RHS of the select.
8350 SDValue LHS = N->getOperand(1);
8351 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008352
Dan Gohman670e5392009-09-21 18:03:22 +00008353 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8354 // instructions have the peculiarity that if either operand is a NaN,
8355 // they chose what we call the RHS operand (and as such are not symmetric).
8356 // It happens that this matches the semantics of the common C idiom
8357 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008358 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008359 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008360 Cond.getOpcode() == ISD::SETCC) {
8361 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008362
Chris Lattner47b4ce82009-03-11 05:48:52 +00008363 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008364 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008365 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8366 switch (CC) {
8367 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008368 case ISD::SETULT:
8369 // This can be a min if we can prove that at least one of the operands
8370 // is not a nan.
8371 if (!FiniteOnlyFPMath()) {
8372 if (DAG.isKnownNeverNaN(RHS)) {
8373 // Put the potential NaN in the RHS so that SSE will preserve it.
8374 std::swap(LHS, RHS);
8375 } else if (!DAG.isKnownNeverNaN(LHS))
8376 break;
8377 }
8378 Opcode = X86ISD::FMIN;
8379 break;
8380 case ISD::SETOLE:
8381 // This can be a min if we can prove that at least one of the operands
8382 // is not a nan.
8383 if (!FiniteOnlyFPMath()) {
8384 if (DAG.isKnownNeverNaN(LHS)) {
8385 // Put the potential NaN in the RHS so that SSE will preserve it.
8386 std::swap(LHS, RHS);
8387 } else if (!DAG.isKnownNeverNaN(RHS))
8388 break;
8389 }
8390 Opcode = X86ISD::FMIN;
8391 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008392 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008393 // This can be a min, but if either operand is a NaN we need it to
8394 // preserve the original LHS.
8395 std::swap(LHS, RHS);
8396 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008397 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008398 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008399 Opcode = X86ISD::FMIN;
8400 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008401
Dan Gohman670e5392009-09-21 18:03:22 +00008402 case ISD::SETOGE:
8403 // This can be a max if we can prove that at least one of the operands
8404 // is not a nan.
8405 if (!FiniteOnlyFPMath()) {
8406 if (DAG.isKnownNeverNaN(LHS)) {
8407 // Put the potential NaN in the RHS so that SSE will preserve it.
8408 std::swap(LHS, RHS);
8409 } else if (!DAG.isKnownNeverNaN(RHS))
8410 break;
8411 }
8412 Opcode = X86ISD::FMAX;
8413 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008414 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008415 // This can be a max if we can prove that at least one of the operands
8416 // is not a nan.
8417 if (!FiniteOnlyFPMath()) {
8418 if (DAG.isKnownNeverNaN(RHS)) {
8419 // Put the potential NaN in the RHS so that SSE will preserve it.
8420 std::swap(LHS, RHS);
8421 } else if (!DAG.isKnownNeverNaN(LHS))
8422 break;
8423 }
8424 Opcode = X86ISD::FMAX;
8425 break;
8426 case ISD::SETUGE:
8427 // This can be a max, but if either operand is a NaN we need it to
8428 // preserve the original LHS.
8429 std::swap(LHS, RHS);
8430 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008431 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008432 case ISD::SETGE:
8433 Opcode = X86ISD::FMAX;
8434 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008435 }
Dan Gohman670e5392009-09-21 18:03:22 +00008436 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008437 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8438 switch (CC) {
8439 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008440 case ISD::SETOGE:
8441 // This can be a min if we can prove that at least one of the operands
8442 // is not a nan.
8443 if (!FiniteOnlyFPMath()) {
8444 if (DAG.isKnownNeverNaN(RHS)) {
8445 // Put the potential NaN in the RHS so that SSE will preserve it.
8446 std::swap(LHS, RHS);
8447 } else if (!DAG.isKnownNeverNaN(LHS))
8448 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008449 }
Dan Gohman670e5392009-09-21 18:03:22 +00008450 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008451 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008452 case ISD::SETUGT:
8453 // This can be a min if we can prove that at least one of the operands
8454 // is not a nan.
8455 if (!FiniteOnlyFPMath()) {
8456 if (DAG.isKnownNeverNaN(LHS)) {
8457 // Put the potential NaN in the RHS so that SSE will preserve it.
8458 std::swap(LHS, RHS);
8459 } else if (!DAG.isKnownNeverNaN(RHS))
8460 break;
8461 }
8462 Opcode = X86ISD::FMIN;
8463 break;
8464 case ISD::SETUGE:
8465 // This can be a min, but if either operand is a NaN we need it to
8466 // preserve the original LHS.
8467 std::swap(LHS, RHS);
8468 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008469 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008470 case ISD::SETGE:
8471 Opcode = X86ISD::FMIN;
8472 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008473
Dan Gohman670e5392009-09-21 18:03:22 +00008474 case ISD::SETULT:
8475 // This can be a max if we can prove that at least one of the operands
8476 // is not a nan.
8477 if (!FiniteOnlyFPMath()) {
8478 if (DAG.isKnownNeverNaN(LHS)) {
8479 // Put the potential NaN in the RHS so that SSE will preserve it.
8480 std::swap(LHS, RHS);
8481 } else if (!DAG.isKnownNeverNaN(RHS))
8482 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008483 }
Dan Gohman670e5392009-09-21 18:03:22 +00008484 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008485 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008486 case ISD::SETOLE:
8487 // This can be a max if we can prove that at least one of the operands
8488 // is not a nan.
8489 if (!FiniteOnlyFPMath()) {
8490 if (DAG.isKnownNeverNaN(RHS)) {
8491 // Put the potential NaN in the RHS so that SSE will preserve it.
8492 std::swap(LHS, RHS);
8493 } else if (!DAG.isKnownNeverNaN(LHS))
8494 break;
8495 }
8496 Opcode = X86ISD::FMAX;
8497 break;
8498 case ISD::SETULE:
8499 // This can be a max, but if either operand is a NaN we need it to
8500 // preserve the original LHS.
8501 std::swap(LHS, RHS);
8502 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008503 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008504 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008505 Opcode = X86ISD::FMAX;
8506 break;
8507 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008508 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008509
Chris Lattner47b4ce82009-03-11 05:48:52 +00008510 if (Opcode)
8511 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008512 }
Eric Christopherfd179292009-08-27 18:07:15 +00008513
Chris Lattnerd1980a52009-03-12 06:52:53 +00008514 // If this is a select between two integer constants, try to do some
8515 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008516 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8517 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008518 // Don't do this for crazy integer types.
8519 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8520 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008521 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008522 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008523
Chris Lattnercee56e72009-03-13 05:53:31 +00008524 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008525 // Efficiently invertible.
8526 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8527 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8528 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8529 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008530 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008531 }
Eric Christopherfd179292009-08-27 18:07:15 +00008532
Chris Lattnerd1980a52009-03-12 06:52:53 +00008533 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008534 if (FalseC->getAPIntValue() == 0 &&
8535 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008536 if (NeedsCondInvert) // Invert the condition if needed.
8537 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8538 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008539
Chris Lattnerd1980a52009-03-12 06:52:53 +00008540 // Zero extend the condition if needed.
8541 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008542
Chris Lattnercee56e72009-03-13 05:53:31 +00008543 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008544 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008545 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008546 }
Eric Christopherfd179292009-08-27 18:07:15 +00008547
Chris Lattner97a29a52009-03-13 05:22:11 +00008548 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008549 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008550 if (NeedsCondInvert) // Invert the condition if needed.
8551 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8552 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008553
Chris Lattner97a29a52009-03-13 05:22:11 +00008554 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008555 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8556 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008557 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008558 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008559 }
Eric Christopherfd179292009-08-27 18:07:15 +00008560
Chris Lattnercee56e72009-03-13 05:53:31 +00008561 // Optimize cases that will turn into an LEA instruction. This requires
8562 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008563 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008564 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008565 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008566
Chris Lattnercee56e72009-03-13 05:53:31 +00008567 bool isFastMultiplier = false;
8568 if (Diff < 10) {
8569 switch ((unsigned char)Diff) {
8570 default: break;
8571 case 1: // result = add base, cond
8572 case 2: // result = lea base( , cond*2)
8573 case 3: // result = lea base(cond, cond*2)
8574 case 4: // result = lea base( , cond*4)
8575 case 5: // result = lea base(cond, cond*4)
8576 case 8: // result = lea base( , cond*8)
8577 case 9: // result = lea base(cond, cond*8)
8578 isFastMultiplier = true;
8579 break;
8580 }
8581 }
Eric Christopherfd179292009-08-27 18:07:15 +00008582
Chris Lattnercee56e72009-03-13 05:53:31 +00008583 if (isFastMultiplier) {
8584 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8585 if (NeedsCondInvert) // Invert the condition if needed.
8586 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8587 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008588
Chris Lattnercee56e72009-03-13 05:53:31 +00008589 // Zero extend the condition if needed.
8590 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8591 Cond);
8592 // Scale the condition by the difference.
8593 if (Diff != 1)
8594 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8595 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008596
Chris Lattnercee56e72009-03-13 05:53:31 +00008597 // Add the base if non-zero.
8598 if (FalseC->getAPIntValue() != 0)
8599 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8600 SDValue(FalseC, 0));
8601 return Cond;
8602 }
Eric Christopherfd179292009-08-27 18:07:15 +00008603 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008604 }
8605 }
Eric Christopherfd179292009-08-27 18:07:15 +00008606
Dan Gohman475871a2008-07-27 21:46:04 +00008607 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008608}
8609
Chris Lattnerd1980a52009-03-12 06:52:53 +00008610/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8611static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8612 TargetLowering::DAGCombinerInfo &DCI) {
8613 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008614
Chris Lattnerd1980a52009-03-12 06:52:53 +00008615 // If the flag operand isn't dead, don't touch this CMOV.
8616 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8617 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008618
Chris Lattnerd1980a52009-03-12 06:52:53 +00008619 // If this is a select between two integer constants, try to do some
8620 // optimizations. Note that the operands are ordered the opposite of SELECT
8621 // operands.
8622 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8623 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8624 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8625 // larger than FalseC (the false value).
8626 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008627
Chris Lattnerd1980a52009-03-12 06:52:53 +00008628 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8629 CC = X86::GetOppositeBranchCondition(CC);
8630 std::swap(TrueC, FalseC);
8631 }
Eric Christopherfd179292009-08-27 18:07:15 +00008632
Chris Lattnerd1980a52009-03-12 06:52:53 +00008633 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008634 // This is efficient for any integer data type (including i8/i16) and
8635 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008636 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8637 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008638 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8639 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008640
Chris Lattnerd1980a52009-03-12 06:52:53 +00008641 // Zero extend the condition if needed.
8642 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008643
Chris Lattnerd1980a52009-03-12 06:52:53 +00008644 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8645 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008646 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008647 if (N->getNumValues() == 2) // Dead flag value?
8648 return DCI.CombineTo(N, Cond, SDValue());
8649 return Cond;
8650 }
Eric Christopherfd179292009-08-27 18:07:15 +00008651
Chris Lattnercee56e72009-03-13 05:53:31 +00008652 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8653 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008654 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8655 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008656 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8657 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008658
Chris Lattner97a29a52009-03-13 05:22:11 +00008659 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008660 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8661 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008662 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8663 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008664
Chris Lattner97a29a52009-03-13 05:22:11 +00008665 if (N->getNumValues() == 2) // Dead flag value?
8666 return DCI.CombineTo(N, Cond, SDValue());
8667 return Cond;
8668 }
Eric Christopherfd179292009-08-27 18:07:15 +00008669
Chris Lattnercee56e72009-03-13 05:53:31 +00008670 // Optimize cases that will turn into an LEA instruction. This requires
8671 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008672 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008673 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008674 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008675
Chris Lattnercee56e72009-03-13 05:53:31 +00008676 bool isFastMultiplier = false;
8677 if (Diff < 10) {
8678 switch ((unsigned char)Diff) {
8679 default: break;
8680 case 1: // result = add base, cond
8681 case 2: // result = lea base( , cond*2)
8682 case 3: // result = lea base(cond, cond*2)
8683 case 4: // result = lea base( , cond*4)
8684 case 5: // result = lea base(cond, cond*4)
8685 case 8: // result = lea base( , cond*8)
8686 case 9: // result = lea base(cond, cond*8)
8687 isFastMultiplier = true;
8688 break;
8689 }
8690 }
Eric Christopherfd179292009-08-27 18:07:15 +00008691
Chris Lattnercee56e72009-03-13 05:53:31 +00008692 if (isFastMultiplier) {
8693 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8694 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008695 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8696 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008697 // Zero extend the condition if needed.
8698 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8699 Cond);
8700 // Scale the condition by the difference.
8701 if (Diff != 1)
8702 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8703 DAG.getConstant(Diff, Cond.getValueType()));
8704
8705 // Add the base if non-zero.
8706 if (FalseC->getAPIntValue() != 0)
8707 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8708 SDValue(FalseC, 0));
8709 if (N->getNumValues() == 2) // Dead flag value?
8710 return DCI.CombineTo(N, Cond, SDValue());
8711 return Cond;
8712 }
Eric Christopherfd179292009-08-27 18:07:15 +00008713 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008714 }
8715 }
8716 return SDValue();
8717}
8718
8719
Evan Cheng0b0cd912009-03-28 05:57:29 +00008720/// PerformMulCombine - Optimize a single multiply with constant into two
8721/// in order to implement it with two cheaper instructions, e.g.
8722/// LEA + SHL, LEA + LEA.
8723static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8724 TargetLowering::DAGCombinerInfo &DCI) {
8725 if (DAG.getMachineFunction().
8726 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8727 return SDValue();
8728
8729 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8730 return SDValue();
8731
Owen Andersone50ed302009-08-10 22:56:29 +00008732 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008733 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008734 return SDValue();
8735
8736 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8737 if (!C)
8738 return SDValue();
8739 uint64_t MulAmt = C->getZExtValue();
8740 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8741 return SDValue();
8742
8743 uint64_t MulAmt1 = 0;
8744 uint64_t MulAmt2 = 0;
8745 if ((MulAmt % 9) == 0) {
8746 MulAmt1 = 9;
8747 MulAmt2 = MulAmt / 9;
8748 } else if ((MulAmt % 5) == 0) {
8749 MulAmt1 = 5;
8750 MulAmt2 = MulAmt / 5;
8751 } else if ((MulAmt % 3) == 0) {
8752 MulAmt1 = 3;
8753 MulAmt2 = MulAmt / 3;
8754 }
8755 if (MulAmt2 &&
8756 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8757 DebugLoc DL = N->getDebugLoc();
8758
8759 if (isPowerOf2_64(MulAmt2) &&
8760 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8761 // If second multiplifer is pow2, issue it first. We want the multiply by
8762 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8763 // is an add.
8764 std::swap(MulAmt1, MulAmt2);
8765
8766 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008767 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008768 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008769 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008770 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008771 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008772 DAG.getConstant(MulAmt1, VT));
8773
Eric Christopherfd179292009-08-27 18:07:15 +00008774 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008775 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008776 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008777 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008778 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008779 DAG.getConstant(MulAmt2, VT));
8780
8781 // Do not add new nodes to DAG combiner worklist.
8782 DCI.CombineTo(N, NewMul, false);
8783 }
8784 return SDValue();
8785}
8786
8787
Nate Begeman740ab032009-01-26 00:52:55 +00008788/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8789/// when possible.
8790static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8791 const X86Subtarget *Subtarget) {
8792 // On X86 with SSE2 support, we can transform this to a vector shift if
8793 // all elements are shifted by the same amount. We can't do this in legalize
8794 // because the a constant vector is typically transformed to a constant pool
8795 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008796 if (!Subtarget->hasSSE2())
8797 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008798
Owen Andersone50ed302009-08-10 22:56:29 +00008799 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008800 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008801 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008802
Mon P Wang3becd092009-01-28 08:12:05 +00008803 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008804 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008805 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008806 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008807 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8808 unsigned NumElts = VT.getVectorNumElements();
8809 unsigned i = 0;
8810 for (; i != NumElts; ++i) {
8811 SDValue Arg = ShAmtOp.getOperand(i);
8812 if (Arg.getOpcode() == ISD::UNDEF) continue;
8813 BaseShAmt = Arg;
8814 break;
8815 }
8816 for (; i != NumElts; ++i) {
8817 SDValue Arg = ShAmtOp.getOperand(i);
8818 if (Arg.getOpcode() == ISD::UNDEF) continue;
8819 if (Arg != BaseShAmt) {
8820 return SDValue();
8821 }
8822 }
8823 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008824 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008825 SDValue InVec = ShAmtOp.getOperand(0);
8826 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8827 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8828 unsigned i = 0;
8829 for (; i != NumElts; ++i) {
8830 SDValue Arg = InVec.getOperand(i);
8831 if (Arg.getOpcode() == ISD::UNDEF) continue;
8832 BaseShAmt = Arg;
8833 break;
8834 }
8835 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8836 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8837 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8838 if (C->getZExtValue() == SplatIdx)
8839 BaseShAmt = InVec.getOperand(1);
8840 }
8841 }
8842 if (BaseShAmt.getNode() == 0)
8843 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8844 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008845 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008846 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008847
Mon P Wangefa42202009-09-03 19:56:25 +00008848 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008849 if (EltVT.bitsGT(MVT::i32))
8850 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8851 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008852 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008853
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008854 // The shift amount is identical so we can do a vector shift.
8855 SDValue ValOp = N->getOperand(0);
8856 switch (N->getOpcode()) {
8857 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008858 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008859 break;
8860 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008861 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008862 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008863 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008864 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008865 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008866 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008867 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008868 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008869 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008870 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008871 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008872 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008873 break;
8874 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008875 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008876 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008877 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008878 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008879 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008880 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008881 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008882 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008883 break;
8884 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008885 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008886 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008887 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008888 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008889 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008890 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008891 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008892 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008893 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008894 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008895 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008896 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008897 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008898 }
8899 return SDValue();
8900}
8901
Chris Lattner149a4e52008-02-22 02:09:43 +00008902/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008903static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008904 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008905 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8906 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008907 // A preferable solution to the general problem is to figure out the right
8908 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008909
8910 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008911 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008912 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008913 if (VT.getSizeInBits() != 64)
8914 return SDValue();
8915
Devang Patel578efa92009-06-05 21:57:13 +00008916 const Function *F = DAG.getMachineFunction().getFunction();
8917 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008918 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008919 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008920 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008921 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008922 isa<LoadSDNode>(St->getValue()) &&
8923 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8924 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008925 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008926 LoadSDNode *Ld = 0;
8927 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008928 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008929 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008930 // Must be a store of a load. We currently handle two cases: the load
8931 // is a direct child, and it's under an intervening TokenFactor. It is
8932 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008933 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008934 Ld = cast<LoadSDNode>(St->getChain());
8935 else if (St->getValue().hasOneUse() &&
8936 ChainVal->getOpcode() == ISD::TokenFactor) {
8937 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008938 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008939 TokenFactorIndex = i;
8940 Ld = cast<LoadSDNode>(St->getValue());
8941 } else
8942 Ops.push_back(ChainVal->getOperand(i));
8943 }
8944 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008945
Evan Cheng536e6672009-03-12 05:59:15 +00008946 if (!Ld || !ISD::isNormalLoad(Ld))
8947 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008948
Evan Cheng536e6672009-03-12 05:59:15 +00008949 // If this is not the MMX case, i.e. we are just turning i64 load/store
8950 // into f64 load/store, avoid the transformation if there are multiple
8951 // uses of the loaded value.
8952 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8953 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008954
Evan Cheng536e6672009-03-12 05:59:15 +00008955 DebugLoc LdDL = Ld->getDebugLoc();
8956 DebugLoc StDL = N->getDebugLoc();
8957 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8958 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8959 // pair instead.
8960 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008961 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008962 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8963 Ld->getBasePtr(), Ld->getSrcValue(),
8964 Ld->getSrcValueOffset(), Ld->isVolatile(),
8965 Ld->getAlignment());
8966 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008967 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008968 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008969 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008970 Ops.size());
8971 }
Evan Cheng536e6672009-03-12 05:59:15 +00008972 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008973 St->getSrcValue(), St->getSrcValueOffset(),
8974 St->isVolatile(), St->getAlignment());
8975 }
Evan Cheng536e6672009-03-12 05:59:15 +00008976
8977 // Otherwise, lower to two pairs of 32-bit loads / stores.
8978 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008979 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8980 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008981
Owen Anderson825b72b2009-08-11 20:47:22 +00008982 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008983 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8984 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00008985 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008986 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8987 Ld->isVolatile(),
8988 MinAlign(Ld->getAlignment(), 4));
8989
8990 SDValue NewChain = LoLd.getValue(1);
8991 if (TokenFactorIndex != -1) {
8992 Ops.push_back(LoLd);
8993 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00008994 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00008995 Ops.size());
8996 }
8997
8998 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008999 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9000 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009001
9002 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9003 St->getSrcValue(), St->getSrcValueOffset(),
9004 St->isVolatile(), St->getAlignment());
9005 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9006 St->getSrcValue(),
9007 St->getSrcValueOffset() + 4,
9008 St->isVolatile(),
9009 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009010 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009011 }
Dan Gohman475871a2008-07-27 21:46:04 +00009012 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009013}
9014
Chris Lattner6cf73262008-01-25 06:14:17 +00009015/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9016/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009017static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009018 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9019 // F[X]OR(0.0, x) -> x
9020 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009021 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9022 if (C->getValueAPF().isPosZero())
9023 return N->getOperand(1);
9024 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9025 if (C->getValueAPF().isPosZero())
9026 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009027 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009028}
9029
9030/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009031static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009032 // FAND(0.0, x) -> 0.0
9033 // FAND(x, 0.0) -> 0.0
9034 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9035 if (C->getValueAPF().isPosZero())
9036 return N->getOperand(0);
9037 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9038 if (C->getValueAPF().isPosZero())
9039 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009040 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009041}
9042
Dan Gohmane5af2d32009-01-29 01:59:02 +00009043static SDValue PerformBTCombine(SDNode *N,
9044 SelectionDAG &DAG,
9045 TargetLowering::DAGCombinerInfo &DCI) {
9046 // BT ignores high bits in the bit index operand.
9047 SDValue Op1 = N->getOperand(1);
9048 if (Op1.hasOneUse()) {
9049 unsigned BitWidth = Op1.getValueSizeInBits();
9050 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9051 APInt KnownZero, KnownOne;
9052 TargetLowering::TargetLoweringOpt TLO(DAG);
9053 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9054 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9055 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9056 DCI.CommitTargetLoweringOpt(TLO);
9057 }
9058 return SDValue();
9059}
Chris Lattner83e6c992006-10-04 06:57:07 +00009060
Eli Friedman7a5e5552009-06-07 06:52:44 +00009061static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9062 SDValue Op = N->getOperand(0);
9063 if (Op.getOpcode() == ISD::BIT_CONVERT)
9064 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009065 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009066 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009067 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009068 OpVT.getVectorElementType().getSizeInBits()) {
9069 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9070 }
9071 return SDValue();
9072}
9073
Owen Anderson99177002009-06-29 18:04:45 +00009074// On X86 and X86-64, atomic operations are lowered to locked instructions.
9075// Locked instructions, in turn, have implicit fence semantics (all memory
9076// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009077// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009078// fence-atomic-fence.
9079static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9080 SDValue atomic = N->getOperand(0);
9081 switch (atomic.getOpcode()) {
9082 case ISD::ATOMIC_CMP_SWAP:
9083 case ISD::ATOMIC_SWAP:
9084 case ISD::ATOMIC_LOAD_ADD:
9085 case ISD::ATOMIC_LOAD_SUB:
9086 case ISD::ATOMIC_LOAD_AND:
9087 case ISD::ATOMIC_LOAD_OR:
9088 case ISD::ATOMIC_LOAD_XOR:
9089 case ISD::ATOMIC_LOAD_NAND:
9090 case ISD::ATOMIC_LOAD_MIN:
9091 case ISD::ATOMIC_LOAD_MAX:
9092 case ISD::ATOMIC_LOAD_UMIN:
9093 case ISD::ATOMIC_LOAD_UMAX:
9094 break;
9095 default:
9096 return SDValue();
9097 }
Eric Christopherfd179292009-08-27 18:07:15 +00009098
Owen Anderson99177002009-06-29 18:04:45 +00009099 SDValue fence = atomic.getOperand(0);
9100 if (fence.getOpcode() != ISD::MEMBARRIER)
9101 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009102
Owen Anderson99177002009-06-29 18:04:45 +00009103 switch (atomic.getOpcode()) {
9104 case ISD::ATOMIC_CMP_SWAP:
9105 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9106 atomic.getOperand(1), atomic.getOperand(2),
9107 atomic.getOperand(3));
9108 case ISD::ATOMIC_SWAP:
9109 case ISD::ATOMIC_LOAD_ADD:
9110 case ISD::ATOMIC_LOAD_SUB:
9111 case ISD::ATOMIC_LOAD_AND:
9112 case ISD::ATOMIC_LOAD_OR:
9113 case ISD::ATOMIC_LOAD_XOR:
9114 case ISD::ATOMIC_LOAD_NAND:
9115 case ISD::ATOMIC_LOAD_MIN:
9116 case ISD::ATOMIC_LOAD_MAX:
9117 case ISD::ATOMIC_LOAD_UMIN:
9118 case ISD::ATOMIC_LOAD_UMAX:
9119 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9120 atomic.getOperand(1), atomic.getOperand(2));
9121 default:
9122 return SDValue();
9123 }
9124}
9125
Dan Gohman475871a2008-07-27 21:46:04 +00009126SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009127 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009128 SelectionDAG &DAG = DCI.DAG;
9129 switch (N->getOpcode()) {
9130 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009131 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009132 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009133 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009134 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009135 case ISD::SHL:
9136 case ISD::SRA:
9137 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009138 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009139 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009140 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9141 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009142 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009143 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009144 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009145 }
9146
Dan Gohman475871a2008-07-27 21:46:04 +00009147 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009148}
9149
Evan Cheng60c07e12006-07-05 22:17:51 +00009150//===----------------------------------------------------------------------===//
9151// X86 Inline Assembly Support
9152//===----------------------------------------------------------------------===//
9153
Chris Lattnerb8105652009-07-20 17:51:36 +00009154static bool LowerToBSwap(CallInst *CI) {
9155 // FIXME: this should verify that we are targetting a 486 or better. If not,
9156 // we will turn this bswap into something that will be lowered to logical ops
9157 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9158 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009159
Chris Lattnerb8105652009-07-20 17:51:36 +00009160 // Verify this is a simple bswap.
9161 if (CI->getNumOperands() != 2 ||
9162 CI->getType() != CI->getOperand(1)->getType() ||
9163 !CI->getType()->isInteger())
9164 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009165
Chris Lattnerb8105652009-07-20 17:51:36 +00009166 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9167 if (!Ty || Ty->getBitWidth() % 16 != 0)
9168 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009169
Chris Lattnerb8105652009-07-20 17:51:36 +00009170 // Okay, we can do this xform, do so now.
9171 const Type *Tys[] = { Ty };
9172 Module *M = CI->getParent()->getParent()->getParent();
9173 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009174
Chris Lattnerb8105652009-07-20 17:51:36 +00009175 Value *Op = CI->getOperand(1);
9176 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009177
Chris Lattnerb8105652009-07-20 17:51:36 +00009178 CI->replaceAllUsesWith(Op);
9179 CI->eraseFromParent();
9180 return true;
9181}
9182
9183bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9184 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9185 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9186
9187 std::string AsmStr = IA->getAsmString();
9188
9189 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9190 std::vector<std::string> AsmPieces;
9191 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9192
9193 switch (AsmPieces.size()) {
9194 default: return false;
9195 case 1:
9196 AsmStr = AsmPieces[0];
9197 AsmPieces.clear();
9198 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9199
9200 // bswap $0
9201 if (AsmPieces.size() == 2 &&
9202 (AsmPieces[0] == "bswap" ||
9203 AsmPieces[0] == "bswapq" ||
9204 AsmPieces[0] == "bswapl") &&
9205 (AsmPieces[1] == "$0" ||
9206 AsmPieces[1] == "${0:q}")) {
9207 // No need to check constraints, nothing other than the equivalent of
9208 // "=r,0" would be valid here.
9209 return LowerToBSwap(CI);
9210 }
9211 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009212 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009213 AsmPieces.size() == 3 &&
9214 AsmPieces[0] == "rorw" &&
9215 AsmPieces[1] == "$$8," &&
9216 AsmPieces[2] == "${0:w}" &&
9217 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9218 return LowerToBSwap(CI);
9219 }
9220 break;
9221 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009222 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009223 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009224 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9225 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9226 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9227 std::vector<std::string> Words;
9228 SplitString(AsmPieces[0], Words, " \t");
9229 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9230 Words.clear();
9231 SplitString(AsmPieces[1], Words, " \t");
9232 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9233 Words.clear();
9234 SplitString(AsmPieces[2], Words, " \t,");
9235 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9236 Words[2] == "%edx") {
9237 return LowerToBSwap(CI);
9238 }
9239 }
9240 }
9241 }
9242 break;
9243 }
9244 return false;
9245}
9246
9247
9248
Chris Lattnerf4dff842006-07-11 02:54:03 +00009249/// getConstraintType - Given a constraint letter, return the type of
9250/// constraint it is for this target.
9251X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009252X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9253 if (Constraint.size() == 1) {
9254 switch (Constraint[0]) {
9255 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009256 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009257 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009258 case 'r':
9259 case 'R':
9260 case 'l':
9261 case 'q':
9262 case 'Q':
9263 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009264 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009265 case 'Y':
9266 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009267 case 'e':
9268 case 'Z':
9269 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009270 default:
9271 break;
9272 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009273 }
Chris Lattner4234f572007-03-25 02:14:49 +00009274 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009275}
9276
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009277/// LowerXConstraint - try to replace an X constraint, which matches anything,
9278/// with another that has more specific requirements based on the type of the
9279/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009280const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009281LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009282 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9283 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009284 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009285 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009286 return "Y";
9287 if (Subtarget->hasSSE1())
9288 return "x";
9289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009290
Chris Lattner5e764232008-04-26 23:02:14 +00009291 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009292}
9293
Chris Lattner48884cd2007-08-25 00:47:38 +00009294/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9295/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009296void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009297 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009298 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009299 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009300 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009301 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009302
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009303 switch (Constraint) {
9304 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009305 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009306 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009307 if (C->getZExtValue() <= 31) {
9308 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009309 break;
9310 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009311 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009312 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009313 case 'J':
9314 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009315 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009316 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9317 break;
9318 }
9319 }
9320 return;
9321 case 'K':
9322 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009323 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009324 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9325 break;
9326 }
9327 }
9328 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009329 case 'N':
9330 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009331 if (C->getZExtValue() <= 255) {
9332 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009333 break;
9334 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009335 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009336 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009337 case 'e': {
9338 // 32-bit signed value
9339 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9340 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009341 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9342 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009343 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009344 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009345 break;
9346 }
9347 // FIXME gcc accepts some relocatable values here too, but only in certain
9348 // memory models; it's complicated.
9349 }
9350 return;
9351 }
9352 case 'Z': {
9353 // 32-bit unsigned value
9354 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9355 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009356 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9357 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009358 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9359 break;
9360 }
9361 }
9362 // FIXME gcc accepts some relocatable values here too, but only in certain
9363 // memory models; it's complicated.
9364 return;
9365 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009366 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009367 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009368 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009369 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009370 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009371 break;
9372 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009373
Chris Lattnerdc43a882007-05-03 16:52:29 +00009374 // If we are in non-pic codegen mode, we allow the address of a global (with
9375 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009376 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009377 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009378
Chris Lattner49921962009-05-08 18:23:14 +00009379 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9380 while (1) {
9381 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9382 Offset += GA->getOffset();
9383 break;
9384 } else if (Op.getOpcode() == ISD::ADD) {
9385 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9386 Offset += C->getZExtValue();
9387 Op = Op.getOperand(0);
9388 continue;
9389 }
9390 } else if (Op.getOpcode() == ISD::SUB) {
9391 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9392 Offset += -C->getZExtValue();
9393 Op = Op.getOperand(0);
9394 continue;
9395 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009396 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009397
Chris Lattner49921962009-05-08 18:23:14 +00009398 // Otherwise, this isn't something we can handle, reject it.
9399 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009400 }
Eric Christopherfd179292009-08-27 18:07:15 +00009401
Chris Lattner36c25012009-07-10 07:34:39 +00009402 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009403 // If we require an extra load to get this address, as in PIC mode, we
9404 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009405 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9406 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009407 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009408
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009409 if (hasMemory)
9410 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9411 else
9412 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009413 Result = Op;
9414 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009415 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009417
Gabor Greifba36cb52008-08-28 21:40:38 +00009418 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009419 Ops.push_back(Result);
9420 return;
9421 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009422 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9423 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009424}
9425
Chris Lattner259e97c2006-01-31 19:43:35 +00009426std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009427getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009428 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009429 if (Constraint.size() == 1) {
9430 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009431 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009432 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009433 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9434 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009435 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009436 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9437 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9438 X86::R10D,X86::R11D,X86::R12D,
9439 X86::R13D,X86::R14D,X86::R15D,
9440 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009441 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009442 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9443 X86::SI, X86::DI, X86::R8W,X86::R9W,
9444 X86::R10W,X86::R11W,X86::R12W,
9445 X86::R13W,X86::R14W,X86::R15W,
9446 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009447 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009448 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9449 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9450 X86::R10B,X86::R11B,X86::R12B,
9451 X86::R13B,X86::R14B,X86::R15B,
9452 X86::BPL, X86::SPL, 0);
9453
Owen Anderson825b72b2009-08-11 20:47:22 +00009454 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009455 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9456 X86::RSI, X86::RDI, X86::R8, X86::R9,
9457 X86::R10, X86::R11, X86::R12,
9458 X86::R13, X86::R14, X86::R15,
9459 X86::RBP, X86::RSP, 0);
9460
9461 break;
9462 }
Eric Christopherfd179292009-08-27 18:07:15 +00009463 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009464 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009465 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009466 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009467 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009468 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009469 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009470 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009471 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009472 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9473 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009474 }
9475 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009476
Chris Lattner1efa40f2006-02-22 00:56:39 +00009477 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009478}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009479
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009480std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009481X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009482 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009483 // First, see if this is a constraint that directly corresponds to an LLVM
9484 // register class.
9485 if (Constraint.size() == 1) {
9486 // GCC Constraint Letters
9487 switch (Constraint[0]) {
9488 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009489 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009490 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009491 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009492 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009493 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009494 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009495 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009496 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009497 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009498 case 'R': // LEGACY_REGS
9499 if (VT == MVT::i8)
9500 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9501 if (VT == MVT::i16)
9502 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9503 if (VT == MVT::i32 || !Subtarget->is64Bit())
9504 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9505 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009506 case 'f': // FP Stack registers.
9507 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9508 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009509 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009510 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009511 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009512 return std::make_pair(0U, X86::RFP64RegisterClass);
9513 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009514 case 'y': // MMX_REGS if MMX allowed.
9515 if (!Subtarget->hasMMX()) break;
9516 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009517 case 'Y': // SSE_REGS if SSE2 allowed
9518 if (!Subtarget->hasSSE2()) break;
9519 // FALL THROUGH.
9520 case 'x': // SSE_REGS if SSE1 allowed
9521 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009522
Owen Anderson825b72b2009-08-11 20:47:22 +00009523 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009524 default: break;
9525 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009526 case MVT::f32:
9527 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009528 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 case MVT::f64:
9530 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009531 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009532 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009533 case MVT::v16i8:
9534 case MVT::v8i16:
9535 case MVT::v4i32:
9536 case MVT::v2i64:
9537 case MVT::v4f32:
9538 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009539 return std::make_pair(0U, X86::VR128RegisterClass);
9540 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009541 break;
9542 }
9543 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009544
Chris Lattnerf76d1802006-07-31 23:26:50 +00009545 // Use the default implementation in TargetLowering to convert the register
9546 // constraint into a member of a register class.
9547 std::pair<unsigned, const TargetRegisterClass*> Res;
9548 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009549
9550 // Not found as a standard register?
9551 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009552 // Map st(0) -> st(7) -> ST0
9553 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9554 tolower(Constraint[1]) == 's' &&
9555 tolower(Constraint[2]) == 't' &&
9556 Constraint[3] == '(' &&
9557 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9558 Constraint[5] == ')' &&
9559 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009560
Chris Lattner56d77c72009-09-13 22:41:48 +00009561 Res.first = X86::ST0+Constraint[4]-'0';
9562 Res.second = X86::RFP80RegisterClass;
9563 return Res;
9564 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009565
Chris Lattner56d77c72009-09-13 22:41:48 +00009566 // GCC allows "st(0)" to be called just plain "st".
Chris Lattner1a60aa72006-10-31 19:42:44 +00009567 if (StringsEqualNoCase("{st}", Constraint)) {
9568 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009569 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009570 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009571 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009572
9573 // flags -> EFLAGS
9574 if (StringsEqualNoCase("{flags}", Constraint)) {
9575 Res.first = X86::EFLAGS;
9576 Res.second = X86::CCRRegisterClass;
9577 return Res;
9578 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009579
Dale Johannesen330169f2008-11-13 21:52:36 +00009580 // 'A' means EAX + EDX.
9581 if (Constraint == "A") {
9582 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009583 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009584 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009585 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009586 return Res;
9587 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009588
Chris Lattnerf76d1802006-07-31 23:26:50 +00009589 // Otherwise, check to see if this is a register class of the wrong value
9590 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9591 // turn into {ax},{dx}.
9592 if (Res.second->hasType(VT))
9593 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009594
Chris Lattnerf76d1802006-07-31 23:26:50 +00009595 // All of the single-register GCC register classes map their values onto
9596 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9597 // really want an 8-bit or 32-bit register, map to the appropriate register
9598 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009599 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009600 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009601 unsigned DestReg = 0;
9602 switch (Res.first) {
9603 default: break;
9604 case X86::AX: DestReg = X86::AL; break;
9605 case X86::DX: DestReg = X86::DL; break;
9606 case X86::CX: DestReg = X86::CL; break;
9607 case X86::BX: DestReg = X86::BL; break;
9608 }
9609 if (DestReg) {
9610 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009611 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009612 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009613 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009614 unsigned DestReg = 0;
9615 switch (Res.first) {
9616 default: break;
9617 case X86::AX: DestReg = X86::EAX; break;
9618 case X86::DX: DestReg = X86::EDX; break;
9619 case X86::CX: DestReg = X86::ECX; break;
9620 case X86::BX: DestReg = X86::EBX; break;
9621 case X86::SI: DestReg = X86::ESI; break;
9622 case X86::DI: DestReg = X86::EDI; break;
9623 case X86::BP: DestReg = X86::EBP; break;
9624 case X86::SP: DestReg = X86::ESP; break;
9625 }
9626 if (DestReg) {
9627 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009628 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009629 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009630 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009631 unsigned DestReg = 0;
9632 switch (Res.first) {
9633 default: break;
9634 case X86::AX: DestReg = X86::RAX; break;
9635 case X86::DX: DestReg = X86::RDX; break;
9636 case X86::CX: DestReg = X86::RCX; break;
9637 case X86::BX: DestReg = X86::RBX; break;
9638 case X86::SI: DestReg = X86::RSI; break;
9639 case X86::DI: DestReg = X86::RDI; break;
9640 case X86::BP: DestReg = X86::RBP; break;
9641 case X86::SP: DestReg = X86::RSP; break;
9642 }
9643 if (DestReg) {
9644 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009645 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009646 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009647 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009648 } else if (Res.second == X86::FR32RegisterClass ||
9649 Res.second == X86::FR64RegisterClass ||
9650 Res.second == X86::VR128RegisterClass) {
9651 // Handle references to XMM physical registers that got mapped into the
9652 // wrong class. This can happen with constraints like {xmm0} where the
9653 // target independent register mapper will just pick the first match it can
9654 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009655 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009656 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009657 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009658 Res.second = X86::FR64RegisterClass;
9659 else if (X86::VR128RegisterClass->hasType(VT))
9660 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009661 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009662
Chris Lattnerf76d1802006-07-31 23:26:50 +00009663 return Res;
9664}
Mon P Wang0c397192008-10-30 08:01:45 +00009665
9666//===----------------------------------------------------------------------===//
9667// X86 Widen vector type
9668//===----------------------------------------------------------------------===//
9669
9670/// getWidenVectorType: given a vector type, returns the type to widen
9671/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009672/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009673/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009674/// scalarizing vs using the wider vector type.
9675
Owen Andersone50ed302009-08-10 22:56:29 +00009676EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009677 assert(VT.isVector());
9678 if (isTypeLegal(VT))
9679 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009680
Mon P Wang0c397192008-10-30 08:01:45 +00009681 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9682 // type based on element type. This would speed up our search (though
9683 // it may not be worth it since the size of the list is relatively
9684 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009685 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009686 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009687
Mon P Wang0c397192008-10-30 08:01:45 +00009688 // On X86, it make sense to widen any vector wider than 1
9689 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009690 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009691
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9693 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9694 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009695
9696 if (isTypeLegal(SVT) &&
9697 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009698 SVT.getVectorNumElements() > NElts)
9699 return SVT;
9700 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009701 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009702}