blob: c6e765e57812f749cd0d400f1cfca36dcfdbd1ff [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
168 (ins addrmode6:$Rn), IIC_VLD1,
169 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
170 let Rm = 0b1111;
171 let Inst{4} = Rn{4};
172}
Bob Wilson621f1952010-03-23 05:25:43 +0000173class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
175 (ins addrmode6:$Rn), IIC_VLD1x2,
176 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
177 let Rm = 0b1111;
178 let Inst{5-4} = Rn{5-4};
179}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000180
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
182def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
183def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
184def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Owen Andersond9aa7d32010-11-02 00:05:05 +0000186def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
187def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
188def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
189def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000190
Evan Chengd2ca8132010-10-09 01:03:04 +0000191def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
192def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
193def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000195
Bob Wilson99493b22010-03-20 17:59:03 +0000196// ...with address register writeback:
197class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000198 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
199 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
200 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
201 "$Rn.addr = $wb", []> {
202 let Inst{4} = Rn{4};
203}
Bob Wilson99493b22010-03-20 17:59:03 +0000204class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000205 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
206 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
207 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
208 "$Rn.addr = $wb", []> {
209 let Inst{5-4} = Rn{5-4};
210}
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Owen Andersone85bd772010-11-02 00:24:52 +0000212def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
213def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
214def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
215def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000216
Owen Andersone85bd772010-11-02 00:24:52 +0000217def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
218def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
219def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
220def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000221
Evan Chengd2ca8132010-10-09 01:03:04 +0000222def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
223def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
224def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
225def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000226
Bob Wilson052ba452010-03-22 18:22:06 +0000227// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000228class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000229 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
230 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
231 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
232 let Rm = 0b1111;
233 let Inst{4} = Rn{4};
234}
Bob Wilson99493b22010-03-20 17:59:03 +0000235class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000236 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
237 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
238 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
239 let Inst{4} = Rn{4};
240}
Bob Wilson052ba452010-03-22 18:22:06 +0000241
Owen Andersone85bd772010-11-02 00:24:52 +0000242def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
243def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
244def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
245def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000246
Owen Andersone85bd772010-11-02 00:24:52 +0000247def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
248def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
249def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
250def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000251
Evan Chengd2ca8132010-10-09 01:03:04 +0000252def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
253def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000254
Bob Wilson052ba452010-03-22 18:22:06 +0000255// ...with 4 registers (some of these are only for the disassembler):
256class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
258 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
260 let Rm = 0b1111;
261 let Inst{5-4} = Rn{5-4};
262}
Bob Wilson99493b22010-03-20 17:59:03 +0000263class VLD1D4WB<bits<4> op7_4, string Dt>
264 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
266 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
267 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
268 []> {
269 let Inst{5-4} = Rn{5-4};
270}
Johnny Chend7283d92010-02-23 20:51:23 +0000271
Owen Andersone85bd772010-11-02 00:24:52 +0000272def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
273def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
274def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
275def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000276
Owen Andersone85bd772010-11-02 00:24:52 +0000277def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
278def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
279def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
280def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000281
Evan Chengd2ca8132010-10-09 01:03:04 +0000282def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
283def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000284
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000286class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000287 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
288 (ins addrmode6:$Rn), IIC_VLD2,
289 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
290 let Rm = 0b1111;
291 let Inst{5-4} = Rn{5-4};
292}
Bob Wilson95808322010-03-18 20:18:39 +0000293class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000294 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000295 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
296 (ins addrmode6:$Rn), IIC_VLD2x2,
297 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
298 let Rm = 0b1111;
299 let Inst{5-4} = Rn{5-4};
300}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000301
Owen Andersoncf667be2010-11-02 01:24:55 +0000302def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
303def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
304def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000305
Owen Andersoncf667be2010-11-02 01:24:55 +0000306def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
307def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
308def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000309
Bob Wilson9d84fb32010-09-14 20:59:49 +0000310def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
311def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
312def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
315def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
316def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000317
Bob Wilson92cb9322010-03-20 20:10:51 +0000318// ...with address register writeback:
319class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000320 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
321 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
322 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
323 "$Rn.addr = $wb", []> {
324 let Inst{5-4} = Rn{5-4};
325}
Bob Wilson92cb9322010-03-20 20:10:51 +0000326class VLD2QWB<bits<4> op7_4, string Dt>
327 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000328 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
329 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
330 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
331 "$Rn.addr = $wb", []> {
332 let Inst{5-4} = Rn{5-4};
333}
Bob Wilson92cb9322010-03-20 20:10:51 +0000334
Owen Andersoncf667be2010-11-02 01:24:55 +0000335def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
336def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
337def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000338
Owen Andersoncf667be2010-11-02 01:24:55 +0000339def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
340def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
341def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000342
Evan Chengd2ca8132010-10-09 01:03:04 +0000343def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
344def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
345def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000346
Evan Chengd2ca8132010-10-09 01:03:04 +0000347def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
348def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
349def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000350
Bob Wilson00bf1d92010-03-20 18:14:26 +0000351// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000352def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
353def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
354def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
355def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
356def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
357def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000358
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000359// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000361 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
362 (ins addrmode6:$Rn), IIC_VLD3,
363 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
364 let Rm = 0b1111;
365 let Inst{4} = Rn{4};
366}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000367
Owen Andersoncf667be2010-11-02 01:24:55 +0000368def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
369def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
370def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000371
Bob Wilson9d84fb32010-09-14 20:59:49 +0000372def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
373def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
374def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000375
Bob Wilson92cb9322010-03-20 20:10:51 +0000376// ...with address register writeback:
377class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000379 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
380 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
381 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
382 "$Rn.addr = $wb", []> {
383 let Inst{4} = Rn{4};
384}
Bob Wilson92cb9322010-03-20 20:10:51 +0000385
Owen Andersoncf667be2010-11-02 01:24:55 +0000386def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
387def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
388def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000389
Evan Cheng84f69e82010-10-09 01:45:34 +0000390def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
391def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
392def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000393
Bob Wilson92cb9322010-03-20 20:10:51 +0000394// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000395def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
396def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
397def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
398def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
399def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
400def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000401
Evan Cheng84f69e82010-10-09 01:45:34 +0000402def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
403def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
404def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000405
Bob Wilson92cb9322010-03-20 20:10:51 +0000406// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000407def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
408def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
409def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000410
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000411// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000412class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
413 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000414 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
415 (ins addrmode6:$Rn), IIC_VLD4,
416 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
417 let Rm = 0b1111;
418 let Inst{5-4} = Rn{5-4};
419}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000420
Owen Andersoncf667be2010-11-02 01:24:55 +0000421def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
422def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
423def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000424
Bob Wilson9d84fb32010-09-14 20:59:49 +0000425def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
426def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
427def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000428
Bob Wilson92cb9322010-03-20 20:10:51 +0000429// ...with address register writeback:
430class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
431 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000432 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
433 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
434 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
435 "$Rn.addr = $wb", []> {
436 let Inst{5-4} = Rn{5-4};
437}
Bob Wilson92cb9322010-03-20 20:10:51 +0000438
Owen Andersoncf667be2010-11-02 01:24:55 +0000439def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
440def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
441def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000442
Bob Wilson9d84fb32010-09-14 20:59:49 +0000443def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
444def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
445def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000446
Bob Wilson92cb9322010-03-20 20:10:51 +0000447// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000448def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
449def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
450def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
451def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
452def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
453def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000454
Bob Wilson9d84fb32010-09-14 20:59:49 +0000455def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
456def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
457def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000458
Bob Wilson92cb9322010-03-20 20:10:51 +0000459// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000460def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
461def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
462def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000463
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000464} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
465
Bob Wilson8466fa12010-09-13 23:01:35 +0000466// Classes for VLD*LN pseudo-instructions with multi-register operands.
467// These are expanded to real instructions after register allocation.
468class VLDQLNPseudo<InstrItinClass itin>
469 : PseudoNLdSt<(outs QPR:$dst),
470 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
471 itin, "$src = $dst">;
472class VLDQLNWBPseudo<InstrItinClass itin>
473 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
474 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
475 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
476class VLDQQLNPseudo<InstrItinClass itin>
477 : PseudoNLdSt<(outs QQPR:$dst),
478 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
479 itin, "$src = $dst">;
480class VLDQQLNWBPseudo<InstrItinClass itin>
481 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
482 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
483 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
484class VLDQQQQLNPseudo<InstrItinClass itin>
485 : PseudoNLdSt<(outs QQQQPR:$dst),
486 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
487 itin, "$src = $dst">;
488class VLDQQQQLNWBPseudo<InstrItinClass itin>
489 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
490 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
491 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
492
Bob Wilsonb07c1712009-10-07 21:53:04 +0000493// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000494class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
495 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000496 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000497 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
498 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
499 "$src = $Vd",
500 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
501 (i32 (LoadOp addrmode6:$Rn)),
502 imm:$lane))]> {
503 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000504}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000505class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
506 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
507 (i32 (LoadOp addrmode6:$addr)),
508 imm:$lane))];
509}
510
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000511def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
512 let Inst{7-5} = lane{2-0};
513}
514def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
515 let Inst{7-6} = lane{1-0};
516 let Inst{4} = Rn{4};
517}
518def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
519 let Inst{7} = lane{0};
520 let Inst{5} = Rn{4};
521 let Inst{4} = Rn{4};
522}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000523
524def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
525def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
526def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
527
528let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
529
530// ...with address register writeback:
531class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000532 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000533 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000534 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000535 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Andersond138d702010-11-02 20:47:39 +0000536 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000537
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
539 let Inst{7-5} = lane{2-0};
540}
541def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
542 let Inst{7-6} = lane{1-0};
543 let Inst{4} = Rn{4};
544}
545def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
546 let Inst{7} = lane{0};
547 let Inst{5} = Rn{4};
548 let Inst{4} = Rn{4};
549}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000550
551def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
552def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
553def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000554
Bob Wilson243fcc52009-09-01 04:26:28 +0000555// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000556class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000557 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000558 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
559 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
560 "$src1 = $Vd, $src2 = $dst2", []> {
561 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000562 let Inst{4} = Rn{4};
563}
Bob Wilson243fcc52009-09-01 04:26:28 +0000564
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
566 let Inst{7-5} = lane{2-0};
567}
568def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
569 let Inst{7-6} = lane{1-0};
570}
571def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
572 let Inst{7} = lane{0};
573}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000574
Evan Chengd2ca8132010-10-09 01:03:04 +0000575def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
576def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
577def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000578
Bob Wilson41315282010-03-20 20:39:53 +0000579// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000580def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
581 let Inst{7-6} = lane{1-0};
582}
583def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
584 let Inst{7} = lane{0};
585}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000586
Evan Chengd2ca8132010-10-09 01:03:04 +0000587def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
588def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000589
Bob Wilsona1023642010-03-20 20:47:18 +0000590// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000591class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000592 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000593 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000594 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000595 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
596 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000597 let Inst{4} = Rn{4};
598}
Bob Wilsona1023642010-03-20 20:47:18 +0000599
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000600def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
601 let Inst{7-5} = lane{2-0};
602}
603def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
604 let Inst{7-6} = lane{1-0};
605}
606def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
607 let Inst{7} = lane{0};
608}
Bob Wilsona1023642010-03-20 20:47:18 +0000609
Evan Chengd2ca8132010-10-09 01:03:04 +0000610def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
611def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
612def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000613
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000614def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
615 let Inst{7-6} = lane{1-0};
616}
617def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
618 let Inst{7} = lane{0};
619}
Bob Wilsona1023642010-03-20 20:47:18 +0000620
Evan Chengd2ca8132010-10-09 01:03:04 +0000621def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
622def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000623
Bob Wilson243fcc52009-09-01 04:26:28 +0000624// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000625class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000626 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000627 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000628 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000629 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
630 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
631 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000632}
Bob Wilson243fcc52009-09-01 04:26:28 +0000633
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000634def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
635 let Inst{7-5} = lane{2-0};
636}
637def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
638 let Inst{7-6} = lane{1-0};
639}
640def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
641 let Inst{7} = lane{0};
642}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000643
Evan Cheng84f69e82010-10-09 01:45:34 +0000644def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
645def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
646def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000647
Bob Wilson41315282010-03-20 20:39:53 +0000648// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000649def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
650 let Inst{7-6} = lane{1-0};
651}
652def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
653 let Inst{7} = lane{0};
654}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000655
Evan Cheng84f69e82010-10-09 01:45:34 +0000656def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
657def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000658
Bob Wilsona1023642010-03-20 20:47:18 +0000659// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000660class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000661 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000662 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
663 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000664 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000665 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000666 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
667 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000668 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000669
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
671 let Inst{7-5} = lane{2-0};
672}
673def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
674 let Inst{7-6} = lane{1-0};
675}
676def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
677 let Inst{7} = lane{0};
678}
Bob Wilsona1023642010-03-20 20:47:18 +0000679
Evan Cheng84f69e82010-10-09 01:45:34 +0000680def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
681def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
682def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000683
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000684def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
685 let Inst{7-6} = lane{1-0};
686}
687def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
688 let Inst{7} = lane{0};
689}
Bob Wilsona1023642010-03-20 20:47:18 +0000690
Evan Cheng84f69e82010-10-09 01:45:34 +0000691def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
692def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000693
Bob Wilson243fcc52009-09-01 04:26:28 +0000694// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000695class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000696 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
698 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000699 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
701 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
702 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000703 let Inst{4} = Rn{4};
704}
Bob Wilson243fcc52009-09-01 04:26:28 +0000705
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000706def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
707 let Inst{7-5} = lane{2-0};
708}
709def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
710 let Inst{7-6} = lane{1-0};
711}
712def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
713 let Inst{7} = lane{0};
714 let Inst{5} = Rn{5};
715}
Bob Wilson62e053e2009-10-08 22:53:57 +0000716
Evan Cheng10dc63f2010-10-09 04:07:58 +0000717def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
718def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
719def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000720
Bob Wilson41315282010-03-20 20:39:53 +0000721// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
723 let Inst{7-6} = lane{1-0};
724}
725def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
726 let Inst{7} = lane{0};
727 let Inst{5} = Rn{5};
728}
Bob Wilson62e053e2009-10-08 22:53:57 +0000729
Evan Cheng10dc63f2010-10-09 04:07:58 +0000730def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
731def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000732
Bob Wilsona1023642010-03-20 20:47:18 +0000733// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000734class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000735 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
737 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000738 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000739 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000740"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
741"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
742 []> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743 let Inst{4} = Rn{4};
744}
Bob Wilsona1023642010-03-20 20:47:18 +0000745
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000746def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
747 let Inst{7-5} = lane{2-0};
748}
749def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
750 let Inst{7-6} = lane{1-0};
751}
752def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
753 let Inst{7} = lane{0};
754 let Inst{5} = Rn{5};
755}
Bob Wilsona1023642010-03-20 20:47:18 +0000756
Evan Cheng10dc63f2010-10-09 04:07:58 +0000757def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
758def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
759def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000760
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
762 let Inst{7-6} = lane{1-0};
763}
764def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
765 let Inst{7} = lane{0};
766 let Inst{5} = Rn{5};
767}
Bob Wilsona1023642010-03-20 20:47:18 +0000768
Evan Cheng10dc63f2010-10-09 04:07:58 +0000769def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
770def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000771
Bob Wilsonb07c1712009-10-07 21:53:04 +0000772// VLD1DUP : Vector Load (single element to all lanes)
773// VLD2DUP : Vector Load (single 2-element structure to all lanes)
774// VLD3DUP : Vector Load (single 3-element structure to all lanes)
775// VLD4DUP : Vector Load (single 4-element structure to all lanes)
776// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000777} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000778
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000779let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000780
Bob Wilson709d5922010-08-25 23:27:42 +0000781// Classes for VST* pseudo-instructions with multi-register operands.
782// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000783class VSTQPseudo<InstrItinClass itin>
784 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
785class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000786 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000787 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000788 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000789class VSTQQPseudo<InstrItinClass itin>
790 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
791class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000792 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000793 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000794 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000795class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000796 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000797 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000798 "$addr.addr = $wb">;
799
Bob Wilson11d98992010-03-23 06:20:33 +0000800// VST1 : Vector Store (multiple single elements)
801class VST1D<bits<4> op7_4, string Dt>
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000802 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
803 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
804 let Rm = 0b1111;
805 let Inst{4} = Rn{4};
806}
Bob Wilson11d98992010-03-23 06:20:33 +0000807class VST1Q<bits<4> op7_4, string Dt>
808 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000809 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
810 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
811 let Rm = 0b1111;
812 let Inst{5-4} = Rn{5-4};
813}
Bob Wilson11d98992010-03-23 06:20:33 +0000814
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000815def VST1d8 : VST1D<{0,0,0,?}, "8">;
816def VST1d16 : VST1D<{0,1,0,?}, "16">;
817def VST1d32 : VST1D<{1,0,0,?}, "32">;
818def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000819
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000820def VST1q8 : VST1Q<{0,0,?,?}, "8">;
821def VST1q16 : VST1Q<{0,1,?,?}, "16">;
822def VST1q32 : VST1Q<{1,0,?,?}, "32">;
823def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000824
Evan Cheng60ff8792010-10-11 22:03:18 +0000825def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
826def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
827def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
828def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000829
Bob Wilson25eb5012010-03-20 20:54:36 +0000830// ...with address register writeback:
831class VST1DWB<bits<4> op7_4, string Dt>
832 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000833 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
834 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
836}
Bob Wilson25eb5012010-03-20 20:54:36 +0000837class VST1QWB<bits<4> op7_4, string Dt>
838 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000839 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
840 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
841 "$Rn.addr = $wb", []> {
842 let Inst{5-4} = Rn{5-4};
843}
Bob Wilson25eb5012010-03-20 20:54:36 +0000844
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000845def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
846def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
847def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
848def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000849
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000850def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
851def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
852def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
853def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000854
Evan Cheng60ff8792010-10-11 22:03:18 +0000855def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
856def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
857def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
858def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000859
Bob Wilson052ba452010-03-22 18:22:06 +0000860// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000861class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000862 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000863 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
864 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
865 let Rm = 0b1111;
866 let Inst{4} = Rn{4};
867}
Bob Wilson25eb5012010-03-20 20:54:36 +0000868class VST1D3WB<bits<4> op7_4, string Dt>
869 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000870 (ins addrmode6:$Rn, am6offset:$Rm,
871 DPR:$Vd, DPR:$src2, DPR:$src3),
872 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
873 "$Rn.addr = $wb", []> {
874 let Inst{4} = Rn{4};
875}
Bob Wilson052ba452010-03-22 18:22:06 +0000876
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000877def VST1d8T : VST1D3<{0,0,0,?}, "8">;
878def VST1d16T : VST1D3<{0,1,0,?}, "16">;
879def VST1d32T : VST1D3<{1,0,0,?}, "32">;
880def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000881
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000882def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
883def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
884def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
885def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000886
Evan Cheng60ff8792010-10-11 22:03:18 +0000887def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
888def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000889
Bob Wilson052ba452010-03-22 18:22:06 +0000890// ...with 4 registers (some of these are only for the disassembler):
891class VST1D4<bits<4> op7_4, string Dt>
892 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000893 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
894 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
895 []> {
896 let Rm = 0b1111;
897 let Inst{5-4} = Rn{5-4};
898}
Bob Wilson25eb5012010-03-20 20:54:36 +0000899class VST1D4WB<bits<4> op7_4, string Dt>
900 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000901 (ins addrmode6:$Rn, am6offset:$Rm,
902 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
903 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
904 "$Rn.addr = $wb", []> {
905 let Inst{5-4} = Rn{5-4};
906}
Bob Wilson25eb5012010-03-20 20:54:36 +0000907
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000908def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
909def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
910def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
911def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000912
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000913def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
914def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
915def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
916def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000917
Evan Cheng60ff8792010-10-11 22:03:18 +0000918def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
919def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000920
Bob Wilsonb36ec862009-08-06 18:47:44 +0000921// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000922class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
923 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersond2f37942010-11-02 21:16:58 +0000924 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
925 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
926 let Rm = 0b1111;
927 let Inst{5-4} = Rn{5-4};
928}
Bob Wilson95808322010-03-18 20:18:39 +0000929class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000930 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersond2f37942010-11-02 21:16:58 +0000931 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
932 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
933 "", []> {
934 let Rm = 0b1111;
935 let Inst{5-4} = Rn{5-4};
936}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000937
Owen Andersond2f37942010-11-02 21:16:58 +0000938def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
939def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
940def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000941
Owen Andersond2f37942010-11-02 21:16:58 +0000942def VST2q8 : VST2Q<{0,0,?,?}, "8">;
943def VST2q16 : VST2Q<{0,1,?,?}, "16">;
944def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000945
Evan Cheng60ff8792010-10-11 22:03:18 +0000946def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
947def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
948def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000949
Evan Cheng60ff8792010-10-11 22:03:18 +0000950def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
951def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
952def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000953
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000954// ...with address register writeback:
955class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
956 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersond2f37942010-11-02 21:16:58 +0000957 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
958 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
959 "$Rn.addr = $wb", []> {
960 let Inst{5-4} = Rn{5-4};
961}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000962class VST2QWB<bits<4> op7_4, string Dt>
963 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersond2f37942010-11-02 21:16:58 +0000964 (ins addrmode6:$Rn, am6offset:$Rm,
965 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
966 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
967 "$Rn.addr = $wb", []> {
968 let Inst{5-4} = Rn{5-4};
969}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000970
Owen Andersond2f37942010-11-02 21:16:58 +0000971def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
972def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
973def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000974
Owen Andersond2f37942010-11-02 21:16:58 +0000975def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
976def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
977def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000978
Evan Cheng60ff8792010-10-11 22:03:18 +0000979def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
980def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
981def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000982
Evan Cheng60ff8792010-10-11 22:03:18 +0000983def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
984def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
985def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000986
Bob Wilson068b18b2010-03-20 21:15:48 +0000987// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +0000988def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
989def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
990def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
991def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
992def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
993def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000994
Bob Wilsonb36ec862009-08-06 18:47:44 +0000995// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000996class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
997 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersona1a45fd2010-11-02 21:47:03 +0000998 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
999 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1000 let Rm = 0b1111;
1001 let Inst{4} = Rn{4};
1002}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001003
Owen Andersona1a45fd2010-11-02 21:47:03 +00001004def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1005def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1006def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001007
Evan Cheng60ff8792010-10-11 22:03:18 +00001008def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1009def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1010def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001011
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001012// ...with address register writeback:
1013class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1014 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersona1a45fd2010-11-02 21:47:03 +00001015 (ins addrmode6:$Rn, am6offset:$Rm,
1016 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
1017 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1018 "$Rn.addr = $wb", []> {
1019 let Inst{4} = Rn{4};
1020}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001021
Owen Andersona1a45fd2010-11-02 21:47:03 +00001022def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1023def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1024def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001025
Evan Cheng60ff8792010-10-11 22:03:18 +00001026def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1027def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1028def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001029
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001030// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001031def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1032def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1033def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1034def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1035def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1036def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001037
Evan Cheng60ff8792010-10-11 22:03:18 +00001038def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1039def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1040def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001041
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001042// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001043def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1044def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1045def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001046
Bob Wilsonb36ec862009-08-06 18:47:44 +00001047// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001048class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1049 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersona1a45fd2010-11-02 21:47:03 +00001050 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1051 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
1052 "", []> {
1053 let Rm = 0b1111;
1054 let Inst{5-4} = Rn{5-4};
1055}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001056
Owen Andersona1a45fd2010-11-02 21:47:03 +00001057def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1058def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1059def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001060
Evan Cheng60ff8792010-10-11 22:03:18 +00001061def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1062def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1063def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001064
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001065// ...with address register writeback:
1066class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1067 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersona1a45fd2010-11-02 21:47:03 +00001068 (ins addrmode6:$Rn, am6offset:$Rm,
1069 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
1070 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1071 "$Rn.addr = $wb", []> {
1072 let Inst{5-4} = Rn{5-4};
1073}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001074
Owen Andersona1a45fd2010-11-02 21:47:03 +00001075def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1076def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1077def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001078
Evan Cheng60ff8792010-10-11 22:03:18 +00001079def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1080def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1081def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001082
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001083// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001084def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1085def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1086def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1087def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1088def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1089def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001090
Evan Cheng60ff8792010-10-11 22:03:18 +00001091def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1092def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1093def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001094
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001095// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001096def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1097def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1098def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001099
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001100} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1101
Bob Wilson8466fa12010-09-13 23:01:35 +00001102// Classes for VST*LN pseudo-instructions with multi-register operands.
1103// These are expanded to real instructions after register allocation.
1104class VSTQLNPseudo<InstrItinClass itin>
1105 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1106 itin, "">;
1107class VSTQLNWBPseudo<InstrItinClass itin>
1108 : PseudoNLdSt<(outs GPR:$wb),
1109 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1110 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1111class VSTQQLNPseudo<InstrItinClass itin>
1112 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1113 itin, "">;
1114class VSTQQLNWBPseudo<InstrItinClass itin>
1115 : PseudoNLdSt<(outs GPR:$wb),
1116 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1117 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1118class VSTQQQQLNPseudo<InstrItinClass itin>
1119 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1120 itin, "">;
1121class VSTQQQQLNWBPseudo<InstrItinClass itin>
1122 : PseudoNLdSt<(outs GPR:$wb),
1123 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1124 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1125
Bob Wilsonb07c1712009-10-07 21:53:04 +00001126// VST1LN : Vector Store (single element from one lane)
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001127class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001128 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1129 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
1130 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", []> {
1131 let Rm = 0b1111;
1132}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001133
Owen Andersone95c9462010-11-02 21:54:45 +00001134def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8"> {
1135 let Inst{7-5} = lane{2-0};
1136}
1137def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16"> {
1138 let Inst{7-6} = lane{1-0};
1139 let Inst{4} = Rn{5};
1140}
1141def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32"> {
1142 let Inst{7} = lane{0};
1143 let Inst{5-4} = Rn{5-4};
1144}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001145
1146def VST1LNq8Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1147def VST1LNq16Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1148def VST1LNq32Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1149
1150let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1151
1152// ...with address register writeback:
1153class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001154 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
1155 (ins addrmode6:$Rn, am6offset:$Rm,
1156 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
1157 "\\{$Vd[$lane]\\}, $Rn$Rm",
1158 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001159
Owen Andersone95c9462010-11-02 21:54:45 +00001160def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1161 let Inst{7-5} = lane{2-0};
1162}
1163def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1164 let Inst{7-6} = lane{1-0};
1165 let Inst{4} = Rn{5};
1166}
1167def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1168 let Inst{7} = lane{0};
1169 let Inst{5-4} = Rn{5-4};
1170}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001171
1172def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1173def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1174def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001175
Bob Wilson8a3198b2009-09-01 18:51:56 +00001176// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001177class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001178 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1179 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1180 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
1181 "", []> {
1182 let Rm = 0b1111;
1183 let Inst{4} = Rn{4};
1184}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001185
Owen Andersonb20594f2010-11-02 22:18:18 +00001186def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1187 let Inst{7-5} = lane{2-0};
1188}
1189def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1190 let Inst{7-6} = lane{1-0};
1191}
1192def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1193 let Inst{7} = lane{0};
1194}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001195
Evan Cheng60ff8792010-10-11 22:03:18 +00001196def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1197def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1198def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001199
Bob Wilson41315282010-03-20 20:39:53 +00001200// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001201def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1202 let Inst{7-6} = lane{1-0};
1203 let Inst{4} = Rn{4};
1204}
1205def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1206 let Inst{7} = lane{0};
1207 let Inst{4} = Rn{4};
1208}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001209
Evan Cheng60ff8792010-10-11 22:03:18 +00001210def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1211def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001212
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001213// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001214class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001215 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001216 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001217 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001218 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001219 "$addr.addr = $wb", []> {
1220 let Inst{4} = Rn{4};
1221}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001222
Owen Andersonb20594f2010-11-02 22:18:18 +00001223def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1224 let Inst{7-5} = lane{2-0};
1225}
1226def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1227 let Inst{7-6} = lane{1-0};
1228}
1229def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1230 let Inst{7} = lane{0};
1231}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001232
Evan Cheng60ff8792010-10-11 22:03:18 +00001233def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1234def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1235def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001236
Owen Andersonb20594f2010-11-02 22:18:18 +00001237def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1238 let Inst{7-6} = lane{1-0};
1239}
1240def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1241 let Inst{7} = lane{0};
1242}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001243
Evan Cheng60ff8792010-10-11 22:03:18 +00001244def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1245def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001246
Bob Wilson8a3198b2009-09-01 18:51:56 +00001247// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001248class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001249 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1250 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001251 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonb20594f2010-11-02 22:18:18 +00001252 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1253 let Rm = 0b1111;
1254}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001255
Owen Andersonb20594f2010-11-02 22:18:18 +00001256def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1257 let Inst{7-5} = lane{2-0};
1258}
1259def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1260 let Inst{7-6} = lane{1-0};
1261}
1262def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1263 let Inst{7} = lane{0};
1264}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001265
Evan Cheng60ff8792010-10-11 22:03:18 +00001266def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1267def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1268def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001269
Bob Wilson41315282010-03-20 20:39:53 +00001270// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001271def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1272 let Inst{7-6} = lane{1-0};
1273}
1274def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1275 let Inst{7} = lane{0};
1276}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001277
Evan Cheng60ff8792010-10-11 22:03:18 +00001278def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1279def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001280
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001281// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001282class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001283 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
1284 (ins addrmode6:$Rn, am6offset:$Rm,
1285 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001286 IIC_VST3lnu, "vst3", Dt,
Owen Andersonb20594f2010-11-02 22:18:18 +00001287 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1288 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001289
Owen Andersonb20594f2010-11-02 22:18:18 +00001290def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1291 let Inst{7-5} = lane{2-0};
1292}
1293def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1294 let Inst{7-6} = lane{1-0};
1295}
1296def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1297 let Inst{7} = lane{0};
1298}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001299
Evan Cheng60ff8792010-10-11 22:03:18 +00001300def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1301def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1302def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001303
Owen Andersonb20594f2010-11-02 22:18:18 +00001304def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1305 let Inst{7-6} = lane{1-0};
1306}
1307def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1308 let Inst{7} = lane{0};
1309}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001310
Evan Cheng60ff8792010-10-11 22:03:18 +00001311def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1312def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001313
Bob Wilson8a3198b2009-09-01 18:51:56 +00001314// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001315class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001316 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1317 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001318 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonb20594f2010-11-02 22:18:18 +00001319 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
1320 "", []> {
1321 let Rm = 0b1111;
1322 let Inst{4} = Rn{4};
1323}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001324
Owen Andersonb20594f2010-11-02 22:18:18 +00001325def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1326 let Inst{7-5} = lane{2-0};
1327}
1328def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1329 let Inst{7-6} = lane{1-0};
1330}
1331def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1332 let Inst{7} = lane{0};
1333 let Inst{5} = Rn{5};
1334}
Bob Wilson56311392009-10-09 00:01:36 +00001335
Evan Cheng60ff8792010-10-11 22:03:18 +00001336def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1337def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1338def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001339
Bob Wilson41315282010-03-20 20:39:53 +00001340// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001341def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1342 let Inst{7-6} = lane{1-0};
1343}
1344def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1345 let Inst{7} = lane{0};
1346 let Inst{5} = Rn{5};
1347}
Bob Wilson56311392009-10-09 00:01:36 +00001348
Evan Cheng60ff8792010-10-11 22:03:18 +00001349def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1350def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001351
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001352// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001353class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001354 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
1355 (ins addrmode6:$Rn, am6offset:$Rm,
1356 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001357 IIC_VST4lnu, "vst4", Dt,
Owen Andersonb20594f2010-11-02 22:18:18 +00001358 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1359 "$Rn.addr = $wb", []> {
1360 let Inst{4} = Rn{4};
1361}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001362
Owen Andersonb20594f2010-11-02 22:18:18 +00001363def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1364 let Inst{7-5} = lane{2-0};
1365}
1366def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1367 let Inst{7-6} = lane{1-0};
1368}
1369def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1370 let Inst{7} = lane{0};
1371 let Inst{5} = Rn{5};
1372}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001373
Evan Cheng60ff8792010-10-11 22:03:18 +00001374def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1375def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1376def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001377
Owen Andersonb20594f2010-11-02 22:18:18 +00001378def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1379 let Inst{7-6} = lane{1-0};
1380}
1381def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1382 let Inst{7} = lane{0};
1383 let Inst{5} = Rn{5};
1384}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001385
Evan Cheng60ff8792010-10-11 22:03:18 +00001386def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1387def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001388
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001389} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001390
Bob Wilson205a5ca2009-07-08 18:11:30 +00001391
Bob Wilson5bafff32009-06-22 23:27:02 +00001392//===----------------------------------------------------------------------===//
1393// NEON pattern fragments
1394//===----------------------------------------------------------------------===//
1395
1396// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001397def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001398 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1399 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001400}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001401def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001402 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1403 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001404}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001405def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001406 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1407 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001408}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001409def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001410 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1411 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001412}]>;
1413
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001414// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001415def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001416 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1417 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001418}]>;
1419
Bob Wilson5bafff32009-06-22 23:27:02 +00001420// Translate lane numbers from Q registers to D subregs.
1421def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001422 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001423}]>;
1424def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001426}]>;
1427def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001429}]>;
1430
1431//===----------------------------------------------------------------------===//
1432// Instruction Classes
1433//===----------------------------------------------------------------------===//
1434
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001435// Basic 2-register operations: single-, double- and quad-register.
1436class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1437 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1438 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001439 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1440 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1441 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001442class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001443 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1444 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001445 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1446 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1447 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001448class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001449 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1450 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001451 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1452 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1453 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001454
Bob Wilson69bfbd62010-02-17 22:42:54 +00001455// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001456class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001457 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001458 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001459 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1460 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001461 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001462 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1463class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001464 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001465 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001466 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1467 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001468 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001469 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1470
Bob Wilson973a0742010-08-30 20:02:30 +00001471// Narrow 2-register operations.
1472class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1473 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1474 InstrItinClass itin, string OpcodeStr, string Dt,
1475 ValueType TyD, ValueType TyQ, SDNode OpNode>
1476 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1477 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1478 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1479
Bob Wilson5bafff32009-06-22 23:27:02 +00001480// Narrow 2-register intrinsics.
1481class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1482 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001483 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001484 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001485 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001486 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001487 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1488
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001489// Long 2-register operations (currently only used for VMOVL).
1490class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1491 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1492 InstrItinClass itin, string OpcodeStr, string Dt,
1493 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001494 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001495 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001496 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001497
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001498// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001499class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001500 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001501 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001502 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001503 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001504class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001505 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001506 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001507 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001508 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001509
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001510// Basic 3-register operations: single-, double- and quad-register.
1511class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1512 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1513 SDNode OpNode, bit Commutable>
1514 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001515 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1516 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001517 let isCommutable = Commutable;
1518}
1519
Bob Wilson5bafff32009-06-22 23:27:02 +00001520class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001521 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001522 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001524 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1525 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1526 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001527 let isCommutable = Commutable;
1528}
1529// Same as N3VD but no data type.
1530class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1531 InstrItinClass itin, string OpcodeStr,
1532 ValueType ResTy, ValueType OpTy,
1533 SDNode OpNode, bit Commutable>
1534 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001535 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001536 OpcodeStr, "$dst, $src1, $src2", "",
1537 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001538 let isCommutable = Commutable;
1539}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001540
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001541class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001542 InstrItinClass itin, string OpcodeStr, string Dt,
1543 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001544 : N3V<0, 1, op21_20, op11_8, 1, 0,
1545 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1546 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1547 [(set (Ty DPR:$dst),
1548 (Ty (ShOp (Ty DPR:$src1),
1549 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001550 let isCommutable = 0;
1551}
1552class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001553 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001554 : N3V<0, 1, op21_20, op11_8, 1, 0,
1555 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1556 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1557 [(set (Ty DPR:$dst),
1558 (Ty (ShOp (Ty DPR:$src1),
1559 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001560 let isCommutable = 0;
1561}
1562
Bob Wilson5bafff32009-06-22 23:27:02 +00001563class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001564 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001565 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001566 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001567 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1568 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1569 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001570 let isCommutable = Commutable;
1571}
1572class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1573 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001574 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001575 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001576 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001577 OpcodeStr, "$dst, $src1, $src2", "",
1578 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001579 let isCommutable = Commutable;
1580}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001581class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001582 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001583 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001584 : N3V<1, 1, op21_20, op11_8, 1, 0,
1585 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1586 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1587 [(set (ResTy QPR:$dst),
1588 (ResTy (ShOp (ResTy QPR:$src1),
1589 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1590 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001591 let isCommutable = 0;
1592}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001593class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001594 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001595 : N3V<1, 1, op21_20, op11_8, 1, 0,
1596 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1597 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1598 [(set (ResTy QPR:$dst),
1599 (ResTy (ShOp (ResTy QPR:$src1),
1600 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1601 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001602 let isCommutable = 0;
1603}
Bob Wilson5bafff32009-06-22 23:27:02 +00001604
1605// Basic 3-register intrinsics, both double- and quad-register.
1606class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001607 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001608 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001609 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001610 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1611 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1612 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001613 let isCommutable = Commutable;
1614}
David Goodwin658ea602009-09-25 18:38:29 +00001615class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001616 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001617 : N3V<0, 1, op21_20, op11_8, 1, 0,
1618 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1619 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1620 [(set (Ty DPR:$dst),
1621 (Ty (IntOp (Ty DPR:$src1),
1622 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1623 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001624 let isCommutable = 0;
1625}
David Goodwin658ea602009-09-25 18:38:29 +00001626class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001627 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001628 : N3V<0, 1, op21_20, op11_8, 1, 0,
1629 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1630 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1631 [(set (Ty DPR:$dst),
1632 (Ty (IntOp (Ty DPR:$src1),
1633 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001634 let isCommutable = 0;
1635}
Owen Anderson3557d002010-10-26 20:56:57 +00001636class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1637 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001638 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001639 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1640 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1641 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1642 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001643 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001644}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001645
Bob Wilson5bafff32009-06-22 23:27:02 +00001646class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001647 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001648 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001649 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001650 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1651 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1652 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001653 let isCommutable = Commutable;
1654}
David Goodwin658ea602009-09-25 18:38:29 +00001655class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001656 string OpcodeStr, string Dt,
1657 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001658 : N3V<1, 1, op21_20, op11_8, 1, 0,
1659 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1660 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1661 [(set (ResTy QPR:$dst),
1662 (ResTy (IntOp (ResTy QPR:$src1),
1663 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1664 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001665 let isCommutable = 0;
1666}
David Goodwin658ea602009-09-25 18:38:29 +00001667class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001668 string OpcodeStr, string Dt,
1669 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001670 : N3V<1, 1, op21_20, op11_8, 1, 0,
1671 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1672 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1673 [(set (ResTy QPR:$dst),
1674 (ResTy (IntOp (ResTy QPR:$src1),
1675 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1676 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001677 let isCommutable = 0;
1678}
Owen Anderson3557d002010-10-26 20:56:57 +00001679class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1680 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001681 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001682 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1683 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1684 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1685 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001686 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001687}
Bob Wilson5bafff32009-06-22 23:27:02 +00001688
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001689// Multiply-Add/Sub operations: single-, double- and quad-register.
1690class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1691 InstrItinClass itin, string OpcodeStr, string Dt,
1692 ValueType Ty, SDNode MulOp, SDNode OpNode>
1693 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1694 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001695 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001696 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1697
Bob Wilson5bafff32009-06-22 23:27:02 +00001698class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001699 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001700 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001701 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001702 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1703 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1704 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1705 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1706
David Goodwin658ea602009-09-25 18:38:29 +00001707class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001708 string OpcodeStr, string Dt,
1709 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001710 : N3V<0, 1, op21_20, op11_8, 1, 0,
1711 (outs DPR:$dst),
1712 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1713 NVMulSLFrm, itin,
1714 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1715 [(set (Ty DPR:$dst),
1716 (Ty (ShOp (Ty DPR:$src1),
1717 (Ty (MulOp DPR:$src2,
1718 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1719 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001720class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001721 string OpcodeStr, string Dt,
1722 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001723 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001724 (outs DPR:$Vd),
1725 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001726 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001727 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1728 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001729 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001730 (Ty (MulOp DPR:$Vn,
1731 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001732 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001733
Bob Wilson5bafff32009-06-22 23:27:02 +00001734class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001735 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001736 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001737 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001738 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1739 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1740 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1741 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001742class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001743 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001744 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001745 : N3V<1, 1, op21_20, op11_8, 1, 0,
1746 (outs QPR:$dst),
1747 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1748 NVMulSLFrm, itin,
1749 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1750 [(set (ResTy QPR:$dst),
1751 (ResTy (ShOp (ResTy QPR:$src1),
1752 (ResTy (MulOp QPR:$src2,
1753 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1754 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001755class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001756 string OpcodeStr, string Dt,
1757 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001758 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001759 : N3V<1, 1, op21_20, op11_8, 1, 0,
1760 (outs QPR:$dst),
1761 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1762 NVMulSLFrm, itin,
1763 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1764 [(set (ResTy QPR:$dst),
1765 (ResTy (ShOp (ResTy QPR:$src1),
1766 (ResTy (MulOp QPR:$src2,
1767 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1768 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001769
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001770// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1771class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1772 InstrItinClass itin, string OpcodeStr, string Dt,
1773 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1774 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001775 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1776 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1777 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1778 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001779class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1780 InstrItinClass itin, string OpcodeStr, string Dt,
1781 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1782 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001783 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1784 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1785 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1786 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001787
Bob Wilson5bafff32009-06-22 23:27:02 +00001788// Neon 3-argument intrinsics, both double- and quad-register.
1789// The destination register is also used as the first source operand register.
1790class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001792 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001793 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001794 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001795 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001796 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1797 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1798class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001799 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001800 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001801 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001802 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001803 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001804 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1805 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1806
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001807// Long Multiply-Add/Sub operations.
1808class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1809 InstrItinClass itin, string OpcodeStr, string Dt,
1810 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1811 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001812 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1813 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1814 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1815 (TyQ (MulOp (TyD DPR:$Vn),
1816 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001817class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1818 InstrItinClass itin, string OpcodeStr, string Dt,
1819 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1820 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1821 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1822 NVMulSLFrm, itin,
1823 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1824 [(set QPR:$dst,
1825 (OpNode (TyQ QPR:$src1),
1826 (TyQ (MulOp (TyD DPR:$src2),
1827 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1828 imm:$lane))))))]>;
1829class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1830 InstrItinClass itin, string OpcodeStr, string Dt,
1831 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1832 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1833 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1834 NVMulSLFrm, itin,
1835 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1836 [(set QPR:$dst,
1837 (OpNode (TyQ QPR:$src1),
1838 (TyQ (MulOp (TyD DPR:$src2),
1839 (TyD (NEONvduplane (TyD DPR_8:$src3),
1840 imm:$lane))))))]>;
1841
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001842// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1843class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1844 InstrItinClass itin, string OpcodeStr, string Dt,
1845 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1846 SDNode OpNode>
1847 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001848 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1849 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1850 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1851 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1852 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001853
Bob Wilson5bafff32009-06-22 23:27:02 +00001854// Neon Long 3-argument intrinsic. The destination register is
1855// a quad-register and is also used as the first source operand register.
1856class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001857 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001858 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001859 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001860 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1861 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1862 [(set QPR:$Vd,
1863 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001864class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001865 string OpcodeStr, string Dt,
1866 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001867 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1868 (outs QPR:$dst),
1869 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1870 NVMulSLFrm, itin,
1871 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1872 [(set (ResTy QPR:$dst),
1873 (ResTy (IntOp (ResTy QPR:$src1),
1874 (OpTy DPR:$src2),
1875 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1876 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001877class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1878 InstrItinClass itin, string OpcodeStr, string Dt,
1879 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001880 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1881 (outs QPR:$dst),
1882 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1883 NVMulSLFrm, itin,
1884 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1885 [(set (ResTy QPR:$dst),
1886 (ResTy (IntOp (ResTy QPR:$src1),
1887 (OpTy DPR:$src2),
1888 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1889 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001890
Bob Wilson5bafff32009-06-22 23:27:02 +00001891// Narrowing 3-register intrinsics.
1892class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001894 Intrinsic IntOp, bit Commutable>
1895 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001896 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001897 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001898 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1899 let isCommutable = Commutable;
1900}
1901
Bob Wilson04d6c282010-08-29 05:57:34 +00001902// Long 3-register operations.
1903class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1904 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001905 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1906 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1907 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1908 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1909 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1910 let isCommutable = Commutable;
1911}
1912class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1913 InstrItinClass itin, string OpcodeStr, string Dt,
1914 ValueType TyQ, ValueType TyD, SDNode OpNode>
1915 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1916 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1917 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1918 [(set QPR:$dst,
1919 (TyQ (OpNode (TyD DPR:$src1),
1920 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1921class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1922 InstrItinClass itin, string OpcodeStr, string Dt,
1923 ValueType TyQ, ValueType TyD, SDNode OpNode>
1924 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1925 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1926 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1927 [(set QPR:$dst,
1928 (TyQ (OpNode (TyD DPR:$src1),
1929 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1930
1931// Long 3-register operations with explicitly extended operands.
1932class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1933 InstrItinClass itin, string OpcodeStr, string Dt,
1934 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1935 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001936 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001937 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1938 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1939 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1940 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1941 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001942}
1943
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001944// Long 3-register intrinsics with explicit extend (VABDL).
1945class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1946 InstrItinClass itin, string OpcodeStr, string Dt,
1947 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1948 bit Commutable>
1949 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1950 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1951 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1952 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1953 (TyD DPR:$src2))))))]> {
1954 let isCommutable = Commutable;
1955}
1956
Bob Wilson5bafff32009-06-22 23:27:02 +00001957// Long 3-register intrinsics.
1958class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001959 InstrItinClass itin, string OpcodeStr, string Dt,
1960 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001961 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001962 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001963 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001964 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1965 let isCommutable = Commutable;
1966}
David Goodwin658ea602009-09-25 18:38:29 +00001967class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001968 string OpcodeStr, string Dt,
1969 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001970 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1971 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1972 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1973 [(set (ResTy QPR:$dst),
1974 (ResTy (IntOp (OpTy DPR:$src1),
1975 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1976 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001977class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1978 InstrItinClass itin, string OpcodeStr, string Dt,
1979 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001980 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1981 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1982 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1983 [(set (ResTy QPR:$dst),
1984 (ResTy (IntOp (OpTy DPR:$src1),
1985 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1986 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001987
Bob Wilson04d6c282010-08-29 05:57:34 +00001988// Wide 3-register operations.
1989class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1990 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1991 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001993 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1994 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1995 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1996 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001997 let isCommutable = Commutable;
1998}
1999
2000// Pairwise long 2-register intrinsics, both double- and quad-register.
2001class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002002 bits<2> op17_16, bits<5> op11_7, bit op4,
2003 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002004 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2005 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002006 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002007 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2008class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002009 bits<2> op17_16, bits<5> op11_7, bit op4,
2010 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002011 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2012 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002013 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002014 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2015
2016// Pairwise long 2-register accumulate intrinsics,
2017// both double- and quad-register.
2018// The destination register is also used as the first source operand register.
2019class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002020 bits<2> op17_16, bits<5> op11_7, bit op4,
2021 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002022 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2023 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002024 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2025 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2026 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002027class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002028 bits<2> op17_16, bits<5> op11_7, bit op4,
2029 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002030 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2031 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002032 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2033 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2034 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002035
2036// Shift by immediate,
2037// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002038class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002039 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002040 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002041 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002042 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002043 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002044 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002045class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002046 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002047 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002048 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002049 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002050 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002051 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2052
Johnny Chen6c8648b2010-03-17 23:26:50 +00002053// Long shift by immediate.
2054class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2055 string OpcodeStr, string Dt,
2056 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2057 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002058 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002059 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002060 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2061 (i32 imm:$SIMM))))]>;
2062
Bob Wilson5bafff32009-06-22 23:27:02 +00002063// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002064class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002066 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002067 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002068 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002069 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2071 (i32 imm:$SIMM))))]>;
2072
2073// Shift right by immediate and accumulate,
2074// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002075class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002076 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002077 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2078 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2079 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2080 [(set DPR:$Vd, (Ty (add DPR:$src1,
2081 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002082class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002083 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002084 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2085 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2086 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2087 [(set QPR:$Vd, (Ty (add QPR:$src1,
2088 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002089
2090// Shift by immediate and insert,
2091// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002092class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002093 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002094 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2095 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2096 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2097 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002098class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002099 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002100 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2101 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2102 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2103 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002104
2105// Convert, with fractional bits immediate,
2106// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002107class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002108 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002109 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002110 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002111 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2112 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2113 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002114class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002115 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002116 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002117 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002118 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2119 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2120 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002121
2122//===----------------------------------------------------------------------===//
2123// Multiclasses
2124//===----------------------------------------------------------------------===//
2125
Bob Wilson916ac5b2009-10-03 04:44:16 +00002126// Abbreviations used in multiclass suffixes:
2127// Q = quarter int (8 bit) elements
2128// H = half int (16 bit) elements
2129// S = single int (32 bit) elements
2130// D = double int (64 bit) elements
2131
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002132// Neon 2-register vector operations -- for disassembly only.
2133
2134// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002135multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2136 bits<5> op11_7, bit op4, string opc, string Dt,
2137 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002138 // 64-bit vector types.
2139 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2140 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002141 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002142 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2143 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002144 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002145 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2146 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002147 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002148 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2149 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2150 opc, "f32", asm, "", []> {
2151 let Inst{10} = 1; // overwrite F = 1
2152 }
2153
2154 // 128-bit vector types.
2155 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2156 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002157 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002158 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2159 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002160 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002161 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2162 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002163 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002164 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2165 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2166 opc, "f32", asm, "", []> {
2167 let Inst{10} = 1; // overwrite F = 1
2168 }
2169}
2170
Bob Wilson5bafff32009-06-22 23:27:02 +00002171// Neon 3-register vector operations.
2172
2173// First with only element sizes of 8, 16 and 32 bits:
2174multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002175 InstrItinClass itinD16, InstrItinClass itinD32,
2176 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002177 string OpcodeStr, string Dt,
2178 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002179 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002180 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002181 OpcodeStr, !strconcat(Dt, "8"),
2182 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002183 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002184 OpcodeStr, !strconcat(Dt, "16"),
2185 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002186 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002187 OpcodeStr, !strconcat(Dt, "32"),
2188 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002189
2190 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002191 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002192 OpcodeStr, !strconcat(Dt, "8"),
2193 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002194 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002195 OpcodeStr, !strconcat(Dt, "16"),
2196 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002197 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002198 OpcodeStr, !strconcat(Dt, "32"),
2199 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002200}
2201
Evan Chengf81bf152009-11-23 21:57:23 +00002202multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2203 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2204 v4i16, ShOp>;
2205 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002206 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002207 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002208 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002209 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002210 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002211}
2212
Bob Wilson5bafff32009-06-22 23:27:02 +00002213// ....then also with element size 64 bits:
2214multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002215 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002216 string OpcodeStr, string Dt,
2217 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002218 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002219 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002220 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002221 OpcodeStr, !strconcat(Dt, "64"),
2222 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002223 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002224 OpcodeStr, !strconcat(Dt, "64"),
2225 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002226}
2227
2228
Bob Wilson973a0742010-08-30 20:02:30 +00002229// Neon Narrowing 2-register vector operations,
2230// source operand element sizes of 16, 32 and 64 bits:
2231multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2232 bits<5> op11_7, bit op6, bit op4,
2233 InstrItinClass itin, string OpcodeStr, string Dt,
2234 SDNode OpNode> {
2235 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2236 itin, OpcodeStr, !strconcat(Dt, "16"),
2237 v8i8, v8i16, OpNode>;
2238 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2239 itin, OpcodeStr, !strconcat(Dt, "32"),
2240 v4i16, v4i32, OpNode>;
2241 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2242 itin, OpcodeStr, !strconcat(Dt, "64"),
2243 v2i32, v2i64, OpNode>;
2244}
2245
Bob Wilson5bafff32009-06-22 23:27:02 +00002246// Neon Narrowing 2-register vector intrinsics,
2247// source operand element sizes of 16, 32 and 64 bits:
2248multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002249 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002250 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002251 Intrinsic IntOp> {
2252 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002253 itin, OpcodeStr, !strconcat(Dt, "16"),
2254 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002255 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002256 itin, OpcodeStr, !strconcat(Dt, "32"),
2257 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002258 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 itin, OpcodeStr, !strconcat(Dt, "64"),
2260 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002261}
2262
2263
2264// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2265// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002266multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2267 string OpcodeStr, string Dt, SDNode OpNode> {
2268 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2269 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2270 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2271 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2272 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2273 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002274}
2275
2276
2277// Neon 3-register vector intrinsics.
2278
2279// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002280multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002281 InstrItinClass itinD16, InstrItinClass itinD32,
2282 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002283 string OpcodeStr, string Dt,
2284 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002285 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002286 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002287 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002288 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002289 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002290 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002291 v2i32, v2i32, IntOp, Commutable>;
2292
2293 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002294 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002295 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002297 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002298 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002299 v4i32, v4i32, IntOp, Commutable>;
2300}
Owen Anderson3557d002010-10-26 20:56:57 +00002301multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2302 InstrItinClass itinD16, InstrItinClass itinD32,
2303 InstrItinClass itinQ16, InstrItinClass itinQ32,
2304 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002305 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002306 // 64-bit vector types.
2307 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2308 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002309 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002310 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2311 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002312 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002313
2314 // 128-bit vector types.
2315 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2316 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002317 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002318 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2319 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002320 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002321}
Bob Wilson5bafff32009-06-22 23:27:02 +00002322
David Goodwin658ea602009-09-25 18:38:29 +00002323multiclass N3VIntSL_HS<bits<4> op11_8,
2324 InstrItinClass itinD16, InstrItinClass itinD32,
2325 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002326 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002327 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002328 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002329 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002330 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002331 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002332 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002333 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002334 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002335}
2336
Bob Wilson5bafff32009-06-22 23:27:02 +00002337// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002338multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002339 InstrItinClass itinD16, InstrItinClass itinD32,
2340 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002341 string OpcodeStr, string Dt,
2342 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002343 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002344 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002345 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002346 OpcodeStr, !strconcat(Dt, "8"),
2347 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002348 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002349 OpcodeStr, !strconcat(Dt, "8"),
2350 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002351}
Owen Anderson3557d002010-10-26 20:56:57 +00002352multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2353 InstrItinClass itinD16, InstrItinClass itinD32,
2354 InstrItinClass itinQ16, InstrItinClass itinQ32,
2355 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002356 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002357 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002358 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002359 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2360 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002361 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002362 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2363 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002364 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002365}
2366
Bob Wilson5bafff32009-06-22 23:27:02 +00002367
2368// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002369multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002370 InstrItinClass itinD16, InstrItinClass itinD32,
2371 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002372 string OpcodeStr, string Dt,
2373 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002374 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002375 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002376 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002377 OpcodeStr, !strconcat(Dt, "64"),
2378 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002379 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002380 OpcodeStr, !strconcat(Dt, "64"),
2381 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002382}
Owen Anderson3557d002010-10-26 20:56:57 +00002383multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2384 InstrItinClass itinD16, InstrItinClass itinD32,
2385 InstrItinClass itinQ16, InstrItinClass itinQ32,
2386 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002387 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002388 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002389 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002390 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2391 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002392 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002393 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2394 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002395 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002396}
Bob Wilson5bafff32009-06-22 23:27:02 +00002397
Bob Wilson5bafff32009-06-22 23:27:02 +00002398// Neon Narrowing 3-register vector intrinsics,
2399// source operand element sizes of 16, 32 and 64 bits:
2400multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002401 string OpcodeStr, string Dt,
2402 Intrinsic IntOp, bit Commutable = 0> {
2403 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2404 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002405 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002406 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2407 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002408 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002409 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2410 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002411 v2i32, v2i64, IntOp, Commutable>;
2412}
2413
2414
Bob Wilson04d6c282010-08-29 05:57:34 +00002415// Neon Long 3-register vector operations.
2416
2417multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2418 InstrItinClass itin16, InstrItinClass itin32,
2419 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002420 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002421 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2422 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002423 v8i16, v8i8, OpNode, Commutable>;
2424 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2425 OpcodeStr, !strconcat(Dt, "16"),
2426 v4i32, v4i16, OpNode, Commutable>;
2427 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2428 OpcodeStr, !strconcat(Dt, "32"),
2429 v2i64, v2i32, OpNode, Commutable>;
2430}
2431
2432multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2433 InstrItinClass itin, string OpcodeStr, string Dt,
2434 SDNode OpNode> {
2435 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2436 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2437 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2438 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2439}
2440
2441multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2442 InstrItinClass itin16, InstrItinClass itin32,
2443 string OpcodeStr, string Dt,
2444 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2445 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2446 OpcodeStr, !strconcat(Dt, "8"),
2447 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2448 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2449 OpcodeStr, !strconcat(Dt, "16"),
2450 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2451 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2452 OpcodeStr, !strconcat(Dt, "32"),
2453 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002454}
2455
Bob Wilson5bafff32009-06-22 23:27:02 +00002456// Neon Long 3-register vector intrinsics.
2457
2458// First with only element sizes of 16 and 32 bits:
2459multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002460 InstrItinClass itin16, InstrItinClass itin32,
2461 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002462 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002463 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002464 OpcodeStr, !strconcat(Dt, "16"),
2465 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002466 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 OpcodeStr, !strconcat(Dt, "32"),
2468 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002469}
2470
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002471multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002472 InstrItinClass itin, string OpcodeStr, string Dt,
2473 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002474 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002476 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002478}
2479
Bob Wilson5bafff32009-06-22 23:27:02 +00002480// ....then also with element size of 8 bits:
2481multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002482 InstrItinClass itin16, InstrItinClass itin32,
2483 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002484 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002485 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002487 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 OpcodeStr, !strconcat(Dt, "8"),
2489 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002490}
2491
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002492// ....with explicit extend (VABDL).
2493multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2494 InstrItinClass itin, string OpcodeStr, string Dt,
2495 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2496 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2497 OpcodeStr, !strconcat(Dt, "8"),
2498 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2499 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2500 OpcodeStr, !strconcat(Dt, "16"),
2501 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2502 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2503 OpcodeStr, !strconcat(Dt, "32"),
2504 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2505}
2506
Bob Wilson5bafff32009-06-22 23:27:02 +00002507
2508// Neon Wide 3-register vector intrinsics,
2509// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002510multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2511 string OpcodeStr, string Dt,
2512 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2513 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2514 OpcodeStr, !strconcat(Dt, "8"),
2515 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2516 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2517 OpcodeStr, !strconcat(Dt, "16"),
2518 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2519 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2520 OpcodeStr, !strconcat(Dt, "32"),
2521 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002522}
2523
2524
2525// Neon Multiply-Op vector operations,
2526// element sizes of 8, 16 and 32 bits:
2527multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002528 InstrItinClass itinD16, InstrItinClass itinD32,
2529 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002530 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002532 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002533 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002534 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002535 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002536 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002537 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002538
2539 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002540 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002541 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002542 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002543 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002544 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002545 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002546}
2547
David Goodwin658ea602009-09-25 18:38:29 +00002548multiclass N3VMulOpSL_HS<bits<4> op11_8,
2549 InstrItinClass itinD16, InstrItinClass itinD32,
2550 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002551 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002552 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002553 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002554 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002555 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002556 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002557 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2558 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002559 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002560 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2561 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002562}
Bob Wilson5bafff32009-06-22 23:27:02 +00002563
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002564// Neon Intrinsic-Op vector operations,
2565// element sizes of 8, 16 and 32 bits:
2566multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2567 InstrItinClass itinD, InstrItinClass itinQ,
2568 string OpcodeStr, string Dt, Intrinsic IntOp,
2569 SDNode OpNode> {
2570 // 64-bit vector types.
2571 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2572 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2573 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2574 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2575 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2576 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2577
2578 // 128-bit vector types.
2579 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2580 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2581 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2582 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2583 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2584 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2585}
2586
Bob Wilson5bafff32009-06-22 23:27:02 +00002587// Neon 3-argument intrinsics,
2588// element sizes of 8, 16 and 32 bits:
2589multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002590 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002591 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002592 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002593 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002594 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002595 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002596 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002597 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002598 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002599
2600 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002601 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002602 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002603 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002604 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002605 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002606 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002607}
2608
2609
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002610// Neon Long Multiply-Op vector operations,
2611// element sizes of 8, 16 and 32 bits:
2612multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2613 InstrItinClass itin16, InstrItinClass itin32,
2614 string OpcodeStr, string Dt, SDNode MulOp,
2615 SDNode OpNode> {
2616 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2617 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2618 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2619 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2620 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2621 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2622}
2623
2624multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2625 string Dt, SDNode MulOp, SDNode OpNode> {
2626 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2627 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2628 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2629 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2630}
2631
2632
Bob Wilson5bafff32009-06-22 23:27:02 +00002633// Neon Long 3-argument intrinsics.
2634
2635// First with only element sizes of 16 and 32 bits:
2636multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002637 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002638 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002639 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002640 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002641 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002642 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002643}
2644
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002645multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002646 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002647 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002648 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002649 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002650 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002651}
2652
Bob Wilson5bafff32009-06-22 23:27:02 +00002653// ....then also with element size of 8 bits:
2654multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002655 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002656 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002657 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2658 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002659 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660}
2661
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002662// ....with explicit extend (VABAL).
2663multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2664 InstrItinClass itin, string OpcodeStr, string Dt,
2665 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2666 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2667 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2668 IntOp, ExtOp, OpNode>;
2669 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2670 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2671 IntOp, ExtOp, OpNode>;
2672 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2673 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2674 IntOp, ExtOp, OpNode>;
2675}
2676
Bob Wilson5bafff32009-06-22 23:27:02 +00002677
2678// Neon 2-register vector intrinsics,
2679// element sizes of 8, 16 and 32 bits:
2680multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002681 bits<5> op11_7, bit op4,
2682 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002683 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002684 // 64-bit vector types.
2685 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002686 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002687 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002688 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002689 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002690 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002691
2692 // 128-bit vector types.
2693 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002694 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002695 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002696 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002698 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002699}
2700
2701
2702// Neon Pairwise long 2-register intrinsics,
2703// element sizes of 8, 16 and 32 bits:
2704multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2705 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002706 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002707 // 64-bit vector types.
2708 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002709 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002710 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002711 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002712 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002713 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714
2715 // 128-bit vector types.
2716 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002717 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002718 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002720 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002722}
2723
2724
2725// Neon Pairwise long 2-register accumulate intrinsics,
2726// element sizes of 8, 16 and 32 bits:
2727multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2728 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002729 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002730 // 64-bit vector types.
2731 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002734 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002735 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002737
2738 // 128-bit vector types.
2739 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002740 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002741 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002744 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002745}
2746
2747
2748// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002749// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002750// element sizes of 8, 16, 32 and 64 bits:
2751multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002752 InstrItinClass itin, string OpcodeStr, string Dt,
2753 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002755 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002756 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002757 let Inst{21-19} = 0b001; // imm6 = 001xxx
2758 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002759 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002760 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002761 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2762 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002763 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002764 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002765 let Inst{21} = 0b1; // imm6 = 1xxxxx
2766 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002767 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002769 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002770
2771 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002772 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002774 let Inst{21-19} = 0b001; // imm6 = 001xxx
2775 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002776 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002777 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002778 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2779 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002780 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002782 let Inst{21} = 0b1; // imm6 = 1xxxxx
2783 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002784 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002785 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002786 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002787}
2788
Bob Wilson5bafff32009-06-22 23:27:02 +00002789// Neon Shift-Accumulate vector operations,
2790// element sizes of 8, 16, 32 and 64 bits:
2791multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002792 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002793 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002794 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002795 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002796 let Inst{21-19} = 0b001; // imm6 = 001xxx
2797 }
2798 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002799 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002800 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2801 }
2802 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002803 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002804 let Inst{21} = 0b1; // imm6 = 1xxxxx
2805 }
2806 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002808 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002809
2810 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002811 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002812 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002813 let Inst{21-19} = 0b001; // imm6 = 001xxx
2814 }
2815 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002816 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002817 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2818 }
2819 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002821 let Inst{21} = 0b1; // imm6 = 1xxxxx
2822 }
2823 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002824 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002825 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002826}
2827
2828
2829// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002830// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002831// element sizes of 8, 16, 32 and 64 bits:
2832multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002833 string OpcodeStr, SDNode ShOp,
2834 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002835 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002836 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002837 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002838 let Inst{21-19} = 0b001; // imm6 = 001xxx
2839 }
2840 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002841 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002842 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2843 }
2844 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002845 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002846 let Inst{21} = 0b1; // imm6 = 1xxxxx
2847 }
2848 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002849 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002850 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002851
2852 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002853 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002854 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002855 let Inst{21-19} = 0b001; // imm6 = 001xxx
2856 }
2857 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002858 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002859 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2860 }
2861 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002862 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002863 let Inst{21} = 0b1; // imm6 = 1xxxxx
2864 }
2865 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002866 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002867 // imm6 = xxxxxx
2868}
2869
2870// Neon Shift Long operations,
2871// element sizes of 8, 16, 32 bits:
2872multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002874 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002875 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002876 let Inst{21-19} = 0b001; // imm6 = 001xxx
2877 }
2878 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002879 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002880 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2881 }
2882 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002884 let Inst{21} = 0b1; // imm6 = 1xxxxx
2885 }
2886}
2887
2888// Neon Shift Narrow operations,
2889// element sizes of 16, 32, 64 bits:
2890multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002891 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002892 SDNode OpNode> {
2893 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002895 let Inst{21-19} = 0b001; // imm6 = 001xxx
2896 }
2897 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002898 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002899 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2900 }
2901 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002902 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002903 let Inst{21} = 0b1; // imm6 = 1xxxxx
2904 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002905}
2906
2907//===----------------------------------------------------------------------===//
2908// Instruction Definitions.
2909//===----------------------------------------------------------------------===//
2910
2911// Vector Add Operations.
2912
2913// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002914defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002915 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002916def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002917 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002918def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002919 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002920// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002921defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2922 "vaddl", "s", add, sext, 1>;
2923defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2924 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002925// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002926defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2927defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002928// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002929defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2930 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2931 "vhadd", "s", int_arm_neon_vhadds, 1>;
2932defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2933 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2934 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002936defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2937 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2938 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2939defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2940 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2941 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002942// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002943defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2944 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2945 "vqadd", "s", int_arm_neon_vqadds, 1>;
2946defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2947 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2948 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002949// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002950defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2951 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002952// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002953defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2954 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002955
2956// Vector Multiply Operations.
2957
2958// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002959defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002960 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002961def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2962 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2963def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2964 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002965def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002966 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002967def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002968 v4f32, v4f32, fmul, 1>;
2969defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2970def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2971def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2972 v2f32, fmul>;
2973
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002974def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2975 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2976 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2977 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002978 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002979 (SubReg_i16_lane imm:$lane)))>;
2980def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2981 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2982 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2983 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002984 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002985 (SubReg_i32_lane imm:$lane)))>;
2986def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2987 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2988 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2989 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002990 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002991 (SubReg_i32_lane imm:$lane)))>;
2992
Bob Wilson5bafff32009-06-22 23:27:02 +00002993// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002994defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002995 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002996 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002997defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2998 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002999 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003000def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003001 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3002 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003003 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3004 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003005 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003006 (SubReg_i16_lane imm:$lane)))>;
3007def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003008 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3009 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003010 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3011 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003012 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003013 (SubReg_i32_lane imm:$lane)))>;
3014
Bob Wilson5bafff32009-06-22 23:27:02 +00003015// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003016defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3017 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003018 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003019defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3020 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003021 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003022def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003023 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3024 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003025 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3026 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003027 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003028 (SubReg_i16_lane imm:$lane)))>;
3029def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003030 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3031 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003032 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3033 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003034 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003035 (SubReg_i32_lane imm:$lane)))>;
3036
Bob Wilson5bafff32009-06-22 23:27:02 +00003037// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003038defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3039 "vmull", "s", NEONvmulls, 1>;
3040defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3041 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003042def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003043 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003044defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3045defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003046
Bob Wilson5bafff32009-06-22 23:27:02 +00003047// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003048defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3049 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3050defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3051 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003052
3053// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3054
3055// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003056defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3058def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003059 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003060def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003061 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003062defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003063 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3064def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003065 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003066def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003067 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003068
3069def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003070 (mul (v8i16 QPR:$src2),
3071 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3072 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003073 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003074 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003075 (SubReg_i16_lane imm:$lane)))>;
3076
3077def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003078 (mul (v4i32 QPR:$src2),
3079 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3080 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003081 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003082 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003083 (SubReg_i32_lane imm:$lane)))>;
3084
3085def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003086 (fmul (v4f32 QPR:$src2),
3087 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003088 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3089 (v4f32 QPR:$src2),
3090 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003091 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003092 (SubReg_i32_lane imm:$lane)))>;
3093
Bob Wilson5bafff32009-06-22 23:27:02 +00003094// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003095defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3096 "vmlal", "s", NEONvmulls, add>;
3097defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3098 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003099
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003100defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3101defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003102
Bob Wilson5bafff32009-06-22 23:27:02 +00003103// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003104defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003105 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003106defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003107
Bob Wilson5bafff32009-06-22 23:27:02 +00003108// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003109defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003110 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3111def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003112 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003113def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003114 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003115defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003116 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3117def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003118 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003119def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003120 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003121
3122def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003123 (mul (v8i16 QPR:$src2),
3124 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3125 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003126 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003127 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003128 (SubReg_i16_lane imm:$lane)))>;
3129
3130def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003131 (mul (v4i32 QPR:$src2),
3132 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3133 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003134 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003135 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003136 (SubReg_i32_lane imm:$lane)))>;
3137
3138def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003139 (fmul (v4f32 QPR:$src2),
3140 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3141 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003142 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003143 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003144 (SubReg_i32_lane imm:$lane)))>;
3145
Bob Wilson5bafff32009-06-22 23:27:02 +00003146// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003147defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3148 "vmlsl", "s", NEONvmulls, sub>;
3149defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3150 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003151
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003152defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3153defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003154
Bob Wilson5bafff32009-06-22 23:27:02 +00003155// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003156defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003157 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003158defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003159
3160// Vector Subtract Operations.
3161
3162// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003163defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003164 "vsub", "i", sub, 0>;
3165def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003166 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003167def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003168 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003169// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003170defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3171 "vsubl", "s", sub, sext, 0>;
3172defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3173 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003174// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003175defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3176defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003177// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003178defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003179 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003180 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003181defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003182 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003183 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003184// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003185defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003186 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003187 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003188defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003189 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003190 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003191// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003192defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3193 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003194// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003195defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3196 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003197
3198// Vector Comparisons.
3199
3200// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003201defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3202 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003203def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003204 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003205def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003206 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003207// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00003208defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00003209 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003210
Bob Wilson5bafff32009-06-22 23:27:02 +00003211// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003212defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3213 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
3214defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3215 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003216def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3217 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003218def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003219 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003220// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00003221// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003222defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
3223 "$dst, $src, #0">;
3224// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00003225// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003226defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
3227 "$dst, $src, #0">;
3228
Bob Wilson5bafff32009-06-22 23:27:02 +00003229// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003230defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3231 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3232defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3233 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003234def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003235 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003236def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003237 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003238// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003239// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003240defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
3241 "$dst, $src, #0">;
3242// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003243// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003244defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
3245 "$dst, $src, #0">;
3246
Bob Wilson5bafff32009-06-22 23:27:02 +00003247// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003248def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3249 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3250def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3251 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003252// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003253def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3254 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3255def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3256 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003257// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00003258defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003259 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003260
3261// Vector Bitwise Operations.
3262
Bob Wilsoncba270d2010-07-13 21:16:48 +00003263def vnotd : PatFrag<(ops node:$in),
3264 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3265def vnotq : PatFrag<(ops node:$in),
3266 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003267
3268
Bob Wilson5bafff32009-06-22 23:27:02 +00003269// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003270def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3271 v2i32, v2i32, and, 1>;
3272def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3273 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003274
3275// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003276def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3277 v2i32, v2i32, xor, 1>;
3278def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3279 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003280
3281// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003282def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3283 v2i32, v2i32, or, 1>;
3284def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3285 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286
3287// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003288def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003289 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3290 "vbic", "$dst, $src1, $src2", "",
3291 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003292 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003293def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003294 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3295 "vbic", "$dst, $src1, $src2", "",
3296 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003297 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003298
3299// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003300def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003301 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3302 "vorn", "$dst, $src1, $src2", "",
3303 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003304 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003305def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003306 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3307 "vorn", "$dst, $src1, $src2", "",
3308 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003309 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003310
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003311// VMVN : Vector Bitwise NOT (Immediate)
3312
3313let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003314
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003315def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3316 (ins nModImm:$SIMM), IIC_VMOVImm,
3317 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003318 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3319 let Inst{9} = SIMM{9};
3320}
3321
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003322def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3323 (ins nModImm:$SIMM), IIC_VMOVImm,
3324 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003325 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3326 let Inst{9} = SIMM{9};
3327}
3328
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003329def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3330 (ins nModImm:$SIMM), IIC_VMOVImm,
3331 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003332 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3333 let Inst{11-8} = SIMM{11-8};
3334}
3335
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003336def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3337 (ins nModImm:$SIMM), IIC_VMOVImm,
3338 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003339 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3340 let Inst{11-8} = SIMM{11-8};
3341}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003342}
3343
Bob Wilson5bafff32009-06-22 23:27:02 +00003344// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003345def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003346 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003347 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003348 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003349def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003350 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003351 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003352 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3353def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3354def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003355
3356// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003357def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3358 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003359 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003360 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3361 [(set DPR:$Vd,
3362 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3363 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3364def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3365 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003366 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003367 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3368 [(set QPR:$Vd,
3369 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3370 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003371
3372// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003373// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003374// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003375def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003376 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003377 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003378 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003379 [/* For disassembly only; pattern left blank */]>;
3380def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003381 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003382 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003383 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003384 [/* For disassembly only; pattern left blank */]>;
3385
Bob Wilson5bafff32009-06-22 23:27:02 +00003386// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003387// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003388// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003389def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003390 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003391 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003392 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003393 [/* For disassembly only; pattern left blank */]>;
3394def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003395 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003396 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003397 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003398 [/* For disassembly only; pattern left blank */]>;
3399
3400// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003401// for equivalent operations with different register constraints; it just
3402// inserts copies.
3403
3404// Vector Absolute Differences.
3405
3406// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003407defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003408 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003409 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003410defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003411 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003412 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003413def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003414 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003415def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003416 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003417
3418// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003419defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3420 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3421defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3422 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003423
3424// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003425defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3426 "vaba", "s", int_arm_neon_vabds, add>;
3427defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3428 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003429
3430// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003431defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3432 "vabal", "s", int_arm_neon_vabds, zext, add>;
3433defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3434 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003435
3436// Vector Maximum and Minimum.
3437
3438// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003439defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003440 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003441 "vmax", "s", int_arm_neon_vmaxs, 1>;
3442defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003443 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003444 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003445def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3446 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003447 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003448def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3449 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003450 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3451
3452// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003453defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3454 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3455 "vmin", "s", int_arm_neon_vmins, 1>;
3456defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3457 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3458 "vmin", "u", int_arm_neon_vminu, 1>;
3459def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3460 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003461 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003462def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3463 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003464 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003465
3466// Vector Pairwise Operations.
3467
3468// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003469def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3470 "vpadd", "i8",
3471 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3472def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3473 "vpadd", "i16",
3474 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3475def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3476 "vpadd", "i32",
3477 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003478def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003479 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003480 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003481
3482// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003483defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003484 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003485defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003486 int_arm_neon_vpaddlu>;
3487
3488// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003489defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003490 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003491defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003492 int_arm_neon_vpadalu>;
3493
3494// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003495def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003496 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003497def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003498 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003499def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003500 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003501def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003502 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003503def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003504 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003505def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003506 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003507def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003508 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003509
3510// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003511def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003512 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003513def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003514 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003515def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003516 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003517def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003518 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003519def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003520 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003521def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003522 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003523def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003524 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003525
3526// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3527
3528// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003529def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003530 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003531 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003532def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003533 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003534 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003535def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003536 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003537 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003538def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003539 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003540 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003541
3542// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003543def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003544 IIC_VRECSD, "vrecps", "f32",
3545 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003546def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003547 IIC_VRECSQ, "vrecps", "f32",
3548 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003549
3550// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003551def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003552 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003553 v2i32, v2i32, int_arm_neon_vrsqrte>;
3554def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003555 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003556 v4i32, v4i32, int_arm_neon_vrsqrte>;
3557def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003558 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003559 v2f32, v2f32, int_arm_neon_vrsqrte>;
3560def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003561 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003562 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003563
3564// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003565def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003566 IIC_VRECSD, "vrsqrts", "f32",
3567 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003568def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003569 IIC_VRECSQ, "vrsqrts", "f32",
3570 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003571
3572// Vector Shifts.
3573
3574// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003575defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003576 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003577 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003578defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003579 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003580 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003581// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003582defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3583 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003584// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003585defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3586 N2RegVShRFrm>;
3587defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3588 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003589
3590// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003591defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3592defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003593
3594// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003595class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003596 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003597 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003598 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3599 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003600 let Inst{21-16} = op21_16;
3601}
Evan Chengf81bf152009-11-23 21:57:23 +00003602def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003603 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003604def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003605 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003606def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003607 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003608
3609// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003610defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003611 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003612
3613// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003614defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003615 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003616 "vrshl", "s", int_arm_neon_vrshifts>;
3617defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003618 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003619 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003620// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003621defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3622 N2RegVShRFrm>;
3623defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3624 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003625
3626// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003627defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003628 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003629
3630// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003631defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003632 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003633 "vqshl", "s", int_arm_neon_vqshifts>;
3634defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003635 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003636 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003637// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003638defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3639 N2RegVShLFrm>;
3640defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3641 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003642// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003643defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3644 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003645
3646// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003647defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003648 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003649defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003650 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003651
3652// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003653defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003654 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003655
3656// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003657defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003658 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003659 "vqrshl", "s", int_arm_neon_vqrshifts>;
3660defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003661 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003662 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003663
3664// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003665defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003666 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003667defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003668 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003669
3670// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003671defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003672 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003673
3674// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003675defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3676defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003677// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003678defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3679defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003680
3681// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003682defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003683// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003684defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003685
3686// Vector Absolute and Saturating Absolute.
3687
3688// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003689defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003690 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003691 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003692def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003693 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003694 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003695def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003696 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003697 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003698
3699// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003700defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003701 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003702 int_arm_neon_vqabs>;
3703
3704// Vector Negate.
3705
Bob Wilsoncba270d2010-07-13 21:16:48 +00003706def vnegd : PatFrag<(ops node:$in),
3707 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3708def vnegq : PatFrag<(ops node:$in),
3709 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003710
Evan Chengf81bf152009-11-23 21:57:23 +00003711class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003712 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003713 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003714 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003715class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003716 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003717 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003718 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003719
Chris Lattner0a00ed92010-03-28 08:39:10 +00003720// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003721def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3722def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3723def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3724def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3725def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3726def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003727
3728// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003729def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003730 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003731 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003732 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3733def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003734 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003735 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003736 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3737
Bob Wilsoncba270d2010-07-13 21:16:48 +00003738def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3739def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3740def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3741def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3742def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3743def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003744
3745// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003746defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003747 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003748 int_arm_neon_vqneg>;
3749
3750// Vector Bit Counting Operations.
3751
3752// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003753defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003754 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003755 int_arm_neon_vcls>;
3756// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003757defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003758 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003759 int_arm_neon_vclz>;
3760// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003761def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003762 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003763 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003764def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003765 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003766 v16i8, v16i8, int_arm_neon_vcnt>;
3767
Johnny Chend8836042010-02-24 20:06:07 +00003768// Vector Swap -- for disassembly only.
3769def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3770 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3771 "vswp", "$dst, $src", "", []>;
3772def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3773 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3774 "vswp", "$dst, $src", "", []>;
3775
Bob Wilson5bafff32009-06-22 23:27:02 +00003776// Vector Move Operations.
3777
3778// VMOV : Vector Move (Register)
3779
Evan Cheng020cc1b2010-05-13 00:16:46 +00003780let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003781def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003782 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003783def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003784 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003785
Evan Cheng22c687b2010-05-14 02:13:41 +00003786// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003787// be expanded after register allocation is completed.
3788def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003789 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003790
3791def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003792 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003793} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003794
Bob Wilson5bafff32009-06-22 23:27:02 +00003795// VMOV : Vector Move (Immediate)
3796
Evan Cheng47006be2010-05-17 21:54:50 +00003797let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003798def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003799 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003800 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003801 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003802def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003803 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003804 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003805 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003806
Bob Wilson1a913ed2010-06-11 21:34:50 +00003807def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3808 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003809 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003810 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3811 let Inst{9} = SIMM{9};
3812}
3813
Bob Wilson1a913ed2010-06-11 21:34:50 +00003814def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3815 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003816 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003817 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3818 let Inst{9} = SIMM{9};
3819}
Bob Wilson5bafff32009-06-22 23:27:02 +00003820
Bob Wilson046afdb2010-07-14 06:30:44 +00003821def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003822 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003823 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003824 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3825 let Inst{11-8} = SIMM{11-8};
3826}
3827
Bob Wilson046afdb2010-07-14 06:30:44 +00003828def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003829 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003830 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003831 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3832 let Inst{11-8} = SIMM{11-8};
3833}
Bob Wilson5bafff32009-06-22 23:27:02 +00003834
3835def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003836 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003837 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003838 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003839def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003840 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003841 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003842 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003843} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003844
3845// VMOV : Vector Get Lane (move scalar to ARM core register)
3846
Johnny Chen131c4a52009-11-23 17:48:17 +00003847def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003848 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3849 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3850 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3851 imm:$lane))]> {
3852 let Inst{21} = lane{2};
3853 let Inst{6-5} = lane{1-0};
3854}
Johnny Chen131c4a52009-11-23 17:48:17 +00003855def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003856 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3857 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3858 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3859 imm:$lane))]> {
3860 let Inst{21} = lane{1};
3861 let Inst{6} = lane{0};
3862}
Johnny Chen131c4a52009-11-23 17:48:17 +00003863def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003864 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3865 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3866 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3867 imm:$lane))]> {
3868 let Inst{21} = lane{2};
3869 let Inst{6-5} = lane{1-0};
3870}
Johnny Chen131c4a52009-11-23 17:48:17 +00003871def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003872 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3873 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3874 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3875 imm:$lane))]> {
3876 let Inst{21} = lane{1};
3877 let Inst{6} = lane{0};
3878}
Johnny Chen131c4a52009-11-23 17:48:17 +00003879def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003880 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3881 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3882 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3883 imm:$lane))]> {
3884 let Inst{21} = lane{0};
3885}
Bob Wilson5bafff32009-06-22 23:27:02 +00003886// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3887def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3888 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003889 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003890 (SubReg_i8_lane imm:$lane))>;
3891def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3892 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003893 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003894 (SubReg_i16_lane imm:$lane))>;
3895def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3896 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003897 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003898 (SubReg_i8_lane imm:$lane))>;
3899def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3900 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003901 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003902 (SubReg_i16_lane imm:$lane))>;
3903def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3904 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003905 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003906 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003907def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003908 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003909 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003910def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003911 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003912 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003913//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003914// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003915def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003916 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003917
3918
3919// VMOV : Vector Set Lane (move ARM core register to scalar)
3920
Owen Andersond2fbdb72010-10-27 21:28:09 +00003921let Constraints = "$src1 = $V" in {
3922def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3923 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3924 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3925 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3926 GPR:$R, imm:$lane))]> {
3927 let Inst{21} = lane{2};
3928 let Inst{6-5} = lane{1-0};
3929}
3930def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3931 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3932 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3933 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3934 GPR:$R, imm:$lane))]> {
3935 let Inst{21} = lane{1};
3936 let Inst{6} = lane{0};
3937}
3938def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3939 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3940 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3941 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3942 GPR:$R, imm:$lane))]> {
3943 let Inst{21} = lane{0};
3944}
Bob Wilson5bafff32009-06-22 23:27:02 +00003945}
3946def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3947 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003948 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003949 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003950 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003951 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003952def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3953 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003954 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003955 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003956 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003957 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003958def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3959 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003960 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003961 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003962 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003963 (DSubReg_i32_reg imm:$lane)))>;
3964
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003965def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003966 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3967 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003968def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003969 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3970 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003971
3972//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003973// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003974def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003975 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003976
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003977def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003978 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003979def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003980 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003981def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003982 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003983
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003984def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3985 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3986def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3987 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3988def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3989 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3990
3991def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3992 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3993 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003994 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003995def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3996 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3997 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003998 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003999def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4000 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4001 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004002 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004003
Bob Wilson5bafff32009-06-22 23:27:02 +00004004// VDUP : Vector Duplicate (from ARM core register to all elements)
4005
Evan Chengf81bf152009-11-23 21:57:23 +00004006class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004007 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004008 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004009 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004010class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004011 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004012 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004013 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004014
Evan Chengf81bf152009-11-23 21:57:23 +00004015def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4016def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4017def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4018def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4019def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4020def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004021
4022def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004023 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004024 [(set DPR:$dst, (v2f32 (NEONvdup
4025 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004026def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004027 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004028 [(set QPR:$dst, (v4f32 (NEONvdup
4029 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004030
4031// VDUP : Vector Duplicate Lane (from scalar to all elements)
4032
Johnny Chene4614f72010-03-25 17:01:27 +00004033class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4034 ValueType Ty>
4035 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4036 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4037 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004038
Johnny Chene4614f72010-03-25 17:01:27 +00004039class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004040 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004041 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004042 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004043 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4044 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004045
Bob Wilson507df402009-10-21 02:15:46 +00004046// Inst{19-16} is partially specified depending on the element size.
4047
Owen Andersonf587a932010-10-27 19:25:54 +00004048def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4049 let Inst{19-17} = lane{2-0};
4050}
4051def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4052 let Inst{19-18} = lane{1-0};
4053}
4054def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4055 let Inst{19} = lane{0};
4056}
4057def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4058 let Inst{19} = lane{0};
4059}
4060def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4061 let Inst{19-17} = lane{2-0};
4062}
4063def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4064 let Inst{19-18} = lane{1-0};
4065}
4066def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4067 let Inst{19} = lane{0};
4068}
4069def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4070 let Inst{19} = lane{0};
4071}
Bob Wilson5bafff32009-06-22 23:27:02 +00004072
Bob Wilson0ce37102009-08-14 05:08:32 +00004073def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4074 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4075 (DSubReg_i8_reg imm:$lane))),
4076 (SubReg_i8_lane imm:$lane)))>;
4077def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4078 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4079 (DSubReg_i16_reg imm:$lane))),
4080 (SubReg_i16_lane imm:$lane)))>;
4081def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4082 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4083 (DSubReg_i32_reg imm:$lane))),
4084 (SubReg_i32_lane imm:$lane)))>;
4085def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4086 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4087 (DSubReg_i32_reg imm:$lane))),
4088 (SubReg_i32_lane imm:$lane)))>;
4089
Jim Grosbach65dc3032010-10-06 21:16:16 +00004090def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004091 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004092def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004093 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004094
Bob Wilson5bafff32009-06-22 23:27:02 +00004095// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004096defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004097 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004098// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004099defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4100 "vqmovn", "s", int_arm_neon_vqmovns>;
4101defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4102 "vqmovn", "u", int_arm_neon_vqmovnu>;
4103defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4104 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004105// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004106defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4107defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004108
4109// Vector Conversions.
4110
Johnny Chen9e088762010-03-17 17:52:21 +00004111// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004112def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4113 v2i32, v2f32, fp_to_sint>;
4114def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4115 v2i32, v2f32, fp_to_uint>;
4116def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4117 v2f32, v2i32, sint_to_fp>;
4118def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4119 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004120
Johnny Chen6c8648b2010-03-17 23:26:50 +00004121def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4122 v4i32, v4f32, fp_to_sint>;
4123def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4124 v4i32, v4f32, fp_to_uint>;
4125def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4126 v4f32, v4i32, sint_to_fp>;
4127def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4128 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004129
4130// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004131def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004132 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004133def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004134 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004135def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004136 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004137def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004138 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4139
Evan Chengf81bf152009-11-23 21:57:23 +00004140def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004141 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004142def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004143 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004144def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004145 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004146def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004147 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4148
Bob Wilsond8e17572009-08-12 22:31:50 +00004149// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004150
4151// VREV64 : Vector Reverse elements within 64-bit doublewords
4152
Evan Chengf81bf152009-11-23 21:57:23 +00004153class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004154 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004155 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004156 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004157 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004158class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004159 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004160 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004161 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004162 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004163
Evan Chengf81bf152009-11-23 21:57:23 +00004164def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4165def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4166def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4167def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004168
Evan Chengf81bf152009-11-23 21:57:23 +00004169def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4170def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4171def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4172def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004173
4174// VREV32 : Vector Reverse elements within 32-bit words
4175
Evan Chengf81bf152009-11-23 21:57:23 +00004176class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004177 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004178 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004179 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004180 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004181class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004182 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004183 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004184 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004185 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004186
Evan Chengf81bf152009-11-23 21:57:23 +00004187def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4188def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004189
Evan Chengf81bf152009-11-23 21:57:23 +00004190def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4191def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004192
4193// VREV16 : Vector Reverse elements within 16-bit halfwords
4194
Evan Chengf81bf152009-11-23 21:57:23 +00004195class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004196 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004197 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004198 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004199 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004200class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004201 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004202 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004203 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004204 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004205
Evan Chengf81bf152009-11-23 21:57:23 +00004206def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4207def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004208
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004209// Other Vector Shuffles.
4210
4211// VEXT : Vector Extract
4212
Evan Chengf81bf152009-11-23 21:57:23 +00004213class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004214 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
4215 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
4216 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4217 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004218 (Ty DPR:$rhs), imm:$index)))]> {
4219 bits<4> index;
4220 let Inst{11-8} = index{3-0};
4221}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004222
Evan Chengf81bf152009-11-23 21:57:23 +00004223class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004224 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
4225 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
4226 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4227 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004228 (Ty QPR:$rhs), imm:$index)))]> {
4229 bits<4> index;
4230 let Inst{11-8} = index{3-0};
4231}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004232
Evan Chengf81bf152009-11-23 21:57:23 +00004233def VEXTd8 : VEXTd<"vext", "8", v8i8>;
4234def VEXTd16 : VEXTd<"vext", "16", v4i16>;
4235def VEXTd32 : VEXTd<"vext", "32", v2i32>;
4236def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004237
Evan Chengf81bf152009-11-23 21:57:23 +00004238def VEXTq8 : VEXTq<"vext", "8", v16i8>;
4239def VEXTq16 : VEXTq<"vext", "16", v8i16>;
4240def VEXTq32 : VEXTq<"vext", "32", v4i32>;
4241def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004242
Bob Wilson64efd902009-08-08 05:53:00 +00004243// VTRN : Vector Transpose
4244
Evan Chengf81bf152009-11-23 21:57:23 +00004245def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4246def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4247def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004248
Evan Chengf81bf152009-11-23 21:57:23 +00004249def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4250def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4251def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004252
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004253// VUZP : Vector Unzip (Deinterleave)
4254
Evan Chengf81bf152009-11-23 21:57:23 +00004255def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4256def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4257def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004258
Evan Chengf81bf152009-11-23 21:57:23 +00004259def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4260def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4261def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004262
4263// VZIP : Vector Zip (Interleave)
4264
Evan Chengf81bf152009-11-23 21:57:23 +00004265def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4266def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4267def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004268
Evan Chengf81bf152009-11-23 21:57:23 +00004269def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4270def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4271def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004272
Bob Wilson114a2662009-08-12 20:51:55 +00004273// Vector Table Lookup and Table Extension.
4274
4275// VTBL : Vector Table Lookup
4276def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004277 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4278 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4279 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4280 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004281let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004282def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004283 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4284 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4285 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004286def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004287 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4288 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4289 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004290def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004291 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4292 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004293 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004294 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004295} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004296
Bob Wilsonbd916c52010-09-13 23:55:10 +00004297def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004298 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004299def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004300 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004301def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004302 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004303
Bob Wilson114a2662009-08-12 20:51:55 +00004304// VTBX : Vector Table Extension
4305def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004306 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4307 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4308 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4309 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4310 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004311let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004312def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004313 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4314 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4315 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004316def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004317 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4318 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004319 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004320 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4321 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004322def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004323 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4324 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4325 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4326 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004327} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004328
Bob Wilsonbd916c52010-09-13 23:55:10 +00004329def VTBX2Pseudo
4330 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004331 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004332def VTBX3Pseudo
4333 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004334 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004335def VTBX4Pseudo
4336 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004337 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004338
Bob Wilson5bafff32009-06-22 23:27:02 +00004339//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004340// NEON instructions for single-precision FP math
4341//===----------------------------------------------------------------------===//
4342
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004343class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4344 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004345 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004346 SPR:$a, ssub_0))),
4347 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004348
4349class N3VSPat<SDNode OpNode, NeonI Inst>
4350 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004351 (EXTRACT_SUBREG (v2f32
4352 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004353 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004354 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004355 SPR:$b, ssub_0))),
4356 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004357
4358class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4359 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4360 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004361 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004362 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004363 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004364 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004365 SPR:$b, ssub_0)),
4366 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004367
Evan Cheng1d2426c2009-08-07 19:30:41 +00004368// These need separate instructions because they must use DPR_VFP2 register
4369// class which have SPR sub-registers.
4370
4371// Vector Add Operations used for single-precision FP
4372let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004373def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4374def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004375
David Goodwin338268c2009-08-10 22:17:39 +00004376// Vector Sub Operations used for single-precision FP
4377let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004378def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4379def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004380
Evan Cheng1d2426c2009-08-07 19:30:41 +00004381// Vector Multiply Operations used for single-precision FP
4382let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004383def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4384def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004385
4386// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004387// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4388// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004389
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004390//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004391//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004392// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004393//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004394
4395//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004396//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004397// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004398//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004399
David Goodwin338268c2009-08-10 22:17:39 +00004400// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004401let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004402def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4403 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4404 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004405def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004406
David Goodwin338268c2009-08-10 22:17:39 +00004407// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004408let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004409def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4410 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4411 "vneg", "f32", "$dst, $src", "", []>;
4412def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004413
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004414// Vector Maximum used for single-precision FP
4415let neverHasSideEffects = 1 in
4416def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004417 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004418 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4419def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4420
4421// Vector Minimum used for single-precision FP
4422let neverHasSideEffects = 1 in
4423def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004424 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004425 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4426def : N3VSPat<NEONfmin, VMINfd_sfp>;
4427
David Goodwin338268c2009-08-10 22:17:39 +00004428// Vector Convert between single-precision FP and integer
4429let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004430def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4431 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004432def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004433
4434let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004435def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4436 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004437def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004438
4439let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004440def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4441 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004442def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004443
4444let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004445def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4446 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004447def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004448
Evan Cheng1d2426c2009-08-07 19:30:41 +00004449//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004450// Non-Instruction Patterns
4451//===----------------------------------------------------------------------===//
4452
4453// bit_convert
4454def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4455def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4456def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4457def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4458def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4459def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4460def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4461def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4462def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4463def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4464def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4465def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4466def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4467def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4468def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4469def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4470def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4471def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4472def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4473def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4474def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4475def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4476def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4477def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4478def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4479def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4480def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4481def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4482def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4483def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4484
4485def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4486def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4487def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4488def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4489def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4490def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4491def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4492def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4493def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4494def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4495def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4496def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4497def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4498def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4499def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4500def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4501def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4502def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4503def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4504def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4505def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4506def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4507def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4508def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4509def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4510def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4511def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4512def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4513def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4514def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;