blob: 6dfc6b53c7126e594a1dac8d1d4fe140fcc19a30 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetRegisterInfo.h"
48#include "llvm/Target/TargetData.h"
49#include "llvm/Target/TargetFrameInfo.h"
50#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000051#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Target/TargetOptions.h"
54#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000055#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000059#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000088static cl::opt<unsigned>
89MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
90 cl::init(64), cl::Hidden);
91
Chris Lattner3ac18842010-08-24 23:20:40 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
93 const SDValue *Parts, unsigned NumParts,
94 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000102 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000103 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000104 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000105 if (ValueVT.isVector())
106 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000132 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
182 PartVT = Val.getValueType();
183
184 if (PartVT == ValueVT)
185 return Val;
186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 if (ValueVT.bitsLT(PartVT)) {
189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
200 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000204 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213 return SDValue();
214}
215
Chris Lattner3ac18842010-08-24 23:20:40 +0000216/// getCopyFromParts - Create a value that contains the specified legal parts
217/// combined into the value they represent. If the parts combine to a type
218/// larger then ValueVT then AssertOp can be used to specify whether the extra
219/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
220/// (ISD::AssertSext).
221static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
222 const SDValue *Parts, unsigned NumParts,
223 EVT PartVT, EVT ValueVT) {
224 assert(ValueVT.isVector() && "Not a vector value");
225 assert(NumParts > 0 && "No parts to assemble!");
226 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
227 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000228
Chris Lattner3ac18842010-08-24 23:20:40 +0000229 // Handle a multi-element vector.
230 if (NumParts > 1) {
231 EVT IntermediateVT, RegisterVT;
232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
239 assert(RegisterVT == Parts[0].getValueType() &&
240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
249 PartVT, IntermediateVT);
250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
258 PartVT, IntermediateVT);
259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
269 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattner3ac18842010-08-24 23:20:40 +0000271 if (PartVT == ValueVT)
272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Chris Lattnere6f7c262010-08-25 22:49:25 +0000274 if (PartVT.isVector()) {
275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
279 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000287 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000288 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000289
Chris Lattner3ac18842010-08-24 23:20:40 +0000290 assert(ValueVT.getVectorElementType() == PartVT &&
291 ValueVT.getVectorNumElements() == 1 &&
292 "Only trivial scalar-to-vector conversions should get here!");
293 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
294}
295
296
297
Chris Lattnera13b8602010-08-24 23:10:06 +0000298
299static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
300 SDValue Val, SDValue *Parts, unsigned NumParts,
301 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303/// getCopyToParts - Create a series of nodes that contain the specified value
304/// split into legal parts. If the parts contain more bits than Val, then, for
305/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000306static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000307 SDValue Val, SDValue *Parts, unsigned NumParts,
308 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000309 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000310 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 // Handle the vector case separately.
313 if (ValueVT.isVector())
314 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000317 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000318 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 return;
323
Chris Lattnera13b8602010-08-24 23:10:06 +0000324 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
325 if (PartVT == ValueVT) {
326 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 Parts[0] = Val;
328 return;
329 }
330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
332 // If the parts cover more bits than the value has, promote the value.
333 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
334 assert(NumParts == 1 && "Do not know what to promote to!");
335 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
336 } else {
337 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000338 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
340 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
341 }
342 } else if (PartBits == ValueVT.getSizeInBits()) {
343 // Different types of the same size.
344 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000345 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000346 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
347 // If the parts cover less bits than value has, truncate the value.
348 assert(PartVT.isInteger() && ValueVT.isInteger() &&
349 "Unknown mismatch!");
350 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
351 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
352 }
353
354 // The value may have changed - recompute ValueVT.
355 ValueVT = Val.getValueType();
356 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
357 "Failed to tile the value with PartVT!");
358
359 if (NumParts == 1) {
360 assert(PartVT == ValueVT && "Type conversion failed!");
361 Parts[0] = Val;
362 return;
363 }
364
365 // Expand the value into multiple parts.
366 if (NumParts & (NumParts - 1)) {
367 // The number of parts is not a power of 2. Split off and copy the tail.
368 assert(PartVT.isInteger() && ValueVT.isInteger() &&
369 "Do not know what to expand to!");
370 unsigned RoundParts = 1 << Log2_32(NumParts);
371 unsigned RoundBits = RoundParts * PartBits;
372 unsigned OddParts = NumParts - RoundParts;
373 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
374 DAG.getIntPtrConstant(RoundBits));
375 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
376
377 if (TLI.isBigEndian())
378 // The odd parts were reversed by getCopyToParts - unreverse them.
379 std::reverse(Parts + RoundParts, Parts + NumParts);
380
381 NumParts = RoundParts;
382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
384 }
385
386 // The number of parts is a power of 2. Repeatedly bisect the value using
387 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000388 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000389 EVT::getIntegerVT(*DAG.getContext(),
390 ValueVT.getSizeInBits()),
391 Val);
392
393 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
394 for (unsigned i = 0; i < NumParts; i += StepSize) {
395 unsigned ThisBits = StepSize * PartBits / 2;
396 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
397 SDValue &Part0 = Parts[i];
398 SDValue &Part1 = Parts[i+StepSize/2];
399
400 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
401 ThisVT, Part0, DAG.getIntPtrConstant(1));
402 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
403 ThisVT, Part0, DAG.getIntPtrConstant(0));
404
405 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000406 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
407 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 }
409 }
410 }
411
412 if (TLI.isBigEndian())
413 std::reverse(Parts, Parts + OrigNumParts);
414}
415
416
417/// getCopyToPartsVector - Create a series of nodes that contain the specified
418/// value split into legal parts.
419static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
420 SDValue Val, SDValue *Parts, unsigned NumParts,
421 EVT PartVT) {
422 EVT ValueVT = Val.getValueType();
423 assert(ValueVT.isVector() && "Not a vector");
424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000425
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000427 if (PartVT == ValueVT) {
428 // Nothing to do.
429 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
430 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000432 } else if (PartVT.isVector() &&
433 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
434 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
435 EVT ElementVT = PartVT.getVectorElementType();
436 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
437 // undef elements.
438 SmallVector<SDValue, 16> Ops;
439 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
440 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
441 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000442
Chris Lattnere6f7c262010-08-25 22:49:25 +0000443 for (unsigned i = ValueVT.getVectorNumElements(),
444 e = PartVT.getVectorNumElements(); i != e; ++i)
445 Ops.push_back(DAG.getUNDEF(ElementVT));
446
447 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
448
449 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
452 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
453 } else {
454 // Vector -> scalar conversion.
455 assert(ValueVT.getVectorElementType() == PartVT &&
456 ValueVT.getVectorNumElements() == 1 &&
457 "Only trivial vector-to-scalar conversions should get here!");
458 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000460 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 Parts[0] = Val;
463 return;
464 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000467 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000469 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000470 IntermediateVT,
471 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000472 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
475 NumParts = NumRegs; // Silence a compiler warning.
476 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 // Split the vector into intermediate operands.
479 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000480 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000481 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000483 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000486 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000487 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000488 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000490 // Split the intermediate operands into legal parts.
491 if (NumParts == NumIntermediates) {
492 // If the register was not expanded, promote or copy the value,
493 // as appropriate.
494 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000495 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 } else if (NumParts > 0) {
497 // If the intermediate type was expanded, split each the value into
498 // legal parts.
499 assert(NumParts % NumIntermediates == 0 &&
500 "Must expand into a divisible number of parts!");
501 unsigned Factor = NumParts / NumIntermediates;
502 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000503 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 }
505}
506
Chris Lattnera13b8602010-08-24 23:10:06 +0000507
508
509
Dan Gohman462f6b52010-05-29 17:53:24 +0000510namespace {
511 /// RegsForValue - This struct represents the registers (physical or virtual)
512 /// that a particular set of values is assigned, and the type information
513 /// about the value. The most common situation is to represent one value at a
514 /// time, but struct or array values are handled element-wise as multiple
515 /// values. The splitting of aggregates is performed recursively, so that we
516 /// never have aggregate-typed registers. The values at this point do not
517 /// necessarily have legal types, so each value may require one or more
518 /// registers of some legal type.
519 ///
520 struct RegsForValue {
521 /// ValueVTs - The value types of the values, which may not be legal, and
522 /// may need be promoted or synthesized from one or more registers.
523 ///
524 SmallVector<EVT, 4> ValueVTs;
525
526 /// RegVTs - The value types of the registers. This is the same size as
527 /// ValueVTs and it records, for each value, what the type of the assigned
528 /// register or registers are. (Individual values are never synthesized
529 /// from more than one type of register.)
530 ///
531 /// With virtual registers, the contents of RegVTs is redundant with TLI's
532 /// getRegisterType member function, however when with physical registers
533 /// it is necessary to have a separate record of the types.
534 ///
535 SmallVector<EVT, 4> RegVTs;
536
537 /// Regs - This list holds the registers assigned to the values.
538 /// Each legal or promoted value requires one register, and each
539 /// expanded value requires multiple registers.
540 ///
541 SmallVector<unsigned, 4> Regs;
542
543 RegsForValue() {}
544
545 RegsForValue(const SmallVector<unsigned, 4> &regs,
546 EVT regvt, EVT valuevt)
547 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
548
Dan Gohman462f6b52010-05-29 17:53:24 +0000549 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
550 unsigned Reg, const Type *Ty) {
551 ComputeValueVTs(tli, Ty, ValueVTs);
552
553 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
554 EVT ValueVT = ValueVTs[Value];
555 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
556 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
557 for (unsigned i = 0; i != NumRegs; ++i)
558 Regs.push_back(Reg + i);
559 RegVTs.push_back(RegisterVT);
560 Reg += NumRegs;
561 }
562 }
563
564 /// areValueTypesLegal - Return true if types of all the values are legal.
565 bool areValueTypesLegal(const TargetLowering &TLI) {
566 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
567 EVT RegisterVT = RegVTs[Value];
568 if (!TLI.isTypeLegal(RegisterVT))
569 return false;
570 }
571 return true;
572 }
573
574 /// append - Add the specified values to this one.
575 void append(const RegsForValue &RHS) {
576 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
577 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
578 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
579 }
580
581 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
582 /// this value and returns the result as a ValueVTs value. This uses
583 /// Chain/Flag as the input and updates them for the output Chain/Flag.
584 /// If the Flag pointer is NULL, no flag is used.
585 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
586 DebugLoc dl,
587 SDValue &Chain, SDValue *Flag) const;
588
589 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
590 /// specified value into the registers specified by this object. This uses
591 /// Chain/Flag as the input and updates them for the output Chain/Flag.
592 /// If the Flag pointer is NULL, no flag is used.
593 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const;
595
596 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
597 /// operand list. This adds the code marker, matching input operand index
598 /// (if applicable), and includes the number of values added into it.
599 void AddInlineAsmOperands(unsigned Kind,
600 bool HasMatching, unsigned MatchingIdx,
601 SelectionDAG &DAG,
602 std::vector<SDValue> &Ops) const;
603 };
604}
605
606/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
607/// this value and returns the result as a ValueVT value. This uses
608/// Chain/Flag as the input and updates them for the output Chain/Flag.
609/// If the Flag pointer is NULL, no flag is used.
610SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
611 FunctionLoweringInfo &FuncInfo,
612 DebugLoc dl,
613 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000614 // A Value with type {} or [0 x %t] needs no registers.
615 if (ValueVTs.empty())
616 return SDValue();
617
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
619
620 // Assemble the legal parts into the final values.
621 SmallVector<SDValue, 4> Values(ValueVTs.size());
622 SmallVector<SDValue, 8> Parts;
623 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
624 // Copy the legal parts from the registers.
625 EVT ValueVT = ValueVTs[Value];
626 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
627 EVT RegisterVT = RegVTs[Value];
628
629 Parts.resize(NumRegs);
630 for (unsigned i = 0; i != NumRegs; ++i) {
631 SDValue P;
632 if (Flag == 0) {
633 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
634 } else {
635 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
636 *Flag = P.getValue(2);
637 }
638
639 Chain = P.getValue(1);
640
641 // If the source register was virtual and if we know something about it,
642 // add an assert node.
643 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
644 RegisterVT.isInteger() && !RegisterVT.isVector()) {
645 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
646 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
647 const FunctionLoweringInfo::LiveOutInfo &LOI =
648 FuncInfo.LiveOutRegInfo[SlotNo];
649
650 unsigned RegSize = RegisterVT.getSizeInBits();
651 unsigned NumSignBits = LOI.NumSignBits;
652 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
653
654 // FIXME: We capture more information than the dag can represent. For
655 // now, just use the tightest assertzext/assertsext possible.
656 bool isSExt = true;
657 EVT FromVT(MVT::Other);
658 if (NumSignBits == RegSize)
659 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
660 else if (NumZeroBits >= RegSize-1)
661 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
662 else if (NumSignBits > RegSize-8)
663 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
664 else if (NumZeroBits >= RegSize-8)
665 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
666 else if (NumSignBits > RegSize-16)
667 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
668 else if (NumZeroBits >= RegSize-16)
669 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
670 else if (NumSignBits > RegSize-32)
671 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
672 else if (NumZeroBits >= RegSize-32)
673 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
674
675 if (FromVT != MVT::Other)
676 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
677 RegisterVT, P, DAG.getValueType(FromVT));
678 }
679 }
680
681 Parts[i] = P;
682 }
683
684 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
685 NumRegs, RegisterVT, ValueVT);
686 Part += NumRegs;
687 Parts.clear();
688 }
689
690 return DAG.getNode(ISD::MERGE_VALUES, dl,
691 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
692 &Values[0], ValueVTs.size());
693}
694
695/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
696/// specified value into the registers specified by this object. This uses
697/// Chain/Flag as the input and updates them for the output Chain/Flag.
698/// If the Flag pointer is NULL, no flag is used.
699void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
700 SDValue &Chain, SDValue *Flag) const {
701 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
702
703 // Get the list of the values's legal parts.
704 unsigned NumRegs = Regs.size();
705 SmallVector<SDValue, 8> Parts(NumRegs);
706 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
707 EVT ValueVT = ValueVTs[Value];
708 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
709 EVT RegisterVT = RegVTs[Value];
710
Chris Lattner3ac18842010-08-24 23:20:40 +0000711 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000712 &Parts[Part], NumParts, RegisterVT);
713 Part += NumParts;
714 }
715
716 // Copy the parts into the registers.
717 SmallVector<SDValue, 8> Chains(NumRegs);
718 for (unsigned i = 0; i != NumRegs; ++i) {
719 SDValue Part;
720 if (Flag == 0) {
721 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
722 } else {
723 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
724 *Flag = Part.getValue(1);
725 }
726
727 Chains[i] = Part.getValue(0);
728 }
729
730 if (NumRegs == 1 || Flag)
731 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
732 // flagged to it. That is the CopyToReg nodes and the user are considered
733 // a single scheduling unit. If we create a TokenFactor and return it as
734 // chain, then the TokenFactor is both a predecessor (operand) of the
735 // user as well as a successor (the TF operands are flagged to the user).
736 // c1, f1 = CopyToReg
737 // c2, f2 = CopyToReg
738 // c3 = TokenFactor c1, c2
739 // ...
740 // = op c3, ..., f2
741 Chain = Chains[NumRegs-1];
742 else
743 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
744}
745
746/// AddInlineAsmOperands - Add this value to the specified inlineasm node
747/// operand list. This adds the code marker and includes the number of
748/// values added into it.
749void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
750 unsigned MatchingIdx,
751 SelectionDAG &DAG,
752 std::vector<SDValue> &Ops) const {
753 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
754
755 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
756 if (HasMatching)
757 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
758 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
759 Ops.push_back(Res);
760
761 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
762 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
763 EVT RegisterVT = RegVTs[Value];
764 for (unsigned i = 0; i != NumRegs; ++i) {
765 assert(Reg < Regs.size() && "Mismatch in # registers expected");
766 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
767 }
768 }
769}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000770
Dan Gohman2048b852009-11-23 18:04:58 +0000771void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772 AA = &aa;
773 GFI = gfi;
774 TD = DAG.getTarget().getTargetData();
775}
776
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000777/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000778/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000779/// for a new block. This doesn't clear out information about
780/// additional blocks that are needed to complete switch lowering
781/// or PHI node updating; that information is cleared out as it is
782/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000783void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000785 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000786 PendingLoads.clear();
787 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000788 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000789 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791}
792
793/// getRoot - Return the current virtual root of the Selection DAG,
794/// flushing any PendingLoad items. This must be done before emitting
795/// a store or any other node that may need to be ordered after any
796/// prior load instructions.
797///
Dan Gohman2048b852009-11-23 18:04:58 +0000798SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000799 if (PendingLoads.empty())
800 return DAG.getRoot();
801
802 if (PendingLoads.size() == 1) {
803 SDValue Root = PendingLoads[0];
804 DAG.setRoot(Root);
805 PendingLoads.clear();
806 return Root;
807 }
808
809 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000811 &PendingLoads[0], PendingLoads.size());
812 PendingLoads.clear();
813 DAG.setRoot(Root);
814 return Root;
815}
816
817/// getControlRoot - Similar to getRoot, but instead of flushing all the
818/// PendingLoad items, flush all the PendingExports items. It is necessary
819/// to do this before emitting a terminator instruction.
820///
Dan Gohman2048b852009-11-23 18:04:58 +0000821SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 SDValue Root = DAG.getRoot();
823
824 if (PendingExports.empty())
825 return Root;
826
827 // Turn all of the CopyToReg chains into one factored node.
828 if (Root.getOpcode() != ISD::EntryToken) {
829 unsigned i = 0, e = PendingExports.size();
830 for (; i != e; ++i) {
831 assert(PendingExports[i].getNode()->getNumOperands() > 1);
832 if (PendingExports[i].getNode()->getOperand(0) == Root)
833 break; // Don't add the root if we already indirectly depend on it.
834 }
835
836 if (i == e)
837 PendingExports.push_back(Root);
838 }
839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 &PendingExports[0],
842 PendingExports.size());
843 PendingExports.clear();
844 DAG.setRoot(Root);
845 return Root;
846}
847
Bill Wendling4533cac2010-01-28 21:51:40 +0000848void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
849 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
850 DAG.AssignOrdering(Node, SDNodeOrder);
851
852 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
853 AssignOrderingToNode(Node->getOperand(I).getNode());
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000857 // Set up outgoing PHI node register values before emitting the terminator.
858 if (isa<TerminatorInst>(&I))
859 HandlePHINodesInSuccessorBlocks(I.getParent());
860
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000861 CurDebugLoc = I.getDebugLoc();
862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000864
Dan Gohman92884f72010-04-20 15:03:56 +0000865 if (!isa<TerminatorInst>(&I) && !HasTailCall)
866 CopyToExportRegsIfNeeded(&I);
867
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000868 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869}
870
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000871void SelectionDAGBuilder::visitPHI(const PHINode &) {
872 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
873}
874
Dan Gohman46510a72010-04-15 01:51:59 +0000875void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 // Note: this doesn't use InstVisitor, because it has to work with
877 // ConstantExpr's in addition to instructions.
878 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000879 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000880 // Build the switch statement using the Instruction.def file.
881#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000882 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883#include "llvm/Instruction.def"
884 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000885
886 // Assign the ordering to the freshly created DAG nodes.
887 if (NodeMap.count(&I)) {
888 ++SDNodeOrder;
889 AssignOrderingToNode(getValue(&I).getNode());
890 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000891}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000893// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
894// generate the debug data structures now that we've seen its definition.
895void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
896 SDValue Val) {
897 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000898 if (DDI.getDI()) {
899 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000900 DebugLoc dl = DDI.getdl();
901 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000902 MDNode *Variable = DI->getVariable();
903 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000904 SDDbgValue *SDV;
905 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000906 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 SDV = DAG.getDbgValue(Variable, Val.getNode(),
908 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
909 DAG.AddDbgValue(SDV, Val.getNode(), false);
910 }
911 } else {
912 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
913 Offset, dl, SDNodeOrder);
914 DAG.AddDbgValue(SDV, 0, false);
915 }
916 DanglingDebugInfoMap[V] = DanglingDebugInfo();
917 }
918}
919
Dan Gohman28a17352010-07-01 01:59:43 +0000920// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000921SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000922 // If we already have an SDValue for this value, use it. It's important
923 // to do this first, so that we don't create a CopyFromReg if we already
924 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 SDValue &N = NodeMap[V];
926 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000927
Dan Gohman28a17352010-07-01 01:59:43 +0000928 // If there's a virtual register allocated and initialized for this
929 // value, use it.
930 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
931 if (It != FuncInfo.ValueMap.end()) {
932 unsigned InReg = It->second;
933 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
934 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000935 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000936 }
937
938 // Otherwise create a new SDValue and remember it.
939 SDValue Val = getValueImpl(V);
940 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000941 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000942 return Val;
943}
944
945/// getNonRegisterValue - Return an SDValue for the given Value, but
946/// don't look in FuncInfo.ValueMap for a virtual register.
947SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
948 // If we already have an SDValue for this value, use it.
949 SDValue &N = NodeMap[V];
950 if (N.getNode()) return N;
951
952 // Otherwise create a new SDValue and remember it.
953 SDValue Val = getValueImpl(V);
954 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000956 return Val;
957}
958
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000959/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000960/// Create an SDValue for the given value.
961SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000963 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000966 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000967
Dan Gohman383b5f62010-04-17 15:32:28 +0000968 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000969 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Dan Gohman383b5f62010-04-17 15:32:28 +0000974 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000976
Nate Begeman9008ca62009-04-27 18:41:29 +0000977 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000978 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979
Dan Gohman383b5f62010-04-17 15:32:28 +0000980 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 visit(CE->getOpcode(), *CE);
982 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000983 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 return N1;
985 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000987 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
988 SmallVector<SDValue, 4> Constants;
989 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
990 OI != OE; ++OI) {
991 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000992 // If the operand is an empty aggregate, there are no values.
993 if (!Val) continue;
994 // Add each leaf value from the operand to the Constants list
995 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
997 Constants.push_back(SDValue(Val, i));
998 }
Bill Wendling87710f02009-12-21 23:47:40 +0000999
Bill Wendling4533cac2010-01-28 21:51:40 +00001000 return DAG.getMergeValues(&Constants[0], Constants.size(),
1001 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 }
1003
Duncan Sands1df98592010-02-16 11:11:14 +00001004 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001005 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1006 "Unknown struct or array constant!");
1007
Owen Andersone50ed302009-08-10 22:56:29 +00001008 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001009 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1010 unsigned NumElts = ValueVTs.size();
1011 if (NumElts == 0)
1012 return SDValue(); // empty struct
1013 SmallVector<SDValue, 4> Constants(NumElts);
1014 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001015 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001017 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018 else if (EltVT.isFloatingPoint())
1019 Constants[i] = DAG.getConstantFP(0, EltVT);
1020 else
1021 Constants[i] = DAG.getConstant(0, EltVT);
1022 }
Bill Wendling87710f02009-12-21 23:47:40 +00001023
Bill Wendling4533cac2010-01-28 21:51:40 +00001024 return DAG.getMergeValues(&Constants[0], NumElts,
1025 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 }
1027
Dan Gohman383b5f62010-04-17 15:32:28 +00001028 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001029 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 const VectorType *VecTy = cast<VectorType>(V->getType());
1032 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 // Now that we know the number and type of the elements, get that number of
1035 // elements into the Ops array based on what kind of constant it is.
1036 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001037 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 for (unsigned i = 0; i != NumElements; ++i)
1039 Ops.push_back(getValue(CP->getOperand(i)));
1040 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001041 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001042 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043
1044 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001045 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 Op = DAG.getConstantFP(0, EltVT);
1047 else
1048 Op = DAG.getConstant(0, EltVT);
1049 Ops.assign(NumElements, Op);
1050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001053 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1054 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 // If this is a static alloca, generate it as the frameindex instead of
1058 // computation.
1059 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1060 DenseMap<const AllocaInst*, int>::iterator SI =
1061 FuncInfo.StaticAllocaMap.find(AI);
1062 if (SI != FuncInfo.StaticAllocaMap.end())
1063 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1064 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman28a17352010-07-01 01:59:43 +00001066 // If this is an instruction which fast-isel has deferred, select it now.
1067 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001068 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1069 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1070 SDValue Chain = DAG.getEntryNode();
1071 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001072 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001073
Dan Gohman28a17352010-07-01 01:59:43 +00001074 llvm_unreachable("Can't get register for value!");
1075 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076}
1077
Dan Gohman46510a72010-04-15 01:51:59 +00001078void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 SDValue Chain = getControlRoot();
1080 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001081 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001082
Dan Gohman7451d3e2010-05-29 17:03:36 +00001083 if (!FuncInfo.CanLowerReturn) {
1084 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001085 const Function *F = I.getParent()->getParent();
1086
1087 // Emit a store of the return value through the virtual register.
1088 // Leave Outs empty so that LowerReturn won't try to load return
1089 // registers the usual way.
1090 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001091 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001092 PtrValueVTs);
1093
1094 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1095 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001096
Owen Andersone50ed302009-08-10 22:56:29 +00001097 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001098 SmallVector<uint64_t, 4> Offsets;
1099 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001100 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001101
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001102 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001103 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001104 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1105 RetPtr.getValueType(), RetPtr,
1106 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001107 Chains[i] =
1108 DAG.getStore(Chain, getCurDebugLoc(),
1109 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001110 // FIXME: better loc info would be nice.
1111 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001112 }
1113
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001114 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1115 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001116 } else if (I.getNumOperands() != 0) {
1117 SmallVector<EVT, 4> ValueVTs;
1118 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1119 unsigned NumValues = ValueVTs.size();
1120 if (NumValues) {
1121 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1123 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001125 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001127 const Function *F = I.getParent()->getParent();
1128 if (F->paramHasAttr(0, Attribute::SExt))
1129 ExtendKind = ISD::SIGN_EXTEND;
1130 else if (F->paramHasAttr(0, Attribute::ZExt))
1131 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001132
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001133 // FIXME: C calling convention requires the return type to be promoted
1134 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001135 // conventions. The frontend should mark functions whose return values
1136 // require promoting with signext or zeroext attributes.
1137 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1138 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1139 if (VT.bitsLT(MinVT))
1140 VT = MinVT;
1141 }
1142
1143 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1144 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1145 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001146 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1148 &Parts[0], NumParts, PartVT, ExtendKind);
1149
1150 // 'inreg' on function refers to return value
1151 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1152 if (F->paramHasAttr(0, Attribute::InReg))
1153 Flags.setInReg();
1154
1155 // Propagate extension type if any
1156 if (F->paramHasAttr(0, Attribute::SExt))
1157 Flags.setSExt();
1158 else if (F->paramHasAttr(0, Attribute::ZExt))
1159 Flags.setZExt();
1160
Dan Gohmanc9403652010-07-07 15:54:55 +00001161 for (unsigned i = 0; i < NumParts; ++i) {
1162 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1163 /*isfixed=*/true));
1164 OutVals.push_back(Parts[i]);
1165 }
Evan Cheng3927f432009-03-25 20:20:11 +00001166 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001167 }
1168 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169
1170 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001171 CallingConv::ID CallConv =
1172 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001174 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001175
1176 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001178 "LowerReturn didn't return a valid chain!");
1179
1180 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182}
1183
Dan Gohmanad62f532009-04-23 23:13:24 +00001184/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1185/// created for it, emit nodes to copy the value into the virtual
1186/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001187void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001188 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1189 if (VMI != FuncInfo.ValueMap.end()) {
1190 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1191 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001192 }
1193}
1194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1196/// the current basic block, add it to ValueMap now so that we'll get a
1197/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001198void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // No need to export constants.
1200 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // Already exported?
1203 if (FuncInfo.isExportedInst(V)) return;
1204
1205 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1206 CopyValueToVirtualRegister(V, Reg);
1207}
1208
Dan Gohman46510a72010-04-15 01:51:59 +00001209bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001210 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // The operands of the setcc have to be in this block. We don't know
1212 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001213 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Can export from current BB.
1215 if (VI->getParent() == FromBB)
1216 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001218 // Is already exported, noop.
1219 return FuncInfo.isExportedInst(V);
1220 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 // If this is an argument, we can export it if the BB is the entry block or
1223 // if it is already exported.
1224 if (isa<Argument>(V)) {
1225 if (FromBB == &FromBB->getParent()->getEntryBlock())
1226 return true;
1227
1228 // Otherwise, can only export this if it is already exported.
1229 return FuncInfo.isExportedInst(V);
1230 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232 // Otherwise, constants can always be exported.
1233 return true;
1234}
1235
1236static bool InBlock(const Value *V, const BasicBlock *BB) {
1237 if (const Instruction *I = dyn_cast<Instruction>(V))
1238 return I->getParent() == BB;
1239 return true;
1240}
1241
Dan Gohmanc2277342008-10-17 21:16:08 +00001242/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1243/// This function emits a branch and is used at the leaves of an OR or an
1244/// AND operator tree.
1245///
1246void
Dan Gohman46510a72010-04-15 01:51:59 +00001247SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 MachineBasicBlock *TBB,
1249 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001250 MachineBasicBlock *CurBB,
1251 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 // If the leaf of the tree is a comparison, merge the condition into
1255 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001256 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001257 // The operands of the cmp have to be in this block. We don't know
1258 // how to export them from some other block. If this is the first block
1259 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001260 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001261 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1262 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001264 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001265 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001266 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001267 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 } else {
1269 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001270 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001272
1273 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1275 SwitchCases.push_back(CB);
1276 return;
1277 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001278 }
1279
1280 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001281 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001282 NULL, TBB, FBB, CurBB);
1283 SwitchCases.push_back(CB);
1284}
1285
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001287void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001288 MachineBasicBlock *TBB,
1289 MachineBasicBlock *FBB,
1290 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001291 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001292 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001293 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001294 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001296 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1297 BOp->getParent() != CurBB->getBasicBlock() ||
1298 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1299 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001300 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 return;
1302 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 // Create TmpBB after CurBB.
1305 MachineFunction::iterator BBI = CurBB;
1306 MachineFunction &MF = DAG.getMachineFunction();
1307 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1308 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 if (Opc == Instruction::Or) {
1311 // Codegen X | Y as:
1312 // jmp_if_X TBB
1313 // jmp TmpBB
1314 // TmpBB:
1315 // jmp_if_Y TBB
1316 // jmp FBB
1317 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 } else {
1325 assert(Opc == Instruction::And && "Unknown merge op!");
1326 // Codegen X & Y as:
1327 // jmp_if_X TmpBB
1328 // jmp FBB
1329 // TmpBB:
1330 // jmp_if_Y TBB
1331 // jmp FBB
1332 //
1333 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001339 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 }
1341}
1342
1343/// If the set of cases should be emitted as a series of branches, return true.
1344/// If we should emit this as a bunch of and/or'd together conditions, return
1345/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346bool
Dan Gohman2048b852009-11-23 18:04:58 +00001347SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 // If this is two comparisons of the same values or'd or and'd together, they
1351 // will get folded into a single comparison, so don't emit two blocks.
1352 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1353 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1354 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1355 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1356 return false;
1357 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001358
Chris Lattner133ce872010-01-02 00:00:03 +00001359 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1360 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1361 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1362 Cases[0].CC == Cases[1].CC &&
1363 isa<Constant>(Cases[0].CmpRHS) &&
1364 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1365 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1366 return false;
1367 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1368 return false;
1369 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 return true;
1372}
1373
Dan Gohman46510a72010-04-15 01:51:59 +00001374void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001375 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Update machine-CFG edges.
1378 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1379
1380 // Figure out which block is immediately after the current one.
1381 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001382 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001383 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 NextBlock = BBI;
1385
1386 if (I.isUnconditional()) {
1387 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001391 if (Succ0MBB != NextBlock)
1392 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001393 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001394 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 return;
1397 }
1398
1399 // If this condition is one of the special cases we handle, do special stuff
1400 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001401 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1403
1404 // If this is a series of conditions that are or'd or and'd together, emit
1405 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001406 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 // For example, instead of something like:
1408 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001411 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 // or C, F
1413 // jnz foo
1414 // Emit:
1415 // cmp A, B
1416 // je foo
1417 // cmp D, E
1418 // jle foo
1419 //
Dan Gohman46510a72010-04-15 01:51:59 +00001420 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Chris Lattnerde189be2010-11-30 18:12:52 +00001421 if (!TLI.isJumpExpensive() &&
1422 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 (BOp->getOpcode() == Instruction::And ||
1424 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001425 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1426 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 // If the compares in later blocks need to use values not currently
1428 // exported from this block, export them now. This block should always
1429 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001430 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Allow some cases to be rejected.
1433 if (ShouldEmitAsBranches(SwitchCases)) {
1434 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1435 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1436 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1437 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 SwitchCases.erase(SwitchCases.begin());
1442 return;
1443 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 // Okay, we decided not to do this, remove any inserted MBB's and clear
1446 // SwitchCases.
1447 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001448 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 SwitchCases.clear();
1451 }
1452 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001455 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001456 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458 // Use visitSwitchCase to actually insert the fast branch sequence for this
1459 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001460 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461}
1462
1463/// visitSwitchCase - Emits the necessary code to represent a single node in
1464/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001465void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1466 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 SDValue Cond;
1468 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001469 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001470
1471 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 if (CB.CmpMHS == NULL) {
1473 // Fold "(X == true)" to X and "(X == false)" to !X to
1474 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001475 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001476 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001478 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001479 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001481 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 } else {
1485 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1486
Anton Korobeynikov23218582008-12-23 22:25:27 +00001487 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1488 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489
1490 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001491 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492
1493 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001495 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001496 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001497 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001498 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 DAG.getConstant(High-Low, VT), ISD::SETULE);
1501 }
1502 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001505 SwitchBB->addSuccessor(CB.TrueBB);
1506 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 // Set NextBlock to be the MBB immediately after the current one, if any.
1509 // This is used to avoid emitting unnecessary branches to the next block.
1510 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001512 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 // If the lhs block is the next block, invert the condition so that we can
1516 // fall through to the lhs instead of the rhs block.
1517 if (CB.TrueBB == NextBlock) {
1518 std::swap(CB.TrueBB, CB.FalseBB);
1519 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001520 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001522
Dale Johannesenf5d97892009-02-04 01:48:28 +00001523 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001525 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001526
Evan Cheng266a99d2010-09-23 06:51:55 +00001527 // Insert the false branch. Do this even if it's a fall through branch,
1528 // this makes it easier to do DAG optimizations which require inverting
1529 // the branch condition.
1530 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1531 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001532
1533 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534}
1535
1536/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001537void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 // Emit the code for the jump table
1539 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001541 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1542 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001544 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1545 MVT::Other, Index.getValue(1),
1546 Table, Index);
1547 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548}
1549
1550/// visitJumpTableHeader - This function emits necessary code to produce index
1551/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001552void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 JumpTableHeader &JTH,
1554 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001555 // Subtract the lowest switch case value from the value being switched on and
1556 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 // difference between smallest and largest cases.
1558 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001559 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001560 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001561 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001562
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001563 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001564 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001565 // can be used as an index into the jump table in a subsequent basic block.
1566 // This value may be smaller or larger than the target's pointer type, and
1567 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001568 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001569
Dan Gohman89496d02010-07-02 00:10:16 +00001570 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001571 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1572 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 JT.Reg = JumpTableReg;
1574
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001575 // Emit the range check for the jump table, and branch to the default block
1576 // for the switch statement if the value being switched on exceeds the largest
1577 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001579 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001580 DAG.getConstant(JTH.Last-JTH.First,VT),
1581 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582
1583 // Set NextBlock to be the MBB immediately after the current one, if any.
1584 // This is used to avoid emitting unnecessary branches to the next block.
1585 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001586 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001587
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001588 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589 NextBlock = BBI;
1590
Dale Johannesen66978ee2009-01-31 02:22:37 +00001591 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001593 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594
Bill Wendling4533cac2010-01-28 21:51:40 +00001595 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001596 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1597 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001598
Bill Wendling87710f02009-12-21 23:47:40 +00001599 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600}
1601
1602/// visitBitTestHeader - This function emits necessary code to produce value
1603/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001604void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1605 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 // Subtract the minimum value
1607 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001608 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001609 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001610 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611
1612 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001613 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001614 TLI.getSetCCResultType(Sub.getValueType()),
1615 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001616 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617
Bill Wendling87710f02009-12-21 23:47:40 +00001618 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1619 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620
Dan Gohman89496d02010-07-02 00:10:16 +00001621 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001622 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1623 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624
1625 // Set NextBlock to be the MBB immediately after the current one, if any.
1626 // This is used to avoid emitting unnecessary branches to the next block.
1627 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001628 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001629 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630 NextBlock = BBI;
1631
1632 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1633
Dan Gohman99be8ae2010-04-19 22:41:47 +00001634 SwitchBB->addSuccessor(B.Default);
1635 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001636
Dale Johannesen66978ee2009-01-31 02:22:37 +00001637 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001639 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001640
Evan Cheng8c1f4322010-09-23 18:32:19 +00001641 if (MBB != NextBlock)
1642 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1643 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001644
Bill Wendling87710f02009-12-21 23:47:40 +00001645 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646}
1647
1648/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001649void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1650 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001651 BitTestCase &B,
1652 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001653 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001654 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001655 SDValue Cmp;
1656 if (CountPopulation_64(B.Mask) == 1) {
1657 // Testing for a single bit; just compare the shift count with what it
1658 // would need to be to shift a 1 bit in that position.
1659 Cmp = DAG.getSetCC(getCurDebugLoc(),
1660 TLI.getSetCCResultType(ShiftOp.getValueType()),
1661 ShiftOp,
1662 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1663 TLI.getPointerTy()),
1664 ISD::SETEQ);
1665 } else {
1666 // Make desired shift
1667 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1668 TLI.getPointerTy(),
1669 DAG.getConstant(1, TLI.getPointerTy()),
1670 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001671
Dan Gohman8e0163a2010-06-24 02:06:24 +00001672 // Emit bit tests and jumps
1673 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1674 TLI.getPointerTy(), SwitchVal,
1675 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1676 Cmp = DAG.getSetCC(getCurDebugLoc(),
1677 TLI.getSetCCResultType(AndOp.getValueType()),
1678 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1679 ISD::SETNE);
1680 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001681
Dan Gohman99be8ae2010-04-19 22:41:47 +00001682 SwitchBB->addSuccessor(B.TargetBB);
1683 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001684
Dale Johannesen66978ee2009-01-31 02:22:37 +00001685 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001687 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688
1689 // Set NextBlock to be the MBB immediately after the current one, if any.
1690 // This is used to avoid emitting unnecessary branches to the next block.
1691 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001692 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001693 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001694 NextBlock = BBI;
1695
Evan Cheng8c1f4322010-09-23 18:32:19 +00001696 if (NextMBB != NextBlock)
1697 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1698 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001699
Bill Wendling87710f02009-12-21 23:47:40 +00001700 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001701}
1702
Dan Gohman46510a72010-04-15 01:51:59 +00001703void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001704 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001705
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001706 // Retrieve successors.
1707 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1708 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1709
Gabor Greifb67e6b32009-01-15 11:10:44 +00001710 const Value *Callee(I.getCalledValue());
1711 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712 visitInlineAsm(&I);
1713 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001714 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715
1716 // If the value of the invoke is used outside of its defining block, make it
1717 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001718 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719
1720 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001721 InvokeMBB->addSuccessor(Return);
1722 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723
1724 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001725 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1726 MVT::Other, getControlRoot(),
1727 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728}
1729
Dan Gohman46510a72010-04-15 01:51:59 +00001730void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731}
1732
1733/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1734/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001735bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1736 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001737 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001738 MachineBasicBlock *Default,
1739 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001743 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001745 return false;
1746
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001747 // Get the MachineFunction which holds the current MBB. This is used when
1748 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001749 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750
1751 // Figure out which block is immediately after the current one.
1752 MachineBasicBlock *NextBlock = 0;
1753 MachineFunction::iterator BBI = CR.CaseBB;
1754
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001755 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 NextBlock = BBI;
1757
Benjamin Kramerce750f02010-11-22 09:45:38 +00001758 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759 // is the same as the other, but has one bit unset that the other has set,
1760 // use bit manipulation to do two compares at once. For example:
1761 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001762 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1763 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1764 if (Size == 2 && CR.CaseBB == SwitchBB) {
1765 Case &Small = *CR.Range.first;
1766 Case &Big = *(CR.Range.second-1);
1767
1768 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1769 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1770 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1771
1772 // Check that there is only one bit different.
1773 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1774 (SmallValue | BigValue) == BigValue) {
1775 // Isolate the common bit.
1776 APInt CommonBit = BigValue & ~SmallValue;
1777 assert((SmallValue | CommonBit) == BigValue &&
1778 CommonBit.countPopulation() == 1 && "Not a common bit?");
1779
1780 SDValue CondLHS = getValue(SV);
1781 EVT VT = CondLHS.getValueType();
1782 DebugLoc DL = getCurDebugLoc();
1783
1784 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1785 DAG.getConstant(CommonBit, VT));
1786 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1787 Or, DAG.getConstant(BigValue, VT),
1788 ISD::SETEQ);
1789
1790 // Update successor info.
1791 SwitchBB->addSuccessor(Small.BB);
1792 SwitchBB->addSuccessor(Default);
1793
1794 // Insert the true branch.
1795 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1796 getControlRoot(), Cond,
1797 DAG.getBasicBlock(Small.BB));
1798
1799 // Insert the false branch.
1800 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1801 DAG.getBasicBlock(Default));
1802
1803 DAG.setRoot(BrCond);
1804 return true;
1805 }
1806 }
1807 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809 // Rearrange the case blocks so that the last one falls through if possible.
1810 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1811 // The last case block won't fall through into 'NextBlock' if we emit the
1812 // branches in this order. See if rearranging a case value would help.
1813 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1814 if (I->BB == NextBlock) {
1815 std::swap(*I, BackCase);
1816 break;
1817 }
1818 }
1819 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821 // Create a CaseBlock record representing a conditional branch to
1822 // the Case's target mbb if the value being switched on SV is equal
1823 // to C.
1824 MachineBasicBlock *CurBlock = CR.CaseBB;
1825 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1826 MachineBasicBlock *FallThrough;
1827 if (I != E-1) {
1828 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1829 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001830
1831 // Put SV in a virtual register to make it available from the new blocks.
1832 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 } else {
1834 // If the last case doesn't match, go to the default block.
1835 FallThrough = Default;
1836 }
1837
Dan Gohman46510a72010-04-15 01:51:59 +00001838 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001839 ISD::CondCode CC;
1840 if (I->High == I->Low) {
1841 // This is just small small case range :) containing exactly 1 case
1842 CC = ISD::SETEQ;
1843 LHS = SV; RHS = I->High; MHS = NULL;
1844 } else {
1845 CC = ISD::SETLE;
1846 LHS = I->Low; MHS = SV; RHS = I->High;
1847 }
1848 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850 // If emitting the first comparison, just call visitSwitchCase to emit the
1851 // code into the current block. Otherwise, push the CaseBlock onto the
1852 // vector to be later processed by SDISel, and insert the node's MBB
1853 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001854 if (CurBlock == SwitchBB)
1855 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856 else
1857 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001859 CurBlock = FallThrough;
1860 }
1861
1862 return true;
1863}
1864
1865static inline bool areJTsAllowed(const TargetLowering &TLI) {
1866 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1868 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001870
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001871static APInt ComputeRange(const APInt &First, const APInt &Last) {
1872 APInt LastExt(Last), FirstExt(First);
1873 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1874 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1875 return (LastExt - FirstExt + 1ULL);
1876}
1877
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001879bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1880 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001881 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001882 MachineBasicBlock* Default,
1883 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 Case& FrontCase = *CR.Range.first;
1885 Case& BackCase = *(CR.Range.second-1);
1886
Chris Lattnere880efe2009-11-07 07:50:34 +00001887 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1888 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889
Chris Lattnere880efe2009-11-07 07:50:34 +00001890 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1892 I!=E; ++I)
1893 TSize += I->size();
1894
Dan Gohmane0567812010-04-08 23:03:40 +00001895 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001896 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001897
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001898 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001899 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900 if (Density < 0.4)
1901 return false;
1902
David Greene4b69d992010-01-05 01:24:57 +00001903 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001904 << "First entry: " << First << ". Last entry: " << Last << '\n'
1905 << "Range: " << Range
1906 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001907
1908 // Get the MachineFunction which holds the current MBB. This is used when
1909 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001910 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911
1912 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001914 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915
1916 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1917
1918 // Create a new basic block to hold the code for loading the address
1919 // of the jump table, and jumping to it. Update successor information;
1920 // we will either branch to the default case for the switch, or the jump
1921 // table.
1922 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1923 CurMF->insert(BBI, JumpTableBB);
1924 CR.CaseBB->addSuccessor(Default);
1925 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001926
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 // Build a vector of destination BBs, corresponding to each target
1928 // of the jump table. If the value of the jump table slot corresponds to
1929 // a case statement, push the case's BB onto the vector, otherwise, push
1930 // the default BB.
1931 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001932 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001934 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1935 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001936
1937 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001938 DestBBs.push_back(I->BB);
1939 if (TEI==High)
1940 ++I;
1941 } else {
1942 DestBBs.push_back(Default);
1943 }
1944 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001947 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1948 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 E = DestBBs.end(); I != E; ++I) {
1950 if (!SuccsHandled[(*I)->getNumber()]) {
1951 SuccsHandled[(*I)->getNumber()] = true;
1952 JumpTableBB->addSuccessor(*I);
1953 }
1954 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001955
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001956 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001957 unsigned JTEncoding = TLI.getJumpTableEncoding();
1958 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001959 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 // Set the jump table information so that we can codegen it as a second
1962 // MachineBasicBlock
1963 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001964 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1965 if (CR.CaseBB == SwitchBB)
1966 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 JTCases.push_back(JumpTableBlock(JTH, JT));
1969
1970 return true;
1971}
1972
1973/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1974/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001975bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1976 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001977 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001978 MachineBasicBlock *Default,
1979 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001980 // Get the MachineFunction which holds the current MBB. This is used when
1981 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001982 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983
1984 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001986 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001987
1988 Case& FrontCase = *CR.Range.first;
1989 Case& BackCase = *(CR.Range.second-1);
1990 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1991
1992 // Size is the number of Cases represented by this range.
1993 unsigned Size = CR.Range.second - CR.Range.first;
1994
Chris Lattnere880efe2009-11-07 07:50:34 +00001995 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1996 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 double FMetric = 0;
1998 CaseItr Pivot = CR.Range.first + Size/2;
1999
2000 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2001 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002002 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2004 I!=E; ++I)
2005 TSize += I->size();
2006
Chris Lattnere880efe2009-11-07 07:50:34 +00002007 APInt LSize = FrontCase.size();
2008 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002009 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002010 << "First: " << First << ", Last: " << Last <<'\n'
2011 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002012 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2013 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002014 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2015 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002016 APInt Range = ComputeRange(LEnd, RBegin);
2017 assert((Range - 2ULL).isNonNegative() &&
2018 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002019 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002020 (LEnd - First + 1ULL).roundToDouble();
2021 double RDensity = (double)RSize.roundToDouble() /
2022 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002023 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002025 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002026 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2027 << "LDensity: " << LDensity
2028 << ", RDensity: " << RDensity << '\n'
2029 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002030 if (FMetric < Metric) {
2031 Pivot = J;
2032 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002033 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 }
2035
2036 LSize += J->size();
2037 RSize -= J->size();
2038 }
2039 if (areJTsAllowed(TLI)) {
2040 // If our case is dense we *really* should handle it earlier!
2041 assert((FMetric > 0) && "Should handle dense range earlier!");
2042 } else {
2043 Pivot = CR.Range.first + Size/2;
2044 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002046 CaseRange LHSR(CR.Range.first, Pivot);
2047 CaseRange RHSR(Pivot, CR.Range.second);
2048 Constant *C = Pivot->Low;
2049 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002052 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002053 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002054 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 // Pivot's Value, then we can branch directly to the LHS's Target,
2056 // rather than creating a leaf node for it.
2057 if ((LHSR.second - LHSR.first) == 1 &&
2058 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002059 cast<ConstantInt>(C)->getValue() ==
2060 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 TrueBB = LHSR.first->BB;
2062 } else {
2063 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2064 CurMF->insert(BBI, TrueBB);
2065 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002066
2067 // Put SV in a virtual register to make it available from the new blocks.
2068 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002069 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 // Similar to the optimization above, if the Value being switched on is
2072 // known to be less than the Constant CR.LT, and the current Case Value
2073 // is CR.LT - 1, then we can branch directly to the target block for
2074 // the current Case Value, rather than emitting a RHS leaf node for it.
2075 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002076 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2077 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002078 FalseBB = RHSR.first->BB;
2079 } else {
2080 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2081 CurMF->insert(BBI, FalseBB);
2082 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002083
2084 // Put SV in a virtual register to make it available from the new blocks.
2085 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002086 }
2087
2088 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002089 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002090 // Otherwise, branch to LHS.
2091 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2092
Dan Gohman99be8ae2010-04-19 22:41:47 +00002093 if (CR.CaseBB == SwitchBB)
2094 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 else
2096 SwitchCases.push_back(CB);
2097
2098 return true;
2099}
2100
2101/// handleBitTestsSwitchCase - if current case range has few destination and
2102/// range span less, than machine word bitwidth, encode case range into series
2103/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002104bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2105 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002106 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002107 MachineBasicBlock* Default,
2108 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002109 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002110 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111
2112 Case& FrontCase = *CR.Range.first;
2113 Case& BackCase = *(CR.Range.second-1);
2114
2115 // Get the MachineFunction which holds the current MBB. This is used when
2116 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002117 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002119 // If target does not have legal shift left, do not emit bit tests at all.
2120 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2121 return false;
2122
Anton Korobeynikov23218582008-12-23 22:25:27 +00002123 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2125 I!=E; ++I) {
2126 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130 // Count unique destinations
2131 SmallSet<MachineBasicBlock*, 4> Dests;
2132 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2133 Dests.insert(I->BB);
2134 if (Dests.size() > 3)
2135 // Don't bother the code below, if there are too much unique destinations
2136 return false;
2137 }
David Greene4b69d992010-01-05 01:24:57 +00002138 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002139 << Dests.size() << '\n'
2140 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002141
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002143 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2144 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002145 APInt cmpRange = maxValue - minValue;
2146
David Greene4b69d992010-01-05 01:24:57 +00002147 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002148 << "Low bound: " << minValue << '\n'
2149 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002150
Dan Gohmane0567812010-04-08 23:03:40 +00002151 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152 (!(Dests.size() == 1 && numCmps >= 3) &&
2153 !(Dests.size() == 2 && numCmps >= 5) &&
2154 !(Dests.size() >= 3 && numCmps >= 6)))
2155 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002156
David Greene4b69d992010-01-05 01:24:57 +00002157 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002158 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 // Optimize the case where all the case values fit in a
2161 // word without having to subtract minValue. In this case,
2162 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002163 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002164 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002165 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002166 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002168
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002169 CaseBitsVector CasesBits;
2170 unsigned i, count = 0;
2171
2172 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2173 MachineBasicBlock* Dest = I->BB;
2174 for (i = 0; i < count; ++i)
2175 if (Dest == CasesBits[i].BB)
2176 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 if (i == count) {
2179 assert((count < 3) && "Too much destinations to test!");
2180 CasesBits.push_back(CaseBits(0, Dest, 0));
2181 count++;
2182 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002183
2184 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2185 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2186
2187 uint64_t lo = (lowValue - lowBound).getZExtValue();
2188 uint64_t hi = (highValue - lowBound).getZExtValue();
2189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 for (uint64_t j = lo; j <= hi; j++) {
2191 CasesBits[i].Mask |= 1ULL << j;
2192 CasesBits[i].Bits++;
2193 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 }
2196 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 BitTestInfo BTC;
2199
2200 // Figure out which block is immediately after the current one.
2201 MachineFunction::iterator BBI = CR.CaseBB;
2202 ++BBI;
2203
2204 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2205
David Greene4b69d992010-01-05 01:24:57 +00002206 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002208 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002209 << ", Bits: " << CasesBits[i].Bits
2210 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211
2212 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2213 CurMF->insert(BBI, CaseBB);
2214 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2215 CaseBB,
2216 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002217
2218 // Put SV in a virtual register to make it available from the new blocks.
2219 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002221
2222 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002223 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 CR.CaseBB, Default, BTC);
2225
Dan Gohman99be8ae2010-04-19 22:41:47 +00002226 if (CR.CaseBB == SwitchBB)
2227 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002229 BitTestCases.push_back(BTB);
2230
2231 return true;
2232}
2233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002235size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2236 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002237 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238
2239 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002240 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2242 Cases.push_back(Case(SI.getSuccessorValue(i),
2243 SI.getSuccessorValue(i),
2244 SMBB));
2245 }
2246 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2247
2248 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002249 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250 // Must recompute end() each iteration because it may be
2251 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002252 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2253 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2254 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 MachineBasicBlock* nextBB = J->BB;
2256 MachineBasicBlock* currentBB = I->BB;
2257
2258 // If the two neighboring cases go to the same destination, merge them
2259 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002260 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261 I->High = J->High;
2262 J = Cases.erase(J);
2263 } else {
2264 I = J++;
2265 }
2266 }
2267
2268 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2269 if (I->Low != I->High)
2270 // A range counts double, since it requires two compares.
2271 ++numCmps;
2272 }
2273
2274 return numCmps;
2275}
2276
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002277void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2278 MachineBasicBlock *Last) {
2279 // Update JTCases.
2280 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2281 if (JTCases[i].first.HeaderBB == First)
2282 JTCases[i].first.HeaderBB = Last;
2283
2284 // Update BitTestCases.
2285 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2286 if (BitTestCases[i].Parent == First)
2287 BitTestCases[i].Parent = Last;
2288}
2289
Dan Gohman46510a72010-04-15 01:51:59 +00002290void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002291 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002293 // Figure out which block is immediately after the current one.
2294 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002295 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2296
2297 // If there is only the default destination, branch to it if it is not the
2298 // next basic block. Otherwise, just fall through.
2299 if (SI.getNumOperands() == 2) {
2300 // Update machine-CFG edges.
2301
2302 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002303 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002304 if (Default != NextBlock)
2305 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2306 MVT::Other, getControlRoot(),
2307 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 return;
2310 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 // If there are any non-default case statements, create a vector of Cases
2313 // representing each one, and sort the vector so that we can efficiently
2314 // create a binary search tree from them.
2315 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002316 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002317 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002318 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002319 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002320
2321 // Get the Value to be switched on and default basic blocks, which will be
2322 // inserted into CaseBlock records, representing basic blocks in the binary
2323 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002324 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325
2326 // Push the initial CaseRec onto the worklist
2327 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002328 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2329 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330
2331 while (!WorkList.empty()) {
2332 // Grab a record representing a case range to process off the worklist
2333 CaseRec CR = WorkList.back();
2334 WorkList.pop_back();
2335
Dan Gohman99be8ae2010-04-19 22:41:47 +00002336 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002337 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 // If the range has few cases (two or less) emit a series of specific
2340 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002341 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002343
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002344 // If the switch has more than 5 blocks, and at least 40% dense, and the
2345 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002347 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002348 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2351 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002352 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353 }
2354}
2355
Dan Gohman46510a72010-04-15 01:51:59 +00002356void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002357 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002358
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002359 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002360 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002361 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002362 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002363 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002364 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002365 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2366 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002367 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002368
Bill Wendling4533cac2010-01-28 21:51:40 +00002369 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2370 MVT::Other, getControlRoot(),
2371 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002372}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373
Dan Gohman46510a72010-04-15 01:51:59 +00002374void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 // -0.0 - X --> fneg
2376 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002377 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2379 const VectorType *DestTy = cast<VectorType>(I.getType());
2380 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002381 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002382 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002383 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002384 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002386 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2387 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 return;
2389 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002390 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002392
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002393 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002394 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002395 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002396 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2397 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002398 return;
2399 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002401 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402}
2403
Dan Gohman46510a72010-04-15 01:51:59 +00002404void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405 SDValue Op1 = getValue(I.getOperand(0));
2406 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002407 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2408 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409}
2410
Dan Gohman46510a72010-04-15 01:51:59 +00002411void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412 SDValue Op1 = getValue(I.getOperand(0));
2413 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002414 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002415 Op2.getValueType() != TLI.getShiftAmountTy()) {
2416 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002417 EVT PTy = TLI.getPointerTy();
2418 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002419 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002420 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2421 TLI.getShiftAmountTy(), Op2);
2422 // If the operand is larger than the shift count type but the shift
2423 // count type has enough bits to represent any shift value, truncate
2424 // it now. This is a common case and it exposes the truncate to
2425 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002426 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002427 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2428 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2429 TLI.getShiftAmountTy(), Op2);
2430 // Otherwise we'll need to temporarily settle for some other
2431 // convenient type; type legalization will make adjustments as
2432 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002433 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002434 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002435 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002436 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002437 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002438 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002440
Bill Wendling4533cac2010-01-28 21:51:40 +00002441 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2442 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443}
2444
Dan Gohman46510a72010-04-15 01:51:59 +00002445void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002447 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002449 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 predicate = ICmpInst::Predicate(IC->getPredicate());
2451 SDValue Op1 = getValue(I.getOperand(0));
2452 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002453 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002454
Owen Andersone50ed302009-08-10 22:56:29 +00002455 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002456 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457}
2458
Dan Gohman46510a72010-04-15 01:51:59 +00002459void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002461 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002463 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002464 predicate = FCmpInst::Predicate(FC->getPredicate());
2465 SDValue Op1 = getValue(I.getOperand(0));
2466 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002467 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002468 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002469 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470}
2471
Dan Gohman46510a72010-04-15 01:51:59 +00002472void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002473 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002474 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2475 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002476 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002477
Bill Wendling49fcff82009-12-21 22:30:11 +00002478 SmallVector<SDValue, 4> Values(NumValues);
2479 SDValue Cond = getValue(I.getOperand(0));
2480 SDValue TrueVal = getValue(I.getOperand(1));
2481 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002482
Bill Wendling4533cac2010-01-28 21:51:40 +00002483 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002484 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002485 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2486 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002487 SDValue(TrueVal.getNode(),
2488 TrueVal.getResNo() + i),
2489 SDValue(FalseVal.getNode(),
2490 FalseVal.getResNo() + i));
2491
Bill Wendling4533cac2010-01-28 21:51:40 +00002492 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2493 DAG.getVTList(&ValueVTs[0], NumValues),
2494 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002495}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496
Dan Gohman46510a72010-04-15 01:51:59 +00002497void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2499 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002500 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002501 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502}
2503
Dan Gohman46510a72010-04-15 01:51:59 +00002504void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2506 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2507 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002508 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002509 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002510}
2511
Dan Gohman46510a72010-04-15 01:51:59 +00002512void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2514 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2515 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002516 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002517 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518}
2519
Dan Gohman46510a72010-04-15 01:51:59 +00002520void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521 // FPTrunc is never a no-op cast, no need to check
2522 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002523 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002524 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2525 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526}
2527
Dan Gohman46510a72010-04-15 01:51:59 +00002528void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002529 // FPTrunc is never a no-op cast, no need to check
2530 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002531 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002532 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533}
2534
Dan Gohman46510a72010-04-15 01:51:59 +00002535void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536 // FPToUI is never a no-op cast, no need to check
2537 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002538 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002539 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540}
2541
Dan Gohman46510a72010-04-15 01:51:59 +00002542void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543 // FPToSI is never a no-op cast, no need to check
2544 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002545 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002546 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002547}
2548
Dan Gohman46510a72010-04-15 01:51:59 +00002549void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550 // UIToFP is never a no-op cast, no need to check
2551 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002552 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002553 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002554}
2555
Dan Gohman46510a72010-04-15 01:51:59 +00002556void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002557 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002558 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002559 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002560 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002561}
2562
Dan Gohman46510a72010-04-15 01:51:59 +00002563void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564 // What to do depends on the size of the integer and the size of the pointer.
2565 // We can either truncate, zero extend, or no-op, accordingly.
2566 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002567 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002568 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002569}
2570
Dan Gohman46510a72010-04-15 01:51:59 +00002571void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002572 // What to do depends on the size of the integer and the size of the pointer.
2573 // We can either truncate, zero extend, or no-op, accordingly.
2574 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002575 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002576 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577}
2578
Dan Gohman46510a72010-04-15 01:51:59 +00002579void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002581 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002582
Bill Wendling49fcff82009-12-21 22:30:11 +00002583 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002584 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002585 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002586 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002587 DestVT, N)); // convert types.
2588 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002589 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590}
2591
Dan Gohman46510a72010-04-15 01:51:59 +00002592void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002593 SDValue InVec = getValue(I.getOperand(0));
2594 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002595 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002596 TLI.getPointerTy(),
2597 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002598 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2599 TLI.getValueType(I.getType()),
2600 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002601}
2602
Dan Gohman46510a72010-04-15 01:51:59 +00002603void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002605 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002606 TLI.getPointerTy(),
2607 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002608 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2609 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610}
2611
Mon P Wangaeb06d22008-11-10 04:46:22 +00002612// Utility for visitShuffleVector - Returns true if the mask is mask starting
2613// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002614static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2615 unsigned MaskNumElts = Mask.size();
2616 for (unsigned i = 0; i != MaskNumElts; ++i)
2617 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002619 return true;
2620}
2621
Dan Gohman46510a72010-04-15 01:51:59 +00002622void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002624 SDValue Src1 = getValue(I.getOperand(0));
2625 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002626
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 // Convert the ConstantVector mask operand into an array of ints, with -1
2628 // representing undef values.
2629 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002630 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002631 unsigned MaskNumElts = MaskElts.size();
2632 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 if (isa<UndefValue>(MaskElts[i]))
2634 Mask.push_back(-1);
2635 else
2636 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2637 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002638
Owen Andersone50ed302009-08-10 22:56:29 +00002639 EVT VT = TLI.getValueType(I.getType());
2640 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002641 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002642
Mon P Wangc7849c22008-11-16 05:06:27 +00002643 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002644 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2645 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002646 return;
2647 }
2648
2649 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002650 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2651 // Mask is longer than the source vectors and is a multiple of the source
2652 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002653 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002654 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2655 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002656 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2657 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002658 return;
2659 }
2660
Mon P Wangc7849c22008-11-16 05:06:27 +00002661 // Pad both vectors with undefs to make them the same length as the mask.
2662 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2664 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002665 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002666
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2668 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002669 MOps1[0] = Src1;
2670 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002671
2672 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2673 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 &MOps1[0], NumConcat);
2675 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002676 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002678
Mon P Wangaeb06d22008-11-10 04:46:22 +00002679 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002681 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002682 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002683 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002684 MappedOps.push_back(Idx);
2685 else
2686 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002687 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002688
Bill Wendling4533cac2010-01-28 21:51:40 +00002689 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2690 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002691 return;
2692 }
2693
Mon P Wangc7849c22008-11-16 05:06:27 +00002694 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002695 // Analyze the access pattern of the vector to see if we can extract
2696 // two subvectors and do the shuffle. The analysis is done by calculating
2697 // the range of elements the mask access on both vectors.
2698 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2699 int MaxRange[2] = {-1, -1};
2700
Nate Begeman5a5ca152009-04-29 05:20:52 +00002701 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 int Idx = Mask[i];
2703 int Input = 0;
2704 if (Idx < 0)
2705 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002706
Nate Begeman5a5ca152009-04-29 05:20:52 +00002707 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002708 Input = 1;
2709 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002710 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 if (Idx > MaxRange[Input])
2712 MaxRange[Input] = Idx;
2713 if (Idx < MinRange[Input])
2714 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002715 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002716
Mon P Wangc7849c22008-11-16 05:06:27 +00002717 // Check if the access is smaller than the vector size and can we find
2718 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002719 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2720 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002721 int StartIdx[2]; // StartIdx to extract from
2722 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002723 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002724 RangeUse[Input] = 0; // Unused
2725 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002726 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002727 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002728 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002729 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002730 RangeUse[Input] = 1; // Extract from beginning of the vector
2731 StartIdx[Input] = 0;
2732 } else {
2733 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002734 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002735 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002736 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002737 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002738 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002739 }
2740
Bill Wendling636e2582009-08-21 18:16:06 +00002741 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002742 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002743 return;
2744 }
2745 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2746 // Extract appropriate subvector and generate a vector shuffle
2747 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002748 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002749 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002750 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002751 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002752 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002753 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002754 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002755
Mon P Wangc7849c22008-11-16 05:06:27 +00002756 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002758 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 int Idx = Mask[i];
2760 if (Idx < 0)
2761 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002762 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 MappedOps.push_back(Idx - StartIdx[0]);
2764 else
2765 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002766 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002767
Bill Wendling4533cac2010-01-28 21:51:40 +00002768 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2769 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002770 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002771 }
2772 }
2773
Mon P Wangc7849c22008-11-16 05:06:27 +00002774 // We can't use either concat vectors or extract subvectors so fall back to
2775 // replacing the shuffle with extract and build vector.
2776 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002777 EVT EltVT = VT.getVectorElementType();
2778 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002779 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002780 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002782 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002783 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002785 SDValue Res;
2786
Nate Begeman5a5ca152009-04-29 05:20:52 +00002787 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002788 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2789 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002790 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002791 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2792 EltVT, Src2,
2793 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2794
2795 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002796 }
2797 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002798
Bill Wendling4533cac2010-01-28 21:51:40 +00002799 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2800 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801}
2802
Dan Gohman46510a72010-04-15 01:51:59 +00002803void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804 const Value *Op0 = I.getOperand(0);
2805 const Value *Op1 = I.getOperand(1);
2806 const Type *AggTy = I.getType();
2807 const Type *ValTy = Op1->getType();
2808 bool IntoUndef = isa<UndefValue>(Op0);
2809 bool FromUndef = isa<UndefValue>(Op1);
2810
Dan Gohman0dadb152010-10-06 16:18:29 +00002811 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812
Owen Andersone50ed302009-08-10 22:56:29 +00002813 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002815 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002816 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2817
2818 unsigned NumAggValues = AggValueVTs.size();
2819 unsigned NumValValues = ValValueVTs.size();
2820 SmallVector<SDValue, 4> Values(NumAggValues);
2821
2822 SDValue Agg = getValue(Op0);
2823 SDValue Val = getValue(Op1);
2824 unsigned i = 0;
2825 // Copy the beginning value(s) from the original aggregate.
2826 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002827 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002828 SDValue(Agg.getNode(), Agg.getResNo() + i);
2829 // Copy values from the inserted value(s).
2830 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002831 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2833 // Copy remaining value(s) from the original aggregate.
2834 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002835 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002836 SDValue(Agg.getNode(), Agg.getResNo() + i);
2837
Bill Wendling4533cac2010-01-28 21:51:40 +00002838 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2839 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2840 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841}
2842
Dan Gohman46510a72010-04-15 01:51:59 +00002843void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844 const Value *Op0 = I.getOperand(0);
2845 const Type *AggTy = Op0->getType();
2846 const Type *ValTy = I.getType();
2847 bool OutOfUndef = isa<UndefValue>(Op0);
2848
Dan Gohman0dadb152010-10-06 16:18:29 +00002849 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002850
Owen Andersone50ed302009-08-10 22:56:29 +00002851 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002852 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2853
2854 unsigned NumValValues = ValValueVTs.size();
2855 SmallVector<SDValue, 4> Values(NumValValues);
2856
2857 SDValue Agg = getValue(Op0);
2858 // Copy out the selected value(s).
2859 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2860 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002861 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002862 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002863 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002864
Bill Wendling4533cac2010-01-28 21:51:40 +00002865 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2866 DAG.getVTList(&ValValueVTs[0], NumValValues),
2867 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868}
2869
Dan Gohman46510a72010-04-15 01:51:59 +00002870void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002871 SDValue N = getValue(I.getOperand(0));
2872 const Type *Ty = I.getOperand(0)->getType();
2873
Dan Gohman46510a72010-04-15 01:51:59 +00002874 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002875 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002876 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002877 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2878 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2879 if (Field) {
2880 // N = N + Offset
2881 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002882 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002883 DAG.getIntPtrConstant(Offset));
2884 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002886 Ty = StTy->getElementType(Field);
2887 } else {
2888 Ty = cast<SequentialType>(Ty)->getElementType();
2889
2890 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002891 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002892 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002893 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002894 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002895 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002896 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002897 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002898 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002899 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2900 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002901 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002902 else
Evan Chengb1032a82009-02-09 20:54:38 +00002903 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002904
Dale Johannesen66978ee2009-01-31 02:22:37 +00002905 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002906 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002907 continue;
2908 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002909
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002910 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002911 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2912 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002913 SDValue IdxN = getValue(Idx);
2914
2915 // If the index is smaller or larger than intptr_t, truncate or extend
2916 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002917 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002918
2919 // If this is a multiply by a power of two, turn it into a shl
2920 // immediately. This is a very common case.
2921 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002922 if (ElementSize.isPowerOf2()) {
2923 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002924 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002925 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002926 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002927 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002928 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002929 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002930 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002931 }
2932 }
2933
Scott Michelfdc40a02009-02-17 22:15:04 +00002934 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002935 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936 }
2937 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002939 setValue(&I, N);
2940}
2941
Dan Gohman46510a72010-04-15 01:51:59 +00002942void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002943 // If this is a fixed sized alloca in the entry block of the function,
2944 // allocate it statically on the stack.
2945 if (FuncInfo.StaticAllocaMap.count(&I))
2946 return; // getValue will auto-populate this.
2947
2948 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002949 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002950 unsigned Align =
2951 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2952 I.getAlignment());
2953
2954 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002955
Owen Andersone50ed302009-08-10 22:56:29 +00002956 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002957 if (AllocSize.getValueType() != IntPtr)
2958 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2959
2960 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2961 AllocSize,
2962 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 // Handle alignment. If the requested alignment is less than or equal to
2965 // the stack alignment, ignore it. If the size is greater than or equal to
2966 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002967 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968 if (Align <= StackAlign)
2969 Align = 0;
2970
2971 // Round the size of the allocation up to the stack alignment size
2972 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002973 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002974 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002978 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002979 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2981
2982 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002983 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002984 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002985 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 setValue(&I, DSA);
2987 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989 // Inform the Frame Information that we have just allocated a variable-sized
2990 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002991 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992}
2993
Dan Gohman46510a72010-04-15 01:51:59 +00002994void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002995 const Value *SV = I.getOperand(0);
2996 SDValue Ptr = getValue(SV);
2997
2998 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003001 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003003 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003004
Owen Andersone50ed302009-08-10 22:56:29 +00003005 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003006 SmallVector<uint64_t, 4> Offsets;
3007 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3008 unsigned NumValues = ValueVTs.size();
3009 if (NumValues == 0)
3010 return;
3011
3012 SDValue Root;
3013 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003014 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 // Serialize volatile loads with other side effects.
3016 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003017 else if (AA->pointsToConstantMemory(
3018 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019 // Do not serialize (non-volatile) loads of constant memory with anything.
3020 Root = DAG.getEntryNode();
3021 ConstantMemory = true;
3022 } else {
3023 // Do not serialize non-volatile loads against each other.
3024 Root = DAG.getRoot();
3025 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003027 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003028 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3029 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003030 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003031 unsigned ChainI = 0;
3032 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3033 // Serializing loads here may result in excessive register pressure, and
3034 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3035 // could recover a bit by hoisting nodes upward in the chain by recognizing
3036 // they are side-effect free or do not alias. The optimizer should really
3037 // avoid this case by converting large object/array copies to llvm.memcpy
3038 // (MaxParallelChains should always remain as failsafe).
3039 if (ChainI == MaxParallelChains) {
3040 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3041 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3042 MVT::Other, &Chains[0], ChainI);
3043 Root = Chain;
3044 ChainI = 0;
3045 }
Bill Wendling856ff412009-12-22 00:12:37 +00003046 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3047 PtrVT, Ptr,
3048 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003049 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003050 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003051 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003054 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003058 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003059 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003060 if (isVolatile)
3061 DAG.setRoot(Chain);
3062 else
3063 PendingLoads.push_back(Chain);
3064 }
3065
Bill Wendling4533cac2010-01-28 21:51:40 +00003066 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3067 DAG.getVTList(&ValueVTs[0], NumValues),
3068 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003069}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070
Dan Gohman46510a72010-04-15 01:51:59 +00003071void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3072 const Value *SrcV = I.getOperand(0);
3073 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003074
Owen Andersone50ed302009-08-10 22:56:29 +00003075 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076 SmallVector<uint64_t, 4> Offsets;
3077 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3078 unsigned NumValues = ValueVTs.size();
3079 if (NumValues == 0)
3080 return;
3081
3082 // Get the lowered operands. Note that we do this after
3083 // checking if NumResults is zero, because with zero results
3084 // the operands won't have values in the map.
3085 SDValue Src = getValue(SrcV);
3086 SDValue Ptr = getValue(PtrV);
3087
3088 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003089 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3090 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003091 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003093 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003094 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003095 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003096
Andrew Trickde91f3c2010-11-12 17:50:46 +00003097 unsigned ChainI = 0;
3098 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3099 // See visitLoad comments.
3100 if (ChainI == MaxParallelChains) {
3101 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3102 MVT::Other, &Chains[0], ChainI);
3103 Root = Chain;
3104 ChainI = 0;
3105 }
Bill Wendling856ff412009-12-22 00:12:37 +00003106 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3107 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003108 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3109 SDValue(Src.getNode(), Src.getResNo() + i),
3110 Add, MachinePointerInfo(PtrV, Offsets[i]),
3111 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3112 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003113 }
3114
Devang Patel7e13efa2010-10-26 22:14:52 +00003115 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003116 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003117 ++SDNodeOrder;
3118 AssignOrderingToNode(StoreNode.getNode());
3119 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003120}
3121
3122/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3123/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003124void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003125 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003126 bool HasChain = !I.doesNotAccessMemory();
3127 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3128
3129 // Build the operand list.
3130 SmallVector<SDValue, 8> Ops;
3131 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3132 if (OnlyLoad) {
3133 // We don't need to serialize loads against other loads.
3134 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003135 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003136 Ops.push_back(getRoot());
3137 }
3138 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003139
3140 // Info is set by getTgtMemInstrinsic
3141 TargetLowering::IntrinsicInfo Info;
3142 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3143
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003144 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003145 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3146 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003147 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003148
3149 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003150 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3151 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003152 assert(TLI.isTypeLegal(Op.getValueType()) &&
3153 "Intrinsic uses a non-legal type?");
3154 Ops.push_back(Op);
3155 }
3156
Owen Andersone50ed302009-08-10 22:56:29 +00003157 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003158 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3159#ifndef NDEBUG
3160 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3161 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3162 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003163 }
Bob Wilson8d919552009-07-31 22:41:21 +00003164#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168
Bob Wilson8d919552009-07-31 22:41:21 +00003169 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003170
3171 // Create the node.
3172 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003173 if (IsTgtIntrinsic) {
3174 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003175 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003176 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003177 Info.memVT,
3178 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003179 Info.align, Info.vol,
3180 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003181 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003182 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003183 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003184 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003185 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003186 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003187 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003188 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003189 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003190 }
3191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003192 if (HasChain) {
3193 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3194 if (OnlyLoad)
3195 PendingLoads.push_back(Chain);
3196 else
3197 DAG.setRoot(Chain);
3198 }
Bill Wendling856ff412009-12-22 00:12:37 +00003199
Benjamin Kramerf0127052010-01-05 13:12:22 +00003200 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003201 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003202 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003203 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003204 }
Bill Wendling856ff412009-12-22 00:12:37 +00003205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003206 setValue(&I, Result);
3207 }
3208}
3209
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003210/// GetSignificand - Get the significand and build it into a floating-point
3211/// number with exponent of 1:
3212///
3213/// Op = (Op & 0x007fffff) | 0x3f800000;
3214///
3215/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003216static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003217GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3219 DAG.getConstant(0x007fffff, MVT::i32));
3220 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3221 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003222 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003223}
3224
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003225/// GetExponent - Get the exponent:
3226///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003227/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003228///
3229/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003230static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003231GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003232 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3234 DAG.getConstant(0x7f800000, MVT::i32));
3235 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003236 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003237 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3238 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003239 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003240}
3241
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003242/// getF32Constant - Get 32-bit floating point constant.
3243static SDValue
3244getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003246}
3247
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003248/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003249/// visitIntrinsicCall: I is a call instruction
3250/// Op is the associated NodeType for I
3251const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003252SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3253 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003254 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003255 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003256 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003257 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003258 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003259 getValue(I.getArgOperand(0)),
3260 getValue(I.getArgOperand(1)),
3261 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003262 setValue(&I, L);
3263 DAG.setRoot(L.getValue(1));
3264 return 0;
3265}
3266
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003267// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003268const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003269SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003270 SDValue Op1 = getValue(I.getArgOperand(0));
3271 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003272
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003274 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003275 return 0;
3276}
Bill Wendling74c37652008-12-09 22:08:41 +00003277
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003278/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3279/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003280void
Dan Gohman46510a72010-04-15 01:51:59 +00003281SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003282 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003283 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003284
Gabor Greif0635f352010-06-25 09:38:13 +00003285 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003286 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003287 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003288
3289 // Put the exponent in the right bit position for later addition to the
3290 // final result:
3291 //
3292 // #define LOG2OFe 1.4426950f
3293 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003295 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003297
3298 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3300 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003301
3302 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003304 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003305
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003306 if (LimitFloatPrecision <= 6) {
3307 // For floating-point precision of 6:
3308 //
3309 // TwoToFractionalPartOfX =
3310 // 0.997535578f +
3311 // (0.735607626f + 0.252464424f * x) * x;
3312 //
3313 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003315 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003317 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3319 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003320 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003321 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003322
3323 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003325 TwoToFracPartOfX, IntegerPartOfX);
3326
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003327 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003328 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3329 // For floating-point precision of 12:
3330 //
3331 // TwoToFractionalPartOfX =
3332 // 0.999892986f +
3333 // (0.696457318f +
3334 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3335 //
3336 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003340 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3342 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003343 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3345 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003346 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003347 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003348
3349 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003351 TwoToFracPartOfX, IntegerPartOfX);
3352
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003353 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003354 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3355 // For floating-point precision of 18:
3356 //
3357 // TwoToFractionalPartOfX =
3358 // 0.999999982f +
3359 // (0.693148872f +
3360 // (0.240227044f +
3361 // (0.554906021e-1f +
3362 // (0.961591928e-2f +
3363 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3364 //
3365 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003367 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003369 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3371 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003372 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3374 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003375 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3377 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003378 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3380 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003381 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3383 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003384 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003385 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003387
3388 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003390 TwoToFracPartOfX, IntegerPartOfX);
3391
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003392 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003393 }
3394 } else {
3395 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003396 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003397 getValue(I.getArgOperand(0)).getValueType(),
3398 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003399 }
3400
Dale Johannesen59e577f2008-09-05 18:38:42 +00003401 setValue(&I, result);
3402}
3403
Bill Wendling39150252008-09-09 20:39:27 +00003404/// visitLog - Lower a log intrinsic. Handles the special sequences for
3405/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003406void
Dan Gohman46510a72010-04-15 01:51:59 +00003407SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003408 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003409 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003410
Gabor Greif0635f352010-06-25 09:38:13 +00003411 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003412 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003413 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003414 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003415
3416 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003417 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003419 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003420
3421 // Get the significand and build it into a floating-point number with
3422 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003423 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003424
3425 if (LimitFloatPrecision <= 6) {
3426 // For floating-point precision of 6:
3427 //
3428 // LogofMantissa =
3429 // -1.1609546f +
3430 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003431 //
Bill Wendling39150252008-09-09 20:39:27 +00003432 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003434 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003436 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3438 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003439 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003440
Scott Michelfdc40a02009-02-17 22:15:04 +00003441 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003443 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3444 // For floating-point precision of 12:
3445 //
3446 // LogOfMantissa =
3447 // -1.7417939f +
3448 // (2.8212026f +
3449 // (-1.4699568f +
3450 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3451 //
3452 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003457 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3458 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003459 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003460 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3461 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003462 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3464 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003465 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003466
Scott Michelfdc40a02009-02-17 22:15:04 +00003467 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003469 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3470 // For floating-point precision of 18:
3471 //
3472 // LogOfMantissa =
3473 // -2.1072184f +
3474 // (4.2372794f +
3475 // (-3.7029485f +
3476 // (2.2781945f +
3477 // (-0.87823314f +
3478 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3479 //
3480 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3486 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3489 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3492 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3495 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3498 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003499 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003500
Scott Michelfdc40a02009-02-17 22:15:04 +00003501 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003503 }
3504 } else {
3505 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003506 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003507 getValue(I.getArgOperand(0)).getValueType(),
3508 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003509 }
3510
Dale Johannesen59e577f2008-09-05 18:38:42 +00003511 setValue(&I, result);
3512}
3513
Bill Wendling3eb59402008-09-09 00:28:24 +00003514/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3515/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003516void
Dan Gohman46510a72010-04-15 01:51:59 +00003517SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003518 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003519 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003520
Gabor Greif0635f352010-06-25 09:38:13 +00003521 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003522 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003523 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003524 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003525
Bill Wendling39150252008-09-09 20:39:27 +00003526 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003527 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003528
Bill Wendling3eb59402008-09-09 00:28:24 +00003529 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003530 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003531 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003532
Bill Wendling3eb59402008-09-09 00:28:24 +00003533 // Different possible minimax approximations of significand in
3534 // floating-point for various degrees of accuracy over [1,2].
3535 if (LimitFloatPrecision <= 6) {
3536 // For floating-point precision of 6:
3537 //
3538 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3539 //
3540 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003544 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3546 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003547 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003548
Scott Michelfdc40a02009-02-17 22:15:04 +00003549 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003551 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3552 // For floating-point precision of 12:
3553 //
3554 // Log2ofMantissa =
3555 // -2.51285454f +
3556 // (4.07009056f +
3557 // (-2.12067489f +
3558 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003559 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003560 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003564 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3566 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003567 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3569 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003570 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3572 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003573 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003574
Scott Michelfdc40a02009-02-17 22:15:04 +00003575 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003577 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3578 // For floating-point precision of 18:
3579 //
3580 // Log2ofMantissa =
3581 // -3.0400495f +
3582 // (6.1129976f +
3583 // (-5.3420409f +
3584 // (3.2865683f +
3585 // (-1.2669343f +
3586 // (0.27515199f -
3587 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3588 //
3589 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003593 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3595 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003596 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3598 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003599 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3601 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003602 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3604 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3607 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003609
Scott Michelfdc40a02009-02-17 22:15:04 +00003610 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003612 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003613 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003614 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003615 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003616 getValue(I.getArgOperand(0)).getValueType(),
3617 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003618 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003619
Dale Johannesen59e577f2008-09-05 18:38:42 +00003620 setValue(&I, result);
3621}
3622
Bill Wendling3eb59402008-09-09 00:28:24 +00003623/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3624/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003625void
Dan Gohman46510a72010-04-15 01:51:59 +00003626SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003627 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003628 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003629
Gabor Greif0635f352010-06-25 09:38:13 +00003630 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003631 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003632 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003633 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003634
Bill Wendling39150252008-09-09 20:39:27 +00003635 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003636 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003638 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003639
3640 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003641 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003642 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003643
3644 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003645 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003646 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003647 // Log10ofMantissa =
3648 // -0.50419619f +
3649 // (0.60948995f - 0.10380950f * x) * x;
3650 //
3651 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003655 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3657 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003658 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003659
Scott Michelfdc40a02009-02-17 22:15:04 +00003660 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003662 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3663 // For floating-point precision of 12:
3664 //
3665 // Log10ofMantissa =
3666 // -0.64831180f +
3667 // (0.91751397f +
3668 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3669 //
3670 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003674 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3676 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003677 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3679 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003681
Scott Michelfdc40a02009-02-17 22:15:04 +00003682 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003684 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003685 // For floating-point precision of 18:
3686 //
3687 // Log10ofMantissa =
3688 // -0.84299375f +
3689 // (1.5327582f +
3690 // (-1.0688956f +
3691 // (0.49102474f +
3692 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3693 //
3694 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003696 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003698 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3700 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3703 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3706 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3709 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003711
Scott Michelfdc40a02009-02-17 22:15:04 +00003712 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003714 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003715 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003716 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003717 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003718 getValue(I.getArgOperand(0)).getValueType(),
3719 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003720 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003721
Dale Johannesen59e577f2008-09-05 18:38:42 +00003722 setValue(&I, result);
3723}
3724
Bill Wendlinge10c8142008-09-09 22:39:21 +00003725/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3726/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003727void
Dan Gohman46510a72010-04-15 01:51:59 +00003728SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003729 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003730 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003731
Gabor Greif0635f352010-06-25 09:38:13 +00003732 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003733 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003734 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003735
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003737
3738 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3740 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003741
3742 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003744 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003745
3746 if (LimitFloatPrecision <= 6) {
3747 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003748 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003749 // TwoToFractionalPartOfX =
3750 // 0.997535578f +
3751 // (0.735607626f + 0.252464424f * x) * x;
3752 //
3753 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003757 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3759 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003760 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003761 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003762 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003764
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003765 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003767 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3768 // For floating-point precision of 12:
3769 //
3770 // TwoToFractionalPartOfX =
3771 // 0.999892986f +
3772 // (0.696457318f +
3773 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3774 //
3775 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3781 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003782 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3784 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003785 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003786 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003787 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003789
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003790 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003792 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3793 // For floating-point precision of 18:
3794 //
3795 // TwoToFractionalPartOfX =
3796 // 0.999999982f +
3797 // (0.693148872f +
3798 // (0.240227044f +
3799 // (0.554906021e-1f +
3800 // (0.961591928e-2f +
3801 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3802 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003804 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3808 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003809 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3811 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003812 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3814 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3817 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003818 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3820 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003822 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003823 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003825
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003826 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003828 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003829 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003830 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003831 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003832 getValue(I.getArgOperand(0)).getValueType(),
3833 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003834 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003835
Dale Johannesen601d3c02008-09-05 01:48:15 +00003836 setValue(&I, result);
3837}
3838
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003839/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3840/// limited-precision mode with x == 10.0f.
3841void
Dan Gohman46510a72010-04-15 01:51:59 +00003842SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003843 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003844 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003845 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003846 bool IsExp10 = false;
3847
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003849 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003850 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3851 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3852 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3853 APFloat Ten(10.0f);
3854 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3855 }
3856 }
3857 }
3858
3859 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003860 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003861
3862 // Put the exponent in the right bit position for later addition to the
3863 // final result:
3864 //
3865 // #define LOG2OF10 3.3219281f
3866 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003868 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003870
3871 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3873 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003874
3875 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003877 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003878
3879 if (LimitFloatPrecision <= 6) {
3880 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003881 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003882 // twoToFractionalPartOfX =
3883 // 0.997535578f +
3884 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003885 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003886 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003888 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003890 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003891 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3892 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003893 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003894 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003895 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003897
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003898 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003900 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3901 // For floating-point precision of 12:
3902 //
3903 // TwoToFractionalPartOfX =
3904 // 0.999892986f +
3905 // (0.696457318f +
3906 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3907 //
3908 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003912 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3914 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003915 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3917 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003918 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003919 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003920 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003922
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003923 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003925 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3926 // For floating-point precision of 18:
3927 //
3928 // TwoToFractionalPartOfX =
3929 // 0.999999982f +
3930 // (0.693148872f +
3931 // (0.240227044f +
3932 // (0.554906021e-1f +
3933 // (0.961591928e-2f +
3934 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3935 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3941 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3944 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3947 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003948 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3950 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003951 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3953 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003954 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003955 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003956 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003958
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003959 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003961 }
3962 } else {
3963 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003964 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003965 getValue(I.getArgOperand(0)).getValueType(),
3966 getValue(I.getArgOperand(0)),
3967 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003968 }
3969
3970 setValue(&I, result);
3971}
3972
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003973
3974/// ExpandPowI - Expand a llvm.powi intrinsic.
3975static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3976 SelectionDAG &DAG) {
3977 // If RHS is a constant, we can expand this out to a multiplication tree,
3978 // otherwise we end up lowering to a call to __powidf2 (for example). When
3979 // optimizing for size, we only want to do this if the expansion would produce
3980 // a small number of multiplies, otherwise we do the full expansion.
3981 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3982 // Get the exponent as a positive value.
3983 unsigned Val = RHSC->getSExtValue();
3984 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003985
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003986 // powi(x, 0) -> 1.0
3987 if (Val == 0)
3988 return DAG.getConstantFP(1.0, LHS.getValueType());
3989
Dan Gohmanae541aa2010-04-15 04:33:49 +00003990 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003991 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3992 // If optimizing for size, don't insert too many multiplies. This
3993 // inserts up to 5 multiplies.
3994 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3995 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003996 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003997 // powi(x,15) generates one more multiply than it should), but this has
3998 // the benefit of being both really simple and much better than a libcall.
3999 SDValue Res; // Logically starts equal to 1.0
4000 SDValue CurSquare = LHS;
4001 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004002 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004003 if (Res.getNode())
4004 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4005 else
4006 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004007 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004008
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004009 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4010 CurSquare, CurSquare);
4011 Val >>= 1;
4012 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004013
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004014 // If the original was negative, invert the result, producing 1/(x*x*x).
4015 if (RHSC->getSExtValue() < 0)
4016 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4017 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4018 return Res;
4019 }
4020 }
4021
4022 // Otherwise, expand to a libcall.
4023 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4024}
4025
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004026/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4027/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4028/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004029bool
Devang Patel78a06e52010-08-25 20:39:26 +00004030SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004031 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004032 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004033 const Argument *Arg = dyn_cast<Argument>(V);
4034 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004035 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004036
Devang Patel719f6a92010-04-29 20:40:36 +00004037 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004038 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4039 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4040
Devang Patela83ce982010-04-29 18:50:36 +00004041 // Ignore inlined function arguments here.
4042 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004043 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004044 return false;
4045
Dan Gohman84023e02010-07-10 09:00:22 +00004046 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004047 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004048 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004049
4050 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004051 if (Arg->hasByValAttr()) {
4052 // Byval arguments' frame index is recorded during argument lowering.
4053 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004054 Reg = TRI->getFrameRegister(MF);
4055 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004056 // If byval argument ofset is not recorded then ignore this.
4057 if (!Offset)
4058 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004059 }
4060
Devang Patel6cd467b2010-08-26 22:53:27 +00004061 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004062 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00004063 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004064 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4065 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4066 if (PR)
4067 Reg = PR;
4068 }
4069 }
4070
Evan Chenga36acad2010-04-29 06:33:38 +00004071 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004072 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004073 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004074 if (VMI != FuncInfo.ValueMap.end())
4075 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004076 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004077
Devang Patel8bc9ef72010-11-02 17:19:03 +00004078 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004079 // Check if frame index is available.
4080 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004081 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004082 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4083 Reg = TRI->getFrameRegister(MF);
4084 Offset = FINode->getIndex();
4085 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004086 }
4087
4088 if (!Reg)
4089 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004090
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004091 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4092 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004093 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004094 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004095 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004096}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004097
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004098// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004099#if defined(_MSC_VER) && defined(setjmp) && \
4100 !defined(setjmp_undefined_for_msvc)
4101# pragma push_macro("setjmp")
4102# undef setjmp
4103# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004104#endif
4105
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004106/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4107/// we want to emit this as a call to a named external function, return the name
4108/// otherwise lower it and return null.
4109const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004110SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004111 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004112 SDValue Res;
4113
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004114 switch (Intrinsic) {
4115 default:
4116 // By default, turn this into a target intrinsic node.
4117 visitTargetIntrinsic(I, Intrinsic);
4118 return 0;
4119 case Intrinsic::vastart: visitVAStart(I); return 0;
4120 case Intrinsic::vaend: visitVAEnd(I); return 0;
4121 case Intrinsic::vacopy: visitVACopy(I); return 0;
4122 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004123 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004124 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004125 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004126 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004127 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004128 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004129 return 0;
4130 case Intrinsic::setjmp:
4131 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004132 case Intrinsic::longjmp:
4133 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004134 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004135 // Assert for address < 256 since we support only user defined address
4136 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004137 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004138 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004139 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004140 < 256 &&
4141 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004142 SDValue Op1 = getValue(I.getArgOperand(0));
4143 SDValue Op2 = getValue(I.getArgOperand(1));
4144 SDValue Op3 = getValue(I.getArgOperand(2));
4145 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4146 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004147 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004148 MachinePointerInfo(I.getArgOperand(0)),
4149 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004150 return 0;
4151 }
Chris Lattner824b9582008-11-21 16:42:48 +00004152 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004153 // Assert for address < 256 since we support only user defined address
4154 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004155 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004156 < 256 &&
4157 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004158 SDValue Op1 = getValue(I.getArgOperand(0));
4159 SDValue Op2 = getValue(I.getArgOperand(1));
4160 SDValue Op3 = getValue(I.getArgOperand(2));
4161 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4162 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004163 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004164 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004165 return 0;
4166 }
Chris Lattner824b9582008-11-21 16:42:48 +00004167 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004168 // Assert for address < 256 since we support only user defined address
4169 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004170 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004171 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004172 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004173 < 256 &&
4174 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004175 SDValue Op1 = getValue(I.getArgOperand(0));
4176 SDValue Op2 = getValue(I.getArgOperand(1));
4177 SDValue Op3 = getValue(I.getArgOperand(2));
4178 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4179 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004180 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004181 MachinePointerInfo(I.getArgOperand(0)),
4182 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004183 return 0;
4184 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004185 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004186 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004187 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004188 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004189 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004190 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004191
4192 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4193 // but do not always have a corresponding SDNode built. The SDNodeOrder
4194 // absolute, but not relative, values are different depending on whether
4195 // debug info exists.
4196 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004197
4198 // Check if address has undef value.
4199 if (isa<UndefValue>(Address) ||
4200 (Address->use_empty() && !isa<Argument>(Address))) {
Michael J. Spencere70c5262010-10-16 08:25:21 +00004201 SDDbgValue*SDV =
Devang Patel3f74a112010-09-02 21:29:42 +00004202 DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4203 0, dl, SDNodeOrder);
4204 DAG.AddDbgValue(SDV, 0, false);
4205 return 0;
4206 }
4207
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004208 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004209 if (!N.getNode() && isa<Argument>(Address))
4210 // Check unused arguments map.
4211 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004212 SDDbgValue *SDV;
4213 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004214 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004215 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004216 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4217 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4218 Address = BCI->getOperand(0);
4219 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4220
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004221 if (isParameter && !AI) {
4222 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4223 if (FINode)
4224 // Byval parameter. We have a frame index at this point.
4225 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4226 0, dl, SDNodeOrder);
4227 else
4228 // Can't do anything with other non-AI cases yet. This might be a
4229 // parameter of a callee function that got inlined, for example.
4230 return 0;
4231 } else if (AI)
4232 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4233 0, dl, SDNodeOrder);
4234 else
4235 // Can't do anything with other non-AI cases yet.
4236 return 0;
4237 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4238 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004239 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004240 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004241 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004242 // If variable is pinned by a alloca in dominating bb then
4243 // use StaticAllocaMap.
4244 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004245 if (AI->getParent() != DI.getParent()) {
4246 DenseMap<const AllocaInst*, int>::iterator SI =
4247 FuncInfo.StaticAllocaMap.find(AI);
4248 if (SI != FuncInfo.StaticAllocaMap.end()) {
4249 SDV = DAG.getDbgValue(Variable, SI->second,
4250 0, dl, SDNodeOrder);
4251 DAG.AddDbgValue(SDV, 0, false);
4252 return 0;
4253 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004254 }
4255 }
4256 // Otherwise add undef to help track missing debug info.
Devang Patel6cd467b2010-08-26 22:53:27 +00004257 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4258 0, dl, SDNodeOrder);
Devang Patel8e741ed2010-09-02 21:02:27 +00004259 DAG.AddDbgValue(SDV, 0, false);
Devang Patel6cd467b2010-08-26 22:53:27 +00004260 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004261 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004262 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004263 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004264 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004265 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004266 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004267 return 0;
4268
4269 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004270 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004271 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004272 if (!V)
4273 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004274
4275 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4276 // but do not always have a corresponding SDNode built. The SDNodeOrder
4277 // absolute, but not relative, values are different depending on whether
4278 // debug info exists.
4279 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004280 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004281 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004282 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4283 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004284 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004285 // Do not use getValue() in here; we don't want to generate code at
4286 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004287 SDValue N = NodeMap[V];
4288 if (!N.getNode() && isa<Argument>(V))
4289 // Check unused arguments map.
4290 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004291 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004292 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004293 SDV = DAG.getDbgValue(Variable, N.getNode(),
4294 N.getResNo(), Offset, dl, SDNodeOrder);
4295 DAG.AddDbgValue(SDV, N.getNode(), false);
4296 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004297 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4298 // Do not call getValue(V) yet, as we don't want to generate code.
4299 // Remember it for later.
4300 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4301 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004302 } else {
Devang Patel00190342010-03-15 19:15:44 +00004303 // We may expand this to cover more cases. One case where we have no
4304 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004305 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4306 Offset, dl, SDNodeOrder);
4307 DAG.AddDbgValue(SDV, 0, false);
4308 }
Devang Patel00190342010-03-15 19:15:44 +00004309 }
4310
4311 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004312 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004313 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004314 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004315 // Don't handle byval struct arguments or VLAs, for example.
4316 if (!AI)
4317 return 0;
4318 DenseMap<const AllocaInst*, int>::iterator SI =
4319 FuncInfo.StaticAllocaMap.find(AI);
4320 if (SI == FuncInfo.StaticAllocaMap.end())
4321 return 0; // VLAs.
4322 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004323
Chris Lattner512063d2010-04-05 06:19:28 +00004324 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4325 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4326 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004327 return 0;
4328 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004329 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004330 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004331 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004332 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004334 SDValue Ops[1];
4335 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004336 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004337 setValue(&I, Op);
4338 DAG.setRoot(Op.getValue(1));
4339 return 0;
4340 }
4341
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004342 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004343 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004344 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004345 if (CallMBB->isLandingPad())
4346 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004347 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004348#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004349 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004350#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004351 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4352 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004353 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004354 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004355
Chris Lattner3a5815f2009-09-17 23:54:54 +00004356 // Insert the EHSELECTION instruction.
4357 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4358 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004359 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004360 Ops[1] = getRoot();
4361 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004362 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004363 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004364 return 0;
4365 }
4366
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004367 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004368 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004369 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004370 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4371 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004372 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004373 return 0;
4374 }
4375
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004376 case Intrinsic::eh_return_i32:
4377 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004378 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4379 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4380 MVT::Other,
4381 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004382 getValue(I.getArgOperand(0)),
4383 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004384 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004385 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004386 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004387 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004388 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004389 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004390 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004391 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004392 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004393 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004394 TLI.getPointerTy()),
4395 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004396 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004397 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004398 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004399 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4400 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004401 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004402 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004403 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004404 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004405 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004406 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004407 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004408
Chris Lattner512063d2010-04-05 06:19:28 +00004409 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004410 return 0;
4411 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004412 case Intrinsic::eh_sjlj_setjmp: {
4413 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004414 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004415 return 0;
4416 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004417 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004418 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004419 getRoot(), getValue(I.getArgOperand(0))));
4420 return 0;
4421 }
4422 case Intrinsic::eh_sjlj_dispatch_setup: {
4423 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4424 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004425 return 0;
4426 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004427
Dale Johannesen0488fb62010-09-30 23:57:10 +00004428 case Intrinsic::x86_mmx_pslli_w:
4429 case Intrinsic::x86_mmx_pslli_d:
4430 case Intrinsic::x86_mmx_pslli_q:
4431 case Intrinsic::x86_mmx_psrli_w:
4432 case Intrinsic::x86_mmx_psrli_d:
4433 case Intrinsic::x86_mmx_psrli_q:
4434 case Intrinsic::x86_mmx_psrai_w:
4435 case Intrinsic::x86_mmx_psrai_d: {
4436 SDValue ShAmt = getValue(I.getArgOperand(1));
4437 if (isa<ConstantSDNode>(ShAmt)) {
4438 visitTargetIntrinsic(I, Intrinsic);
4439 return 0;
4440 }
4441 unsigned NewIntrinsic = 0;
4442 EVT ShAmtVT = MVT::v2i32;
4443 switch (Intrinsic) {
4444 case Intrinsic::x86_mmx_pslli_w:
4445 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4446 break;
4447 case Intrinsic::x86_mmx_pslli_d:
4448 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4449 break;
4450 case Intrinsic::x86_mmx_pslli_q:
4451 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4452 break;
4453 case Intrinsic::x86_mmx_psrli_w:
4454 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4455 break;
4456 case Intrinsic::x86_mmx_psrli_d:
4457 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4458 break;
4459 case Intrinsic::x86_mmx_psrli_q:
4460 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4461 break;
4462 case Intrinsic::x86_mmx_psrai_w:
4463 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4464 break;
4465 case Intrinsic::x86_mmx_psrai_d:
4466 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4467 break;
4468 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4469 }
4470
4471 // The vector shift intrinsics with scalars uses 32b shift amounts but
4472 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4473 // to be zero.
4474 // We must do this early because v2i32 is not a legal type.
4475 DebugLoc dl = getCurDebugLoc();
4476 SDValue ShOps[2];
4477 ShOps[0] = ShAmt;
4478 ShOps[1] = DAG.getConstant(0, MVT::i32);
4479 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4480 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004481 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004482 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4483 DAG.getConstant(NewIntrinsic, MVT::i32),
4484 getValue(I.getArgOperand(0)), ShAmt);
4485 setValue(&I, Res);
4486 return 0;
4487 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004488 case Intrinsic::convertff:
4489 case Intrinsic::convertfsi:
4490 case Intrinsic::convertfui:
4491 case Intrinsic::convertsif:
4492 case Intrinsic::convertuif:
4493 case Intrinsic::convertss:
4494 case Intrinsic::convertsu:
4495 case Intrinsic::convertus:
4496 case Intrinsic::convertuu: {
4497 ISD::CvtCode Code = ISD::CVT_INVALID;
4498 switch (Intrinsic) {
4499 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4500 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4501 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4502 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4503 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4504 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4505 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4506 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4507 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4508 }
Owen Andersone50ed302009-08-10 22:56:29 +00004509 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004510 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004511 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4512 DAG.getValueType(DestVT),
4513 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004514 getValue(I.getArgOperand(1)),
4515 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004516 Code);
4517 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004518 return 0;
4519 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004520 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004521 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004522 getValue(I.getArgOperand(0)).getValueType(),
4523 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004524 return 0;
4525 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004526 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4527 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528 return 0;
4529 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004530 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004531 getValue(I.getArgOperand(0)).getValueType(),
4532 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004533 return 0;
4534 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004535 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004536 getValue(I.getArgOperand(0)).getValueType(),
4537 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004538 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004539 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004540 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004541 return 0;
4542 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004543 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004544 return 0;
4545 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004546 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004547 return 0;
4548 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004549 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004550 return 0;
4551 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004552 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004553 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004554 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004555 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004556 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004557 case Intrinsic::convert_to_fp16:
4558 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004559 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004560 return 0;
4561 case Intrinsic::convert_from_fp16:
4562 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004563 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004564 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004565 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004566 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004567 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004568 return 0;
4569 }
4570 case Intrinsic::readcyclecounter: {
4571 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004572 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4573 DAG.getVTList(MVT::i64, MVT::Other),
4574 &Op, 1);
4575 setValue(&I, Res);
4576 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004577 return 0;
4578 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004579 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004580 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004581 getValue(I.getArgOperand(0)).getValueType(),
4582 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004583 return 0;
4584 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004585 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004586 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004587 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004588 return 0;
4589 }
4590 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004591 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004592 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004593 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004594 return 0;
4595 }
4596 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004597 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004598 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004599 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004600 return 0;
4601 }
4602 case Intrinsic::stacksave: {
4603 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004604 Res = DAG.getNode(ISD::STACKSAVE, dl,
4605 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4606 setValue(&I, Res);
4607 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004608 return 0;
4609 }
4610 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004611 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004612 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004613 return 0;
4614 }
Bill Wendling57344502008-11-18 11:01:33 +00004615 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004616 // Emit code into the DAG to store the stack guard onto the stack.
4617 MachineFunction &MF = DAG.getMachineFunction();
4618 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004619 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004620
Gabor Greif0635f352010-06-25 09:38:13 +00004621 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4622 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004623
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004624 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004625 MFI->setStackProtectorIndex(FI);
4626
4627 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4628
4629 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004630 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004631 MachinePointerInfo::getFixedStack(FI),
4632 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004633 setValue(&I, Res);
4634 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004635 return 0;
4636 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004637 case Intrinsic::objectsize: {
4638 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004639 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004640
4641 assert(CI && "Non-constant type in __builtin_object_size?");
4642
Gabor Greif0635f352010-06-25 09:38:13 +00004643 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004644 EVT Ty = Arg.getValueType();
4645
Dan Gohmane368b462010-06-18 14:22:04 +00004646 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004647 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004648 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004649 Res = DAG.getConstant(0, Ty);
4650
4651 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004652 return 0;
4653 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654 case Intrinsic::var_annotation:
4655 // Discard annotate attributes
4656 return 0;
4657
4658 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004659 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660
4661 SDValue Ops[6];
4662 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004663 Ops[1] = getValue(I.getArgOperand(0));
4664 Ops[2] = getValue(I.getArgOperand(1));
4665 Ops[3] = getValue(I.getArgOperand(2));
4666 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004667 Ops[5] = DAG.getSrcValue(F);
4668
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004669 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4670 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4671 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004673 setValue(&I, Res);
4674 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004675 return 0;
4676 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 case Intrinsic::gcroot:
4678 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004679 const Value *Alloca = I.getArgOperand(0);
4680 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004681
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4683 GFI->addStackRoot(FI->getIndex(), TypeMap);
4684 }
4685 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686 case Intrinsic::gcread:
4687 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004688 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004690 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004691 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004692 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004693 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004694 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004696 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004697 return implVisitAluOverflow(I, ISD::UADDO);
4698 case Intrinsic::sadd_with_overflow:
4699 return implVisitAluOverflow(I, ISD::SADDO);
4700 case Intrinsic::usub_with_overflow:
4701 return implVisitAluOverflow(I, ISD::USUBO);
4702 case Intrinsic::ssub_with_overflow:
4703 return implVisitAluOverflow(I, ISD::SSUBO);
4704 case Intrinsic::umul_with_overflow:
4705 return implVisitAluOverflow(I, ISD::UMULO);
4706 case Intrinsic::smul_with_overflow:
4707 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004708
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004709 case Intrinsic::prefetch: {
4710 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004711 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004712 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004713 Ops[1] = getValue(I.getArgOperand(0));
4714 Ops[2] = getValue(I.getArgOperand(1));
4715 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004716 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4717 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004718 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004719 EVT::getIntegerVT(*Context, 8),
4720 MachinePointerInfo(I.getArgOperand(0)),
4721 0, /* align */
4722 false, /* volatile */
4723 rw==0, /* read */
4724 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725 return 0;
4726 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004727 case Intrinsic::memory_barrier: {
4728 SDValue Ops[6];
4729 Ops[0] = getRoot();
4730 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004731 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732
Bill Wendling4533cac2010-01-28 21:51:40 +00004733 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004734 return 0;
4735 }
4736 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004737 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004738 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004739 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004740 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004741 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004742 getValue(I.getArgOperand(0)),
4743 getValue(I.getArgOperand(1)),
4744 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004745 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 setValue(&I, L);
4747 DAG.setRoot(L.getValue(1));
4748 return 0;
4749 }
4750 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004751 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004753 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004755 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004756 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004757 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004759 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004760 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004761 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004763 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004764 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004765 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004766 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004767 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004768 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004769 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004770 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004771 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004772
4773 case Intrinsic::invariant_start:
4774 case Intrinsic::lifetime_start:
4775 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004776 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004777 return 0;
4778 case Intrinsic::invariant_end:
4779 case Intrinsic::lifetime_end:
4780 // Discard region information.
4781 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004782 }
4783}
4784
Dan Gohman46510a72010-04-15 01:51:59 +00004785void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004786 bool isTailCall,
4787 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004788 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4789 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004790 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004791 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004792 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004793
4794 TargetLowering::ArgListTy Args;
4795 TargetLowering::ArgListEntry Entry;
4796 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004797
4798 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004799 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004800 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004801 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4802 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004803
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004804 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004805 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004806
4807 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004808 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004809
4810 if (!CanLowerReturn) {
4811 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4812 FTy->getReturnType());
4813 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4814 FTy->getReturnType());
4815 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004816 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004817 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4818
Chris Lattnerecf42c42010-09-21 16:36:31 +00004819 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004820 Entry.Node = DemoteStackSlot;
4821 Entry.Ty = StackSlotPtrType;
4822 Entry.isSExt = false;
4823 Entry.isZExt = false;
4824 Entry.isInReg = false;
4825 Entry.isSRet = true;
4826 Entry.isNest = false;
4827 Entry.isByVal = false;
4828 Entry.Alignment = Align;
4829 Args.push_back(Entry);
4830 RetTy = Type::getVoidTy(FTy->getContext());
4831 }
4832
Dan Gohman46510a72010-04-15 01:51:59 +00004833 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004834 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004835 SDValue ArgNode = getValue(*i);
4836 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4837
4838 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004839 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4840 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4841 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4842 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4843 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4844 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004845 Entry.Alignment = CS.getParamAlignment(attrInd);
4846 Args.push_back(Entry);
4847 }
4848
Chris Lattner512063d2010-04-05 06:19:28 +00004849 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004850 // Insert a label before the invoke call to mark the try range. This can be
4851 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004852 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004853
Jim Grosbachca752c92010-01-28 01:45:32 +00004854 // For SjLj, keep track of which landing pads go with which invokes
4855 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004856 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004857 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004858 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004859 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004860 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004861 }
4862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004863 // Both PendingLoads and PendingExports must be flushed here;
4864 // this call might not return.
4865 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004866 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004867 }
4868
Dan Gohman98ca4f22009-08-05 01:29:28 +00004869 // Check if target-independent constraints permit a tail call here.
4870 // Target-dependent constraints are checked within TLI.LowerCallTo.
4871 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004872 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004873 isTailCall = false;
4874
Dan Gohmanbadcda42010-08-28 00:51:03 +00004875 // If there's a possibility that fast-isel has already selected some amount
4876 // of the current basic block, don't emit a tail call.
4877 if (isTailCall && EnableFastISel)
4878 isTailCall = false;
4879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004880 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004881 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004882 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004883 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004884 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004885 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004886 isTailCall,
4887 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004888 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004889 assert((isTailCall || Result.second.getNode()) &&
4890 "Non-null chain expected with non-tail call!");
4891 assert((Result.second.getNode() || !Result.first.getNode()) &&
4892 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004893 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004895 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004896 // The instruction result is the result of loading from the
4897 // hidden sret parameter.
4898 SmallVector<EVT, 1> PVTs;
4899 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4900
4901 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4902 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4903 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004904 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004905 SmallVector<SDValue, 4> Values(NumValues);
4906 SmallVector<SDValue, 4> Chains(NumValues);
4907
4908 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004909 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4910 DemoteStackSlot,
4911 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004912 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004913 Add,
4914 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4915 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004916 Values[i] = L;
4917 Chains[i] = L.getValue(1);
4918 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004919
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004920 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4921 MVT::Other, &Chains[0], NumValues);
4922 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004923
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004924 // Collect the legal value parts into potentially illegal values
4925 // that correspond to the original function's return values.
4926 SmallVector<EVT, 4> RetTys;
4927 RetTy = FTy->getReturnType();
4928 ComputeValueVTs(TLI, RetTy, RetTys);
4929 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4930 SmallVector<SDValue, 4> ReturnValues;
4931 unsigned CurReg = 0;
4932 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4933 EVT VT = RetTys[I];
4934 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4935 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004936
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004937 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004938 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004939 RegisterVT, VT, AssertOp);
4940 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004941 CurReg += NumRegs;
4942 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004943
Bill Wendling4533cac2010-01-28 21:51:40 +00004944 setValue(CS.getInstruction(),
4945 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4946 DAG.getVTList(&RetTys[0], RetTys.size()),
4947 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004948
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004949 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004950
4951 // As a special case, a null chain means that a tail call has been emitted and
4952 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004953 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004954 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004955 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004956 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004957
Chris Lattner512063d2010-04-05 06:19:28 +00004958 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004959 // Insert a label at the end of the invoke call to mark the try range. This
4960 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004961 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004962 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963
4964 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004965 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004966 }
4967}
4968
Chris Lattner8047d9a2009-12-24 00:37:38 +00004969/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4970/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004971static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4972 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004973 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004974 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004975 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004976 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004977 if (C->isNullValue())
4978 continue;
4979 // Unknown instruction.
4980 return false;
4981 }
4982 return true;
4983}
4984
Dan Gohman46510a72010-04-15 01:51:59 +00004985static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4986 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004987 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004988
Chris Lattner8047d9a2009-12-24 00:37:38 +00004989 // Check to see if this load can be trivially constant folded, e.g. if the
4990 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004991 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004992 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004993 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004994 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004995
Dan Gohman46510a72010-04-15 01:51:59 +00004996 if (const Constant *LoadCst =
4997 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4998 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004999 return Builder.getValue(LoadCst);
5000 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005001
Chris Lattner8047d9a2009-12-24 00:37:38 +00005002 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5003 // still constant memory, the input chain can be the entry node.
5004 SDValue Root;
5005 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005006
Chris Lattner8047d9a2009-12-24 00:37:38 +00005007 // Do not serialize (non-volatile) loads of constant memory with anything.
5008 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5009 Root = Builder.DAG.getEntryNode();
5010 ConstantMemory = true;
5011 } else {
5012 // Do not serialize non-volatile loads against each other.
5013 Root = Builder.DAG.getRoot();
5014 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005015
Chris Lattner8047d9a2009-12-24 00:37:38 +00005016 SDValue Ptr = Builder.getValue(PtrVal);
5017 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005018 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005019 false /*volatile*/,
5020 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005021
Chris Lattner8047d9a2009-12-24 00:37:38 +00005022 if (!ConstantMemory)
5023 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5024 return LoadVal;
5025}
5026
5027
5028/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5029/// If so, return true and lower it, otherwise return false and it will be
5030/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005031bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005032 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005033 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005034 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005035
Gabor Greif0635f352010-06-25 09:38:13 +00005036 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005037 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005038 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005039 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005040 return false;
5041
Gabor Greif0635f352010-06-25 09:38:13 +00005042 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005043
Chris Lattner8047d9a2009-12-24 00:37:38 +00005044 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5045 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005046 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5047 bool ActuallyDoIt = true;
5048 MVT LoadVT;
5049 const Type *LoadTy;
5050 switch (Size->getZExtValue()) {
5051 default:
5052 LoadVT = MVT::Other;
5053 LoadTy = 0;
5054 ActuallyDoIt = false;
5055 break;
5056 case 2:
5057 LoadVT = MVT::i16;
5058 LoadTy = Type::getInt16Ty(Size->getContext());
5059 break;
5060 case 4:
5061 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005062 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005063 break;
5064 case 8:
5065 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005066 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005067 break;
5068 /*
5069 case 16:
5070 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005071 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005072 LoadTy = VectorType::get(LoadTy, 4);
5073 break;
5074 */
5075 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005076
Chris Lattner04b091a2009-12-24 01:07:17 +00005077 // This turns into unaligned loads. We only do this if the target natively
5078 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5079 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005080
Chris Lattner04b091a2009-12-24 01:07:17 +00005081 // Require that we can find a legal MVT, and only do this if the target
5082 // supports unaligned loads of that type. Expanding into byte loads would
5083 // bloat the code.
5084 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5085 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5086 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5087 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5088 ActuallyDoIt = false;
5089 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005090
Chris Lattner04b091a2009-12-24 01:07:17 +00005091 if (ActuallyDoIt) {
5092 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5093 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005094
Chris Lattner04b091a2009-12-24 01:07:17 +00005095 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5096 ISD::SETNE);
5097 EVT CallVT = TLI.getValueType(I.getType(), true);
5098 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5099 return true;
5100 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005101 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005102
5103
Chris Lattner8047d9a2009-12-24 00:37:38 +00005104 return false;
5105}
5106
5107
Dan Gohman46510a72010-04-15 01:51:59 +00005108void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005109 // Handle inline assembly differently.
5110 if (isa<InlineAsm>(I.getCalledValue())) {
5111 visitInlineAsm(&I);
5112 return;
5113 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005114
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005115 // See if any floating point values are being passed to this function. This is
5116 // used to emit an undefined reference to fltused on Windows.
5117 const FunctionType *FT =
5118 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5119 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5120 if (FT->isVarArg() &&
5121 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5122 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5123 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005124 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005125 i != e; ++i) {
5126 if (!i->isFloatingPointTy()) continue;
5127 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5128 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005129 }
5130 }
5131 }
5132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005133 const char *RenameFn = 0;
5134 if (Function *F = I.getCalledFunction()) {
5135 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005136 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005137 if (unsigned IID = II->getIntrinsicID(F)) {
5138 RenameFn = visitIntrinsicCall(I, IID);
5139 if (!RenameFn)
5140 return;
5141 }
5142 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005143 if (unsigned IID = F->getIntrinsicID()) {
5144 RenameFn = visitIntrinsicCall(I, IID);
5145 if (!RenameFn)
5146 return;
5147 }
5148 }
5149
5150 // Check for well-known libc/libm calls. If the function is internal, it
5151 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005152 if (!F->hasLocalLinkage() && F->hasName()) {
5153 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005154 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005155 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005156 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5157 I.getType() == I.getArgOperand(0)->getType() &&
5158 I.getType() == I.getArgOperand(1)->getType()) {
5159 SDValue LHS = getValue(I.getArgOperand(0));
5160 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005161 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5162 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 return;
5164 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005165 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005166 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005167 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5168 I.getType() == I.getArgOperand(0)->getType()) {
5169 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005170 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5171 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005172 return;
5173 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005174 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005175 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005176 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5177 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005178 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005179 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005180 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5181 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005182 return;
5183 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005184 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005185 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005186 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5187 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005188 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005189 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005190 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5191 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005192 return;
5193 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005194 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005195 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005196 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5197 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005198 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005199 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005200 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5201 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005202 return;
5203 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005204 } else if (Name == "memcmp") {
5205 if (visitMemCmpCall(I))
5206 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207 }
5208 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005211 SDValue Callee;
5212 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005213 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214 else
Bill Wendling056292f2008-09-16 21:48:12 +00005215 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005216
Bill Wendling0d580132009-12-23 01:28:19 +00005217 // Check if we can potentially perform a tail call. More detailed checking is
5218 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005219 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005220}
5221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005222namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224/// AsmOperandInfo - This contains information for each constraint that we are
5225/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005226class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005227 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005228public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 /// CallOperand - If this is the result output operand or a clobber
5230 /// this is null, otherwise it is the incoming operand to the CallInst.
5231 /// This gets modified as the asm is processed.
5232 SDValue CallOperand;
5233
5234 /// AssignedRegs - If this is a register or register class operand, this
5235 /// contains the set of register corresponding to the operand.
5236 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005237
John Thompsoneac6e1d2010-09-13 18:15:37 +00005238 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005239 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5240 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5243 /// busy in OutputRegs/InputRegs.
5244 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005245 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005246 std::set<unsigned> &InputRegs,
5247 const TargetRegisterInfo &TRI) const {
5248 if (isOutReg) {
5249 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5250 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5251 }
5252 if (isInReg) {
5253 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5254 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5255 }
5256 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005257
Owen Andersone50ed302009-08-10 22:56:29 +00005258 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005259 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005261 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005262 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005263 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005265
Chris Lattner81249c92008-10-17 17:05:25 +00005266 if (isa<BasicBlock>(CallOperandVal))
5267 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005268
Chris Lattner81249c92008-10-17 17:05:25 +00005269 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005270
Chris Lattner81249c92008-10-17 17:05:25 +00005271 // If this is an indirect operand, the operand is a pointer to the
5272 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005273 if (isIndirect) {
5274 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5275 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005276 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005277 OpTy = PtrTy->getElementType();
5278 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005279
Chris Lattner81249c92008-10-17 17:05:25 +00005280 // If OpTy is not a single value, it may be a struct/union that we
5281 // can tile with integers.
5282 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5283 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5284 switch (BitSize) {
5285 default: break;
5286 case 1:
5287 case 8:
5288 case 16:
5289 case 32:
5290 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005291 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005292 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005293 break;
5294 }
5295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005296
Chris Lattner81249c92008-10-17 17:05:25 +00005297 return TLI.getValueType(OpTy, true);
5298 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005300private:
5301 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5302 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005303 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005304 const TargetRegisterInfo &TRI) {
5305 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5306 Regs.insert(Reg);
5307 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5308 for (; *Aliases; ++Aliases)
5309 Regs.insert(*Aliases);
5310 }
5311};
Dan Gohman462f6b52010-05-29 17:53:24 +00005312
John Thompson44ab89e2010-10-29 17:29:13 +00005313typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005315} // end llvm namespace.
5316
Dan Gohman462f6b52010-05-29 17:53:24 +00005317/// isAllocatableRegister - If the specified register is safe to allocate,
5318/// i.e. it isn't a stack pointer or some other special register, return the
5319/// register class for the register. Otherwise, return null.
5320static const TargetRegisterClass *
5321isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5322 const TargetLowering &TLI,
5323 const TargetRegisterInfo *TRI) {
5324 EVT FoundVT = MVT::Other;
5325 const TargetRegisterClass *FoundRC = 0;
5326 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5327 E = TRI->regclass_end(); RCI != E; ++RCI) {
5328 EVT ThisVT = MVT::Other;
5329
5330 const TargetRegisterClass *RC = *RCI;
5331 // If none of the value types for this register class are valid, we
5332 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5333 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5334 I != E; ++I) {
5335 if (TLI.isTypeLegal(*I)) {
5336 // If we have already found this register in a different register class,
5337 // choose the one with the largest VT specified. For example, on
5338 // PowerPC, we favor f64 register classes over f32.
5339 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5340 ThisVT = *I;
5341 break;
5342 }
5343 }
5344 }
5345
5346 if (ThisVT == MVT::Other) continue;
5347
5348 // NOTE: This isn't ideal. In particular, this might allocate the
5349 // frame pointer in functions that need it (due to them not being taken
5350 // out of allocation, because a variable sized allocation hasn't been seen
5351 // yet). This is a slight code pessimization, but should still work.
5352 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5353 E = RC->allocation_order_end(MF); I != E; ++I)
5354 if (*I == Reg) {
5355 // We found a matching register class. Keep looking at others in case
5356 // we find one with larger registers that this physreg is also in.
5357 FoundRC = RC;
5358 FoundVT = ThisVT;
5359 break;
5360 }
5361 }
5362 return FoundRC;
5363}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005364
5365/// GetRegistersForValue - Assign registers (virtual or physical) for the
5366/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005367/// register allocator to handle the assignment process. However, if the asm
5368/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369/// allocation. This produces generally horrible, but correct, code.
5370///
5371/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372/// Input and OutputRegs are the set of already allocated physical registers.
5373///
Dan Gohman2048b852009-11-23 18:04:58 +00005374void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005375GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005376 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005377 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005378 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005380 // Compute whether this value requires an input register, an output register,
5381 // or both.
5382 bool isOutReg = false;
5383 bool isInReg = false;
5384 switch (OpInfo.Type) {
5385 case InlineAsm::isOutput:
5386 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005387
5388 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005389 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005390 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005391 break;
5392 case InlineAsm::isInput:
5393 isInReg = true;
5394 isOutReg = false;
5395 break;
5396 case InlineAsm::isClobber:
5397 isOutReg = true;
5398 isInReg = true;
5399 break;
5400 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005401
5402
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005403 MachineFunction &MF = DAG.getMachineFunction();
5404 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005406 // If this is a constraint for a single physreg, or a constraint for a
5407 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005408 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5410 OpInfo.ConstraintVT);
5411
5412 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005414 // If this is a FP input in an integer register (or visa versa) insert a bit
5415 // cast of the input value. More generally, handle any case where the input
5416 // value disagrees with the register class we plan to stick this in.
5417 if (OpInfo.Type == InlineAsm::isInput &&
5418 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005419 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005420 // types are identical size, use a bitcast to convert (e.g. two differing
5421 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005422 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005423 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005424 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005425 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005426 OpInfo.ConstraintVT = RegVT;
5427 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5428 // If the input is a FP value and we want it in FP registers, do a
5429 // bitcast to the corresponding integer type. This turns an f64 value
5430 // into i64, which can be passed with two i32 values on a 32-bit
5431 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005432 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005433 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005434 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005435 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005436 OpInfo.ConstraintVT = RegVT;
5437 }
5438 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005439
Owen Anderson23b9b192009-08-12 00:36:31 +00005440 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005441 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005442
Owen Andersone50ed302009-08-10 22:56:29 +00005443 EVT RegVT;
5444 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005445
5446 // If this is a constraint for a specific physical register, like {r17},
5447 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005448 if (unsigned AssignedReg = PhysReg.first) {
5449 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005450 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005451 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005453 // Get the actual register value type. This is important, because the user
5454 // may have asked for (e.g.) the AX register in i32 type. We need to
5455 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005456 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005458 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005459 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460
5461 // If this is an expanded reference, add the rest of the regs to Regs.
5462 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005463 TargetRegisterClass::iterator I = RC->begin();
5464 for (; *I != AssignedReg; ++I)
5465 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005467 // Already added the first reg.
5468 --NumRegs; ++I;
5469 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005470 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005471 Regs.push_back(*I);
5472 }
5473 }
Bill Wendling651ad132009-12-22 01:25:10 +00005474
Dan Gohman7451d3e2010-05-29 17:03:36 +00005475 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005476 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5477 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5478 return;
5479 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005481 // Otherwise, if this was a reference to an LLVM register class, create vregs
5482 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005483 if (const TargetRegisterClass *RC = PhysReg.second) {
5484 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005486 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487
Evan Chengfb112882009-03-23 08:01:15 +00005488 // Create the appropriate number of virtual registers.
5489 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5490 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005491 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005492
Dan Gohman7451d3e2010-05-29 17:03:36 +00005493 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005494 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005496
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005497 // This is a reference to a register class that doesn't directly correspond
5498 // to an LLVM register class. Allocate NumRegs consecutive, available,
5499 // registers from the class.
5500 std::vector<unsigned> RegClassRegs
5501 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5502 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005504 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5505 unsigned NumAllocated = 0;
5506 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5507 unsigned Reg = RegClassRegs[i];
5508 // See if this register is available.
5509 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5510 (isInReg && InputRegs.count(Reg))) { // Already used.
5511 // Make sure we find consecutive registers.
5512 NumAllocated = 0;
5513 continue;
5514 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005516 // Check to see if this register is allocatable (i.e. don't give out the
5517 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005518 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5519 if (!RC) { // Couldn't allocate this register.
5520 // Reset NumAllocated to make sure we return consecutive registers.
5521 NumAllocated = 0;
5522 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005523 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 // Okay, this register is good, we can use it.
5526 ++NumAllocated;
5527
5528 // If we allocated enough consecutive registers, succeed.
5529 if (NumAllocated == NumRegs) {
5530 unsigned RegStart = (i-NumAllocated)+1;
5531 unsigned RegEnd = i+1;
5532 // Mark all of the allocated registers used.
5533 for (unsigned i = RegStart; i != RegEnd; ++i)
5534 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005535
Dan Gohman7451d3e2010-05-29 17:03:36 +00005536 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537 OpInfo.ConstraintVT);
5538 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5539 return;
5540 }
5541 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005542
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005543 // Otherwise, we couldn't allocate enough registers for this.
5544}
5545
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546/// visitInlineAsm - Handle a call to an InlineAsm object.
5547///
Dan Gohman46510a72010-04-15 01:51:59 +00005548void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5549 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550
5551 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005552 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 std::set<unsigned> OutputRegs, InputRegs;
5555
John Thompson44ab89e2010-10-29 17:29:13 +00005556 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005557 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005558
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5560 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005561 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5562 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005564
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566
5567 // Compute the value type for each operand.
5568 switch (OpInfo.Type) {
5569 case InlineAsm::isOutput:
5570 // Indirect outputs just consume an argument.
5571 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005572 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 break;
5574 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005575
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005576 // The return value of the call is this value. As such, there is no
5577 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005578 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005579 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005580 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5581 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5582 } else {
5583 assert(ResNo == 0 && "Asm only has one result!");
5584 OpVT = TLI.getValueType(CS.getType());
5585 }
5586 ++ResNo;
5587 break;
5588 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005589 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005590 break;
5591 case InlineAsm::isClobber:
5592 // Nothing to do.
5593 break;
5594 }
5595
5596 // If this is an input or an indirect output, process the call argument.
5597 // BasicBlocks are labels, currently appearing only in asm's.
5598 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005599 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005601 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005602 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005603 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005604
Owen Anderson1d0be152009-08-13 21:58:54 +00005605 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005606 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005607
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005608 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005609
John Thompsoneac6e1d2010-09-13 18:15:37 +00005610 // Indirect operand accesses access memory.
5611 if (OpInfo.isIndirect)
5612 hasMemory = true;
5613 else {
5614 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5615 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5616 if (CType == TargetLowering::C_Memory) {
5617 hasMemory = true;
5618 break;
5619 }
5620 }
5621 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005622 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005623
John Thompsoneac6e1d2010-09-13 18:15:37 +00005624 SDValue Chain, Flag;
5625
5626 // We won't need to flush pending loads if this asm doesn't touch
5627 // memory and is nonvolatile.
5628 if (hasMemory || IA->hasSideEffects())
5629 Chain = getRoot();
5630 else
5631 Chain = DAG.getRoot();
5632
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005633 // Second pass over the constraints: compute which constraint option to use
5634 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005635 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005636 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005637
John Thompson54584742010-09-24 22:24:05 +00005638 // If this is an output operand with a matching input operand, look up the
5639 // matching input. If their types mismatch, e.g. one is an integer, the
5640 // other is floating point, or their sizes are different, flag it as an
5641 // error.
5642 if (OpInfo.hasMatchingInput()) {
5643 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005644
John Thompson54584742010-09-24 22:24:05 +00005645 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5646 if ((OpInfo.ConstraintVT.isInteger() !=
5647 Input.ConstraintVT.isInteger()) ||
5648 (OpInfo.ConstraintVT.getSizeInBits() !=
5649 Input.ConstraintVT.getSizeInBits())) {
5650 report_fatal_error("Unsupported asm: input constraint"
5651 " with a matching output constraint of"
5652 " incompatible type!");
5653 }
5654 Input.ConstraintVT = OpInfo.ConstraintVT;
5655 }
5656 }
5657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005659 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661 // If this is a memory input, and if the operand is not indirect, do what we
5662 // need to to provide an address for the memory input.
5663 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5664 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005665 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005667
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668 // Memory operands really want the address of the value. If we don't have
5669 // an indirect input, put it in the constpool if we can, otherwise spill
5670 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005671
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005672 // If the operand is a float, integer, or vector constant, spill to a
5673 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005674 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5676 isa<ConstantVector>(OpVal)) {
5677 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5678 TLI.getPointerTy());
5679 } else {
5680 // Otherwise, create a stack slot and emit a store to it before the
5681 // asm.
5682 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005683 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5685 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005686 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005688 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005689 OpInfo.CallOperand, StackSlot,
5690 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005691 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692 OpInfo.CallOperand = StackSlot;
5693 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005694
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005695 // There is no longer a Value* corresponding to this operand.
5696 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005697
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005698 // It is now an indirect operand.
5699 OpInfo.isIndirect = true;
5700 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005701
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702 // If this constraint is for a specific register, allocate it before
5703 // anything else.
5704 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005705 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005706 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005707
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005709 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005710 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5711 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713 // C_Register operands have already been allocated, Other/Memory don't need
5714 // to be.
5715 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005716 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005717 }
5718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5720 std::vector<SDValue> AsmNodeOperands;
5721 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5722 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005723 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5724 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005725
Chris Lattnerdecc2672010-04-07 05:20:54 +00005726 // If we have a !srcloc metadata node associated with it, we want to attach
5727 // this to the ultimately generated inline asm machineinstr. To do this, we
5728 // pass in the third operand as this (potentially null) inline asm MDNode.
5729 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5730 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005731
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005732 // Remember the AlignStack bit as operand 3.
5733 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5734 MVT::i1));
5735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 // Loop over all of the inputs, copying the operand values into the
5737 // appropriate registers and processing the output regs.
5738 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005739
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5741 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005742
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005743 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5744 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5745
5746 switch (OpInfo.Type) {
5747 case InlineAsm::isOutput: {
5748 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5749 OpInfo.ConstraintType != TargetLowering::C_Register) {
5750 // Memory output, or 'other' output (e.g. 'X' constraint).
5751 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5752
5753 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005754 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5755 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005756 TLI.getPointerTy()));
5757 AsmNodeOperands.push_back(OpInfo.CallOperand);
5758 break;
5759 }
5760
5761 // Otherwise, this is a register or register class output.
5762
5763 // Copy the output from the appropriate register. Find a register that
5764 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005765 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005766 report_fatal_error("Couldn't allocate output reg for constraint '" +
5767 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005768
5769 // If this is an indirect operand, store through the pointer after the
5770 // asm.
5771 if (OpInfo.isIndirect) {
5772 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5773 OpInfo.CallOperandVal));
5774 } else {
5775 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005776 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005777 // Concatenate this output onto the outputs list.
5778 RetValRegs.append(OpInfo.AssignedRegs);
5779 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005780
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005781 // Add information to the INLINEASM node to know that this register is
5782 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005783 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005784 InlineAsm::Kind_RegDefEarlyClobber :
5785 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005786 false,
5787 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005788 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005789 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790 break;
5791 }
5792 case InlineAsm::isInput: {
5793 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005794
Chris Lattner6bdcda32008-10-17 16:47:46 +00005795 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005796 // If this is required to match an output register we have already set,
5797 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005798 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005799
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 // Scan until we find the definition we already emitted of this operand.
5801 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005802 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 for (; OperandNo; --OperandNo) {
5804 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005805 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005806 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005807 assert((InlineAsm::isRegDefKind(OpFlag) ||
5808 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5809 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005810 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 }
5812
Evan Cheng697cbbf2009-03-20 18:03:34 +00005813 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005814 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005815 if (InlineAsm::isRegDefKind(OpFlag) ||
5816 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005817 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005818 if (OpInfo.isIndirect) {
5819 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005820 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005821 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5822 " don't know how to handle tied "
5823 "indirect register inputs");
5824 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005828 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005829 MatchedRegs.RegVTs.push_back(RegVT);
5830 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005831 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005832 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005833 MatchedRegs.Regs.push_back
5834 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005835
5836 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005837 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005838 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005839 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005840 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005841 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005842 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005844
Chris Lattnerdecc2672010-04-07 05:20:54 +00005845 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5846 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5847 "Unexpected number of operands");
5848 // Add information to the INLINEASM node to know about this input.
5849 // See InlineAsm.h isUseOperandTiedToDef.
5850 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5851 OpInfo.getMatchedOperand());
5852 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5853 TLI.getPointerTy()));
5854 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5855 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005857
Dale Johannesenb5611a62010-07-13 20:17:05 +00005858 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005859 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5860 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005861 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005862
Dale Johannesenb5611a62010-07-13 20:17:05 +00005863 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864 std::vector<SDValue> Ops;
5865 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005866 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005867 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005868 report_fatal_error("Invalid operand for inline asm constraint '" +
5869 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005871 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005872 unsigned ResOpType =
5873 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005874 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 TLI.getPointerTy()));
5876 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5877 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005878 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005879
Chris Lattnerdecc2672010-04-07 05:20:54 +00005880 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5882 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5883 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005886 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005887 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 TLI.getPointerTy()));
5889 AsmNodeOperands.push_back(InOperandVal);
5890 break;
5891 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005892
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005893 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5894 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5895 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005896 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005897 "Don't know how to handle indirect register inputs yet!");
5898
5899 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005900 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005901 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005902 report_fatal_error("Couldn't allocate input reg for constraint '" +
5903 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904
Dale Johannesen66978ee2009-01-31 02:22:37 +00005905 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005906 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005907
Chris Lattnerdecc2672010-04-07 05:20:54 +00005908 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005909 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005910 break;
5911 }
5912 case InlineAsm::isClobber: {
5913 // Add the clobbered value to the operand list, so that the register
5914 // allocator is aware that the physreg got clobbered.
5915 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005916 OpInfo.AssignedRegs.AddInlineAsmOperands(
5917 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005918 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005919 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005920 break;
5921 }
5922 }
5923 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005924
Chris Lattnerdecc2672010-04-07 05:20:54 +00005925 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005926 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005927 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005928
Dale Johannesen66978ee2009-01-31 02:22:37 +00005929 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005930 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 &AsmNodeOperands[0], AsmNodeOperands.size());
5932 Flag = Chain.getValue(1);
5933
5934 // If this asm returns a register value, copy the result from that register
5935 // and set it as the value of the call.
5936 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005937 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005938 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005939
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005940 // FIXME: Why don't we do this for inline asms with MRVs?
5941 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005942 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005943
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005944 // If any of the results of the inline asm is a vector, it may have the
5945 // wrong width/num elts. This can happen for register classes that can
5946 // contain multiple different value types. The preg or vreg allocated may
5947 // not have the same VT as was expected. Convert it to the right type
5948 // with bit_convert.
5949 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005950 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005951 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005952
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005953 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005954 ResultType.isInteger() && Val.getValueType().isInteger()) {
5955 // If a result value was tied to an input value, the computed result may
5956 // have a wider width than the expected result. Extract the relevant
5957 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005958 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005959 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005960
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005961 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005962 }
Dan Gohman95915732008-10-18 01:03:45 +00005963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005965 // Don't need to use this as a chain in this case.
5966 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5967 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005969
Dan Gohman46510a72010-04-15 01:51:59 +00005970 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005971
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005972 // Process indirect outputs, first output all of the flagged copies out of
5973 // physregs.
5974 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5975 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005976 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005977 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005978 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5980 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005981
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005982 // Emit the non-flagged stores from the physregs.
5983 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005984 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5985 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5986 StoresToEmit[i].first,
5987 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005988 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005989 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005990 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005991 }
5992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005994 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005995 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 DAG.setRoot(Chain);
5998}
5999
Dan Gohman46510a72010-04-15 01:51:59 +00006000void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006001 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6002 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006003 getValue(I.getArgOperand(0)),
6004 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006005}
6006
Dan Gohman46510a72010-04-15 01:51:59 +00006007void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006008 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006009 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6010 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006011 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006012 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006013 setValue(&I, V);
6014 DAG.setRoot(V.getValue(1));
6015}
6016
Dan Gohman46510a72010-04-15 01:51:59 +00006017void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006018 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6019 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006020 getValue(I.getArgOperand(0)),
6021 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006022}
6023
Dan Gohman46510a72010-04-15 01:51:59 +00006024void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006025 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6026 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006027 getValue(I.getArgOperand(0)),
6028 getValue(I.getArgOperand(1)),
6029 DAG.getSrcValue(I.getArgOperand(0)),
6030 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031}
6032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006034/// implementation, which just calls LowerCall.
6035/// FIXME: When all targets are
6036/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006037std::pair<SDValue, SDValue>
6038TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6039 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006040 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006041 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006042 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006043 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006044 ArgListTy &Args, SelectionDAG &DAG,
6045 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006047 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006048 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006049 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006050 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006051 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6052 for (unsigned Value = 0, NumValues = ValueVTs.size();
6053 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006054 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006055 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006056 SDValue Op = SDValue(Args[i].Node.getNode(),
6057 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006058 ISD::ArgFlagsTy Flags;
6059 unsigned OriginalAlignment =
6060 getTargetData()->getABITypeAlignment(ArgTy);
6061
6062 if (Args[i].isZExt)
6063 Flags.setZExt();
6064 if (Args[i].isSExt)
6065 Flags.setSExt();
6066 if (Args[i].isInReg)
6067 Flags.setInReg();
6068 if (Args[i].isSRet)
6069 Flags.setSRet();
6070 if (Args[i].isByVal) {
6071 Flags.setByVal();
6072 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6073 const Type *ElementTy = Ty->getElementType();
6074 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006075 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 // For ByVal, alignment should come from FE. BE will guess if this
6077 // info is not there but there are cases it cannot get right.
6078 if (Args[i].Alignment)
6079 FrameAlign = Args[i].Alignment;
6080 Flags.setByValAlign(FrameAlign);
6081 Flags.setByValSize(FrameSize);
6082 }
6083 if (Args[i].isNest)
6084 Flags.setNest();
6085 Flags.setOrigAlign(OriginalAlignment);
6086
Owen Anderson23b9b192009-08-12 00:36:31 +00006087 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6088 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089 SmallVector<SDValue, 4> Parts(NumParts);
6090 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6091
6092 if (Args[i].isSExt)
6093 ExtendKind = ISD::SIGN_EXTEND;
6094 else if (Args[i].isZExt)
6095 ExtendKind = ISD::ZERO_EXTEND;
6096
Bill Wendling46ada192010-03-02 01:55:18 +00006097 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006098 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099
Dan Gohman98ca4f22009-08-05 01:29:28 +00006100 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006102 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6103 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006104 if (NumParts > 1 && j == 0)
6105 MyFlags.Flags.setSplit();
6106 else if (j != 0)
6107 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108
Dan Gohman98ca4f22009-08-05 01:29:28 +00006109 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006110 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006111 }
6112 }
6113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006114
Dan Gohman98ca4f22009-08-05 01:29:28 +00006115 // Handle the incoming return values from the call.
6116 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006117 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006119 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006120 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006121 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6122 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006123 for (unsigned i = 0; i != NumRegs; ++i) {
6124 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006125 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006126 MyFlags.Used = isReturnValueUsed;
6127 if (RetSExt)
6128 MyFlags.Flags.setSExt();
6129 if (RetZExt)
6130 MyFlags.Flags.setZExt();
6131 if (isInreg)
6132 MyFlags.Flags.setInReg();
6133 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006135 }
6136
Dan Gohman98ca4f22009-08-05 01:29:28 +00006137 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006138 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006139 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006140
6141 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006142 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006143 "LowerCall didn't return a valid chain!");
6144 assert((!isTailCall || InVals.empty()) &&
6145 "LowerCall emitted a return value for a tail call!");
6146 assert((isTailCall || InVals.size() == Ins.size()) &&
6147 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006148
6149 // For a tail call, the return value is merely live-out and there aren't
6150 // any nodes in the DAG representing it. Return a special value to
6151 // indicate that a tail call has been emitted and no more Instructions
6152 // should be processed in the current block.
6153 if (isTailCall) {
6154 DAG.setRoot(Chain);
6155 return std::make_pair(SDValue(), SDValue());
6156 }
6157
Evan Chengaf1871f2010-03-11 19:38:18 +00006158 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6159 assert(InVals[i].getNode() &&
6160 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006161 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006162 "LowerCall emitted a value with the wrong type!");
6163 });
6164
Dan Gohman98ca4f22009-08-05 01:29:28 +00006165 // Collect the legal value parts into potentially illegal values
6166 // that correspond to the original function's return values.
6167 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6168 if (RetSExt)
6169 AssertOp = ISD::AssertSext;
6170 else if (RetZExt)
6171 AssertOp = ISD::AssertZext;
6172 SmallVector<SDValue, 4> ReturnValues;
6173 unsigned CurReg = 0;
6174 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006175 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006176 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6177 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006178
Bill Wendling46ada192010-03-02 01:55:18 +00006179 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006180 NumRegs, RegisterVT, VT,
6181 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006182 CurReg += NumRegs;
6183 }
6184
6185 // For a function returning void, there is no return value. We can't create
6186 // such a node, so we just return a null return value in that case. In
6187 // that case, nothing will actualy look at the value.
6188 if (ReturnValues.empty())
6189 return std::make_pair(SDValue(), Chain);
6190
6191 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6192 DAG.getVTList(&RetTys[0], RetTys.size()),
6193 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006194 return std::make_pair(Res, Chain);
6195}
6196
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006197void TargetLowering::LowerOperationWrapper(SDNode *N,
6198 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006199 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006200 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006201 if (Res.getNode())
6202 Results.push_back(Res);
6203}
6204
Dan Gohmand858e902010-04-17 15:26:15 +00006205SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006206 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006207 return SDValue();
6208}
6209
Dan Gohman46510a72010-04-15 01:51:59 +00006210void
6211SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006212 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 assert((Op.getOpcode() != ISD::CopyFromReg ||
6214 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6215 "Copy from a reg to the same reg!");
6216 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6217
Owen Anderson23b9b192009-08-12 00:36:31 +00006218 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006220 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221 PendingExports.push_back(Chain);
6222}
6223
6224#include "llvm/CodeGen/SelectionDAGISel.h"
6225
Dan Gohman46510a72010-04-15 01:51:59 +00006226void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006227 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006228 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006229 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006230 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006231 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006232 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006234 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006235 SmallVector<ISD::OutputArg, 4> Outs;
6236 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6237 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006238
Dan Gohman7451d3e2010-05-29 17:03:36 +00006239 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006240 // Put in an sret pointer parameter before all the other parameters.
6241 SmallVector<EVT, 1> ValueVTs;
6242 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6243
6244 // NOTE: Assuming that a pointer will never break down to more than one VT
6245 // or one register.
6246 ISD::ArgFlagsTy Flags;
6247 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006248 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006249 ISD::InputArg RetArg(Flags, RegisterVT, true);
6250 Ins.push_back(RetArg);
6251 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006252
Dan Gohman98ca4f22009-08-05 01:29:28 +00006253 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006254 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006255 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006256 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006257 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006258 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6259 bool isArgValueUsed = !I->use_empty();
6260 for (unsigned Value = 0, NumValues = ValueVTs.size();
6261 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006262 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006263 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006264 ISD::ArgFlagsTy Flags;
6265 unsigned OriginalAlignment =
6266 TD->getABITypeAlignment(ArgTy);
6267
6268 if (F.paramHasAttr(Idx, Attribute::ZExt))
6269 Flags.setZExt();
6270 if (F.paramHasAttr(Idx, Attribute::SExt))
6271 Flags.setSExt();
6272 if (F.paramHasAttr(Idx, Attribute::InReg))
6273 Flags.setInReg();
6274 if (F.paramHasAttr(Idx, Attribute::StructRet))
6275 Flags.setSRet();
6276 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6277 Flags.setByVal();
6278 const PointerType *Ty = cast<PointerType>(I->getType());
6279 const Type *ElementTy = Ty->getElementType();
6280 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6281 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6282 // For ByVal, alignment should be passed from FE. BE will guess if
6283 // this info is not there but there are cases it cannot get right.
6284 if (F.getParamAlignment(Idx))
6285 FrameAlign = F.getParamAlignment(Idx);
6286 Flags.setByValAlign(FrameAlign);
6287 Flags.setByValSize(FrameSize);
6288 }
6289 if (F.paramHasAttr(Idx, Attribute::Nest))
6290 Flags.setNest();
6291 Flags.setOrigAlign(OriginalAlignment);
6292
Owen Anderson23b9b192009-08-12 00:36:31 +00006293 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6294 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006295 for (unsigned i = 0; i != NumRegs; ++i) {
6296 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6297 if (NumRegs > 1 && i == 0)
6298 MyFlags.Flags.setSplit();
6299 // if it isn't first piece, alignment must be 1
6300 else if (i > 0)
6301 MyFlags.Flags.setOrigAlign(1);
6302 Ins.push_back(MyFlags);
6303 }
6304 }
6305 }
6306
6307 // Call the target to set up the argument values.
6308 SmallVector<SDValue, 8> InVals;
6309 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6310 F.isVarArg(), Ins,
6311 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006312
6313 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006314 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006315 "LowerFormalArguments didn't return a valid chain!");
6316 assert(InVals.size() == Ins.size() &&
6317 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006318 DEBUG({
6319 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6320 assert(InVals[i].getNode() &&
6321 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006322 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006323 "LowerFormalArguments emitted a value with the wrong type!");
6324 }
6325 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006326
Dan Gohman5e866062009-08-06 15:37:27 +00006327 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006328 DAG.setRoot(NewRoot);
6329
6330 // Set up the argument values.
6331 unsigned i = 0;
6332 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006333 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006334 // Create a virtual register for the sret pointer, and put in a copy
6335 // from the sret argument into it.
6336 SmallVector<EVT, 1> ValueVTs;
6337 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6338 EVT VT = ValueVTs[0];
6339 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6340 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006341 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006342 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006343
Dan Gohman2048b852009-11-23 18:04:58 +00006344 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006345 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6346 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006347 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006348 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6349 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006350 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006351
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006352 // i indexes lowered arguments. Bump it past the hidden sret argument.
6353 // Idx indexes LLVM arguments. Don't touch it.
6354 ++i;
6355 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006356
Dan Gohman46510a72010-04-15 01:51:59 +00006357 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006358 ++I, ++Idx) {
6359 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006360 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006361 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006362 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006363
6364 // If this argument is unused then remember its value. It is used to generate
6365 // debugging information.
6366 if (I->use_empty() && NumValues)
6367 SDB->setUnusedArgValue(I, InVals[i]);
6368
Dan Gohman98ca4f22009-08-05 01:29:28 +00006369 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006370 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006371 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6372 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006373
6374 if (!I->use_empty()) {
6375 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6376 if (F.paramHasAttr(Idx, Attribute::SExt))
6377 AssertOp = ISD::AssertSext;
6378 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6379 AssertOp = ISD::AssertZext;
6380
Bill Wendling46ada192010-03-02 01:55:18 +00006381 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006382 NumParts, PartVT, VT,
6383 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006384 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006385
Dan Gohman98ca4f22009-08-05 01:29:28 +00006386 i += NumParts;
6387 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006388
Devang Patel0b48ead2010-08-31 22:22:42 +00006389 // Note down frame index for byval arguments.
6390 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006391 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006392 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6393 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6394
Dan Gohman98ca4f22009-08-05 01:29:28 +00006395 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006396 SDValue Res;
6397 if (!ArgValues.empty())
6398 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6399 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006400 SDB->setValue(I, Res);
6401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402 // If this argument is live outside of the entry block, insert a copy from
6403 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006404 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006407
Dan Gohman98ca4f22009-08-05 01:29:28 +00006408 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409
6410 // Finally, if the target has anything special to do, allow it to do so.
6411 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006412 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413}
6414
6415/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6416/// ensure constants are generated when needed. Remember the virtual registers
6417/// that need to be added to the Machine PHI nodes as input. We cannot just
6418/// directly add them, because expansion might result in multiple MBB's for one
6419/// BB. As such, the start of the BB might correspond to a different MBB than
6420/// the end.
6421///
6422void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006423SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006424 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006425
6426 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6427
6428 // Check successor nodes' PHI nodes that expect a constant to be available
6429 // from this block.
6430 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006431 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006433 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006435 // If this terminator has multiple identical successors (common for
6436 // switches), only handle each succ once.
6437 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006440
6441 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6442 // nodes and Machine PHI nodes, but the incoming operands have not been
6443 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006444 for (BasicBlock::const_iterator I = SuccBB->begin();
6445 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446 // Ignore dead phi's.
6447 if (PN->use_empty()) continue;
6448
6449 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006450 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006451
Dan Gohman46510a72010-04-15 01:51:59 +00006452 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006453 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006454 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006455 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006456 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006457 }
6458 Reg = RegOut;
6459 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006460 DenseMap<const Value *, unsigned>::iterator I =
6461 FuncInfo.ValueMap.find(PHIOp);
6462 if (I != FuncInfo.ValueMap.end())
6463 Reg = I->second;
6464 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006466 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006467 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006468 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006469 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006470 }
6471 }
6472
6473 // Remember that this register needs to added to the machine PHI node as
6474 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006475 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006476 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6477 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006478 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006479 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006480 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006481 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006482 Reg += NumRegisters;
6483 }
6484 }
6485 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006486 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006487}