blob: 785f246d28a8e812ae285cb3f242e6d4d0cec6c0 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200288 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300289 if (ret)
290 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300291 /* WaFbcNukeOn3DBlt:ivb/hsw */
292 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
293 intel_ring_emit(ring, MSG_FBC_REND_STATE);
294 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200295 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
296 intel_ring_emit(ring, MSG_FBC_REND_STATE);
297 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300298 intel_ring_advance(ring);
299
300 ring->fbc_dirty = false;
301 return 0;
302}
303
Paulo Zanonif3987632012-08-17 18:35:43 -0300304static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300305gen7_render_ring_flush(struct intel_ring_buffer *ring,
306 u32 invalidate_domains, u32 flush_domains)
307{
308 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100309 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 int ret;
311
Paulo Zanonif3987632012-08-17 18:35:43 -0300312 /*
313 * Ensure that any following seqno writes only happen when the render
314 * cache is indeed flushed.
315 *
316 * Workaround: 4th PIPE_CONTROL command (except the ones with only
317 * read-cache invalidate bits set) must have the CS_STALL bit set. We
318 * don't try to be clever and just set it unconditionally.
319 */
320 flags |= PIPE_CONTROL_CS_STALL;
321
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 /* Just flush everything. Experiments have shown that reducing the
323 * number of bits based on the write domains has little performance
324 * impact.
325 */
326 if (flush_domains) {
327 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
328 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 }
330 if (invalidate_domains) {
331 flags |= PIPE_CONTROL_TLB_INVALIDATE;
332 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
337 /*
338 * TLB invalidate requires a post-sync write.
339 */
340 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200341 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300342
343 /* Workaround: we must issue a pipe_control with CS-stall bit
344 * set before a pipe_control command that has the state cache
345 * invalidate bit set. */
346 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348
349 ret = intel_ring_begin(ring, 4);
350 if (ret)
351 return ret;
352
353 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
354 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200355 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 intel_ring_emit(ring, 0);
357 intel_ring_advance(ring);
358
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200359 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300360 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
361
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362 return 0;
363}
364
Ben Widawskya5f3d682013-11-02 21:07:27 -0700365static int
366gen8_render_ring_flush(struct intel_ring_buffer *ring,
367 u32 invalidate_domains, u32 flush_domains)
368{
369 u32 flags = 0;
370 u32 scratch_addr = ring->scratch.gtt_offset + 128;
371 int ret;
372
373 flags |= PIPE_CONTROL_CS_STALL;
374
375 if (flush_domains) {
376 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
377 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
378 }
379 if (invalidate_domains) {
380 flags |= PIPE_CONTROL_TLB_INVALIDATE;
381 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
382 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
383 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
384 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
385 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
386 flags |= PIPE_CONTROL_QW_WRITE;
387 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
388 }
389
390 ret = intel_ring_begin(ring, 6);
391 if (ret)
392 return ret;
393
394 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
395 intel_ring_emit(ring, flags);
396 intel_ring_emit(ring, scratch_addr);
397 intel_ring_emit(ring, 0);
398 intel_ring_emit(ring, 0);
399 intel_ring_emit(ring, 0);
400 intel_ring_advance(ring);
401
402 return 0;
403
404}
405
Chris Wilson78501ea2010-10-27 12:18:21 +0100406static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100407 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300409 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100410 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800411}
412
Chris Wilson50877442014-03-21 12:41:53 +0000413u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800414{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300415 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000416 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800417
Chris Wilson50877442014-03-21 12:41:53 +0000418 if (INTEL_INFO(ring->dev)->gen >= 8)
419 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
420 RING_ACTHD_UDW(ring->mmio_base));
421 else if (INTEL_INFO(ring->dev)->gen >= 4)
422 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
423 else
424 acthd = I915_READ(ACTHD);
425
426 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800427}
428
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200429static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
430{
431 struct drm_i915_private *dev_priv = ring->dev->dev_private;
432 u32 addr;
433
434 addr = dev_priv->status_page_dmah->busaddr;
435 if (INTEL_INFO(ring->dev)->gen >= 4)
436 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
437 I915_WRITE(HWS_PGA, addr);
438}
439
Chris Wilson78501ea2010-10-27 12:18:21 +0100440static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800441{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200442 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300443 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000444 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200445 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447
Deepak Sc8d9a592013-11-23 14:55:42 +0530448 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200449
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800450 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200451 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200452 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100453 ring->write_tail(ring, 0);
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530454 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000))
455 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800456
Naresh Kumar Kachhia51435a2014-03-12 16:39:40 +0530457 if (I915_NEED_GFX_HWS(dev))
458 intel_ring_setup_status_page(ring);
459 else
460 ring_setup_phys_status_page(ring);
461
Daniel Vetter570ef602010-08-02 17:06:23 +0200462 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800463
464 /* G45 ring initialization fails to reset head to zero */
465 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000466 DRM_DEBUG_KMS("%s head not reset to zero "
467 "ctl %08x head %08x tail %08x start %08x\n",
468 ring->name,
469 I915_READ_CTL(ring),
470 I915_READ_HEAD(ring),
471 I915_READ_TAIL(ring),
472 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473
Daniel Vetter570ef602010-08-02 17:06:23 +0200474 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800475
Chris Wilson6fd0d562010-12-05 20:42:33 +0000476 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
477 DRM_ERROR("failed to set %s head to zero "
478 "ctl %08x head %08x tail %08x start %08x\n",
479 ring->name,
480 I915_READ_CTL(ring),
481 I915_READ_HEAD(ring),
482 I915_READ_TAIL(ring),
483 I915_READ_START(ring));
484 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700485 }
486
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200487 /* Initialize the ring. This must happen _after_ we've cleared the ring
488 * registers with the above sequence (the readback of the HEAD registers
489 * also enforces ordering), otherwise the hw might lose the new ring
490 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700491 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200492 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000493 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000494 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800495
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800496 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400497 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700498 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400499 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000500 DRM_ERROR("%s initialization failed "
501 "ctl %08x head %08x tail %08x start %08x\n",
502 ring->name,
503 I915_READ_CTL(ring),
504 I915_READ_HEAD(ring),
505 I915_READ_TAIL(ring),
506 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200507 ret = -EIO;
508 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509 }
510
Chris Wilson78501ea2010-10-27 12:18:21 +0100511 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
512 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800513 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000514 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200515 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000516 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100517 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800518 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000519
Chris Wilson50f018d2013-06-10 11:20:19 +0100520 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
521
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530523 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200524
525 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700526}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Chris Wilsonc6df5412010-12-15 09:56:50 +0000528static int
529init_pipe_control(struct intel_ring_buffer *ring)
530{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000531 int ret;
532
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100533 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000534 return 0;
535
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100536 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
537 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000538 DRM_ERROR("Failed to allocate seqno page\n");
539 ret = -ENOMEM;
540 goto err;
541 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100542
Daniel Vettera9cc7262014-02-14 14:01:13 +0100543 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
544 if (ret)
545 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000546
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100547 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000548 if (ret)
549 goto err_unref;
550
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100551 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
552 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
553 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800554 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000555 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800556 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000557
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200558 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100559 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560 return 0;
561
562err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800563 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000564err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100565 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000566err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000567 return ret;
568}
569
Chris Wilson78501ea2010-10-27 12:18:21 +0100570static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800571{
Chris Wilson78501ea2010-10-27 12:18:21 +0100572 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000573 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100574 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800575
Akash Goel61a563a2014-03-25 18:01:50 +0530576 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
577 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200578 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000579
580 /* We need to disable the AsyncFlip performance optimisations in order
581 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
582 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100583 *
Ville Syrjälä82852222014-02-27 21:59:03 +0200584 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000585 */
586 if (INTEL_INFO(dev)->gen >= 6)
587 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
588
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000589 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530590 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000591 if (INTEL_INFO(dev)->gen == 6)
592 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000593 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000594
Akash Goel01fa0302014-03-24 23:00:04 +0530595 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000596 if (IS_GEN7(dev))
597 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530598 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000599 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100600
Jesse Barnes8d315282011-10-16 10:23:31 +0200601 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000602 ret = init_pipe_control(ring);
603 if (ret)
604 return ret;
605 }
606
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200607 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700608 /* From the Sandybridge PRM, volume 1 part 3, page 24:
609 * "If this bit is set, STCunit will have LRA as replacement
610 * policy. [...] This bit must be reset. LRA replacement
611 * policy is not supported."
612 */
613 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200614 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700615
616 /* This is not explicitly set for GEN6, so read the register.
617 * see intel_ring_mi_set_context() for why we care.
618 * TODO: consider explicitly setting the bit for GEN5
619 */
620 ring->itlb_before_ctx_switch =
Chris Wilsonaa83e302014-03-21 17:18:54 +0000621 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_EXPLICIT);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800622 }
623
Daniel Vetter6b26c862012-04-24 14:04:12 +0200624 if (INTEL_INFO(dev)->gen >= 6)
625 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000626
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700627 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700628 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700629
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800630 return ret;
631}
632
Chris Wilsonc6df5412010-12-15 09:56:50 +0000633static void render_ring_cleanup(struct intel_ring_buffer *ring)
634{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100635 struct drm_device *dev = ring->dev;
636
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100637 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638 return;
639
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100640 if (INTEL_INFO(dev)->gen >= 5) {
641 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800642 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100643 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100644
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100645 drm_gem_object_unreference(&ring->scratch.obj->base);
646 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000647}
648
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000649static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700650update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000651 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000652{
Ben Widawskyad776f82013-05-28 19:22:18 -0700653/* NB: In order to be able to do semaphore MBOX updates for varying number
654 * of rings, it's easiest if we round up each individual update to a
655 * multiple of 2 (since ring updates must always be a multiple of 2)
656 * even though the actual update only requires 3 dwords.
657 */
658#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000659 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700660 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100661 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700662 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000663}
664
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700665/**
666 * gen6_add_request - Update the semaphore mailbox registers
667 *
668 * @ring - ring that is adding a request
669 * @seqno - return seqno stuck into the ring
670 *
671 * Update the mailbox registers in the *other* rings with the current seqno.
672 * This acts like a signal in the canonical semaphore.
673 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000674static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000675gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000676{
Ben Widawskyad776f82013-05-28 19:22:18 -0700677 struct drm_device *dev = ring->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 struct intel_ring_buffer *useless;
Ben Widawsky52ed2322013-12-16 20:50:38 -0800680 int i, ret, num_dwords = 4;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000681
Ben Widawsky52ed2322013-12-16 20:50:38 -0800682 if (i915_semaphore_is_enabled(dev))
683 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
684#undef MBOX_UPDATE_DWORDS
685
686 ret = intel_ring_begin(ring, num_dwords);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000687 if (ret)
688 return ret;
689
Ben Widawskyf0a9f742013-12-17 20:06:00 -0800690 if (i915_semaphore_is_enabled(dev)) {
691 for_each_ring(useless, dev_priv, i) {
692 u32 mbox_reg = ring->signal_mbox[i];
693 if (mbox_reg != GEN6_NOSYNC)
694 update_mboxes(ring, mbox_reg);
695 }
Ben Widawskyad776f82013-05-28 19:22:18 -0700696 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697
698 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
699 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100700 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000701 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100702 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000703
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000704 return 0;
705}
706
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200707static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
708 u32 seqno)
709{
710 struct drm_i915_private *dev_priv = dev->dev_private;
711 return dev_priv->last_seqno < seqno;
712}
713
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700714/**
715 * intel_ring_sync - sync the waiter to the signaller on seqno
716 *
717 * @waiter - ring that is waiting
718 * @signaller - ring which has, or will signal
719 * @seqno - seqno which the waiter will block on
720 */
721static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200722gen6_ring_sync(struct intel_ring_buffer *waiter,
723 struct intel_ring_buffer *signaller,
724 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000725{
726 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700727 u32 dw1 = MI_SEMAPHORE_MBOX |
728 MI_SEMAPHORE_COMPARE |
729 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000730
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700731 /* Throughout all of the GEM code, seqno passed implies our current
732 * seqno is >= the last seqno executed. However for hardware the
733 * comparison is strictly greater than.
734 */
735 seqno -= 1;
736
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200737 WARN_ON(signaller->semaphore_register[waiter->id] ==
738 MI_SEMAPHORE_SYNC_INVALID);
739
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700740 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000741 if (ret)
742 return ret;
743
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200744 /* If seqno wrap happened, omit the wait with no-ops */
745 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
746 intel_ring_emit(waiter,
747 dw1 |
748 signaller->semaphore_register[waiter->id]);
749 intel_ring_emit(waiter, seqno);
750 intel_ring_emit(waiter, 0);
751 intel_ring_emit(waiter, MI_NOOP);
752 } else {
753 intel_ring_emit(waiter, MI_NOOP);
754 intel_ring_emit(waiter, MI_NOOP);
755 intel_ring_emit(waiter, MI_NOOP);
756 intel_ring_emit(waiter, MI_NOOP);
757 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700758 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000759
760 return 0;
761}
762
Chris Wilsonc6df5412010-12-15 09:56:50 +0000763#define PIPE_CONTROL_FLUSH(ring__, addr__) \
764do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200765 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
766 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000767 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
768 intel_ring_emit(ring__, 0); \
769 intel_ring_emit(ring__, 0); \
770} while (0)
771
772static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000773pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000774{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100775 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000776 int ret;
777
778 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
779 * incoherent with writes to memory, i.e. completely fubar,
780 * so we need to use PIPE_NOTIFY instead.
781 *
782 * However, we also need to workaround the qword write
783 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
784 * memory before requesting an interrupt.
785 */
786 ret = intel_ring_begin(ring, 32);
787 if (ret)
788 return ret;
789
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200790 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200791 PIPE_CONTROL_WRITE_FLUSH |
792 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100793 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100794 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000795 intel_ring_emit(ring, 0);
796 PIPE_CONTROL_FLUSH(ring, scratch_addr);
797 scratch_addr += 128; /* write to separate cachelines */
798 PIPE_CONTROL_FLUSH(ring, scratch_addr);
799 scratch_addr += 128;
800 PIPE_CONTROL_FLUSH(ring, scratch_addr);
801 scratch_addr += 128;
802 PIPE_CONTROL_FLUSH(ring, scratch_addr);
803 scratch_addr += 128;
804 PIPE_CONTROL_FLUSH(ring, scratch_addr);
805 scratch_addr += 128;
806 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000807
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200808 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200809 PIPE_CONTROL_WRITE_FLUSH |
810 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000811 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100812 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100813 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000814 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100815 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000816
Chris Wilsonc6df5412010-12-15 09:56:50 +0000817 return 0;
818}
819
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800820static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100821gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100822{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100823 /* Workaround to force correct ordering between irq and seqno writes on
824 * ivb (and maybe also on snb) by reading from a CS register (like
825 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000826 if (!lazy_coherency) {
827 struct drm_i915_private *dev_priv = ring->dev->dev_private;
828 POSTING_READ(RING_ACTHD(ring->mmio_base));
829 }
830
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100831 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
832}
833
834static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100835ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800836{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000837 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
838}
839
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200840static void
841ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
842{
843 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
844}
845
Chris Wilsonc6df5412010-12-15 09:56:50 +0000846static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100847pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000848{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100849 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000850}
851
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200852static void
853pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
854{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100855 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200856}
857
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000858static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200859gen5_ring_get_irq(struct intel_ring_buffer *ring)
860{
861 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300862 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100863 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200864
865 if (!dev->irq_enabled)
866 return false;
867
Chris Wilson7338aef2012-04-24 21:48:47 +0100868 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300869 if (ring->irq_refcount++ == 0)
870 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100871 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200872
873 return true;
874}
875
876static void
877gen5_ring_put_irq(struct intel_ring_buffer *ring)
878{
879 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300880 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100881 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200882
Chris Wilson7338aef2012-04-24 21:48:47 +0100883 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300884 if (--ring->irq_refcount == 0)
885 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100886 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200887}
888
889static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200890i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700891{
Chris Wilson78501ea2010-10-27 12:18:21 +0100892 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300893 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100894 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700895
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000896 if (!dev->irq_enabled)
897 return false;
898
Chris Wilson7338aef2012-04-24 21:48:47 +0100899 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200900 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200901 dev_priv->irq_mask &= ~ring->irq_enable_mask;
902 I915_WRITE(IMR, dev_priv->irq_mask);
903 POSTING_READ(IMR);
904 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100905 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000906
907 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700908}
909
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800910static void
Daniel Vettere3670312012-04-11 22:12:53 +0200911i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700912{
Chris Wilson78501ea2010-10-27 12:18:21 +0100913 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300914 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100915 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700916
Chris Wilson7338aef2012-04-24 21:48:47 +0100917 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200918 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200919 dev_priv->irq_mask |= ring->irq_enable_mask;
920 I915_WRITE(IMR, dev_priv->irq_mask);
921 POSTING_READ(IMR);
922 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100923 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700924}
925
Chris Wilsonc2798b12012-04-22 21:13:57 +0100926static bool
927i8xx_ring_get_irq(struct intel_ring_buffer *ring)
928{
929 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300930 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100931 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100932
933 if (!dev->irq_enabled)
934 return false;
935
Chris Wilson7338aef2012-04-24 21:48:47 +0100936 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200937 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100938 dev_priv->irq_mask &= ~ring->irq_enable_mask;
939 I915_WRITE16(IMR, dev_priv->irq_mask);
940 POSTING_READ16(IMR);
941 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100942 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100943
944 return true;
945}
946
947static void
948i8xx_ring_put_irq(struct intel_ring_buffer *ring)
949{
950 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300951 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100952 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100953
Chris Wilson7338aef2012-04-24 21:48:47 +0100954 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200955 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100956 dev_priv->irq_mask |= ring->irq_enable_mask;
957 I915_WRITE16(IMR, dev_priv->irq_mask);
958 POSTING_READ16(IMR);
959 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100960 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100961}
962
Chris Wilson78501ea2010-10-27 12:18:21 +0100963void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800964{
Eric Anholt45930102011-05-06 17:12:35 -0700965 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300966 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700967 u32 mmio = 0;
968
969 /* The ring status page addresses are no longer next to the rest of
970 * the ring registers as of gen7.
971 */
972 if (IS_GEN7(dev)) {
973 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100974 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700975 mmio = RENDER_HWS_PGA_GEN7;
976 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100977 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700978 mmio = BLT_HWS_PGA_GEN7;
979 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100980 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700981 mmio = BSD_HWS_PGA_GEN7;
982 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700983 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700984 mmio = VEBOX_HWS_PGA_GEN7;
985 break;
Eric Anholt45930102011-05-06 17:12:35 -0700986 }
987 } else if (IS_GEN6(ring->dev)) {
988 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
989 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -0800990 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -0700991 mmio = RING_HWS_PGA(ring->mmio_base);
992 }
993
Chris Wilson78501ea2010-10-27 12:18:21 +0100994 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
995 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +0100996
Damien Lespiaudc616b82014-03-13 01:40:28 +0000997 /*
998 * Flush the TLB for this page
999 *
1000 * FIXME: These two bits have disappeared on gen8, so a question
1001 * arises: do we still need this and if so how should we go about
1002 * invalidating the TLB?
1003 */
1004 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001005 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301006
1007 /* ring should be idle before issuing a sync flush*/
1008 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1009
Chris Wilson884020b2013-08-06 19:01:14 +01001010 I915_WRITE(reg,
1011 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1012 INSTPM_SYNC_FLUSH));
1013 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1014 1000))
1015 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1016 ring->name);
1017 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001018}
1019
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001020static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001021bsd_ring_flush(struct intel_ring_buffer *ring,
1022 u32 invalidate_domains,
1023 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001024{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001025 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001026
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001027 ret = intel_ring_begin(ring, 2);
1028 if (ret)
1029 return ret;
1030
1031 intel_ring_emit(ring, MI_FLUSH);
1032 intel_ring_emit(ring, MI_NOOP);
1033 intel_ring_advance(ring);
1034 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001035}
1036
Chris Wilson3cce4692010-10-27 16:11:02 +01001037static int
Chris Wilson9d7730912012-11-27 16:22:52 +00001038i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001039{
Chris Wilson3cce4692010-10-27 16:11:02 +01001040 int ret;
1041
1042 ret = intel_ring_begin(ring, 4);
1043 if (ret)
1044 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001045
Chris Wilson3cce4692010-10-27 16:11:02 +01001046 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1047 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001048 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001049 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001050 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001051
Chris Wilson3cce4692010-10-27 16:11:02 +01001052 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001053}
1054
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001055static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001056gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001057{
1058 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001059 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001060 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001061
1062 if (!dev->irq_enabled)
1063 return false;
1064
Chris Wilson7338aef2012-04-24 21:48:47 +01001065 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001066 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001067 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001068 I915_WRITE_IMR(ring,
1069 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001070 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001071 else
1072 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001073 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001074 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001075 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001076
1077 return true;
1078}
1079
1080static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001081gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001082{
1083 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001084 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001085 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001086
Chris Wilson7338aef2012-04-24 21:48:47 +01001087 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001088 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001089 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001090 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001091 else
1092 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001093 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001094 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001095 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001096}
1097
Ben Widawskya19d2932013-05-28 19:22:30 -07001098static bool
1099hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1100{
1101 struct drm_device *dev = ring->dev;
1102 struct drm_i915_private *dev_priv = dev->dev_private;
1103 unsigned long flags;
1104
1105 if (!dev->irq_enabled)
1106 return false;
1107
Daniel Vetter59cdb632013-07-04 23:35:28 +02001108 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001109 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001110 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001111 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001112 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001113 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001114
1115 return true;
1116}
1117
1118static void
1119hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1120{
1121 struct drm_device *dev = ring->dev;
1122 struct drm_i915_private *dev_priv = dev->dev_private;
1123 unsigned long flags;
1124
1125 if (!dev->irq_enabled)
1126 return;
1127
Daniel Vetter59cdb632013-07-04 23:35:28 +02001128 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001129 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001130 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001131 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001132 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001133 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001134}
1135
Ben Widawskyabd58f02013-11-02 21:07:09 -07001136static bool
1137gen8_ring_get_irq(struct intel_ring_buffer *ring)
1138{
1139 struct drm_device *dev = ring->dev;
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141 unsigned long flags;
1142
1143 if (!dev->irq_enabled)
1144 return false;
1145
1146 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1147 if (ring->irq_refcount++ == 0) {
1148 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1149 I915_WRITE_IMR(ring,
1150 ~(ring->irq_enable_mask |
1151 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1152 } else {
1153 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1154 }
1155 POSTING_READ(RING_IMR(ring->mmio_base));
1156 }
1157 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1158
1159 return true;
1160}
1161
1162static void
1163gen8_ring_put_irq(struct intel_ring_buffer *ring)
1164{
1165 struct drm_device *dev = ring->dev;
1166 struct drm_i915_private *dev_priv = dev->dev_private;
1167 unsigned long flags;
1168
1169 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1170 if (--ring->irq_refcount == 0) {
1171 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1172 I915_WRITE_IMR(ring,
1173 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1174 } else {
1175 I915_WRITE_IMR(ring, ~0);
1176 }
1177 POSTING_READ(RING_IMR(ring->mmio_base));
1178 }
1179 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1180}
1181
Zou Nan haid1b851f2010-05-21 09:08:57 +08001182static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001183i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1184 u32 offset, u32 length,
1185 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001186{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001187 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001188
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001189 ret = intel_ring_begin(ring, 2);
1190 if (ret)
1191 return ret;
1192
Chris Wilson78501ea2010-10-27 12:18:21 +01001193 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001194 MI_BATCH_BUFFER_START |
1195 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001196 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001197 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001198 intel_ring_advance(ring);
1199
Zou Nan haid1b851f2010-05-21 09:08:57 +08001200 return 0;
1201}
1202
Daniel Vetterb45305f2012-12-17 16:21:27 +01001203/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1204#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001205static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001206i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001207 u32 offset, u32 len,
1208 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001209{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001210 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001211
Daniel Vetterb45305f2012-12-17 16:21:27 +01001212 if (flags & I915_DISPATCH_PINNED) {
1213 ret = intel_ring_begin(ring, 4);
1214 if (ret)
1215 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001216
Daniel Vetterb45305f2012-12-17 16:21:27 +01001217 intel_ring_emit(ring, MI_BATCH_BUFFER);
1218 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1219 intel_ring_emit(ring, offset + len - 8);
1220 intel_ring_emit(ring, MI_NOOP);
1221 intel_ring_advance(ring);
1222 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001223 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001224
1225 if (len > I830_BATCH_LIMIT)
1226 return -ENOSPC;
1227
1228 ret = intel_ring_begin(ring, 9+3);
1229 if (ret)
1230 return ret;
1231 /* Blit the batch (which has now all relocs applied) to the stable batch
1232 * scratch bo area (so that the CS never stumbles over its tlb
1233 * invalidation bug) ... */
1234 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1235 XY_SRC_COPY_BLT_WRITE_ALPHA |
1236 XY_SRC_COPY_BLT_WRITE_RGB);
1237 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1238 intel_ring_emit(ring, 0);
1239 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1240 intel_ring_emit(ring, cs_offset);
1241 intel_ring_emit(ring, 0);
1242 intel_ring_emit(ring, 4096);
1243 intel_ring_emit(ring, offset);
1244 intel_ring_emit(ring, MI_FLUSH);
1245
1246 /* ... and execute it. */
1247 intel_ring_emit(ring, MI_BATCH_BUFFER);
1248 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1249 intel_ring_emit(ring, cs_offset + len - 8);
1250 intel_ring_advance(ring);
1251 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001252
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001253 return 0;
1254}
1255
1256static int
1257i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001258 u32 offset, u32 len,
1259 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001260{
1261 int ret;
1262
1263 ret = intel_ring_begin(ring, 2);
1264 if (ret)
1265 return ret;
1266
Chris Wilson65f56872012-04-17 16:38:12 +01001267 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001268 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001269 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001270
Eric Anholt62fdfea2010-05-21 13:26:39 -07001271 return 0;
1272}
1273
Chris Wilson78501ea2010-10-27 12:18:21 +01001274static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001275{
Chris Wilson05394f32010-11-08 19:18:58 +00001276 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001277
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001278 obj = ring->status_page.obj;
1279 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001280 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001281
Chris Wilson9da3da62012-06-01 15:20:22 +01001282 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001283 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001284 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001285 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001286}
1287
Chris Wilson78501ea2010-10-27 12:18:21 +01001288static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001289{
Chris Wilson78501ea2010-10-27 12:18:21 +01001290 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001291 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001292 int ret;
1293
Eric Anholt62fdfea2010-05-21 13:26:39 -07001294 obj = i915_gem_alloc_object(dev, 4096);
1295 if (obj == NULL) {
1296 DRM_ERROR("Failed to allocate status page\n");
1297 ret = -ENOMEM;
1298 goto err;
1299 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001300
Daniel Vettere01f6922014-02-14 14:01:16 +01001301 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1302 if (ret)
1303 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001304
Daniel Vetter9a6bbb62014-02-14 14:01:15 +01001305 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001306 if (ret)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001307 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001308
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001309 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001310 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001311 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001312 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001313 goto err_unpin;
1314 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001315 ring->status_page.obj = obj;
1316 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001317
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001318 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1319 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320
1321 return 0;
1322
1323err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001324 i915_gem_object_ggtt_unpin(obj);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001326 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001327err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001328 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001329}
1330
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001331static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001332{
1333 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001334
1335 if (!dev_priv->status_page_dmah) {
1336 dev_priv->status_page_dmah =
1337 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1338 if (!dev_priv->status_page_dmah)
1339 return -ENOMEM;
1340 }
1341
Chris Wilson6b8294a2012-11-16 11:43:20 +00001342 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1343 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1344
1345 return 0;
1346}
1347
Ben Widawskyc43b5632012-04-16 14:07:40 -07001348static int intel_init_ring_buffer(struct drm_device *dev,
1349 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001350{
Chris Wilson05394f32010-11-08 19:18:58 +00001351 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001352 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001353 int ret;
1354
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001355 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001356 INIT_LIST_HEAD(&ring->active_list);
1357 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001358 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001359 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001360
Chris Wilsonb259f672011-03-29 13:19:09 +01001361 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001362
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001363 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001364 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001365 if (ret)
1366 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001367 } else {
1368 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001369 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001370 if (ret)
1371 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001372 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001373
Chris Wilsonebc052e2012-11-15 11:32:28 +00001374 obj = NULL;
1375 if (!HAS_LLC(dev))
1376 obj = i915_gem_object_create_stolen(dev, ring->size);
1377 if (obj == NULL)
1378 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001379 if (obj == NULL) {
1380 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001381 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001382 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001383 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001384
Chris Wilson05394f32010-11-08 19:18:58 +00001385 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001386
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001387 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
Chris Wilsondd785e32010-08-07 11:01:34 +01001388 if (ret)
1389 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001390
Chris Wilson3eef8912012-06-04 17:05:40 +01001391 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1392 if (ret)
1393 goto err_unpin;
1394
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001395 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001396 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001397 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001398 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001399 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001400 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001401 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001402 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001403
Chris Wilson78501ea2010-10-27 12:18:21 +01001404 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001405 if (ret)
1406 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001407
Chris Wilson55249ba2010-12-22 14:04:47 +00001408 /* Workaround an erratum on the i830 which causes a hang if
1409 * the TAIL pointer points to within the last 2 cachelines
1410 * of the buffer.
1411 */
1412 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001413 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001414 ring->effective_size -= 128;
1415
Brad Volkin351e3db2014-02-18 10:15:46 -08001416 i915_cmd_parser_init_ring(ring);
1417
Chris Wilsonc584fe42010-10-29 18:15:52 +01001418 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001419
1420err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001421 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001422err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001423 i915_gem_object_ggtt_unpin(obj);
Chris Wilsondd785e32010-08-07 11:01:34 +01001424err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001425 drm_gem_object_unreference(&obj->base);
1426 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001427err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001428 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001429 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001430}
1431
Chris Wilson78501ea2010-10-27 12:18:21 +01001432void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001433{
Chris Wilson33626e62010-10-29 16:18:36 +01001434 struct drm_i915_private *dev_priv;
1435 int ret;
1436
Chris Wilson05394f32010-11-08 19:18:58 +00001437 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001438 return;
1439
Chris Wilson33626e62010-10-29 16:18:36 +01001440 /* Disable the ring buffer. The ring must be idle at this point */
1441 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001442 ret = intel_ring_idle(ring);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001443 if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson29ee3992011-01-24 16:35:42 +00001444 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1445 ring->name, ret);
1446
Chris Wilson33626e62010-10-29 16:18:36 +01001447 I915_WRITE_CTL(ring, 0);
1448
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001449 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001450
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001451 i915_gem_object_ggtt_unpin(ring->obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001452 drm_gem_object_unreference(&ring->obj->base);
1453 ring->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001454 ring->preallocated_lazy_request = NULL;
1455 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001456
Zou Nan hai8d192152010-11-02 16:31:01 +08001457 if (ring->cleanup)
1458 ring->cleanup(ring);
1459
Chris Wilson78501ea2010-10-27 12:18:21 +01001460 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001461}
1462
Chris Wilsona71d8d92012-02-15 11:25:36 +00001463static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1464{
1465 struct drm_i915_gem_request *request;
Chris Wilson1f709992014-01-27 22:43:07 +00001466 u32 seqno = 0, tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001467 int ret;
1468
Chris Wilsona71d8d92012-02-15 11:25:36 +00001469 if (ring->last_retired_head != -1) {
1470 ring->head = ring->last_retired_head;
1471 ring->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001472
Chris Wilsona71d8d92012-02-15 11:25:36 +00001473 ring->space = ring_space(ring);
1474 if (ring->space >= n)
1475 return 0;
1476 }
1477
1478 list_for_each_entry(request, &ring->request_list, list) {
1479 int space;
1480
1481 if (request->tail == -1)
1482 continue;
1483
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001484 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001485 if (space < 0)
1486 space += ring->size;
1487 if (space >= n) {
1488 seqno = request->seqno;
Chris Wilson1f709992014-01-27 22:43:07 +00001489 tail = request->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001490 break;
1491 }
1492
1493 /* Consume this request in case we need more space than
1494 * is available and so need to prevent a race between
1495 * updating last_retired_head and direct reads of
1496 * I915_RING_HEAD. It also provides a nice sanity check.
1497 */
1498 request->tail = -1;
1499 }
1500
1501 if (seqno == 0)
1502 return -ENOSPC;
1503
Chris Wilson1f709992014-01-27 22:43:07 +00001504 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001505 if (ret)
1506 return ret;
1507
Chris Wilson1f709992014-01-27 22:43:07 +00001508 ring->head = tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001509 ring->space = ring_space(ring);
1510 if (WARN_ON(ring->space < n))
1511 return -ENOSPC;
1512
1513 return 0;
1514}
1515
Chris Wilson3e960502012-11-27 16:22:54 +00001516static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001517{
Chris Wilson78501ea2010-10-27 12:18:21 +01001518 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001519 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001520 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001521 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001522
Chris Wilsona71d8d92012-02-15 11:25:36 +00001523 ret = intel_ring_wait_request(ring, n);
1524 if (ret != -ENOSPC)
1525 return ret;
1526
Chris Wilson09246732013-08-10 22:16:32 +01001527 /* force the tail write in case we have been skipping them */
1528 __intel_ring_advance(ring);
1529
Chris Wilsondb53a302011-02-03 11:57:46 +00001530 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001531 /* With GEM the hangcheck timer should kick us out of the loop,
1532 * leaving it early runs the risk of corrupting GEM state (due
1533 * to running on almost untested codepaths). But on resume
1534 * timers don't work yet, so prevent a complete hang in that
1535 * case by choosing an insanely large timeout. */
1536 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001537
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001538 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001539 ring->head = I915_READ_HEAD(ring);
1540 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001541 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001542 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001543 return 0;
1544 }
1545
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001546 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1547 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001548 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1549 if (master_priv->sarea_priv)
1550 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1551 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001552
Chris Wilsone60a0b12010-10-13 10:09:14 +01001553 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001554
Daniel Vetter33196de2012-11-14 17:14:05 +01001555 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1556 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001557 if (ret)
1558 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001559 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001560 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001561 return -EBUSY;
1562}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001563
Chris Wilson3e960502012-11-27 16:22:54 +00001564static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1565{
1566 uint32_t __iomem *virt;
1567 int rem = ring->size - ring->tail;
1568
1569 if (ring->space < rem) {
1570 int ret = ring_wait_for_space(ring, rem);
1571 if (ret)
1572 return ret;
1573 }
1574
1575 virt = ring->virtual_start + ring->tail;
1576 rem /= 4;
1577 while (rem--)
1578 iowrite32(MI_NOOP, virt++);
1579
1580 ring->tail = 0;
1581 ring->space = ring_space(ring);
1582
1583 return 0;
1584}
1585
1586int intel_ring_idle(struct intel_ring_buffer *ring)
1587{
1588 u32 seqno;
1589 int ret;
1590
1591 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001592 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001593 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001594 if (ret)
1595 return ret;
1596 }
1597
1598 /* Wait upon the last request to be completed */
1599 if (list_empty(&ring->request_list))
1600 return 0;
1601
1602 seqno = list_entry(ring->request_list.prev,
1603 struct drm_i915_gem_request,
1604 list)->seqno;
1605
1606 return i915_wait_seqno(ring, seqno);
1607}
1608
Chris Wilson9d7730912012-11-27 16:22:52 +00001609static int
1610intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1611{
Chris Wilson18235212013-09-04 10:45:51 +01001612 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001613 return 0;
1614
Chris Wilson3c0e2342013-09-04 10:45:52 +01001615 if (ring->preallocated_lazy_request == NULL) {
1616 struct drm_i915_gem_request *request;
1617
1618 request = kmalloc(sizeof(*request), GFP_KERNEL);
1619 if (request == NULL)
1620 return -ENOMEM;
1621
1622 ring->preallocated_lazy_request = request;
1623 }
1624
Chris Wilson18235212013-09-04 10:45:51 +01001625 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001626}
1627
Chris Wilson304d6952014-01-02 14:32:35 +00001628static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1629 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001630{
1631 int ret;
1632
1633 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1634 ret = intel_wrap_ring_buffer(ring);
1635 if (unlikely(ret))
1636 return ret;
1637 }
1638
1639 if (unlikely(ring->space < bytes)) {
1640 ret = ring_wait_for_space(ring, bytes);
1641 if (unlikely(ret))
1642 return ret;
1643 }
1644
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001645 return 0;
1646}
1647
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001648int intel_ring_begin(struct intel_ring_buffer *ring,
1649 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001650{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001651 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001652 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001653
Daniel Vetter33196de2012-11-14 17:14:05 +01001654 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1655 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001656 if (ret)
1657 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001658
Chris Wilson304d6952014-01-02 14:32:35 +00001659 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1660 if (ret)
1661 return ret;
1662
Chris Wilson9d7730912012-11-27 16:22:52 +00001663 /* Preallocate the olr before touching the ring */
1664 ret = intel_ring_alloc_seqno(ring);
1665 if (ret)
1666 return ret;
1667
Chris Wilson304d6952014-01-02 14:32:35 +00001668 ring->space -= num_dwords * sizeof(uint32_t);
1669 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001670}
1671
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001672/* Align the ring tail to a cacheline boundary */
1673int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
1674{
1675 int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
1676 int ret;
1677
1678 if (num_dwords == 0)
1679 return 0;
1680
1681 ret = intel_ring_begin(ring, num_dwords);
1682 if (ret)
1683 return ret;
1684
1685 while (num_dwords--)
1686 intel_ring_emit(ring, MI_NOOP);
1687
1688 intel_ring_advance(ring);
1689
1690 return 0;
1691}
1692
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001693void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001694{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001695 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001696
Chris Wilson18235212013-09-04 10:45:51 +01001697 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001698
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001699 if (INTEL_INFO(ring->dev)->gen >= 6) {
1700 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1701 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001702 if (HAS_VEBOX(ring->dev))
1703 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001704 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001705
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001706 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001707 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001708}
1709
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001710static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1711 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001712{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001713 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001714
1715 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001716
Chris Wilson12f55812012-07-05 17:14:01 +01001717 /* Disable notification that the ring is IDLE. The GT
1718 * will then assume that it is busy and bring it out of rc6.
1719 */
1720 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1721 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1722
1723 /* Clear the context id. Here be magic! */
1724 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1725
1726 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001727 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001728 GEN6_BSD_SLEEP_INDICATOR) == 0,
1729 50))
1730 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001731
Chris Wilson12f55812012-07-05 17:14:01 +01001732 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001733 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001734 POSTING_READ(RING_TAIL(ring->mmio_base));
1735
1736 /* Let the ring send IDLE messages to the GT again,
1737 * and so let it sleep to conserve power when idle.
1738 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001739 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001740 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001741}
1742
Ben Widawskyea251322013-05-28 19:22:21 -07001743static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1744 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001745{
Chris Wilson71a77e02011-02-02 12:13:49 +00001746 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001747 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001748
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001749 ret = intel_ring_begin(ring, 4);
1750 if (ret)
1751 return ret;
1752
Chris Wilson71a77e02011-02-02 12:13:49 +00001753 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001754 if (INTEL_INFO(ring->dev)->gen >= 8)
1755 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001756 /*
1757 * Bspec vol 1c.5 - video engine command streamer:
1758 * "If ENABLED, all TLBs will be invalidated once the flush
1759 * operation is complete. This bit is only valid when the
1760 * Post-Sync Operation field is a value of 1h or 3h."
1761 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001762 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001763 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1764 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001765 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001766 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001767 if (INTEL_INFO(ring->dev)->gen >= 8) {
1768 intel_ring_emit(ring, 0); /* upper addr */
1769 intel_ring_emit(ring, 0); /* value */
1770 } else {
1771 intel_ring_emit(ring, 0);
1772 intel_ring_emit(ring, MI_NOOP);
1773 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001774 intel_ring_advance(ring);
1775 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001776}
1777
1778static int
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001779gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1780 u32 offset, u32 len,
1781 unsigned flags)
1782{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001783 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1784 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1785 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001786 int ret;
1787
1788 ret = intel_ring_begin(ring, 4);
1789 if (ret)
1790 return ret;
1791
1792 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001793 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001794 intel_ring_emit(ring, offset);
1795 intel_ring_emit(ring, 0);
1796 intel_ring_emit(ring, MI_NOOP);
1797 intel_ring_advance(ring);
1798
1799 return 0;
1800}
1801
1802static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001803hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1804 u32 offset, u32 len,
1805 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001806{
Akshay Joshi0206e352011-08-16 15:34:10 -04001807 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001808
Akshay Joshi0206e352011-08-16 15:34:10 -04001809 ret = intel_ring_begin(ring, 2);
1810 if (ret)
1811 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001812
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001813 intel_ring_emit(ring,
1814 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1815 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1816 /* bit0-7 is the length on GEN6+ */
1817 intel_ring_emit(ring, offset);
1818 intel_ring_advance(ring);
1819
1820 return 0;
1821}
1822
1823static int
1824gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1825 u32 offset, u32 len,
1826 unsigned flags)
1827{
1828 int ret;
1829
1830 ret = intel_ring_begin(ring, 2);
1831 if (ret)
1832 return ret;
1833
1834 intel_ring_emit(ring,
1835 MI_BATCH_BUFFER_START |
1836 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001837 /* bit0-7 is the length on GEN6+ */
1838 intel_ring_emit(ring, offset);
1839 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001840
Akshay Joshi0206e352011-08-16 15:34:10 -04001841 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001842}
1843
Chris Wilson549f7362010-10-19 11:19:32 +01001844/* Blitter support (SandyBridge+) */
1845
Ben Widawskyea251322013-05-28 19:22:21 -07001846static int gen6_ring_flush(struct intel_ring_buffer *ring,
1847 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001848{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001849 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001850 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001851 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001852
Daniel Vetter6a233c72011-12-14 13:57:07 +01001853 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001854 if (ret)
1855 return ret;
1856
Chris Wilson71a77e02011-02-02 12:13:49 +00001857 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001858 if (INTEL_INFO(ring->dev)->gen >= 8)
1859 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001860 /*
1861 * Bspec vol 1c.3 - blitter engine command streamer:
1862 * "If ENABLED, all TLBs will be invalidated once the flush
1863 * operation is complete. This bit is only valid when the
1864 * Post-Sync Operation field is a value of 1h or 3h."
1865 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001866 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001867 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001868 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001869 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001870 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001871 if (INTEL_INFO(ring->dev)->gen >= 8) {
1872 intel_ring_emit(ring, 0); /* upper addr */
1873 intel_ring_emit(ring, 0); /* value */
1874 } else {
1875 intel_ring_emit(ring, 0);
1876 intel_ring_emit(ring, MI_NOOP);
1877 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001878 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001879
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001880 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001881 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1882
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001883 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001884}
1885
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001886int intel_init_render_ring_buffer(struct drm_device *dev)
1887{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001888 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001889 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001890
Daniel Vetter59465b52012-04-11 22:12:48 +02001891 ring->name = "render ring";
1892 ring->id = RCS;
1893 ring->mmio_base = RENDER_RING_BASE;
1894
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001895 if (INTEL_INFO(dev)->gen >= 6) {
1896 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001897 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001898 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001899 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001900 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001901 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001902 ring->irq_get = gen8_ring_get_irq;
1903 ring->irq_put = gen8_ring_put_irq;
1904 } else {
1905 ring->irq_get = gen6_ring_get_irq;
1906 ring->irq_put = gen6_ring_put_irq;
1907 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001908 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001909 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001910 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001911 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001912 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1913 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1914 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001915 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001916 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1917 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1918 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001919 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001920 } else if (IS_GEN5(dev)) {
1921 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001922 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001923 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001924 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001925 ring->irq_get = gen5_ring_get_irq;
1926 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001927 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1928 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001929 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001930 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001931 if (INTEL_INFO(dev)->gen < 4)
1932 ring->flush = gen2_render_ring_flush;
1933 else
1934 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001935 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001936 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001937 if (IS_GEN2(dev)) {
1938 ring->irq_get = i8xx_ring_get_irq;
1939 ring->irq_put = i8xx_ring_put_irq;
1940 } else {
1941 ring->irq_get = i9xx_ring_get_irq;
1942 ring->irq_put = i9xx_ring_put_irq;
1943 }
Daniel Vettere3670312012-04-11 22:12:53 +02001944 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001945 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001946 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001947 if (IS_HASWELL(dev))
1948 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001949 else if (IS_GEN8(dev))
1950 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001951 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001952 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1953 else if (INTEL_INFO(dev)->gen >= 4)
1954 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1955 else if (IS_I830(dev) || IS_845G(dev))
1956 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1957 else
1958 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001959 ring->init = init_render_ring;
1960 ring->cleanup = render_ring_cleanup;
1961
Daniel Vetterb45305f2012-12-17 16:21:27 +01001962 /* Workaround batchbuffer to combat CS tlb bug. */
1963 if (HAS_BROKEN_CS_TLB(dev)) {
1964 struct drm_i915_gem_object *obj;
1965 int ret;
1966
1967 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1968 if (obj == NULL) {
1969 DRM_ERROR("Failed to allocate batch bo\n");
1970 return -ENOMEM;
1971 }
1972
Daniel Vetterbe1fa122014-02-14 14:01:14 +01001973 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001974 if (ret != 0) {
1975 drm_gem_object_unreference(&obj->base);
1976 DRM_ERROR("Failed to ping batch bo\n");
1977 return ret;
1978 }
1979
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001980 ring->scratch.obj = obj;
1981 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001982 }
1983
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001984 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001985}
1986
Chris Wilsone8616b62011-01-20 09:57:11 +00001987int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1988{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001989 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone8616b62011-01-20 09:57:11 +00001990 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001991 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001992
Daniel Vetter59465b52012-04-11 22:12:48 +02001993 ring->name = "render ring";
1994 ring->id = RCS;
1995 ring->mmio_base = RENDER_RING_BASE;
1996
Chris Wilsone8616b62011-01-20 09:57:11 +00001997 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001998 /* non-kms not supported on gen6+ */
1999 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00002000 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002001
2002 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2003 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2004 * the special gen5 functions. */
2005 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002006 if (INTEL_INFO(dev)->gen < 4)
2007 ring->flush = gen2_render_ring_flush;
2008 else
2009 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002010 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002011 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002012 if (IS_GEN2(dev)) {
2013 ring->irq_get = i8xx_ring_get_irq;
2014 ring->irq_put = i8xx_ring_put_irq;
2015 } else {
2016 ring->irq_get = i9xx_ring_get_irq;
2017 ring->irq_put = i9xx_ring_put_irq;
2018 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002019 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002020 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002021 if (INTEL_INFO(dev)->gen >= 4)
2022 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2023 else if (IS_I830(dev) || IS_845G(dev))
2024 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2025 else
2026 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002027 ring->init = init_render_ring;
2028 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002029
2030 ring->dev = dev;
2031 INIT_LIST_HEAD(&ring->active_list);
2032 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002033
2034 ring->size = size;
2035 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002036 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00002037 ring->effective_size -= 128;
2038
Daniel Vetter4225d0f2012-04-26 23:28:16 +02002039 ring->virtual_start = ioremap_wc(start, size);
2040 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002041 DRM_ERROR("can not ioremap virtual address for"
2042 " ring buffer\n");
2043 return -ENOMEM;
2044 }
2045
Chris Wilson6b8294a2012-11-16 11:43:20 +00002046 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002047 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002048 if (ret)
2049 return ret;
2050 }
2051
Chris Wilsone8616b62011-01-20 09:57:11 +00002052 return 0;
2053}
2054
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002055int intel_init_bsd_ring_buffer(struct drm_device *dev)
2056{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002057 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002058 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002059
Daniel Vetter58fa3832012-04-11 22:12:49 +02002060 ring->name = "bsd ring";
2061 ring->id = VCS;
2062
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002063 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002064 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002065 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002066 /* gen6 bsd needs a special wa for tail updates */
2067 if (IS_GEN6(dev))
2068 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002069 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002070 ring->add_request = gen6_add_request;
2071 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002072 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002073 if (INTEL_INFO(dev)->gen >= 8) {
2074 ring->irq_enable_mask =
2075 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2076 ring->irq_get = gen8_ring_get_irq;
2077 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002078 ring->dispatch_execbuffer =
2079 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002080 } else {
2081 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2082 ring->irq_get = gen6_ring_get_irq;
2083 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002084 ring->dispatch_execbuffer =
2085 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002086 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002087 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002088 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2089 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2090 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07002091 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002092 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2093 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2094 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002095 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002096 } else {
2097 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002098 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002099 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002100 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002101 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002102 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002103 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002104 ring->irq_get = gen5_ring_get_irq;
2105 ring->irq_put = gen5_ring_put_irq;
2106 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002107 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002108 ring->irq_get = i9xx_ring_get_irq;
2109 ring->irq_put = i9xx_ring_put_irq;
2110 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002111 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002112 }
2113 ring->init = init_ring_common;
2114
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002115 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002116}
Chris Wilson549f7362010-10-19 11:19:32 +01002117
2118int intel_init_blt_ring_buffer(struct drm_device *dev)
2119{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002121 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002122
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002123 ring->name = "blitter ring";
2124 ring->id = BCS;
2125
2126 ring->mmio_base = BLT_RING_BASE;
2127 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002128 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002129 ring->add_request = gen6_add_request;
2130 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002131 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002132 if (INTEL_INFO(dev)->gen >= 8) {
2133 ring->irq_enable_mask =
2134 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2135 ring->irq_get = gen8_ring_get_irq;
2136 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002137 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002138 } else {
2139 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2140 ring->irq_get = gen6_ring_get_irq;
2141 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002142 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002143 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002144 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002145 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2146 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2147 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07002148 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002149 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2150 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2151 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002152 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002153 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002154
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002155 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002156}
Chris Wilsona7b97612012-07-20 12:41:08 +01002157
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002158int intel_init_vebox_ring_buffer(struct drm_device *dev)
2159{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002160 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002161 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2162
2163 ring->name = "video enhancement ring";
2164 ring->id = VECS;
2165
2166 ring->mmio_base = VEBOX_RING_BASE;
2167 ring->write_tail = ring_write_tail;
2168 ring->flush = gen6_ring_flush;
2169 ring->add_request = gen6_add_request;
2170 ring->get_seqno = gen6_ring_get_seqno;
2171 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002172
2173 if (INTEL_INFO(dev)->gen >= 8) {
2174 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002175 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002176 ring->irq_get = gen8_ring_get_irq;
2177 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002178 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002179 } else {
2180 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2181 ring->irq_get = hsw_vebox_get_irq;
2182 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002183 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002184 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002185 ring->sync_to = gen6_ring_sync;
2186 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2187 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2188 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2189 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2190 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2191 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2192 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2193 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2194 ring->init = init_ring_common;
2195
2196 return intel_init_ring_buffer(dev, ring);
2197}
2198
Chris Wilsona7b97612012-07-20 12:41:08 +01002199int
2200intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2201{
2202 int ret;
2203
2204 if (!ring->gpu_caches_dirty)
2205 return 0;
2206
2207 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2208 if (ret)
2209 return ret;
2210
2211 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2212
2213 ring->gpu_caches_dirty = false;
2214 return 0;
2215}
2216
2217int
2218intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2219{
2220 uint32_t flush_domains;
2221 int ret;
2222
2223 flush_domains = 0;
2224 if (ring->gpu_caches_dirty)
2225 flush_domains = I915_GEM_GPU_DOMAINS;
2226
2227 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2228 if (ret)
2229 return ret;
2230
2231 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2232
2233 ring->gpu_caches_dirty = false;
2234 return 0;
2235}