blob: 6517f589d01d6bd7be51aec9e3b2f557acfe2319 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010063static int enable_msi;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020064#ifdef CONFIG_SND_HDA_PATCH_LOADER
65static char *patch[SNDRV_CARDS];
66#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Takashi Iwai5aba4f82008-01-07 15:16:37 +010068module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(enable, bool, NULL, 0444);
73MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
74module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020077MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020078 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020079module_param_array(bdl_pos_adj, int, NULL, 0644);
80MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010082MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010083module_param_array(probe_only, bool, NULL, 0444);
84MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010085module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020086MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
87 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010088module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010089MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020090#ifdef CONFIG_SND_HDA_PATCH_LOADER
91module_param_array(patch, charp, NULL, 0444);
92MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
93#endif
Takashi Iwai606ad752005-11-24 16:03:40 +010094
Takashi Iwaidee1b662007-08-13 16:10:30 +020095#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +010096static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
97module_param(power_save, int, 0644);
98MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
99 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Takashi Iwaidee1b662007-08-13 16:10:30 +0200101/* reset the HD-audio controller in power save mode.
102 * this may give more power-saving, but will take longer time to
103 * wake up.
104 */
105static int power_save_controller = 1;
106module_param(power_save_controller, bool, 0644);
107MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
108#endif
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110MODULE_LICENSE("GPL");
111MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
112 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700113 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200114 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100115 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100116 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100117 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700118 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100119 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200120 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200121 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200122 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200123 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200124 "{ATI, RS780},"
125 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100126 "{ATI, RV630},"
127 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100128 "{ATI, RV670},"
129 "{ATI, RV635},"
130 "{ATI, RV620},"
131 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200132 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200133 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200134 "{SiS, SIS966},"
135 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136MODULE_DESCRIPTION("Intel HDA driver");
137
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200138#ifdef CONFIG_SND_VERBOSE_PRINTK
139#define SFX /* nop */
140#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200142#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200143
144/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 * registers
146 */
147#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200148#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
149#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
150#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
151#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
152#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#define ICH6_REG_VMIN 0x02
154#define ICH6_REG_VMAJ 0x03
155#define ICH6_REG_OUTPAY 0x04
156#define ICH6_REG_INPAY 0x06
157#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200158#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200159#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
160#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161#define ICH6_REG_WAKEEN 0x0c
162#define ICH6_REG_STATESTS 0x0e
163#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200164#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165#define ICH6_REG_INTCTL 0x20
166#define ICH6_REG_INTSTS 0x24
167#define ICH6_REG_WALCLK 0x30
168#define ICH6_REG_SYNC 0x34
169#define ICH6_REG_CORBLBASE 0x40
170#define ICH6_REG_CORBUBASE 0x44
171#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200172#define ICH6_REG_CORBRP 0x4a
173#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200175#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
176#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200178#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179#define ICH6_REG_CORBSIZE 0x4e
180
181#define ICH6_REG_RIRBLBASE 0x50
182#define ICH6_REG_RIRBUBASE 0x54
183#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200184#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185#define ICH6_REG_RINTCNT 0x5a
186#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200187#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
188#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
189#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200191#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
192#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193#define ICH6_REG_RIRBSIZE 0x5e
194
195#define ICH6_REG_IC 0x60
196#define ICH6_REG_IR 0x64
197#define ICH6_REG_IRS 0x68
198#define ICH6_IRS_VALID (1<<1)
199#define ICH6_IRS_BUSY (1<<0)
200
201#define ICH6_REG_DPLBASE 0x70
202#define ICH6_REG_DPUBASE 0x74
203#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
204
205/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
206enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
207
208/* stream register offsets from stream base */
209#define ICH6_REG_SD_CTL 0x00
210#define ICH6_REG_SD_STS 0x03
211#define ICH6_REG_SD_LPIB 0x04
212#define ICH6_REG_SD_CBL 0x08
213#define ICH6_REG_SD_LVI 0x0c
214#define ICH6_REG_SD_FIFOW 0x0e
215#define ICH6_REG_SD_FIFOSIZE 0x10
216#define ICH6_REG_SD_FORMAT 0x12
217#define ICH6_REG_SD_BDLPL 0x18
218#define ICH6_REG_SD_BDLPU 0x1c
219
220/* PCI space */
221#define ICH6_PCIREG_TCSEL 0x44
222
223/*
224 * other constants
225 */
226
227/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200228/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200229#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200230#define ICH6_NUM_PLAYBACK 4
231
232/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200233#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200234#define ULI_NUM_PLAYBACK 6
235
Felix Kuehling778b6e12006-05-17 11:22:21 +0200236/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200237#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200238#define ATIHDMI_NUM_PLAYBACK 1
239
Kailang Yangf2690022008-05-27 11:44:55 +0200240/* TERA has 4 playback and 3 capture */
241#define TERA_NUM_CAPTURE 3
242#define TERA_NUM_PLAYBACK 4
243
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200244/* this number is statically defined for simplicity */
245#define MAX_AZX_DEV 16
246
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100248#define BDL_SIZE 4096
249#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
250#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251/* max buffer size - no h/w limit, you can increase as you like */
252#define AZX_MAX_BUF_SIZE (1024*1024*1024)
253/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100254#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
256/* RIRB int mask: overrun[2], response[0] */
257#define RIRB_INT_RESPONSE 0x01
258#define RIRB_INT_OVERRUN 0x04
259#define RIRB_INT_MASK 0x05
260
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200261/* STATESTS int mask: S3,SD2,SD1,SD0 */
262#define AZX_MAX_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800263#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265/* SD_CTL bits */
266#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
267#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100268#define SD_CTL_STRIPE (3 << 16) /* stripe control */
269#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
270#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
272#define SD_CTL_STREAM_TAG_SHIFT 20
273
274/* SD_CTL and SD_STS */
275#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
276#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
277#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200278#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
279 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281/* SD_STS */
282#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
283
284/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200285#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
286#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
287#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289/* below are so far hardcoded - should read registers in future */
290#define ICH6_MAX_CORB_ENTRIES 256
291#define ICH6_MAX_RIRB_ENTRIES 256
292
Takashi Iwaic74db862005-05-12 14:26:27 +0200293/* position fix mode */
294enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200295 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200296 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200297 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200298};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Frederick Lif5d40b32005-05-12 14:55:20 +0200300/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200301#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
302#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
303
Vinod Gda3fca22005-09-13 18:49:12 +0200304/* Defines for Nvidia HDA support */
305#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
306#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700307#define NVIDIA_HDA_ISTRM_COH 0x4d
308#define NVIDIA_HDA_OSTRM_COH 0x4c
309#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200310
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100311/* Defines for Intel SCH HDA snoop control */
312#define INTEL_SCH_HDA_DEVC 0x78
313#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
314
Joseph Chan0e153472008-08-26 14:38:03 +0200315/* Define IN stream 0 FIFO size offset in VIA controller */
316#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
317/* Define VIA HD Audio Device ID*/
318#define VIA_HDAC_DEVICE_ID 0x3288
319
Yang, Libinc4da29c2008-11-13 11:07:07 +0100320/* HD Audio class code */
321#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 */
325
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100326struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100327 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200328 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Takashi Iwaid01ce992007-07-27 16:52:19 +0200330 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200331 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200332 unsigned int frags; /* number for period in the play buffer */
333 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200334 unsigned long start_jiffies; /* start + minimum jiffies */
335 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Takashi Iwaid01ce992007-07-27 16:52:19 +0200337 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200342 struct snd_pcm_substream *substream; /* assigned substream,
343 * set in PCM open
344 */
345 unsigned int format_val; /* format value to be set in the
346 * controller and the codec
347 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 unsigned char stream_tag; /* assigned stream */
349 unsigned char index; /* stream index */
350
Pavel Machek927fc862006-08-31 17:03:43 +0200351 unsigned int opened :1;
352 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200353 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700354 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200355 /*
356 * For VIA:
357 * A flag to ensure DMA position is 0
358 * when link position is not greater than FIFO size
359 */
360 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361};
362
363/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100364struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 u32 *buf; /* CORB/RIRB buffer
366 * Each CORB entry is 4byte, RIRB is 8byte
367 */
368 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
369 /* for RIRB */
370 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800371 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
372 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373};
374
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100375struct azx {
376 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200378 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200380 /* chip type specific */
381 int driver_type;
382 int playback_streams;
383 int playback_index_offset;
384 int capture_streams;
385 int capture_index_offset;
386 int num_streams;
387
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 /* pci resources */
389 unsigned long addr;
390 void __iomem *remap_addr;
391 int irq;
392
393 /* locks */
394 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100395 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200397 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100398 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100401 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 /* HD codec */
404 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100405 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 struct hda_bus *bus;
407
408 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100409 struct azx_rb corb;
410 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100412 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 struct snd_dma_buffer rb;
414 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200415
416 /* flags */
417 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200418 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200419 unsigned int initialized :1;
420 unsigned int single_cmd :1;
421 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200422 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200423 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200424 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100425 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200426
427 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800428 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200429
430 /* for pending irqs */
431 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100432
433 /* reboot notifier (for mysterious hangup problem at power-down) */
434 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435};
436
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200437/* driver types */
438enum {
439 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100440 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200441 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200442 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200443 AZX_DRIVER_VIA,
444 AZX_DRIVER_SIS,
445 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200446 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200447 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100448 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200449 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200450};
451
452static char *driver_short_names[] __devinitdata = {
453 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100454 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200455 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200456 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200457 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
458 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200459 [AZX_DRIVER_ULI] = "HDA ULI M5461",
460 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200461 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100462 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200463};
464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465/*
466 * macros for easy use
467 */
468#define azx_writel(chip,reg,value) \
469 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
470#define azx_readl(chip,reg) \
471 readl((chip)->remap_addr + ICH6_REG_##reg)
472#define azx_writew(chip,reg,value) \
473 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
474#define azx_readw(chip,reg) \
475 readw((chip)->remap_addr + ICH6_REG_##reg)
476#define azx_writeb(chip,reg,value) \
477 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
478#define azx_readb(chip,reg) \
479 readb((chip)->remap_addr + ICH6_REG_##reg)
480
481#define azx_sd_writel(dev,reg,value) \
482 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
483#define azx_sd_readl(dev,reg) \
484 readl((dev)->sd_addr + ICH6_REG_##reg)
485#define azx_sd_writew(dev,reg,value) \
486 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
487#define azx_sd_readw(dev,reg) \
488 readw((dev)->sd_addr + ICH6_REG_##reg)
489#define azx_sd_writeb(dev,reg,value) \
490 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
491#define azx_sd_readb(dev,reg) \
492 readb((dev)->sd_addr + ICH6_REG_##reg)
493
494/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100495#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200497static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499/*
500 * Interface for HD codec
501 */
502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503/*
504 * CORB / RIRB interface
505 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100506static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
508 int err;
509
510 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200511 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
512 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 PAGE_SIZE, &chip->rb);
514 if (err < 0) {
515 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
516 return err;
517 }
518 return 0;
519}
520
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100521static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800523 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 /* CORB set up */
525 chip->corb.addr = chip->rb.addr;
526 chip->corb.buf = (u32 *)chip->rb.area;
527 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200528 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200530 /* set the corb size to 256 entries (ULI requires explicitly) */
531 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 /* set the corb write pointer to 0 */
533 azx_writew(chip, CORBWP, 0);
534 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200535 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200537 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
539 /* RIRB set up */
540 chip->rirb.addr = chip->rb.addr + 2048;
541 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800542 chip->rirb.wp = chip->rirb.rp = 0;
543 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200545 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200547 /* set the rirb size to 256 entries (ULI requires explicitly) */
548 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200550 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 /* set N=1, get RIRB response interrupt for new entry */
552 azx_writew(chip, RINTCNT, 1);
553 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800555 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556}
557
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100558static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800560 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 /* disable ringbuffer DMAs */
562 azx_writeb(chip, RIRBCTL, 0);
563 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800564 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565}
566
Wu Fengguangdeadff12009-08-01 18:45:16 +0800567static unsigned int azx_command_addr(u32 cmd)
568{
569 unsigned int addr = cmd >> 28;
570
571 if (addr >= AZX_MAX_CODECS) {
572 snd_BUG();
573 addr = 0;
574 }
575
576 return addr;
577}
578
579static unsigned int azx_response_addr(u32 res)
580{
581 unsigned int addr = res & 0xf;
582
583 if (addr >= AZX_MAX_CODECS) {
584 snd_BUG();
585 addr = 0;
586 }
587
588 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589}
590
591/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100592static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100594 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800595 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597
Wu Fengguangc32649f2009-08-01 18:48:12 +0800598 spin_lock_irq(&chip->reg_lock);
599
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 /* add command to corb */
601 wp = azx_readb(chip, CORBWP);
602 wp++;
603 wp %= ICH6_MAX_CORB_ENTRIES;
604
Wu Fengguangdeadff12009-08-01 18:45:16 +0800605 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 chip->corb.buf[wp] = cpu_to_le32(val);
607 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 spin_unlock_irq(&chip->reg_lock);
610
611 return 0;
612}
613
614#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
615
616/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100617static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618{
619 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800620 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 u32 res, res_ex;
622
623 wp = azx_readb(chip, RIRBWP);
624 if (wp == chip->rirb.wp)
625 return;
626 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 while (chip->rirb.rp != wp) {
629 chip->rirb.rp++;
630 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
631
632 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
633 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
634 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800635 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
637 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800638 else if (chip->rirb.cmds[addr]) {
639 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100640 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800641 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800642 } else
643 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
644 "last cmd=%#08x\n",
645 res, res_ex,
646 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 }
648}
649
650/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800651static unsigned int azx_rirb_get_response(struct hda_bus *bus,
652 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100654 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200655 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200657 again:
658 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100659 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200660 if (chip->polling_mode) {
661 spin_lock_irq(&chip->reg_lock);
662 azx_update_rirb(chip);
663 spin_unlock_irq(&chip->reg_lock);
664 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800665 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100666 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100667 bus->rirb_error = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800668 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100669 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100670 if (time_after(jiffies, timeout))
671 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100672 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100673 msleep(2); /* temporary workaround */
674 else {
675 udelay(10);
676 cond_resched();
677 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100678 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200679
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200680 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200681 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800682 "disabling MSI: last cmd=0x%08x\n",
683 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200684 free_irq(chip->irq, chip);
685 chip->irq = -1;
686 pci_disable_msi(chip->pci);
687 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100688 if (azx_acquire_irq(chip, 1) < 0) {
689 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200690 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100691 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200692 goto again;
693 }
694
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200695 if (!chip->polling_mode) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200696 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200697 "switching to polling mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800698 chip->last_cmd[addr]);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200699 chip->polling_mode = 1;
700 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200702
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100703 if (chip->probing) {
704 /* If this critical timeout happens during the codec probing
705 * phase, this is likely an access to a non-existing codec
706 * slot. Better to return an error and reset the system.
707 */
708 return -1;
709 }
710
Takashi Iwai8dd78332009-06-02 01:16:07 +0200711 /* a fatal communication error; need either to reset or to fallback
712 * to the single_cmd mode
713 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100714 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200715 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200716 bus->response_reset = 1;
717 return -1; /* give a chance to retry */
718 }
719
720 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
721 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800722 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200723 chip->single_cmd = 1;
724 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100725 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200726 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100727 /* disable unsolicited responses */
728 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200729 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730}
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732/*
733 * Use the single immediate command instead of CORB/RIRB for simplicity
734 *
735 * Note: according to Intel, this is not preferred use. The command was
736 * intended for the BIOS only, and may get confused with unsolicited
737 * responses. So, we shouldn't use it for normal operation from the
738 * driver.
739 * I left the codes, however, for debugging/testing purposes.
740 */
741
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200742/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800743static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200744{
745 int timeout = 50;
746
747 while (timeout--) {
748 /* check IRV busy bit */
749 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
750 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800751 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200752 return 0;
753 }
754 udelay(1);
755 }
756 if (printk_ratelimit())
757 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
758 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800759 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200760 return -EIO;
761}
762
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100764static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100766 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800767 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 int timeout = 50;
769
Takashi Iwai8dd78332009-06-02 01:16:07 +0200770 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 while (timeout--) {
772 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200773 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200775 azx_writew(chip, IRS, azx_readw(chip, IRS) |
776 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200778 azx_writew(chip, IRS, azx_readw(chip, IRS) |
779 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800780 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 }
782 udelay(1);
783 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100784 if (printk_ratelimit())
785 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
786 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 return -EIO;
788}
789
790/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800791static unsigned int azx_single_get_response(struct hda_bus *bus,
792 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100794 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800795 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796}
797
Takashi Iwai111d3af2006-02-16 18:17:58 +0100798/*
799 * The below are the main callbacks from hda_codec.
800 *
801 * They are just the skeleton to call sub-callbacks according to the
802 * current setting of chip->single_cmd.
803 */
804
805/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100806static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100807{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100808 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200809
Wu Fengguangfeb27342009-08-01 19:17:14 +0800810 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100811 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100812 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100813 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100814 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100815}
816
817/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800818static unsigned int azx_get_response(struct hda_bus *bus,
819 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100820{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100821 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100822 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800823 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100824 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800825 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100826}
827
Takashi Iwaicb53c622007-08-10 17:21:45 +0200828#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100829static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200830#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100831
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100833static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
835 int count;
836
Danny Tholene8a7f132007-09-11 21:41:56 +0200837 /* clear STATESTS */
838 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 /* reset controller */
841 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
842
843 count = 50;
844 while (azx_readb(chip, GCTL) && --count)
845 msleep(1);
846
847 /* delay for >= 100us for codec PLL to settle per spec
848 * Rev 0.9 section 5.5.1
849 */
850 msleep(1);
851
852 /* Bring controller out of reset */
853 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
854
855 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200856 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 msleep(1);
858
Pavel Machek927fc862006-08-31 17:03:43 +0200859 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 msleep(1);
861
862 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200863 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200864 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 return -EBUSY;
866 }
867
Matt41e2fce2005-07-04 17:49:55 +0200868 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +0100869 if (!chip->single_cmd)
870 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
871 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200872
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200874 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200876 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 }
878
879 return 0;
880}
881
882
883/*
884 * Lowlevel interface
885 */
886
887/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100888static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889{
890 /* enable controller CIE and GIE */
891 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
892 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
893}
894
895/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100896static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897{
898 int i;
899
900 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200901 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100902 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 azx_sd_writeb(azx_dev, SD_CTL,
904 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
905 }
906
907 /* disable SIE for all streams */
908 azx_writeb(chip, INTCTL, 0);
909
910 /* disable controller CIE and GIE */
911 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
912 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
913}
914
915/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100916static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917{
918 int i;
919
920 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200921 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100922 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
924 }
925
926 /* clear STATESTS */
927 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
928
929 /* clear rirb status */
930 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
931
932 /* clear int status */
933 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
934}
935
936/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100937static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938{
Joseph Chan0e153472008-08-26 14:38:03 +0200939 /*
940 * Before stream start, initialize parameter
941 */
942 azx_dev->insufficient = 1;
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 /* enable SIE */
945 azx_writeb(chip, INTCTL,
946 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
947 /* set DMA start and interrupt mask */
948 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
949 SD_CTL_DMA_START | SD_INT_MASK);
950}
951
Takashi Iwai1dddab42009-03-18 15:15:37 +0100952/* stop DMA */
953static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
956 ~(SD_CTL_DMA_START | SD_INT_MASK));
957 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100958}
959
960/* stop a stream */
961static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
962{
963 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 /* disable SIE */
965 azx_writeb(chip, INTCTL,
966 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
967}
968
969
970/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200971 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100973static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200975 if (chip->initialized)
976 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977
978 /* reset controller */
979 azx_reset(chip);
980
981 /* initialize interrupts */
982 azx_int_clear(chip);
983 azx_int_enable(chip);
984
985 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +0100986 if (!chip->single_cmd)
987 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200989 /* program the position buffer */
990 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200991 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200992
Takashi Iwaicb53c622007-08-10 17:21:45 +0200993 chip->initialized = 1;
994}
995
996/*
997 * initialize the PCI registers
998 */
999/* update bits in a PCI register byte */
1000static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1001 unsigned char mask, unsigned char val)
1002{
1003 unsigned char data;
1004
1005 pci_read_config_byte(pci, reg, &data);
1006 data &= ~mask;
1007 data |= (val & mask);
1008 pci_write_config_byte(pci, reg, data);
1009}
1010
1011static void azx_init_pci(struct azx *chip)
1012{
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001013 unsigned short snoop;
1014
Takashi Iwaicb53c622007-08-10 17:21:45 +02001015 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1016 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1017 * Ensuring these bits are 0 clears playback static on some HD Audio
1018 * codecs
1019 */
1020 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1021
Vinod Gda3fca22005-09-13 18:49:12 +02001022 switch (chip->driver_type) {
1023 case AZX_DRIVER_ATI:
1024 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001025 update_pci_byte(chip->pci,
1026 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
1027 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +02001028 break;
1029 case AZX_DRIVER_NVIDIA:
1030 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001031 update_pci_byte(chip->pci,
1032 NVIDIA_HDA_TRANSREG_ADDR,
1033 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001034 update_pci_byte(chip->pci,
1035 NVIDIA_HDA_ISTRM_COH,
1036 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1037 update_pci_byte(chip->pci,
1038 NVIDIA_HDA_OSTRM_COH,
1039 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +02001040 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001041 case AZX_DRIVER_SCH:
1042 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
1043 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001044 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001045 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
1046 pci_read_config_word(chip->pci,
1047 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001048 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
1049 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001050 ? "Failed" : "OK");
1051 }
1052 break;
1053
Vinod Gda3fca22005-09-13 18:49:12 +02001054 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055}
1056
1057
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001058static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1059
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060/*
1061 * interrupt handler
1062 */
David Howells7d12e782006-10-05 14:55:46 +01001063static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001065 struct azx *chip = dev_id;
1066 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001068 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
1070 spin_lock(&chip->reg_lock);
1071
1072 status = azx_readl(chip, INTSTS);
1073 if (status == 0) {
1074 spin_unlock(&chip->reg_lock);
1075 return IRQ_NONE;
1076 }
1077
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001078 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 azx_dev = &chip->azx_dev[i];
1080 if (status & azx_dev->sd_int_sta_mask) {
1081 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001082 if (!azx_dev->substream || !azx_dev->running)
1083 continue;
1084 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001085 ok = azx_position_ok(chip, azx_dev);
1086 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001087 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 spin_unlock(&chip->reg_lock);
1089 snd_pcm_period_elapsed(azx_dev->substream);
1090 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001091 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001092 /* bogus IRQ, process it later */
1093 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001094 queue_work(chip->bus->workq,
1095 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 }
1097 }
1098 }
1099
1100 /* clear rirb int */
1101 status = azx_readb(chip, RIRBSTS);
1102 if (status & RIRB_INT_MASK) {
Takashi Iwai81740862009-05-26 15:22:00 +02001103 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 azx_update_rirb(chip);
1105 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1106 }
1107
1108#if 0
1109 /* clear state status int */
1110 if (azx_readb(chip, STATESTS) & 0x04)
1111 azx_writeb(chip, STATESTS, 0x04);
1112#endif
1113 spin_unlock(&chip->reg_lock);
1114
1115 return IRQ_HANDLED;
1116}
1117
1118
1119/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001120 * set up a BDL entry
1121 */
1122static int setup_bdle(struct snd_pcm_substream *substream,
1123 struct azx_dev *azx_dev, u32 **bdlp,
1124 int ofs, int size, int with_ioc)
1125{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001126 u32 *bdl = *bdlp;
1127
1128 while (size > 0) {
1129 dma_addr_t addr;
1130 int chunk;
1131
1132 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1133 return -EINVAL;
1134
Takashi Iwai77a23f22008-08-21 13:00:13 +02001135 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001136 /* program the address field of the BDL entry */
1137 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001138 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001139 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001140 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001141 bdl[2] = cpu_to_le32(chunk);
1142 /* program the IOC to enable interrupt
1143 * only when the whole fragment is processed
1144 */
1145 size -= chunk;
1146 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1147 bdl += 4;
1148 azx_dev->frags++;
1149 ofs += chunk;
1150 }
1151 *bdlp = bdl;
1152 return ofs;
1153}
1154
1155/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 * set up BDL entries
1157 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001158static int azx_setup_periods(struct azx *chip,
1159 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001160 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001162 u32 *bdl;
1163 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001164 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
1166 /* reset BDL address */
1167 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1168 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1169
Takashi Iwai97b71c92009-03-18 15:09:13 +01001170 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001171 periods = azx_dev->bufsize / period_bytes;
1172
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001174 bdl = (u32 *)azx_dev->bdl.area;
1175 ofs = 0;
1176 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001177 pos_adj = bdl_pos_adj[chip->dev_index];
1178 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001179 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001180 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001181 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001182 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001183 pos_adj = pos_align;
1184 else
1185 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1186 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001187 pos_adj = frames_to_bytes(runtime, pos_adj);
1188 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001189 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001190 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001191 pos_adj = 0;
1192 } else {
1193 ofs = setup_bdle(substream, azx_dev,
1194 &bdl, ofs, pos_adj, 1);
1195 if (ofs < 0)
1196 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001197 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001198 } else
1199 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001200 for (i = 0; i < periods; i++) {
1201 if (i == periods - 1 && pos_adj)
1202 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1203 period_bytes - pos_adj, 0);
1204 else
1205 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1206 period_bytes, 1);
1207 if (ofs < 0)
1208 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001210 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001211
1212 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001213 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001214 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001215 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216}
1217
Takashi Iwai1dddab42009-03-18 15:15:37 +01001218/* reset stream */
1219static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220{
1221 unsigned char val;
1222 int timeout;
1223
Takashi Iwai1dddab42009-03-18 15:15:37 +01001224 azx_stream_clear(chip, azx_dev);
1225
Takashi Iwaid01ce992007-07-27 16:52:19 +02001226 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1227 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 udelay(3);
1229 timeout = 300;
1230 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1231 --timeout)
1232 ;
1233 val &= ~SD_CTL_STREAM_RESET;
1234 azx_sd_writeb(azx_dev, SD_CTL, val);
1235 udelay(3);
1236
1237 timeout = 300;
1238 /* waiting for hardware to report that the stream is out of reset */
1239 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1240 --timeout)
1241 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001242
1243 /* reset first position - may not be synced with hw at this time */
1244 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001245}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Takashi Iwai1dddab42009-03-18 15:15:37 +01001247/*
1248 * set up the SD for streaming
1249 */
1250static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1251{
1252 /* make sure the run bit is zero for SD */
1253 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 /* program the stream_tag */
1255 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001256 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1258
1259 /* program the length of samples in cyclic buffer */
1260 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1261
1262 /* program the stream format */
1263 /* this value needs to be the same as the one programmed */
1264 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1265
1266 /* program the stream LVI (last valid index) of the BDL */
1267 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1268
1269 /* program the BDL address */
1270 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001271 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001273 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001275 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001276 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001277 chip->position_fix == POS_FIX_AUTO ||
1278 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001279 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1280 azx_writel(chip, DPLBASE,
1281 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1282 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001283
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001285 azx_sd_writel(azx_dev, SD_CTL,
1286 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
1288 return 0;
1289}
1290
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001291/*
1292 * Probe the given codec address
1293 */
1294static int probe_codec(struct azx *chip, int addr)
1295{
1296 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1297 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1298 unsigned int res;
1299
Wu Fengguanga678cde2009-08-01 18:46:46 +08001300 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001301 chip->probing = 1;
1302 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001303 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001304 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001305 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001306 if (res == -1)
1307 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001308 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001309 return 0;
1310}
1311
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001312static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1313 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001314static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
Takashi Iwai8dd78332009-06-02 01:16:07 +02001316static void azx_bus_reset(struct hda_bus *bus)
1317{
1318 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001319
1320 bus->in_reset = 1;
1321 azx_stop_chip(chip);
1322 azx_init_chip(chip);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001323#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001324 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001325 int i;
1326
Takashi Iwai8dd78332009-06-02 01:16:07 +02001327 for (i = 0; i < AZX_MAX_PCMS; i++)
1328 snd_pcm_suspend_all(chip->pcm[i]);
1329 snd_hda_suspend(chip->bus);
1330 snd_hda_resume(chip->bus);
1331 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001332#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001333 bus->in_reset = 0;
1334}
1335
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336/*
1337 * Codec initialization
1338 */
1339
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001340/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1341static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001342 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001343};
1344
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001345static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346{
1347 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001348 int c, codecs, err;
1349 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351 memset(&bus_temp, 0, sizeof(bus_temp));
1352 bus_temp.private_data = chip;
1353 bus_temp.modelname = model;
1354 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001355 bus_temp.ops.command = azx_send_cmd;
1356 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001357 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001358 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001359#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001360 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001361 bus_temp.ops.pm_notify = azx_power_notify;
1362#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Takashi Iwaid01ce992007-07-27 16:52:19 +02001364 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1365 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 return err;
1367
Wei Nidc9c8e22008-09-26 13:55:56 +08001368 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1369 chip->bus->needs_damn_long_delay = 1;
1370
Takashi Iwai34c25352008-10-28 11:38:58 +01001371 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001372 max_slots = azx_max_codecs[chip->driver_type];
1373 if (!max_slots)
1374 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001375
1376 /* First try to probe all given codec slots */
1377 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001378 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001379 if (probe_codec(chip, c) < 0) {
1380 /* Some BIOSen give you wrong codec addresses
1381 * that don't exist
1382 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001383 snd_printk(KERN_WARNING SFX
1384 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001385 "disabling it...\n", c);
1386 chip->codec_mask &= ~(1 << c);
1387 /* More badly, accessing to a non-existing
1388 * codec often screws up the controller chip,
1389 * and distrubs the further communications.
1390 * Thus if an error occurs during probing,
1391 * better to reset the controller chip to
1392 * get back to the sanity state.
1393 */
1394 azx_stop_chip(chip);
1395 azx_init_chip(chip);
1396 }
1397 }
1398 }
1399
1400 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001401 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001402 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001403 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001404 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 if (err < 0)
1406 continue;
1407 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001408 }
1409 }
1410 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1412 return -ENXIO;
1413 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001414 return 0;
1415}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001417/* configure each codec instance */
1418static int __devinit azx_codec_configure(struct azx *chip)
1419{
1420 struct hda_codec *codec;
1421 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1422 snd_hda_codec_configure(codec);
1423 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 return 0;
1425}
1426
1427
1428/*
1429 * PCM support
1430 */
1431
1432/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001433static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001435 int dev, i, nums;
1436 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1437 dev = chip->playback_index_offset;
1438 nums = chip->playback_streams;
1439 } else {
1440 dev = chip->capture_index_offset;
1441 nums = chip->capture_streams;
1442 }
1443 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001444 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 chip->azx_dev[dev].opened = 1;
1446 return &chip->azx_dev[dev];
1447 }
1448 return NULL;
1449}
1450
1451/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001452static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453{
1454 azx_dev->opened = 0;
1455}
1456
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001457static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001458 .info = (SNDRV_PCM_INFO_MMAP |
1459 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1461 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001462 /* No full-resume yet implemented */
1463 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001464 SNDRV_PCM_INFO_PAUSE |
1465 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1467 .rates = SNDRV_PCM_RATE_48000,
1468 .rate_min = 48000,
1469 .rate_max = 48000,
1470 .channels_min = 2,
1471 .channels_max = 2,
1472 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1473 .period_bytes_min = 128,
1474 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1475 .periods_min = 2,
1476 .periods_max = AZX_MAX_FRAG,
1477 .fifo_size = 0,
1478};
1479
1480struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001481 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 struct hda_codec *codec;
1483 struct hda_pcm_stream *hinfo[2];
1484};
1485
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001486static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487{
1488 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1489 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001490 struct azx *chip = apcm->chip;
1491 struct azx_dev *azx_dev;
1492 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493 unsigned long flags;
1494 int err;
1495
Ingo Molnar62932df2006-01-16 16:34:20 +01001496 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 azx_dev = azx_assign_device(chip, substream->stream);
1498 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001499 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 return -EBUSY;
1501 }
1502 runtime->hw = azx_pcm_hw;
1503 runtime->hw.channels_min = hinfo->channels_min;
1504 runtime->hw.channels_max = hinfo->channels_max;
1505 runtime->hw.formats = hinfo->formats;
1506 runtime->hw.rates = hinfo->rates;
1507 snd_pcm_limit_hw_rates(runtime);
1508 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001509 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1510 128);
1511 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1512 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001513 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001514 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1515 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001517 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001518 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 return err;
1520 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001521 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001522 /* sanity check */
1523 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1524 snd_BUG_ON(!runtime->hw.channels_max) ||
1525 snd_BUG_ON(!runtime->hw.formats) ||
1526 snd_BUG_ON(!runtime->hw.rates)) {
1527 azx_release_device(azx_dev);
1528 hinfo->ops.close(hinfo, apcm->codec, substream);
1529 snd_hda_power_down(apcm->codec);
1530 mutex_unlock(&chip->open_mutex);
1531 return -EINVAL;
1532 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 spin_lock_irqsave(&chip->reg_lock, flags);
1534 azx_dev->substream = substream;
1535 azx_dev->running = 0;
1536 spin_unlock_irqrestore(&chip->reg_lock, flags);
1537
1538 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001539 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001540 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 return 0;
1542}
1543
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001544static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545{
1546 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1547 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001548 struct azx *chip = apcm->chip;
1549 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 unsigned long flags;
1551
Ingo Molnar62932df2006-01-16 16:34:20 +01001552 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 spin_lock_irqsave(&chip->reg_lock, flags);
1554 azx_dev->substream = NULL;
1555 azx_dev->running = 0;
1556 spin_unlock_irqrestore(&chip->reg_lock, flags);
1557 azx_release_device(azx_dev);
1558 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001559 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001560 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 return 0;
1562}
1563
Takashi Iwaid01ce992007-07-27 16:52:19 +02001564static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1565 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001567 struct azx_dev *azx_dev = get_azx_dev(substream);
1568
1569 azx_dev->bufsize = 0;
1570 azx_dev->period_bytes = 0;
1571 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001572 return snd_pcm_lib_malloc_pages(substream,
1573 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574}
1575
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001576static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577{
1578 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001579 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1581
1582 /* reset BDL address */
1583 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1584 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1585 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001586 azx_dev->bufsize = 0;
1587 azx_dev->period_bytes = 0;
1588 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
1590 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1591
1592 return snd_pcm_lib_free_pages(substream);
1593}
1594
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001595static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596{
1597 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001598 struct azx *chip = apcm->chip;
1599 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001601 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001602 unsigned int bufsize, period_bytes, format_val;
1603 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001605 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001606 format_val = snd_hda_calc_stream_format(runtime->rate,
1607 runtime->channels,
1608 runtime->format,
1609 hinfo->maxbps);
1610 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001611 snd_printk(KERN_ERR SFX
1612 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 runtime->rate, runtime->channels, runtime->format);
1614 return -EINVAL;
1615 }
1616
Takashi Iwai97b71c92009-03-18 15:09:13 +01001617 bufsize = snd_pcm_lib_buffer_bytes(substream);
1618 period_bytes = snd_pcm_lib_period_bytes(substream);
1619
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001620 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001621 bufsize, format_val);
1622
1623 if (bufsize != azx_dev->bufsize ||
1624 period_bytes != azx_dev->period_bytes ||
1625 format_val != azx_dev->format_val) {
1626 azx_dev->bufsize = bufsize;
1627 azx_dev->period_bytes = period_bytes;
1628 azx_dev->format_val = format_val;
1629 err = azx_setup_periods(chip, substream, azx_dev);
1630 if (err < 0)
1631 return err;
1632 }
1633
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001634 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1635 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 azx_setup_controller(chip, azx_dev);
1637 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1638 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1639 else
1640 azx_dev->fifo_size = 0;
1641
1642 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1643 azx_dev->format_val, substream);
1644}
1645
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001646static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647{
1648 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001649 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001650 struct azx_dev *azx_dev;
1651 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001652 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001653 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001656 case SNDRV_PCM_TRIGGER_START:
1657 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1659 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001660 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 break;
1662 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001663 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001665 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 break;
1667 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001668 return -EINVAL;
1669 }
1670
1671 snd_pcm_group_for_each_entry(s, substream) {
1672 if (s->pcm->card != substream->pcm->card)
1673 continue;
1674 azx_dev = get_azx_dev(s);
1675 sbits |= 1 << azx_dev->index;
1676 nsync++;
1677 snd_pcm_trigger_done(s, substream);
1678 }
1679
1680 spin_lock(&chip->reg_lock);
1681 if (nsync > 1) {
1682 /* first, set SYNC bits of corresponding streams */
1683 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1684 }
1685 snd_pcm_group_for_each_entry(s, substream) {
1686 if (s->pcm->card != substream->pcm->card)
1687 continue;
1688 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001689 if (rstart) {
1690 azx_dev->start_flag = 1;
1691 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1692 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001693 if (start)
1694 azx_stream_start(chip, azx_dev);
1695 else
1696 azx_stream_stop(chip, azx_dev);
1697 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 }
1699 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001700 if (start) {
1701 if (nsync == 1)
1702 return 0;
1703 /* wait until all FIFOs get ready */
1704 for (timeout = 5000; timeout; timeout--) {
1705 nwait = 0;
1706 snd_pcm_group_for_each_entry(s, substream) {
1707 if (s->pcm->card != substream->pcm->card)
1708 continue;
1709 azx_dev = get_azx_dev(s);
1710 if (!(azx_sd_readb(azx_dev, SD_STS) &
1711 SD_STS_FIFO_READY))
1712 nwait++;
1713 }
1714 if (!nwait)
1715 break;
1716 cpu_relax();
1717 }
1718 } else {
1719 /* wait until all RUN bits are cleared */
1720 for (timeout = 5000; timeout; timeout--) {
1721 nwait = 0;
1722 snd_pcm_group_for_each_entry(s, substream) {
1723 if (s->pcm->card != substream->pcm->card)
1724 continue;
1725 azx_dev = get_azx_dev(s);
1726 if (azx_sd_readb(azx_dev, SD_CTL) &
1727 SD_CTL_DMA_START)
1728 nwait++;
1729 }
1730 if (!nwait)
1731 break;
1732 cpu_relax();
1733 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001735 if (nsync > 1) {
1736 spin_lock(&chip->reg_lock);
1737 /* reset SYNC bits */
1738 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1739 spin_unlock(&chip->reg_lock);
1740 }
1741 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742}
1743
Joseph Chan0e153472008-08-26 14:38:03 +02001744/* get the current DMA position with correction on VIA chips */
1745static unsigned int azx_via_get_position(struct azx *chip,
1746 struct azx_dev *azx_dev)
1747{
1748 unsigned int link_pos, mini_pos, bound_pos;
1749 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1750 unsigned int fifo_size;
1751
1752 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1753 if (azx_dev->index >= 4) {
1754 /* Playback, no problem using link position */
1755 return link_pos;
1756 }
1757
1758 /* Capture */
1759 /* For new chipset,
1760 * use mod to get the DMA position just like old chipset
1761 */
1762 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1763 mod_dma_pos %= azx_dev->period_bytes;
1764
1765 /* azx_dev->fifo_size can't get FIFO size of in stream.
1766 * Get from base address + offset.
1767 */
1768 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1769
1770 if (azx_dev->insufficient) {
1771 /* Link position never gather than FIFO size */
1772 if (link_pos <= fifo_size)
1773 return 0;
1774
1775 azx_dev->insufficient = 0;
1776 }
1777
1778 if (link_pos <= fifo_size)
1779 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1780 else
1781 mini_pos = link_pos - fifo_size;
1782
1783 /* Find nearest previous boudary */
1784 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1785 mod_link_pos = link_pos % azx_dev->period_bytes;
1786 if (mod_link_pos >= fifo_size)
1787 bound_pos = link_pos - mod_link_pos;
1788 else if (mod_dma_pos >= mod_mini_pos)
1789 bound_pos = mini_pos - mod_mini_pos;
1790 else {
1791 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1792 if (bound_pos >= azx_dev->bufsize)
1793 bound_pos = 0;
1794 }
1795
1796 /* Calculate real DMA position we want */
1797 return bound_pos + mod_dma_pos;
1798}
1799
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001800static unsigned int azx_get_position(struct azx *chip,
1801 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803 unsigned int pos;
1804
Joseph Chan0e153472008-08-26 14:38:03 +02001805 if (chip->via_dmapos_patch)
1806 pos = azx_via_get_position(chip, azx_dev);
1807 else if (chip->position_fix == POS_FIX_POSBUF ||
1808 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001809 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001810 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001811 } else {
1812 /* read LPIB */
1813 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001814 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 if (pos >= azx_dev->bufsize)
1816 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001817 return pos;
1818}
1819
1820static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1821{
1822 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1823 struct azx *chip = apcm->chip;
1824 struct azx_dev *azx_dev = get_azx_dev(substream);
1825 return bytes_to_frames(substream->runtime,
1826 azx_get_position(chip, azx_dev));
1827}
1828
1829/*
1830 * Check whether the current DMA position is acceptable for updating
1831 * periods. Returns non-zero if it's OK.
1832 *
1833 * Many HD-audio controllers appear pretty inaccurate about
1834 * the update-IRQ timing. The IRQ is issued before actually the
1835 * data is processed. So, we need to process it afterwords in a
1836 * workqueue.
1837 */
1838static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1839{
1840 unsigned int pos;
1841
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001842 if (azx_dev->start_flag &&
1843 time_before_eq(jiffies, azx_dev->start_jiffies))
1844 return -1; /* bogus (too early) interrupt */
1845 azx_dev->start_flag = 0;
1846
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001847 pos = azx_get_position(chip, azx_dev);
1848 if (chip->position_fix == POS_FIX_AUTO) {
1849 if (!pos) {
1850 printk(KERN_WARNING
1851 "hda-intel: Invalid position buffer, "
1852 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001853 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001854 pos = azx_get_position(chip, azx_dev);
1855 } else
1856 chip->position_fix = POS_FIX_POSBUF;
1857 }
1858
Takashi Iwaia62741c2008-08-18 17:11:09 +02001859 if (!bdl_pos_adj[chip->dev_index])
1860 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001861 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1862 return 0; /* NG - it's below the period boundary */
1863 return 1; /* OK, it's fine */
1864}
1865
1866/*
1867 * The work for pending PCM period updates.
1868 */
1869static void azx_irq_pending_work(struct work_struct *work)
1870{
1871 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1872 int i, pending;
1873
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001874 if (!chip->irq_pending_warned) {
1875 printk(KERN_WARNING
1876 "hda-intel: IRQ timing workaround is activated "
1877 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1878 chip->card->number);
1879 chip->irq_pending_warned = 1;
1880 }
1881
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001882 for (;;) {
1883 pending = 0;
1884 spin_lock_irq(&chip->reg_lock);
1885 for (i = 0; i < chip->num_streams; i++) {
1886 struct azx_dev *azx_dev = &chip->azx_dev[i];
1887 if (!azx_dev->irq_pending ||
1888 !azx_dev->substream ||
1889 !azx_dev->running)
1890 continue;
1891 if (azx_position_ok(chip, azx_dev)) {
1892 azx_dev->irq_pending = 0;
1893 spin_unlock(&chip->reg_lock);
1894 snd_pcm_period_elapsed(azx_dev->substream);
1895 spin_lock(&chip->reg_lock);
1896 } else
1897 pending++;
1898 }
1899 spin_unlock_irq(&chip->reg_lock);
1900 if (!pending)
1901 return;
1902 cond_resched();
1903 }
1904}
1905
1906/* clear irq_pending flags and assure no on-going workq */
1907static void azx_clear_irq_pending(struct azx *chip)
1908{
1909 int i;
1910
1911 spin_lock_irq(&chip->reg_lock);
1912 for (i = 0; i < chip->num_streams; i++)
1913 chip->azx_dev[i].irq_pending = 0;
1914 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915}
1916
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001917static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 .open = azx_pcm_open,
1919 .close = azx_pcm_close,
1920 .ioctl = snd_pcm_lib_ioctl,
1921 .hw_params = azx_pcm_hw_params,
1922 .hw_free = azx_pcm_hw_free,
1923 .prepare = azx_pcm_prepare,
1924 .trigger = azx_pcm_trigger,
1925 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001926 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927};
1928
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001929static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930{
Takashi Iwai176d5332008-07-30 15:01:44 +02001931 struct azx_pcm *apcm = pcm->private_data;
1932 if (apcm) {
1933 apcm->chip->pcm[pcm->device] = NULL;
1934 kfree(apcm);
1935 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936}
1937
Takashi Iwai176d5332008-07-30 15:01:44 +02001938static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001939azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1940 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001942 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001943 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001945 int pcm_dev = cpcm->device;
1946 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947
Takashi Iwai176d5332008-07-30 15:01:44 +02001948 if (pcm_dev >= AZX_MAX_PCMS) {
1949 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1950 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001951 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001952 }
1953 if (chip->pcm[pcm_dev]) {
1954 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1955 return -EBUSY;
1956 }
1957 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1958 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1959 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 &pcm);
1961 if (err < 0)
1962 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02001963 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02001964 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 if (apcm == NULL)
1966 return -ENOMEM;
1967 apcm->chip = chip;
1968 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 pcm->private_data = apcm;
1970 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001971 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1972 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1973 chip->pcm[pcm_dev] = pcm;
1974 cpcm->pcm = pcm;
1975 for (s = 0; s < 2; s++) {
1976 apcm->hinfo[s] = &cpcm->stream[s];
1977 if (cpcm->stream[s].substreams)
1978 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1979 }
1980 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001981 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001983 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984 return 0;
1985}
1986
1987/*
1988 * mixer creation - all stuff is implemented in hda module
1989 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001990static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991{
1992 return snd_hda_build_controls(chip->bus);
1993}
1994
1995
1996/*
1997 * initialize SD streams
1998 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001999static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000{
2001 int i;
2002
2003 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002004 * assign the starting bdl address to each stream (device)
2005 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002007 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002008 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002009 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2011 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2012 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2013 azx_dev->sd_int_sta_mask = 1 << i;
2014 /* stream tag: must be non-zero and unique */
2015 azx_dev->index = i;
2016 azx_dev->stream_tag = i + 1;
2017 }
2018
2019 return 0;
2020}
2021
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002022static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2023{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002024 if (request_irq(chip->pci->irq, azx_interrupt,
2025 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002026 "HDA Intel", chip)) {
2027 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2028 "disabling device\n", chip->pci->irq);
2029 if (do_disconnect)
2030 snd_card_disconnect(chip->card);
2031 return -1;
2032 }
2033 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002034 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002035 return 0;
2036}
2037
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038
Takashi Iwaicb53c622007-08-10 17:21:45 +02002039static void azx_stop_chip(struct azx *chip)
2040{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002041 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002042 return;
2043
2044 /* disable interrupts */
2045 azx_int_disable(chip);
2046 azx_int_clear(chip);
2047
2048 /* disable CORB/RIRB */
2049 azx_free_cmd_io(chip);
2050
2051 /* disable position buffer */
2052 azx_writel(chip, DPLBASE, 0);
2053 azx_writel(chip, DPUBASE, 0);
2054
2055 chip->initialized = 0;
2056}
2057
2058#ifdef CONFIG_SND_HDA_POWER_SAVE
2059/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002060static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002061{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002062 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002063 struct hda_codec *c;
2064 int power_on = 0;
2065
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002066 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002067 if (c->power_on) {
2068 power_on = 1;
2069 break;
2070 }
2071 }
2072 if (power_on)
2073 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02002074 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002075 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002076}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002077#endif /* CONFIG_SND_HDA_POWER_SAVE */
2078
2079#ifdef CONFIG_PM
2080/*
2081 * power management
2082 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002083
2084static int snd_hda_codecs_inuse(struct hda_bus *bus)
2085{
2086 struct hda_codec *codec;
2087
2088 list_for_each_entry(codec, &bus->codec_list, list) {
2089 if (snd_hda_codec_needs_resume(codec))
2090 return 1;
2091 }
2092 return 0;
2093}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002094
Takashi Iwai421a1252005-11-17 16:11:09 +01002095static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096{
Takashi Iwai421a1252005-11-17 16:11:09 +01002097 struct snd_card *card = pci_get_drvdata(pci);
2098 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 int i;
2100
Takashi Iwai421a1252005-11-17 16:11:09 +01002101 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002102 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01002103 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002104 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002105 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002106 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002107 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002108 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002109 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002110 chip->irq = -1;
2111 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002112 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002113 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002114 pci_disable_device(pci);
2115 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002116 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 return 0;
2118}
2119
Takashi Iwai421a1252005-11-17 16:11:09 +01002120static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121{
Takashi Iwai421a1252005-11-17 16:11:09 +01002122 struct snd_card *card = pci_get_drvdata(pci);
2123 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002125 pci_set_power_state(pci, PCI_D0);
2126 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002127 if (pci_enable_device(pci) < 0) {
2128 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2129 "disabling device\n");
2130 snd_card_disconnect(card);
2131 return -EIO;
2132 }
2133 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002134 if (chip->msi)
2135 if (pci_enable_msi(pci) < 0)
2136 chip->msi = 0;
2137 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002138 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002139 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002140
2141 if (snd_hda_codecs_inuse(chip->bus))
2142 azx_init_chip(chip);
2143
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002145 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146 return 0;
2147}
2148#endif /* CONFIG_PM */
2149
2150
2151/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002152 * reboot notifier for hang-up problem at power-down
2153 */
2154static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2155{
2156 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2157 azx_stop_chip(chip);
2158 return NOTIFY_OK;
2159}
2160
2161static void azx_notifier_register(struct azx *chip)
2162{
2163 chip->reboot_notifier.notifier_call = azx_halt;
2164 register_reboot_notifier(&chip->reboot_notifier);
2165}
2166
2167static void azx_notifier_unregister(struct azx *chip)
2168{
2169 if (chip->reboot_notifier.notifier_call)
2170 unregister_reboot_notifier(&chip->reboot_notifier);
2171}
2172
2173/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174 * destructor
2175 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002176static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002178 int i;
2179
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002180 azx_notifier_unregister(chip);
2181
Takashi Iwaice43fba2005-05-30 20:33:44 +02002182 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002183 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002184 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002186 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 }
2188
Jeff Garzikf000fd82008-04-22 13:50:34 +02002189 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002191 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002192 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002193 if (chip->remap_addr)
2194 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002196 if (chip->azx_dev) {
2197 for (i = 0; i < chip->num_streams; i++)
2198 if (chip->azx_dev[i].bdl.area)
2199 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2200 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 if (chip->rb.area)
2202 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 if (chip->posbuf.area)
2204 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205 pci_release_regions(chip->pci);
2206 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002207 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208 kfree(chip);
2209
2210 return 0;
2211}
2212
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002213static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214{
2215 return azx_free(device->device_data);
2216}
2217
2218/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002219 * white/black-listing for position_fix
2220 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002221static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002222 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2223 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2224 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002225 {}
2226};
2227
2228static int __devinit check_position_fix(struct azx *chip, int fix)
2229{
2230 const struct snd_pci_quirk *q;
2231
Takashi Iwaic673ba12009-03-17 07:49:14 +01002232 switch (fix) {
2233 case POS_FIX_LPIB:
2234 case POS_FIX_POSBUF:
2235 return fix;
2236 }
2237
2238 /* Check VIA/ATI HD Audio Controller exist */
2239 switch (chip->driver_type) {
2240 case AZX_DRIVER_VIA:
2241 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002242 chip->via_dmapos_patch = 1;
2243 /* Use link position directly, avoid any transfer problem. */
2244 return POS_FIX_LPIB;
2245 }
2246 chip->via_dmapos_patch = 0;
2247
Takashi Iwaic673ba12009-03-17 07:49:14 +01002248 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2249 if (q) {
2250 printk(KERN_INFO
2251 "hda_intel: position_fix set to %d "
2252 "for device %04x:%04x\n",
2253 q->value, q->subvendor, q->subdevice);
2254 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002255 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002256 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002257}
2258
2259/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002260 * black-lists for probe_mask
2261 */
2262static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2263 /* Thinkpad often breaks the controller communication when accessing
2264 * to the non-working (or non-existing) modem codec slot.
2265 */
2266 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2267 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2268 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002269 /* broken BIOS */
2270 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002271 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2272 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002273 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002274 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002275 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002276 {}
2277};
2278
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002279#define AZX_FORCE_CODEC_MASK 0x100
2280
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002281static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002282{
2283 const struct snd_pci_quirk *q;
2284
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002285 chip->codec_probe_mask = probe_mask[dev];
2286 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002287 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2288 if (q) {
2289 printk(KERN_INFO
2290 "hda_intel: probe_mask set to 0x%x "
2291 "for device %04x:%04x\n",
2292 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002293 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002294 }
2295 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002296
2297 /* check forced option */
2298 if (chip->codec_probe_mask != -1 &&
2299 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2300 chip->codec_mask = chip->codec_probe_mask & 0xff;
2301 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2302 chip->codec_mask);
2303 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002304}
2305
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002306/*
2307 * white-list for enable_msi
2308 */
2309static struct snd_pci_quirk msi_white_list[] __devinitdata = {
Daniel T Chen3d80dca2009-09-23 20:23:27 -04002310 SND_PCI_QUIRK(0x103c, 0x30f7, "HP Pavilion dv4t-1300", 1),
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002311 SND_PCI_QUIRK(0x103c, 0x3607, "HP Compa CQ40", 1),
2312 {}
2313};
2314
2315static void __devinit check_msi(struct azx *chip)
2316{
2317 const struct snd_pci_quirk *q;
2318
2319 chip->msi = enable_msi;
2320 if (chip->msi)
2321 return;
2322 q = snd_pci_quirk_lookup(chip->pci, msi_white_list);
2323 if (q) {
2324 printk(KERN_INFO
2325 "hda_intel: msi for device %04x:%04x set to %d\n",
2326 q->subvendor, q->subdevice, q->value);
2327 chip->msi = q->value;
2328 }
2329}
2330
Takashi Iwai669ba272007-08-17 09:17:36 +02002331
2332/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 * constructor
2334 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002335static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002336 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002337 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002339 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002340 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002341 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002342 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343 .dev_free = azx_dev_free,
2344 };
2345
2346 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002347
Pavel Machek927fc862006-08-31 17:03:43 +02002348 err = pci_enable_device(pci);
2349 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350 return err;
2351
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002352 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002353 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2355 pci_disable_device(pci);
2356 return -ENOMEM;
2357 }
2358
2359 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002360 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361 chip->card = card;
2362 chip->pci = pci;
2363 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002364 chip->driver_type = driver_type;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002365 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002366 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002367 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002368
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002369 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2370 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002371
Takashi Iwai27346162006-01-12 18:28:44 +01002372 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002373
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002374 if (bdl_pos_adj[dev] < 0) {
2375 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002376 case AZX_DRIVER_ICH:
2377 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002378 break;
2379 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002380 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002381 break;
2382 }
2383 }
2384
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002385#if BITS_PER_LONG != 64
2386 /* Fix up base address on ULI M5461 */
2387 if (chip->driver_type == AZX_DRIVER_ULI) {
2388 u16 tmp3;
2389 pci_read_config_word(pci, 0x40, &tmp3);
2390 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2391 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2392 }
2393#endif
2394
Pavel Machek927fc862006-08-31 17:03:43 +02002395 err = pci_request_regions(pci, "ICH HD audio");
2396 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397 kfree(chip);
2398 pci_disable_device(pci);
2399 return err;
2400 }
2401
Pavel Machek927fc862006-08-31 17:03:43 +02002402 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002403 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 if (chip->remap_addr == NULL) {
2405 snd_printk(KERN_ERR SFX "ioremap error\n");
2406 err = -ENXIO;
2407 goto errout;
2408 }
2409
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002410 if (chip->msi)
2411 if (pci_enable_msi(pci) < 0)
2412 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002413
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002414 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002415 err = -EBUSY;
2416 goto errout;
2417 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418
2419 pci_set_master(pci);
2420 synchronize_irq(chip->irq);
2421
Tobin Davisbcd72002008-01-15 11:23:55 +01002422 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002423 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002424
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002425 /* disable SB600 64bit support for safety */
2426 if ((chip->driver_type == AZX_DRIVER_ATI) ||
2427 (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
2428 struct pci_dev *p_smbus;
2429 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2430 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2431 NULL);
2432 if (p_smbus) {
2433 if (p_smbus->revision < 0x30)
2434 gcap &= ~ICH6_GCAP_64OK;
2435 pci_dev_put(p_smbus);
2436 }
2437 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002438
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002439 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002440 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002441 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002442 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002443 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2444 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002445 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002446
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002447 /* read number of streams from GCAP register instead of using
2448 * hardcoded value
2449 */
2450 chip->capture_streams = (gcap >> 8) & 0x0f;
2451 chip->playback_streams = (gcap >> 12) & 0x0f;
2452 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002453 /* gcap didn't give any info, switching to old method */
2454
2455 switch (chip->driver_type) {
2456 case AZX_DRIVER_ULI:
2457 chip->playback_streams = ULI_NUM_PLAYBACK;
2458 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002459 break;
2460 case AZX_DRIVER_ATIHDMI:
2461 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2462 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002463 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002464 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002465 default:
2466 chip->playback_streams = ICH6_NUM_PLAYBACK;
2467 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002468 break;
2469 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002470 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002471 chip->capture_index_offset = 0;
2472 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002473 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002474 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2475 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002476 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002477 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002478 goto errout;
2479 }
2480
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002481 for (i = 0; i < chip->num_streams; i++) {
2482 /* allocate memory for the BDL for each stream */
2483 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2484 snd_dma_pci_data(chip->pci),
2485 BDL_SIZE, &chip->azx_dev[i].bdl);
2486 if (err < 0) {
2487 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2488 goto errout;
2489 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002491 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002492 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2493 snd_dma_pci_data(chip->pci),
2494 chip->num_streams * 8, &chip->posbuf);
2495 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002496 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2497 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002500 err = azx_alloc_cmd_io(chip);
2501 if (err < 0)
2502 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503
2504 /* initialize streams */
2505 azx_init_stream(chip);
2506
2507 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002508 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002509 azx_init_chip(chip);
2510
2511 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002512 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513 snd_printk(KERN_ERR SFX "no codecs found!\n");
2514 err = -ENODEV;
2515 goto errout;
2516 }
2517
Takashi Iwaid01ce992007-07-27 16:52:19 +02002518 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2519 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2521 goto errout;
2522 }
2523
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002524 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002525 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2526 sizeof(card->shortname));
2527 snprintf(card->longname, sizeof(card->longname),
2528 "%s at 0x%lx irq %i",
2529 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002530
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531 *rchip = chip;
2532 return 0;
2533
2534 errout:
2535 azx_free(chip);
2536 return err;
2537}
2538
Takashi Iwaicb53c622007-08-10 17:21:45 +02002539static void power_down_all_codecs(struct azx *chip)
2540{
2541#ifdef CONFIG_SND_HDA_POWER_SAVE
2542 /* The codecs were powered up in snd_hda_codec_new().
2543 * Now all initialization done, so turn them down if possible
2544 */
2545 struct hda_codec *codec;
2546 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2547 snd_hda_power_down(codec);
2548 }
2549#endif
2550}
2551
Takashi Iwaid01ce992007-07-27 16:52:19 +02002552static int __devinit azx_probe(struct pci_dev *pci,
2553 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002555 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002556 struct snd_card *card;
2557 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002558 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002560 if (dev >= SNDRV_CARDS)
2561 return -ENODEV;
2562 if (!enable[dev]) {
2563 dev++;
2564 return -ENOENT;
2565 }
2566
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002567 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2568 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002570 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571 }
2572
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002573 /* set this here since it's referred in snd_hda_load_patch() */
2574 snd_card_set_dev(card, &pci->dev);
2575
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002576 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002577 if (err < 0)
2578 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002579 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002582 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002583 if (err < 0)
2584 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002585#ifdef CONFIG_SND_HDA_PATCH_LOADER
2586 if (patch[dev]) {
2587 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2588 patch[dev]);
2589 err = snd_hda_load_patch(chip->bus, patch[dev]);
2590 if (err < 0)
2591 goto out_free;
2592 }
2593#endif
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002594 if (!probe_only[dev]) {
2595 err = azx_codec_configure(chip);
2596 if (err < 0)
2597 goto out_free;
2598 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599
2600 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002601 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002602 if (err < 0)
2603 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604
2605 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002606 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002607 if (err < 0)
2608 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002609
Takashi Iwaid01ce992007-07-27 16:52:19 +02002610 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002611 if (err < 0)
2612 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613
2614 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002615 chip->running = 1;
2616 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002617 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002618
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002619 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002620 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002621out_free:
2622 snd_card_free(card);
2623 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624}
2625
2626static void __devexit azx_remove(struct pci_dev *pci)
2627{
2628 snd_card_free(pci_get_drvdata(pci));
2629 pci_set_drvdata(pci, NULL);
2630}
2631
2632/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002633static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002634 /* ICH 6..10 */
2635 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2636 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2637 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2638 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002639 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002640 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2641 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2642 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2643 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002644 /* PCH */
2645 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002646 /* SCH */
2647 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2648 /* ATI SB 450/600 */
2649 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2650 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2651 /* ATI HDMI */
2652 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2653 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2654 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002655 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002656 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2657 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2658 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2659 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2660 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2661 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2662 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2663 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2664 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2665 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2666 /* VIA VT8251/VT8237A */
2667 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2668 /* SIS966 */
2669 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2670 /* ULI M5461 */
2671 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2672 /* NVIDIA MCP */
2673 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2674 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2675 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2676 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2677 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2678 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2679 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2680 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
peer chendb32f992009-10-15 16:37:47 +08002681 { PCI_DEVICE(0x10de, 0x0590), .driver_data = AZX_DRIVER_NVIDIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01002682 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2683 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2684 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2685 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2686 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2687 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2688 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2689 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2690 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2691 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
peerchenbedfceb2009-02-27 17:03:19 +08002692 { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
2693 { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
2694 { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
2695 { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002696 /* Teradici */
2697 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002698 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002699#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2700 /* the following entry conflicts with snd-ctxfi driver,
2701 * as ctxfi driver mutates from HD-audio to native mode with
2702 * a special command sequence.
2703 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002704 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2705 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2706 .class_mask = 0xffffff,
2707 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002708#else
2709 /* this entry seems still valid -- i.e. without emu20kx chip */
2710 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2711#endif
Andiry Brienza9176b672009-07-17 11:32:32 +08002712 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002713 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2714 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2715 .class_mask = 0xffffff,
2716 .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002717 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2718 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2719 .class_mask = 0xffffff,
2720 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002721 { 0, }
2722};
2723MODULE_DEVICE_TABLE(pci, azx_ids);
2724
2725/* pci_driver definition */
2726static struct pci_driver driver = {
2727 .name = "HDA Intel",
2728 .id_table = azx_ids,
2729 .probe = azx_probe,
2730 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002731#ifdef CONFIG_PM
2732 .suspend = azx_suspend,
2733 .resume = azx_resume,
2734#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735};
2736
2737static int __init alsa_card_azx_init(void)
2738{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002739 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740}
2741
2742static void __exit alsa_card_azx_exit(void)
2743{
2744 pci_unregister_driver(&driver);
2745}
2746
2747module_init(alsa_card_azx_init)
2748module_exit(alsa_card_azx_exit)