blob: 5a08c86cb1abb3deffec0f33ba4b04d53d059e76 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030034#include "i915_trace.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Imre Deakd6102972014-05-07 19:57:49 +030039#include <linux/pm_runtime.h>
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_crtc_helper.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080041
Kristian Høgsberg112b7152009-01-04 16:55:33 -050042static struct drm_driver driver;
43
Antti Koskipaaa57c7742014-02-04 14:22:24 +020044#define GEN_DEFAULT_PIPEOFFSETS \
45 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
46 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
47 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
48 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
Antti Koskipaaa57c7742014-02-04 14:22:24 +020049 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
50
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030051#define GEN_CHV_PIPEOFFSETS \
52 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
53 CHV_PIPE_C_OFFSET }, \
54 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
55 CHV_TRANSCODER_C_OFFSET, }, \
Rafael Barbalho84fd4f42014-04-28 14:00:42 +030056 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
57 CHV_PALETTE_C_OFFSET }
Antti Koskipaaa57c7742014-02-04 14:22:24 +020058
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030059#define CURSOR_OFFSETS \
60 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
61
62#define IVB_CURSOR_OFFSETS \
63 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
64
Tobias Klauser9a7e8492010-05-20 10:33:46 +020065static const struct intel_device_info intel_i830_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070066 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +010067 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070068 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020069 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030070 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050071};
72
Tobias Klauser9a7e8492010-05-20 10:33:46 +020073static const struct intel_device_info intel_845g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070074 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010075 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070076 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020077 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030078 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050079};
80
Tobias Klauser9a7e8492010-05-20 10:33:46 +020081static const struct intel_device_info intel_i85x_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070082 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
Adam Jackson5ce8ba72010-04-15 14:03:30 -040083 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +010084 .has_overlay = 1, .overlay_needs_physical = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +020085 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070086 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020087 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030088 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050089};
90
Tobias Klauser9a7e8492010-05-20 10:33:46 +020091static const struct intel_device_info intel_i865g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -070092 .gen = 2, .num_pipes = 1,
Chris Wilson315781482010-08-12 09:42:51 +010093 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -070094 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020095 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030096 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -050097};
98
Tobias Klauser9a7e8492010-05-20 10:33:46 +020099static const struct intel_device_info intel_i915g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700100 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100101 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700102 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200103 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300104 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500105};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200106static const struct intel_device_info intel_i915gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700107 .gen = 3, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500108 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100109 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100110 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200111 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700112 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200113 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300114 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500115};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200116static const struct intel_device_info intel_i945g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700117 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100118 .has_overlay = 1, .overlay_needs_physical = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700119 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200120 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300121 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500122};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200123static const struct intel_device_info intel_i945gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700124 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500125 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100126 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100127 .supports_tv = 1,
Ville Syrjäläfd70d522013-11-28 17:30:02 +0200128 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700129 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200130 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300131 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500132};
133
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200134static const struct intel_device_info intel_i965g_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700135 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100136 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100137 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700138 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200139 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300140 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500141};
142
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200143static const struct intel_device_info intel_i965gm_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700144 .gen = 4, .is_crestline = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000145 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100147 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700148 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200149 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300150 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500151};
152
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200153static const struct intel_device_info intel_g33_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700154 .gen = 3, .is_g33 = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100155 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100156 .has_overlay = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700157 .ring_mask = RENDER_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200158 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300159 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500160};
161
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200162static const struct intel_device_info intel_g45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700163 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100164 .has_pipe_cxsr = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700165 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200166 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300167 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500168};
169
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200170static const struct intel_device_info intel_gm45_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700171 .gen = 4, .is_g4x = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000172 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100173 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100174 .supports_tv = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700175 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200176 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300177 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500178};
179
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200180static const struct intel_device_info intel_pineview_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700181 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100182 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100183 .has_overlay = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200184 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300185 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500186};
187
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200188static const struct intel_device_info intel_ironlake_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700189 .gen = 5, .num_pipes = 2,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200190 .need_gfx_hws = 1, .has_hotplug = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700191 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200192 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300193 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500194};
195
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200196static const struct intel_device_info intel_ironlake_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700197 .gen = 5, .is_mobile = 1, .num_pipes = 2,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000198 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700199 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700200 .ring_mask = RENDER_RING | BSD_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200201 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300202 CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500203};
204
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200205static const struct intel_device_info intel_sandybridge_d_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700206 .gen = 6, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100207 .need_gfx_hws = 1, .has_hotplug = 1,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200208 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700209 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200210 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200211 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300212 CURSOR_OFFSETS,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800213};
214
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200215static const struct intel_device_info intel_sandybridge_m_info = {
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700216 .gen = 6, .is_mobile = 1, .num_pipes = 2,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100217 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800218 .has_fbc = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700219 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200220 .has_llc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200221 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300222 CURSOR_OFFSETS,
Eric Anholta13e4092010-01-07 15:08:18 -0800223};
224
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700225#define GEN7_FEATURES \
226 .gen = 7, .num_pipes = 3, \
227 .need_gfx_hws = 1, .has_hotplug = 1, \
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200228 .has_fbc = 1, \
Ben Widawsky73ae4782013-10-15 10:02:57 -0700229 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
Ben Widawskyab484f82013-10-05 17:57:11 -0700230 .has_llc = 1
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700231
Jesse Barnesc76b6152011-04-28 14:32:07 -0700232static const struct intel_device_info intel_ivybridge_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700233 GEN7_FEATURES,
234 .is_ivybridge = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200235 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300236 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700237};
238
239static const struct intel_device_info intel_ivybridge_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700240 GEN7_FEATURES,
241 .is_ivybridge = 1,
242 .is_mobile = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200243 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300244 IVB_CURSOR_OFFSETS,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700245};
246
Ben Widawsky999bcde2013-04-05 13:12:45 -0700247static const struct intel_device_info intel_ivybridge_q_info = {
248 GEN7_FEATURES,
249 .is_ivybridge = 1,
250 .num_pipes = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200251 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300252 IVB_CURSOR_OFFSETS,
Ben Widawsky999bcde2013-04-05 13:12:45 -0700253};
254
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700255static const struct intel_device_info intel_valleyview_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700256 GEN7_FEATURES,
257 .is_mobile = 1,
258 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700259 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200260 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200261 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700262 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200263 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300264 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700265};
266
267static const struct intel_device_info intel_valleyview_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700268 GEN7_FEATURES,
269 .num_pipes = 2,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700270 .is_valleyview = 1,
Ville Syrjäläfba5d532013-01-24 15:29:56 +0200271 .display_mmio_offset = VLV_DISPLAY_BASE,
Ville Syrjäläcbaef0f2013-11-06 23:02:24 +0200272 .has_fbc = 0, /* legal, last one wins */
Ben Widawsky30ccd962013-04-15 21:48:03 -0700273 .has_llc = 0, /* legal, last one wins */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200274 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300275 CURSOR_OFFSETS,
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700276};
277
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300278static const struct intel_device_info intel_haswell_d_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700279 GEN7_FEATURES,
280 .is_haswell = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100281 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100282 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700283 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200284 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300285 IVB_CURSOR_OFFSETS,
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300286};
287
288static const struct intel_device_info intel_haswell_m_info = {
Ben Widawsky219f4fd2013-03-15 11:17:54 -0700289 GEN7_FEATURES,
290 .is_haswell = 1,
291 .is_mobile = 1,
Damien Lespiaudd93be52013-04-22 18:40:39 +0100292 .has_ddi = 1,
Damien Lespiau30568c42013-04-22 18:40:41 +0100293 .has_fpga_dbg = 1,
Ben Widawsky73ae4782013-10-15 10:02:57 -0700294 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200295 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300296 IVB_CURSOR_OFFSETS,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500297};
298
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800299static const struct intel_device_info intel_broadwell_d_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700300 .gen = 8, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800301 .need_gfx_hws = 1, .has_hotplug = 1,
302 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
303 .has_llc = 1,
304 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800305 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200306 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300307 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800308};
309
310static const struct intel_device_info intel_broadwell_m_info = {
Damien Lespiau4b305532013-11-02 21:07:32 -0700311 .gen = 8, .is_mobile = 1, .num_pipes = 3,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800312 .need_gfx_hws = 1, .has_hotplug = 1,
313 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
314 .has_llc = 1,
315 .has_ddi = 1,
Ben Widawsky8f94d242014-02-20 16:01:20 -0800316 .has_fbc = 1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200317 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700318 IVB_CURSOR_OFFSETS,
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800319};
320
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800321static const struct intel_device_info intel_broadwell_gt3d_info = {
322 .gen = 8, .num_pipes = 3,
323 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800324 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800325 .has_llc = 1,
326 .has_ddi = 1,
327 .has_fbc = 1,
328 GEN_DEFAULT_PIPEOFFSETS,
Rodrigo Vivi15d24aa2014-06-04 17:09:30 -0700329 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800330};
331
332static const struct intel_device_info intel_broadwell_gt3m_info = {
333 .gen = 8, .is_mobile = 1, .num_pipes = 3,
334 .need_gfx_hws = 1, .has_hotplug = 1,
Zhao Yakui845f74a2014-04-17 10:37:37 +0800335 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800336 .has_llc = 1,
337 .has_ddi = 1,
338 .has_fbc = 1,
339 GEN_DEFAULT_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300340 IVB_CURSOR_OFFSETS,
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800341};
342
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300343static const struct intel_device_info intel_cherryview_info = {
344 .is_preliminary = 1,
Ville Syrjälä07fddb12014-04-09 13:28:54 +0300345 .gen = 8, .num_pipes = 3,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300346 .need_gfx_hws = 1, .has_hotplug = 1,
347 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
348 .is_valleyview = 1,
349 .display_mmio_offset = VLV_DISPLAY_BASE,
Rafael Barbalho84fd4f42014-04-28 14:00:42 +0300350 GEN_CHV_PIPEOFFSETS,
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300351 CURSOR_OFFSETS,
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300352};
353
Jesse Barnesa0a18072013-07-26 13:32:51 -0700354/*
355 * Make sure any device matches here are from most specific to most
356 * general. For example, since the Quanta match is based on the subsystem
357 * and subvendor IDs, we need it to come before the more general IVB
358 * PCI ID matches, otherwise we'll use the wrong info struct above.
359 */
360#define INTEL_PCI_IDS \
361 INTEL_I830_IDS(&intel_i830_info), \
362 INTEL_I845G_IDS(&intel_845g_info), \
363 INTEL_I85X_IDS(&intel_i85x_info), \
364 INTEL_I865G_IDS(&intel_i865g_info), \
365 INTEL_I915G_IDS(&intel_i915g_info), \
366 INTEL_I915GM_IDS(&intel_i915gm_info), \
367 INTEL_I945G_IDS(&intel_i945g_info), \
368 INTEL_I945GM_IDS(&intel_i945gm_info), \
369 INTEL_I965G_IDS(&intel_i965g_info), \
370 INTEL_G33_IDS(&intel_g33_info), \
371 INTEL_I965GM_IDS(&intel_i965gm_info), \
372 INTEL_GM45_IDS(&intel_gm45_info), \
373 INTEL_G45_IDS(&intel_g45_info), \
374 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
375 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
376 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
377 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
378 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
379 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
380 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
381 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
382 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
383 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
384 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
Ben Widawsky4d4dead2013-11-03 16:47:33 -0800385 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
Zhao Yakuifd3c2692014-04-17 10:37:35 +0800386 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
387 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
388 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
Ville Syrjälä7d87a7f2014-04-09 18:19:04 +0300389 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
390 INTEL_CHV_IDS(&intel_cherryview_info)
Jesse Barnesa0a18072013-07-26 13:32:51 -0700391
Chris Wilson6103da02010-07-05 18:01:47 +0100392static const struct pci_device_id pciidlist[] = { /* aka */
Jesse Barnesa0a18072013-07-26 13:32:51 -0700393 INTEL_PCI_IDS,
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500394 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395};
396
Jesse Barnes79e53942008-11-07 14:24:08 -0800397#if defined(CONFIG_DRM_I915_KMS)
398MODULE_DEVICE_TABLE(pci, pciidlist);
399#endif
400
Akshay Joshi0206e352011-08-16 15:34:10 -0400401void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800402{
403 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200404 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800405
Ben Widawskyce1bb322013-04-05 13:12:44 -0700406 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
407 * (which really amounts to a PCH but no South Display).
408 */
409 if (INTEL_INFO(dev)->num_pipes == 0) {
410 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700411 return;
412 }
413
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800414 /*
415 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
416 * make graphics device passthrough work easy for VMM, that only
417 * need to expose ISA bridge to let driver know the real hardware
418 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800419 *
420 * In some virtualized environments (e.g. XEN), there is irrelevant
421 * ISA bridge in the system. To work reliably, we should scan trhough
422 * all the ISA bridge devices and check for the first match, instead
423 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800424 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200425 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800426 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200427 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200428 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800429
Jesse Barnes90711d52011-04-28 14:48:02 -0700430 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
431 dev_priv->pch_type = PCH_IBX;
432 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100433 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700434 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800435 dev_priv->pch_type = PCH_CPT;
436 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100437 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700438 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
439 /* PantherPoint is CPT compatible */
440 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300441 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100442 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300443 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
444 dev_priv->pch_type = PCH_LPT;
445 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100446 WARN_ON(!IS_HASWELL(dev));
Paulo Zanoni08e14132013-04-12 18:16:54 -0300447 WARN_ON(IS_ULT(dev));
Paulo Zanoni018f52c2013-11-02 21:07:35 -0700448 } else if (IS_BROADWELL(dev)) {
449 dev_priv->pch_type = PCH_LPT;
450 dev_priv->pch_id =
451 INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
452 DRM_DEBUG_KMS("This is Broadwell, assuming "
453 "LynxPoint LP PCH\n");
Ben Widawskye76e0632013-11-07 21:40:41 -0800454 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
455 dev_priv->pch_type = PCH_LPT;
456 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
457 WARN_ON(!IS_HASWELL(dev));
458 WARN_ON(!IS_ULT(dev));
Imre Deakbcdb72a2014-02-14 20:23:54 +0200459 } else
460 continue;
461
Rui Guo6a9c4b32013-06-19 21:10:23 +0800462 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800463 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800464 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800465 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200466 DRM_DEBUG_KMS("No PCH found.\n");
467
468 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800469}
470
Ben Widawsky2911a352012-04-05 14:47:36 -0700471bool i915_semaphore_is_enabled(struct drm_device *dev)
472{
473 if (INTEL_INFO(dev)->gen < 6)
Daniel Vettera08acaf2013-12-17 09:56:53 +0100474 return false;
Ben Widawsky2911a352012-04-05 14:47:36 -0700475
Jani Nikulad330a952014-01-21 11:24:25 +0200476 if (i915.semaphores >= 0)
477 return i915.semaphores;
Ben Widawsky2911a352012-04-05 14:47:36 -0700478
Jani Nikulac923fac2014-03-05 14:17:28 +0200479 /* Until we get further testing... */
480 if (IS_GEN8(dev))
481 return false;
482
Daniel Vetter59de3292012-04-02 20:48:43 +0200483#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky2911a352012-04-05 14:47:36 -0700484 /* Enable semaphores on SNB when IO remapping is off */
Daniel Vetter59de3292012-04-02 20:48:43 +0200485 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
486 return false;
487#endif
Ben Widawsky2911a352012-04-05 14:47:36 -0700488
Daniel Vettera08acaf2013-12-17 09:56:53 +0100489 return true;
Ben Widawsky2911a352012-04-05 14:47:36 -0700490}
491
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100492static int i915_drm_freeze(struct drm_device *dev)
493{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100494 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes24576d22013-03-26 09:25:45 -0700495 struct drm_crtc *crtc;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100496
Paulo Zanoni8a187452013-12-06 20:32:13 -0200497 intel_runtime_pm_get(dev_priv);
498
Zhang Ruib8efb172013-02-05 15:41:53 +0800499 /* ignore lid events during suspend */
500 mutex_lock(&dev_priv->modeset_restore_lock);
501 dev_priv->modeset_restore = MODESET_SUSPENDED;
502 mutex_unlock(&dev_priv->modeset_restore_lock);
503
Paulo Zanonic67a4702013-08-19 13:18:09 -0300504 /* We do a lot of poking in a lot of registers, make sure they work
505 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +0200506 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -0200507
Dave Airlie5bcf7192010-12-07 09:20:40 +1000508 drm_kms_helper_poll_disable(dev);
509
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100510 pci_save_state(dev->pdev);
511
512 /* If KMS is active, we do the leavevt stuff here */
513 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200514 int error;
515
Chris Wilson45c5f202013-10-16 11:50:01 +0100516 error = i915_gem_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100517 if (error) {
518 dev_err(&dev->pdev->dev,
519 "GEM idle failed, resume might fail\n");
520 return error;
521 }
Daniel Vettera261b242012-07-26 19:21:47 +0200522
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100523 drm_irq_uninstall(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100524 dev_priv->enable_hotplug_processing = false;
Imre Deakfe5b1882014-05-12 18:35:05 +0300525
526 intel_disable_gt_powersave(dev);
527
Jesse Barnes24576d22013-03-26 09:25:45 -0700528 /*
529 * Disable CRTCs directly since we want to preserve sw state
530 * for _thaw.
531 */
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200532 drm_modeset_lock_all(dev);
Chris Wilsonf7ef3fa2014-05-22 09:44:40 +0100533 for_each_crtc(dev, crtc) {
Jesse Barnes24576d22013-03-26 09:25:45 -0700534 dev_priv->display.crtc_disable(crtc);
Chris Wilsonf7ef3fa2014-05-22 09:44:40 +0100535 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +0200536 drm_modeset_unlock_all(dev);
Imre Deak7d708ee2013-04-17 14:04:50 +0300537
538 intel_modeset_suspend_hw(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100539 }
540
Ben Widawsky828c7902013-10-16 09:21:30 -0700541 i915_gem_suspend_gtt_mappings(dev);
542
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100543 i915_save_state(dev);
544
Chris Wilson44834a62010-08-19 16:09:23 +0100545 intel_opregion_fini(dev);
Chris Wilson28d85cd2014-03-13 11:05:02 +0000546 intel_uncore_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100547
Dave Airlie3fa016a2012-03-28 10:48:49 +0100548 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100549 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
Dave Airlie3fa016a2012-03-28 10:48:49 +0100550 console_unlock();
551
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200552 dev_priv->suspend_count++;
553
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100554 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100555}
556
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000557int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100558{
559 int error;
560
561 if (!dev || !dev->dev_private) {
562 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700563 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000564 return -ENODEV;
565 }
566
Dave Airlieb932ccb2008-02-20 10:02:20 +1000567 if (state.event == PM_EVENT_PRETHAW)
568 return 0;
569
Dave Airlie5bcf7192010-12-07 09:20:40 +1000570
571 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
572 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100573
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100574 error = i915_drm_freeze(dev);
575 if (error)
576 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000577
Dave Airlieb932ccb2008-02-20 10:02:20 +1000578 if (state.event == PM_EVENT_SUSPEND) {
579 /* Shut down the device */
580 pci_disable_device(dev->pdev);
581 pci_set_power_state(dev->pdev, PCI_D3hot);
582 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000583
584 return 0;
585}
586
Jesse Barnes073f34d2012-11-02 11:13:59 -0700587void intel_console_resume(struct work_struct *work)
588{
589 struct drm_i915_private *dev_priv =
590 container_of(work, struct drm_i915_private,
591 console_resume_work);
592 struct drm_device *dev = dev_priv->dev;
593
594 console_lock();
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100595 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700596 console_unlock();
597}
598
Imre Deak76c4b252014-04-01 19:55:22 +0300599static int i915_drm_thaw_early(struct drm_device *dev)
600{
601 struct drm_i915_private *dev_priv = dev->dev_private;
602
Imre Deak10018602014-06-06 12:59:39 +0300603 intel_uncore_early_sanitize(dev, true);
Imre Deak76c4b252014-04-01 19:55:22 +0300604 intel_uncore_sanitize(dev);
605 intel_power_domains_init_hw(dev_priv);
606
607 return 0;
608}
609
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300610static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000611{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800612 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100613
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300614 if (drm_core_check_feature(dev, DRIVER_MODESET) &&
615 restore_gtt_mappings) {
616 mutex_lock(&dev->struct_mutex);
617 i915_gem_restore_gtt_mappings(dev);
618 mutex_unlock(&dev->struct_mutex);
619 }
620
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100621 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100622 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100623
Jesse Barnes5669fca2009-02-17 15:13:31 -0800624 /* KMS EnterVT equivalent */
625 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Paulo Zanonidde86e22012-12-01 12:04:25 -0200626 intel_init_pch_refclk(dev);
Daniel Vetter754970ee2014-01-16 22:28:44 +0100627 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +0100628
Jesse Barnes5669fca2009-02-17 15:13:31 -0800629 mutex_lock(&dev->struct_mutex);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100630 if (i915_gem_init_hw(dev)) {
631 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
632 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
633 }
Jesse Barnes5669fca2009-02-17 15:13:31 -0800634 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800635
Daniel Vetter15239092013-03-05 09:50:58 +0100636 /* We need working interrupts for modeset enabling ... */
Daniel Vetterbb0f1b52013-11-03 21:09:27 +0100637 drm_irq_install(dev, dev->pdev->irq);
Daniel Vetter15239092013-03-05 09:50:58 +0100638
Chris Wilson1833b132012-05-09 11:56:28 +0100639 intel_modeset_init_hw(dev);
Jesse Barnes24576d22013-03-26 09:25:45 -0700640
641 drm_modeset_lock_all(dev);
642 intel_modeset_setup_hw_state(dev, true);
643 drm_modeset_unlock_all(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100644
645 /*
646 * ... but also need to make sure that hotplug processing
647 * doesn't cause havoc. Like in the driver load code we don't
648 * bother with the tiny race here where we might loose hotplug
649 * notifications.
650 * */
Daniel Vetter20afbda2012-12-11 14:05:07 +0100651 intel_hpd_init(dev);
Daniel Vetter15239092013-03-05 09:50:58 +0100652 dev_priv->enable_hotplug_processing = true;
Jesse Barnesbb60b962013-03-26 09:25:46 -0700653 /* Config may have changed between suspend and resume */
Jesse Barnes1ff74cf2014-05-20 15:25:33 -0700654 drm_helper_hpd_irq_event(dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800655 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800656
Chris Wilson44834a62010-08-19 16:09:23 +0100657 intel_opregion_init(dev);
658
Jesse Barnes073f34d2012-11-02 11:13:59 -0700659 /*
660 * The console lock can be pretty contented on resume due
661 * to all the printk activity. Try to keep it out of the hot
662 * path of resume if possible.
663 */
664 if (console_trylock()) {
Damien Lespiaub6f3eff2013-06-10 15:48:09 +0100665 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
Jesse Barnes073f34d2012-11-02 11:13:59 -0700666 console_unlock();
667 } else {
668 schedule_work(&dev_priv->console_resume_work);
669 }
670
Zhang Ruib8efb172013-02-05 15:41:53 +0800671 mutex_lock(&dev_priv->modeset_restore_lock);
672 dev_priv->modeset_restore = MODESET_DONE;
673 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200674
675 intel_runtime_pm_put(dev_priv);
Chris Wilson074c6ad2014-04-09 09:19:43 +0100676 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100677}
678
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700679static int i915_drm_thaw(struct drm_device *dev)
680{
Daniel Vetter7f16e5c2013-11-04 16:28:47 +0100681 if (drm_core_check_feature(dev, DRIVER_MODESET))
Ben Widawsky828c7902013-10-16 09:21:30 -0700682 i915_check_and_clear_faults(dev);
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700683
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300684 return __i915_drm_thaw(dev, true);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100685}
686
Imre Deak76c4b252014-04-01 19:55:22 +0300687static int i915_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100688{
Dave Airlie5bcf7192010-12-07 09:20:40 +1000689 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
690 return 0;
691
Imre Deak76c4b252014-04-01 19:55:22 +0300692 /*
693 * We have a resume ordering issue with the snd-hda driver also
694 * requiring our device to be power up. Due to the lack of a
695 * parent/child relationship we currently solve this with an early
696 * resume hook.
697 *
698 * FIXME: This should be solved with a special hdmi sink device or
699 * similar so that power domains can be employed.
700 */
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100701 if (pci_enable_device(dev->pdev))
702 return -EIO;
703
704 pci_set_master(dev->pdev);
705
Imre Deak76c4b252014-04-01 19:55:22 +0300706 return i915_drm_thaw_early(dev);
707}
708
709int i915_resume(struct drm_device *dev)
710{
711 struct drm_i915_private *dev_priv = dev->dev_private;
712 int ret;
713
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700714 /*
715 * Platforms with opregion should have sane BIOS, older ones (gen3 and
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300716 * earlier) need to restore the GTT mappings since the BIOS might clear
717 * all our scratch PTEs.
Jesse Barnes1abd02e2012-11-02 11:14:02 -0700718 */
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -0300719 ret = __i915_drm_thaw(dev, !dev_priv->opregion.header);
Chris Wilson6eecba32010-09-08 09:45:11 +0100720 if (ret)
721 return ret;
722
723 drm_kms_helper_poll_enable(dev);
724 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000725}
726
Imre Deak76c4b252014-04-01 19:55:22 +0300727static int i915_resume_legacy(struct drm_device *dev)
728{
729 i915_resume_early(dev);
730 i915_resume(dev);
731
732 return 0;
733}
734
Ben Gamari11ed50e2009-09-14 17:48:45 -0400735/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200736 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400737 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -0400738 *
739 * Reset the chip. Useful if a hang is detected. Returns zero on successful
740 * reset or otherwise an error code.
741 *
742 * Procedure is fairly simple:
743 * - reset the chip using the reset reg
744 * - re-init context state
745 * - re-init hardware status page
746 * - re-init ring buffer
747 * - re-init interrupt state
748 * - re-init display
749 */
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200750int i915_reset(struct drm_device *dev)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400751{
Jani Nikula50227e12014-03-31 14:27:21 +0300752 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100753 bool simulated;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700754 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400755
Jani Nikulad330a952014-01-21 11:24:25 +0200756 if (!i915.reset)
Chris Wilsond78cb502010-12-23 13:33:15 +0000757 return 0;
758
Daniel Vetterd54a02c2012-07-04 22:18:39 +0200759 mutex_lock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400760
Chris Wilson069efc12010-09-30 16:53:18 +0100761 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400762
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100763 simulated = dev_priv->gpu_error.stop_rings != 0;
764
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300765 ret = intel_gpu_reset(dev);
Daniel Vetter350d2702012-04-27 15:17:42 +0200766
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300767 /* Also reset the gpu hangman. */
768 if (simulated) {
769 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
770 dev_priv->gpu_error.stop_rings = 0;
771 if (ret == -ENODEV) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100772 DRM_INFO("Reset not implemented, but ignoring "
773 "error for simulated gpu hangs\n");
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300774 ret = 0;
775 }
Chris Wilson2e7c8ee2013-05-28 10:38:44 +0100776 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300777
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700778 if (ret) {
Daniel Vetterf2d91a22013-11-07 09:48:57 +0100779 DRM_ERROR("Failed to reset chip: %i\n", ret);
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100780 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100781 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400782 }
783
784 /* Ok, now get things going again... */
785
786 /*
787 * Everything depends on having the GTT running, so we need to start
788 * there. Fortunately we don't need to do this unless we reset the
789 * chip at a PCI level.
790 *
791 * Next we need to restore the context, but we don't use those
792 * yet either...
793 *
794 * Ring buffer needs to be re-initialized in the KMS case, or if X
795 * was running at the time of the reset (i.e. we weren't VT
796 * switched away).
797 */
798 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200799 !dev_priv->ums.mm_suspended) {
Daniel Vetterdb1b76c2013-07-09 16:51:37 +0200800 dev_priv->ums.mm_suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800801
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700802 ret = i915_gem_init_hw(dev);
Daniel Vetter8e88a2b2012-06-19 18:40:00 +0200803 mutex_unlock(&dev->struct_mutex);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -0700804 if (ret) {
805 DRM_ERROR("Failed hw init on reset %d\n", ret);
806 return ret;
807 }
Daniel Vetterf8175862012-04-10 15:50:11 +0200808
Daniel Vettere090c532013-11-03 20:27:05 +0100809 /*
Daniel Vetter78ad4552014-05-22 22:18:21 +0200810 * FIXME: This races pretty badly against concurrent holders of
811 * ring interrupts. This is possible since we've started to drop
812 * dev->struct_mutex in select places when waiting for the gpu.
Daniel Vettere090c532013-11-03 20:27:05 +0100813 */
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600814
Daniel Vetter78ad4552014-05-22 22:18:21 +0200815 /*
816 * rps/rc6 re-init is necessary to restore state lost after the
817 * reset and the re-install of gt irqs. Skip for ironlake per
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600818 * previous concerns that it doesn't respond well to some forms
Daniel Vetter78ad4552014-05-22 22:18:21 +0200819 * of re-init after reset.
820 */
Imre Deakdc1d0132014-04-14 20:24:28 +0300821 if (INTEL_INFO(dev)->gen > 5)
Imre Deakc6df39b2014-04-14 20:24:29 +0300822 intel_reset_gt_powersave(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -0600823
Daniel Vetter20afbda2012-12-11 14:05:07 +0100824 intel_hpd_init(dev);
Daniel Vetterbcbc3242012-04-27 15:17:41 +0200825 } else {
826 mutex_unlock(&dev->struct_mutex);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400827 }
828
Ben Gamari11ed50e2009-09-14 17:48:45 -0400829 return 0;
830}
831
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800832static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500833{
Daniel Vetter01a06852012-06-25 15:58:49 +0200834 struct intel_device_info *intel_info =
835 (struct intel_device_info *) ent->driver_data;
836
Jani Nikulad330a952014-01-21 11:24:25 +0200837 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
Ben Widawskyb833d682013-08-23 16:00:07 -0700838 DRM_INFO("This hardware requires preliminary hardware support.\n"
839 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
840 return -ENODEV;
841 }
842
Chris Wilson5fe49d82011-02-01 19:43:02 +0000843 /* Only bind to function 0 of the device. Early generations
844 * used function 1 as a placeholder for multi-head. This causes
845 * us confusion instead, especially on the systems where both
846 * functions have the same PCI-ID!
847 */
848 if (PCI_FUNC(pdev->devfn))
849 return -ENODEV;
850
Daniel Vetter24986ee2013-12-11 11:34:33 +0100851 driver.driver_features &= ~(DRIVER_USE_AGP);
Daniel Vetter01a06852012-06-25 15:58:49 +0200852
Jordan Crousedcdb1672010-05-27 13:40:25 -0600853 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500854}
855
856static void
857i915_pci_remove(struct pci_dev *pdev)
858{
859 struct drm_device *dev = pci_get_drvdata(pdev);
860
861 drm_put_dev(dev);
862}
863
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100864static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500865{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100866 struct pci_dev *pdev = to_pci_dev(dev);
867 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500868
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100869 if (!drm_dev || !drm_dev->dev_private) {
870 dev_err(dev, "DRM not initialized, aborting suspend.\n");
871 return -ENODEV;
872 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500873
Dave Airlie5bcf7192010-12-07 09:20:40 +1000874 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
875 return 0;
876
Imre Deak76c4b252014-04-01 19:55:22 +0300877 return i915_drm_freeze(drm_dev);
878}
879
880static int i915_pm_suspend_late(struct device *dev)
881{
882 struct pci_dev *pdev = to_pci_dev(dev);
883 struct drm_device *drm_dev = pci_get_drvdata(pdev);
884
885 /*
886 * We have a suspedn ordering issue with the snd-hda driver also
887 * requiring our device to be power up. Due to the lack of a
888 * parent/child relationship we currently solve this with an late
889 * suspend hook.
890 *
891 * FIXME: This should be solved with a special hdmi sink device or
892 * similar so that power domains can be employed.
893 */
894 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
895 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500896
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100897 pci_disable_device(pdev);
898 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800899
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800900 return 0;
901}
902
Imre Deak76c4b252014-04-01 19:55:22 +0300903static int i915_pm_resume_early(struct device *dev)
904{
905 struct pci_dev *pdev = to_pci_dev(dev);
906 struct drm_device *drm_dev = pci_get_drvdata(pdev);
907
908 return i915_resume_early(drm_dev);
909}
910
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100911static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800912{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100913 struct pci_dev *pdev = to_pci_dev(dev);
914 struct drm_device *drm_dev = pci_get_drvdata(pdev);
915
916 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800917}
918
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100919static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800920{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100921 struct pci_dev *pdev = to_pci_dev(dev);
922 struct drm_device *drm_dev = pci_get_drvdata(pdev);
923
924 if (!drm_dev || !drm_dev->dev_private) {
925 dev_err(dev, "DRM not initialized, aborting suspend.\n");
926 return -ENODEV;
927 }
928
929 return i915_drm_freeze(drm_dev);
930}
931
Imre Deak76c4b252014-04-01 19:55:22 +0300932static int i915_pm_thaw_early(struct device *dev)
933{
934 struct pci_dev *pdev = to_pci_dev(dev);
935 struct drm_device *drm_dev = pci_get_drvdata(pdev);
936
937 return i915_drm_thaw_early(drm_dev);
938}
939
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100940static int i915_pm_thaw(struct device *dev)
941{
942 struct pci_dev *pdev = to_pci_dev(dev);
943 struct drm_device *drm_dev = pci_get_drvdata(pdev);
944
945 return i915_drm_thaw(drm_dev);
946}
947
948static int i915_pm_poweroff(struct device *dev)
949{
950 struct pci_dev *pdev = to_pci_dev(dev);
951 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100952
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100953 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800954}
955
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300956static int hsw_runtime_suspend(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300957{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300958 hsw_enable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300959
960 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300961}
962
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300963static int snb_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300964{
965 struct drm_device *dev = dev_priv->dev;
966
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300967 intel_init_pch_refclk(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300968
969 return 0;
Paulo Zanoni9a952a02014-03-07 20:12:34 -0300970}
971
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300972static int hsw_runtime_resume(struct drm_i915_private *dev_priv)
Paulo Zanoni97bea202014-03-07 20:12:33 -0300973{
Paulo Zanoni414de7a2014-03-07 20:12:35 -0300974 hsw_disable_pc8(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +0300975
976 return 0;
Paulo Zanoni97bea202014-03-07 20:12:33 -0300977}
978
Imre Deakddeea5b2014-05-05 15:19:56 +0300979/*
980 * Save all Gunit registers that may be lost after a D3 and a subsequent
981 * S0i[R123] transition. The list of registers needing a save/restore is
982 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
983 * registers in the following way:
984 * - Driver: saved/restored by the driver
985 * - Punit : saved/restored by the Punit firmware
986 * - No, w/o marking: no need to save/restore, since the register is R/O or
987 * used internally by the HW in a way that doesn't depend
988 * keeping the content across a suspend/resume.
989 * - Debug : used for debugging
990 *
991 * We save/restore all registers marked with 'Driver', with the following
992 * exceptions:
993 * - Registers out of use, including also registers marked with 'Debug'.
994 * These have no effect on the driver's operation, so we don't save/restore
995 * them to reduce the overhead.
996 * - Registers that are fully setup by an initialization function called from
997 * the resume path. For example many clock gating and RPS/RC6 registers.
998 * - Registers that provide the right functionality with their reset defaults.
999 *
1000 * TODO: Except for registers that based on the above 3 criteria can be safely
1001 * ignored, we save/restore all others, practically treating the HW context as
1002 * a black-box for the driver. Further investigation is needed to reduce the
1003 * saved/restored registers even further, by following the same 3 criteria.
1004 */
1005static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1006{
1007 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1008 int i;
1009
1010 /* GAM 0x4000-0x4770 */
1011 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1012 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1013 s->arb_mode = I915_READ(ARB_MODE);
1014 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1015 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1016
1017 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1018 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1019
1020 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1021 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1022
1023 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1024 s->ecochk = I915_READ(GAM_ECOCHK);
1025 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1026 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1027
1028 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1029
1030 /* MBC 0x9024-0x91D0, 0x8500 */
1031 s->g3dctl = I915_READ(VLV_G3DCTL);
1032 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1033 s->mbctl = I915_READ(GEN6_MBCTL);
1034
1035 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1036 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1037 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1038 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1039 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1040 s->rstctl = I915_READ(GEN6_RSTCTL);
1041 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1042
1043 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1044 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1045 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1046 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1047 s->ecobus = I915_READ(ECOBUS);
1048 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1049 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1050 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1051 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1052 s->rcedata = I915_READ(VLV_RCEDATA);
1053 s->spare2gh = I915_READ(VLV_SPAREG2H);
1054
1055 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1056 s->gt_imr = I915_READ(GTIMR);
1057 s->gt_ier = I915_READ(GTIER);
1058 s->pm_imr = I915_READ(GEN6_PMIMR);
1059 s->pm_ier = I915_READ(GEN6_PMIER);
1060
1061 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1062 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1063
1064 /* GT SA CZ domain, 0x100000-0x138124 */
1065 s->tilectl = I915_READ(TILECTL);
1066 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1067 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1068 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1069 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1070
1071 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1072 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1073 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1074 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1075
1076 /*
1077 * Not saving any of:
1078 * DFT, 0x9800-0x9EC0
1079 * SARB, 0xB000-0xB1FC
1080 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1081 * PCI CFG
1082 */
1083}
1084
1085static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1086{
1087 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1088 u32 val;
1089 int i;
1090
1091 /* GAM 0x4000-0x4770 */
1092 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1093 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1094 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1095 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1096 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1097
1098 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1099 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1100
1101 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1102 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1103
1104 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1105 I915_WRITE(GAM_ECOCHK, s->ecochk);
1106 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1107 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1108
1109 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1110
1111 /* MBC 0x9024-0x91D0, 0x8500 */
1112 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1113 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1114 I915_WRITE(GEN6_MBCTL, s->mbctl);
1115
1116 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1117 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1118 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1119 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1120 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1121 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1122 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1123
1124 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1125 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1126 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1127 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1128 I915_WRITE(ECOBUS, s->ecobus);
1129 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1130 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1131 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1132 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1133 I915_WRITE(VLV_RCEDATA, s->rcedata);
1134 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1135
1136 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1137 I915_WRITE(GTIMR, s->gt_imr);
1138 I915_WRITE(GTIER, s->gt_ier);
1139 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1140 I915_WRITE(GEN6_PMIER, s->pm_ier);
1141
1142 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1143 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1144
1145 /* GT SA CZ domain, 0x100000-0x138124 */
1146 I915_WRITE(TILECTL, s->tilectl);
1147 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1148 /*
1149 * Preserve the GT allow wake and GFX force clock bit, they are not
1150 * be restored, as they are used to control the s0ix suspend/resume
1151 * sequence by the caller.
1152 */
1153 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1154 val &= VLV_GTLC_ALLOWWAKEREQ;
1155 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1156 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1157
1158 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1159 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1160 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1161 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1162
1163 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1164
1165 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1166 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1167 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1168 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1169}
1170
Imre Deak650ad972014-04-18 16:35:02 +03001171int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1172{
1173 u32 val;
1174 int err;
1175
1176 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1177 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1178
1179#define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1180 /* Wait for a previous force-off to settle */
1181 if (force_on) {
Imre Deak8d4eee92014-04-14 20:24:43 +03001182 err = wait_for(!COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001183 if (err) {
1184 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1185 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1186 return err;
1187 }
1188 }
1189
1190 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1191 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1192 if (force_on)
1193 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1194 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1195
1196 if (!force_on)
1197 return 0;
1198
Imre Deak8d4eee92014-04-14 20:24:43 +03001199 err = wait_for(COND, 20);
Imre Deak650ad972014-04-18 16:35:02 +03001200 if (err)
1201 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1202 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1203
1204 return err;
1205#undef COND
1206}
1207
Imre Deakddeea5b2014-05-05 15:19:56 +03001208static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1209{
1210 u32 val;
1211 int err = 0;
1212
1213 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1214 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1215 if (allow)
1216 val |= VLV_GTLC_ALLOWWAKEREQ;
1217 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1218 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1219
1220#define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1221 allow)
1222 err = wait_for(COND, 1);
1223 if (err)
1224 DRM_ERROR("timeout disabling GT waking\n");
1225 return err;
1226#undef COND
1227}
1228
1229static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1230 bool wait_for_on)
1231{
1232 u32 mask;
1233 u32 val;
1234 int err;
1235
1236 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1237 val = wait_for_on ? mask : 0;
1238#define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1239 if (COND)
1240 return 0;
1241
1242 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1243 wait_for_on ? "on" : "off",
1244 I915_READ(VLV_GTLC_PW_STATUS));
1245
1246 /*
1247 * RC6 transitioning can be delayed up to 2 msec (see
1248 * valleyview_enable_rps), use 3 msec for safety.
1249 */
1250 err = wait_for(COND, 3);
1251 if (err)
1252 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1253 wait_for_on ? "on" : "off");
1254
1255 return err;
1256#undef COND
1257}
1258
1259static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1260{
1261 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1262 return;
1263
1264 DRM_ERROR("GT register access while GT waking disabled\n");
1265 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1266}
1267
1268static int vlv_runtime_suspend(struct drm_i915_private *dev_priv)
1269{
1270 u32 mask;
1271 int err;
1272
1273 /*
1274 * Bspec defines the following GT well on flags as debug only, so
1275 * don't treat them as hard failures.
1276 */
1277 (void)vlv_wait_for_gt_wells(dev_priv, false);
1278
1279 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1280 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1281
1282 vlv_check_no_gt_access(dev_priv);
1283
1284 err = vlv_force_gfx_clock(dev_priv, true);
1285 if (err)
1286 goto err1;
1287
1288 err = vlv_allow_gt_wake(dev_priv, false);
1289 if (err)
1290 goto err2;
1291 vlv_save_gunit_s0ix_state(dev_priv);
1292
1293 err = vlv_force_gfx_clock(dev_priv, false);
1294 if (err)
1295 goto err2;
1296
1297 return 0;
1298
1299err2:
1300 /* For safety always re-enable waking and disable gfx clock forcing */
1301 vlv_allow_gt_wake(dev_priv, true);
1302err1:
1303 vlv_force_gfx_clock(dev_priv, false);
1304
1305 return err;
1306}
1307
1308static int vlv_runtime_resume(struct drm_i915_private *dev_priv)
1309{
1310 struct drm_device *dev = dev_priv->dev;
1311 int err;
1312 int ret;
1313
1314 /*
1315 * If any of the steps fail just try to continue, that's the best we
1316 * can do at this point. Return the first error code (which will also
1317 * leave RPM permanently disabled).
1318 */
1319 ret = vlv_force_gfx_clock(dev_priv, true);
1320
1321 vlv_restore_gunit_s0ix_state(dev_priv);
1322
1323 err = vlv_allow_gt_wake(dev_priv, true);
1324 if (!ret)
1325 ret = err;
1326
1327 err = vlv_force_gfx_clock(dev_priv, false);
1328 if (!ret)
1329 ret = err;
1330
1331 vlv_check_no_gt_access(dev_priv);
1332
1333 intel_init_clock_gating(dev);
1334 i915_gem_restore_fences(dev);
1335
1336 return ret;
1337}
1338
Paulo Zanoni97bea202014-03-07 20:12:33 -03001339static int intel_runtime_suspend(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001340{
1341 struct pci_dev *pdev = to_pci_dev(device);
1342 struct drm_device *dev = pci_get_drvdata(pdev);
1343 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001344 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001345
Imre Deakaeab0b52014-04-14 20:24:36 +03001346 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
Imre Deakc6df39b2014-04-14 20:24:29 +03001347 return -ENODEV;
1348
Paulo Zanoni8a187452013-12-06 20:32:13 -02001349 WARN_ON(!HAS_RUNTIME_PM(dev));
Paulo Zanonie998c402014-02-21 13:52:26 -03001350 assert_force_wake_inactive(dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001351
1352 DRM_DEBUG_KMS("Suspending device\n");
1353
Imre Deak9486db62014-04-22 20:21:07 +03001354 /*
Imre Deakd6102972014-05-07 19:57:49 +03001355 * We could deadlock here in case another thread holding struct_mutex
1356 * calls RPM suspend concurrently, since the RPM suspend will wait
1357 * first for this RPM suspend to finish. In this case the concurrent
1358 * RPM resume will be followed by its RPM suspend counterpart. Still
1359 * for consistency return -EAGAIN, which will reschedule this suspend.
1360 */
1361 if (!mutex_trylock(&dev->struct_mutex)) {
1362 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1363 /*
1364 * Bump the expiration timestamp, otherwise the suspend won't
1365 * be rescheduled.
1366 */
1367 pm_runtime_mark_last_busy(device);
1368
1369 return -EAGAIN;
1370 }
1371 /*
1372 * We are safe here against re-faults, since the fault handler takes
1373 * an RPM reference.
1374 */
1375 i915_gem_release_all_mmaps(dev_priv);
1376 mutex_unlock(&dev->struct_mutex);
1377
1378 /*
Imre Deak9486db62014-04-22 20:21:07 +03001379 * rps.work can't be rearmed here, since we get here only after making
1380 * sure the GPU is idle and the RPS freq is set to the minimum. See
1381 * intel_mark_idle().
1382 */
1383 cancel_work_sync(&dev_priv->rps.work);
Imre Deakb5478bc2014-04-14 20:24:37 +03001384 intel_runtime_pm_disable_interrupts(dev);
1385
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001386 if (IS_GEN6(dev)) {
1387 ret = 0;
1388 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1389 ret = hsw_runtime_suspend(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001390 } else if (IS_VALLEYVIEW(dev)) {
1391 ret = vlv_runtime_suspend(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001392 } else {
1393 ret = -ENODEV;
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001394 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001395 }
1396
1397 if (ret) {
1398 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1399 intel_runtime_pm_restore_interrupts(dev);
1400
1401 return ret;
1402 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001403
Paulo Zanoni16a3d6e2013-12-13 15:22:30 -02001404 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001405 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08001406
1407 /*
1408 * current versions of firmware which depend on this opregion
1409 * notification have repurposed the D1 definition to mean
1410 * "runtime suspended" vs. what you would normally expect (D3)
1411 * to distinguish it from notifications that might be sent
1412 * via the suspend path.
1413 */
1414 intel_opregion_notify_adapter(dev, PCI_D1);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001415
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001416 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02001417 return 0;
1418}
1419
Paulo Zanoni97bea202014-03-07 20:12:33 -03001420static int intel_runtime_resume(struct device *device)
Paulo Zanoni8a187452013-12-06 20:32:13 -02001421{
1422 struct pci_dev *pdev = to_pci_dev(device);
1423 struct drm_device *dev = pci_get_drvdata(pdev);
1424 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001425 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001426
1427 WARN_ON(!HAS_RUNTIME_PM(dev));
1428
1429 DRM_DEBUG_KMS("Resuming device\n");
1430
Paulo Zanonicd2e9e92013-12-06 20:34:21 -02001431 intel_opregion_notify_adapter(dev, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001432 dev_priv->pm.suspended = false;
1433
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001434 if (IS_GEN6(dev)) {
1435 ret = snb_runtime_resume(dev_priv);
1436 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1437 ret = hsw_runtime_resume(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03001438 } else if (IS_VALLEYVIEW(dev)) {
1439 ret = vlv_runtime_resume(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001440 } else {
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03001441 WARN_ON(1);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001442 ret = -ENODEV;
1443 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001444
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001445 /*
1446 * No point of rolling back things in case of an error, as the best
1447 * we can do is to hope that things will still work (and disable RPM).
1448 */
Imre Deak92b806d2014-04-14 20:24:39 +03001449 i915_gem_init_swizzling(dev);
1450 gen6_update_ring_freq(dev);
1451
Imre Deakb5478bc2014-04-14 20:24:37 +03001452 intel_runtime_pm_restore_interrupts(dev);
Imre Deak9486db62014-04-22 20:21:07 +03001453 intel_reset_gt_powersave(dev);
Imre Deakb5478bc2014-04-14 20:24:37 +03001454
Imre Deak0ab9cfe2014-04-15 16:39:45 +03001455 if (ret)
1456 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1457 else
1458 DRM_DEBUG_KMS("Device resumed\n");
1459
1460 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001461}
1462
Chris Wilsonb4b78d12010-06-06 15:40:20 +01001463static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -04001464 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001465 .suspend_late = i915_pm_suspend_late,
1466 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001467 .resume = i915_pm_resume,
1468 .freeze = i915_pm_freeze,
Imre Deak76c4b252014-04-01 19:55:22 +03001469 .thaw_early = i915_pm_thaw_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001470 .thaw = i915_pm_thaw,
1471 .poweroff = i915_pm_poweroff,
Imre Deak76c4b252014-04-01 19:55:22 +03001472 .restore_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04001473 .restore = i915_pm_resume,
Paulo Zanoni97bea202014-03-07 20:12:33 -03001474 .runtime_suspend = intel_runtime_suspend,
1475 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001476};
1477
Laurent Pinchart78b68552012-05-17 13:27:22 +02001478static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001479 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001480 .open = drm_gem_vm_open,
1481 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001482};
1483
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001484static const struct file_operations i915_driver_fops = {
1485 .owner = THIS_MODULE,
1486 .open = drm_open,
1487 .release = drm_release,
1488 .unlocked_ioctl = drm_ioctl,
1489 .mmap = drm_gem_mmap,
1490 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001491 .read = drm_read,
1492#ifdef CONFIG_COMPAT
1493 .compat_ioctl = i915_compat_ioctl,
1494#endif
1495 .llseek = noop_llseek,
1496};
1497
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00001499 /* Don't use MTRRs here; the Xserver or userspace app should
1500 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11001501 */
Eric Anholt673a3942008-07-30 12:06:12 -07001502 .driver_features =
Daniel Vetter24986ee2013-12-11 11:34:33 +01001503 DRIVER_USE_AGP |
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02001504 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1505 DRIVER_RENDER,
Dave Airlie22eae942005-11-10 22:16:34 +11001506 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001507 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -07001508 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11001509 .lastclose = i915_driver_lastclose,
1510 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07001511 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001512
1513 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1514 .suspend = i915_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03001515 .resume = i915_resume_legacy,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01001516
Dave Airliecda17382005-07-10 17:31:26 +10001517 .device_is_agp = i915_driver_device_is_agp,
Dave Airlie7c1c2872008-11-28 14:22:24 +10001518 .master_create = i915_master_create,
1519 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -05001520#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -04001521 .debugfs_init = i915_debugfs_init,
1522 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -05001523#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001524 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08001525 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02001526
1527 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1528 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1529 .gem_prime_export = i915_gem_prime_export,
1530 .gem_prime_import = i915_gem_prime_import,
1531
Dave Airlieff72145b2011-02-07 12:16:14 +10001532 .dumb_create = i915_gem_dumb_create,
1533 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02001534 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07001536 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11001537 .name = DRIVER_NAME,
1538 .desc = DRIVER_DESC,
1539 .date = DRIVER_DATE,
1540 .major = DRIVER_MAJOR,
1541 .minor = DRIVER_MINOR,
1542 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543};
1544
Dave Airlie8410ea32010-12-15 03:16:38 +10001545static struct pci_driver i915_pci_driver = {
1546 .name = DRIVER_NAME,
1547 .id_table = pciidlist,
1548 .probe = i915_pci_probe,
1549 .remove = i915_pci_remove,
1550 .driver.pm = &i915_pm_ops,
1551};
1552
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553static int __init i915_init(void)
1554{
1555 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -08001556
1557 /*
1558 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1559 * explicitly disabled with the module pararmeter.
1560 *
1561 * Otherwise, just follow the parameter (defaulting to off).
1562 *
1563 * Allow optional vga_text_mode_force boot option to override
1564 * the default behavior.
1565 */
1566#if defined(CONFIG_DRM_I915_KMS)
Jani Nikulad330a952014-01-21 11:24:25 +02001567 if (i915.modeset != 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001568 driver.driver_features |= DRIVER_MODESET;
1569#endif
Jani Nikulad330a952014-01-21 11:24:25 +02001570 if (i915.modeset == 1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001571 driver.driver_features |= DRIVER_MODESET;
1572
1573#ifdef CONFIG_VGA_CONSOLE
Jani Nikulad330a952014-01-21 11:24:25 +02001574 if (vgacon_text_force() && i915.modeset == -1)
Jesse Barnes79e53942008-11-07 14:24:08 -08001575 driver.driver_features &= ~DRIVER_MODESET;
1576#endif
1577
Daniel Vetterb30324a2013-11-13 22:11:25 +01001578 if (!(driver.driver_features & DRIVER_MODESET)) {
Chris Wilson3885c6b2011-01-23 10:45:14 +00001579 driver.get_vblank_timestamp = NULL;
Daniel Vetterb30324a2013-11-13 22:11:25 +01001580#ifndef CONFIG_DRM_I915_UMS
1581 /* Silently fail loading to not upset userspace. */
Jani Nikulac9cd7b62014-06-02 16:58:30 +03001582 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
Daniel Vetterb30324a2013-11-13 22:11:25 +01001583 return 0;
1584#endif
1585 }
Chris Wilson3885c6b2011-01-23 10:45:14 +00001586
Dave Airlie8410ea32010-12-15 03:16:38 +10001587 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588}
1589
1590static void __exit i915_exit(void)
1591{
Daniel Vetterb33ecdd2013-11-15 17:16:33 +01001592#ifndef CONFIG_DRM_I915_UMS
1593 if (!(driver.driver_features & DRIVER_MODESET))
1594 return; /* Never loaded a driver. */
1595#endif
1596
Dave Airlie8410ea32010-12-15 03:16:38 +10001597 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598}
1599
1600module_init(i915_init);
1601module_exit(i915_exit);
1602
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001603MODULE_AUTHOR(DRIVER_AUTHOR);
1604MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605MODULE_LICENSE("GPL and additional rights");