blob: ccc690e2e90695c9eb97f904d42c0f4d539e0abe [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300116static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300117static void vlv_steal_power_sequencer(struct drm_device *dev,
118 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119
Dave Airlie0e32b392014-05-02 14:02:48 +1000120int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700123 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700124 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700125
126 switch (max_link_bw) {
127 case DP_LINK_BW_1_62:
128 case DP_LINK_BW_2_7:
129 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300130 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300131 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
132 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700133 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
134 max_link_bw = DP_LINK_BW_5_4;
135 else
136 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Daniel Vetter36008362013-03-27 00:44:59 +0100212 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
230static uint32_t
Ville Syrjälä5ca476f2014-10-01 16:56:56 +0300231pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700232{
233 int i;
234 uint32_t v = 0;
235
236 if (src_bytes > 4)
237 src_bytes = 4;
238 for (i = 0; i < src_bytes; i++)
239 v |= ((uint32_t) src[i]) << ((3-i) * 8);
240 return v;
241}
242
243static void
244unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700253/* hrawclock is 1/4 the FSB frequency */
254static int
255intel_hrawclk(struct drm_device *dev)
256{
257 struct drm_i915_private *dev_priv = dev->dev_private;
258 uint32_t clkcfg;
259
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530260 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
261 if (IS_VALLEYVIEW(dev))
262 return 200;
263
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700264 clkcfg = I915_READ(CLKCFG);
265 switch (clkcfg & CLKCFG_FSB_MASK) {
266 case CLKCFG_FSB_400:
267 return 100;
268 case CLKCFG_FSB_533:
269 return 133;
270 case CLKCFG_FSB_667:
271 return 166;
272 case CLKCFG_FSB_800:
273 return 200;
274 case CLKCFG_FSB_1067:
275 return 266;
276 case CLKCFG_FSB_1333:
277 return 333;
278 /* these two are just a guess; one of them might be right */
279 case CLKCFG_FSB_1600:
280 case CLKCFG_FSB_1600_ALT:
281 return 400;
282 default:
283 return 133;
284 }
285}
286
Jani Nikulabf13e812013-09-06 07:40:05 +0300287static void
288intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300289 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300290static void
291intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300292 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300293
Ville Syrjälä773538e82014-09-04 14:54:56 +0300294static void pps_lock(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct intel_encoder *encoder = &intel_dig_port->base;
298 struct drm_device *dev = encoder->base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum intel_display_power_domain power_domain;
301
302 /*
303 * See vlv_power_sequencer_reset() why we need
304 * a power domain reference here.
305 */
306 power_domain = intel_display_port_power_domain(encoder);
307 intel_display_power_get(dev_priv, power_domain);
308
309 mutex_lock(&dev_priv->pps_mutex);
310}
311
312static void pps_unlock(struct intel_dp *intel_dp)
313{
314 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
315 struct intel_encoder *encoder = &intel_dig_port->base;
316 struct drm_device *dev = encoder->base.dev;
317 struct drm_i915_private *dev_priv = dev->dev_private;
318 enum intel_display_power_domain power_domain;
319
320 mutex_unlock(&dev_priv->pps_mutex);
321
322 power_domain = intel_display_port_power_domain(encoder);
323 intel_display_power_put(dev_priv, power_domain);
324}
325
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300326static void
327vlv_power_sequencer_kick(struct intel_dp *intel_dp)
328{
329 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
330 struct drm_device *dev = intel_dig_port->base.base.dev;
331 struct drm_i915_private *dev_priv = dev->dev_private;
332 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300334 uint32_t DP;
335
336 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
337 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
338 pipe_name(pipe), port_name(intel_dig_port->port)))
339 return;
340
341 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
342 pipe_name(pipe), port_name(intel_dig_port->port));
343
344 /* Preserve the BIOS-computed detected bit. This is
345 * supposed to be read-only.
346 */
347 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
348 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
349 DP |= DP_PORT_WIDTH(1);
350 DP |= DP_LINK_TRAIN_PAT_1;
351
352 if (IS_CHERRYVIEW(dev))
353 DP |= DP_PIPE_SELECT_CHV(pipe);
354 else if (pipe == PIPE_B)
355 DP |= DP_PIPEB_SELECT;
356
Ville Syrjäläd288f652014-10-28 13:20:22 +0200357 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
358
359 /*
360 * The DPLL for the pipe must be enabled for this to work.
361 * So enable temporarily it if it's not already enabled.
362 */
363 if (!pll_enabled)
364 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
365 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
366
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300367 /*
368 * Similar magic as in intel_dp_enable_port().
369 * We _must_ do this port enable + disable trick
370 * to make this power seqeuencer lock onto the port.
371 * Otherwise even VDD force bit won't work.
372 */
373 I915_WRITE(intel_dp->output_reg, DP);
374 POSTING_READ(intel_dp->output_reg);
375
376 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
377 POSTING_READ(intel_dp->output_reg);
378
379 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
380 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200381
382 if (!pll_enabled)
383 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300384}
385
Jani Nikulabf13e812013-09-06 07:40:05 +0300386static enum pipe
387vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
388{
389 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300390 struct drm_device *dev = intel_dig_port->base.base.dev;
391 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300392 struct intel_encoder *encoder;
393 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300394 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300395
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300396 lockdep_assert_held(&dev_priv->pps_mutex);
397
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300398 /* We should never land here with regular DP ports */
399 WARN_ON(!is_edp(intel_dp));
400
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300401 if (intel_dp->pps_pipe != INVALID_PIPE)
402 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300403
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300404 /*
405 * We don't have power sequencer currently.
406 * Pick one that's not used by other ports.
407 */
408 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
409 base.head) {
410 struct intel_dp *tmp;
411
412 if (encoder->type != INTEL_OUTPUT_EDP)
413 continue;
414
415 tmp = enc_to_intel_dp(&encoder->base);
416
417 if (tmp->pps_pipe != INVALID_PIPE)
418 pipes &= ~(1 << tmp->pps_pipe);
419 }
420
421 /*
422 * Didn't find one. This should not happen since there
423 * are two power sequencers and up to two eDP ports.
424 */
425 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300426 pipe = PIPE_A;
427 else
428 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300429
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300430 vlv_steal_power_sequencer(dev, pipe);
431 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300432
433 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
434 pipe_name(intel_dp->pps_pipe),
435 port_name(intel_dig_port->port));
436
437 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300438 intel_dp_init_panel_power_sequencer(dev, intel_dp);
439 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300440
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300441 /*
442 * Even vdd force doesn't work until we've made
443 * the power sequencer lock in on the port.
444 */
445 vlv_power_sequencer_kick(intel_dp);
446
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300447 return intel_dp->pps_pipe;
448}
449
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300450typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
451 enum pipe pipe);
452
453static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
454 enum pipe pipe)
455{
456 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
457}
458
459static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
463}
464
465static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return true;
469}
470
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300471static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300472vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
473 enum port port,
474 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475{
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 enum pipe pipe;
477
Jani Nikulabf13e812013-09-06 07:40:05 +0300478 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
479 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
480 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481
482 if (port_sel != PANEL_PORT_SELECT_VLV(port))
483 continue;
484
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300485 if (!pipe_check(dev_priv, pipe))
486 continue;
487
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300488 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300489 }
490
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300491 return INVALID_PIPE;
492}
493
494static void
495vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
496{
497 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
498 struct drm_device *dev = intel_dig_port->base.base.dev;
499 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500 enum port port = intel_dig_port->port;
501
502 lockdep_assert_held(&dev_priv->pps_mutex);
503
504 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300505 /* first pick one where the panel is on */
506 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
507 vlv_pipe_has_pp_on);
508 /* didn't find one? pick one where vdd is on */
509 if (intel_dp->pps_pipe == INVALID_PIPE)
510 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
511 vlv_pipe_has_vdd_on);
512 /* didn't find one? pick one with just the correct port */
513 if (intel_dp->pps_pipe == INVALID_PIPE)
514 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
515 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300516
517 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
518 if (intel_dp->pps_pipe == INVALID_PIPE) {
519 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
520 port_name(port));
521 return;
522 }
523
524 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
525 port_name(port), pipe_name(intel_dp->pps_pipe));
526
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300527 intel_dp_init_panel_power_sequencer(dev, intel_dp);
528 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300529}
530
Ville Syrjälä773538e82014-09-04 14:54:56 +0300531void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
532{
533 struct drm_device *dev = dev_priv->dev;
534 struct intel_encoder *encoder;
535
536 if (WARN_ON(!IS_VALLEYVIEW(dev)))
537 return;
538
539 /*
540 * We can't grab pps_mutex here due to deadlock with power_domain
541 * mutex when power_domain functions are called while holding pps_mutex.
542 * That also means that in order to use pps_pipe the code needs to
543 * hold both a power domain reference and pps_mutex, and the power domain
544 * reference get/put must be done while _not_ holding pps_mutex.
545 * pps_{lock,unlock}() do these steps in the correct order, so one
546 * should use them always.
547 */
548
549 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
550 struct intel_dp *intel_dp;
551
552 if (encoder->type != INTEL_OUTPUT_EDP)
553 continue;
554
555 intel_dp = enc_to_intel_dp(&encoder->base);
556 intel_dp->pps_pipe = INVALID_PIPE;
557 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300558}
559
560static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
561{
562 struct drm_device *dev = intel_dp_to_dev(intel_dp);
563
564 if (HAS_PCH_SPLIT(dev))
565 return PCH_PP_CONTROL;
566 else
567 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
568}
569
570static u32 _pp_stat_reg(struct intel_dp *intel_dp)
571{
572 struct drm_device *dev = intel_dp_to_dev(intel_dp);
573
574 if (HAS_PCH_SPLIT(dev))
575 return PCH_PP_STATUS;
576 else
577 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
578}
579
Clint Taylor01527b32014-07-07 13:01:46 -0700580/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
581 This function only applicable when panel PM state is not to be tracked */
582static int edp_notify_handler(struct notifier_block *this, unsigned long code,
583 void *unused)
584{
585 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
586 edp_notifier);
587 struct drm_device *dev = intel_dp_to_dev(intel_dp);
588 struct drm_i915_private *dev_priv = dev->dev_private;
589 u32 pp_div;
590 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700591
592 if (!is_edp(intel_dp) || code != SYS_RESTART)
593 return 0;
594
Ville Syrjälä773538e82014-09-04 14:54:56 +0300595 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596
Clint Taylor01527b32014-07-07 13:01:46 -0700597 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300598 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
599
Clint Taylor01527b32014-07-07 13:01:46 -0700600 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
601 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
602 pp_div = I915_READ(pp_div_reg);
603 pp_div &= PP_REFERENCE_DIVIDER_MASK;
604
605 /* 0x1F write to PP_DIV_REG sets max cycle delay */
606 I915_WRITE(pp_div_reg, pp_div | 0x1F);
607 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
608 msleep(intel_dp->panel_power_cycle_delay);
609 }
610
Ville Syrjälä773538e82014-09-04 14:54:56 +0300611 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300612
Clint Taylor01527b32014-07-07 13:01:46 -0700613 return 0;
614}
615
Daniel Vetter4be73782014-01-17 14:39:48 +0100616static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700617{
Paulo Zanoni30add222012-10-26 19:05:45 -0200618 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700619 struct drm_i915_private *dev_priv = dev->dev_private;
620
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300621 lockdep_assert_held(&dev_priv->pps_mutex);
622
Ville Syrjälä9a423562014-10-16 21:29:48 +0300623 if (IS_VALLEYVIEW(dev) &&
624 intel_dp->pps_pipe == INVALID_PIPE)
625 return false;
626
Jani Nikulabf13e812013-09-06 07:40:05 +0300627 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700628}
629
Daniel Vetter4be73782014-01-17 14:39:48 +0100630static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700631{
Paulo Zanoni30add222012-10-26 19:05:45 -0200632 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700633 struct drm_i915_private *dev_priv = dev->dev_private;
634
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300635 lockdep_assert_held(&dev_priv->pps_mutex);
636
Ville Syrjälä9a423562014-10-16 21:29:48 +0300637 if (IS_VALLEYVIEW(dev) &&
638 intel_dp->pps_pipe == INVALID_PIPE)
639 return false;
640
Ville Syrjälä773538e82014-09-04 14:54:56 +0300641 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700642}
643
Keith Packard9b984da2011-09-19 13:54:47 -0700644static void
645intel_dp_check_edp(struct intel_dp *intel_dp)
646{
Paulo Zanoni30add222012-10-26 19:05:45 -0200647 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700648 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700649
Keith Packard9b984da2011-09-19 13:54:47 -0700650 if (!is_edp(intel_dp))
651 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700652
Daniel Vetter4be73782014-01-17 14:39:48 +0100653 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700654 WARN(1, "eDP powered off while attempting aux channel communication.\n");
655 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300656 I915_READ(_pp_stat_reg(intel_dp)),
657 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700658 }
659}
660
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100661static uint32_t
662intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
663{
664 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
665 struct drm_device *dev = intel_dig_port->base.base.dev;
666 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300667 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100668 uint32_t status;
669 bool done;
670
Daniel Vetteref04f002012-12-01 21:03:59 +0100671#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100672 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300673 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300674 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100675 else
676 done = wait_for_atomic(C, 10) == 0;
677 if (!done)
678 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
679 has_aux_irq);
680#undef C
681
682 return status;
683}
684
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000685static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
689
690 /*
691 * The clock divider is based off the hrawclk, and would like to run at
692 * 2MHz. So, take the hrawclk value and divide by 2 and use that
693 */
694 return index ? 0 : intel_hrawclk(dev) / 2;
695}
696
697static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
698{
699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
700 struct drm_device *dev = intel_dig_port->base.base.dev;
701
702 if (index)
703 return 0;
704
705 if (intel_dig_port->port == PORT_A) {
706 if (IS_GEN6(dev) || IS_GEN7(dev))
707 return 200; /* SNB & IVB eDP input clock at 400Mhz */
708 else
709 return 225; /* eDP input clock at 450Mhz */
710 } else {
711 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
712 }
713}
714
715static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300716{
717 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
718 struct drm_device *dev = intel_dig_port->base.base.dev;
719 struct drm_i915_private *dev_priv = dev->dev_private;
720
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000721 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100722 if (index)
723 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300725 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
726 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100727 switch (index) {
728 case 0: return 63;
729 case 1: return 72;
730 default: return 0;
731 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000732 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100733 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300734 }
735}
736
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000737static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
738{
739 return index ? 0 : 100;
740}
741
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000742static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
743{
744 /*
745 * SKL doesn't need us to program the AUX clock divider (Hardware will
746 * derive the clock from CDCLK automatically). We still implement the
747 * get_aux_clock_divider vfunc to plug-in into the existing code.
748 */
749 return index ? 0 : 1;
750}
751
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000752static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
753 bool has_aux_irq,
754 int send_bytes,
755 uint32_t aux_clock_divider)
756{
757 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
758 struct drm_device *dev = intel_dig_port->base.base.dev;
759 uint32_t precharge, timeout;
760
761 if (IS_GEN6(dev))
762 precharge = 3;
763 else
764 precharge = 5;
765
766 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
767 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
768 else
769 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
770
771 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
778 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000779 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000780}
781
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000782static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
783 bool has_aux_irq,
784 int send_bytes,
785 uint32_t unused)
786{
787 return DP_AUX_CH_CTL_SEND_BUSY |
788 DP_AUX_CH_CTL_DONE |
789 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
790 DP_AUX_CH_CTL_TIME_OUT_ERROR |
791 DP_AUX_CH_CTL_TIME_OUT_1600us |
792 DP_AUX_CH_CTL_RECEIVE_ERROR |
793 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
794 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
795}
796
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100798intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200799 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800 uint8_t *recv, int recv_size)
801{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200802 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
803 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300805 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100807 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100808 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000810 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100811 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200812 bool vdd;
813
Ville Syrjälä773538e82014-09-04 14:54:56 +0300814 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300815
Ville Syrjälä72c35002014-08-18 22:16:00 +0300816 /*
817 * We will be called with VDD already enabled for dpcd/edid/oui reads.
818 * In such cases we want to leave VDD enabled and it's up to upper layers
819 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
820 * ourselves.
821 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300822 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100823
824 /* dp aux is extremely sensitive to irq latency, hence request the
825 * lowest possible wakeup latency and so prevent the cpu from going into
826 * deep sleep states.
827 */
828 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700829
Keith Packard9b984da2011-09-19 13:54:47 -0700830 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800831
Paulo Zanonic67a4702013-08-19 13:18:09 -0300832 intel_aux_display_runtime_get(dev_priv);
833
Jesse Barnes11bee432011-08-01 15:02:20 -0700834 /* Try to wait for any previous AUX channel activity */
835 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100836 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700837 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
838 break;
839 msleep(1);
840 }
841
842 if (try == 3) {
843 WARN(1, "dp_aux_ch not started status 0x%08x\n",
844 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100845 ret = -EBUSY;
846 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100847 }
848
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300849 /* Only 5 data registers! */
850 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
851 ret = -E2BIG;
852 goto out;
853 }
854
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000855 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000856 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
857 has_aux_irq,
858 send_bytes,
859 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000860
Chris Wilsonbc866252013-07-21 16:00:03 +0100861 /* Must try at least 3 times according to DP spec */
862 for (try = 0; try < 5; try++) {
863 /* Load the send data into the aux channel data registers */
864 for (i = 0; i < send_bytes; i += 4)
865 I915_WRITE(ch_data + i,
866 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400867
Chris Wilsonbc866252013-07-21 16:00:03 +0100868 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000869 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100870
Chris Wilsonbc866252013-07-21 16:00:03 +0100871 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400872
Chris Wilsonbc866252013-07-21 16:00:03 +0100873 /* Clear done status and any errors */
874 I915_WRITE(ch_ctl,
875 status |
876 DP_AUX_CH_CTL_DONE |
877 DP_AUX_CH_CTL_TIME_OUT_ERROR |
878 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400879
Chris Wilsonbc866252013-07-21 16:00:03 +0100880 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
881 DP_AUX_CH_CTL_RECEIVE_ERROR))
882 continue;
883 if (status & DP_AUX_CH_CTL_DONE)
884 break;
885 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100886 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 break;
888 }
889
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700891 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100892 ret = -EBUSY;
893 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700894 }
895
896 /* Check for timeout or receive error.
897 * Timeouts occur when the sink is not connected
898 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700899 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700900 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100901 ret = -EIO;
902 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700903 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700904
905 /* Timeouts occur when the device isn't connected, so they're
906 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700907 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800908 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100909 ret = -ETIMEDOUT;
910 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911 }
912
913 /* Unload any bytes sent back from the other side */
914 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
915 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700916 if (recv_bytes > recv_size)
917 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400918
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100919 for (i = 0; i < recv_bytes; i += 4)
920 unpack_aux(I915_READ(ch_data + i),
921 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100923 ret = recv_bytes;
924out:
925 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300926 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100927
Jani Nikula884f19e2014-03-14 16:51:14 +0200928 if (vdd)
929 edp_panel_vdd_off(intel_dp, false);
930
Ville Syrjälä773538e82014-09-04 14:54:56 +0300931 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300932
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100933 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934}
935
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300936#define BARE_ADDRESS_SIZE 3
937#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200938static ssize_t
939intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200941 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
942 uint8_t txbuf[20], rxbuf[20];
943 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945
Jani Nikula9d1a1032014-03-14 16:51:15 +0200946 txbuf[0] = msg->request << 4;
947 txbuf[1] = msg->address >> 8;
948 txbuf[2] = msg->address & 0xff;
949 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300950
Jani Nikula9d1a1032014-03-14 16:51:15 +0200951 switch (msg->request & ~DP_AUX_I2C_MOT) {
952 case DP_AUX_NATIVE_WRITE:
953 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300954 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200956
Jani Nikula9d1a1032014-03-14 16:51:15 +0200957 if (WARN_ON(txsize > 20))
958 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
963 if (ret > 0) {
964 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Jani Nikula9d1a1032014-03-14 16:51:15 +0200966 /* Return payload size. */
967 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200969 break;
970
971 case DP_AUX_NATIVE_READ:
972 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300973 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200974 rxsize = msg->size + 1;
975
976 if (WARN_ON(rxsize > 20))
977 return -E2BIG;
978
979 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
980 if (ret > 0) {
981 msg->reply = rxbuf[0] >> 4;
982 /*
983 * Assume happy day, and copy the data. The caller is
984 * expected to check msg->reply before touching it.
985 *
986 * Return payload size.
987 */
988 ret--;
989 memcpy(msg->buffer, rxbuf + 1, ret);
990 }
991 break;
992
993 default:
994 ret = -EINVAL;
995 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700996 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200997
Jani Nikula9d1a1032014-03-14 16:51:15 +0200998 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700999}
1000
Jani Nikula9d1a1032014-03-14 16:51:15 +02001001static void
1002intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001003{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001004 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001005 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1006 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001007 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001008 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009
Jani Nikula33ad6622014-03-14 16:51:16 +02001010 switch (port) {
1011 case PORT_A:
1012 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001013 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001014 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001015 case PORT_B:
1016 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001017 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001018 break;
1019 case PORT_C:
1020 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001021 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001022 break;
1023 case PORT_D:
1024 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001025 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001026 break;
1027 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001028 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001029 }
1030
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001031 /*
1032 * The AUX_CTL register is usually DP_CTL + 0x10.
1033 *
1034 * On Haswell and Broadwell though:
1035 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1036 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1037 *
1038 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1039 */
1040 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001041 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001042
Jani Nikula0b998362014-03-14 16:51:17 +02001043 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001044 intel_dp->aux.dev = dev->dev;
1045 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001046
Jani Nikula0b998362014-03-14 16:51:17 +02001047 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1048 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001049
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001050 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001051 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001052 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001053 name, ret);
1054 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001055 }
David Flynn8316f332010-12-08 16:10:21 +00001056
Jani Nikula0b998362014-03-14 16:51:17 +02001057 ret = sysfs_create_link(&connector->base.kdev->kobj,
1058 &intel_dp->aux.ddc.dev.kobj,
1059 intel_dp->aux.ddc.dev.kobj.name);
1060 if (ret < 0) {
1061 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001062 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001063 }
1064}
1065
Imre Deak80f65de2014-02-11 17:12:49 +02001066static void
1067intel_dp_connector_unregister(struct intel_connector *intel_connector)
1068{
1069 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1070
Dave Airlie0e32b392014-05-02 14:02:48 +10001071 if (!intel_connector->mst_port)
1072 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1073 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001074 intel_connector_unregister(intel_connector);
1075}
1076
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001077static void
Daniel Vetter0e503382014-07-04 11:26:04 -03001078hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
1079{
1080 switch (link_bw) {
1081 case DP_LINK_BW_1_62:
1082 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1083 break;
1084 case DP_LINK_BW_2_7:
1085 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1086 break;
1087 case DP_LINK_BW_5_4:
1088 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1089 break;
1090 }
1091}
1092
1093static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001094intel_dp_set_clock(struct intel_encoder *encoder,
1095 struct intel_crtc_config *pipe_config, int link_bw)
1096{
1097 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001098 const struct dp_link_dpll *divisor = NULL;
1099 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001100
1101 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001102 divisor = gen4_dpll;
1103 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001104 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001105 divisor = pch_dpll;
1106 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001107 } else if (IS_CHERRYVIEW(dev)) {
1108 divisor = chv_dpll;
1109 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001110 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001111 divisor = vlv_dpll;
1112 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001113 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001114
1115 if (divisor && count) {
1116 for (i = 0; i < count; i++) {
1117 if (link_bw == divisor[i].link_bw) {
1118 pipe_config->dpll = divisor[i].dpll;
1119 pipe_config->clock_set = true;
1120 break;
1121 }
1122 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001123 }
1124}
1125
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001126bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001127intel_dp_compute_config(struct intel_encoder *encoder,
1128 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001129{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001130 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001131 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001132 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001133 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001134 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001135 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001136 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001137 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001138 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001139 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001140 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001141 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001142 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001143 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001144 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001145 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001146
Imre Deakbc7d38a2013-05-16 14:40:36 +03001147 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001148 pipe_config->has_pch_encoder = true;
1149
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001150 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001151 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001152 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001153
Jani Nikuladd06f902012-10-19 14:51:50 +03001154 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1155 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1156 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001157 if (!HAS_PCH_SPLIT(dev))
1158 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1159 intel_connector->panel.fitting_mode);
1160 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001161 intel_pch_panel_fitting(intel_crtc, pipe_config,
1162 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001163 }
1164
Daniel Vettercb1793c2012-06-04 18:39:21 +02001165 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001166 return false;
1167
Daniel Vetter083f9562012-04-20 20:23:49 +02001168 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1169 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001170 max_lane_count, bws[max_clock],
1171 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001172
Daniel Vetter36008362013-03-27 00:44:59 +01001173 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1174 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001175 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001176 if (is_edp(intel_dp)) {
1177 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1178 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1179 dev_priv->vbt.edp_bpp);
1180 bpp = dev_priv->vbt.edp_bpp;
1181 }
1182
Jani Nikula344c5bb2014-09-09 11:25:13 +03001183 /*
1184 * Use the maximum clock and number of lanes the eDP panel
1185 * advertizes being capable of. The panels are generally
1186 * designed to support only a single clock and lane
1187 * configuration, and typically these values correspond to the
1188 * native resolution of the panel.
1189 */
1190 min_lane_count = max_lane_count;
1191 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001192 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001193
Daniel Vetter36008362013-03-27 00:44:59 +01001194 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001195 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1196 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001197
Dave Airliec6930992014-07-14 11:04:39 +10001198 for (clock = min_clock; clock <= max_clock; clock++) {
1199 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001200 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1201 link_avail = intel_dp_max_data_rate(link_clock,
1202 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001203
Daniel Vetter36008362013-03-27 00:44:59 +01001204 if (mode_rate <= link_avail) {
1205 goto found;
1206 }
1207 }
1208 }
1209 }
1210
1211 return false;
1212
1213found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001214 if (intel_dp->color_range_auto) {
1215 /*
1216 * See:
1217 * CEA-861-E - 5.1 Default Encoding Parameters
1218 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1219 */
Thierry Reding18316c82012-12-20 15:41:44 +01001220 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001221 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1222 else
1223 intel_dp->color_range = 0;
1224 }
1225
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001226 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001227 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001228
Daniel Vetter36008362013-03-27 00:44:59 +01001229 intel_dp->link_bw = bws[clock];
1230 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001231 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001232 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001233
Daniel Vetter36008362013-03-27 00:44:59 +01001234 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1235 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001236 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001237 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1238 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001239
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001240 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001241 adjusted_mode->crtc_clock,
1242 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001243 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001244
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301245 if (intel_connector->panel.downclock_mode != NULL &&
1246 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001247 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301248 intel_link_compute_m_n(bpp, lane_count,
1249 intel_connector->panel.downclock_mode->clock,
1250 pipe_config->port_clock,
1251 &pipe_config->dp_m2_n2);
1252 }
1253
Damien Lespiauea155f32014-07-29 18:06:20 +01001254 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001255 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1256 else
1257 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001258
Daniel Vetter36008362013-03-27 00:44:59 +01001259 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001260}
1261
Daniel Vetter7c62a162013-06-01 17:16:20 +02001262static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001263{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001264 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1265 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1266 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001267 struct drm_i915_private *dev_priv = dev->dev_private;
1268 u32 dpa_ctl;
1269
Daniel Vetterff9a6752013-06-01 17:16:21 +02001270 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001271 dpa_ctl = I915_READ(DP_A);
1272 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1273
Daniel Vetterff9a6752013-06-01 17:16:21 +02001274 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001275 /* For a long time we've carried around a ILK-DevA w/a for the
1276 * 160MHz clock. If we're really unlucky, it's still required.
1277 */
1278 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001279 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001280 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001281 } else {
1282 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001283 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001284 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001285
Daniel Vetterea9b6002012-11-29 15:59:31 +01001286 I915_WRITE(DP_A, dpa_ctl);
1287
1288 POSTING_READ(DP_A);
1289 udelay(500);
1290}
1291
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001292static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001293{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001294 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001295 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001296 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001297 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001298 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1299 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001300
Keith Packard417e8222011-11-01 19:54:11 -07001301 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001302 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001303 *
1304 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001305 * SNB CPU
1306 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001307 * CPT PCH
1308 *
1309 * IBX PCH and CPU are the same for almost everything,
1310 * except that the CPU DP PLL is configured in this
1311 * register
1312 *
1313 * CPT PCH is quite different, having many bits moved
1314 * to the TRANS_DP_CTL register instead. That
1315 * configuration happens (oddly) in ironlake_pch_enable
1316 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001317
Keith Packard417e8222011-11-01 19:54:11 -07001318 /* Preserve the BIOS-computed detected bit. This is
1319 * supposed to be read-only.
1320 */
1321 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001322
Keith Packard417e8222011-11-01 19:54:11 -07001323 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001324 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001325 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001326
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001327 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001328 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001329 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001330 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Jani Nikula33d1e7c62014-10-27 16:26:46 +02001331 intel_write_eld(encoder);
Wu Fengguange0dac652011-09-05 14:25:34 +08001332 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001333
Keith Packard417e8222011-11-01 19:54:11 -07001334 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001335
Imre Deakbc7d38a2013-05-16 14:40:36 +03001336 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001337 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1338 intel_dp->DP |= DP_SYNC_HS_HIGH;
1339 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1340 intel_dp->DP |= DP_SYNC_VS_HIGH;
1341 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1342
Jani Nikula6aba5b62013-10-04 15:08:10 +03001343 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001344 intel_dp->DP |= DP_ENHANCED_FRAMING;
1345
Daniel Vetter7c62a162013-06-01 17:16:20 +02001346 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001347 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001348 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001349 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001350
1351 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1352 intel_dp->DP |= DP_SYNC_HS_HIGH;
1353 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1354 intel_dp->DP |= DP_SYNC_VS_HIGH;
1355 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1356
Jani Nikula6aba5b62013-10-04 15:08:10 +03001357 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001358 intel_dp->DP |= DP_ENHANCED_FRAMING;
1359
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001360 if (!IS_CHERRYVIEW(dev)) {
1361 if (crtc->pipe == 1)
1362 intel_dp->DP |= DP_PIPEB_SELECT;
1363 } else {
1364 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1365 }
Keith Packard417e8222011-11-01 19:54:11 -07001366 } else {
1367 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001368 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001369}
1370
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001371#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1372#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001373
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001374#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1375#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001376
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001377#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1378#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001379
Daniel Vetter4be73782014-01-17 14:39:48 +01001380static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001381 u32 mask,
1382 u32 value)
1383{
Paulo Zanoni30add222012-10-26 19:05:45 -02001384 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001385 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001386 u32 pp_stat_reg, pp_ctrl_reg;
1387
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001388 lockdep_assert_held(&dev_priv->pps_mutex);
1389
Jani Nikulabf13e812013-09-06 07:40:05 +03001390 pp_stat_reg = _pp_stat_reg(intel_dp);
1391 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001392
1393 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001394 mask, value,
1395 I915_READ(pp_stat_reg),
1396 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001397
Jesse Barnes453c5422013-03-28 09:55:41 -07001398 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001399 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001400 I915_READ(pp_stat_reg),
1401 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001402 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001403
1404 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001405}
1406
Daniel Vetter4be73782014-01-17 14:39:48 +01001407static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001408{
1409 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001410 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001411}
1412
Daniel Vetter4be73782014-01-17 14:39:48 +01001413static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001414{
Keith Packardbd943152011-09-18 23:09:52 -07001415 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001416 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001417}
Keith Packardbd943152011-09-18 23:09:52 -07001418
Daniel Vetter4be73782014-01-17 14:39:48 +01001419static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001420{
1421 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001422
1423 /* When we disable the VDD override bit last we have to do the manual
1424 * wait. */
1425 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1426 intel_dp->panel_power_cycle_delay);
1427
Daniel Vetter4be73782014-01-17 14:39:48 +01001428 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001429}
Keith Packardbd943152011-09-18 23:09:52 -07001430
Daniel Vetter4be73782014-01-17 14:39:48 +01001431static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001432{
1433 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1434 intel_dp->backlight_on_delay);
1435}
1436
Daniel Vetter4be73782014-01-17 14:39:48 +01001437static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001438{
1439 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1440 intel_dp->backlight_off_delay);
1441}
Keith Packard99ea7122011-11-01 19:57:50 -07001442
Keith Packard832dd3c2011-11-01 19:34:06 -07001443/* Read the current pp_control value, unlocking the register if it
1444 * is locked
1445 */
1446
Jesse Barnes453c5422013-03-28 09:55:41 -07001447static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001448{
Jesse Barnes453c5422013-03-28 09:55:41 -07001449 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1450 struct drm_i915_private *dev_priv = dev->dev_private;
1451 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001452
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001453 lockdep_assert_held(&dev_priv->pps_mutex);
1454
Jani Nikulabf13e812013-09-06 07:40:05 +03001455 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001456 control &= ~PANEL_UNLOCK_MASK;
1457 control |= PANEL_UNLOCK_REGS;
1458 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001459}
1460
Ville Syrjälä951468f2014-09-04 14:55:31 +03001461/*
1462 * Must be paired with edp_panel_vdd_off().
1463 * Must hold pps_mutex around the whole on/off sequence.
1464 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1465 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001466static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001467{
Paulo Zanoni30add222012-10-26 19:05:45 -02001468 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001469 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1470 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001471 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001472 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001473 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001474 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001475 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001476
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001477 lockdep_assert_held(&dev_priv->pps_mutex);
1478
Keith Packard97af61f572011-09-28 16:23:51 -07001479 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001480 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001481
1482 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001483
Daniel Vetter4be73782014-01-17 14:39:48 +01001484 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001485 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001486
Imre Deak4e6e1a52014-03-27 17:45:11 +02001487 power_domain = intel_display_port_power_domain(intel_encoder);
1488 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001489
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001490 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1491 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001492
Daniel Vetter4be73782014-01-17 14:39:48 +01001493 if (!edp_have_panel_power(intel_dp))
1494 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001495
Jesse Barnes453c5422013-03-28 09:55:41 -07001496 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001497 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001498
Jani Nikulabf13e812013-09-06 07:40:05 +03001499 pp_stat_reg = _pp_stat_reg(intel_dp);
1500 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001501
1502 I915_WRITE(pp_ctrl_reg, pp);
1503 POSTING_READ(pp_ctrl_reg);
1504 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1505 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001506 /*
1507 * If the panel wasn't on, delay before accessing aux channel
1508 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001509 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001510 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1511 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001512 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001513 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001514
1515 return need_to_disable;
1516}
1517
Ville Syrjälä951468f2014-09-04 14:55:31 +03001518/*
1519 * Must be paired with intel_edp_panel_vdd_off() or
1520 * intel_edp_panel_off().
1521 * Nested calls to these functions are not allowed since
1522 * we drop the lock. Caller must use some higher level
1523 * locking to prevent nested calls from other threads.
1524 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001525void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001526{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001527 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001528
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001529 if (!is_edp(intel_dp))
1530 return;
1531
Ville Syrjälä773538e82014-09-04 14:54:56 +03001532 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001533 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001534 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001535
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001536 WARN(!vdd, "eDP port %c VDD already requested on\n",
1537 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001538}
1539
Daniel Vetter4be73782014-01-17 14:39:48 +01001540static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001541{
Paulo Zanoni30add222012-10-26 19:05:45 -02001542 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001543 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001544 struct intel_digital_port *intel_dig_port =
1545 dp_to_dig_port(intel_dp);
1546 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1547 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001548 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001549 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001550
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001551 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001552
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001553 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001554
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001555 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001556 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001557
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001558 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1559 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001560
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001561 pp = ironlake_get_pp_control(intel_dp);
1562 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001563
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001564 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1565 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001566
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001567 I915_WRITE(pp_ctrl_reg, pp);
1568 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001569
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001570 /* Make sure sequencer is idle before allowing subsequent activity */
1571 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1572 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001573
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001574 if ((pp & POWER_TARGET_ON) == 0)
1575 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001576
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001577 power_domain = intel_display_port_power_domain(intel_encoder);
1578 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001579}
1580
Daniel Vetter4be73782014-01-17 14:39:48 +01001581static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001582{
1583 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1584 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001585
Ville Syrjälä773538e82014-09-04 14:54:56 +03001586 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001587 if (!intel_dp->want_panel_vdd)
1588 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001589 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001590}
1591
Imre Deakaba86892014-07-30 15:57:31 +03001592static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1593{
1594 unsigned long delay;
1595
1596 /*
1597 * Queue the timer to fire a long time from now (relative to the power
1598 * down delay) to keep the panel power up across a sequence of
1599 * operations.
1600 */
1601 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1602 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1603}
1604
Ville Syrjälä951468f2014-09-04 14:55:31 +03001605/*
1606 * Must be paired with edp_panel_vdd_on().
1607 * Must hold pps_mutex around the whole on/off sequence.
1608 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1609 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001610static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001611{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001612 struct drm_i915_private *dev_priv =
1613 intel_dp_to_dev(intel_dp)->dev_private;
1614
1615 lockdep_assert_held(&dev_priv->pps_mutex);
1616
Keith Packard97af61f572011-09-28 16:23:51 -07001617 if (!is_edp(intel_dp))
1618 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001619
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001620 WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
1621 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001622
Keith Packardbd943152011-09-18 23:09:52 -07001623 intel_dp->want_panel_vdd = false;
1624
Imre Deakaba86892014-07-30 15:57:31 +03001625 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001626 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001627 else
1628 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001629}
1630
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001631static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001632{
Paulo Zanoni30add222012-10-26 19:05:45 -02001633 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001634 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001635 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001636 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001637
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001638 lockdep_assert_held(&dev_priv->pps_mutex);
1639
Keith Packard97af61f572011-09-28 16:23:51 -07001640 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001641 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001642
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001643 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1644 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001645
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001646 if (WARN(edp_have_panel_power(intel_dp),
1647 "eDP port %c panel power already on\n",
1648 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001649 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001650
Daniel Vetter4be73782014-01-17 14:39:48 +01001651 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001652
Jani Nikulabf13e812013-09-06 07:40:05 +03001653 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001654 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001655 if (IS_GEN5(dev)) {
1656 /* ILK workaround: disable reset around power sequence */
1657 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001658 I915_WRITE(pp_ctrl_reg, pp);
1659 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001660 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001661
Keith Packard1c0ae802011-09-19 13:59:29 -07001662 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001663 if (!IS_GEN5(dev))
1664 pp |= PANEL_POWER_RESET;
1665
Jesse Barnes453c5422013-03-28 09:55:41 -07001666 I915_WRITE(pp_ctrl_reg, pp);
1667 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001668
Daniel Vetter4be73782014-01-17 14:39:48 +01001669 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001670 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001671
Keith Packard05ce1a42011-09-29 16:33:01 -07001672 if (IS_GEN5(dev)) {
1673 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001674 I915_WRITE(pp_ctrl_reg, pp);
1675 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001676 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001677}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001678
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001679void intel_edp_panel_on(struct intel_dp *intel_dp)
1680{
1681 if (!is_edp(intel_dp))
1682 return;
1683
1684 pps_lock(intel_dp);
1685 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001686 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001687}
1688
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001689
1690static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001691{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001692 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1693 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001694 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001695 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001696 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001697 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001698 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001699
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001700 lockdep_assert_held(&dev_priv->pps_mutex);
1701
Keith Packard97af61f572011-09-28 16:23:51 -07001702 if (!is_edp(intel_dp))
1703 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001704
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001705 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1706 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001707
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001708 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1709 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001710
Jesse Barnes453c5422013-03-28 09:55:41 -07001711 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001712 /* We need to switch off panel power _and_ force vdd, for otherwise some
1713 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001714 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1715 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001716
Jani Nikulabf13e812013-09-06 07:40:05 +03001717 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001718
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001719 intel_dp->want_panel_vdd = false;
1720
Jesse Barnes453c5422013-03-28 09:55:41 -07001721 I915_WRITE(pp_ctrl_reg, pp);
1722 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001723
Paulo Zanonidce56b32013-12-19 14:29:40 -02001724 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001725 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001726
1727 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001728 power_domain = intel_display_port_power_domain(intel_encoder);
1729 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001730}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001731
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001732void intel_edp_panel_off(struct intel_dp *intel_dp)
1733{
1734 if (!is_edp(intel_dp))
1735 return;
1736
1737 pps_lock(intel_dp);
1738 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001739 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001740}
1741
Jani Nikula1250d102014-08-12 17:11:39 +03001742/* Enable backlight in the panel power control. */
1743static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001744{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001745 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1746 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001747 struct drm_i915_private *dev_priv = dev->dev_private;
1748 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001749 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001750
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001751 /*
1752 * If we enable the backlight right away following a panel power
1753 * on, we may see slight flicker as the panel syncs with the eDP
1754 * link. So delay a bit to make sure the image is solid before
1755 * allowing it to appear.
1756 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001757 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001758
Ville Syrjälä773538e82014-09-04 14:54:56 +03001759 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001760
Jesse Barnes453c5422013-03-28 09:55:41 -07001761 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001762 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001763
Jani Nikulabf13e812013-09-06 07:40:05 +03001764 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001765
1766 I915_WRITE(pp_ctrl_reg, pp);
1767 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001768
Ville Syrjälä773538e82014-09-04 14:54:56 +03001769 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001770}
1771
Jani Nikula1250d102014-08-12 17:11:39 +03001772/* Enable backlight PWM and backlight PP control. */
1773void intel_edp_backlight_on(struct intel_dp *intel_dp)
1774{
1775 if (!is_edp(intel_dp))
1776 return;
1777
1778 DRM_DEBUG_KMS("\n");
1779
1780 intel_panel_enable_backlight(intel_dp->attached_connector);
1781 _intel_edp_backlight_on(intel_dp);
1782}
1783
1784/* Disable backlight in the panel power control. */
1785static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001786{
Paulo Zanoni30add222012-10-26 19:05:45 -02001787 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001788 struct drm_i915_private *dev_priv = dev->dev_private;
1789 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001790 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001791
Keith Packardf01eca22011-09-28 16:48:10 -07001792 if (!is_edp(intel_dp))
1793 return;
1794
Ville Syrjälä773538e82014-09-04 14:54:56 +03001795 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001796
Jesse Barnes453c5422013-03-28 09:55:41 -07001797 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001798 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001799
Jani Nikulabf13e812013-09-06 07:40:05 +03001800 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001801
1802 I915_WRITE(pp_ctrl_reg, pp);
1803 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001804
Ville Syrjälä773538e82014-09-04 14:54:56 +03001805 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001806
Paulo Zanonidce56b32013-12-19 14:29:40 -02001807 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001808 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001809}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001810
Jani Nikula1250d102014-08-12 17:11:39 +03001811/* Disable backlight PP control and backlight PWM. */
1812void intel_edp_backlight_off(struct intel_dp *intel_dp)
1813{
1814 if (!is_edp(intel_dp))
1815 return;
1816
1817 DRM_DEBUG_KMS("\n");
1818
1819 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001820 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001821}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001822
Jani Nikula73580fb72014-08-12 17:11:41 +03001823/*
1824 * Hook for controlling the panel power control backlight through the bl_power
1825 * sysfs attribute. Take care to handle multiple calls.
1826 */
1827static void intel_edp_backlight_power(struct intel_connector *connector,
1828 bool enable)
1829{
1830 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001831 bool is_enabled;
1832
Ville Syrjälä773538e82014-09-04 14:54:56 +03001833 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001834 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001835 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001836
1837 if (is_enabled == enable)
1838 return;
1839
Jani Nikula23ba9372014-08-27 14:08:43 +03001840 DRM_DEBUG_KMS("panel power control backlight %s\n",
1841 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001842
1843 if (enable)
1844 _intel_edp_backlight_on(intel_dp);
1845 else
1846 _intel_edp_backlight_off(intel_dp);
1847}
1848
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001849static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001850{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001851 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1852 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1853 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001854 struct drm_i915_private *dev_priv = dev->dev_private;
1855 u32 dpa_ctl;
1856
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001857 assert_pipe_disabled(dev_priv,
1858 to_intel_crtc(crtc)->pipe);
1859
Jesse Barnesd240f202010-08-13 15:43:26 -07001860 DRM_DEBUG_KMS("\n");
1861 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001862 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1863 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1864
1865 /* We don't adjust intel_dp->DP while tearing down the link, to
1866 * facilitate link retraining (e.g. after hotplug). Hence clear all
1867 * enable bits here to ensure that we don't enable too much. */
1868 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1869 intel_dp->DP |= DP_PLL_ENABLE;
1870 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001871 POSTING_READ(DP_A);
1872 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001873}
1874
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001875static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001876{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1878 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1879 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001880 struct drm_i915_private *dev_priv = dev->dev_private;
1881 u32 dpa_ctl;
1882
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001883 assert_pipe_disabled(dev_priv,
1884 to_intel_crtc(crtc)->pipe);
1885
Jesse Barnesd240f202010-08-13 15:43:26 -07001886 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001887 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1888 "dp pll off, should be on\n");
1889 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1890
1891 /* We can't rely on the value tracked for the DP register in
1892 * intel_dp->DP because link_down must not change that (otherwise link
1893 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001894 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001895 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001896 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001897 udelay(200);
1898}
1899
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001900/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001901void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001902{
1903 int ret, i;
1904
1905 /* Should have a valid DPCD by this point */
1906 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1907 return;
1908
1909 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001910 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1911 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001912 } else {
1913 /*
1914 * When turning on, we need to retry for 1ms to give the sink
1915 * time to wake up.
1916 */
1917 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001918 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1919 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001920 if (ret == 1)
1921 break;
1922 msleep(1);
1923 }
1924 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001925
1926 if (ret != 1)
1927 DRM_DEBUG_KMS("failed to %s sink power state\n",
1928 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001929}
1930
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001931static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1932 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001933{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001934 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001935 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001936 struct drm_device *dev = encoder->base.dev;
1937 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001938 enum intel_display_power_domain power_domain;
1939 u32 tmp;
1940
1941 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001942 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001943 return false;
1944
1945 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001946
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001947 if (!(tmp & DP_PORT_EN))
1948 return false;
1949
Imre Deakbc7d38a2013-05-16 14:40:36 +03001950 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001951 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001952 } else if (IS_CHERRYVIEW(dev)) {
1953 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001954 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001955 *pipe = PORT_TO_PIPE(tmp);
1956 } else {
1957 u32 trans_sel;
1958 u32 trans_dp;
1959 int i;
1960
1961 switch (intel_dp->output_reg) {
1962 case PCH_DP_B:
1963 trans_sel = TRANS_DP_PORT_SEL_B;
1964 break;
1965 case PCH_DP_C:
1966 trans_sel = TRANS_DP_PORT_SEL_C;
1967 break;
1968 case PCH_DP_D:
1969 trans_sel = TRANS_DP_PORT_SEL_D;
1970 break;
1971 default:
1972 return true;
1973 }
1974
Damien Lespiau055e3932014-08-18 13:49:10 +01001975 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001976 trans_dp = I915_READ(TRANS_DP_CTL(i));
1977 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1978 *pipe = i;
1979 return true;
1980 }
1981 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001982
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001983 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1984 intel_dp->output_reg);
1985 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001986
1987 return true;
1988}
1989
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001990static void intel_dp_get_config(struct intel_encoder *encoder,
1991 struct intel_crtc_config *pipe_config)
1992{
1993 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001994 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001995 struct drm_device *dev = encoder->base.dev;
1996 struct drm_i915_private *dev_priv = dev->dev_private;
1997 enum port port = dp_to_dig_port(intel_dp)->port;
1998 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001999 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002000
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002001 tmp = I915_READ(intel_dp->output_reg);
2002 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2003 pipe_config->has_audio = true;
2004
Xiong Zhang63000ef2013-06-28 12:59:06 +08002005 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002006 if (tmp & DP_SYNC_HS_HIGH)
2007 flags |= DRM_MODE_FLAG_PHSYNC;
2008 else
2009 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002010
Xiong Zhang63000ef2013-06-28 12:59:06 +08002011 if (tmp & DP_SYNC_VS_HIGH)
2012 flags |= DRM_MODE_FLAG_PVSYNC;
2013 else
2014 flags |= DRM_MODE_FLAG_NVSYNC;
2015 } else {
2016 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2017 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2018 flags |= DRM_MODE_FLAG_PHSYNC;
2019 else
2020 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002021
Xiong Zhang63000ef2013-06-28 12:59:06 +08002022 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2023 flags |= DRM_MODE_FLAG_PVSYNC;
2024 else
2025 flags |= DRM_MODE_FLAG_NVSYNC;
2026 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002027
2028 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002029
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002030 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2031 tmp & DP_COLOR_RANGE_16_235)
2032 pipe_config->limited_color_range = true;
2033
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002034 pipe_config->has_dp_encoder = true;
2035
2036 intel_dp_get_m_n(crtc, pipe_config);
2037
Ville Syrjälä18442d02013-09-13 16:00:08 +03002038 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002039 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2040 pipe_config->port_clock = 162000;
2041 else
2042 pipe_config->port_clock = 270000;
2043 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002044
2045 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2046 &pipe_config->dp_m_n);
2047
2048 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2049 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2050
Damien Lespiau241bfc32013-09-25 16:45:37 +01002051 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002052
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002053 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2054 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2055 /*
2056 * This is a big fat ugly hack.
2057 *
2058 * Some machines in UEFI boot mode provide us a VBT that has 18
2059 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2060 * unknown we fail to light up. Yet the same BIOS boots up with
2061 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2062 * max, not what it tells us to use.
2063 *
2064 * Note: This will still be broken if the eDP panel is not lit
2065 * up by the BIOS, and thus we can't get the mode at module
2066 * load.
2067 */
2068 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2069 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2070 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2071 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002072}
2073
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002074static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002075{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002076 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002077}
2078
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002079static bool intel_edp_is_psr_enabled(struct drm_device *dev)
2080{
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082
Ben Widawsky18b59922013-09-20 09:35:30 -07002083 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002084 return false;
2085
Ben Widawsky18b59922013-09-20 09:35:30 -07002086 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002087}
2088
2089static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
2090 struct edp_vsc_psr *vsc_psr)
2091{
2092 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2093 struct drm_device *dev = dig_port->base.base.dev;
2094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
2096 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
2097 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
2098 uint32_t *data = (uint32_t *) vsc_psr;
2099 unsigned int i;
2100
2101 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
2102 the video DIP being updated before program video DIP data buffer
2103 registers for DIP being updated. */
2104 I915_WRITE(ctl_reg, 0);
2105 POSTING_READ(ctl_reg);
2106
2107 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
2108 if (i < sizeof(struct edp_vsc_psr))
2109 I915_WRITE(data_reg + i, *data++);
2110 else
2111 I915_WRITE(data_reg + i, 0);
2112 }
2113
2114 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
2115 POSTING_READ(ctl_reg);
2116}
2117
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002118static void intel_edp_psr_setup_vsc(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002119{
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002120 struct edp_vsc_psr psr_vsc;
2121
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002122 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
2123 memset(&psr_vsc, 0, sizeof(psr_vsc));
2124 psr_vsc.sdp_header.HB0 = 0;
2125 psr_vsc.sdp_header.HB1 = 0x7;
2126 psr_vsc.sdp_header.HB2 = 0x2;
2127 psr_vsc.sdp_header.HB3 = 0x8;
2128 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002129}
2130
2131static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
2132{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002133 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2134 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002135 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002136 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002137 int precharge = 0x3;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002138 bool only_standby = false;
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002139 static const uint8_t aux_msg[] = {
2140 [0] = DP_AUX_NATIVE_WRITE << 4,
2141 [1] = DP_SET_POWER >> 8,
2142 [2] = DP_SET_POWER & 0xff,
2143 [3] = 1 - 1,
2144 [4] = DP_SET_POWER_D0,
2145 };
2146 int i;
2147
2148 BUILD_BUG_ON(sizeof(aux_msg) > 20);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002149
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002150 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2151
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002152 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2153 only_standby = true;
2154
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002155 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002156 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002157 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2158 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002159 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002160 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2161 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002162
2163 /* Setup AUX registers */
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002164 for (i = 0; i < sizeof(aux_msg); i += 4)
2165 I915_WRITE(EDP_PSR_AUX_DATA1(dev) + i,
2166 pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
2167
Ben Widawsky18b59922013-09-20 09:35:30 -07002168 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002169 DP_AUX_CH_CTL_TIME_OUT_400us |
Ville Syrjälä5ca476f2014-10-01 16:56:56 +03002170 (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002171 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2172 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2173}
2174
2175static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2176{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002177 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2178 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002179 struct drm_i915_private *dev_priv = dev->dev_private;
2180 uint32_t max_sleep_time = 0x1f;
2181 uint32_t idle_frames = 1;
2182 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002183 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002184 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002185
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002186 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2187 only_standby = true;
2188
2189 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002190 val |= EDP_PSR_LINK_STANDBY;
2191 val |= EDP_PSR_TP2_TP3_TIME_0us;
2192 val |= EDP_PSR_TP1_TIME_0us;
2193 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002194 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002195 } else
2196 val |= EDP_PSR_LINK_DISABLE;
2197
Ben Widawsky18b59922013-09-20 09:35:30 -07002198 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002199 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002200 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2201 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2202 EDP_PSR_ENABLE);
2203}
2204
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002205static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2206{
2207 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2208 struct drm_device *dev = dig_port->base.base.dev;
2209 struct drm_i915_private *dev_priv = dev->dev_private;
2210 struct drm_crtc *crtc = dig_port->base.base.crtc;
2211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002212
Daniel Vetterf0355c42014-07-11 10:30:15 -07002213 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002214 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2215 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2216
Rodrigo Vivia031d702013-10-03 16:15:06 -03002217 dev_priv->psr.source_ok = false;
2218
Daniel Vetter9ca15302014-07-11 10:30:16 -07002219 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002220 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002221 return false;
2222 }
2223
Jani Nikulad330a952014-01-21 11:24:25 +02002224 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002225 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002226 return false;
2227 }
2228
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002229 /* Below limitations aren't valid for Broadwell */
2230 if (IS_BROADWELL(dev))
2231 goto out;
2232
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002233 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2234 S3D_ENABLE) {
2235 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002236 return false;
2237 }
2238
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002239 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002240 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002241 return false;
2242 }
2243
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002244 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002245 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002246 return true;
2247}
2248
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002249static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002250{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002251 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2252 struct drm_device *dev = intel_dig_port->base.base.dev;
2253 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002254
Daniel Vetter36383792014-07-11 10:30:13 -07002255 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2256 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002257 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002258
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002259 /* Enable/Re-enable PSR on the host */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002260 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002261
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002262 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002263}
2264
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002265void intel_edp_psr_enable(struct intel_dp *intel_dp)
2266{
2267 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002268 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002269
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002270 if (!HAS_PSR(dev)) {
2271 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2272 return;
2273 }
2274
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002275 if (!is_edp_psr(intel_dp)) {
2276 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2277 return;
2278 }
2279
Daniel Vetterf0355c42014-07-11 10:30:15 -07002280 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002281 if (dev_priv->psr.enabled) {
2282 DRM_DEBUG_KMS("PSR already in use\n");
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002283 goto unlock;
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002284 }
2285
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002286 if (!intel_edp_psr_match_conditions(intel_dp))
2287 goto unlock;
2288
Daniel Vetter9ca15302014-07-11 10:30:16 -07002289 dev_priv->psr.busy_frontbuffer_bits = 0;
2290
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002291 intel_edp_psr_setup_vsc(intel_dp);
Rodrigo Vivi16487252014-06-12 10:16:39 -07002292
Rodrigo Viviba80f4d2014-09-16 19:19:05 -04002293 /* Avoid continuous PSR exit by masking memup and hpd */
2294 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
2295 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002296
Rodrigo Vivi7ca5a412014-09-16 19:19:07 -04002297 /* Enable PSR on the panel */
2298 intel_edp_psr_enable_sink(intel_dp);
2299
Rodrigo Vivi0aa48782014-09-16 19:19:06 -04002300 dev_priv->psr.enabled = intel_dp;
2301unlock:
Daniel Vetterf0355c42014-07-11 10:30:15 -07002302 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002303}
2304
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002305void intel_edp_psr_disable(struct intel_dp *intel_dp)
2306{
2307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2308 struct drm_i915_private *dev_priv = dev->dev_private;
2309
Daniel Vetterf0355c42014-07-11 10:30:15 -07002310 mutex_lock(&dev_priv->psr.lock);
2311 if (!dev_priv->psr.enabled) {
2312 mutex_unlock(&dev_priv->psr.lock);
2313 return;
2314 }
2315
Daniel Vetter36383792014-07-11 10:30:13 -07002316 if (dev_priv->psr.active) {
2317 I915_WRITE(EDP_PSR_CTL(dev),
2318 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002319
Daniel Vetter36383792014-07-11 10:30:13 -07002320 /* Wait till PSR is idle */
2321 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2322 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2323 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2324
2325 dev_priv->psr.active = false;
2326 } else {
2327 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2328 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002329
Daniel Vetter2807cf62014-07-11 10:30:11 -07002330 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002331 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002332
2333 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002334}
2335
Daniel Vetterf02a3262014-06-16 19:51:21 +02002336static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002337{
2338 struct drm_i915_private *dev_priv =
2339 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002340 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002341
Rodrigo Vivi8d7f4fe2014-09-24 18:16:58 -04002342 /* We have to make sure PSR is ready for re-enable
2343 * otherwise it keeps disabled until next full enable/disable cycle.
2344 * PSR might take some time to get fully disabled
2345 * and be ready for re-enable.
2346 */
2347 if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
2348 EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
2349 DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
2350 return;
2351 }
2352
Daniel Vetterf0355c42014-07-11 10:30:15 -07002353 mutex_lock(&dev_priv->psr.lock);
2354 intel_dp = dev_priv->psr.enabled;
2355
Daniel Vetter2807cf62014-07-11 10:30:11 -07002356 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002357 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002358
Daniel Vetter9ca15302014-07-11 10:30:16 -07002359 /*
2360 * The delayed work can race with an invalidate hence we need to
2361 * recheck. Since psr_flush first clears this and then reschedules we
2362 * won't ever miss a flush when bailing out here.
2363 */
2364 if (dev_priv->psr.busy_frontbuffer_bits)
2365 goto unlock;
2366
2367 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002368unlock:
2369 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002370}
2371
Daniel Vetter9ca15302014-07-11 10:30:16 -07002372static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002373{
2374 struct drm_i915_private *dev_priv = dev->dev_private;
2375
Daniel Vetter36383792014-07-11 10:30:13 -07002376 if (dev_priv->psr.active) {
2377 u32 val = I915_READ(EDP_PSR_CTL(dev));
2378
2379 WARN_ON(!(val & EDP_PSR_ENABLE));
2380
2381 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2382
2383 dev_priv->psr.active = false;
2384 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002385
Daniel Vetter9ca15302014-07-11 10:30:16 -07002386}
2387
2388void intel_edp_psr_invalidate(struct drm_device *dev,
2389 unsigned frontbuffer_bits)
2390{
2391 struct drm_i915_private *dev_priv = dev->dev_private;
2392 struct drm_crtc *crtc;
2393 enum pipe pipe;
2394
Daniel Vetter9ca15302014-07-11 10:30:16 -07002395 mutex_lock(&dev_priv->psr.lock);
2396 if (!dev_priv->psr.enabled) {
2397 mutex_unlock(&dev_priv->psr.lock);
2398 return;
2399 }
2400
2401 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2402 pipe = to_intel_crtc(crtc)->pipe;
2403
2404 intel_edp_psr_do_exit(dev);
2405
2406 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2407
2408 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2409 mutex_unlock(&dev_priv->psr.lock);
2410}
2411
2412void intel_edp_psr_flush(struct drm_device *dev,
2413 unsigned frontbuffer_bits)
2414{
2415 struct drm_i915_private *dev_priv = dev->dev_private;
2416 struct drm_crtc *crtc;
2417 enum pipe pipe;
2418
Daniel Vetter9ca15302014-07-11 10:30:16 -07002419 mutex_lock(&dev_priv->psr.lock);
2420 if (!dev_priv->psr.enabled) {
2421 mutex_unlock(&dev_priv->psr.lock);
2422 return;
2423 }
2424
2425 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2426 pipe = to_intel_crtc(crtc)->pipe;
2427 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2428
2429 /*
2430 * On Haswell sprite plane updates don't result in a psr invalidating
2431 * signal in the hardware. Which means we need to manually fake this in
2432 * software for all flushes, not just when we've seen a preceding
2433 * invalidation through frontbuffer rendering.
2434 */
2435 if (IS_HASWELL(dev) &&
2436 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2437 intel_edp_psr_do_exit(dev);
2438
2439 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2440 schedule_delayed_work(&dev_priv->psr.work,
2441 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002442 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002443}
2444
2445void intel_edp_psr_init(struct drm_device *dev)
2446{
2447 struct drm_i915_private *dev_priv = dev->dev_private;
2448
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002449 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002450 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002451}
2452
Daniel Vettere8cb4552012-07-01 13:05:48 +02002453static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002454{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002455 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002456 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002457
2458 /* Make sure the panel is off before trying to change the mode. But also
2459 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002460 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002461 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002462 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002463 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002464
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002465 /* disable the port before the pipe on g4x */
2466 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002467 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002468}
2469
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002470static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002471{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002472 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002473 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002474
Ville Syrjälä49277c32014-03-31 18:21:26 +03002475 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002476 if (port == PORT_A)
2477 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002478}
2479
2480static void vlv_post_disable_dp(struct intel_encoder *encoder)
2481{
2482 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2483
2484 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002485}
2486
Ville Syrjälä580d3812014-04-09 13:29:00 +03002487static void chv_post_disable_dp(struct intel_encoder *encoder)
2488{
2489 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2490 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2491 struct drm_device *dev = encoder->base.dev;
2492 struct drm_i915_private *dev_priv = dev->dev_private;
2493 struct intel_crtc *intel_crtc =
2494 to_intel_crtc(encoder->base.crtc);
2495 enum dpio_channel ch = vlv_dport_to_channel(dport);
2496 enum pipe pipe = intel_crtc->pipe;
2497 u32 val;
2498
2499 intel_dp_link_down(intel_dp);
2500
2501 mutex_lock(&dev_priv->dpio_lock);
2502
2503 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002504 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002505 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002506 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002507
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002508 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2509 val |= CHV_PCS_REQ_SOFTRESET_EN;
2510 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2511
2512 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002513 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002514 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2515
2516 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2517 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2518 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002519
2520 mutex_unlock(&dev_priv->dpio_lock);
2521}
2522
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002523static void
2524_intel_dp_set_link_train(struct intel_dp *intel_dp,
2525 uint32_t *DP,
2526 uint8_t dp_train_pat)
2527{
2528 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2529 struct drm_device *dev = intel_dig_port->base.base.dev;
2530 struct drm_i915_private *dev_priv = dev->dev_private;
2531 enum port port = intel_dig_port->port;
2532
2533 if (HAS_DDI(dev)) {
2534 uint32_t temp = I915_READ(DP_TP_CTL(port));
2535
2536 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2537 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2538 else
2539 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2540
2541 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2542 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2543 case DP_TRAINING_PATTERN_DISABLE:
2544 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2545
2546 break;
2547 case DP_TRAINING_PATTERN_1:
2548 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2549 break;
2550 case DP_TRAINING_PATTERN_2:
2551 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2552 break;
2553 case DP_TRAINING_PATTERN_3:
2554 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2555 break;
2556 }
2557 I915_WRITE(DP_TP_CTL(port), temp);
2558
2559 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2560 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2561
2562 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2563 case DP_TRAINING_PATTERN_DISABLE:
2564 *DP |= DP_LINK_TRAIN_OFF_CPT;
2565 break;
2566 case DP_TRAINING_PATTERN_1:
2567 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2568 break;
2569 case DP_TRAINING_PATTERN_2:
2570 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2571 break;
2572 case DP_TRAINING_PATTERN_3:
2573 DRM_ERROR("DP training pattern 3 not supported\n");
2574 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2575 break;
2576 }
2577
2578 } else {
2579 if (IS_CHERRYVIEW(dev))
2580 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2581 else
2582 *DP &= ~DP_LINK_TRAIN_MASK;
2583
2584 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2585 case DP_TRAINING_PATTERN_DISABLE:
2586 *DP |= DP_LINK_TRAIN_OFF;
2587 break;
2588 case DP_TRAINING_PATTERN_1:
2589 *DP |= DP_LINK_TRAIN_PAT_1;
2590 break;
2591 case DP_TRAINING_PATTERN_2:
2592 *DP |= DP_LINK_TRAIN_PAT_2;
2593 break;
2594 case DP_TRAINING_PATTERN_3:
2595 if (IS_CHERRYVIEW(dev)) {
2596 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2597 } else {
2598 DRM_ERROR("DP training pattern 3 not supported\n");
2599 *DP |= DP_LINK_TRAIN_PAT_2;
2600 }
2601 break;
2602 }
2603 }
2604}
2605
2606static void intel_dp_enable_port(struct intel_dp *intel_dp)
2607{
2608 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002611 /* enable with pattern 1 (as per spec) */
2612 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2613 DP_TRAINING_PATTERN_1);
2614
2615 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2616 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002617
2618 /*
2619 * Magic for VLV/CHV. We _must_ first set up the register
2620 * without actually enabling the port, and then do another
2621 * write to enable the port. Otherwise link training will
2622 * fail when the power sequencer is freshly used for this port.
2623 */
2624 intel_dp->DP |= DP_PORT_EN;
2625
2626 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2627 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002628}
2629
Daniel Vettere8cb4552012-07-01 13:05:48 +02002630static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002631{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002632 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2633 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002634 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002635 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002637 if (WARN_ON(dp_reg & DP_PORT_EN))
2638 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002639
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002640 pps_lock(intel_dp);
2641
2642 if (IS_VALLEYVIEW(dev))
2643 vlv_init_panel_power_sequencer(intel_dp);
2644
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002645 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002646
2647 edp_panel_vdd_on(intel_dp);
2648 edp_panel_on(intel_dp);
2649 edp_panel_vdd_off(intel_dp, true);
2650
2651 pps_unlock(intel_dp);
2652
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002653 if (IS_VALLEYVIEW(dev))
2654 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2655
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002656 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2657 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002658 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002659 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002660}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002661
Jani Nikulaecff4f32013-09-06 07:38:29 +03002662static void g4x_enable_dp(struct intel_encoder *encoder)
2663{
Jani Nikula828f5c62013-09-05 16:44:45 +03002664 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2665
Jani Nikulaecff4f32013-09-06 07:38:29 +03002666 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002667 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002668}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002669
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002670static void vlv_enable_dp(struct intel_encoder *encoder)
2671{
Jani Nikula828f5c62013-09-05 16:44:45 +03002672 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2673
Daniel Vetter4be73782014-01-17 14:39:48 +01002674 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002675}
2676
Jani Nikulaecff4f32013-09-06 07:38:29 +03002677static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002678{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002679 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002680 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002681
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002682 intel_dp_prepare(encoder);
2683
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002684 /* Only ilk+ has port A */
2685 if (dport->port == PORT_A) {
2686 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002687 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002688 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002689}
2690
Ville Syrjälä83b84592014-10-16 21:29:51 +03002691static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2692{
2693 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2694 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2695 enum pipe pipe = intel_dp->pps_pipe;
2696 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2697
2698 edp_panel_vdd_off_sync(intel_dp);
2699
2700 /*
2701 * VLV seems to get confused when multiple power seqeuencers
2702 * have the same port selected (even if only one has power/vdd
2703 * enabled). The failure manifests as vlv_wait_port_ready() failing
2704 * CHV on the other hand doesn't seem to mind having the same port
2705 * selected in multiple power seqeuencers, but let's clear the
2706 * port select always when logically disconnecting a power sequencer
2707 * from a port.
2708 */
2709 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2710 pipe_name(pipe), port_name(intel_dig_port->port));
2711 I915_WRITE(pp_on_reg, 0);
2712 POSTING_READ(pp_on_reg);
2713
2714 intel_dp->pps_pipe = INVALID_PIPE;
2715}
2716
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002717static void vlv_steal_power_sequencer(struct drm_device *dev,
2718 enum pipe pipe)
2719{
2720 struct drm_i915_private *dev_priv = dev->dev_private;
2721 struct intel_encoder *encoder;
2722
2723 lockdep_assert_held(&dev_priv->pps_mutex);
2724
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002725 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2726 return;
2727
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002728 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2729 base.head) {
2730 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002731 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002732
2733 if (encoder->type != INTEL_OUTPUT_EDP)
2734 continue;
2735
2736 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002737 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002738
2739 if (intel_dp->pps_pipe != pipe)
2740 continue;
2741
2742 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002743 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002744
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002745 WARN(encoder->connectors_active,
2746 "stealing pipe %c power sequencer from active eDP port %c\n",
2747 pipe_name(pipe), port_name(port));
2748
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002749 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002750 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002751 }
2752}
2753
2754static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2755{
2756 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2757 struct intel_encoder *encoder = &intel_dig_port->base;
2758 struct drm_device *dev = encoder->base.dev;
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002761
2762 lockdep_assert_held(&dev_priv->pps_mutex);
2763
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002764 if (!is_edp(intel_dp))
2765 return;
2766
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002767 if (intel_dp->pps_pipe == crtc->pipe)
2768 return;
2769
2770 /*
2771 * If another power sequencer was being used on this
2772 * port previously make sure to turn off vdd there while
2773 * we still have control of it.
2774 */
2775 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002776 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002777
2778 /*
2779 * We may be stealing the power
2780 * sequencer from another port.
2781 */
2782 vlv_steal_power_sequencer(dev, crtc->pipe);
2783
2784 /* now it's all ours */
2785 intel_dp->pps_pipe = crtc->pipe;
2786
2787 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2788 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2789
2790 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002791 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2792 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002793}
2794
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002795static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2796{
2797 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2798 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002799 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002800 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002801 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002802 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002803 int pipe = intel_crtc->pipe;
2804 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002805
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002806 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002807
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002808 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002809 val = 0;
2810 if (pipe)
2811 val |= (1<<21);
2812 else
2813 val &= ~(1<<21);
2814 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002815 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2816 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2817 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002818
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002819 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002820
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002821 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002822}
2823
Jani Nikulaecff4f32013-09-06 07:38:29 +03002824static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002825{
2826 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2827 struct drm_device *dev = encoder->base.dev;
2828 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002829 struct intel_crtc *intel_crtc =
2830 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002831 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002832 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002833
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002834 intel_dp_prepare(encoder);
2835
Jesse Barnes89b667f2013-04-18 14:51:36 -07002836 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002837 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002838 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002839 DPIO_PCS_TX_LANE2_RESET |
2840 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002841 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002842 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2843 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2844 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2845 DPIO_PCS_CLK_SOFT_RESET);
2846
2847 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002848 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2849 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2850 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002851 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002852}
2853
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002854static void chv_pre_enable_dp(struct intel_encoder *encoder)
2855{
2856 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2857 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2858 struct drm_device *dev = encoder->base.dev;
2859 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002860 struct intel_crtc *intel_crtc =
2861 to_intel_crtc(encoder->base.crtc);
2862 enum dpio_channel ch = vlv_dport_to_channel(dport);
2863 int pipe = intel_crtc->pipe;
2864 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002865 u32 val;
2866
2867 mutex_lock(&dev_priv->dpio_lock);
2868
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002869 /* allow hardware to manage TX FIFO reset source */
2870 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2871 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2872 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2873
2874 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2875 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2876 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2877
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002878 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002879 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002880 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002881 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002882
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002883 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2884 val |= CHV_PCS_REQ_SOFTRESET_EN;
2885 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2886
2887 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002888 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002889 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2890
2891 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2892 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2893 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002894
2895 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002896 for (i = 0; i < 4; i++) {
2897 /* Set the latency optimal bit */
2898 data = (i == 1) ? 0x0 : 0x6;
2899 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2900 data << DPIO_FRC_LATENCY_SHFIT);
2901
2902 /* Set the upar bit */
2903 data = (i == 1) ? 0x0 : 0x1;
2904 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2905 data << DPIO_UPAR_SHIFT);
2906 }
2907
2908 /* Data lane stagger programming */
2909 /* FIXME: Fix up value only after power analysis */
2910
2911 mutex_unlock(&dev_priv->dpio_lock);
2912
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002913 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002914}
2915
Ville Syrjälä9197c882014-04-09 13:29:05 +03002916static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2917{
2918 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2919 struct drm_device *dev = encoder->base.dev;
2920 struct drm_i915_private *dev_priv = dev->dev_private;
2921 struct intel_crtc *intel_crtc =
2922 to_intel_crtc(encoder->base.crtc);
2923 enum dpio_channel ch = vlv_dport_to_channel(dport);
2924 enum pipe pipe = intel_crtc->pipe;
2925 u32 val;
2926
Ville Syrjälä625695f2014-06-28 02:04:02 +03002927 intel_dp_prepare(encoder);
2928
Ville Syrjälä9197c882014-04-09 13:29:05 +03002929 mutex_lock(&dev_priv->dpio_lock);
2930
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002931 /* program left/right clock distribution */
2932 if (pipe != PIPE_B) {
2933 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2934 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2935 if (ch == DPIO_CH0)
2936 val |= CHV_BUFLEFTENA1_FORCE;
2937 if (ch == DPIO_CH1)
2938 val |= CHV_BUFRIGHTENA1_FORCE;
2939 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2940 } else {
2941 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2942 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2943 if (ch == DPIO_CH0)
2944 val |= CHV_BUFLEFTENA2_FORCE;
2945 if (ch == DPIO_CH1)
2946 val |= CHV_BUFRIGHTENA2_FORCE;
2947 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2948 }
2949
Ville Syrjälä9197c882014-04-09 13:29:05 +03002950 /* program clock channel usage */
2951 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2952 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2953 if (pipe != PIPE_B)
2954 val &= ~CHV_PCS_USEDCLKCHANNEL;
2955 else
2956 val |= CHV_PCS_USEDCLKCHANNEL;
2957 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2958
2959 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2960 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2961 if (pipe != PIPE_B)
2962 val &= ~CHV_PCS_USEDCLKCHANNEL;
2963 else
2964 val |= CHV_PCS_USEDCLKCHANNEL;
2965 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2966
2967 /*
2968 * This a a bit weird since generally CL
2969 * matches the pipe, but here we need to
2970 * pick the CL based on the port.
2971 */
2972 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2973 if (pipe != PIPE_B)
2974 val &= ~CHV_CMN_USEDCLKCHANNEL;
2975 else
2976 val |= CHV_CMN_USEDCLKCHANNEL;
2977 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2978
2979 mutex_unlock(&dev_priv->dpio_lock);
2980}
2981
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002982/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002983 * Native read with retry for link status and receiver capability reads for
2984 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002985 *
2986 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2987 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002988 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002989static ssize_t
2990intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2991 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002992{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002993 ssize_t ret;
2994 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002995
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002996 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002997 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2998 if (ret == size)
2999 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003000 msleep(1);
3001 }
3002
Jani Nikula9d1a1032014-03-14 16:51:15 +02003003 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003004}
3005
3006/*
3007 * Fetch AUX CH registers 0x202 - 0x207 which contain
3008 * link status information
3009 */
3010static bool
Keith Packard93f62da2011-11-01 19:45:03 -07003011intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003012{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003013 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3014 DP_LANE0_1_STATUS,
3015 link_status,
3016 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003017}
3018
Paulo Zanoni11002442014-06-13 18:45:41 -03003019/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003020static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003021intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003022{
Paulo Zanoni30add222012-10-26 19:05:45 -02003023 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003024 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003025
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003026 if (INTEL_INFO(dev)->gen >= 9)
3027 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3028 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003030 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003032 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303033 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003034 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303035 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003036}
3037
3038static uint8_t
3039intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3040{
Paulo Zanoni30add222012-10-26 19:05:45 -02003041 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003042 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003043
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003044 if (INTEL_INFO(dev)->gen >= 9) {
3045 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3046 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3047 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3048 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3049 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3050 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3051 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3052 default:
3053 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3054 }
3055 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003056 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303057 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3058 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3059 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3060 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3061 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3062 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3063 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003064 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303065 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003066 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003067 } else if (IS_VALLEYVIEW(dev)) {
3068 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303069 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3070 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3071 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3072 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3073 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3074 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3075 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003076 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303077 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003078 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003079 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003080 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3082 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3083 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3084 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3085 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003086 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003088 }
3089 } else {
3090 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3092 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3094 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3095 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3096 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003098 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303099 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003100 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003101 }
3102}
3103
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003104static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
3105{
3106 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3107 struct drm_i915_private *dev_priv = dev->dev_private;
3108 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003109 struct intel_crtc *intel_crtc =
3110 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003111 unsigned long demph_reg_value, preemph_reg_value,
3112 uniqtranscale_reg_value;
3113 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003114 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003115 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003116
3117 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303118 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003119 preemph_reg_value = 0x0004000;
3120 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303121 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003122 demph_reg_value = 0x2B405555;
3123 uniqtranscale_reg_value = 0x552AB83A;
3124 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303125 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003126 demph_reg_value = 0x2B404040;
3127 uniqtranscale_reg_value = 0x5548B83A;
3128 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003130 demph_reg_value = 0x2B245555;
3131 uniqtranscale_reg_value = 0x5560B83A;
3132 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003134 demph_reg_value = 0x2B405555;
3135 uniqtranscale_reg_value = 0x5598DA3A;
3136 break;
3137 default:
3138 return 0;
3139 }
3140 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303141 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003142 preemph_reg_value = 0x0002000;
3143 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003145 demph_reg_value = 0x2B404040;
3146 uniqtranscale_reg_value = 0x5552B83A;
3147 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303148 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003149 demph_reg_value = 0x2B404848;
3150 uniqtranscale_reg_value = 0x5580B83A;
3151 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303152 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003153 demph_reg_value = 0x2B404040;
3154 uniqtranscale_reg_value = 0x55ADDA3A;
3155 break;
3156 default:
3157 return 0;
3158 }
3159 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303160 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003161 preemph_reg_value = 0x0000000;
3162 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303163 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003164 demph_reg_value = 0x2B305555;
3165 uniqtranscale_reg_value = 0x5570B83A;
3166 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303167 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003168 demph_reg_value = 0x2B2B4040;
3169 uniqtranscale_reg_value = 0x55ADDA3A;
3170 break;
3171 default:
3172 return 0;
3173 }
3174 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303175 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003176 preemph_reg_value = 0x0006000;
3177 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303178 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003179 demph_reg_value = 0x1B405555;
3180 uniqtranscale_reg_value = 0x55ADDA3A;
3181 break;
3182 default:
3183 return 0;
3184 }
3185 break;
3186 default:
3187 return 0;
3188 }
3189
Chris Wilson0980a602013-07-26 19:57:35 +01003190 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003191 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3192 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3193 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003194 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003195 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3196 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3197 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3198 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003199 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003200
3201 return 0;
3202}
3203
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003204static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3205{
3206 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3207 struct drm_i915_private *dev_priv = dev->dev_private;
3208 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3209 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003210 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003211 uint8_t train_set = intel_dp->train_set[0];
3212 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003213 enum pipe pipe = intel_crtc->pipe;
3214 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003215
3216 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303217 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003218 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303219 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003220 deemph_reg_value = 128;
3221 margin_reg_value = 52;
3222 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003224 deemph_reg_value = 128;
3225 margin_reg_value = 77;
3226 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003228 deemph_reg_value = 128;
3229 margin_reg_value = 102;
3230 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303231 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003232 deemph_reg_value = 128;
3233 margin_reg_value = 154;
3234 /* FIXME extra to set for 1200 */
3235 break;
3236 default:
3237 return 0;
3238 }
3239 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303240 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003241 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003243 deemph_reg_value = 85;
3244 margin_reg_value = 78;
3245 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303246 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003247 deemph_reg_value = 85;
3248 margin_reg_value = 116;
3249 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303250 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003251 deemph_reg_value = 85;
3252 margin_reg_value = 154;
3253 break;
3254 default:
3255 return 0;
3256 }
3257 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303258 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003259 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303260 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003261 deemph_reg_value = 64;
3262 margin_reg_value = 104;
3263 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303264 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003265 deemph_reg_value = 64;
3266 margin_reg_value = 154;
3267 break;
3268 default:
3269 return 0;
3270 }
3271 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303272 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003273 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003275 deemph_reg_value = 43;
3276 margin_reg_value = 154;
3277 break;
3278 default:
3279 return 0;
3280 }
3281 break;
3282 default:
3283 return 0;
3284 }
3285
3286 mutex_lock(&dev_priv->dpio_lock);
3287
3288 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003289 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3290 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003291 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3292 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003293 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3294
3295 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3296 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003297 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3298 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003299 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003300
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003301 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3302 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3303 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3304 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3305
3306 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3307 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3308 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3309 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3310
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003311 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003312 for (i = 0; i < 4; i++) {
3313 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3314 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3315 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3316 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3317 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003318
3319 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003320 for (i = 0; i < 4; i++) {
3321 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003322 val &= ~DPIO_SWING_MARGIN000_MASK;
3323 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003324 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3325 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003326
3327 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003328 for (i = 0; i < 4; i++) {
3329 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3330 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3331 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3332 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003333
3334 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303335 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003336 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003338
3339 /*
3340 * The document said it needs to set bit 27 for ch0 and bit 26
3341 * for ch1. Might be a typo in the doc.
3342 * For now, for this unique transition scale selection, set bit
3343 * 27 for ch0 and ch1.
3344 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003345 for (i = 0; i < 4; i++) {
3346 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3347 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3348 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3349 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003350
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003351 for (i = 0; i < 4; i++) {
3352 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3353 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3354 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3355 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3356 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003357 }
3358
3359 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003360 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3361 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3362 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3363
3364 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3365 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3366 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003367
3368 /* LRC Bypass */
3369 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3370 val |= DPIO_LRC_BYPASS;
3371 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3372
3373 mutex_unlock(&dev_priv->dpio_lock);
3374
3375 return 0;
3376}
3377
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003378static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003379intel_get_adjust_train(struct intel_dp *intel_dp,
3380 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003381{
3382 uint8_t v = 0;
3383 uint8_t p = 0;
3384 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003385 uint8_t voltage_max;
3386 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003387
Jesse Barnes33a34e42010-09-08 12:42:02 -07003388 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003389 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3390 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003391
3392 if (this_v > v)
3393 v = this_v;
3394 if (this_p > p)
3395 p = this_p;
3396 }
3397
Keith Packard1a2eb462011-11-16 16:26:07 -08003398 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003399 if (v >= voltage_max)
3400 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003401
Keith Packard1a2eb462011-11-16 16:26:07 -08003402 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3403 if (p >= preemph_max)
3404 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003405
3406 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003407 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003408}
3409
3410static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003411intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003412{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003413 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003414
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003415 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303416 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003417 default:
3418 signal_levels |= DP_VOLTAGE_0_4;
3419 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303420 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003421 signal_levels |= DP_VOLTAGE_0_6;
3422 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303423 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003424 signal_levels |= DP_VOLTAGE_0_8;
3425 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303426 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003427 signal_levels |= DP_VOLTAGE_1_2;
3428 break;
3429 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003430 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303431 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003432 default:
3433 signal_levels |= DP_PRE_EMPHASIS_0;
3434 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303435 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003436 signal_levels |= DP_PRE_EMPHASIS_3_5;
3437 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303438 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003439 signal_levels |= DP_PRE_EMPHASIS_6;
3440 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303441 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003442 signal_levels |= DP_PRE_EMPHASIS_9_5;
3443 break;
3444 }
3445 return signal_levels;
3446}
3447
Zhenyu Wange3421a12010-04-08 09:43:27 +08003448/* Gen6's DP voltage swing and pre-emphasis control */
3449static uint32_t
3450intel_gen6_edp_signal_levels(uint8_t train_set)
3451{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003452 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3453 DP_TRAIN_PRE_EMPHASIS_MASK);
3454 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303455 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3456 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003457 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303458 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003459 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303460 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3461 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003462 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303463 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3464 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003465 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3467 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003468 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003469 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003470 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3471 "0x%x\n", signal_levels);
3472 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003473 }
3474}
3475
Keith Packard1a2eb462011-11-16 16:26:07 -08003476/* Gen7's DP voltage swing and pre-emphasis control */
3477static uint32_t
3478intel_gen7_edp_signal_levels(uint8_t train_set)
3479{
3480 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3481 DP_TRAIN_PRE_EMPHASIS_MASK);
3482 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003484 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303485 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003486 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003488 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3489
Sonika Jindalbd600182014-08-08 16:23:41 +05303490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003491 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303492 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003493 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3494
Sonika Jindalbd600182014-08-08 16:23:41 +05303495 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003496 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303497 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003498 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3499
3500 default:
3501 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3502 "0x%x\n", signal_levels);
3503 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3504 }
3505}
3506
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003507/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3508static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003509intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003510{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003511 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3512 DP_TRAIN_PRE_EMPHASIS_MASK);
3513 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303515 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303516 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303517 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303518 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303519 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303520 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303521 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003522
Sonika Jindalbd600182014-08-08 16:23:41 +05303523 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303524 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303525 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303526 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303527 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303528 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003529
Sonika Jindalbd600182014-08-08 16:23:41 +05303530 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303531 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303532 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303533 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003534 default:
3535 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3536 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303537 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003538 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003539}
3540
Paulo Zanonif0a34242012-12-06 16:51:50 -02003541/* Properly updates "DP" with the correct signal levels. */
3542static void
3543intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3544{
3545 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003546 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003547 struct drm_device *dev = intel_dig_port->base.base.dev;
3548 uint32_t signal_levels, mask;
3549 uint8_t train_set = intel_dp->train_set[0];
3550
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003551 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003552 signal_levels = intel_hsw_signal_levels(train_set);
3553 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003554 } else if (IS_CHERRYVIEW(dev)) {
3555 signal_levels = intel_chv_signal_levels(intel_dp);
3556 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003557 } else if (IS_VALLEYVIEW(dev)) {
3558 signal_levels = intel_vlv_signal_levels(intel_dp);
3559 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003560 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003561 signal_levels = intel_gen7_edp_signal_levels(train_set);
3562 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003563 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003564 signal_levels = intel_gen6_edp_signal_levels(train_set);
3565 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3566 } else {
3567 signal_levels = intel_gen4_signal_levels(train_set);
3568 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3569 }
3570
3571 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3572
3573 *DP = (*DP & ~mask) | signal_levels;
3574}
3575
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003576static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003577intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003578 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003579 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003580{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003581 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3582 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003583 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003584 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3585 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003586
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003587 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003588
Jani Nikula70aff662013-09-27 15:10:44 +03003589 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003590 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003591
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003592 buf[0] = dp_train_pat;
3593 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003594 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003595 /* don't write DP_TRAINING_LANEx_SET on disable */
3596 len = 1;
3597 } else {
3598 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3599 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3600 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003601 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003602
Jani Nikula9d1a1032014-03-14 16:51:15 +02003603 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3604 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003605
3606 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607}
3608
Jani Nikula70aff662013-09-27 15:10:44 +03003609static bool
3610intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3611 uint8_t dp_train_pat)
3612{
Jani Nikula953d22e2013-10-04 15:08:47 +03003613 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003614 intel_dp_set_signal_levels(intel_dp, DP);
3615 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3616}
3617
3618static bool
3619intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003620 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003621{
3622 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3623 struct drm_device *dev = intel_dig_port->base.base.dev;
3624 struct drm_i915_private *dev_priv = dev->dev_private;
3625 int ret;
3626
3627 intel_get_adjust_train(intel_dp, link_status);
3628 intel_dp_set_signal_levels(intel_dp, DP);
3629
3630 I915_WRITE(intel_dp->output_reg, *DP);
3631 POSTING_READ(intel_dp->output_reg);
3632
Jani Nikula9d1a1032014-03-14 16:51:15 +02003633 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3634 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003635
3636 return ret == intel_dp->lane_count;
3637}
3638
Imre Deak3ab9c632013-05-03 12:57:41 +03003639static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3640{
3641 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3642 struct drm_device *dev = intel_dig_port->base.base.dev;
3643 struct drm_i915_private *dev_priv = dev->dev_private;
3644 enum port port = intel_dig_port->port;
3645 uint32_t val;
3646
3647 if (!HAS_DDI(dev))
3648 return;
3649
3650 val = I915_READ(DP_TP_CTL(port));
3651 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3652 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3653 I915_WRITE(DP_TP_CTL(port), val);
3654
3655 /*
3656 * On PORT_A we can have only eDP in SST mode. There the only reason
3657 * we need to set idle transmission mode is to work around a HW issue
3658 * where we enable the pipe while not in idle link-training mode.
3659 * In this case there is requirement to wait for a minimum number of
3660 * idle patterns to be sent.
3661 */
3662 if (port == PORT_A)
3663 return;
3664
3665 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3666 1))
3667 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3668}
3669
Jesse Barnes33a34e42010-09-08 12:42:02 -07003670/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003671void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003672intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003673{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003674 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003675 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003676 int i;
3677 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003678 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003679 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003680 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003681
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003682 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003683 intel_ddi_prepare_link_retrain(encoder);
3684
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003685 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003686 link_config[0] = intel_dp->link_bw;
3687 link_config[1] = intel_dp->lane_count;
3688 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3689 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003690 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003691
3692 link_config[0] = 0;
3693 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003694 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003695
3696 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003697
Jani Nikula70aff662013-09-27 15:10:44 +03003698 /* clock recovery */
3699 if (!intel_dp_reset_link_train(intel_dp, &DP,
3700 DP_TRAINING_PATTERN_1 |
3701 DP_LINK_SCRAMBLING_DISABLE)) {
3702 DRM_ERROR("failed to enable link training\n");
3703 return;
3704 }
3705
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003706 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003707 voltage_tries = 0;
3708 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003709 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003710 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003711
Daniel Vettera7c96552012-10-18 10:15:30 +02003712 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003713 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3714 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003715 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003716 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003717
Daniel Vetter01916272012-10-18 10:15:25 +02003718 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003719 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003720 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003721 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003722
3723 /* Check to see if we've tried the max voltage */
3724 for (i = 0; i < intel_dp->lane_count; i++)
3725 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3726 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003727 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003728 ++loop_tries;
3729 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003730 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003731 break;
3732 }
Jani Nikula70aff662013-09-27 15:10:44 +03003733 intel_dp_reset_link_train(intel_dp, &DP,
3734 DP_TRAINING_PATTERN_1 |
3735 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003736 voltage_tries = 0;
3737 continue;
3738 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003739
3740 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003741 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003742 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003743 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003744 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003745 break;
3746 }
3747 } else
3748 voltage_tries = 0;
3749 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003750
Jani Nikula70aff662013-09-27 15:10:44 +03003751 /* Update training set as requested by target */
3752 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3753 DRM_ERROR("failed to update link training\n");
3754 break;
3755 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003756 }
3757
Jesse Barnes33a34e42010-09-08 12:42:02 -07003758 intel_dp->DP = DP;
3759}
3760
Paulo Zanonic19b0662012-10-15 15:51:41 -03003761void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003762intel_dp_complete_link_train(struct intel_dp *intel_dp)
3763{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003764 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003765 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003766 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003767 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3768
3769 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3770 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3771 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003772
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003773 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003774 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003775 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003776 DP_LINK_SCRAMBLING_DISABLE)) {
3777 DRM_ERROR("failed to start channel equalization\n");
3778 return;
3779 }
3780
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003781 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003782 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003783 channel_eq = false;
3784 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003785 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003786
Jesse Barnes37f80972011-01-05 14:45:24 -08003787 if (cr_tries > 5) {
3788 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003789 break;
3790 }
3791
Daniel Vettera7c96552012-10-18 10:15:30 +02003792 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003793 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3794 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003795 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003796 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003797
Jesse Barnes37f80972011-01-05 14:45:24 -08003798 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003799 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003800 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003801 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003802 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003803 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003804 cr_tries++;
3805 continue;
3806 }
3807
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003808 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003809 channel_eq = true;
3810 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003811 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003812
Jesse Barnes37f80972011-01-05 14:45:24 -08003813 /* Try 5 times, then try clock recovery if that fails */
3814 if (tries > 5) {
3815 intel_dp_link_down(intel_dp);
3816 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003817 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003818 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003819 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003820 tries = 0;
3821 cr_tries++;
3822 continue;
3823 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003824
Jani Nikula70aff662013-09-27 15:10:44 +03003825 /* Update training set as requested by target */
3826 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3827 DRM_ERROR("failed to update link training\n");
3828 break;
3829 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003830 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003831 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003832
Imre Deak3ab9c632013-05-03 12:57:41 +03003833 intel_dp_set_idle_link_train(intel_dp);
3834
3835 intel_dp->DP = DP;
3836
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003837 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003838 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003839
Imre Deak3ab9c632013-05-03 12:57:41 +03003840}
3841
3842void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3843{
Jani Nikula70aff662013-09-27 15:10:44 +03003844 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003845 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003846}
3847
3848static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003849intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003850{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003851 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003852 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003853 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003854 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003855 struct intel_crtc *intel_crtc =
3856 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003857 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003858
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003859 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003860 return;
3861
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003862 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003863 return;
3864
Zhao Yakui28c97732009-10-09 11:39:41 +08003865 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003866
Imre Deakbc7d38a2013-05-16 14:40:36 +03003867 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003868 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003869 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003870 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003871 if (IS_CHERRYVIEW(dev))
3872 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3873 else
3874 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003875 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003876 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003877 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003878
Daniel Vetter493a7082012-05-30 12:31:56 +02003879 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003880 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003881 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003882
Eric Anholt5bddd172010-11-18 09:32:59 +08003883 /* Hardware workaround: leaving our transcoder select
3884 * set to transcoder B while it's off will prevent the
3885 * corresponding HDMI output on transcoder A.
3886 *
3887 * Combine this with another hardware workaround:
3888 * transcoder select bit can only be cleared while the
3889 * port is enabled.
3890 */
3891 DP &= ~DP_PIPEB_SELECT;
3892 I915_WRITE(intel_dp->output_reg, DP);
3893
3894 /* Changes to enable or select take place the vblank
3895 * after being written.
3896 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003897 if (WARN_ON(crtc == NULL)) {
3898 /* We should never try to disable a port without a crtc
3899 * attached. For paranoia keep the code around for a
3900 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003901 POSTING_READ(intel_dp->output_reg);
3902 msleep(50);
3903 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003904 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003905 }
3906
Wu Fengguang832afda2011-12-09 20:42:21 +08003907 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003908 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3909 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003910 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003911}
3912
Keith Packard26d61aa2011-07-25 20:01:09 -07003913static bool
3914intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003915{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003916 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3917 struct drm_device *dev = dig_port->base.base.dev;
3918 struct drm_i915_private *dev_priv = dev->dev_private;
3919
Jani Nikula9d1a1032014-03-14 16:51:15 +02003920 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3921 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003922 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003923
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003924 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003925
Adam Jacksonedb39242012-09-18 10:58:49 -04003926 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3927 return false; /* DPCD not present */
3928
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003929 /* Check if the panel supports PSR */
3930 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003931 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003932 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3933 intel_dp->psr_dpcd,
3934 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003935 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3936 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003937 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003938 }
Jani Nikula50003932013-09-20 16:42:17 +03003939 }
3940
Todd Previte06ea66b2014-01-20 10:19:39 -07003941 /* Training Pattern 3 support */
3942 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3943 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3944 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003945 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003946 } else
3947 intel_dp->use_tps3 = false;
3948
Adam Jacksonedb39242012-09-18 10:58:49 -04003949 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3950 DP_DWN_STRM_PORT_PRESENT))
3951 return true; /* native DP sink */
3952
3953 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3954 return true; /* no per-port downstream info */
3955
Jani Nikula9d1a1032014-03-14 16:51:15 +02003956 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3957 intel_dp->downstream_ports,
3958 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003959 return false; /* downstream port status fetch failed */
3960
3961 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003962}
3963
Adam Jackson0d198322012-05-14 16:05:47 -04003964static void
3965intel_dp_probe_oui(struct intel_dp *intel_dp)
3966{
3967 u8 buf[3];
3968
3969 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3970 return;
3971
Jani Nikula9d1a1032014-03-14 16:51:15 +02003972 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003973 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3974 buf[0], buf[1], buf[2]);
3975
Jani Nikula9d1a1032014-03-14 16:51:15 +02003976 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003977 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3978 buf[0], buf[1], buf[2]);
3979}
3980
Dave Airlie0e32b392014-05-02 14:02:48 +10003981static bool
3982intel_dp_probe_mst(struct intel_dp *intel_dp)
3983{
3984 u8 buf[1];
3985
3986 if (!intel_dp->can_mst)
3987 return false;
3988
3989 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3990 return false;
3991
Dave Airlie0e32b392014-05-02 14:02:48 +10003992 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3993 if (buf[0] & DP_MST_CAP) {
3994 DRM_DEBUG_KMS("Sink is MST capable\n");
3995 intel_dp->is_mst = true;
3996 } else {
3997 DRM_DEBUG_KMS("Sink is not MST capable\n");
3998 intel_dp->is_mst = false;
3999 }
4000 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004001
4002 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4003 return intel_dp->is_mst;
4004}
4005
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004006int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4007{
4008 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4009 struct drm_device *dev = intel_dig_port->base.base.dev;
4010 struct intel_crtc *intel_crtc =
4011 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004012 u8 buf;
4013 int test_crc_count;
4014 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004015
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004016 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004017 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004018
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004019 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004020 return -ENOTTY;
4021
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004022 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004023 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004024
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004025 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004026 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004027 return -EIO;
4028
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004029 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
4030 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004031 test_crc_count = buf & DP_TEST_COUNT_MASK;
4032
4033 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004034 if (drm_dp_dpcd_readb(&intel_dp->aux,
4035 DP_TEST_SINK_MISC, &buf) < 0)
4036 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004037 intel_wait_for_vblank(dev, intel_crtc->pipe);
4038 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4039
4040 if (attempts == 0) {
4041 DRM_ERROR("Panel is unable to calculate CRC after 6 vblanks\n");
4042 return -EIO;
4043 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004044
Jani Nikula9d1a1032014-03-14 16:51:15 +02004045 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004046 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004047
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004048 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4049 return -EIO;
4050 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4051 buf & ~DP_TEST_SINK_START) < 0)
4052 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004053
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004054 return 0;
4055}
4056
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004057static bool
4058intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4059{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004060 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4061 DP_DEVICE_SERVICE_IRQ_VECTOR,
4062 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004063}
4064
Dave Airlie0e32b392014-05-02 14:02:48 +10004065static bool
4066intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4067{
4068 int ret;
4069
4070 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4071 DP_SINK_COUNT_ESI,
4072 sink_irq_vector, 14);
4073 if (ret != 14)
4074 return false;
4075
4076 return true;
4077}
4078
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004079static void
4080intel_dp_handle_test_request(struct intel_dp *intel_dp)
4081{
4082 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004083 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004084}
4085
Dave Airlie0e32b392014-05-02 14:02:48 +10004086static int
4087intel_dp_check_mst_status(struct intel_dp *intel_dp)
4088{
4089 bool bret;
4090
4091 if (intel_dp->is_mst) {
4092 u8 esi[16] = { 0 };
4093 int ret = 0;
4094 int retry;
4095 bool handled;
4096 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4097go_again:
4098 if (bret == true) {
4099
4100 /* check link status - esi[10] = 0x200c */
4101 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4102 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4103 intel_dp_start_link_train(intel_dp);
4104 intel_dp_complete_link_train(intel_dp);
4105 intel_dp_stop_link_train(intel_dp);
4106 }
4107
4108 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4109 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4110
4111 if (handled) {
4112 for (retry = 0; retry < 3; retry++) {
4113 int wret;
4114 wret = drm_dp_dpcd_write(&intel_dp->aux,
4115 DP_SINK_COUNT_ESI+1,
4116 &esi[1], 3);
4117 if (wret == 3) {
4118 break;
4119 }
4120 }
4121
4122 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4123 if (bret == true) {
4124 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
4125 goto go_again;
4126 }
4127 } else
4128 ret = 0;
4129
4130 return ret;
4131 } else {
4132 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4133 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4134 intel_dp->is_mst = false;
4135 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4136 /* send a hotplug event */
4137 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4138 }
4139 }
4140 return -EINVAL;
4141}
4142
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004143/*
4144 * According to DP spec
4145 * 5.1.2:
4146 * 1. Read DPCD
4147 * 2. Configure link according to Receiver Capabilities
4148 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4149 * 4. Check link status on receipt of hot-plug interrupt
4150 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004151void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004152intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004153{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004154 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004155 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004156 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004157 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004158
Dave Airlie5b215bc2014-08-05 10:40:20 +10004159 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4160
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004161 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004162 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004163
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004164 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004165 return;
4166
Imre Deak1a125d82014-08-18 14:42:46 +03004167 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4168 return;
4169
Keith Packard92fd8fd2011-07-25 19:50:10 -07004170 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004171 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004172 return;
4173 }
4174
Keith Packard92fd8fd2011-07-25 19:50:10 -07004175 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004176 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004177 return;
4178 }
4179
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004180 /* Try to read the source of the interrupt */
4181 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4182 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4183 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004184 drm_dp_dpcd_writeb(&intel_dp->aux,
4185 DP_DEVICE_SERVICE_IRQ_VECTOR,
4186 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004187
4188 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4189 intel_dp_handle_test_request(intel_dp);
4190 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4191 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4192 }
4193
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004194 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004195 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004196 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004197 intel_dp_start_link_train(intel_dp);
4198 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004199 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004200 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004201}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004202
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004203/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004204static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004205intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004206{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004207 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004208 uint8_t type;
4209
4210 if (!intel_dp_get_dpcd(intel_dp))
4211 return connector_status_disconnected;
4212
4213 /* if there's no downstream port, we're done */
4214 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004215 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004216
4217 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004218 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4219 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004220 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004221
4222 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4223 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004224 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004225
Adam Jackson23235172012-09-20 16:42:45 -04004226 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4227 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004228 }
4229
4230 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004231 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004232 return connector_status_connected;
4233
4234 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004235 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4236 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4237 if (type == DP_DS_PORT_TYPE_VGA ||
4238 type == DP_DS_PORT_TYPE_NON_EDID)
4239 return connector_status_unknown;
4240 } else {
4241 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4242 DP_DWN_STRM_PORT_TYPE_MASK;
4243 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4244 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4245 return connector_status_unknown;
4246 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004247
4248 /* Anything else is out of spec, warn and ignore */
4249 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004250 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004251}
4252
4253static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004254edp_detect(struct intel_dp *intel_dp)
4255{
4256 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4257 enum drm_connector_status status;
4258
4259 status = intel_panel_detect(dev);
4260 if (status == connector_status_unknown)
4261 status = connector_status_connected;
4262
4263 return status;
4264}
4265
4266static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004267ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004268{
Paulo Zanoni30add222012-10-26 19:05:45 -02004269 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004270 struct drm_i915_private *dev_priv = dev->dev_private;
4271 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004272
Damien Lespiau1b469632012-12-13 16:09:01 +00004273 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4274 return connector_status_disconnected;
4275
Keith Packard26d61aa2011-07-25 20:01:09 -07004276 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004277}
4278
Dave Airlie2a592be2014-09-01 16:58:12 +10004279static int g4x_digital_port_connected(struct drm_device *dev,
4280 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004281{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004282 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004283 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004284
Todd Previte232a6ee2014-01-23 00:13:41 -07004285 if (IS_VALLEYVIEW(dev)) {
4286 switch (intel_dig_port->port) {
4287 case PORT_B:
4288 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4289 break;
4290 case PORT_C:
4291 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4292 break;
4293 case PORT_D:
4294 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4295 break;
4296 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004297 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004298 }
4299 } else {
4300 switch (intel_dig_port->port) {
4301 case PORT_B:
4302 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4303 break;
4304 case PORT_C:
4305 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4306 break;
4307 case PORT_D:
4308 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4309 break;
4310 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004311 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004312 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004313 }
4314
Chris Wilson10f76a32012-05-11 18:01:32 +01004315 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004316 return 0;
4317 return 1;
4318}
4319
4320static enum drm_connector_status
4321g4x_dp_detect(struct intel_dp *intel_dp)
4322{
4323 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4324 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4325 int ret;
4326
4327 /* Can't disconnect eDP, but you can close the lid... */
4328 if (is_edp(intel_dp)) {
4329 enum drm_connector_status status;
4330
4331 status = intel_panel_detect(dev);
4332 if (status == connector_status_unknown)
4333 status = connector_status_connected;
4334 return status;
4335 }
4336
4337 ret = g4x_digital_port_connected(dev, intel_dig_port);
4338 if (ret == -EINVAL)
4339 return connector_status_unknown;
4340 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004341 return connector_status_disconnected;
4342
Keith Packard26d61aa2011-07-25 20:01:09 -07004343 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004344}
4345
Keith Packard8c241fe2011-09-28 16:38:44 -07004346static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004347intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004348{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004349 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004350
Jani Nikula9cd300e2012-10-19 14:51:52 +03004351 /* use cached edid if we have one */
4352 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004353 /* invalid edid */
4354 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004355 return NULL;
4356
Jani Nikula55e9ede2013-10-01 10:38:54 +03004357 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004358 } else
4359 return drm_get_edid(&intel_connector->base,
4360 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004361}
4362
Chris Wilsonbeb60602014-09-02 20:04:00 +01004363static void
4364intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004365{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004366 struct intel_connector *intel_connector = intel_dp->attached_connector;
4367 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004368
Chris Wilsonbeb60602014-09-02 20:04:00 +01004369 edid = intel_dp_get_edid(intel_dp);
4370 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004371
Chris Wilsonbeb60602014-09-02 20:04:00 +01004372 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4373 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4374 else
4375 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4376}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004377
Chris Wilsonbeb60602014-09-02 20:04:00 +01004378static void
4379intel_dp_unset_edid(struct intel_dp *intel_dp)
4380{
4381 struct intel_connector *intel_connector = intel_dp->attached_connector;
4382
4383 kfree(intel_connector->detect_edid);
4384 intel_connector->detect_edid = NULL;
4385
4386 intel_dp->has_audio = false;
4387}
4388
4389static enum intel_display_power_domain
4390intel_dp_power_get(struct intel_dp *dp)
4391{
4392 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4393 enum intel_display_power_domain power_domain;
4394
4395 power_domain = intel_display_port_power_domain(encoder);
4396 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4397
4398 return power_domain;
4399}
4400
4401static void
4402intel_dp_power_put(struct intel_dp *dp,
4403 enum intel_display_power_domain power_domain)
4404{
4405 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4406 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004407}
4408
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004409static enum drm_connector_status
4410intel_dp_detect(struct drm_connector *connector, bool force)
4411{
4412 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004413 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4414 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004415 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004416 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004417 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004418 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004419
Chris Wilson164c8592013-07-20 20:27:08 +01004420 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004421 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004422 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004423
Dave Airlie0e32b392014-05-02 14:02:48 +10004424 if (intel_dp->is_mst) {
4425 /* MST devices are disconnected from a monitor POV */
4426 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4427 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004428 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004429 }
4430
Chris Wilsonbeb60602014-09-02 20:04:00 +01004431 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004432
Chris Wilsond410b562014-09-02 20:03:59 +01004433 /* Can't disconnect eDP, but you can close the lid... */
4434 if (is_edp(intel_dp))
4435 status = edp_detect(intel_dp);
4436 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004437 status = ironlake_dp_detect(intel_dp);
4438 else
4439 status = g4x_dp_detect(intel_dp);
4440 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004441 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004442
Adam Jackson0d198322012-05-14 16:05:47 -04004443 intel_dp_probe_oui(intel_dp);
4444
Dave Airlie0e32b392014-05-02 14:02:48 +10004445 ret = intel_dp_probe_mst(intel_dp);
4446 if (ret) {
4447 /* if we are in MST mode then this connector
4448 won't appear connected or have anything with EDID on it */
4449 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4450 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4451 status = connector_status_disconnected;
4452 goto out;
4453 }
4454
Chris Wilsonbeb60602014-09-02 20:04:00 +01004455 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004456
Paulo Zanonid63885d2012-10-26 19:05:49 -02004457 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4458 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004459 status = connector_status_connected;
4460
4461out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004462 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004463 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004464}
4465
Chris Wilsonbeb60602014-09-02 20:04:00 +01004466static void
4467intel_dp_force(struct drm_connector *connector)
4468{
4469 struct intel_dp *intel_dp = intel_attached_dp(connector);
4470 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4471 enum intel_display_power_domain power_domain;
4472
4473 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4474 connector->base.id, connector->name);
4475 intel_dp_unset_edid(intel_dp);
4476
4477 if (connector->status != connector_status_connected)
4478 return;
4479
4480 power_domain = intel_dp_power_get(intel_dp);
4481
4482 intel_dp_set_edid(intel_dp);
4483
4484 intel_dp_power_put(intel_dp, power_domain);
4485
4486 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4487 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4488}
4489
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004490static int intel_dp_get_modes(struct drm_connector *connector)
4491{
Jani Nikuladd06f902012-10-19 14:51:50 +03004492 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004493 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004494
Chris Wilsonbeb60602014-09-02 20:04:00 +01004495 edid = intel_connector->detect_edid;
4496 if (edid) {
4497 int ret = intel_connector_update_modes(connector, edid);
4498 if (ret)
4499 return ret;
4500 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004501
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004502 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004503 if (is_edp(intel_attached_dp(connector)) &&
4504 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004505 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004506
4507 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004508 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004509 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004510 drm_mode_probed_add(connector, mode);
4511 return 1;
4512 }
4513 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004514
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004515 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004516}
4517
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004518static bool
4519intel_dp_detect_audio(struct drm_connector *connector)
4520{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004521 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004522 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004523
Chris Wilsonbeb60602014-09-02 20:04:00 +01004524 edid = to_intel_connector(connector)->detect_edid;
4525 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004526 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004527
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004528 return has_audio;
4529}
4530
Chris Wilsonf6849602010-09-19 09:29:33 +01004531static int
4532intel_dp_set_property(struct drm_connector *connector,
4533 struct drm_property *property,
4534 uint64_t val)
4535{
Chris Wilsone953fd72011-02-21 22:23:52 +00004536 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004537 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004538 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4539 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004540 int ret;
4541
Rob Clark662595d2012-10-11 20:36:04 -05004542 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004543 if (ret)
4544 return ret;
4545
Chris Wilson3f43c482011-05-12 22:17:24 +01004546 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004547 int i = val;
4548 bool has_audio;
4549
4550 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004551 return 0;
4552
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004553 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004554
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004555 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004556 has_audio = intel_dp_detect_audio(connector);
4557 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004558 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004559
4560 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004561 return 0;
4562
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004563 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004564 goto done;
4565 }
4566
Chris Wilsone953fd72011-02-21 22:23:52 +00004567 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004568 bool old_auto = intel_dp->color_range_auto;
4569 uint32_t old_range = intel_dp->color_range;
4570
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004571 switch (val) {
4572 case INTEL_BROADCAST_RGB_AUTO:
4573 intel_dp->color_range_auto = true;
4574 break;
4575 case INTEL_BROADCAST_RGB_FULL:
4576 intel_dp->color_range_auto = false;
4577 intel_dp->color_range = 0;
4578 break;
4579 case INTEL_BROADCAST_RGB_LIMITED:
4580 intel_dp->color_range_auto = false;
4581 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4582 break;
4583 default:
4584 return -EINVAL;
4585 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004586
4587 if (old_auto == intel_dp->color_range_auto &&
4588 old_range == intel_dp->color_range)
4589 return 0;
4590
Chris Wilsone953fd72011-02-21 22:23:52 +00004591 goto done;
4592 }
4593
Yuly Novikov53b41832012-10-26 12:04:00 +03004594 if (is_edp(intel_dp) &&
4595 property == connector->dev->mode_config.scaling_mode_property) {
4596 if (val == DRM_MODE_SCALE_NONE) {
4597 DRM_DEBUG_KMS("no scaling not supported\n");
4598 return -EINVAL;
4599 }
4600
4601 if (intel_connector->panel.fitting_mode == val) {
4602 /* the eDP scaling property is not changed */
4603 return 0;
4604 }
4605 intel_connector->panel.fitting_mode = val;
4606
4607 goto done;
4608 }
4609
Chris Wilsonf6849602010-09-19 09:29:33 +01004610 return -EINVAL;
4611
4612done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004613 if (intel_encoder->base.crtc)
4614 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004615
4616 return 0;
4617}
4618
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004619static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004620intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004621{
Jani Nikula1d508702012-10-19 14:51:49 +03004622 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004623
Chris Wilson10e972d2014-09-04 21:43:45 +01004624 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004625
Jani Nikula9cd300e2012-10-19 14:51:52 +03004626 if (!IS_ERR_OR_NULL(intel_connector->edid))
4627 kfree(intel_connector->edid);
4628
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004629 /* Can't call is_edp() since the encoder may have been destroyed
4630 * already. */
4631 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004632 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004633
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004634 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004635 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004636}
4637
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004638void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004639{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004640 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4641 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004642
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004643 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004644 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004645 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004646 if (is_edp(intel_dp)) {
4647 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004648 /*
4649 * vdd might still be enabled do to the delayed vdd off.
4650 * Make sure vdd is actually turned off here.
4651 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004652 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004653 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004654 pps_unlock(intel_dp);
4655
Clint Taylor01527b32014-07-07 13:01:46 -07004656 if (intel_dp->edp_notifier.notifier_call) {
4657 unregister_reboot_notifier(&intel_dp->edp_notifier);
4658 intel_dp->edp_notifier.notifier_call = NULL;
4659 }
Keith Packardbd943152011-09-18 23:09:52 -07004660 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004661 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004662}
4663
Imre Deak07f9cd02014-08-18 14:42:45 +03004664static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4665{
4666 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4667
4668 if (!is_edp(intel_dp))
4669 return;
4670
Ville Syrjälä951468f2014-09-04 14:55:31 +03004671 /*
4672 * vdd might still be enabled do to the delayed vdd off.
4673 * Make sure vdd is actually turned off here.
4674 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004675 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004676 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004677 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004678}
4679
Imre Deak6d93c0c2014-07-31 14:03:36 +03004680static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4681{
4682 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4683}
4684
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004685static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004686 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004687 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004688 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004689 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004690 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004691 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004692};
4693
4694static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4695 .get_modes = intel_dp_get_modes,
4696 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004697 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004698};
4699
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004700static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004701 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004702 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004703};
4704
Dave Airlie0e32b392014-05-02 14:02:48 +10004705void
Eric Anholt21d40d32010-03-25 11:11:14 -07004706intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004707{
Dave Airlie0e32b392014-05-02 14:02:48 +10004708 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004709}
4710
Dave Airlie13cf5502014-06-18 11:29:35 +10004711bool
4712intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4713{
4714 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004715 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004716 struct drm_device *dev = intel_dig_port->base.base.dev;
4717 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004718 enum intel_display_power_domain power_domain;
4719 bool ret = true;
4720
Dave Airlie0e32b392014-05-02 14:02:48 +10004721 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4722 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004723
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004724 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4725 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004726 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004727
Imre Deak1c767b32014-08-18 14:42:42 +03004728 power_domain = intel_display_port_power_domain(intel_encoder);
4729 intel_display_power_get(dev_priv, power_domain);
4730
Dave Airlie0e32b392014-05-02 14:02:48 +10004731 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004732
4733 if (HAS_PCH_SPLIT(dev)) {
4734 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4735 goto mst_fail;
4736 } else {
4737 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4738 goto mst_fail;
4739 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004740
4741 if (!intel_dp_get_dpcd(intel_dp)) {
4742 goto mst_fail;
4743 }
4744
4745 intel_dp_probe_oui(intel_dp);
4746
4747 if (!intel_dp_probe_mst(intel_dp))
4748 goto mst_fail;
4749
4750 } else {
4751 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004752 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004753 goto mst_fail;
4754 }
4755
4756 if (!intel_dp->is_mst) {
4757 /*
4758 * we'll check the link status via the normal hot plug path later -
4759 * but for short hpds we should check it now
4760 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004761 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004762 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004763 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004764 }
4765 }
Imre Deak1c767b32014-08-18 14:42:42 +03004766 ret = false;
4767 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004768mst_fail:
4769 /* if we were in MST mode, and device is not there get out of MST mode */
4770 if (intel_dp->is_mst) {
4771 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4772 intel_dp->is_mst = false;
4773 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4774 }
Imre Deak1c767b32014-08-18 14:42:42 +03004775put_power:
4776 intel_display_power_put(dev_priv, power_domain);
4777
4778 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004779}
4780
Zhenyu Wange3421a12010-04-08 09:43:27 +08004781/* Return which DP Port should be selected for Transcoder DP control */
4782int
Akshay Joshi0206e352011-08-16 15:34:10 -04004783intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004784{
4785 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004786 struct intel_encoder *intel_encoder;
4787 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004788
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004789 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4790 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004791
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004792 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4793 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004794 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004795 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004796
Zhenyu Wange3421a12010-04-08 09:43:27 +08004797 return -1;
4798}
4799
Zhao Yakui36e83a12010-06-12 14:32:21 +08004800/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004801bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004802{
4803 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004804 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004805 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004806 static const short port_mapping[] = {
4807 [PORT_B] = PORT_IDPB,
4808 [PORT_C] = PORT_IDPC,
4809 [PORT_D] = PORT_IDPD,
4810 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004811
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004812 if (port == PORT_A)
4813 return true;
4814
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004815 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004816 return false;
4817
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004818 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4819 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004820
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004821 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004822 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4823 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004824 return true;
4825 }
4826 return false;
4827}
4828
Dave Airlie0e32b392014-05-02 14:02:48 +10004829void
Chris Wilsonf6849602010-09-19 09:29:33 +01004830intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4831{
Yuly Novikov53b41832012-10-26 12:04:00 +03004832 struct intel_connector *intel_connector = to_intel_connector(connector);
4833
Chris Wilson3f43c482011-05-12 22:17:24 +01004834 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004835 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004836 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004837
4838 if (is_edp(intel_dp)) {
4839 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004840 drm_object_attach_property(
4841 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004842 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004843 DRM_MODE_SCALE_ASPECT);
4844 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004845 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004846}
4847
Imre Deakdada1a92014-01-29 13:25:41 +02004848static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4849{
4850 intel_dp->last_power_cycle = jiffies;
4851 intel_dp->last_power_on = jiffies;
4852 intel_dp->last_backlight_off = jiffies;
4853}
4854
Daniel Vetter67a54562012-10-20 20:57:45 +02004855static void
4856intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004857 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004858{
4859 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004860 struct edp_power_seq cur, vbt, spec,
4861 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004862 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004863 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004864
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004865 lockdep_assert_held(&dev_priv->pps_mutex);
4866
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004867 /* already initialized? */
4868 if (final->t11_t12 != 0)
4869 return;
4870
Jesse Barnes453c5422013-03-28 09:55:41 -07004871 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004872 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004873 pp_on_reg = PCH_PP_ON_DELAYS;
4874 pp_off_reg = PCH_PP_OFF_DELAYS;
4875 pp_div_reg = PCH_PP_DIVISOR;
4876 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004877 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4878
4879 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4880 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4881 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4882 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004883 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004884
4885 /* Workaround: Need to write PP_CONTROL with the unlock key as
4886 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004887 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004888 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004889
Jesse Barnes453c5422013-03-28 09:55:41 -07004890 pp_on = I915_READ(pp_on_reg);
4891 pp_off = I915_READ(pp_off_reg);
4892 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004893
4894 /* Pull timing values out of registers */
4895 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4896 PANEL_POWER_UP_DELAY_SHIFT;
4897
4898 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4899 PANEL_LIGHT_ON_DELAY_SHIFT;
4900
4901 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4902 PANEL_LIGHT_OFF_DELAY_SHIFT;
4903
4904 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4905 PANEL_POWER_DOWN_DELAY_SHIFT;
4906
4907 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4908 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4909
4910 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4911 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4912
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004913 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004914
4915 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4916 * our hw here, which are all in 100usec. */
4917 spec.t1_t3 = 210 * 10;
4918 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4919 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4920 spec.t10 = 500 * 10;
4921 /* This one is special and actually in units of 100ms, but zero
4922 * based in the hw (so we need to add 100 ms). But the sw vbt
4923 * table multiplies it with 1000 to make it in units of 100usec,
4924 * too. */
4925 spec.t11_t12 = (510 + 100) * 10;
4926
4927 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4928 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4929
4930 /* Use the max of the register settings and vbt. If both are
4931 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004932#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004933 spec.field : \
4934 max(cur.field, vbt.field))
4935 assign_final(t1_t3);
4936 assign_final(t8);
4937 assign_final(t9);
4938 assign_final(t10);
4939 assign_final(t11_t12);
4940#undef assign_final
4941
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004942#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004943 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4944 intel_dp->backlight_on_delay = get_delay(t8);
4945 intel_dp->backlight_off_delay = get_delay(t9);
4946 intel_dp->panel_power_down_delay = get_delay(t10);
4947 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4948#undef get_delay
4949
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004950 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4951 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4952 intel_dp->panel_power_cycle_delay);
4953
4954 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4955 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004956}
4957
4958static void
4959intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004960 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004961{
4962 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004963 u32 pp_on, pp_off, pp_div, port_sel = 0;
4964 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4965 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004966 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004967 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004968
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004969 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004970
4971 if (HAS_PCH_SPLIT(dev)) {
4972 pp_on_reg = PCH_PP_ON_DELAYS;
4973 pp_off_reg = PCH_PP_OFF_DELAYS;
4974 pp_div_reg = PCH_PP_DIVISOR;
4975 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004976 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4977
4978 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4979 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4980 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004981 }
4982
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004983 /*
4984 * And finally store the new values in the power sequencer. The
4985 * backlight delays are set to 1 because we do manual waits on them. For
4986 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4987 * we'll end up waiting for the backlight off delay twice: once when we
4988 * do the manual sleep, and once when we disable the panel and wait for
4989 * the PP_STATUS bit to become zero.
4990 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004991 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004992 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4993 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004994 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004995 /* Compute the divisor for the pp clock, simply match the Bspec
4996 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004997 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004998 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004999 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5000
5001 /* Haswell doesn't have any port selection bits for the panel
5002 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005003 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005004 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005005 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005006 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005007 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005008 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005009 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005010 }
5011
Jesse Barnes453c5422013-03-28 09:55:41 -07005012 pp_on |= port_sel;
5013
5014 I915_WRITE(pp_on_reg, pp_on);
5015 I915_WRITE(pp_off_reg, pp_off);
5016 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005017
Daniel Vetter67a54562012-10-20 20:57:45 +02005018 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005019 I915_READ(pp_on_reg),
5020 I915_READ(pp_off_reg),
5021 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005022}
5023
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305024void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
5025{
5026 struct drm_i915_private *dev_priv = dev->dev_private;
5027 struct intel_encoder *encoder;
5028 struct intel_dp *intel_dp = NULL;
5029 struct intel_crtc_config *config = NULL;
5030 struct intel_crtc *intel_crtc = NULL;
5031 struct intel_connector *intel_connector = dev_priv->drrs.connector;
5032 u32 reg, val;
5033 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
5034
5035 if (refresh_rate <= 0) {
5036 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5037 return;
5038 }
5039
5040 if (intel_connector == NULL) {
5041 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
5042 return;
5043 }
5044
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005045 /*
5046 * FIXME: This needs proper synchronization with psr state. But really
5047 * hard to tell without seeing the user of this function of this code.
5048 * Check locking and ordering once that lands.
5049 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305050 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
5051 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
5052 return;
5053 }
5054
5055 encoder = intel_attached_encoder(&intel_connector->base);
5056 intel_dp = enc_to_intel_dp(&encoder->base);
5057 intel_crtc = encoder->new_crtc;
5058
5059 if (!intel_crtc) {
5060 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5061 return;
5062 }
5063
5064 config = &intel_crtc->config;
5065
5066 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
5067 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5068 return;
5069 }
5070
5071 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
5072 index = DRRS_LOW_RR;
5073
5074 if (index == intel_dp->drrs_state.refresh_rate_type) {
5075 DRM_DEBUG_KMS(
5076 "DRRS requested for previously set RR...ignoring\n");
5077 return;
5078 }
5079
5080 if (!intel_crtc->active) {
5081 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5082 return;
5083 }
5084
5085 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
5086 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
5087 val = I915_READ(reg);
5088 if (index > DRRS_HIGH_RR) {
5089 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07005090 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305091 } else {
5092 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5093 }
5094 I915_WRITE(reg, val);
5095 }
5096
5097 /*
5098 * mutex taken to ensure that there is no race between differnt
5099 * drrs calls trying to update refresh rate. This scenario may occur
5100 * in future when idleness detection based DRRS in kernel and
5101 * possible calls from user space to set differnt RR are made.
5102 */
5103
5104 mutex_lock(&intel_dp->drrs_state.mutex);
5105
5106 intel_dp->drrs_state.refresh_rate_type = index;
5107
5108 mutex_unlock(&intel_dp->drrs_state.mutex);
5109
5110 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5111}
5112
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305113static struct drm_display_mode *
5114intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
5115 struct intel_connector *intel_connector,
5116 struct drm_display_mode *fixed_mode)
5117{
5118 struct drm_connector *connector = &intel_connector->base;
5119 struct intel_dp *intel_dp = &intel_dig_port->dp;
5120 struct drm_device *dev = intel_dig_port->base.base.dev;
5121 struct drm_i915_private *dev_priv = dev->dev_private;
5122 struct drm_display_mode *downclock_mode = NULL;
5123
5124 if (INTEL_INFO(dev)->gen <= 6) {
5125 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5126 return NULL;
5127 }
5128
5129 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005130 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305131 return NULL;
5132 }
5133
5134 downclock_mode = intel_find_panel_downclock
5135 (dev, fixed_mode, connector);
5136
5137 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005138 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305139 return NULL;
5140 }
5141
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305142 dev_priv->drrs.connector = intel_connector;
5143
5144 mutex_init(&intel_dp->drrs_state.mutex);
5145
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305146 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
5147
5148 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005149 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305150 return downclock_mode;
5151}
5152
Imre Deakaba86892014-07-30 15:57:31 +03005153void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
5154{
5155 struct drm_device *dev = intel_encoder->base.dev;
5156 struct drm_i915_private *dev_priv = dev->dev_private;
5157 struct intel_dp *intel_dp;
5158 enum intel_display_power_domain power_domain;
5159
5160 if (intel_encoder->type != INTEL_OUTPUT_EDP)
5161 return;
5162
5163 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005164
5165 pps_lock(intel_dp);
5166
Imre Deakaba86892014-07-30 15:57:31 +03005167 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005168 goto out;
Imre Deakaba86892014-07-30 15:57:31 +03005169 /*
5170 * The VDD bit needs a power domain reference, so if the bit is
5171 * already enabled when we boot or resume, grab this reference and
5172 * schedule a vdd off, so we don't hold on to the reference
5173 * indefinitely.
5174 */
5175 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
5176 power_domain = intel_display_port_power_domain(intel_encoder);
5177 intel_display_power_get(dev_priv, power_domain);
5178
5179 edp_panel_vdd_schedule_off(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005180 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03005181 pps_unlock(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03005182}
5183
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005184static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005185 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005186{
5187 struct drm_connector *connector = &intel_connector->base;
5188 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005189 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5190 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005191 struct drm_i915_private *dev_priv = dev->dev_private;
5192 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305193 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005194 bool has_dpcd;
5195 struct drm_display_mode *scan;
5196 struct edid *edid;
5197
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305198 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
5199
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005200 if (!is_edp(intel_dp))
5201 return true;
5202
Imre Deakaba86892014-07-30 15:57:31 +03005203 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03005204
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005205 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005206 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005207
5208 if (has_dpcd) {
5209 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5210 dev_priv->no_aux_handshake =
5211 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5212 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5213 } else {
5214 /* if this fails, presume the device is a ghost */
5215 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005216 return false;
5217 }
5218
5219 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005220 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005221 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005222 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005223
Daniel Vetter060c8772014-03-21 23:22:35 +01005224 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005225 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005226 if (edid) {
5227 if (drm_add_edid_modes(connector, edid)) {
5228 drm_mode_connector_update_edid_property(connector,
5229 edid);
5230 drm_edid_to_eld(connector, edid);
5231 } else {
5232 kfree(edid);
5233 edid = ERR_PTR(-EINVAL);
5234 }
5235 } else {
5236 edid = ERR_PTR(-ENOENT);
5237 }
5238 intel_connector->edid = edid;
5239
5240 /* prefer fixed mode from EDID if available */
5241 list_for_each_entry(scan, &connector->probed_modes, head) {
5242 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5243 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305244 downclock_mode = intel_dp_drrs_init(
5245 intel_dig_port,
5246 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005247 break;
5248 }
5249 }
5250
5251 /* fallback to VBT if available for eDP */
5252 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5253 fixed_mode = drm_mode_duplicate(dev,
5254 dev_priv->vbt.lfp_lvds_vbt_mode);
5255 if (fixed_mode)
5256 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5257 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005258 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005259
Clint Taylor01527b32014-07-07 13:01:46 -07005260 if (IS_VALLEYVIEW(dev)) {
5261 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5262 register_reboot_notifier(&intel_dp->edp_notifier);
5263 }
5264
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305265 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005266 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005267 intel_panel_setup_backlight(connector);
5268
5269 return true;
5270}
5271
Paulo Zanoni16c25532013-06-12 17:27:25 -03005272bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005273intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5274 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005275{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005276 struct drm_connector *connector = &intel_connector->base;
5277 struct intel_dp *intel_dp = &intel_dig_port->dp;
5278 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5279 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005280 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005281 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005282 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005283
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005284 intel_dp->pps_pipe = INVALID_PIPE;
5285
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005286 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005287 if (INTEL_INFO(dev)->gen >= 9)
5288 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5289 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005290 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5291 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5292 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5293 else if (HAS_PCH_SPLIT(dev))
5294 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5295 else
5296 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5297
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005298 if (INTEL_INFO(dev)->gen >= 9)
5299 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5300 else
5301 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005302
Daniel Vetter07679352012-09-06 22:15:42 +02005303 /* Preserve the current hw state. */
5304 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005305 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005306
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005307 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305308 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005309 else
5310 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005311
Imre Deakf7d24902013-05-08 13:14:05 +03005312 /*
5313 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5314 * for DP the encoder type can be set by the caller to
5315 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5316 */
5317 if (type == DRM_MODE_CONNECTOR_eDP)
5318 intel_encoder->type = INTEL_OUTPUT_EDP;
5319
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005320 /* eDP only on port B and/or C on vlv/chv */
5321 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5322 port != PORT_B && port != PORT_C))
5323 return false;
5324
Imre Deake7281ea2013-05-08 13:14:08 +03005325 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5326 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5327 port_name(port));
5328
Adam Jacksonb3295302010-07-16 14:46:28 -04005329 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005330 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5331
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005332 connector->interlace_allowed = true;
5333 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005334
Daniel Vetter66a92782012-07-12 20:08:18 +02005335 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005336 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005337
Chris Wilsondf0e9242010-09-09 16:20:55 +01005338 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005339 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005340
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005341 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005342 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5343 else
5344 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005345 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005346
Jani Nikula0b998362014-03-14 16:51:17 +02005347 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005348 switch (port) {
5349 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005350 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005351 break;
5352 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005353 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005354 break;
5355 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005356 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005357 break;
5358 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005359 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005360 break;
5361 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005362 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005363 }
5364
Imre Deakdada1a92014-01-29 13:25:41 +02005365 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005366 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005367 if (IS_VALLEYVIEW(dev)) {
5368 vlv_initial_power_sequencer_setup(intel_dp);
5369 } else {
5370 intel_dp_init_panel_power_timestamps(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005371 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005372 }
Ville Syrjälä773538e82014-09-04 14:54:56 +03005373 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005374 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005375
Jani Nikula9d1a1032014-03-14 16:51:15 +02005376 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005377
Dave Airlie0e32b392014-05-02 14:02:48 +10005378 /* init MST on ports that can support it */
5379 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5380 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005381 intel_dp_mst_encoder_init(intel_dig_port,
5382 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005383 }
5384 }
5385
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005386 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005387 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005388 if (is_edp(intel_dp)) {
5389 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005390 /*
5391 * vdd might still be enabled do to the delayed vdd off.
5392 * Make sure vdd is actually turned off here.
5393 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005394 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005395 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005396 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005397 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005398 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005399 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005400 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005401 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005402
Chris Wilsonf6849602010-09-19 09:29:33 +01005403 intel_dp_add_properties(intel_dp, connector);
5404
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005405 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5406 * 0xd. Failure to do so will result in spurious interrupts being
5407 * generated on the port when a cable is not attached.
5408 */
5409 if (IS_G4X(dev) && !IS_GM45(dev)) {
5410 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5411 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5412 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005413
5414 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005415}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005416
5417void
5418intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5419{
Dave Airlie13cf5502014-06-18 11:29:35 +10005420 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005421 struct intel_digital_port *intel_dig_port;
5422 struct intel_encoder *intel_encoder;
5423 struct drm_encoder *encoder;
5424 struct intel_connector *intel_connector;
5425
Daniel Vetterb14c5672013-09-19 12:18:32 +02005426 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005427 if (!intel_dig_port)
5428 return;
5429
Daniel Vetterb14c5672013-09-19 12:18:32 +02005430 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005431 if (!intel_connector) {
5432 kfree(intel_dig_port);
5433 return;
5434 }
5435
5436 intel_encoder = &intel_dig_port->base;
5437 encoder = &intel_encoder->base;
5438
5439 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5440 DRM_MODE_ENCODER_TMDS);
5441
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005442 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005443 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005444 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005445 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005446 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005447 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005448 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005449 intel_encoder->pre_enable = chv_pre_enable_dp;
5450 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005451 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005452 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005453 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005454 intel_encoder->pre_enable = vlv_pre_enable_dp;
5455 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005456 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005457 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005458 intel_encoder->pre_enable = g4x_pre_enable_dp;
5459 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005460 if (INTEL_INFO(dev)->gen >= 5)
5461 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005462 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005463
Paulo Zanoni174edf12012-10-26 19:05:50 -02005464 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005465 intel_dig_port->dp.output_reg = output_reg;
5466
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005467 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005468 if (IS_CHERRYVIEW(dev)) {
5469 if (port == PORT_D)
5470 intel_encoder->crtc_mask = 1 << 2;
5471 else
5472 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5473 } else {
5474 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5475 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005476 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005477 intel_encoder->hot_plug = intel_dp_hot_plug;
5478
Dave Airlie13cf5502014-06-18 11:29:35 +10005479 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5480 dev_priv->hpd_irq_port[port] = intel_dig_port;
5481
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005482 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5483 drm_encoder_cleanup(encoder);
5484 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005485 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005486 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005487}
Dave Airlie0e32b392014-05-02 14:02:48 +10005488
5489void intel_dp_mst_suspend(struct drm_device *dev)
5490{
5491 struct drm_i915_private *dev_priv = dev->dev_private;
5492 int i;
5493
5494 /* disable MST */
5495 for (i = 0; i < I915_MAX_PORTS; i++) {
5496 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5497 if (!intel_dig_port)
5498 continue;
5499
5500 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5501 if (!intel_dig_port->dp.can_mst)
5502 continue;
5503 if (intel_dig_port->dp.is_mst)
5504 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5505 }
5506 }
5507}
5508
5509void intel_dp_mst_resume(struct drm_device *dev)
5510{
5511 struct drm_i915_private *dev_priv = dev->dev_private;
5512 int i;
5513
5514 for (i = 0; i < I915_MAX_PORTS; i++) {
5515 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5516 if (!intel_dig_port)
5517 continue;
5518 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5519 int ret;
5520
5521 if (!intel_dig_port->dp.can_mst)
5522 continue;
5523
5524 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5525 if (ret != 0) {
5526 intel_dp_check_mst_status(&intel_dig_port->dp);
5527 }
5528 }
5529 }
5530}