blob: 1adac8cc9592f90e757c0fdd299cfb9a9551286a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020063static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020064#ifdef CONFIG_SND_HDA_PATCH_LOADER
65static char *patch[SNDRV_CARDS];
66#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010067#ifdef CONFIG_SND_HDA_INPUT_BEEP
68static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
69 CONFIG_SND_HDA_INPUT_BEEP_MODE};
70#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010074module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(enable, bool, NULL, 0444);
77MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
78module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010080module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020081MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020082 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020083module_param_array(bdl_pos_adj, int, NULL, 0644);
84MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010086MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010087module_param_array(probe_only, bool, NULL, 0444);
88MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010089module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020090MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
91 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010092module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010093MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020094#ifdef CONFIG_SND_HDA_PATCH_LOADER
95module_param_array(patch, charp, NULL, 0444);
96MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
97#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010098#ifdef CONFIG_SND_HDA_INPUT_BEEP
99module_param_array(beep_mode, int, NULL, 0444);
100MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
101 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
102#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100103
Takashi Iwaidee1b662007-08-13 16:10:30 +0200104#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100105static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
106module_param(power_save, int, 0644);
107MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
108 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Takashi Iwaidee1b662007-08-13 16:10:30 +0200110/* reset the HD-audio controller in power save mode.
111 * this may give more power-saving, but will take longer time to
112 * wake up.
113 */
114static int power_save_controller = 1;
115module_param(power_save_controller, bool, 0644);
116MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
117#endif
118
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119MODULE_LICENSE("GPL");
120MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
121 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700122 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200123 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100124 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100125 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100126 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700127 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800128 "{Intel, CPT},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100129 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200130 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200131 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200132 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200133 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200134 "{ATI, RS780},"
135 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100136 "{ATI, RV630},"
137 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100138 "{ATI, RV670},"
139 "{ATI, RV635},"
140 "{ATI, RV620},"
141 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200142 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200143 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200144 "{SiS, SIS966},"
145 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146MODULE_DESCRIPTION("Intel HDA driver");
147
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200148#ifdef CONFIG_SND_VERBOSE_PRINTK
149#define SFX /* nop */
150#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200152#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200153
154/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 * registers
156 */
157#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200158#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
159#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
160#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
161#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
162#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163#define ICH6_REG_VMIN 0x02
164#define ICH6_REG_VMAJ 0x03
165#define ICH6_REG_OUTPAY 0x04
166#define ICH6_REG_INPAY 0x06
167#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200168#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200169#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
170#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define ICH6_REG_WAKEEN 0x0c
172#define ICH6_REG_STATESTS 0x0e
173#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200174#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define ICH6_REG_INTCTL 0x20
176#define ICH6_REG_INTSTS 0x24
177#define ICH6_REG_WALCLK 0x30
178#define ICH6_REG_SYNC 0x34
179#define ICH6_REG_CORBLBASE 0x40
180#define ICH6_REG_CORBUBASE 0x44
181#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200182#define ICH6_REG_CORBRP 0x4a
183#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200185#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
186#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200188#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189#define ICH6_REG_CORBSIZE 0x4e
190
191#define ICH6_REG_RIRBLBASE 0x50
192#define ICH6_REG_RIRBUBASE 0x54
193#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200194#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define ICH6_REG_RINTCNT 0x5a
196#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200197#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
198#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
199#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200201#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
202#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define ICH6_REG_RIRBSIZE 0x5e
204
205#define ICH6_REG_IC 0x60
206#define ICH6_REG_IR 0x64
207#define ICH6_REG_IRS 0x68
208#define ICH6_IRS_VALID (1<<1)
209#define ICH6_IRS_BUSY (1<<0)
210
211#define ICH6_REG_DPLBASE 0x70
212#define ICH6_REG_DPUBASE 0x74
213#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
214
215/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
216enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
217
218/* stream register offsets from stream base */
219#define ICH6_REG_SD_CTL 0x00
220#define ICH6_REG_SD_STS 0x03
221#define ICH6_REG_SD_LPIB 0x04
222#define ICH6_REG_SD_CBL 0x08
223#define ICH6_REG_SD_LVI 0x0c
224#define ICH6_REG_SD_FIFOW 0x0e
225#define ICH6_REG_SD_FIFOSIZE 0x10
226#define ICH6_REG_SD_FORMAT 0x12
227#define ICH6_REG_SD_BDLPL 0x18
228#define ICH6_REG_SD_BDLPU 0x1c
229
230/* PCI space */
231#define ICH6_PCIREG_TCSEL 0x44
232
233/*
234 * other constants
235 */
236
237/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200238/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200239#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200240#define ICH6_NUM_PLAYBACK 4
241
242/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200243#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200244#define ULI_NUM_PLAYBACK 6
245
Felix Kuehling778b6e12006-05-17 11:22:21 +0200246/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200247#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200248#define ATIHDMI_NUM_PLAYBACK 1
249
Kailang Yangf2690022008-05-27 11:44:55 +0200250/* TERA has 4 playback and 3 capture */
251#define TERA_NUM_CAPTURE 3
252#define TERA_NUM_PLAYBACK 4
253
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200254/* this number is statically defined for simplicity */
255#define MAX_AZX_DEV 16
256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100258#define BDL_SIZE 4096
259#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
260#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261/* max buffer size - no h/w limit, you can increase as you like */
262#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264/* RIRB int mask: overrun[2], response[0] */
265#define RIRB_INT_RESPONSE 0x01
266#define RIRB_INT_OVERRUN 0x04
267#define RIRB_INT_MASK 0x05
268
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200269/* STATESTS int mask: S3,SD2,SD1,SD0 */
270#define AZX_MAX_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800271#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273/* SD_CTL bits */
274#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
275#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100276#define SD_CTL_STRIPE (3 << 16) /* stripe control */
277#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
278#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
280#define SD_CTL_STREAM_TAG_SHIFT 20
281
282/* SD_CTL and SD_STS */
283#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
284#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
285#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200286#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
287 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/* SD_STS */
290#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
291
292/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200293#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
294#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
295#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297/* below are so far hardcoded - should read registers in future */
298#define ICH6_MAX_CORB_ENTRIES 256
299#define ICH6_MAX_RIRB_ENTRIES 256
300
Takashi Iwaic74db862005-05-12 14:26:27 +0200301/* position fix mode */
302enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200303 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200304 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200305 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200306};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Frederick Lif5d40b32005-05-12 14:55:20 +0200308/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200309#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
310#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
311
Vinod Gda3fca22005-09-13 18:49:12 +0200312/* Defines for Nvidia HDA support */
313#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
314#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700315#define NVIDIA_HDA_ISTRM_COH 0x4d
316#define NVIDIA_HDA_OSTRM_COH 0x4c
317#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200318
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100319/* Defines for Intel SCH HDA snoop control */
320#define INTEL_SCH_HDA_DEVC 0x78
321#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
322
Joseph Chan0e153472008-08-26 14:38:03 +0200323/* Define IN stream 0 FIFO size offset in VIA controller */
324#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
325/* Define VIA HD Audio Device ID*/
326#define VIA_HDAC_DEVICE_ID 0x3288
327
Yang, Libinc4da29c2008-11-13 11:07:07 +0100328/* HD Audio class code */
329#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 */
333
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100334struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100335 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200336 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Takashi Iwaid01ce992007-07-27 16:52:19 +0200338 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200339 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200340 unsigned int frags; /* number for period in the play buffer */
341 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200342 unsigned long start_jiffies; /* start + minimum jiffies */
343 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Takashi Iwaid01ce992007-07-27 16:52:19 +0200345 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
Takashi Iwaid01ce992007-07-27 16:52:19 +0200347 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
349 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200350 struct snd_pcm_substream *substream; /* assigned substream,
351 * set in PCM open
352 */
353 unsigned int format_val; /* format value to be set in the
354 * controller and the codec
355 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 unsigned char stream_tag; /* assigned stream */
357 unsigned char index; /* stream index */
Wu Fengguangef18bed2009-12-25 13:14:27 +0800358 int device; /* last device number assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Pavel Machek927fc862006-08-31 17:03:43 +0200360 unsigned int opened :1;
361 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200362 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700363 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200364 /*
365 * For VIA:
366 * A flag to ensure DMA position is 0
367 * when link position is not greater than FIFO size
368 */
369 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
372/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100373struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 u32 *buf; /* CORB/RIRB buffer
375 * Each CORB entry is 4byte, RIRB is 8byte
376 */
377 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
378 /* for RIRB */
379 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800380 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
381 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382};
383
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100384struct azx {
385 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200387 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200389 /* chip type specific */
390 int driver_type;
391 int playback_streams;
392 int playback_index_offset;
393 int capture_streams;
394 int capture_index_offset;
395 int num_streams;
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 /* pci resources */
398 unsigned long addr;
399 void __iomem *remap_addr;
400 int irq;
401
402 /* locks */
403 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100404 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200406 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100407 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
409 /* PCM */
Takashi Iwaic8936222010-01-28 17:08:53 +0100410 struct snd_pcm *pcm[HDA_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 /* HD codec */
413 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100414 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100416 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
418 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100419 struct azx_rb corb;
420 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100422 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 struct snd_dma_buffer rb;
424 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200425
426 /* flags */
427 int position_fix;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200428 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200429 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200430 unsigned int initialized :1;
431 unsigned int single_cmd :1;
432 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200433 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200434 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200435 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100436 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200437
438 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800439 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200440
441 /* for pending irqs */
442 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100443
444 /* reboot notifier (for mysterious hangup problem at power-down) */
445 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446};
447
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200448/* driver types */
449enum {
450 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800451 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100452 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200453 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200454 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200455 AZX_DRIVER_VIA,
456 AZX_DRIVER_SIS,
457 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200458 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200459 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100460 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200461 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200462};
463
464static char *driver_short_names[] __devinitdata = {
465 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800466 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100467 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200468 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200469 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200470 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
471 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200472 [AZX_DRIVER_ULI] = "HDA ULI M5461",
473 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200474 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100475 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200476};
477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478/*
479 * macros for easy use
480 */
481#define azx_writel(chip,reg,value) \
482 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
483#define azx_readl(chip,reg) \
484 readl((chip)->remap_addr + ICH6_REG_##reg)
485#define azx_writew(chip,reg,value) \
486 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
487#define azx_readw(chip,reg) \
488 readw((chip)->remap_addr + ICH6_REG_##reg)
489#define azx_writeb(chip,reg,value) \
490 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
491#define azx_readb(chip,reg) \
492 readb((chip)->remap_addr + ICH6_REG_##reg)
493
494#define azx_sd_writel(dev,reg,value) \
495 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
496#define azx_sd_readl(dev,reg) \
497 readl((dev)->sd_addr + ICH6_REG_##reg)
498#define azx_sd_writew(dev,reg,value) \
499 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
500#define azx_sd_readw(dev,reg) \
501 readw((dev)->sd_addr + ICH6_REG_##reg)
502#define azx_sd_writeb(dev,reg,value) \
503 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
504#define azx_sd_readb(dev,reg) \
505 readb((dev)->sd_addr + ICH6_REG_##reg)
506
507/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100508#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200510static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200511static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512/*
513 * Interface for HD codec
514 */
515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516/*
517 * CORB / RIRB interface
518 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100519static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520{
521 int err;
522
523 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200524 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
525 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 PAGE_SIZE, &chip->rb);
527 if (err < 0) {
528 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
529 return err;
530 }
531 return 0;
532}
533
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100534static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800536 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 /* CORB set up */
538 chip->corb.addr = chip->rb.addr;
539 chip->corb.buf = (u32 *)chip->rb.area;
540 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200541 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 /* set the corb size to 256 entries (ULI requires explicitly) */
544 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 /* set the corb write pointer to 0 */
546 azx_writew(chip, CORBWP, 0);
547 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200548 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200550 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 /* RIRB set up */
553 chip->rirb.addr = chip->rb.addr + 2048;
554 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800555 chip->rirb.wp = chip->rirb.rp = 0;
556 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200558 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200560 /* set the rirb size to 256 entries (ULI requires explicitly) */
561 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200563 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 /* set N=1, get RIRB response interrupt for new entry */
565 azx_writew(chip, RINTCNT, 1);
566 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800568 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569}
570
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100571static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800573 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 /* disable ringbuffer DMAs */
575 azx_writeb(chip, RIRBCTL, 0);
576 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800577 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578}
579
Wu Fengguangdeadff12009-08-01 18:45:16 +0800580static unsigned int azx_command_addr(u32 cmd)
581{
582 unsigned int addr = cmd >> 28;
583
584 if (addr >= AZX_MAX_CODECS) {
585 snd_BUG();
586 addr = 0;
587 }
588
589 return addr;
590}
591
592static unsigned int azx_response_addr(u32 res)
593{
594 unsigned int addr = res & 0xf;
595
596 if (addr >= AZX_MAX_CODECS) {
597 snd_BUG();
598 addr = 0;
599 }
600
601 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602}
603
604/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100605static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100607 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800608 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Wu Fengguangc32649f2009-08-01 18:48:12 +0800611 spin_lock_irq(&chip->reg_lock);
612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 /* add command to corb */
614 wp = azx_readb(chip, CORBWP);
615 wp++;
616 wp %= ICH6_MAX_CORB_ENTRIES;
617
Wu Fengguangdeadff12009-08-01 18:45:16 +0800618 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 chip->corb.buf[wp] = cpu_to_le32(val);
620 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 spin_unlock_irq(&chip->reg_lock);
623
624 return 0;
625}
626
627#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
628
629/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100630static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631{
632 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800633 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 u32 res, res_ex;
635
636 wp = azx_readb(chip, RIRBWP);
637 if (wp == chip->rirb.wp)
638 return;
639 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 while (chip->rirb.rp != wp) {
642 chip->rirb.rp++;
643 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
644
645 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
646 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
647 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800648 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
650 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800651 else if (chip->rirb.cmds[addr]) {
652 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100653 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800654 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800655 } else
656 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
657 "last cmd=%#08x\n",
658 res, res_ex,
659 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 }
661}
662
663/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800664static unsigned int azx_rirb_get_response(struct hda_bus *bus,
665 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100667 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200668 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200669 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200671 again:
672 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100673 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200674 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200675 spin_lock_irq(&chip->reg_lock);
676 azx_update_rirb(chip);
677 spin_unlock_irq(&chip->reg_lock);
678 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800679 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100680 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100681 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200682
683 if (!do_poll)
684 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800685 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100686 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100687 if (time_after(jiffies, timeout))
688 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100689 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100690 msleep(2); /* temporary workaround */
691 else {
692 udelay(10);
693 cond_resched();
694 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100695 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200696
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200697 if (!chip->polling_mode && chip->poll_count < 2) {
698 snd_printdd(SFX "azx_get_response timeout, "
699 "polling the codec once: last cmd=0x%08x\n",
700 chip->last_cmd[addr]);
701 do_poll = 1;
702 chip->poll_count++;
703 goto again;
704 }
705
706
Takashi Iwai23c4a882009-10-30 13:21:49 +0100707 if (!chip->polling_mode) {
708 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
709 "switching to polling mode: last cmd=0x%08x\n",
710 chip->last_cmd[addr]);
711 chip->polling_mode = 1;
712 goto again;
713 }
714
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200715 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200716 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800717 "disabling MSI: last cmd=0x%08x\n",
718 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200719 free_irq(chip->irq, chip);
720 chip->irq = -1;
721 pci_disable_msi(chip->pci);
722 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100723 if (azx_acquire_irq(chip, 1) < 0) {
724 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200725 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100726 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200727 goto again;
728 }
729
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100730 if (chip->probing) {
731 /* If this critical timeout happens during the codec probing
732 * phase, this is likely an access to a non-existing codec
733 * slot. Better to return an error and reset the system.
734 */
735 return -1;
736 }
737
Takashi Iwai8dd78332009-06-02 01:16:07 +0200738 /* a fatal communication error; need either to reset or to fallback
739 * to the single_cmd mode
740 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100741 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200742 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200743 bus->response_reset = 1;
744 return -1; /* give a chance to retry */
745 }
746
747 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
748 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800749 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200750 chip->single_cmd = 1;
751 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100752 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200753 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100754 /* disable unsolicited responses */
755 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200756 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757}
758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759/*
760 * Use the single immediate command instead of CORB/RIRB for simplicity
761 *
762 * Note: according to Intel, this is not preferred use. The command was
763 * intended for the BIOS only, and may get confused with unsolicited
764 * responses. So, we shouldn't use it for normal operation from the
765 * driver.
766 * I left the codes, however, for debugging/testing purposes.
767 */
768
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200769/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800770static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200771{
772 int timeout = 50;
773
774 while (timeout--) {
775 /* check IRV busy bit */
776 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
777 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800778 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200779 return 0;
780 }
781 udelay(1);
782 }
783 if (printk_ratelimit())
784 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
785 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800786 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200787 return -EIO;
788}
789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100791static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100793 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800794 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 int timeout = 50;
796
Takashi Iwai8dd78332009-06-02 01:16:07 +0200797 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 while (timeout--) {
799 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200800 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200802 azx_writew(chip, IRS, azx_readw(chip, IRS) |
803 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200805 azx_writew(chip, IRS, azx_readw(chip, IRS) |
806 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800807 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 }
809 udelay(1);
810 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100811 if (printk_ratelimit())
812 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
813 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 return -EIO;
815}
816
817/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800818static unsigned int azx_single_get_response(struct hda_bus *bus,
819 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100821 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800822 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823}
824
Takashi Iwai111d3af2006-02-16 18:17:58 +0100825/*
826 * The below are the main callbacks from hda_codec.
827 *
828 * They are just the skeleton to call sub-callbacks according to the
829 * current setting of chip->single_cmd.
830 */
831
832/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100833static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100834{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100835 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200836
Wu Fengguangfeb27342009-08-01 19:17:14 +0800837 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100838 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100839 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100840 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100841 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100842}
843
844/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800845static unsigned int azx_get_response(struct hda_bus *bus,
846 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100847{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100848 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100849 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800850 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100851 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800852 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100853}
854
Takashi Iwaicb53c622007-08-10 17:21:45 +0200855#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100856static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200857#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100858
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100860static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861{
862 int count;
863
Danny Tholene8a7f132007-09-11 21:41:56 +0200864 /* clear STATESTS */
865 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
866
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 /* reset controller */
868 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
869
870 count = 50;
871 while (azx_readb(chip, GCTL) && --count)
872 msleep(1);
873
874 /* delay for >= 100us for codec PLL to settle per spec
875 * Rev 0.9 section 5.5.1
876 */
877 msleep(1);
878
879 /* Bring controller out of reset */
880 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
881
882 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200883 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 msleep(1);
885
Pavel Machek927fc862006-08-31 17:03:43 +0200886 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887 msleep(1);
888
889 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200890 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200891 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 return -EBUSY;
893 }
894
Matt41e2fce2005-07-04 17:49:55 +0200895 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +0100896 if (!chip->single_cmd)
897 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
898 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +0200899
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200901 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200903 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 }
905
906 return 0;
907}
908
909
910/*
911 * Lowlevel interface
912 */
913
914/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100915static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916{
917 /* enable controller CIE and GIE */
918 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
919 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
920}
921
922/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100923static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924{
925 int i;
926
927 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200928 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100929 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 azx_sd_writeb(azx_dev, SD_CTL,
931 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
932 }
933
934 /* disable SIE for all streams */
935 azx_writeb(chip, INTCTL, 0);
936
937 /* disable controller CIE and GIE */
938 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
939 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
940}
941
942/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100943static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944{
945 int i;
946
947 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200948 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100949 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
951 }
952
953 /* clear STATESTS */
954 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
955
956 /* clear rirb status */
957 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
958
959 /* clear int status */
960 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
961}
962
963/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100964static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965{
Joseph Chan0e153472008-08-26 14:38:03 +0200966 /*
967 * Before stream start, initialize parameter
968 */
969 azx_dev->insufficient = 1;
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800972 azx_writel(chip, INTCTL,
973 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 /* set DMA start and interrupt mask */
975 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
976 SD_CTL_DMA_START | SD_INT_MASK);
977}
978
Takashi Iwai1dddab42009-03-18 15:15:37 +0100979/* stop DMA */
980static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
983 ~(SD_CTL_DMA_START | SD_INT_MASK));
984 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100985}
986
987/* stop a stream */
988static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
989{
990 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +0800992 azx_writel(chip, INTCTL,
993 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994}
995
996
997/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200998 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001000static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001002 if (chip->initialized)
1003 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
1005 /* reset controller */
1006 azx_reset(chip);
1007
1008 /* initialize interrupts */
1009 azx_int_clear(chip);
1010 azx_int_enable(chip);
1011
1012 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001013 if (!chip->single_cmd)
1014 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001016 /* program the position buffer */
1017 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001018 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001019
Takashi Iwaicb53c622007-08-10 17:21:45 +02001020 chip->initialized = 1;
1021}
1022
1023/*
1024 * initialize the PCI registers
1025 */
1026/* update bits in a PCI register byte */
1027static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1028 unsigned char mask, unsigned char val)
1029{
1030 unsigned char data;
1031
1032 pci_read_config_byte(pci, reg, &data);
1033 data &= ~mask;
1034 data |= (val & mask);
1035 pci_write_config_byte(pci, reg, data);
1036}
1037
1038static void azx_init_pci(struct azx *chip)
1039{
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001040 unsigned short snoop;
1041
Takashi Iwaicb53c622007-08-10 17:21:45 +02001042 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1043 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1044 * Ensuring these bits are 0 clears playback static on some HD Audio
1045 * codecs
1046 */
1047 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
1048
Vinod Gda3fca22005-09-13 18:49:12 +02001049 switch (chip->driver_type) {
1050 case AZX_DRIVER_ATI:
1051 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001052 update_pci_byte(chip->pci,
1053 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
1054 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +02001055 break;
1056 case AZX_DRIVER_NVIDIA:
1057 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001058 update_pci_byte(chip->pci,
1059 NVIDIA_HDA_TRANSREG_ADDR,
1060 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001061 update_pci_byte(chip->pci,
1062 NVIDIA_HDA_ISTRM_COH,
1063 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1064 update_pci_byte(chip->pci,
1065 NVIDIA_HDA_OSTRM_COH,
1066 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +02001067 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001068 case AZX_DRIVER_SCH:
Seth Heasley32679f92010-02-22 17:31:09 -08001069 case AZX_DRIVER_PCH:
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001070 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
1071 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001072 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001073 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
1074 pci_read_config_word(chip->pci,
1075 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001076 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
1077 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001078 ? "Failed" : "OK");
1079 }
1080 break;
1081
Vinod Gda3fca22005-09-13 18:49:12 +02001082 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083}
1084
1085
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001086static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088/*
1089 * interrupt handler
1090 */
David Howells7d12e782006-10-05 14:55:46 +01001091static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001093 struct azx *chip = dev_id;
1094 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001096 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
1098 spin_lock(&chip->reg_lock);
1099
1100 status = azx_readl(chip, INTSTS);
1101 if (status == 0) {
1102 spin_unlock(&chip->reg_lock);
1103 return IRQ_NONE;
1104 }
1105
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001106 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 azx_dev = &chip->azx_dev[i];
1108 if (status & azx_dev->sd_int_sta_mask) {
1109 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001110 if (!azx_dev->substream || !azx_dev->running)
1111 continue;
1112 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001113 ok = azx_position_ok(chip, azx_dev);
1114 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001115 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 spin_unlock(&chip->reg_lock);
1117 snd_pcm_period_elapsed(azx_dev->substream);
1118 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001119 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001120 /* bogus IRQ, process it later */
1121 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001122 queue_work(chip->bus->workq,
1123 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 }
1125 }
1126 }
1127
1128 /* clear rirb int */
1129 status = azx_readb(chip, RIRBSTS);
1130 if (status & RIRB_INT_MASK) {
Takashi Iwai81740862009-05-26 15:22:00 +02001131 if (status & RIRB_INT_RESPONSE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 azx_update_rirb(chip);
1133 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1134 }
1135
1136#if 0
1137 /* clear state status int */
1138 if (azx_readb(chip, STATESTS) & 0x04)
1139 azx_writeb(chip, STATESTS, 0x04);
1140#endif
1141 spin_unlock(&chip->reg_lock);
1142
1143 return IRQ_HANDLED;
1144}
1145
1146
1147/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001148 * set up a BDL entry
1149 */
1150static int setup_bdle(struct snd_pcm_substream *substream,
1151 struct azx_dev *azx_dev, u32 **bdlp,
1152 int ofs, int size, int with_ioc)
1153{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001154 u32 *bdl = *bdlp;
1155
1156 while (size > 0) {
1157 dma_addr_t addr;
1158 int chunk;
1159
1160 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1161 return -EINVAL;
1162
Takashi Iwai77a23f22008-08-21 13:00:13 +02001163 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001164 /* program the address field of the BDL entry */
1165 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001166 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001167 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001168 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001169 bdl[2] = cpu_to_le32(chunk);
1170 /* program the IOC to enable interrupt
1171 * only when the whole fragment is processed
1172 */
1173 size -= chunk;
1174 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1175 bdl += 4;
1176 azx_dev->frags++;
1177 ofs += chunk;
1178 }
1179 *bdlp = bdl;
1180 return ofs;
1181}
1182
1183/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 * set up BDL entries
1185 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001186static int azx_setup_periods(struct azx *chip,
1187 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001188 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001190 u32 *bdl;
1191 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001192 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
1194 /* reset BDL address */
1195 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1196 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1197
Takashi Iwai97b71c92009-03-18 15:09:13 +01001198 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001199 periods = azx_dev->bufsize / period_bytes;
1200
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001202 bdl = (u32 *)azx_dev->bdl.area;
1203 ofs = 0;
1204 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001205 pos_adj = bdl_pos_adj[chip->dev_index];
1206 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001207 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001208 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001209 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001210 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001211 pos_adj = pos_align;
1212 else
1213 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1214 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001215 pos_adj = frames_to_bytes(runtime, pos_adj);
1216 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001217 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001218 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001219 pos_adj = 0;
1220 } else {
1221 ofs = setup_bdle(substream, azx_dev,
1222 &bdl, ofs, pos_adj, 1);
1223 if (ofs < 0)
1224 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001225 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001226 } else
1227 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001228 for (i = 0; i < periods; i++) {
1229 if (i == periods - 1 && pos_adj)
1230 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1231 period_bytes - pos_adj, 0);
1232 else
1233 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1234 period_bytes, 1);
1235 if (ofs < 0)
1236 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001238 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001239
1240 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001241 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001242 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001243 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244}
1245
Takashi Iwai1dddab42009-03-18 15:15:37 +01001246/* reset stream */
1247static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248{
1249 unsigned char val;
1250 int timeout;
1251
Takashi Iwai1dddab42009-03-18 15:15:37 +01001252 azx_stream_clear(chip, azx_dev);
1253
Takashi Iwaid01ce992007-07-27 16:52:19 +02001254 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1255 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 udelay(3);
1257 timeout = 300;
1258 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1259 --timeout)
1260 ;
1261 val &= ~SD_CTL_STREAM_RESET;
1262 azx_sd_writeb(azx_dev, SD_CTL, val);
1263 udelay(3);
1264
1265 timeout = 300;
1266 /* waiting for hardware to report that the stream is out of reset */
1267 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1268 --timeout)
1269 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001270
1271 /* reset first position - may not be synced with hw at this time */
1272 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001273}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
Takashi Iwai1dddab42009-03-18 15:15:37 +01001275/*
1276 * set up the SD for streaming
1277 */
1278static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1279{
1280 /* make sure the run bit is zero for SD */
1281 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 /* program the stream_tag */
1283 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001284 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1286
1287 /* program the length of samples in cyclic buffer */
1288 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1289
1290 /* program the stream format */
1291 /* this value needs to be the same as the one programmed */
1292 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1293
1294 /* program the stream LVI (last valid index) of the BDL */
1295 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1296
1297 /* program the BDL address */
1298 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001299 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001301 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001303 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001304 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001305 chip->position_fix == POS_FIX_AUTO ||
1306 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001307 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1308 azx_writel(chip, DPLBASE,
1309 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1310 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001313 azx_sd_writel(azx_dev, SD_CTL,
1314 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
1316 return 0;
1317}
1318
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001319/*
1320 * Probe the given codec address
1321 */
1322static int probe_codec(struct azx *chip, int addr)
1323{
1324 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1325 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1326 unsigned int res;
1327
Wu Fengguanga678cde2009-08-01 18:46:46 +08001328 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001329 chip->probing = 1;
1330 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001331 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001332 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001333 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001334 if (res == -1)
1335 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001336 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001337 return 0;
1338}
1339
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001340static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1341 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001342static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Takashi Iwai8dd78332009-06-02 01:16:07 +02001344static void azx_bus_reset(struct hda_bus *bus)
1345{
1346 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001347
1348 bus->in_reset = 1;
1349 azx_stop_chip(chip);
1350 azx_init_chip(chip);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001351#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001352 if (chip->initialized) {
Alexander Beregalov65f75982009-06-04 13:46:16 +04001353 int i;
1354
Takashi Iwaic8936222010-01-28 17:08:53 +01001355 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai8dd78332009-06-02 01:16:07 +02001356 snd_pcm_suspend_all(chip->pcm[i]);
1357 snd_hda_suspend(chip->bus);
1358 snd_hda_resume(chip->bus);
1359 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001360#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001361 bus->in_reset = 0;
1362}
1363
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364/*
1365 * Codec initialization
1366 */
1367
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001368/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1369static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001370 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001371};
1372
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001373static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374{
1375 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001376 int c, codecs, err;
1377 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378
1379 memset(&bus_temp, 0, sizeof(bus_temp));
1380 bus_temp.private_data = chip;
1381 bus_temp.modelname = model;
1382 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001383 bus_temp.ops.command = azx_send_cmd;
1384 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001385 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001386 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001387#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001388 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001389 bus_temp.ops.pm_notify = azx_power_notify;
1390#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Takashi Iwaid01ce992007-07-27 16:52:19 +02001392 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1393 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 return err;
1395
Wei Nidc9c8e22008-09-26 13:55:56 +08001396 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1397 chip->bus->needs_damn_long_delay = 1;
1398
Takashi Iwai34c25352008-10-28 11:38:58 +01001399 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001400 max_slots = azx_max_codecs[chip->driver_type];
1401 if (!max_slots)
1402 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001403
1404 /* First try to probe all given codec slots */
1405 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001406 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001407 if (probe_codec(chip, c) < 0) {
1408 /* Some BIOSen give you wrong codec addresses
1409 * that don't exist
1410 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001411 snd_printk(KERN_WARNING SFX
1412 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001413 "disabling it...\n", c);
1414 chip->codec_mask &= ~(1 << c);
1415 /* More badly, accessing to a non-existing
1416 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001417 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001418 * Thus if an error occurs during probing,
1419 * better to reset the controller chip to
1420 * get back to the sanity state.
1421 */
1422 azx_stop_chip(chip);
1423 azx_init_chip(chip);
1424 }
1425 }
1426 }
1427
1428 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001429 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001430 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001431 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001432 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 if (err < 0)
1434 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001435 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001437 }
1438 }
1439 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1441 return -ENXIO;
1442 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001443 return 0;
1444}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001446/* configure each codec instance */
1447static int __devinit azx_codec_configure(struct azx *chip)
1448{
1449 struct hda_codec *codec;
1450 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1451 snd_hda_codec_configure(codec);
1452 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 return 0;
1454}
1455
1456
1457/*
1458 * PCM support
1459 */
1460
1461/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001462static inline struct azx_dev *
1463azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001465 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001466 struct azx_dev *res = NULL;
1467
1468 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001469 dev = chip->playback_index_offset;
1470 nums = chip->playback_streams;
1471 } else {
1472 dev = chip->capture_index_offset;
1473 nums = chip->capture_streams;
1474 }
1475 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001476 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001477 res = &chip->azx_dev[dev];
1478 if (res->device == substream->pcm->device)
1479 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001481 if (res) {
1482 res->opened = 1;
1483 res->device = substream->pcm->device;
1484 }
1485 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486}
1487
1488/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001489static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490{
1491 azx_dev->opened = 0;
1492}
1493
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001494static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001495 .info = (SNDRV_PCM_INFO_MMAP |
1496 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1498 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001499 /* No full-resume yet implemented */
1500 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001501 SNDRV_PCM_INFO_PAUSE |
1502 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1504 .rates = SNDRV_PCM_RATE_48000,
1505 .rate_min = 48000,
1506 .rate_max = 48000,
1507 .channels_min = 2,
1508 .channels_max = 2,
1509 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1510 .period_bytes_min = 128,
1511 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1512 .periods_min = 2,
1513 .periods_max = AZX_MAX_FRAG,
1514 .fifo_size = 0,
1515};
1516
1517struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001518 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 struct hda_codec *codec;
1520 struct hda_pcm_stream *hinfo[2];
1521};
1522
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001523static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524{
1525 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1526 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001527 struct azx *chip = apcm->chip;
1528 struct azx_dev *azx_dev;
1529 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 unsigned long flags;
1531 int err;
1532
Ingo Molnar62932df2006-01-16 16:34:20 +01001533 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001534 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001536 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 return -EBUSY;
1538 }
1539 runtime->hw = azx_pcm_hw;
1540 runtime->hw.channels_min = hinfo->channels_min;
1541 runtime->hw.channels_max = hinfo->channels_max;
1542 runtime->hw.formats = hinfo->formats;
1543 runtime->hw.rates = hinfo->rates;
1544 snd_pcm_limit_hw_rates(runtime);
1545 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001546 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1547 128);
1548 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1549 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001550 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001551 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1552 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001554 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001555 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 return err;
1557 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001558 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001559 /* sanity check */
1560 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1561 snd_BUG_ON(!runtime->hw.channels_max) ||
1562 snd_BUG_ON(!runtime->hw.formats) ||
1563 snd_BUG_ON(!runtime->hw.rates)) {
1564 azx_release_device(azx_dev);
1565 hinfo->ops.close(hinfo, apcm->codec, substream);
1566 snd_hda_power_down(apcm->codec);
1567 mutex_unlock(&chip->open_mutex);
1568 return -EINVAL;
1569 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 spin_lock_irqsave(&chip->reg_lock, flags);
1571 azx_dev->substream = substream;
1572 azx_dev->running = 0;
1573 spin_unlock_irqrestore(&chip->reg_lock, flags);
1574
1575 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001576 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001577 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 return 0;
1579}
1580
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001581static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582{
1583 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1584 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001585 struct azx *chip = apcm->chip;
1586 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 unsigned long flags;
1588
Ingo Molnar62932df2006-01-16 16:34:20 +01001589 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590 spin_lock_irqsave(&chip->reg_lock, flags);
1591 azx_dev->substream = NULL;
1592 azx_dev->running = 0;
1593 spin_unlock_irqrestore(&chip->reg_lock, flags);
1594 azx_release_device(azx_dev);
1595 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001596 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001597 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 return 0;
1599}
1600
Takashi Iwaid01ce992007-07-27 16:52:19 +02001601static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1602 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001604 struct azx_dev *azx_dev = get_azx_dev(substream);
1605
1606 azx_dev->bufsize = 0;
1607 azx_dev->period_bytes = 0;
1608 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001609 return snd_pcm_lib_malloc_pages(substream,
1610 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611}
1612
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001613static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614{
1615 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001616 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1618
1619 /* reset BDL address */
1620 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1621 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1622 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001623 azx_dev->bufsize = 0;
1624 azx_dev->period_bytes = 0;
1625 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626
1627 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1628
1629 return snd_pcm_lib_free_pages(substream);
1630}
1631
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001632static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
1634 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001635 struct azx *chip = apcm->chip;
1636 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001638 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001639 unsigned int bufsize, period_bytes, format_val;
1640 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001642 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001643 format_val = snd_hda_calc_stream_format(runtime->rate,
1644 runtime->channels,
1645 runtime->format,
1646 hinfo->maxbps);
1647 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001648 snd_printk(KERN_ERR SFX
1649 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 runtime->rate, runtime->channels, runtime->format);
1651 return -EINVAL;
1652 }
1653
Takashi Iwai97b71c92009-03-18 15:09:13 +01001654 bufsize = snd_pcm_lib_buffer_bytes(substream);
1655 period_bytes = snd_pcm_lib_period_bytes(substream);
1656
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001657 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001658 bufsize, format_val);
1659
1660 if (bufsize != azx_dev->bufsize ||
1661 period_bytes != azx_dev->period_bytes ||
1662 format_val != azx_dev->format_val) {
1663 azx_dev->bufsize = bufsize;
1664 azx_dev->period_bytes = period_bytes;
1665 azx_dev->format_val = format_val;
1666 err = azx_setup_periods(chip, substream, azx_dev);
1667 if (err < 0)
1668 return err;
1669 }
1670
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001671 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1672 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 azx_setup_controller(chip, azx_dev);
1674 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1675 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1676 else
1677 azx_dev->fifo_size = 0;
1678
1679 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1680 azx_dev->format_val, substream);
1681}
1682
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001683static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684{
1685 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001686 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001687 struct azx_dev *azx_dev;
1688 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001689 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001690 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001693 case SNDRV_PCM_TRIGGER_START:
1694 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1696 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001697 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698 break;
1699 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001700 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001702 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 break;
1704 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001705 return -EINVAL;
1706 }
1707
1708 snd_pcm_group_for_each_entry(s, substream) {
1709 if (s->pcm->card != substream->pcm->card)
1710 continue;
1711 azx_dev = get_azx_dev(s);
1712 sbits |= 1 << azx_dev->index;
1713 nsync++;
1714 snd_pcm_trigger_done(s, substream);
1715 }
1716
1717 spin_lock(&chip->reg_lock);
1718 if (nsync > 1) {
1719 /* first, set SYNC bits of corresponding streams */
1720 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1721 }
1722 snd_pcm_group_for_each_entry(s, substream) {
1723 if (s->pcm->card != substream->pcm->card)
1724 continue;
1725 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001726 if (rstart) {
1727 azx_dev->start_flag = 1;
1728 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1729 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001730 if (start)
1731 azx_stream_start(chip, azx_dev);
1732 else
1733 azx_stream_stop(chip, azx_dev);
1734 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 }
1736 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001737 if (start) {
1738 if (nsync == 1)
1739 return 0;
1740 /* wait until all FIFOs get ready */
1741 for (timeout = 5000; timeout; timeout--) {
1742 nwait = 0;
1743 snd_pcm_group_for_each_entry(s, substream) {
1744 if (s->pcm->card != substream->pcm->card)
1745 continue;
1746 azx_dev = get_azx_dev(s);
1747 if (!(azx_sd_readb(azx_dev, SD_STS) &
1748 SD_STS_FIFO_READY))
1749 nwait++;
1750 }
1751 if (!nwait)
1752 break;
1753 cpu_relax();
1754 }
1755 } else {
1756 /* wait until all RUN bits are cleared */
1757 for (timeout = 5000; timeout; timeout--) {
1758 nwait = 0;
1759 snd_pcm_group_for_each_entry(s, substream) {
1760 if (s->pcm->card != substream->pcm->card)
1761 continue;
1762 azx_dev = get_azx_dev(s);
1763 if (azx_sd_readb(azx_dev, SD_CTL) &
1764 SD_CTL_DMA_START)
1765 nwait++;
1766 }
1767 if (!nwait)
1768 break;
1769 cpu_relax();
1770 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001772 if (nsync > 1) {
1773 spin_lock(&chip->reg_lock);
1774 /* reset SYNC bits */
1775 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1776 spin_unlock(&chip->reg_lock);
1777 }
1778 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779}
1780
Joseph Chan0e153472008-08-26 14:38:03 +02001781/* get the current DMA position with correction on VIA chips */
1782static unsigned int azx_via_get_position(struct azx *chip,
1783 struct azx_dev *azx_dev)
1784{
1785 unsigned int link_pos, mini_pos, bound_pos;
1786 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1787 unsigned int fifo_size;
1788
1789 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1790 if (azx_dev->index >= 4) {
1791 /* Playback, no problem using link position */
1792 return link_pos;
1793 }
1794
1795 /* Capture */
1796 /* For new chipset,
1797 * use mod to get the DMA position just like old chipset
1798 */
1799 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1800 mod_dma_pos %= azx_dev->period_bytes;
1801
1802 /* azx_dev->fifo_size can't get FIFO size of in stream.
1803 * Get from base address + offset.
1804 */
1805 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1806
1807 if (azx_dev->insufficient) {
1808 /* Link position never gather than FIFO size */
1809 if (link_pos <= fifo_size)
1810 return 0;
1811
1812 azx_dev->insufficient = 0;
1813 }
1814
1815 if (link_pos <= fifo_size)
1816 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1817 else
1818 mini_pos = link_pos - fifo_size;
1819
1820 /* Find nearest previous boudary */
1821 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1822 mod_link_pos = link_pos % azx_dev->period_bytes;
1823 if (mod_link_pos >= fifo_size)
1824 bound_pos = link_pos - mod_link_pos;
1825 else if (mod_dma_pos >= mod_mini_pos)
1826 bound_pos = mini_pos - mod_mini_pos;
1827 else {
1828 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1829 if (bound_pos >= azx_dev->bufsize)
1830 bound_pos = 0;
1831 }
1832
1833 /* Calculate real DMA position we want */
1834 return bound_pos + mod_dma_pos;
1835}
1836
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001837static unsigned int azx_get_position(struct azx *chip,
1838 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 unsigned int pos;
1841
Joseph Chan0e153472008-08-26 14:38:03 +02001842 if (chip->via_dmapos_patch)
1843 pos = azx_via_get_position(chip, azx_dev);
1844 else if (chip->position_fix == POS_FIX_POSBUF ||
1845 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001846 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001847 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001848 } else {
1849 /* read LPIB */
1850 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001851 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 if (pos >= azx_dev->bufsize)
1853 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001854 return pos;
1855}
1856
1857static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1858{
1859 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1860 struct azx *chip = apcm->chip;
1861 struct azx_dev *azx_dev = get_azx_dev(substream);
1862 return bytes_to_frames(substream->runtime,
1863 azx_get_position(chip, azx_dev));
1864}
1865
1866/*
1867 * Check whether the current DMA position is acceptable for updating
1868 * periods. Returns non-zero if it's OK.
1869 *
1870 * Many HD-audio controllers appear pretty inaccurate about
1871 * the update-IRQ timing. The IRQ is issued before actually the
1872 * data is processed. So, we need to process it afterwords in a
1873 * workqueue.
1874 */
1875static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1876{
1877 unsigned int pos;
1878
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001879 if (azx_dev->start_flag &&
1880 time_before_eq(jiffies, azx_dev->start_jiffies))
1881 return -1; /* bogus (too early) interrupt */
1882 azx_dev->start_flag = 0;
1883
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001884 pos = azx_get_position(chip, azx_dev);
1885 if (chip->position_fix == POS_FIX_AUTO) {
1886 if (!pos) {
1887 printk(KERN_WARNING
1888 "hda-intel: Invalid position buffer, "
1889 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001890 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001891 pos = azx_get_position(chip, azx_dev);
1892 } else
1893 chip->position_fix = POS_FIX_POSBUF;
1894 }
1895
Takashi Iwaia62741c2008-08-18 17:11:09 +02001896 if (!bdl_pos_adj[chip->dev_index])
1897 return 1; /* no delayed ack */
Jody Bruchonfed08d02010-02-06 10:46:26 -05001898 if (azx_dev->period_bytes == 0) {
1899 printk(KERN_WARNING
1900 "hda-intel: Divide by zero was avoided "
1901 "in azx_dev->period_bytes.\n");
1902 return 0;
1903 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001904 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1905 return 0; /* NG - it's below the period boundary */
1906 return 1; /* OK, it's fine */
1907}
1908
1909/*
1910 * The work for pending PCM period updates.
1911 */
1912static void azx_irq_pending_work(struct work_struct *work)
1913{
1914 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1915 int i, pending;
1916
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001917 if (!chip->irq_pending_warned) {
1918 printk(KERN_WARNING
1919 "hda-intel: IRQ timing workaround is activated "
1920 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1921 chip->card->number);
1922 chip->irq_pending_warned = 1;
1923 }
1924
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001925 for (;;) {
1926 pending = 0;
1927 spin_lock_irq(&chip->reg_lock);
1928 for (i = 0; i < chip->num_streams; i++) {
1929 struct azx_dev *azx_dev = &chip->azx_dev[i];
1930 if (!azx_dev->irq_pending ||
1931 !azx_dev->substream ||
1932 !azx_dev->running)
1933 continue;
1934 if (azx_position_ok(chip, azx_dev)) {
1935 azx_dev->irq_pending = 0;
1936 spin_unlock(&chip->reg_lock);
1937 snd_pcm_period_elapsed(azx_dev->substream);
1938 spin_lock(&chip->reg_lock);
1939 } else
1940 pending++;
1941 }
1942 spin_unlock_irq(&chip->reg_lock);
1943 if (!pending)
1944 return;
1945 cond_resched();
1946 }
1947}
1948
1949/* clear irq_pending flags and assure no on-going workq */
1950static void azx_clear_irq_pending(struct azx *chip)
1951{
1952 int i;
1953
1954 spin_lock_irq(&chip->reg_lock);
1955 for (i = 0; i < chip->num_streams; i++)
1956 chip->azx_dev[i].irq_pending = 0;
1957 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958}
1959
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001960static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 .open = azx_pcm_open,
1962 .close = azx_pcm_close,
1963 .ioctl = snd_pcm_lib_ioctl,
1964 .hw_params = azx_pcm_hw_params,
1965 .hw_free = azx_pcm_hw_free,
1966 .prepare = azx_pcm_prepare,
1967 .trigger = azx_pcm_trigger,
1968 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001969 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970};
1971
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001972static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973{
Takashi Iwai176d5332008-07-30 15:01:44 +02001974 struct azx_pcm *apcm = pcm->private_data;
1975 if (apcm) {
1976 apcm->chip->pcm[pcm->device] = NULL;
1977 kfree(apcm);
1978 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979}
1980
Takashi Iwai176d5332008-07-30 15:01:44 +02001981static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001982azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1983 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001985 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001986 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001988 int pcm_dev = cpcm->device;
1989 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990
Takashi Iwaic8936222010-01-28 17:08:53 +01001991 if (pcm_dev >= HDA_MAX_PCMS) {
Takashi Iwai176d5332008-07-30 15:01:44 +02001992 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1993 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001994 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001995 }
1996 if (chip->pcm[pcm_dev]) {
1997 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1998 return -EBUSY;
1999 }
2000 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2001 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2002 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 &pcm);
2004 if (err < 0)
2005 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002006 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002007 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008 if (apcm == NULL)
2009 return -ENOMEM;
2010 apcm->chip = chip;
2011 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 pcm->private_data = apcm;
2013 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002014 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2015 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
2016 chip->pcm[pcm_dev] = pcm;
2017 cpcm->pcm = pcm;
2018 for (s = 0; s < 2; s++) {
2019 apcm->hinfo[s] = &cpcm->stream[s];
2020 if (cpcm->stream[s].substreams)
2021 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2022 }
2023 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002024 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02002026 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 return 0;
2028}
2029
2030/*
2031 * mixer creation - all stuff is implemented in hda module
2032 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002033static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034{
2035 return snd_hda_build_controls(chip->bus);
2036}
2037
2038
2039/*
2040 * initialize SD streams
2041 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002042static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043{
2044 int i;
2045
2046 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002047 * assign the starting bdl address to each stream (device)
2048 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002050 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002051 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002052 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2054 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2055 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2056 azx_dev->sd_int_sta_mask = 1 << i;
2057 /* stream tag: must be non-zero and unique */
2058 azx_dev->index = i;
2059 azx_dev->stream_tag = i + 1;
2060 }
2061
2062 return 0;
2063}
2064
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002065static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2066{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002067 if (request_irq(chip->pci->irq, azx_interrupt,
2068 chip->msi ? 0 : IRQF_SHARED,
Maxim Levitsky94928372010-02-04 22:26:37 +02002069 "hda_intel", chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002070 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2071 "disabling device\n", chip->pci->irq);
2072 if (do_disconnect)
2073 snd_card_disconnect(chip->card);
2074 return -1;
2075 }
2076 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002077 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002078 return 0;
2079}
2080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081
Takashi Iwaicb53c622007-08-10 17:21:45 +02002082static void azx_stop_chip(struct azx *chip)
2083{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002084 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002085 return;
2086
2087 /* disable interrupts */
2088 azx_int_disable(chip);
2089 azx_int_clear(chip);
2090
2091 /* disable CORB/RIRB */
2092 azx_free_cmd_io(chip);
2093
2094 /* disable position buffer */
2095 azx_writel(chip, DPLBASE, 0);
2096 azx_writel(chip, DPUBASE, 0);
2097
2098 chip->initialized = 0;
2099}
2100
2101#ifdef CONFIG_SND_HDA_POWER_SAVE
2102/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002103static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002104{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002105 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002106 struct hda_codec *c;
2107 int power_on = 0;
2108
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002109 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002110 if (c->power_on) {
2111 power_on = 1;
2112 break;
2113 }
2114 }
2115 if (power_on)
2116 azx_init_chip(chip);
Wu Fengguang0287d972009-12-11 20:15:11 +08002117 else if (chip->running && power_save_controller &&
2118 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002119 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002120}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002121#endif /* CONFIG_SND_HDA_POWER_SAVE */
2122
2123#ifdef CONFIG_PM
2124/*
2125 * power management
2126 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002127
2128static int snd_hda_codecs_inuse(struct hda_bus *bus)
2129{
2130 struct hda_codec *codec;
2131
2132 list_for_each_entry(codec, &bus->codec_list, list) {
2133 if (snd_hda_codec_needs_resume(codec))
2134 return 1;
2135 }
2136 return 0;
2137}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002138
Takashi Iwai421a1252005-11-17 16:11:09 +01002139static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140{
Takashi Iwai421a1252005-11-17 16:11:09 +01002141 struct snd_card *card = pci_get_drvdata(pci);
2142 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 int i;
2144
Takashi Iwai421a1252005-11-17 16:11:09 +01002145 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002146 azx_clear_irq_pending(chip);
Takashi Iwaic8936222010-01-28 17:08:53 +01002147 for (i = 0; i < HDA_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01002148 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002149 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002150 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002151 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002152 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002153 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002154 chip->irq = -1;
2155 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002156 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002157 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002158 pci_disable_device(pci);
2159 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002160 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 return 0;
2162}
2163
Takashi Iwai421a1252005-11-17 16:11:09 +01002164static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165{
Takashi Iwai421a1252005-11-17 16:11:09 +01002166 struct snd_card *card = pci_get_drvdata(pci);
2167 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002169 pci_set_power_state(pci, PCI_D0);
2170 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002171 if (pci_enable_device(pci) < 0) {
2172 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2173 "disabling device\n");
2174 snd_card_disconnect(card);
2175 return -EIO;
2176 }
2177 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002178 if (chip->msi)
2179 if (pci_enable_msi(pci) < 0)
2180 chip->msi = 0;
2181 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002182 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002183 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002184
2185 if (snd_hda_codecs_inuse(chip->bus))
2186 azx_init_chip(chip);
2187
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002189 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190 return 0;
2191}
2192#endif /* CONFIG_PM */
2193
2194
2195/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002196 * reboot notifier for hang-up problem at power-down
2197 */
2198static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2199{
2200 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002201 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002202 azx_stop_chip(chip);
2203 return NOTIFY_OK;
2204}
2205
2206static void azx_notifier_register(struct azx *chip)
2207{
2208 chip->reboot_notifier.notifier_call = azx_halt;
2209 register_reboot_notifier(&chip->reboot_notifier);
2210}
2211
2212static void azx_notifier_unregister(struct azx *chip)
2213{
2214 if (chip->reboot_notifier.notifier_call)
2215 unregister_reboot_notifier(&chip->reboot_notifier);
2216}
2217
2218/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219 * destructor
2220 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002221static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002223 int i;
2224
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002225 azx_notifier_unregister(chip);
2226
Takashi Iwaice43fba2005-05-30 20:33:44 +02002227 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002228 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002229 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002231 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 }
2233
Jeff Garzikf000fd82008-04-22 13:50:34 +02002234 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002236 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002237 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002238 if (chip->remap_addr)
2239 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002241 if (chip->azx_dev) {
2242 for (i = 0; i < chip->num_streams; i++)
2243 if (chip->azx_dev[i].bdl.area)
2244 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2245 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 if (chip->rb.area)
2247 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 if (chip->posbuf.area)
2249 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250 pci_release_regions(chip->pci);
2251 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002252 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002253 kfree(chip);
2254
2255 return 0;
2256}
2257
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002258static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259{
2260 return azx_free(device->device_data);
2261}
2262
2263/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002264 * white/black-listing for position_fix
2265 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002266static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002267 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2268 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002269 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Paul Menzel0708cc52010-02-08 20:42:46 +01002270 SND_PCI_QUIRK(0x1106, 0x3288, "ASUS M2V-MX SE", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002271 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002272 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002273 {}
2274};
2275
2276static int __devinit check_position_fix(struct azx *chip, int fix)
2277{
2278 const struct snd_pci_quirk *q;
2279
Takashi Iwaic673ba12009-03-17 07:49:14 +01002280 switch (fix) {
2281 case POS_FIX_LPIB:
2282 case POS_FIX_POSBUF:
2283 return fix;
2284 }
2285
2286 /* Check VIA/ATI HD Audio Controller exist */
2287 switch (chip->driver_type) {
2288 case AZX_DRIVER_VIA:
2289 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002290 chip->via_dmapos_patch = 1;
2291 /* Use link position directly, avoid any transfer problem. */
2292 return POS_FIX_LPIB;
2293 }
2294 chip->via_dmapos_patch = 0;
2295
Takashi Iwaic673ba12009-03-17 07:49:14 +01002296 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2297 if (q) {
2298 printk(KERN_INFO
2299 "hda_intel: position_fix set to %d "
2300 "for device %04x:%04x\n",
2301 q->value, q->subvendor, q->subdevice);
2302 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002303 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002304 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002305}
2306
2307/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002308 * black-lists for probe_mask
2309 */
2310static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2311 /* Thinkpad often breaks the controller communication when accessing
2312 * to the non-working (or non-existing) modem codec slot.
2313 */
2314 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2315 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2316 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002317 /* broken BIOS */
2318 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002319 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2320 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002321 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002322 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002323 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002324 {}
2325};
2326
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002327#define AZX_FORCE_CODEC_MASK 0x100
2328
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002329static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002330{
2331 const struct snd_pci_quirk *q;
2332
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002333 chip->codec_probe_mask = probe_mask[dev];
2334 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002335 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2336 if (q) {
2337 printk(KERN_INFO
2338 "hda_intel: probe_mask set to 0x%x "
2339 "for device %04x:%04x\n",
2340 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002341 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002342 }
2343 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002344
2345 /* check forced option */
2346 if (chip->codec_probe_mask != -1 &&
2347 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2348 chip->codec_mask = chip->codec_probe_mask & 0xff;
2349 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2350 chip->codec_mask);
2351 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002352}
2353
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002354/*
Takashi Iwai716238552009-09-28 13:14:04 +02002355 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002356 */
Takashi Iwai716238552009-09-28 13:14:04 +02002357static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002358 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai8ce28d62010-01-27 20:26:08 +01002359 SND_PCI_QUIRK(0x1043, 0x829c, "ASUS", 0), /* nvidia */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002360 {}
2361};
2362
2363static void __devinit check_msi(struct azx *chip)
2364{
2365 const struct snd_pci_quirk *q;
2366
Takashi Iwai716238552009-09-28 13:14:04 +02002367 if (enable_msi >= 0) {
2368 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002369 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002370 }
2371 chip->msi = 1; /* enable MSI as default */
2372 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002373 if (q) {
2374 printk(KERN_INFO
2375 "hda_intel: msi for device %04x:%04x set to %d\n",
2376 q->subvendor, q->subdevice, q->value);
2377 chip->msi = q->value;
2378 }
2379}
2380
Takashi Iwai669ba272007-08-17 09:17:36 +02002381
2382/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383 * constructor
2384 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002385static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002386 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002387 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002389 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002390 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002391 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002392 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393 .dev_free = azx_dev_free,
2394 };
2395
2396 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002397
Pavel Machek927fc862006-08-31 17:03:43 +02002398 err = pci_enable_device(pci);
2399 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002400 return err;
2401
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002402 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002403 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2405 pci_disable_device(pci);
2406 return -ENOMEM;
2407 }
2408
2409 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002410 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 chip->card = card;
2412 chip->pci = pci;
2413 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002414 chip->driver_type = driver_type;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002415 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002416 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002417 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002419 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2420 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002421
Takashi Iwai27346162006-01-12 18:28:44 +01002422 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002423
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002424 if (bdl_pos_adj[dev] < 0) {
2425 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002426 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002427 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002428 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002429 break;
2430 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002431 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002432 break;
2433 }
2434 }
2435
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002436#if BITS_PER_LONG != 64
2437 /* Fix up base address on ULI M5461 */
2438 if (chip->driver_type == AZX_DRIVER_ULI) {
2439 u16 tmp3;
2440 pci_read_config_word(pci, 0x40, &tmp3);
2441 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2442 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2443 }
2444#endif
2445
Pavel Machek927fc862006-08-31 17:03:43 +02002446 err = pci_request_regions(pci, "ICH HD audio");
2447 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 kfree(chip);
2449 pci_disable_device(pci);
2450 return err;
2451 }
2452
Pavel Machek927fc862006-08-31 17:03:43 +02002453 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002454 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 if (chip->remap_addr == NULL) {
2456 snd_printk(KERN_ERR SFX "ioremap error\n");
2457 err = -ENXIO;
2458 goto errout;
2459 }
2460
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002461 if (chip->msi)
2462 if (pci_enable_msi(pci) < 0)
2463 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002464
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002465 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 err = -EBUSY;
2467 goto errout;
2468 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469
2470 pci_set_master(pci);
2471 synchronize_irq(chip->irq);
2472
Tobin Davisbcd72002008-01-15 11:23:55 +01002473 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002474 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002475
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002476 /* disable SB600 64bit support for safety */
2477 if ((chip->driver_type == AZX_DRIVER_ATI) ||
2478 (chip->driver_type == AZX_DRIVER_ATIHDMI)) {
2479 struct pci_dev *p_smbus;
2480 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2481 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2482 NULL);
2483 if (p_smbus) {
2484 if (p_smbus->revision < 0x30)
2485 gcap &= ~ICH6_GCAP_64OK;
2486 pci_dev_put(p_smbus);
2487 }
2488 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002489
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002490 /* disable 64bit DMA address for Teradici */
2491 /* it does not work with device 6549:1200 subsys e4a2:040b */
2492 if (chip->driver_type == AZX_DRIVER_TERA)
2493 gcap &= ~ICH6_GCAP_64OK;
2494
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002495 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002496 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002497 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002498 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002499 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2500 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002501 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002502
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002503 /* read number of streams from GCAP register instead of using
2504 * hardcoded value
2505 */
2506 chip->capture_streams = (gcap >> 8) & 0x0f;
2507 chip->playback_streams = (gcap >> 12) & 0x0f;
2508 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002509 /* gcap didn't give any info, switching to old method */
2510
2511 switch (chip->driver_type) {
2512 case AZX_DRIVER_ULI:
2513 chip->playback_streams = ULI_NUM_PLAYBACK;
2514 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002515 break;
2516 case AZX_DRIVER_ATIHDMI:
2517 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2518 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002519 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002520 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002521 default:
2522 chip->playback_streams = ICH6_NUM_PLAYBACK;
2523 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002524 break;
2525 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002526 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002527 chip->capture_index_offset = 0;
2528 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002529 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002530 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2531 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002532 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002533 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002534 goto errout;
2535 }
2536
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002537 for (i = 0; i < chip->num_streams; i++) {
2538 /* allocate memory for the BDL for each stream */
2539 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2540 snd_dma_pci_data(chip->pci),
2541 BDL_SIZE, &chip->azx_dev[i].bdl);
2542 if (err < 0) {
2543 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2544 goto errout;
2545 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002547 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002548 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2549 snd_dma_pci_data(chip->pci),
2550 chip->num_streams * 8, &chip->posbuf);
2551 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002552 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2553 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002556 err = azx_alloc_cmd_io(chip);
2557 if (err < 0)
2558 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559
2560 /* initialize streams */
2561 azx_init_stream(chip);
2562
2563 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002564 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565 azx_init_chip(chip);
2566
2567 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002568 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569 snd_printk(KERN_ERR SFX "no codecs found!\n");
2570 err = -ENODEV;
2571 goto errout;
2572 }
2573
Takashi Iwaid01ce992007-07-27 16:52:19 +02002574 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2575 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2577 goto errout;
2578 }
2579
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002580 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002581 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2582 sizeof(card->shortname));
2583 snprintf(card->longname, sizeof(card->longname),
2584 "%s at 0x%lx irq %i",
2585 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002586
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587 *rchip = chip;
2588 return 0;
2589
2590 errout:
2591 azx_free(chip);
2592 return err;
2593}
2594
Takashi Iwaicb53c622007-08-10 17:21:45 +02002595static void power_down_all_codecs(struct azx *chip)
2596{
2597#ifdef CONFIG_SND_HDA_POWER_SAVE
2598 /* The codecs were powered up in snd_hda_codec_new().
2599 * Now all initialization done, so turn them down if possible
2600 */
2601 struct hda_codec *codec;
2602 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2603 snd_hda_power_down(codec);
2604 }
2605#endif
2606}
2607
Takashi Iwaid01ce992007-07-27 16:52:19 +02002608static int __devinit azx_probe(struct pci_dev *pci,
2609 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002610{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002611 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002612 struct snd_card *card;
2613 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002614 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002616 if (dev >= SNDRV_CARDS)
2617 return -ENODEV;
2618 if (!enable[dev]) {
2619 dev++;
2620 return -ENOENT;
2621 }
2622
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002623 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2624 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002625 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002626 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002627 }
2628
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002629 /* set this here since it's referred in snd_hda_load_patch() */
2630 snd_card_set_dev(card, &pci->dev);
2631
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002632 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002633 if (err < 0)
2634 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002635 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002636
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002637#ifdef CONFIG_SND_HDA_INPUT_BEEP
2638 chip->beep_mode = beep_mode[dev];
2639#endif
2640
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002642 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002643 if (err < 0)
2644 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002645#ifdef CONFIG_SND_HDA_PATCH_LOADER
2646 if (patch[dev]) {
2647 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2648 patch[dev]);
2649 err = snd_hda_load_patch(chip->bus, patch[dev]);
2650 if (err < 0)
2651 goto out_free;
2652 }
2653#endif
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002654 if (!probe_only[dev]) {
2655 err = azx_codec_configure(chip);
2656 if (err < 0)
2657 goto out_free;
2658 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659
2660 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002661 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002662 if (err < 0)
2663 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002664
2665 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002666 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002667 if (err < 0)
2668 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002669
Takashi Iwaid01ce992007-07-27 16:52:19 +02002670 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002671 if (err < 0)
2672 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002673
2674 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002675 chip->running = 1;
2676 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002677 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002679 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002681out_free:
2682 snd_card_free(card);
2683 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684}
2685
2686static void __devexit azx_remove(struct pci_dev *pci)
2687{
2688 snd_card_free(pci_get_drvdata(pci));
2689 pci_set_drvdata(pci, NULL);
2690}
2691
2692/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002693static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002694 /* ICH 6..10 */
2695 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2696 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2697 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2698 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002699 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002700 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2701 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2702 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2703 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002704 /* PCH */
2705 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002706 /* CPT */
Seth Heasley32679f92010-02-22 17:31:09 -08002707 { PCI_DEVICE(0x8086, 0x1c20), .driver_data = AZX_DRIVER_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002708 /* SCH */
2709 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2710 /* ATI SB 450/600 */
2711 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2712 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2713 /* ATI HDMI */
2714 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2715 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2716 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002717 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002718 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2719 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2720 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2721 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2722 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2723 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2724 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2725 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2726 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2727 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2728 /* VIA VT8251/VT8237A */
2729 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2730 /* SIS966 */
2731 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2732 /* ULI M5461 */
2733 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2734 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01002735 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2736 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2737 .class_mask = 0xffffff,
2738 .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002739 /* Teradici */
2740 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002741 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002742#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2743 /* the following entry conflicts with snd-ctxfi driver,
2744 * as ctxfi driver mutates from HD-audio to native mode with
2745 * a special command sequence.
2746 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002747 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2748 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2749 .class_mask = 0xffffff,
2750 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002751#else
2752 /* this entry seems still valid -- i.e. without emu20kx chip */
2753 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2754#endif
Andiry Brienza9176b672009-07-17 11:32:32 +08002755 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01002756 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2757 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2758 .class_mask = 0xffffff,
2759 .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08002760 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2761 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2762 .class_mask = 0xffffff,
2763 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764 { 0, }
2765};
2766MODULE_DEVICE_TABLE(pci, azx_ids);
2767
2768/* pci_driver definition */
2769static struct pci_driver driver = {
2770 .name = "HDA Intel",
2771 .id_table = azx_ids,
2772 .probe = azx_probe,
2773 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002774#ifdef CONFIG_PM
2775 .suspend = azx_suspend,
2776 .resume = azx_resume,
2777#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778};
2779
2780static int __init alsa_card_azx_init(void)
2781{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002782 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002783}
2784
2785static void __exit alsa_card_azx_exit(void)
2786{
2787 pci_unregister_driver(&driver);
2788}
2789
2790module_init(alsa_card_azx_init)
2791module_exit(alsa_card_azx_exit)