blob: 256d2b72cd1c50b510894fc7c1981f1b4fd0ae72 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080082static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Shane Huangbd172432008-06-10 15:52:04 +0800107static struct ata_port_operations ahci_sb600_ops = {
108 .inherits = &ahci_ops,
109 .softreset = ahci_sb600_softreset,
110 .pmp_softreset = ahci_sb600_softreset,
111};
112
Tejun Heo417a1a62007-09-23 13:19:55 +0900113#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
114
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100115static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900116 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400117 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 .port_ops = &ahci_ops,
123 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400124 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900125 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900126 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
127 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100128 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400129 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900130 .port_ops = &ahci_ops,
131 },
Tejun Heo441577e2010-03-29 10:32:39 +0900132 [board_ahci_nosntf] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo5f173102010-07-24 16:53:48 +0200140 [board_ahci_yes_fbs] =
141 {
142 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
143 .flags = AHCI_FLAG_COMMON,
144 .pio_mask = ATA_PIO4,
145 .udma_mask = ATA_UDMA6,
146 .port_ops = &ahci_ops,
147 },
Tejun Heo441577e2010-03-29 10:32:39 +0900148 /* by chipsets */
149 [board_ahci_mcp65] =
150 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900151 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
152 AHCI_HFLAG_YES_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp77] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mcp89] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900169 .flags = AHCI_FLAG_COMMON,
170 .pio_mask = ATA_PIO4,
171 .udma_mask = ATA_UDMA6,
172 .port_ops = &ahci_ops,
173 },
174 [board_ahci_mv] =
175 {
176 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
177 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300178 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900179 .pio_mask = ATA_PIO4,
180 .udma_mask = ATA_UDMA6,
181 .port_ops = &ahci_ops,
182 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400183 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800184 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900185 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900186 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
187 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400190 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800191 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800192 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400193 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800194 {
Shane Huangbd172432008-06-10 15:52:04 +0800195 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800198 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800199 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800200 },
Tejun Heo441577e2010-03-29 10:32:39 +0900201 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900202 {
Tejun Heo441577e2010-03-29 10:32:39 +0900203 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900206 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900207 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800208 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209};
210
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500211static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400212 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400213 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
214 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
215 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
216 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
217 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900218 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400219 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
220 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
221 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
222 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900223 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800224 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900225 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
226 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
227 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
228 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
229 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
232 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
233 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
234 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
237 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
238 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
239 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400240 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
241 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800242 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500243 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800244 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500245 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
246 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700247 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700248 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500249 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700250 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700251 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500252 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800253 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
254 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
255 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
256 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
257 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
258 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700259 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
260 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
261 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800262 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400263
Tejun Heoe34bb372007-02-26 20:24:03 +0900264 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
265 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
266 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400267
268 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800269 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800270 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
271 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
272 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
273 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
274 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
275 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400276
Shane Huange2dd90b2009-07-29 11:34:49 +0800277 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800278 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800279 /* AMD is using RAID class only for ahci controllers */
280 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
281 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
282
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400283 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400284 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900285 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400286
287 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900288 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
289 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
290 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
291 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
292 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
293 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
294 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
295 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900296 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
297 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
298 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
299 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
300 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
301 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
302 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
303 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
309 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
310 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
311 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
312 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
313 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
314 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
315 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
325 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
326 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
327 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
328 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
329 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
330 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
331 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
337 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
338 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
339 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
340 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
341 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
342 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
343 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
349 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
350 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
351 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
352 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
353 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
354 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
355 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
361 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
362 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
363 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
364 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
365 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
366 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
367 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
368 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400372
Jeff Garzik95916ed2006-07-29 04:10:14 -0400373 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900374 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
375 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
376 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400377
Jeff Garzikcd70c262007-07-08 02:29:42 -0400378 /* Marvell */
379 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100380 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200381 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500382 .class = PCI_CLASS_STORAGE_SATA_AHCI,
383 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200384 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100385 { PCI_DEVICE(0x1b4b, 0x9125),
386 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400387
Mark Nelsonc77a0362008-10-23 14:08:16 +1100388 /* Promise */
389 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
390
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500391 /* Generic, PCI class code for AHCI */
392 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500393 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 { } /* terminate list */
396};
397
398
399static struct pci_driver ahci_pci_driver = {
400 .name = DRV_NAME,
401 .id_table = ahci_pci_tbl,
402 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900403 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900404#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900405 .suspend = ahci_pci_device_suspend,
406 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900407#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408};
409
Alan Cox5b66c822008-09-03 14:48:34 +0100410#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
411static int marvell_enable;
412#else
413static int marvell_enable = 1;
414#endif
415module_param(marvell_enable, int, 0644);
416MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
417
418
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300419static void ahci_pci_save_initial_config(struct pci_dev *pdev,
420 struct ahci_host_priv *hpriv)
421{
422 unsigned int force_port_map = 0;
423 unsigned int mask_port_map = 0;
424
425 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
426 dev_info(&pdev->dev, "JMB361 has only one port\n");
427 force_port_map = 1;
428 }
429
430 /*
431 * Temporary Marvell 6145 hack: PATA port presence
432 * is asserted through the standard AHCI port
433 * presence register, as bit 4 (counting from 0)
434 */
435 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
436 if (pdev->device == 0x6121)
437 mask_port_map = 0x3;
438 else
439 mask_port_map = 0xf;
440 dev_info(&pdev->dev,
441 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
442 }
443
Anton Vorontsov1d513352010-03-03 20:17:37 +0300444 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
445 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300446}
447
Anton Vorontsov33030402010-03-03 20:17:39 +0300448static int ahci_pci_reset_controller(struct ata_host *host)
449{
450 struct pci_dev *pdev = to_pci_dev(host->dev);
451
452 ahci_reset_controller(host);
453
Tejun Heod91542c2006-07-26 15:59:26 +0900454 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300455 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900456 u16 tmp16;
457
458 /* configure PCS */
459 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900460 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
461 tmp16 |= hpriv->port_map;
462 pci_write_config_word(pdev, 0x92, tmp16);
463 }
Tejun Heod91542c2006-07-26 15:59:26 +0900464 }
465
466 return 0;
467}
468
Anton Vorontsov781d6552010-03-03 20:17:42 +0300469static void ahci_pci_init_controller(struct ata_host *host)
470{
471 struct ahci_host_priv *hpriv = host->private_data;
472 struct pci_dev *pdev = to_pci_dev(host->dev);
473 void __iomem *port_mmio;
474 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100475 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900476
Tejun Heo417a1a62007-09-23 13:19:55 +0900477 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100478 if (pdev->device == 0x6121)
479 mv = 2;
480 else
481 mv = 4;
482 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400483
484 writel(0, port_mmio + PORT_IRQ_MASK);
485
486 /* clear port IRQ */
487 tmp = readl(port_mmio + PORT_IRQ_STAT);
488 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
489 if (tmp)
490 writel(tmp, port_mmio + PORT_IRQ_STAT);
491 }
492
Anton Vorontsov781d6552010-03-03 20:17:42 +0300493 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900494}
495
Shane Huangbd172432008-06-10 15:52:04 +0800496static int ahci_sb600_check_ready(struct ata_link *link)
497{
498 void __iomem *port_mmio = ahci_port_base(link->ap);
499 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
500 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
501
502 /*
503 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
504 * which can save timeout delay.
505 */
506 if (irq_status & PORT_IRQ_BAD_PMP)
507 return -EIO;
508
509 return ata_check_ready(status);
510}
511
512static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
513 unsigned long deadline)
514{
515 struct ata_port *ap = link->ap;
516 void __iomem *port_mmio = ahci_port_base(ap);
517 int pmp = sata_srst_pmp(link);
518 int rc;
519 u32 irq_sts;
520
521 DPRINTK("ENTER\n");
522
523 rc = ahci_do_softreset(link, class, pmp, deadline,
524 ahci_sb600_check_ready);
525
526 /*
527 * Soft reset fails on some ATI chips with IPMS set when PMP
528 * is enabled but SATA HDD/ODD is connected to SATA port,
529 * do soft reset again to port 0.
530 */
531 if (rc == -EIO) {
532 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
533 if (irq_sts & PORT_IRQ_BAD_PMP) {
534 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800535 "applying SB600 PMP SRST workaround "
536 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800537 rc = ahci_do_softreset(link, class, 0, deadline,
538 ahci_check_ready);
539 }
540 }
541
542 return rc;
543}
544
Tejun Heocc0680a2007-08-06 18:36:23 +0900545static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900546 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900547{
Tejun Heocc0680a2007-08-06 18:36:23 +0900548 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900549 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900550 int rc;
551
552 DPRINTK("ENTER\n");
553
Tejun Heo4447d352007-04-17 23:44:08 +0900554 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900555
Tejun Heocc0680a2007-08-06 18:36:23 +0900556 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900557 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900558
Tejun Heo4447d352007-04-17 23:44:08 +0900559 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900560
561 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
562
563 /* vt8251 doesn't clear BSY on signature FIS reception,
564 * request follow-up softreset.
565 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900566 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900567}
568
Tejun Heoedc93052007-10-25 14:59:16 +0900569static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
570 unsigned long deadline)
571{
572 struct ata_port *ap = link->ap;
573 struct ahci_port_priv *pp = ap->private_data;
574 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
575 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900576 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900577 int rc;
578
579 ahci_stop_engine(ap);
580
581 /* clear D2H reception area to properly wait for D2H FIS */
582 ata_tf_init(link->device, &tf);
583 tf.command = 0x80;
584 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
585
586 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900587 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900588
589 ahci_start_engine(ap);
590
Tejun Heoedc93052007-10-25 14:59:16 +0900591 /* The pseudo configuration device on SIMG4726 attached to
592 * ASUS P5W-DH Deluxe doesn't send signature FIS after
593 * hardreset if no device is attached to the first downstream
594 * port && the pseudo device locks up on SRST w/ PMP==0. To
595 * work around this, wait for !BSY only briefly. If BSY isn't
596 * cleared, perform CLO and proceed to IDENTIFY (achieved by
597 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
598 *
599 * Wait for two seconds. Devices attached to downstream port
600 * which can't process the following IDENTIFY after this will
601 * have to be reset again. For most cases, this should
602 * suffice while making probing snappish enough.
603 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900604 if (online) {
605 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
606 ahci_check_ready);
607 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800608 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900609 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900610 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900611}
612
Tejun Heo438ac6d2007-03-02 17:31:26 +0900613#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900614static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
615{
Jeff Garzikcca39742006-08-24 03:19:22 -0400616 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900617 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300618 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900619 u32 ctl;
620
Tejun Heo9b10ae82009-05-30 20:50:12 +0900621 if (mesg.event & PM_EVENT_SUSPEND &&
622 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
623 dev_printk(KERN_ERR, &pdev->dev,
624 "BIOS update required for suspend/resume\n");
625 return -EIO;
626 }
627
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100628 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900629 /* AHCI spec rev1.1 section 8.3.3:
630 * Software must disable interrupts prior to requesting a
631 * transition of the HBA to D3 state.
632 */
633 ctl = readl(mmio + HOST_CTL);
634 ctl &= ~HOST_IRQ_EN;
635 writel(ctl, mmio + HOST_CTL);
636 readl(mmio + HOST_CTL); /* flush */
637 }
638
639 return ata_pci_device_suspend(pdev, mesg);
640}
641
642static int ahci_pci_device_resume(struct pci_dev *pdev)
643{
Jeff Garzikcca39742006-08-24 03:19:22 -0400644 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900645 int rc;
646
Tejun Heo553c4aa2006-12-26 19:39:50 +0900647 rc = ata_pci_device_do_resume(pdev);
648 if (rc)
649 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900650
651 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300652 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900653 if (rc)
654 return rc;
655
Anton Vorontsov781d6552010-03-03 20:17:42 +0300656 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900657 }
658
Jeff Garzikcca39742006-08-24 03:19:22 -0400659 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900660
661 return 0;
662}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900663#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900664
Tejun Heo4447d352007-04-17 23:44:08 +0900665static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700670 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
671 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700673 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500675 dev_printk(KERN_ERR, &pdev->dev,
676 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 return rc;
678 }
679 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700681 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500683 dev_printk(KERN_ERR, &pdev->dev,
684 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 return rc;
686 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700687 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500689 dev_printk(KERN_ERR, &pdev->dev,
690 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 return rc;
692 }
693 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 return 0;
695}
696
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300697static void ahci_pci_print_info(struct ata_host *host)
698{
699 struct pci_dev *pdev = to_pci_dev(host->dev);
700 u16 cc;
701 const char *scc_s;
702
703 pci_read_config_word(pdev, 0x0a, &cc);
704 if (cc == PCI_CLASS_STORAGE_IDE)
705 scc_s = "IDE";
706 else if (cc == PCI_CLASS_STORAGE_SATA)
707 scc_s = "SATA";
708 else if (cc == PCI_CLASS_STORAGE_RAID)
709 scc_s = "RAID";
710 else
711 scc_s = "unknown";
712
713 ahci_print_info(host, scc_s);
714}
715
Tejun Heoedc93052007-10-25 14:59:16 +0900716/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
717 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
718 * support PMP and the 4726 either directly exports the device
719 * attached to the first downstream port or acts as a hardware storage
720 * controller and emulate a single ATA device (can be RAID 0/1 or some
721 * other configuration).
722 *
723 * When there's no device attached to the first downstream port of the
724 * 4726, "Config Disk" appears, which is a pseudo ATA device to
725 * configure the 4726. However, ATA emulation of the device is very
726 * lame. It doesn't send signature D2H Reg FIS after the initial
727 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
728 *
729 * The following function works around the problem by always using
730 * hardreset on the port and not depending on receiving signature FIS
731 * afterward. If signature FIS isn't received soon, ATA class is
732 * assumed without follow-up softreset.
733 */
734static void ahci_p5wdh_workaround(struct ata_host *host)
735{
736 static struct dmi_system_id sysids[] = {
737 {
738 .ident = "P5W DH Deluxe",
739 .matches = {
740 DMI_MATCH(DMI_SYS_VENDOR,
741 "ASUSTEK COMPUTER INC"),
742 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
743 },
744 },
745 { }
746 };
747 struct pci_dev *pdev = to_pci_dev(host->dev);
748
749 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
750 dmi_check_system(sysids)) {
751 struct ata_port *ap = host->ports[1];
752
753 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
754 "Deluxe on-board SIMG4726 workaround\n");
755
756 ap->ops = &ahci_p5wdh_ops;
757 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
758 }
759}
760
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900761/* only some SB600 ahci controllers can do 64bit DMA */
762static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800763{
764 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900765 /*
766 * The oldest version known to be broken is 0901 and
767 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900768 * Enable 64bit DMA on 1501 and anything newer.
769 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900770 * Please read bko#9412 for more info.
771 */
Shane Huang58a09b32009-05-27 15:04:43 +0800772 {
773 .ident = "ASUS M2A-VM",
774 .matches = {
775 DMI_MATCH(DMI_BOARD_VENDOR,
776 "ASUSTeK Computer INC."),
777 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
778 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900779 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800780 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100781 /*
782 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
783 * support 64bit DMA.
784 *
785 * BIOS versions earlier than 1.5 had the Manufacturer DMI
786 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
787 * This spelling mistake was fixed in BIOS version 1.5, so
788 * 1.5 and later have the Manufacturer as
789 * "MICRO-STAR INTERNATIONAL CO.,LTD".
790 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
791 *
792 * BIOS versions earlier than 1.9 had a Board Product Name
793 * DMI field of "MS-7376". This was changed to be
794 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
795 * match on DMI_BOARD_NAME of "MS-7376".
796 */
797 {
798 .ident = "MSI K9A2 Platinum",
799 .matches = {
800 DMI_MATCH(DMI_BOARD_VENDOR,
801 "MICRO-STAR INTER"),
802 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
803 },
804 },
Shane Huang58a09b32009-05-27 15:04:43 +0800805 { }
806 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900807 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900808 int year, month, date;
809 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800810
Tejun Heo03d783b2009-08-16 21:04:02 +0900811 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800812 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900813 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800814 return false;
815
Mark Nelsone65cc192009-11-03 20:06:48 +1100816 if (!match->driver_data)
817 goto enable_64bit;
818
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900819 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
820 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800821
Mark Nelsone65cc192009-11-03 20:06:48 +1100822 if (strcmp(buf, match->driver_data) >= 0)
823 goto enable_64bit;
824 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900825 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
826 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900827 return false;
828 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100829
830enable_64bit:
831 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
832 match->ident);
833 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800834}
835
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100836static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
837{
838 static const struct dmi_system_id broken_systems[] = {
839 {
840 .ident = "HP Compaq nx6310",
841 .matches = {
842 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
843 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
844 },
845 /* PCI slot number of the controller */
846 .driver_data = (void *)0x1FUL,
847 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100848 {
849 .ident = "HP Compaq 6720s",
850 .matches = {
851 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
852 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
853 },
854 /* PCI slot number of the controller */
855 .driver_data = (void *)0x1FUL,
856 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100857
858 { } /* terminate list */
859 };
860 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
861
862 if (dmi) {
863 unsigned long slot = (unsigned long)dmi->driver_data;
864 /* apply the quirk only to on-board controllers */
865 return slot == PCI_SLOT(pdev->devfn);
866 }
867
868 return false;
869}
870
Tejun Heo9b10ae82009-05-30 20:50:12 +0900871static bool ahci_broken_suspend(struct pci_dev *pdev)
872{
873 static const struct dmi_system_id sysids[] = {
874 /*
875 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
876 * to the harddisk doesn't become online after
877 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900878 *
879 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
880 *
881 * Use dates instead of versions to match as HP is
882 * apparently recycling both product and version
883 * strings.
884 *
885 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900886 */
887 {
888 .ident = "dv4",
889 .matches = {
890 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
891 DMI_MATCH(DMI_PRODUCT_NAME,
892 "HP Pavilion dv4 Notebook PC"),
893 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900894 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900895 },
896 {
897 .ident = "dv5",
898 .matches = {
899 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
900 DMI_MATCH(DMI_PRODUCT_NAME,
901 "HP Pavilion dv5 Notebook PC"),
902 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900903 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900904 },
905 {
906 .ident = "dv6",
907 .matches = {
908 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
909 DMI_MATCH(DMI_PRODUCT_NAME,
910 "HP Pavilion dv6 Notebook PC"),
911 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900912 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900913 },
914 {
915 .ident = "HDX18",
916 .matches = {
917 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
918 DMI_MATCH(DMI_PRODUCT_NAME,
919 "HP HDX18 Notebook PC"),
920 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900921 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900922 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900923 /*
924 * Acer eMachines G725 has the same problem. BIOS
925 * V1.03 is known to be broken. V3.04 is known to
926 * work. Inbetween, there are V1.06, V2.06 and V3.03
927 * that we don't have much idea about. For now,
928 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900929 *
930 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900931 */
932 {
933 .ident = "G725",
934 .matches = {
935 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
936 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
937 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900938 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900939 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900940 { } /* terminate list */
941 };
942 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900943 int year, month, date;
944 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900945
946 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
947 return false;
948
Tejun Heo9deb3432010-03-16 09:50:26 +0900949 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
950 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900951
Tejun Heo9deb3432010-03-16 09:50:26 +0900952 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900953}
954
Tejun Heo55946392009-08-04 14:30:08 +0900955static bool ahci_broken_online(struct pci_dev *pdev)
956{
957#define ENCODE_BUSDEVFN(bus, slot, func) \
958 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
959 static const struct dmi_system_id sysids[] = {
960 /*
961 * There are several gigabyte boards which use
962 * SIMG5723s configured as hardware RAID. Certain
963 * 5723 firmware revisions shipped there keep the link
964 * online but fail to answer properly to SRST or
965 * IDENTIFY when no device is attached downstream
966 * causing libata to retry quite a few times leading
967 * to excessive detection delay.
968 *
969 * As these firmwares respond to the second reset try
970 * with invalid device signature, considering unknown
971 * sig as offline works around the problem acceptably.
972 */
973 {
974 .ident = "EP45-DQ6",
975 .matches = {
976 DMI_MATCH(DMI_BOARD_VENDOR,
977 "Gigabyte Technology Co., Ltd."),
978 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
979 },
980 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
981 },
982 {
983 .ident = "EP45-DS5",
984 .matches = {
985 DMI_MATCH(DMI_BOARD_VENDOR,
986 "Gigabyte Technology Co., Ltd."),
987 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
988 },
989 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
990 },
991 { } /* terminate list */
992 };
993#undef ENCODE_BUSDEVFN
994 const struct dmi_system_id *dmi = dmi_first_match(sysids);
995 unsigned int val;
996
997 if (!dmi)
998 return false;
999
1000 val = (unsigned long)dmi->driver_data;
1001
1002 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1003}
1004
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001005#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001006static void ahci_gtf_filter_workaround(struct ata_host *host)
1007{
1008 static const struct dmi_system_id sysids[] = {
1009 /*
1010 * Aspire 3810T issues a bunch of SATA enable commands
1011 * via _GTF including an invalid one and one which is
1012 * rejected by the device. Among the successful ones
1013 * is FPDMA non-zero offset enable which when enabled
1014 * only on the drive side leads to NCQ command
1015 * failures. Filter it out.
1016 */
1017 {
1018 .ident = "Aspire 3810T",
1019 .matches = {
1020 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1021 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1022 },
1023 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1024 },
1025 { }
1026 };
1027 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1028 unsigned int filter;
1029 int i;
1030
1031 if (!dmi)
1032 return;
1033
1034 filter = (unsigned long)dmi->driver_data;
1035 dev_printk(KERN_INFO, host->dev,
1036 "applying extra ACPI _GTF filter 0x%x for %s\n",
1037 filter, dmi->ident);
1038
1039 for (i = 0; i < host->n_ports; i++) {
1040 struct ata_port *ap = host->ports[i];
1041 struct ata_link *link;
1042 struct ata_device *dev;
1043
1044 ata_for_each_link(link, ap, EDGE)
1045 ata_for_each_dev(dev, link, ALL)
1046 dev->gtf_filter |= filter;
1047 }
1048}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001049#else
1050static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1051{}
1052#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001053
Tejun Heo24dc5f32007-01-20 16:00:28 +09001054static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055{
1056 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001057 unsigned int board_id = ent->driver_data;
1058 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001059 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001060 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001062 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001063 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065 VPRINTK("ENTER\n");
1066
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001067 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001068
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001070 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071
Alan Cox5b66c822008-09-03 14:48:34 +01001072 /* The AHCI driver can only drive the SATA ports, the PATA driver
1073 can drive them all so if both drivers are selected make sure
1074 AHCI stays out of the way */
1075 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1076 return -ENODEV;
1077
Tejun Heoc6353b42010-06-17 11:42:22 +02001078 /*
1079 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1080 * ahci, use ata_generic instead.
1081 */
1082 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1083 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1084 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1085 pdev->subsystem_device == 0xcb89)
1086 return -ENODEV;
1087
Mark Nelson7a022672009-11-22 12:07:41 +11001088 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1089 * At the moment, we can only use the AHCI mode. Let the users know
1090 * that for SAS drives they're out of luck.
1091 */
1092 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1093 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1094 "can only drive SATA devices with this driver\n");
1095
Tejun Heo4447d352007-04-17 23:44:08 +09001096 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001097 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 if (rc)
1099 return rc;
1100
Tejun Heodea55132008-03-11 19:52:31 +09001101 /* AHCI controllers often implement SFF compatible interface.
1102 * Grab all PCI BARs just in case.
1103 */
1104 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001105 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001106 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001107 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001108 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
Tejun Heoc4f77922007-12-06 15:09:43 +09001110 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1111 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1112 u8 map;
1113
1114 /* ICH6s share the same PCI ID for both piix and ahci
1115 * modes. Enabling ahci mode while MAP indicates
1116 * combined mode is a bad idea. Yield to ata_piix.
1117 */
1118 pci_read_config_byte(pdev, ICH_MAP, &map);
1119 if (map & 0x3) {
1120 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1121 "combined mode, can't enable AHCI mode\n");
1122 return -ENODEV;
1123 }
1124 }
1125
Tejun Heo24dc5f32007-01-20 16:00:28 +09001126 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1127 if (!hpriv)
1128 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001129 hpriv->flags |= (unsigned long)pi.private_data;
1130
Tejun Heoe297d992008-06-10 00:13:04 +09001131 /* MCP65 revision A1 and A2 can't do MSI */
1132 if (board_id == board_ahci_mcp65 &&
1133 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1134 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1135
Shane Huange427fe02008-12-30 10:53:41 +08001136 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1137 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1138 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1139
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001140 /* only some SB600s can do 64bit DMA */
1141 if (ahci_sb600_enable_64bit(pdev))
1142 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001143
Tejun Heo31b239a2009-09-17 00:34:39 +09001144 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1145 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Anton Vorontsovd8993342010-03-03 20:17:34 +03001147 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1148
Tejun Heo4447d352007-04-17 23:44:08 +09001149 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001150 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151
Tejun Heo4447d352007-04-17 23:44:08 +09001152 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001153 if (hpriv->cap & HOST_CAP_NCQ) {
1154 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001155 /*
1156 * Auto-activate optimization is supposed to be
1157 * supported on all AHCI controllers indicating NCQ
1158 * capability, but it seems to be broken on some
1159 * chipsets including NVIDIAs.
1160 */
1161 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001162 pi.flags |= ATA_FLAG_FPDMA_AA;
1163 }
Tejun Heo4447d352007-04-17 23:44:08 +09001164
Tejun Heo7d50b602007-09-23 13:19:54 +09001165 if (hpriv->cap & HOST_CAP_PMP)
1166 pi.flags |= ATA_FLAG_PMP;
1167
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001168 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001169
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001170 if (ahci_broken_system_poweroff(pdev)) {
1171 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1172 dev_info(&pdev->dev,
1173 "quirky BIOS, skipping spindown on poweroff\n");
1174 }
1175
Tejun Heo9b10ae82009-05-30 20:50:12 +09001176 if (ahci_broken_suspend(pdev)) {
1177 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1178 dev_printk(KERN_WARNING, &pdev->dev,
1179 "BIOS update required for suspend/resume\n");
1180 }
1181
Tejun Heo55946392009-08-04 14:30:08 +09001182 if (ahci_broken_online(pdev)) {
1183 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1184 dev_info(&pdev->dev,
1185 "online status unreliable, applying workaround\n");
1186 }
1187
Tejun Heo837f5f82008-02-06 15:13:51 +09001188 /* CAP.NP sometimes indicate the index of the last enabled
1189 * port, at other times, that of the last possible port, so
1190 * determining the maximum port number requires looking at
1191 * both CAP.NP and port_map.
1192 */
1193 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1194
1195 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001196 if (!host)
1197 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001198 host->private_data = hpriv;
1199
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001200 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001201 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001202 else
1203 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001204
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001205 if (pi.flags & ATA_FLAG_EM)
1206 ahci_reset_em(host);
1207
Tejun Heo4447d352007-04-17 23:44:08 +09001208 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001209 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001210
Tejun Heocbcdd872007-08-18 13:14:55 +09001211 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1212 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1213 0x100 + ap->port_no * 0x80, "port");
1214
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001215 /* set enclosure management message type */
1216 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001217 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001218
1219
Jeff Garzikdab632e2007-05-28 08:33:01 -04001220 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001221 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001222 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001223 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
Tejun Heoedc93052007-10-25 14:59:16 +09001225 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1226 ahci_p5wdh_workaround(host);
1227
Tejun Heof80ae7e2009-09-16 04:18:03 +09001228 /* apply gtf filter quirk */
1229 ahci_gtf_filter_workaround(host);
1230
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001232 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001234 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
Anton Vorontsov33030402010-03-03 20:17:39 +03001236 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001237 if (rc)
1238 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001239
Anton Vorontsov781d6552010-03-03 20:17:42 +03001240 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001241 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242
Tejun Heo4447d352007-04-17 23:44:08 +09001243 pci_set_master(pdev);
1244 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1245 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001246}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
1248static int __init ahci_init(void)
1249{
Pavel Roskinb7887192006-08-10 18:13:18 +09001250 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251}
1252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253static void __exit ahci_exit(void)
1254{
1255 pci_unregister_driver(&ahci_pci_driver);
1256}
1257
1258
1259MODULE_AUTHOR("Jeff Garzik");
1260MODULE_DESCRIPTION("AHCI SATA low-level driver");
1261MODULE_LICENSE("GPL");
1262MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001263MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264
1265module_init(ahci_init);
1266module_exit(ahci_exit);