blob: 79fb4cc2137c19d2cf4ad5dc23e6c5883eb58e4d [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200288 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300289 if (ret)
290 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300291 /* WaFbcNukeOn3DBlt:ivb/hsw */
292 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
293 intel_ring_emit(ring, MSG_FBC_REND_STATE);
294 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200295 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
296 intel_ring_emit(ring, MSG_FBC_REND_STATE);
297 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300298 intel_ring_advance(ring);
299
300 ring->fbc_dirty = false;
301 return 0;
302}
303
Paulo Zanonif3987632012-08-17 18:35:43 -0300304static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300305gen7_render_ring_flush(struct intel_ring_buffer *ring,
306 u32 invalidate_domains, u32 flush_domains)
307{
308 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100309 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 int ret;
311
Paulo Zanonif3987632012-08-17 18:35:43 -0300312 /*
313 * Ensure that any following seqno writes only happen when the render
314 * cache is indeed flushed.
315 *
316 * Workaround: 4th PIPE_CONTROL command (except the ones with only
317 * read-cache invalidate bits set) must have the CS_STALL bit set. We
318 * don't try to be clever and just set it unconditionally.
319 */
320 flags |= PIPE_CONTROL_CS_STALL;
321
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300322 /* Just flush everything. Experiments have shown that reducing the
323 * number of bits based on the write domains has little performance
324 * impact.
325 */
326 if (flush_domains) {
327 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
328 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300329 }
330 if (invalidate_domains) {
331 flags |= PIPE_CONTROL_TLB_INVALIDATE;
332 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
337 /*
338 * TLB invalidate requires a post-sync write.
339 */
340 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200341 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300342
343 /* Workaround: we must issue a pipe_control with CS-stall bit
344 * set before a pipe_control command that has the state cache
345 * invalidate bit set. */
346 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348
349 ret = intel_ring_begin(ring, 4);
350 if (ret)
351 return ret;
352
353 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
354 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200355 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300356 intel_ring_emit(ring, 0);
357 intel_ring_advance(ring);
358
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200359 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300360 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
361
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300362 return 0;
363}
364
Ben Widawskya5f3d682013-11-02 21:07:27 -0700365static int
366gen8_render_ring_flush(struct intel_ring_buffer *ring,
367 u32 invalidate_domains, u32 flush_domains)
368{
369 u32 flags = 0;
370 u32 scratch_addr = ring->scratch.gtt_offset + 128;
371 int ret;
372
373 flags |= PIPE_CONTROL_CS_STALL;
374
375 if (flush_domains) {
376 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
377 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
378 }
379 if (invalidate_domains) {
380 flags |= PIPE_CONTROL_TLB_INVALIDATE;
381 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
382 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
383 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
384 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
385 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
386 flags |= PIPE_CONTROL_QW_WRITE;
387 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
388 }
389
390 ret = intel_ring_begin(ring, 6);
391 if (ret)
392 return ret;
393
394 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
395 intel_ring_emit(ring, flags);
396 intel_ring_emit(ring, scratch_addr);
397 intel_ring_emit(ring, 0);
398 intel_ring_emit(ring, 0);
399 intel_ring_emit(ring, 0);
400 intel_ring_advance(ring);
401
402 return 0;
403
404}
405
Chris Wilson78501ea2010-10-27 12:18:21 +0100406static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100407 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300409 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100410 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800411}
412
Chris Wilson50877442014-03-21 12:41:53 +0000413u64 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800414{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300415 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000416 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800417
Chris Wilson50877442014-03-21 12:41:53 +0000418 if (INTEL_INFO(ring->dev)->gen >= 8)
419 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
420 RING_ACTHD_UDW(ring->mmio_base));
421 else if (INTEL_INFO(ring->dev)->gen >= 4)
422 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
423 else
424 acthd = I915_READ(ACTHD);
425
426 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800427}
428
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200429static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
430{
431 struct drm_i915_private *dev_priv = ring->dev->dev_private;
432 u32 addr;
433
434 addr = dev_priv->status_page_dmah->busaddr;
435 if (INTEL_INFO(ring->dev)->gen >= 4)
436 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
437 I915_WRITE(HWS_PGA, addr);
438}
439
Chris Wilson78f29752014-04-02 16:36:07 +0100440static bool stop_ring(struct intel_ring_buffer *ring)
441{
442 struct drm_i915_private *dev_priv = to_i915(ring->dev);
443
444 if (!IS_GEN2(ring->dev)) {
445 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
446 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
447 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
448 return false;
449 }
450 }
451
452 I915_WRITE_CTL(ring, 0);
453 I915_WRITE_HEAD(ring, 0);
454 ring->write_tail(ring, 0);
455
456 if (!IS_GEN2(ring->dev)) {
457 (void)I915_READ_CTL(ring);
458 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
459 }
460
461 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
462}
463
Chris Wilson78501ea2010-10-27 12:18:21 +0100464static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200466 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300467 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000468 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200469 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470
Deepak Sc8d9a592013-11-23 14:55:42 +0530471 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200472
Chris Wilson78f29752014-04-02 16:36:07 +0100473 if (!stop_ring(ring)) {
474 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000475 DRM_DEBUG_KMS("%s head not reset to zero "
476 "ctl %08x head %08x tail %08x start %08x\n",
477 ring->name,
478 I915_READ_CTL(ring),
479 I915_READ_HEAD(ring),
480 I915_READ_TAIL(ring),
481 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482
Chris Wilson78f29752014-04-02 16:36:07 +0100483 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000484 DRM_ERROR("failed to set %s head to zero "
485 "ctl %08x head %08x tail %08x start %08x\n",
486 ring->name,
487 I915_READ_CTL(ring),
488 I915_READ_HEAD(ring),
489 I915_READ_TAIL(ring),
490 I915_READ_START(ring));
Chris Wilson78f29752014-04-02 16:36:07 +0100491 ret = -EIO;
492 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000493 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700494 }
495
Chris Wilson78f29752014-04-02 16:36:07 +0100496 if (I915_NEED_GFX_HWS(dev))
497 intel_ring_setup_status_page(ring);
498 else
499 ring_setup_phys_status_page(ring);
500
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200501 /* Initialize the ring. This must happen _after_ we've cleared the ring
502 * registers with the above sequence (the readback of the HEAD registers
503 * also enforces ordering), otherwise the hw might lose the new ring
504 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700505 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200506 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000507 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000508 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800510 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400511 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700512 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400513 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000514 DRM_ERROR("%s initialization failed "
515 "ctl %08x head %08x tail %08x start %08x\n",
516 ring->name,
517 I915_READ_CTL(ring),
518 I915_READ_HEAD(ring),
519 I915_READ_TAIL(ring),
520 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200521 ret = -EIO;
522 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800523 }
524
Chris Wilson78501ea2010-10-27 12:18:21 +0100525 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
526 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000528 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200529 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000530 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100531 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800532 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000533
Chris Wilson50f018d2013-06-10 11:20:19 +0100534 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
535
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200536out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530537 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200538
539 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700540}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541
Chris Wilsonc6df5412010-12-15 09:56:50 +0000542static int
543init_pipe_control(struct intel_ring_buffer *ring)
544{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000545 int ret;
546
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100547 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000548 return 0;
549
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100550 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
551 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000552 DRM_ERROR("Failed to allocate seqno page\n");
553 ret = -ENOMEM;
554 goto err;
555 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100556
Daniel Vettera9cc7262014-02-14 14:01:13 +0100557 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
558 if (ret)
559 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100561 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000562 if (ret)
563 goto err_unref;
564
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100565 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
566 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
567 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800568 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000569 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800570 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000571
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200572 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100573 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000574 return 0;
575
576err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800577 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100579 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000580err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000581 return ret;
582}
583
Chris Wilson78501ea2010-10-27 12:18:21 +0100584static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800585{
Chris Wilson78501ea2010-10-27 12:18:21 +0100586 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000587 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100588 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800589
Akash Goel61a563a2014-03-25 18:01:50 +0530590 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
591 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200592 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000593
594 /* We need to disable the AsyncFlip performance optimisations in order
595 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
596 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100597 *
Ville Syrjälä82852222014-02-27 21:59:03 +0200598 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000599 */
600 if (INTEL_INFO(dev)->gen >= 6)
601 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
602
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000603 /* Required for the hardware to program scanline values for waiting */
604 if (INTEL_INFO(dev)->gen == 6)
605 I915_WRITE(GFX_MODE,
606 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
607
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000608 if (IS_GEN7(dev))
609 I915_WRITE(GFX_MODE_GEN7,
610 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
611 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100612
Jesse Barnes8d315282011-10-16 10:23:31 +0200613 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000614 ret = init_pipe_control(ring);
615 if (ret)
616 return ret;
617 }
618
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200619 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700620 /* From the Sandybridge PRM, volume 1 part 3, page 24:
621 * "If this bit is set, STCunit will have LRA as replacement
622 * policy. [...] This bit must be reset. LRA replacement
623 * policy is not supported."
624 */
625 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200626 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700627
628 /* This is not explicitly set for GEN6, so read the register.
629 * see intel_ring_mi_set_context() for why we care.
630 * TODO: consider explicitly setting the bit for GEN5
631 */
632 ring->itlb_before_ctx_switch =
633 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800634 }
635
Daniel Vetter6b26c862012-04-24 14:04:12 +0200636 if (INTEL_INFO(dev)->gen >= 6)
637 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000638
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700639 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700640 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700641
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800642 return ret;
643}
644
Chris Wilsonc6df5412010-12-15 09:56:50 +0000645static void render_ring_cleanup(struct intel_ring_buffer *ring)
646{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100647 struct drm_device *dev = ring->dev;
648
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100649 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650 return;
651
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100652 if (INTEL_INFO(dev)->gen >= 5) {
653 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800654 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100655 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100656
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100657 drm_gem_object_unreference(&ring->scratch.obj->base);
658 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000659}
660
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000661static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700662update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000663 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000664{
Ben Widawskyad776f82013-05-28 19:22:18 -0700665/* NB: In order to be able to do semaphore MBOX updates for varying number
666 * of rings, it's easiest if we round up each individual update to a
667 * multiple of 2 (since ring updates must always be a multiple of 2)
668 * even though the actual update only requires 3 dwords.
669 */
670#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000671 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700672 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100673 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700674 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000675}
676
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700677/**
678 * gen6_add_request - Update the semaphore mailbox registers
679 *
680 * @ring - ring that is adding a request
681 * @seqno - return seqno stuck into the ring
682 *
683 * Update the mailbox registers in the *other* rings with the current seqno.
684 * This acts like a signal in the canonical semaphore.
685 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000686static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000687gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000688{
Ben Widawskyad776f82013-05-28 19:22:18 -0700689 struct drm_device *dev = ring->dev;
690 struct drm_i915_private *dev_priv = dev->dev_private;
691 struct intel_ring_buffer *useless;
Ben Widawsky52ed2322013-12-16 20:50:38 -0800692 int i, ret, num_dwords = 4;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000693
Ben Widawsky52ed2322013-12-16 20:50:38 -0800694 if (i915_semaphore_is_enabled(dev))
695 num_dwords += ((I915_NUM_RINGS-1) * MBOX_UPDATE_DWORDS);
696#undef MBOX_UPDATE_DWORDS
697
698 ret = intel_ring_begin(ring, num_dwords);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000699 if (ret)
700 return ret;
701
Ben Widawskyf0a9f742013-12-17 20:06:00 -0800702 if (i915_semaphore_is_enabled(dev)) {
703 for_each_ring(useless, dev_priv, i) {
704 u32 mbox_reg = ring->signal_mbox[i];
705 if (mbox_reg != GEN6_NOSYNC)
706 update_mboxes(ring, mbox_reg);
707 }
Ben Widawskyad776f82013-05-28 19:22:18 -0700708 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000709
710 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
711 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100712 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000713 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100714 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000715
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000716 return 0;
717}
718
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200719static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
720 u32 seqno)
721{
722 struct drm_i915_private *dev_priv = dev->dev_private;
723 return dev_priv->last_seqno < seqno;
724}
725
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700726/**
727 * intel_ring_sync - sync the waiter to the signaller on seqno
728 *
729 * @waiter - ring that is waiting
730 * @signaller - ring which has, or will signal
731 * @seqno - seqno which the waiter will block on
732 */
733static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200734gen6_ring_sync(struct intel_ring_buffer *waiter,
735 struct intel_ring_buffer *signaller,
736 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000737{
738 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700739 u32 dw1 = MI_SEMAPHORE_MBOX |
740 MI_SEMAPHORE_COMPARE |
741 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000742
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700743 /* Throughout all of the GEM code, seqno passed implies our current
744 * seqno is >= the last seqno executed. However for hardware the
745 * comparison is strictly greater than.
746 */
747 seqno -= 1;
748
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200749 WARN_ON(signaller->semaphore_register[waiter->id] ==
750 MI_SEMAPHORE_SYNC_INVALID);
751
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700752 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000753 if (ret)
754 return ret;
755
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200756 /* If seqno wrap happened, omit the wait with no-ops */
757 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
758 intel_ring_emit(waiter,
759 dw1 |
760 signaller->semaphore_register[waiter->id]);
761 intel_ring_emit(waiter, seqno);
762 intel_ring_emit(waiter, 0);
763 intel_ring_emit(waiter, MI_NOOP);
764 } else {
765 intel_ring_emit(waiter, MI_NOOP);
766 intel_ring_emit(waiter, MI_NOOP);
767 intel_ring_emit(waiter, MI_NOOP);
768 intel_ring_emit(waiter, MI_NOOP);
769 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700770 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000771
772 return 0;
773}
774
Chris Wilsonc6df5412010-12-15 09:56:50 +0000775#define PIPE_CONTROL_FLUSH(ring__, addr__) \
776do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200777 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
778 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000779 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
780 intel_ring_emit(ring__, 0); \
781 intel_ring_emit(ring__, 0); \
782} while (0)
783
784static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000785pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000786{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100787 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000788 int ret;
789
790 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
791 * incoherent with writes to memory, i.e. completely fubar,
792 * so we need to use PIPE_NOTIFY instead.
793 *
794 * However, we also need to workaround the qword write
795 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
796 * memory before requesting an interrupt.
797 */
798 ret = intel_ring_begin(ring, 32);
799 if (ret)
800 return ret;
801
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200802 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200803 PIPE_CONTROL_WRITE_FLUSH |
804 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100805 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100806 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000807 intel_ring_emit(ring, 0);
808 PIPE_CONTROL_FLUSH(ring, scratch_addr);
809 scratch_addr += 128; /* write to separate cachelines */
810 PIPE_CONTROL_FLUSH(ring, scratch_addr);
811 scratch_addr += 128;
812 PIPE_CONTROL_FLUSH(ring, scratch_addr);
813 scratch_addr += 128;
814 PIPE_CONTROL_FLUSH(ring, scratch_addr);
815 scratch_addr += 128;
816 PIPE_CONTROL_FLUSH(ring, scratch_addr);
817 scratch_addr += 128;
818 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000819
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200820 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200821 PIPE_CONTROL_WRITE_FLUSH |
822 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000823 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100824 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100825 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000826 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100827 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000828
Chris Wilsonc6df5412010-12-15 09:56:50 +0000829 return 0;
830}
831
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800832static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100833gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100834{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100835 /* Workaround to force correct ordering between irq and seqno writes on
836 * ivb (and maybe also on snb) by reading from a CS register (like
837 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000838 if (!lazy_coherency) {
839 struct drm_i915_private *dev_priv = ring->dev->dev_private;
840 POSTING_READ(RING_ACTHD(ring->mmio_base));
841 }
842
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100843 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
844}
845
846static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100847ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800848{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000849 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
850}
851
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200852static void
853ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
854{
855 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
856}
857
Chris Wilsonc6df5412010-12-15 09:56:50 +0000858static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100859pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000860{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100861 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000862}
863
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200864static void
865pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
866{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100867 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200868}
869
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000870static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200871gen5_ring_get_irq(struct intel_ring_buffer *ring)
872{
873 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300874 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100875 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200876
877 if (!dev->irq_enabled)
878 return false;
879
Chris Wilson7338aef2012-04-24 21:48:47 +0100880 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300881 if (ring->irq_refcount++ == 0)
882 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100883 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200884
885 return true;
886}
887
888static void
889gen5_ring_put_irq(struct intel_ring_buffer *ring)
890{
891 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300892 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100893 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200894
Chris Wilson7338aef2012-04-24 21:48:47 +0100895 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300896 if (--ring->irq_refcount == 0)
897 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100898 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200899}
900
901static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200902i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700903{
Chris Wilson78501ea2010-10-27 12:18:21 +0100904 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300905 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100906 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700907
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000908 if (!dev->irq_enabled)
909 return false;
910
Chris Wilson7338aef2012-04-24 21:48:47 +0100911 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200912 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200913 dev_priv->irq_mask &= ~ring->irq_enable_mask;
914 I915_WRITE(IMR, dev_priv->irq_mask);
915 POSTING_READ(IMR);
916 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100917 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000918
919 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700920}
921
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800922static void
Daniel Vettere3670312012-04-11 22:12:53 +0200923i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700924{
Chris Wilson78501ea2010-10-27 12:18:21 +0100925 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300926 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100927 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700928
Chris Wilson7338aef2012-04-24 21:48:47 +0100929 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200930 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200931 dev_priv->irq_mask |= ring->irq_enable_mask;
932 I915_WRITE(IMR, dev_priv->irq_mask);
933 POSTING_READ(IMR);
934 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100935 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700936}
937
Chris Wilsonc2798b12012-04-22 21:13:57 +0100938static bool
939i8xx_ring_get_irq(struct intel_ring_buffer *ring)
940{
941 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300942 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100943 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100944
945 if (!dev->irq_enabled)
946 return false;
947
Chris Wilson7338aef2012-04-24 21:48:47 +0100948 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200949 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100950 dev_priv->irq_mask &= ~ring->irq_enable_mask;
951 I915_WRITE16(IMR, dev_priv->irq_mask);
952 POSTING_READ16(IMR);
953 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100954 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100955
956 return true;
957}
958
959static void
960i8xx_ring_put_irq(struct intel_ring_buffer *ring)
961{
962 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300963 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100964 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100965
Chris Wilson7338aef2012-04-24 21:48:47 +0100966 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200967 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100968 dev_priv->irq_mask |= ring->irq_enable_mask;
969 I915_WRITE16(IMR, dev_priv->irq_mask);
970 POSTING_READ16(IMR);
971 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100972 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100973}
974
Chris Wilson78501ea2010-10-27 12:18:21 +0100975void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800976{
Eric Anholt45930102011-05-06 17:12:35 -0700977 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300978 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700979 u32 mmio = 0;
980
981 /* The ring status page addresses are no longer next to the rest of
982 * the ring registers as of gen7.
983 */
984 if (IS_GEN7(dev)) {
985 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100986 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700987 mmio = RENDER_HWS_PGA_GEN7;
988 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100989 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700990 mmio = BLT_HWS_PGA_GEN7;
991 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100992 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700993 mmio = BSD_HWS_PGA_GEN7;
994 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700995 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700996 mmio = VEBOX_HWS_PGA_GEN7;
997 break;
Eric Anholt45930102011-05-06 17:12:35 -0700998 }
999 } else if (IS_GEN6(ring->dev)) {
1000 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1001 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001002 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001003 mmio = RING_HWS_PGA(ring->mmio_base);
1004 }
1005
Chris Wilson78501ea2010-10-27 12:18:21 +01001006 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1007 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001008
Damien Lespiaudc616b82014-03-13 01:40:28 +00001009 /*
1010 * Flush the TLB for this page
1011 *
1012 * FIXME: These two bits have disappeared on gen8, so a question
1013 * arises: do we still need this and if so how should we go about
1014 * invalidating the TLB?
1015 */
1016 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001017 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301018
1019 /* ring should be idle before issuing a sync flush*/
1020 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1021
Chris Wilson884020b2013-08-06 19:01:14 +01001022 I915_WRITE(reg,
1023 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1024 INSTPM_SYNC_FLUSH));
1025 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1026 1000))
1027 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1028 ring->name);
1029 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001030}
1031
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001032static int
Chris Wilson78501ea2010-10-27 12:18:21 +01001033bsd_ring_flush(struct intel_ring_buffer *ring,
1034 u32 invalidate_domains,
1035 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001036{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001037 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001038
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001039 ret = intel_ring_begin(ring, 2);
1040 if (ret)
1041 return ret;
1042
1043 intel_ring_emit(ring, MI_FLUSH);
1044 intel_ring_emit(ring, MI_NOOP);
1045 intel_ring_advance(ring);
1046 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001047}
1048
Chris Wilson3cce4692010-10-27 16:11:02 +01001049static int
Chris Wilson9d7730912012-11-27 16:22:52 +00001050i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001051{
Chris Wilson3cce4692010-10-27 16:11:02 +01001052 int ret;
1053
1054 ret = intel_ring_begin(ring, 4);
1055 if (ret)
1056 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001057
Chris Wilson3cce4692010-10-27 16:11:02 +01001058 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1059 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001060 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001061 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001062 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001063
Chris Wilson3cce4692010-10-27 16:11:02 +01001064 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001065}
1066
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001067static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001068gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001069{
1070 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001071 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001072 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001073
1074 if (!dev->irq_enabled)
1075 return false;
1076
Chris Wilson7338aef2012-04-24 21:48:47 +01001077 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001078 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001079 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001080 I915_WRITE_IMR(ring,
1081 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001082 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001083 else
1084 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001085 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001086 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001087 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001088
1089 return true;
1090}
1091
1092static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001093gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001094{
1095 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001096 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001097 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001098
Chris Wilson7338aef2012-04-24 21:48:47 +01001099 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001100 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001101 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001102 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001103 else
1104 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001105 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001106 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001107 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001108}
1109
Ben Widawskya19d2932013-05-28 19:22:30 -07001110static bool
1111hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1112{
1113 struct drm_device *dev = ring->dev;
1114 struct drm_i915_private *dev_priv = dev->dev_private;
1115 unsigned long flags;
1116
1117 if (!dev->irq_enabled)
1118 return false;
1119
Daniel Vetter59cdb632013-07-04 23:35:28 +02001120 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001121 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001122 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001123 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001124 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001125 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001126
1127 return true;
1128}
1129
1130static void
1131hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1132{
1133 struct drm_device *dev = ring->dev;
1134 struct drm_i915_private *dev_priv = dev->dev_private;
1135 unsigned long flags;
1136
1137 if (!dev->irq_enabled)
1138 return;
1139
Daniel Vetter59cdb632013-07-04 23:35:28 +02001140 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001141 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001142 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001143 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001144 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001145 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001146}
1147
Ben Widawskyabd58f02013-11-02 21:07:09 -07001148static bool
1149gen8_ring_get_irq(struct intel_ring_buffer *ring)
1150{
1151 struct drm_device *dev = ring->dev;
1152 struct drm_i915_private *dev_priv = dev->dev_private;
1153 unsigned long flags;
1154
1155 if (!dev->irq_enabled)
1156 return false;
1157
1158 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1159 if (ring->irq_refcount++ == 0) {
1160 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1161 I915_WRITE_IMR(ring,
1162 ~(ring->irq_enable_mask |
1163 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1164 } else {
1165 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1166 }
1167 POSTING_READ(RING_IMR(ring->mmio_base));
1168 }
1169 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1170
1171 return true;
1172}
1173
1174static void
1175gen8_ring_put_irq(struct intel_ring_buffer *ring)
1176{
1177 struct drm_device *dev = ring->dev;
1178 struct drm_i915_private *dev_priv = dev->dev_private;
1179 unsigned long flags;
1180
1181 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1182 if (--ring->irq_refcount == 0) {
1183 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1184 I915_WRITE_IMR(ring,
1185 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1186 } else {
1187 I915_WRITE_IMR(ring, ~0);
1188 }
1189 POSTING_READ(RING_IMR(ring->mmio_base));
1190 }
1191 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1192}
1193
Zou Nan haid1b851f2010-05-21 09:08:57 +08001194static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001195i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1196 u32 offset, u32 length,
1197 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001198{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001199 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001200
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001201 ret = intel_ring_begin(ring, 2);
1202 if (ret)
1203 return ret;
1204
Chris Wilson78501ea2010-10-27 12:18:21 +01001205 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001206 MI_BATCH_BUFFER_START |
1207 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001208 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001209 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001210 intel_ring_advance(ring);
1211
Zou Nan haid1b851f2010-05-21 09:08:57 +08001212 return 0;
1213}
1214
Daniel Vetterb45305f2012-12-17 16:21:27 +01001215/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1216#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001217static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001218i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001219 u32 offset, u32 len,
1220 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001221{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001222 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001223
Daniel Vetterb45305f2012-12-17 16:21:27 +01001224 if (flags & I915_DISPATCH_PINNED) {
1225 ret = intel_ring_begin(ring, 4);
1226 if (ret)
1227 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001228
Daniel Vetterb45305f2012-12-17 16:21:27 +01001229 intel_ring_emit(ring, MI_BATCH_BUFFER);
1230 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1231 intel_ring_emit(ring, offset + len - 8);
1232 intel_ring_emit(ring, MI_NOOP);
1233 intel_ring_advance(ring);
1234 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001235 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001236
1237 if (len > I830_BATCH_LIMIT)
1238 return -ENOSPC;
1239
1240 ret = intel_ring_begin(ring, 9+3);
1241 if (ret)
1242 return ret;
1243 /* Blit the batch (which has now all relocs applied) to the stable batch
1244 * scratch bo area (so that the CS never stumbles over its tlb
1245 * invalidation bug) ... */
1246 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1247 XY_SRC_COPY_BLT_WRITE_ALPHA |
1248 XY_SRC_COPY_BLT_WRITE_RGB);
1249 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1250 intel_ring_emit(ring, 0);
1251 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1252 intel_ring_emit(ring, cs_offset);
1253 intel_ring_emit(ring, 0);
1254 intel_ring_emit(ring, 4096);
1255 intel_ring_emit(ring, offset);
1256 intel_ring_emit(ring, MI_FLUSH);
1257
1258 /* ... and execute it. */
1259 intel_ring_emit(ring, MI_BATCH_BUFFER);
1260 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1261 intel_ring_emit(ring, cs_offset + len - 8);
1262 intel_ring_advance(ring);
1263 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001264
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001265 return 0;
1266}
1267
1268static int
1269i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001270 u32 offset, u32 len,
1271 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001272{
1273 int ret;
1274
1275 ret = intel_ring_begin(ring, 2);
1276 if (ret)
1277 return ret;
1278
Chris Wilson65f56872012-04-17 16:38:12 +01001279 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001280 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001281 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001282
Eric Anholt62fdfea2010-05-21 13:26:39 -07001283 return 0;
1284}
1285
Chris Wilson78501ea2010-10-27 12:18:21 +01001286static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001287{
Chris Wilson05394f32010-11-08 19:18:58 +00001288 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001289
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001290 obj = ring->status_page.obj;
1291 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001292 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001293
Chris Wilson9da3da62012-06-01 15:20:22 +01001294 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001295 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001296 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001297 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001298}
1299
Chris Wilson78501ea2010-10-27 12:18:21 +01001300static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001301{
Chris Wilson78501ea2010-10-27 12:18:21 +01001302 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001303 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001304 int ret;
1305
Eric Anholt62fdfea2010-05-21 13:26:39 -07001306 obj = i915_gem_alloc_object(dev, 4096);
1307 if (obj == NULL) {
1308 DRM_ERROR("Failed to allocate status page\n");
1309 ret = -ENOMEM;
1310 goto err;
1311 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001312
Daniel Vettere01f6922014-02-14 14:01:16 +01001313 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1314 if (ret)
1315 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001316
Daniel Vetter9a6bbb62014-02-14 14:01:15 +01001317 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001318 if (ret)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001319 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001321 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001322 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001323 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001324 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325 goto err_unpin;
1326 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001327 ring->status_page.obj = obj;
1328 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001329
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001330 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1331 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001332
1333 return 0;
1334
1335err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001336 i915_gem_object_ggtt_unpin(obj);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001337err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001338 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001339err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001340 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001341}
1342
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001343static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001344{
1345 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001346
1347 if (!dev_priv->status_page_dmah) {
1348 dev_priv->status_page_dmah =
1349 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1350 if (!dev_priv->status_page_dmah)
1351 return -ENOMEM;
1352 }
1353
Chris Wilson6b8294a2012-11-16 11:43:20 +00001354 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1355 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1356
1357 return 0;
1358}
1359
Ben Widawskyc43b5632012-04-16 14:07:40 -07001360static int intel_init_ring_buffer(struct drm_device *dev,
1361 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001362{
Chris Wilson05394f32010-11-08 19:18:58 +00001363 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001365 int ret;
1366
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001367 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001368 INIT_LIST_HEAD(&ring->active_list);
1369 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001370 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001371 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001372
Chris Wilsonb259f672011-03-29 13:19:09 +01001373 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001374
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001375 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001376 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001377 if (ret)
1378 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001379 } else {
1380 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001381 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001382 if (ret)
1383 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001384 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001385
Chris Wilsonebc052e2012-11-15 11:32:28 +00001386 obj = NULL;
1387 if (!HAS_LLC(dev))
1388 obj = i915_gem_object_create_stolen(dev, ring->size);
1389 if (obj == NULL)
1390 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001391 if (obj == NULL) {
1392 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001393 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001394 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001395 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001396
Chris Wilson05394f32010-11-08 19:18:58 +00001397 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001398
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001399 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
Chris Wilsondd785e32010-08-07 11:01:34 +01001400 if (ret)
1401 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001402
Chris Wilson3eef8912012-06-04 17:05:40 +01001403 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1404 if (ret)
1405 goto err_unpin;
1406
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001407 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001408 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001409 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001410 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001411 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001412 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001413 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001414 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001415
Chris Wilson78501ea2010-10-27 12:18:21 +01001416 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001417 if (ret)
1418 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001419
Chris Wilson55249ba2010-12-22 14:04:47 +00001420 /* Workaround an erratum on the i830 which causes a hang if
1421 * the TAIL pointer points to within the last 2 cachelines
1422 * of the buffer.
1423 */
1424 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001425 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001426 ring->effective_size -= 128;
1427
Brad Volkin351e3db2014-02-18 10:15:46 -08001428 i915_cmd_parser_init_ring(ring);
1429
Chris Wilsonc584fe42010-10-29 18:15:52 +01001430 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001431
1432err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001433 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001434err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001435 i915_gem_object_ggtt_unpin(obj);
Chris Wilsondd785e32010-08-07 11:01:34 +01001436err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001437 drm_gem_object_unreference(&obj->base);
1438 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001439err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001440 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001441 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001442}
1443
Chris Wilson78501ea2010-10-27 12:18:21 +01001444void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001445{
Chris Wilson33626e62010-10-29 16:18:36 +01001446 struct drm_i915_private *dev_priv;
1447 int ret;
1448
Chris Wilson05394f32010-11-08 19:18:58 +00001449 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001450 return;
1451
Chris Wilson33626e62010-10-29 16:18:36 +01001452 /* Disable the ring buffer. The ring must be idle at this point */
1453 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001454 ret = intel_ring_idle(ring);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001455 if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson29ee3992011-01-24 16:35:42 +00001456 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1457 ring->name, ret);
1458
Chris Wilson33626e62010-10-29 16:18:36 +01001459 I915_WRITE_CTL(ring, 0);
1460
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001461 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001462
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001463 i915_gem_object_ggtt_unpin(ring->obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001464 drm_gem_object_unreference(&ring->obj->base);
1465 ring->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001466 ring->preallocated_lazy_request = NULL;
1467 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001468
Zou Nan hai8d192152010-11-02 16:31:01 +08001469 if (ring->cleanup)
1470 ring->cleanup(ring);
1471
Chris Wilson78501ea2010-10-27 12:18:21 +01001472 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001473}
1474
Chris Wilsona71d8d92012-02-15 11:25:36 +00001475static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1476{
1477 struct drm_i915_gem_request *request;
Chris Wilson1f709992014-01-27 22:43:07 +00001478 u32 seqno = 0, tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001479 int ret;
1480
Chris Wilsona71d8d92012-02-15 11:25:36 +00001481 if (ring->last_retired_head != -1) {
1482 ring->head = ring->last_retired_head;
1483 ring->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001484
Chris Wilsona71d8d92012-02-15 11:25:36 +00001485 ring->space = ring_space(ring);
1486 if (ring->space >= n)
1487 return 0;
1488 }
1489
1490 list_for_each_entry(request, &ring->request_list, list) {
1491 int space;
1492
1493 if (request->tail == -1)
1494 continue;
1495
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001496 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001497 if (space < 0)
1498 space += ring->size;
1499 if (space >= n) {
1500 seqno = request->seqno;
Chris Wilson1f709992014-01-27 22:43:07 +00001501 tail = request->tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001502 break;
1503 }
1504
1505 /* Consume this request in case we need more space than
1506 * is available and so need to prevent a race between
1507 * updating last_retired_head and direct reads of
1508 * I915_RING_HEAD. It also provides a nice sanity check.
1509 */
1510 request->tail = -1;
1511 }
1512
1513 if (seqno == 0)
1514 return -ENOSPC;
1515
Chris Wilson1f709992014-01-27 22:43:07 +00001516 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001517 if (ret)
1518 return ret;
1519
Chris Wilson1f709992014-01-27 22:43:07 +00001520 ring->head = tail;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001521 ring->space = ring_space(ring);
1522 if (WARN_ON(ring->space < n))
1523 return -ENOSPC;
1524
1525 return 0;
1526}
1527
Chris Wilson3e960502012-11-27 16:22:54 +00001528static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001529{
Chris Wilson78501ea2010-10-27 12:18:21 +01001530 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001531 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001532 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001533 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001534
Chris Wilsona71d8d92012-02-15 11:25:36 +00001535 ret = intel_ring_wait_request(ring, n);
1536 if (ret != -ENOSPC)
1537 return ret;
1538
Chris Wilson09246732013-08-10 22:16:32 +01001539 /* force the tail write in case we have been skipping them */
1540 __intel_ring_advance(ring);
1541
Chris Wilsondb53a302011-02-03 11:57:46 +00001542 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001543 /* With GEM the hangcheck timer should kick us out of the loop,
1544 * leaving it early runs the risk of corrupting GEM state (due
1545 * to running on almost untested codepaths). But on resume
1546 * timers don't work yet, so prevent a complete hang in that
1547 * case by choosing an insanely large timeout. */
1548 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001549
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001550 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001551 ring->head = I915_READ_HEAD(ring);
1552 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001553 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001554 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001555 return 0;
1556 }
1557
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001558 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1559 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001560 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1561 if (master_priv->sarea_priv)
1562 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1563 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001564
Chris Wilsone60a0b12010-10-13 10:09:14 +01001565 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001566
Daniel Vetter33196de2012-11-14 17:14:05 +01001567 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1568 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001569 if (ret)
1570 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001571 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001572 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001573 return -EBUSY;
1574}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001575
Chris Wilson3e960502012-11-27 16:22:54 +00001576static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1577{
1578 uint32_t __iomem *virt;
1579 int rem = ring->size - ring->tail;
1580
1581 if (ring->space < rem) {
1582 int ret = ring_wait_for_space(ring, rem);
1583 if (ret)
1584 return ret;
1585 }
1586
1587 virt = ring->virtual_start + ring->tail;
1588 rem /= 4;
1589 while (rem--)
1590 iowrite32(MI_NOOP, virt++);
1591
1592 ring->tail = 0;
1593 ring->space = ring_space(ring);
1594
1595 return 0;
1596}
1597
1598int intel_ring_idle(struct intel_ring_buffer *ring)
1599{
1600 u32 seqno;
1601 int ret;
1602
1603 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001604 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001605 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001606 if (ret)
1607 return ret;
1608 }
1609
1610 /* Wait upon the last request to be completed */
1611 if (list_empty(&ring->request_list))
1612 return 0;
1613
1614 seqno = list_entry(ring->request_list.prev,
1615 struct drm_i915_gem_request,
1616 list)->seqno;
1617
1618 return i915_wait_seqno(ring, seqno);
1619}
1620
Chris Wilson9d7730912012-11-27 16:22:52 +00001621static int
1622intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1623{
Chris Wilson18235212013-09-04 10:45:51 +01001624 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001625 return 0;
1626
Chris Wilson3c0e2342013-09-04 10:45:52 +01001627 if (ring->preallocated_lazy_request == NULL) {
1628 struct drm_i915_gem_request *request;
1629
1630 request = kmalloc(sizeof(*request), GFP_KERNEL);
1631 if (request == NULL)
1632 return -ENOMEM;
1633
1634 ring->preallocated_lazy_request = request;
1635 }
1636
Chris Wilson18235212013-09-04 10:45:51 +01001637 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001638}
1639
Chris Wilson304d6952014-01-02 14:32:35 +00001640static int __intel_ring_prepare(struct intel_ring_buffer *ring,
1641 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001642{
1643 int ret;
1644
1645 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1646 ret = intel_wrap_ring_buffer(ring);
1647 if (unlikely(ret))
1648 return ret;
1649 }
1650
1651 if (unlikely(ring->space < bytes)) {
1652 ret = ring_wait_for_space(ring, bytes);
1653 if (unlikely(ret))
1654 return ret;
1655 }
1656
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001657 return 0;
1658}
1659
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001660int intel_ring_begin(struct intel_ring_buffer *ring,
1661 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001662{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001663 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001664 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001665
Daniel Vetter33196de2012-11-14 17:14:05 +01001666 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1667 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001668 if (ret)
1669 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001670
Chris Wilson304d6952014-01-02 14:32:35 +00001671 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1672 if (ret)
1673 return ret;
1674
Chris Wilson9d7730912012-11-27 16:22:52 +00001675 /* Preallocate the olr before touching the ring */
1676 ret = intel_ring_alloc_seqno(ring);
1677 if (ret)
1678 return ret;
1679
Chris Wilson304d6952014-01-02 14:32:35 +00001680 ring->space -= num_dwords * sizeof(uint32_t);
1681 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001682}
1683
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001684/* Align the ring tail to a cacheline boundary */
1685int intel_ring_cacheline_align(struct intel_ring_buffer *ring)
1686{
1687 int num_dwords = (64 - (ring->tail & 63)) / sizeof(uint32_t);
1688 int ret;
1689
1690 if (num_dwords == 0)
1691 return 0;
1692
1693 ret = intel_ring_begin(ring, num_dwords);
1694 if (ret)
1695 return ret;
1696
1697 while (num_dwords--)
1698 intel_ring_emit(ring, MI_NOOP);
1699
1700 intel_ring_advance(ring);
1701
1702 return 0;
1703}
1704
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001705void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001706{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001707 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001708
Chris Wilson18235212013-09-04 10:45:51 +01001709 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001710
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001711 if (INTEL_INFO(ring->dev)->gen >= 6) {
1712 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1713 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001714 if (HAS_VEBOX(ring->dev))
1715 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001716 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001717
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001718 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001719 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001720}
1721
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001722static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1723 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001724{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001725 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001726
1727 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001728
Chris Wilson12f55812012-07-05 17:14:01 +01001729 /* Disable notification that the ring is IDLE. The GT
1730 * will then assume that it is busy and bring it out of rc6.
1731 */
1732 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1733 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1734
1735 /* Clear the context id. Here be magic! */
1736 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1737
1738 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001739 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001740 GEN6_BSD_SLEEP_INDICATOR) == 0,
1741 50))
1742 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001743
Chris Wilson12f55812012-07-05 17:14:01 +01001744 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001745 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001746 POSTING_READ(RING_TAIL(ring->mmio_base));
1747
1748 /* Let the ring send IDLE messages to the GT again,
1749 * and so let it sleep to conserve power when idle.
1750 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001751 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001752 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001753}
1754
Ben Widawskyea251322013-05-28 19:22:21 -07001755static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1756 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001757{
Chris Wilson71a77e02011-02-02 12:13:49 +00001758 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001759 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001760
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001761 ret = intel_ring_begin(ring, 4);
1762 if (ret)
1763 return ret;
1764
Chris Wilson71a77e02011-02-02 12:13:49 +00001765 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001766 if (INTEL_INFO(ring->dev)->gen >= 8)
1767 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001768 /*
1769 * Bspec vol 1c.5 - video engine command streamer:
1770 * "If ENABLED, all TLBs will be invalidated once the flush
1771 * operation is complete. This bit is only valid when the
1772 * Post-Sync Operation field is a value of 1h or 3h."
1773 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001774 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001775 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1776 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001777 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001778 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001779 if (INTEL_INFO(ring->dev)->gen >= 8) {
1780 intel_ring_emit(ring, 0); /* upper addr */
1781 intel_ring_emit(ring, 0); /* value */
1782 } else {
1783 intel_ring_emit(ring, 0);
1784 intel_ring_emit(ring, MI_NOOP);
1785 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001786 intel_ring_advance(ring);
1787 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001788}
1789
1790static int
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001791gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1792 u32 offset, u32 len,
1793 unsigned flags)
1794{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001795 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1796 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1797 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001798 int ret;
1799
1800 ret = intel_ring_begin(ring, 4);
1801 if (ret)
1802 return ret;
1803
1804 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001805 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001806 intel_ring_emit(ring, offset);
1807 intel_ring_emit(ring, 0);
1808 intel_ring_emit(ring, MI_NOOP);
1809 intel_ring_advance(ring);
1810
1811 return 0;
1812}
1813
1814static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001815hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1816 u32 offset, u32 len,
1817 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001818{
Akshay Joshi0206e352011-08-16 15:34:10 -04001819 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001820
Akshay Joshi0206e352011-08-16 15:34:10 -04001821 ret = intel_ring_begin(ring, 2);
1822 if (ret)
1823 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001824
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001825 intel_ring_emit(ring,
1826 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1827 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1828 /* bit0-7 is the length on GEN6+ */
1829 intel_ring_emit(ring, offset);
1830 intel_ring_advance(ring);
1831
1832 return 0;
1833}
1834
1835static int
1836gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1837 u32 offset, u32 len,
1838 unsigned flags)
1839{
1840 int ret;
1841
1842 ret = intel_ring_begin(ring, 2);
1843 if (ret)
1844 return ret;
1845
1846 intel_ring_emit(ring,
1847 MI_BATCH_BUFFER_START |
1848 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001849 /* bit0-7 is the length on GEN6+ */
1850 intel_ring_emit(ring, offset);
1851 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001852
Akshay Joshi0206e352011-08-16 15:34:10 -04001853 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001854}
1855
Chris Wilson549f7362010-10-19 11:19:32 +01001856/* Blitter support (SandyBridge+) */
1857
Ben Widawskyea251322013-05-28 19:22:21 -07001858static int gen6_ring_flush(struct intel_ring_buffer *ring,
1859 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001860{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001861 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001862 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001863 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001864
Daniel Vetter6a233c72011-12-14 13:57:07 +01001865 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001866 if (ret)
1867 return ret;
1868
Chris Wilson71a77e02011-02-02 12:13:49 +00001869 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001870 if (INTEL_INFO(ring->dev)->gen >= 8)
1871 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001872 /*
1873 * Bspec vol 1c.3 - blitter engine command streamer:
1874 * "If ENABLED, all TLBs will be invalidated once the flush
1875 * operation is complete. This bit is only valid when the
1876 * Post-Sync Operation field is a value of 1h or 3h."
1877 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001878 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001879 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001880 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001881 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001882 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001883 if (INTEL_INFO(ring->dev)->gen >= 8) {
1884 intel_ring_emit(ring, 0); /* upper addr */
1885 intel_ring_emit(ring, 0); /* value */
1886 } else {
1887 intel_ring_emit(ring, 0);
1888 intel_ring_emit(ring, MI_NOOP);
1889 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001890 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001891
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001892 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001893 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1894
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001895 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001896}
1897
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001898int intel_init_render_ring_buffer(struct drm_device *dev)
1899{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001900 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001901 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001902
Daniel Vetter59465b52012-04-11 22:12:48 +02001903 ring->name = "render ring";
1904 ring->id = RCS;
1905 ring->mmio_base = RENDER_RING_BASE;
1906
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001907 if (INTEL_INFO(dev)->gen >= 6) {
1908 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001909 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001910 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001911 ring->flush = gen6_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001912 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya5f3d682013-11-02 21:07:27 -07001913 ring->flush = gen8_render_ring_flush;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001914 ring->irq_get = gen8_ring_get_irq;
1915 ring->irq_put = gen8_ring_put_irq;
1916 } else {
1917 ring->irq_get = gen6_ring_get_irq;
1918 ring->irq_put = gen6_ring_put_irq;
1919 }
Ben Widawskycc609d52013-05-28 19:22:29 -07001920 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001921 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001922 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001923 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001924 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1925 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1926 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001927 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001928 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1929 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1930 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001931 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001932 } else if (IS_GEN5(dev)) {
1933 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001934 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001935 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001936 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001937 ring->irq_get = gen5_ring_get_irq;
1938 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001939 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1940 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001941 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001942 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001943 if (INTEL_INFO(dev)->gen < 4)
1944 ring->flush = gen2_render_ring_flush;
1945 else
1946 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001947 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001948 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001949 if (IS_GEN2(dev)) {
1950 ring->irq_get = i8xx_ring_get_irq;
1951 ring->irq_put = i8xx_ring_put_irq;
1952 } else {
1953 ring->irq_get = i9xx_ring_get_irq;
1954 ring->irq_put = i9xx_ring_put_irq;
1955 }
Daniel Vettere3670312012-04-11 22:12:53 +02001956 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001957 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001958 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001959 if (IS_HASWELL(dev))
1960 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001961 else if (IS_GEN8(dev))
1962 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001963 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001964 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1965 else if (INTEL_INFO(dev)->gen >= 4)
1966 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1967 else if (IS_I830(dev) || IS_845G(dev))
1968 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1969 else
1970 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001971 ring->init = init_render_ring;
1972 ring->cleanup = render_ring_cleanup;
1973
Daniel Vetterb45305f2012-12-17 16:21:27 +01001974 /* Workaround batchbuffer to combat CS tlb bug. */
1975 if (HAS_BROKEN_CS_TLB(dev)) {
1976 struct drm_i915_gem_object *obj;
1977 int ret;
1978
1979 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1980 if (obj == NULL) {
1981 DRM_ERROR("Failed to allocate batch bo\n");
1982 return -ENOMEM;
1983 }
1984
Daniel Vetterbe1fa122014-02-14 14:01:14 +01001985 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001986 if (ret != 0) {
1987 drm_gem_object_unreference(&obj->base);
1988 DRM_ERROR("Failed to ping batch bo\n");
1989 return ret;
1990 }
1991
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001992 ring->scratch.obj = obj;
1993 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001994 }
1995
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001996 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001997}
1998
Chris Wilsone8616b62011-01-20 09:57:11 +00001999int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2000{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002001 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone8616b62011-01-20 09:57:11 +00002002 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00002003 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002004
Daniel Vetter59465b52012-04-11 22:12:48 +02002005 ring->name = "render ring";
2006 ring->id = RCS;
2007 ring->mmio_base = RENDER_RING_BASE;
2008
Chris Wilsone8616b62011-01-20 09:57:11 +00002009 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002010 /* non-kms not supported on gen6+ */
2011 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00002012 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002013
2014 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2015 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2016 * the special gen5 functions. */
2017 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002018 if (INTEL_INFO(dev)->gen < 4)
2019 ring->flush = gen2_render_ring_flush;
2020 else
2021 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002022 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002023 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002024 if (IS_GEN2(dev)) {
2025 ring->irq_get = i8xx_ring_get_irq;
2026 ring->irq_put = i8xx_ring_put_irq;
2027 } else {
2028 ring->irq_get = i9xx_ring_get_irq;
2029 ring->irq_put = i9xx_ring_put_irq;
2030 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002031 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002032 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002033 if (INTEL_INFO(dev)->gen >= 4)
2034 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2035 else if (IS_I830(dev) || IS_845G(dev))
2036 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2037 else
2038 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002039 ring->init = init_render_ring;
2040 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002041
2042 ring->dev = dev;
2043 INIT_LIST_HEAD(&ring->active_list);
2044 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002045
2046 ring->size = size;
2047 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002048 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00002049 ring->effective_size -= 128;
2050
Daniel Vetter4225d0f2012-04-26 23:28:16 +02002051 ring->virtual_start = ioremap_wc(start, size);
2052 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002053 DRM_ERROR("can not ioremap virtual address for"
2054 " ring buffer\n");
2055 return -ENOMEM;
2056 }
2057
Chris Wilson6b8294a2012-11-16 11:43:20 +00002058 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002059 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002060 if (ret)
2061 return ret;
2062 }
2063
Chris Wilsone8616b62011-01-20 09:57:11 +00002064 return 0;
2065}
2066
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002067int intel_init_bsd_ring_buffer(struct drm_device *dev)
2068{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002069 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002070 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002071
Daniel Vetter58fa3832012-04-11 22:12:49 +02002072 ring->name = "bsd ring";
2073 ring->id = VCS;
2074
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002075 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002076 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002077 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002078 /* gen6 bsd needs a special wa for tail updates */
2079 if (IS_GEN6(dev))
2080 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002081 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002082 ring->add_request = gen6_add_request;
2083 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002084 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002085 if (INTEL_INFO(dev)->gen >= 8) {
2086 ring->irq_enable_mask =
2087 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2088 ring->irq_get = gen8_ring_get_irq;
2089 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002090 ring->dispatch_execbuffer =
2091 gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002092 } else {
2093 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2094 ring->irq_get = gen6_ring_get_irq;
2095 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002096 ring->dispatch_execbuffer =
2097 gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002098 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002099 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002100 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
2101 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2102 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07002103 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002104 ring->signal_mbox[RCS] = GEN6_RVSYNC;
2105 ring->signal_mbox[VCS] = GEN6_NOSYNC;
2106 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002107 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002108 } else {
2109 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002110 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002111 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002112 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002113 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002114 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002115 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002116 ring->irq_get = gen5_ring_get_irq;
2117 ring->irq_put = gen5_ring_put_irq;
2118 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002119 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002120 ring->irq_get = i9xx_ring_get_irq;
2121 ring->irq_put = i9xx_ring_put_irq;
2122 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002123 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002124 }
2125 ring->init = init_ring_common;
2126
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002127 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002128}
Chris Wilson549f7362010-10-19 11:19:32 +01002129
2130int intel_init_blt_ring_buffer(struct drm_device *dev)
2131{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002132 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002133 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002134
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002135 ring->name = "blitter ring";
2136 ring->id = BCS;
2137
2138 ring->mmio_base = BLT_RING_BASE;
2139 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002140 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002141 ring->add_request = gen6_add_request;
2142 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002143 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002144 if (INTEL_INFO(dev)->gen >= 8) {
2145 ring->irq_enable_mask =
2146 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2147 ring->irq_get = gen8_ring_get_irq;
2148 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002149 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002150 } else {
2151 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2152 ring->irq_get = gen6_ring_get_irq;
2153 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002154 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002155 }
Daniel Vetter686cb5f2012-04-11 22:12:52 +02002156 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07002157 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
2158 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
2159 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07002160 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07002161 ring->signal_mbox[RCS] = GEN6_RBSYNC;
2162 ring->signal_mbox[VCS] = GEN6_VBSYNC;
2163 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07002164 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002165 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002166
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002167 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002168}
Chris Wilsona7b97612012-07-20 12:41:08 +01002169
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002170int intel_init_vebox_ring_buffer(struct drm_device *dev)
2171{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002172 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002173 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2174
2175 ring->name = "video enhancement ring";
2176 ring->id = VECS;
2177
2178 ring->mmio_base = VEBOX_RING_BASE;
2179 ring->write_tail = ring_write_tail;
2180 ring->flush = gen6_ring_flush;
2181 ring->add_request = gen6_add_request;
2182 ring->get_seqno = gen6_ring_get_seqno;
2183 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002184
2185 if (INTEL_INFO(dev)->gen >= 8) {
2186 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002187 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002188 ring->irq_get = gen8_ring_get_irq;
2189 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002190 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002191 } else {
2192 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2193 ring->irq_get = hsw_vebox_get_irq;
2194 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002195 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002196 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002197 ring->sync_to = gen6_ring_sync;
2198 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2199 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2200 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2201 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2202 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2203 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2204 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2205 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2206 ring->init = init_ring_common;
2207
2208 return intel_init_ring_buffer(dev, ring);
2209}
2210
Chris Wilsona7b97612012-07-20 12:41:08 +01002211int
2212intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2213{
2214 int ret;
2215
2216 if (!ring->gpu_caches_dirty)
2217 return 0;
2218
2219 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2220 if (ret)
2221 return ret;
2222
2223 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2224
2225 ring->gpu_caches_dirty = false;
2226 return 0;
2227}
2228
2229int
2230intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2231{
2232 uint32_t flush_domains;
2233 int ret;
2234
2235 flush_domains = 0;
2236 if (ring->gpu_caches_dirty)
2237 flush_domains = I915_GEM_GPU_DOMAINS;
2238
2239 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2240 if (ret)
2241 return ret;
2242
2243 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2244
2245 ring->gpu_caches_dirty = false;
2246 return 0;
2247}