blob: b81d81746c2cbfcc6d0ff1d8a632364deb0d826c [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
Stephen Hemminger555382c2007-08-29 12:58:14 -070034#include <linux/aer.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030036#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070043#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080044#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070045
46#include <asm/irq.h>
47
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070048#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
49#define SKY2_VLAN_TAG_USED 1
50#endif
51
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070052#include "sky2.h"
53
54#define DRV_NAME "sky2"
Stephen Hemmingerfaf60e72007-09-19 15:36:47 -070055#define DRV_VERSION "1.18"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056#define PFX DRV_NAME " "
57
58/*
59 * The Yukon II chipset takes 64 bit command blocks (called list elements)
60 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070061 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062 */
63
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070066#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080067#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080068#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070077#define TX_WATCHDOG (5 * HZ)
78#define NAPI_WEIGHT 64
79#define PHY_RETRIES 1000
80
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070081#define SKY2_EEPROM_MAGIC 0x9955aabb
82
83
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070084#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
85
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070087 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
88 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080089 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090
Stephen Hemminger793b8832005-09-14 16:06:14 -070091static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070092module_param(debug, int, 0);
93MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
94
Stephen Hemminger14d02632006-09-26 11:57:43 -070095static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080096module_param(copybreak, int, 0);
97MODULE_PARM_DESC(copybreak, "Receive copy threshold");
98
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080099static int disable_msi = 0;
100module_param(disable_msi, int, 0);
101MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700103static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700137 { 0 }
138};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140MODULE_DEVICE_TABLE(pci, sky2_id_table);
141
142/* Avoid conditionals by using array */
143static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700145static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800147/* This driver supports yukon2 chipset only */
148static const char *yukon2_name[] = {
149 "XL", /* 0xb3 */
150 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800151 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800152 "EC", /* 0xb6 */
153 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700154 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700155};
156
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100157static void sky2_set_multicast(struct net_device *dev);
158
Stephen Hemminger793b8832005-09-14 16:06:14 -0700159/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161{
162 int i;
163
164 gma_write16(hw, port, GM_SMI_DATA, val);
165 gma_write16(hw, port, GM_SMI_CTRL,
166 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
167
168 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173
Stephen Hemminger793b8832005-09-14 16:06:14 -0700174 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176}
177
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700179{
180 int i;
181
Stephen Hemminger793b8832005-09-14 16:06:14 -0700182 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
184
185 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800186 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
187 *val = gma_read16(hw, port, GM_SMI_DATA);
188 return 0;
189 }
190
Stephen Hemminger793b8832005-09-14 16:06:14 -0700191 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700192 }
193
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800194 return -ETIMEDOUT;
195}
196
197static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
198{
199 u16 v;
200
201 if (__gm_phy_read(hw, port, reg, &v) != 0)
202 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
203 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700204}
205
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800206
207static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800209 /* switch power to VCC (WA for VAUX problem) */
210 sky2_write8(hw, B0_POWER_CTRL,
211 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700212
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800213 /* disable Core Clock Division, */
214 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700215
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
217 /* enable bits are inverted */
218 sky2_write8(hw, B2_Y2_CLK_GATE,
219 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
220 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
221 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
222 else
223 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700225 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700226 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700228 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
229
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700230 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
231 /* set all bits to 0 except bits 15..12 and 8 */
232 reg &= P_ASPM_CONTROL_MSK;
233 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
234
235 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
236 /* set all bits to 0 except bits 28 & 27 */
237 reg &= P_CTL_TIM_VMAIN_AV_MSK;
238 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
239
240 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700241
242 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
243 reg = sky2_read32(hw, B2_GP_IO);
244 reg |= GLB_GPIO_STAT_RACE_DIS;
245 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700246
247 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700248 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800249}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700250
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800251static void sky2_power_aux(struct sky2_hw *hw)
252{
253 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
254 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
255 else
256 /* enable bits are inverted */
257 sky2_write8(hw, B2_Y2_CLK_GATE,
258 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
259 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
260 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
261
262 /* switch power to VAUX */
263 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
264 sky2_write8(hw, B0_POWER_CTRL,
265 (PC_VAUX_ENA | PC_VCC_ENA |
266 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267}
268
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700269static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700270{
271 u16 reg;
272
273 /* disable all GMAC IRQ's */
274 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
275 /* disable PHY IRQs */
276 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700277
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700278 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
279 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
280 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
281 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
282
283 reg = gma_read16(hw, port, GM_RX_CTRL);
284 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
285 gma_write16(hw, port, GM_RX_CTRL, reg);
286}
287
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700288/* flow control to advertise bits */
289static const u16 copper_fc_adv[] = {
290 [FC_NONE] = 0,
291 [FC_TX] = PHY_M_AN_ASP,
292 [FC_RX] = PHY_M_AN_PC,
293 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
294};
295
296/* flow control to advertise bits when using 1000BaseX */
297static const u16 fiber_fc_adv[] = {
298 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
299 [FC_TX] = PHY_M_P_ASYM_MD_X,
300 [FC_RX] = PHY_M_P_SYM_MD_X,
301 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
302};
303
304/* flow control to GMA disable bits */
305static const u16 gm_fc_disable[] = {
306 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
307 [FC_TX] = GM_GPCR_FC_RX_DIS,
308 [FC_RX] = GM_GPCR_FC_TX_DIS,
309 [FC_BOTH] = 0,
310};
311
312
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700313static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
314{
315 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700316 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700317
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700318 if (sky2->autoneg == AUTONEG_ENABLE &&
319 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700320 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
321
322 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700323 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700324 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
325
Stephen Hemminger53419c62007-05-14 12:38:11 -0700326 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700327 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700328 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700329 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
330 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700331 /* set master & slave downshift counter to 1x */
332 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333
334 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
335 }
336
337 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700338 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700339 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700340 /* enable automatic crossover */
341 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700342
343 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
344 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
345 u16 spec;
346
347 /* Enable Class A driver for FE+ A0 */
348 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
349 spec |= PHY_M_FESC_SEL_CL_A;
350 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
351 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352 } else {
353 /* disable energy detect */
354 ctrl &= ~PHY_M_PC_EN_DET_MSK;
355
356 /* enable automatic crossover */
357 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
358
Stephen Hemminger53419c62007-05-14 12:38:11 -0700359 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800360 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700361 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700362 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700363 ctrl &= ~PHY_M_PC_DSC_MSK;
364 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
365 }
366 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700367 } else {
368 /* workaround for deviation #4.88 (CRC errors) */
369 /* disable Automatic Crossover */
370
371 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700372 }
373
374 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
375
376 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700377 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700378 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
379
380 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
381 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
382 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
383 ctrl &= ~PHY_M_MAC_MD_MSK;
384 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700385 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
386
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700387 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700388 /* select page 1 to access Fiber registers */
389 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700390
391 /* for SFP-module set SIGDET polarity to low */
392 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
393 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700394 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700395 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700396
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700398 }
399
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700400 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 ct1000 = 0;
402 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700403 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404
405 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 if (sky2->advertising & ADVERTISED_1000baseT_Full)
408 ct1000 |= PHY_M_1000C_AFD;
409 if (sky2->advertising & ADVERTISED_1000baseT_Half)
410 ct1000 |= PHY_M_1000C_AHD;
411 if (sky2->advertising & ADVERTISED_100baseT_Full)
412 adv |= PHY_M_AN_100_FD;
413 if (sky2->advertising & ADVERTISED_100baseT_Half)
414 adv |= PHY_M_AN_100_HD;
415 if (sky2->advertising & ADVERTISED_10baseT_Full)
416 adv |= PHY_M_AN_10_FD;
417 if (sky2->advertising & ADVERTISED_10baseT_Half)
418 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700419
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700420 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700421 } else { /* special defines for FIBER (88E1040S only) */
422 if (sky2->advertising & ADVERTISED_1000baseT_Full)
423 adv |= PHY_M_AN_1000X_AFD;
424 if (sky2->advertising & ADVERTISED_1000baseT_Half)
425 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700426
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700427 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700428 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700429
430 /* Restart Auto-negotiation */
431 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
432 } else {
433 /* forced speed/duplex settings */
434 ct1000 = PHY_M_1000C_MSE;
435
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700436 /* Disable auto update for duplex flow control and speed */
437 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700438
439 switch (sky2->speed) {
440 case SPEED_1000:
441 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700442 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443 break;
444 case SPEED_100:
445 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700446 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700447 break;
448 }
449
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700450 if (sky2->duplex == DUPLEX_FULL) {
451 reg |= GM_GPCR_DUP_FULL;
452 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700453 } else if (sky2->speed < SPEED_1000)
454 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700457 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458
459 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700460 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
462 else
463 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700464 }
465
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700466 gma_write16(hw, port, GM_GP_CTRL, reg);
467
Stephen Hemminger05745c42007-09-19 15:36:45 -0700468 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700469 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
470
471 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
472 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
473
474 /* Setup Phy LED's */
475 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
476 ledover = 0;
477
478 switch (hw->chip_id) {
479 case CHIP_ID_YUKON_FE:
480 /* on 88E3082 these bits are at 11..9 (shifted left) */
481 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
482
483 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
484
485 /* delete ACT LED control bits */
486 ctrl &= ~PHY_M_FELP_LED1_MSK;
487 /* change ACT LED control to blink mode */
488 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
489 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
490 break;
491
Stephen Hemminger05745c42007-09-19 15:36:45 -0700492 case CHIP_ID_YUKON_FE_P:
493 /* Enable Link Partner Next Page */
494 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
495 ctrl |= PHY_M_PC_ENA_LIP_NP;
496
497 /* disable Energy Detect and enable scrambler */
498 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
499 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
500
501 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
502 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
503 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
504 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
505
506 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
507 break;
508
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700509 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700510 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700511
512 /* select page 3 to access LED control register */
513 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
514
515 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700516 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
517 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
518 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
519 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
520 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521
522 /* set Polarity Control register */
523 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700524 (PHY_M_POLC_LS1_P_MIX(4) |
525 PHY_M_POLC_IS0_P_MIX(4) |
526 PHY_M_POLC_LOS_CTRL(2) |
527 PHY_M_POLC_INIT_CTRL(2) |
528 PHY_M_POLC_STA1_CTRL(2) |
529 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700530
531 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700532 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700533 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800534
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700535 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800536 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700537 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
538
539 /* select page 3 to access LED control register */
540 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
541
542 /* set LED Function Control register */
543 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
544 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
545 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
546 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
547 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
548
549 /* set Blink Rate in LED Timer Control Register */
550 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
551 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
552 /* restore page register */
553 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
554 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700555
556 default:
557 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
558 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
559 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800560 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700561 }
562
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700563 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
564 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800565 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700566 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
567
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800568 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700569 gm_phy_write(hw, port, 0x18, 0xaa99);
570 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700571
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800572 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700573 gm_phy_write(hw, port, 0x18, 0xa204);
574 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800575
576 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700577 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700578 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
579 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
580 /* apply workaround for integrated resistors calibration */
581 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
582 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800583 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700584 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800585 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
586
587 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
588 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800589 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590 }
591
592 if (ledover)
593 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
594
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700595 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700596
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700597 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700598 if (sky2->autoneg == AUTONEG_ENABLE)
599 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
600 else
601 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
602}
603
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700604static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
605{
606 u32 reg1;
607 static const u32 phy_power[]
608 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
609
610 /* looks like this XL is back asswards .. */
611 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
612 onoff = !onoff;
613
614 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700615 if (onoff)
616 /* Turn off phy power saving */
617 reg1 &= ~phy_power[port];
618 else
619 reg1 |= phy_power[port];
620
621 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700622 sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700623 udelay(100);
624}
625
Stephen Hemminger1b537562005-12-20 15:08:07 -0800626/* Force a renegotiation */
627static void sky2_phy_reinit(struct sky2_port *sky2)
628{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800629 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800630 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800631 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800632}
633
Stephen Hemmingere3173832007-02-06 10:45:39 -0800634/* Put device in state to listen for Wake On Lan */
635static void sky2_wol_init(struct sky2_port *sky2)
636{
637 struct sky2_hw *hw = sky2->hw;
638 unsigned port = sky2->port;
639 enum flow_control save_mode;
640 u16 ctrl;
641 u32 reg1;
642
643 /* Bring hardware out of reset */
644 sky2_write16(hw, B0_CTST, CS_RST_CLR);
645 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
646
647 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
648 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
649
650 /* Force to 10/100
651 * sky2_reset will re-enable on resume
652 */
653 save_mode = sky2->flow_mode;
654 ctrl = sky2->advertising;
655
656 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
657 sky2->flow_mode = FC_NONE;
658 sky2_phy_power(hw, port, 1);
659 sky2_phy_reinit(sky2);
660
661 sky2->flow_mode = save_mode;
662 sky2->advertising = ctrl;
663
664 /* Set GMAC to no flow control and auto update for speed/duplex */
665 gma_write16(hw, port, GM_GP_CTRL,
666 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
667 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
668
669 /* Set WOL address */
670 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
671 sky2->netdev->dev_addr, ETH_ALEN);
672
673 /* Turn on appropriate WOL control bits */
674 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
675 ctrl = 0;
676 if (sky2->wol & WAKE_PHY)
677 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
678 else
679 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
680
681 if (sky2->wol & WAKE_MAGIC)
682 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
683 else
684 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
685
686 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
687 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
688
689 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingere3173832007-02-06 10:45:39 -0800690 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
691 reg1 |= PCI_Y2_PME_LEGACY;
692 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800693
694 /* block receiver */
695 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
696
697}
698
Stephen Hemminger69161612007-06-04 17:23:26 -0700699static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
700{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700701 struct net_device *dev = hw->dev[port];
702
703 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700704 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700705 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700706
Stephen Hemminger05745c42007-09-19 15:36:45 -0700707 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
708 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
709 TX_STFW_ENA | TX_JUMBO_ENA);
710 else {
711 /* set Tx GMAC FIFO Almost Empty Threshold */
712 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
713 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700714
Stephen Hemminger05745c42007-09-19 15:36:45 -0700715 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
716 TX_JUMBO_ENA | TX_STFW_DIS);
717
718 /* Can't do offload because of lack of store/forward */
719 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700720 }
721}
722
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700723static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
724{
725 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
726 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100727 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700728 int i;
729 const u8 *addr = hw->dev[port]->dev_addr;
730
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700731 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
732 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700733
734 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
735
Stephen Hemminger793b8832005-09-14 16:06:14 -0700736 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700737 /* WA DEV_472 -- looks like crossed wires on port 2 */
738 /* clear GMAC 1 Control reset */
739 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
740 do {
741 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
742 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
743 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
744 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
745 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
746 }
747
Stephen Hemminger793b8832005-09-14 16:06:14 -0700748 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700749
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700750 /* Enable Transmit FIFO Underrun */
751 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
752
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800753 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700754 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800755 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700756
757 /* MIB clear */
758 reg = gma_read16(hw, port, GM_PHY_ADDR);
759 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
760
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700761 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
762 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763 gma_write16(hw, port, GM_PHY_ADDR, reg);
764
765 /* transmit control */
766 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
767
768 /* receive control reg: unicast + multicast + no FCS */
769 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700770 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700771
772 /* transmit flow control */
773 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
774
775 /* transmit parameter */
776 gma_write16(hw, port, GM_TX_PARAM,
777 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
778 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
779 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
780 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
781
782 /* serial mode register */
783 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700784 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700785
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700786 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700787 reg |= GM_SMOD_JUMBO_ENA;
788
789 gma_write16(hw, port, GM_SERIAL_MODE, reg);
790
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700791 /* virtual address for data */
792 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
793
Stephen Hemminger793b8832005-09-14 16:06:14 -0700794 /* physical address: used for pause frames */
795 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
796
797 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700798 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
799 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
800 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
801
802 /* Configure Rx MAC FIFO */
803 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100804 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700805 if (hw->chip_id == CHIP_ID_YUKON_EX ||
806 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100807 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700808
Al Viro25cccec2007-07-20 16:07:33 +0100809 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700810
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700811 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800812 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800814 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700815 reg = RX_GMF_FL_THR_DEF + 1;
816 /* Another magic mystery workaround from sk98lin */
817 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
818 hw->chip_rev == CHIP_REV_YU_FE2_A0)
819 reg = 0x178;
820 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700821
822 /* Configure Tx MAC FIFO */
823 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
824 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800825
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700826 /* On chips without ram buffer, pause is controled by MAC level */
827 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800828 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800829 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700830
Stephen Hemminger69161612007-06-04 17:23:26 -0700831 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800832 }
833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700834}
835
Stephen Hemminger67712902006-12-04 15:53:45 -0800836/* Assign Ram Buffer allocation to queue */
837static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838{
Stephen Hemminger67712902006-12-04 15:53:45 -0800839 u32 end;
840
841 /* convert from K bytes to qwords used for hw register */
842 start *= 1024/8;
843 space *= 1024/8;
844 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700845
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
847 sky2_write32(hw, RB_ADDR(q, RB_START), start);
848 sky2_write32(hw, RB_ADDR(q, RB_END), end);
849 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
850 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
851
852 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800853 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700854
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800855 /* On receive queue's set the thresholds
856 * give receiver priority when > 3/4 full
857 * send pause when down to 2K
858 */
859 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
860 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700861
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800862 tp = space - 2048/8;
863 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
864 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700865 } else {
866 /* Enable store & forward on Tx queue's because
867 * Tx FIFO is only 1K on Yukon
868 */
869 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
870 }
871
872 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700873 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700874}
875
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700876/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800877static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700878{
879 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
880 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
881 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800882 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700883}
884
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700885/* Setup prefetch unit registers. This is the interface between
886 * hardware and driver list elements
887 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800888static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889 u64 addr, u32 last)
890{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
892 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
893 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
894 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
895 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
896 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700897
898 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700899}
900
Stephen Hemminger793b8832005-09-14 16:06:14 -0700901static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
902{
903 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
904
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700905 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700906 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700907 return le;
908}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700909
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700910static void tx_init(struct sky2_port *sky2)
911{
912 struct sky2_tx_le *le;
913
914 sky2->tx_prod = sky2->tx_cons = 0;
915 sky2->tx_tcpsum = 0;
916 sky2->tx_last_mss = 0;
917
918 le = get_tx_le(sky2);
919 le->addr = 0;
920 le->opcode = OP_ADDR64 | HW_OWNER;
921 sky2->tx_addr64 = 0;
922}
923
Stephen Hemminger291ea612006-09-26 11:57:41 -0700924static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
925 struct sky2_tx_le *le)
926{
927 return sky2->tx_ring + (le - sky2->tx_le);
928}
929
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800930/* Update chip's next pointer */
931static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700932{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700933 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800934 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700935 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
936
937 /* Synchronize I/O on since next processor may write to tail */
938 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700939}
940
Stephen Hemminger793b8832005-09-14 16:06:14 -0700941
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
943{
944 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700945 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700946 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700947 return le;
948}
949
Stephen Hemminger14d02632006-09-26 11:57:43 -0700950/* Build description to hardware for one receive segment */
951static void sky2_rx_add(struct sky2_port *sky2, u8 op,
952 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700953{
954 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700955 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956
Stephen Hemminger793b8832005-09-14 16:06:14 -0700957 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700958 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700959 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700961 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700963
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700964 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800965 le->addr = cpu_to_le32((u32) map);
966 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700967 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700968}
969
Stephen Hemminger14d02632006-09-26 11:57:43 -0700970/* Build description to hardware for one possibly fragmented skb */
971static void sky2_rx_submit(struct sky2_port *sky2,
972 const struct rx_ring_info *re)
973{
974 int i;
975
976 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
977
978 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
979 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
980}
981
982
983static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
984 unsigned size)
985{
986 struct sk_buff *skb = re->skb;
987 int i;
988
989 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
990 pci_unmap_len_set(re, data_size, size);
991
992 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
993 re->frag_addr[i] = pci_map_page(pdev,
994 skb_shinfo(skb)->frags[i].page,
995 skb_shinfo(skb)->frags[i].page_offset,
996 skb_shinfo(skb)->frags[i].size,
997 PCI_DMA_FROMDEVICE);
998}
999
1000static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1001{
1002 struct sk_buff *skb = re->skb;
1003 int i;
1004
1005 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1006 PCI_DMA_FROMDEVICE);
1007
1008 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1009 pci_unmap_page(pdev, re->frag_addr[i],
1010 skb_shinfo(skb)->frags[i].size,
1011 PCI_DMA_FROMDEVICE);
1012}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001013
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001014/* Tell chip where to start receive checksum.
1015 * Actually has two checksums, but set both same to avoid possible byte
1016 * order problems.
1017 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001018static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001019{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001020 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001021
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001022 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1023 le->ctrl = 0;
1024 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001025
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001026 sky2_write32(sky2->hw,
1027 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1028 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029}
1030
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001031/*
1032 * The RX Stop command will not work for Yukon-2 if the BMU does not
1033 * reach the end of packet and since we can't make sure that we have
1034 * incoming data, we must reset the BMU while it is not doing a DMA
1035 * transfer. Since it is possible that the RX path is still active,
1036 * the RX RAM buffer will be stopped first, so any possible incoming
1037 * data will not trigger a DMA. After the RAM buffer is stopped, the
1038 * BMU is polled until any DMA in progress is ended and only then it
1039 * will be reset.
1040 */
1041static void sky2_rx_stop(struct sky2_port *sky2)
1042{
1043 struct sky2_hw *hw = sky2->hw;
1044 unsigned rxq = rxqaddr[sky2->port];
1045 int i;
1046
1047 /* disable the RAM Buffer receive queue */
1048 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1049
1050 for (i = 0; i < 0xffff; i++)
1051 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1052 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1053 goto stopped;
1054
1055 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1056 sky2->netdev->name);
1057stopped:
1058 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1059
1060 /* reset the Rx prefetch unit */
1061 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001062 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001063}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001064
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001065/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001066static void sky2_rx_clean(struct sky2_port *sky2)
1067{
1068 unsigned i;
1069
1070 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001071 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001072 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073
1074 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001075 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001076 kfree_skb(re->skb);
1077 re->skb = NULL;
1078 }
1079 }
1080}
1081
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001082/* Basic MII support */
1083static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1084{
1085 struct mii_ioctl_data *data = if_mii(ifr);
1086 struct sky2_port *sky2 = netdev_priv(dev);
1087 struct sky2_hw *hw = sky2->hw;
1088 int err = -EOPNOTSUPP;
1089
1090 if (!netif_running(dev))
1091 return -ENODEV; /* Phy still in reset */
1092
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001093 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001094 case SIOCGMIIPHY:
1095 data->phy_id = PHY_ADDR_MARV;
1096
1097 /* fallthru */
1098 case SIOCGMIIREG: {
1099 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001100
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001101 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001102 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001103 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001104
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001105 data->val_out = val;
1106 break;
1107 }
1108
1109 case SIOCSMIIREG:
1110 if (!capable(CAP_NET_ADMIN))
1111 return -EPERM;
1112
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001113 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001114 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1115 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001116 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001117 break;
1118 }
1119 return err;
1120}
1121
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001122#ifdef SKY2_VLAN_TAG_USED
1123static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1124{
1125 struct sky2_port *sky2 = netdev_priv(dev);
1126 struct sky2_hw *hw = sky2->hw;
1127 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001128
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001129 netif_tx_lock_bh(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001130 napi_disable(&hw->napi);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001131
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001132 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001133 if (grp) {
1134 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1135 RX_VLAN_STRIP_ON);
1136 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1137 TX_VLAN_TAG_ON);
1138 } else {
1139 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1140 RX_VLAN_STRIP_OFF);
1141 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1142 TX_VLAN_TAG_OFF);
1143 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001144
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001145 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001146 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001147}
1148#endif
1149
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001150/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001151 * Allocate an skb for receiving. If the MTU is large enough
1152 * make the skb non-linear with a fragment list of pages.
1153 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001154 * It appears the hardware has a bug in the FIFO logic that
1155 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001156 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1157 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001158 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001159static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001160{
1161 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001162 unsigned long p;
1163 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001164
Stephen Hemminger14d02632006-09-26 11:57:43 -07001165 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1166 if (!skb)
1167 goto nomem;
1168
1169 p = (unsigned long) skb->data;
1170 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1171
1172 for (i = 0; i < sky2->rx_nfrags; i++) {
1173 struct page *page = alloc_page(GFP_ATOMIC);
1174
1175 if (!page)
1176 goto free_partial;
1177 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001178 }
1179
1180 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001181free_partial:
1182 kfree_skb(skb);
1183nomem:
1184 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001185}
1186
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001187static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1188{
1189 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1190}
1191
Stephen Hemminger82788c72006-01-17 13:43:10 -08001192/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001193 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001194 * Normal case this ends up creating one list element for skb
1195 * in the receive ring. Worst case if using large MTU and each
1196 * allocation falls on a different 64 bit region, that results
1197 * in 6 list elements per ring entry.
1198 * One element is used for checksum enable/disable, and one
1199 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001200 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001201static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001203 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001204 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001205 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001206 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001207
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001208 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001209 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001210
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001211 /* On PCI express lowering the watermark gives better performance */
1212 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1213 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1214
1215 /* These chips have no ram buffer?
1216 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001217 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001218 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1219 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001220 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001221
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001222 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1223
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001224 if (!(hw->flags & SKY2_HW_NEW_LE))
1225 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001226
Stephen Hemminger14d02632006-09-26 11:57:43 -07001227 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001228 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001229
1230 /* Stopping point for hardware truncation */
1231 thresh = (size - 8) / sizeof(u32);
1232
1233 /* Account for overhead of skb - to avoid order > 0 allocation */
1234 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1235 + sizeof(struct skb_shared_info);
1236
1237 sky2->rx_nfrags = space >> PAGE_SHIFT;
1238 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1239
1240 if (sky2->rx_nfrags != 0) {
1241 /* Compute residue after pages */
1242 space = sky2->rx_nfrags << PAGE_SHIFT;
1243
1244 if (space < size)
1245 size -= space;
1246 else
1247 size = 0;
1248
1249 /* Optimize to handle small packets and headers */
1250 if (size < copybreak)
1251 size = copybreak;
1252 if (size < ETH_HLEN)
1253 size = ETH_HLEN;
1254 }
1255 sky2->rx_data_size = size;
1256
1257 /* Fill Rx ring */
1258 for (i = 0; i < sky2->rx_pending; i++) {
1259 re = sky2->rx_ring + i;
1260
1261 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001262 if (!re->skb)
1263 goto nomem;
1264
Stephen Hemminger14d02632006-09-26 11:57:43 -07001265 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1266 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267 }
1268
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001269 /*
1270 * The receiver hangs if it receives frames larger than the
1271 * packet buffer. As a workaround, truncate oversize frames, but
1272 * the register is limited to 9 bits, so if you do frames > 2052
1273 * you better get the MTU right!
1274 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001275 if (thresh > 0x1ff)
1276 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1277 else {
1278 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1279 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1280 }
1281
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001282 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001283 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001284 return 0;
1285nomem:
1286 sky2_rx_clean(sky2);
1287 return -ENOMEM;
1288}
1289
1290/* Bring up network interface. */
1291static int sky2_up(struct net_device *dev)
1292{
1293 struct sky2_port *sky2 = netdev_priv(dev);
1294 struct sky2_hw *hw = sky2->hw;
1295 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001296 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001297 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001298 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001299
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001300 /*
1301 * On dual port PCI-X card, there is an problem where status
1302 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001303 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001304 if (otherdev && netif_running(otherdev) &&
1305 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1306 struct sky2_port *osky2 = netdev_priv(otherdev);
1307 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001308
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001309 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1310 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1311 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1312
1313 sky2->rx_csum = 0;
1314 osky2->rx_csum = 0;
1315 }
1316
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001317 if (netif_msg_ifup(sky2))
1318 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1319
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001320 netif_carrier_off(dev);
1321
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001322 /* must be power of 2 */
1323 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001324 TX_RING_SIZE *
1325 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001326 &sky2->tx_le_map);
1327 if (!sky2->tx_le)
1328 goto err_out;
1329
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001330 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001331 GFP_KERNEL);
1332 if (!sky2->tx_ring)
1333 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001334
1335 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001336
1337 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1338 &sky2->rx_le_map);
1339 if (!sky2->rx_le)
1340 goto err_out;
1341 memset(sky2->rx_le, 0, RX_LE_BYTES);
1342
Stephen Hemminger291ea612006-09-26 11:57:41 -07001343 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001344 GFP_KERNEL);
1345 if (!sky2->rx_ring)
1346 goto err_out;
1347
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001348 sky2_phy_power(hw, port, 1);
1349
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001350 sky2_mac_init(hw, port);
1351
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001352 /* Register is number of 4K blocks on internal RAM buffer. */
1353 ramsize = sky2_read8(hw, B2_E_0) * 4;
1354 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001355 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001356
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001357 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001358 if (ramsize < 16)
1359 rxspace = ramsize / 2;
1360 else
1361 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001362
Stephen Hemminger67712902006-12-04 15:53:45 -08001363 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1364 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1365
1366 /* Make sure SyncQ is disabled */
1367 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1368 RB_RST_SET);
1369 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001370
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001371 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001372
Stephen Hemminger69161612007-06-04 17:23:26 -07001373 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1374 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1375 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1376
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001377 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001378 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1379 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001380 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001381
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001382 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1383 TX_RING_SIZE - 1);
1384
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001385 napi_enable(&hw->napi);
1386
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001387 err = sky2_rx_start(sky2);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001388 if (err) {
1389 napi_disable(&hw->napi);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001390 goto err_out;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001391 }
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001392
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001394 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001395 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001396 sky2_write32(hw, B0_IMSK, imask);
1397
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001398 return 0;
1399
1400err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001401 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001402 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1403 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001404 sky2->rx_le = NULL;
1405 }
1406 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001407 pci_free_consistent(hw->pdev,
1408 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1409 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001410 sky2->tx_le = NULL;
1411 }
1412 kfree(sky2->tx_ring);
1413 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001414
Stephen Hemminger1b537562005-12-20 15:08:07 -08001415 sky2->tx_ring = NULL;
1416 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417 return err;
1418}
1419
Stephen Hemminger793b8832005-09-14 16:06:14 -07001420/* Modular subtraction in ring */
1421static inline int tx_dist(unsigned tail, unsigned head)
1422{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001423 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001424}
1425
1426/* Number of list elements available for next tx */
1427static inline int tx_avail(const struct sky2_port *sky2)
1428{
1429 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1430}
1431
1432/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001433static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001434{
1435 unsigned count;
1436
1437 count = sizeof(dma_addr_t) / sizeof(u32);
1438 count += skb_shinfo(skb)->nr_frags * count;
1439
Herbert Xu89114af2006-07-08 13:34:32 -07001440 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001441 ++count;
1442
Patrick McHardy84fa7932006-08-29 16:44:56 -07001443 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001444 ++count;
1445
1446 return count;
1447}
1448
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001449/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001450 * Put one packet in ring for transmit.
1451 * A single packet can generate multiple list elements, and
1452 * the number of ring elements will probably be less than the number
1453 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001454 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1456{
1457 struct sky2_port *sky2 = netdev_priv(dev);
1458 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001459 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001460 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001461 unsigned i, len;
1462 dma_addr_t mapping;
1463 u32 addr64;
1464 u16 mss;
1465 u8 ctrl;
1466
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001467 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1468 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001469
Stephen Hemminger793b8832005-09-14 16:06:14 -07001470 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001471 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1472 dev->name, sky2->tx_prod, skb->len);
1473
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001474 len = skb_headlen(skb);
1475 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001476 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001477
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001478 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001479 if (addr64 != sky2->tx_addr64 ||
1480 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001481 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001482 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001483 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001484 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001485 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001486
1487 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001488 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001489 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001490
1491 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001492 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001493
Stephen Hemminger69161612007-06-04 17:23:26 -07001494 if (mss != sky2->tx_last_mss) {
1495 le = get_tx_le(sky2);
1496 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001497
1498 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001499 le->opcode = OP_MSS | HW_OWNER;
1500 else
1501 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001502 sky2->tx_last_mss = mss;
1503 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504 }
1505
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001507#ifdef SKY2_VLAN_TAG_USED
1508 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1509 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1510 if (!le) {
1511 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001512 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001513 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001514 } else
1515 le->opcode |= OP_VLAN;
1516 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1517 ctrl |= INS_VLAN;
1518 }
1519#endif
1520
1521 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001522 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001523 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001524 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001525 ctrl |= CALSUM; /* auto checksum */
1526 else {
1527 const unsigned offset = skb_transport_offset(skb);
1528 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001529
Stephen Hemminger69161612007-06-04 17:23:26 -07001530 tcpsum = offset << 16; /* sum start */
1531 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001532
Stephen Hemminger69161612007-06-04 17:23:26 -07001533 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1534 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1535 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536
Stephen Hemminger69161612007-06-04 17:23:26 -07001537 if (tcpsum != sky2->tx_tcpsum) {
1538 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001539
Stephen Hemminger69161612007-06-04 17:23:26 -07001540 le = get_tx_le(sky2);
1541 le->addr = cpu_to_le32(tcpsum);
1542 le->length = 0; /* initial checksum value */
1543 le->ctrl = 1; /* one packet */
1544 le->opcode = OP_TCPLISW | HW_OWNER;
1545 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001546 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001547 }
1548
1549 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001550 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001551 le->length = cpu_to_le16(len);
1552 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001553 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554
Stephen Hemminger291ea612006-09-26 11:57:41 -07001555 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001557 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001558 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001559
1560 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001561 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001562
1563 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1564 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001565 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001566 if (addr64 != sky2->tx_addr64) {
1567 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001568 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001569 le->ctrl = 0;
1570 le->opcode = OP_ADDR64 | HW_OWNER;
1571 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001572 }
1573
1574 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001575 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576 le->length = cpu_to_le16(frag->size);
1577 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001578 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579
Stephen Hemminger291ea612006-09-26 11:57:41 -07001580 re = tx_le_re(sky2, le);
1581 re->skb = skb;
1582 pci_unmap_addr_set(re, mapaddr, mapping);
1583 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001584 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001585
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001586 le->ctrl |= EOP;
1587
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001588 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1589 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001590
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001591 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593 dev->trans_start = jiffies;
1594 return NETDEV_TX_OK;
1595}
1596
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001597/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001598 * Free ring elements from starting at tx_cons until "done"
1599 *
1600 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001601 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001602 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001603static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001605 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001606 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001607 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001609 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001610
Stephen Hemminger291ea612006-09-26 11:57:41 -07001611 for (idx = sky2->tx_cons; idx != done;
1612 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1613 struct sky2_tx_le *le = sky2->tx_le + idx;
1614 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615
Stephen Hemminger291ea612006-09-26 11:57:41 -07001616 switch(le->opcode & ~HW_OWNER) {
1617 case OP_LARGESEND:
1618 case OP_PACKET:
1619 pci_unmap_single(pdev,
1620 pci_unmap_addr(re, mapaddr),
1621 pci_unmap_len(re, maplen),
1622 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001623 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001624 case OP_BUFFER:
1625 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1626 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001627 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001628 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001629 }
1630
Stephen Hemminger291ea612006-09-26 11:57:41 -07001631 if (le->ctrl & EOP) {
1632 if (unlikely(netif_msg_tx_done(sky2)))
1633 printk(KERN_DEBUG "%s: tx done %u\n",
1634 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001635
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001636 sky2->net_stats.tx_packets++;
1637 sky2->net_stats.tx_bytes += re->skb->len;
1638
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001639 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001640 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001641 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001642 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001643
Stephen Hemminger291ea612006-09-26 11:57:41 -07001644 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001645 smp_mb();
1646
Stephen Hemminger22e11702006-07-12 15:23:48 -07001647 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001649}
1650
1651/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001652static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001654 struct sky2_port *sky2 = netdev_priv(dev);
1655
1656 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001657 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001658 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659}
1660
1661/* Network shutdown */
1662static int sky2_down(struct net_device *dev)
1663{
1664 struct sky2_port *sky2 = netdev_priv(dev);
1665 struct sky2_hw *hw = sky2->hw;
1666 unsigned port = sky2->port;
1667 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001668 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669
Stephen Hemminger1b537562005-12-20 15:08:07 -08001670 /* Never really got started! */
1671 if (!sky2->tx_le)
1672 return 0;
1673
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674 if (netif_msg_ifdown(sky2))
1675 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1676
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001677 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678 netif_stop_queue(dev);
1679
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001680 napi_disable(&hw->napi);
1681
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001682 /* Disable port IRQ */
1683 imask = sky2_read32(hw, B0_IMSK);
1684 imask &= ~portirq_msk[port];
1685 sky2_write32(hw, B0_IMSK, imask);
1686
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001687 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001688
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689 /* Stop transmitter */
1690 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1691 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1692
1693 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001694 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695
1696 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001697 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001698 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1699
1700 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1701
1702 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001703 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1704 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001705 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1706
1707 /* Disable Force Sync bit and Enable Alloc bit */
1708 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1709 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1710
1711 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1712 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1713 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1714
1715 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001716 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1717 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001718
1719 /* Reset the Tx prefetch units */
1720 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1721 PREF_UNIT_RST_SET);
1722
1723 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1724
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001725 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001726
1727 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1728 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1729
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001730 sky2_phy_power(hw, port, 0);
1731
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001732 netif_carrier_off(dev);
1733
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001734 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1736
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001737 synchronize_irq(hw->pdev->irq);
1738
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001739 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740 sky2_rx_clean(sky2);
1741
1742 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1743 sky2->rx_le, sky2->rx_le_map);
1744 kfree(sky2->rx_ring);
1745
1746 pci_free_consistent(hw->pdev,
1747 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1748 sky2->tx_le, sky2->tx_le_map);
1749 kfree(sky2->tx_ring);
1750
Stephen Hemminger1b537562005-12-20 15:08:07 -08001751 sky2->tx_le = NULL;
1752 sky2->rx_le = NULL;
1753
1754 sky2->rx_ring = NULL;
1755 sky2->tx_ring = NULL;
1756
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001757 return 0;
1758}
1759
1760static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1761{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001762 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001763 return SPEED_1000;
1764
Stephen Hemminger05745c42007-09-19 15:36:45 -07001765 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1766 if (aux & PHY_M_PS_SPEED_100)
1767 return SPEED_100;
1768 else
1769 return SPEED_10;
1770 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001771
1772 switch (aux & PHY_M_PS_SPEED_MSK) {
1773 case PHY_M_PS_SPEED_1000:
1774 return SPEED_1000;
1775 case PHY_M_PS_SPEED_100:
1776 return SPEED_100;
1777 default:
1778 return SPEED_10;
1779 }
1780}
1781
1782static void sky2_link_up(struct sky2_port *sky2)
1783{
1784 struct sky2_hw *hw = sky2->hw;
1785 unsigned port = sky2->port;
1786 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001787 static const char *fc_name[] = {
1788 [FC_NONE] = "none",
1789 [FC_TX] = "tx",
1790 [FC_RX] = "rx",
1791 [FC_BOTH] = "both",
1792 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001794 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001795 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001796 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1797 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001798
1799 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1800
1801 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001802
Stephen Hemminger75e80682007-09-19 15:36:46 -07001803 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001804
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001806 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001807 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1808
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001809 if (hw->flags & SKY2_HW_NEWER_PHY) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001810 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001811 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1812
1813 switch(sky2->speed) {
1814 case SPEED_10:
1815 led |= PHY_M_LEDC_INIT_CTRL(7);
1816 break;
1817
1818 case SPEED_100:
1819 led |= PHY_M_LEDC_STA1_CTRL(7);
1820 break;
1821
1822 case SPEED_1000:
1823 led |= PHY_M_LEDC_STA0_CTRL(7);
1824 break;
1825 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001826
1827 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001828 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001829 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1830 }
1831
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832 if (netif_msg_link(sky2))
1833 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001834 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835 sky2->netdev->name, sky2->speed,
1836 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001837 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838}
1839
1840static void sky2_link_down(struct sky2_port *sky2)
1841{
1842 struct sky2_hw *hw = sky2->hw;
1843 unsigned port = sky2->port;
1844 u16 reg;
1845
1846 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1847
1848 reg = gma_read16(hw, port, GM_GP_CTRL);
1849 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1850 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001853
1854 /* Turn on link LED */
1855 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1856
1857 if (netif_msg_link(sky2))
1858 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001859
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001860 sky2_phy_init(hw, port);
1861}
1862
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001863static enum flow_control sky2_flow(int rx, int tx)
1864{
1865 if (rx)
1866 return tx ? FC_BOTH : FC_RX;
1867 else
1868 return tx ? FC_TX : FC_NONE;
1869}
1870
Stephen Hemminger793b8832005-09-14 16:06:14 -07001871static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1872{
1873 struct sky2_hw *hw = sky2->hw;
1874 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001875 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001877 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001878 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001879 if (lpa & PHY_M_AN_RF) {
1880 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1881 return -1;
1882 }
1883
Stephen Hemminger793b8832005-09-14 16:06:14 -07001884 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1885 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1886 sky2->netdev->name);
1887 return -1;
1888 }
1889
Stephen Hemminger793b8832005-09-14 16:06:14 -07001890 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001891 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001892
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001893 /* Since the pause result bits seem to in different positions on
1894 * different chips. look at registers.
1895 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001896 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001897 /* Shift for bits in fiber PHY */
1898 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1899 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001900
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001901 if (advert & ADVERTISE_1000XPAUSE)
1902 advert |= ADVERTISE_PAUSE_CAP;
1903 if (advert & ADVERTISE_1000XPSE_ASYM)
1904 advert |= ADVERTISE_PAUSE_ASYM;
1905 if (lpa & LPA_1000XPAUSE)
1906 lpa |= LPA_PAUSE_CAP;
1907 if (lpa & LPA_1000XPAUSE_ASYM)
1908 lpa |= LPA_PAUSE_ASYM;
1909 }
1910
1911 sky2->flow_status = FC_NONE;
1912 if (advert & ADVERTISE_PAUSE_CAP) {
1913 if (lpa & LPA_PAUSE_CAP)
1914 sky2->flow_status = FC_BOTH;
1915 else if (advert & ADVERTISE_PAUSE_ASYM)
1916 sky2->flow_status = FC_RX;
1917 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1918 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1919 sky2->flow_status = FC_TX;
1920 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001921
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001922 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001923 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001924 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001925
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001926 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001927 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1928 else
1929 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1930
1931 return 0;
1932}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001933
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001934/* Interrupt from PHY */
1935static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001936{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001937 struct net_device *dev = hw->dev[port];
1938 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939 u16 istatus, phystat;
1940
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001941 if (!netif_running(dev))
1942 return;
1943
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001944 spin_lock(&sky2->phy_lock);
1945 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1946 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1947
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001948 if (netif_msg_intr(sky2))
1949 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1950 sky2->netdev->name, istatus, phystat);
1951
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001952 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001953 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001955 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001956 }
1957
Stephen Hemminger793b8832005-09-14 16:06:14 -07001958 if (istatus & PHY_M_IS_LSP_CHANGE)
1959 sky2->speed = sky2_phy_speed(hw, phystat);
1960
1961 if (istatus & PHY_M_IS_DUP_CHANGE)
1962 sky2->duplex =
1963 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1964
1965 if (istatus & PHY_M_IS_LST_CHANGE) {
1966 if (phystat & PHY_M_PS_LINK_UP)
1967 sky2_link_up(sky2);
1968 else
1969 sky2_link_down(sky2);
1970 }
1971out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001972 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001973}
1974
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001975/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001976 * and tx queue is full (stopped).
1977 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978static void sky2_tx_timeout(struct net_device *dev)
1979{
1980 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001981 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982
1983 if (netif_msg_timer(sky2))
1984 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1985
Stephen Hemminger8f246642006-03-20 15:48:21 -08001986 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001987 dev->name, sky2->tx_cons, sky2->tx_prod,
1988 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1989 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001990
Stephen Hemminger81906792007-02-15 16:40:33 -08001991 /* can't restart safely under softirq */
1992 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993}
1994
1995static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1996{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001997 struct sky2_port *sky2 = netdev_priv(dev);
1998 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001999 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002000 int err;
2001 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002002 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002003
2004 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2005 return -EINVAL;
2006
Stephen Hemminger05745c42007-09-19 15:36:45 -07002007 if (new_mtu > ETH_DATA_LEN &&
2008 (hw->chip_id == CHIP_ID_YUKON_FE ||
2009 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002010 return -EINVAL;
2011
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002012 if (!netif_running(dev)) {
2013 dev->mtu = new_mtu;
2014 return 0;
2015 }
2016
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002017 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002018 sky2_write32(hw, B0_IMSK, 0);
2019
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002020 dev->trans_start = jiffies; /* prevent tx timeout */
2021 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002022 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002023
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002024 synchronize_irq(hw->pdev->irq);
2025
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002026 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002027 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002028
2029 ctl = gma_read16(hw, port, GM_GP_CTRL);
2030 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002031 sky2_rx_stop(sky2);
2032 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002033
2034 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002035
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002036 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2037 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002038
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002039 if (dev->mtu > ETH_DATA_LEN)
2040 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002041
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002042 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002043
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002044 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002045
2046 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002047 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002048
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002049 /* Unconditionally re-enable NAPI because even if we
2050 * call dev_close() that will do a napi_disable().
2051 */
2052 napi_enable(&hw->napi);
2053
Stephen Hemminger1b537562005-12-20 15:08:07 -08002054 if (err)
2055 dev_close(dev);
2056 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002057 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002058
Stephen Hemminger1b537562005-12-20 15:08:07 -08002059 netif_wake_queue(dev);
2060 }
2061
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062 return err;
2063}
2064
Stephen Hemminger14d02632006-09-26 11:57:43 -07002065/* For small just reuse existing skb for next receive */
2066static struct sk_buff *receive_copy(struct sky2_port *sky2,
2067 const struct rx_ring_info *re,
2068 unsigned length)
2069{
2070 struct sk_buff *skb;
2071
2072 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2073 if (likely(skb)) {
2074 skb_reserve(skb, 2);
2075 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2076 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002077 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002078 skb->ip_summed = re->skb->ip_summed;
2079 skb->csum = re->skb->csum;
2080 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2081 length, PCI_DMA_FROMDEVICE);
2082 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002083 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002084 }
2085 return skb;
2086}
2087
2088/* Adjust length of skb with fragments to match received data */
2089static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2090 unsigned int length)
2091{
2092 int i, num_frags;
2093 unsigned int size;
2094
2095 /* put header into skb */
2096 size = min(length, hdr_space);
2097 skb->tail += size;
2098 skb->len += size;
2099 length -= size;
2100
2101 num_frags = skb_shinfo(skb)->nr_frags;
2102 for (i = 0; i < num_frags; i++) {
2103 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2104
2105 if (length == 0) {
2106 /* don't need this page */
2107 __free_page(frag->page);
2108 --skb_shinfo(skb)->nr_frags;
2109 } else {
2110 size = min(length, (unsigned) PAGE_SIZE);
2111
2112 frag->size = size;
2113 skb->data_len += size;
2114 skb->truesize += size;
2115 skb->len += size;
2116 length -= size;
2117 }
2118 }
2119}
2120
2121/* Normal packet - take skb from ring element and put in a new one */
2122static struct sk_buff *receive_new(struct sky2_port *sky2,
2123 struct rx_ring_info *re,
2124 unsigned int length)
2125{
2126 struct sk_buff *skb, *nskb;
2127 unsigned hdr_space = sky2->rx_data_size;
2128
Stephen Hemminger14d02632006-09-26 11:57:43 -07002129 /* Don't be tricky about reusing pages (yet) */
2130 nskb = sky2_rx_alloc(sky2);
2131 if (unlikely(!nskb))
2132 return NULL;
2133
2134 skb = re->skb;
2135 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2136
2137 prefetch(skb->data);
2138 re->skb = nskb;
2139 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2140
2141 if (skb_shinfo(skb)->nr_frags)
2142 skb_put_frags(skb, hdr_space, length);
2143 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002144 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002145 return skb;
2146}
2147
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002148/*
2149 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002150 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002151 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002152static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002153 u16 length, u32 status)
2154{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002155 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002156 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002157 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002158 u16 count = (status & GMR_FS_LEN) >> 16;
2159
2160#ifdef SKY2_VLAN_TAG_USED
2161 /* Account for vlan tag */
2162 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2163 count -= VLAN_HLEN;
2164#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165
2166 if (unlikely(netif_msg_rx_status(sky2)))
2167 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002168 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169
Stephen Hemminger793b8832005-09-14 16:06:14 -07002170 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002171 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002172
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002173 /* This chip has hardware problems that generates bogus status.
2174 * So do only marginal checking and expect higher level protocols
2175 * to handle crap frames.
2176 */
2177 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2178 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2179 length != count)
2180 goto okay;
2181
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002182 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002183 goto error;
2184
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002185 if (!(status & GMR_FS_RX_OK))
2186 goto resubmit;
2187
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002188 /* if length reported by DMA does not match PHY, packet was truncated */
2189 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002190 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002191
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002192okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002193 if (length < copybreak)
2194 skb = receive_copy(sky2, re, length);
2195 else
2196 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002197resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002198 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002199
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002200 return skb;
2201
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002202len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002203 /* Truncation of overlength packets
2204 causes PHY length to not match MAC length */
2205 ++sky2->net_stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002206 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002207 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2208 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002209 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002210
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002211error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002212 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002213 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc62007-02-15 16:40:34 -08002214 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002215 goto resubmit;
2216 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002217
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002218 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002219 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002220 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002221
2222 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223 sky2->net_stats.rx_length_errors++;
2224 if (status & GMR_FS_FRAGMENT)
2225 sky2->net_stats.rx_frame_errors++;
2226 if (status & GMR_FS_CRC_ERR)
2227 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002228
Stephen Hemminger793b8832005-09-14 16:06:14 -07002229 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002230}
2231
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002232/* Transmit complete */
2233static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002234{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002235 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002236
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002237 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002238 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002239 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002240 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002241 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002242}
2243
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002244/* Process status response ring */
2245static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002247 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002248 unsigned rx[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002249 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002250
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002251 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002252
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002253 while (hw->st_idx != hwidx) {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002254 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002255 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002256 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002257 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002258 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002259 u32 status;
2260 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002261
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002262 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002263
Stephen Hemminger69161612007-06-04 17:23:26 -07002264 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002265 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002266 length = le16_to_cpu(le->length);
2267 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002268
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002269 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002271 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002272 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002273 if (unlikely(!skb)) {
2274 sky2->net_stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002275 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002276 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002277
Stephen Hemminger69161612007-06-04 17:23:26 -07002278 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002279 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002280 if (sky2->rx_csum &&
2281 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2282 (le->css & CSS_TCPUDPCSOK))
2283 skb->ip_summed = CHECKSUM_UNNECESSARY;
2284 else
2285 skb->ip_summed = CHECKSUM_NONE;
2286 }
2287
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002288 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002289 sky2->net_stats.rx_packets++;
2290 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002291 dev->last_rx = jiffies;
2292
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002293#ifdef SKY2_VLAN_TAG_USED
2294 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2295 vlan_hwaccel_receive_skb(skb,
2296 sky2->vlgrp,
2297 be16_to_cpu(sky2->rx_tag));
2298 } else
2299#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002301
Stephen Hemminger22e11702006-07-12 15:23:48 -07002302 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002303 if (++work_done >= to_do)
2304 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002305 break;
2306
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002307#ifdef SKY2_VLAN_TAG_USED
2308 case OP_RXVLAN:
2309 sky2->rx_tag = length;
2310 break;
2311
2312 case OP_RXCHKSVLAN:
2313 sky2->rx_tag = length;
2314 /* fall through */
2315#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002317 if (!sky2->rx_csum)
2318 break;
2319
Stephen Hemminger05745c42007-09-19 15:36:45 -07002320 /* If this happens then driver assuming wrong format */
2321 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2322 if (net_ratelimit())
2323 printk(KERN_NOTICE "%s: unexpected"
2324 " checksum status\n",
2325 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002326 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002327 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002328
Stephen Hemminger87418302007-03-08 12:42:30 -08002329 /* Both checksum counters are programmed to start at
2330 * the same offset, so unless there is a problem they
2331 * should match. This failure is an early indication that
2332 * hardware receive checksumming won't work.
2333 */
2334 if (likely(status >> 16 == (status & 0xffff))) {
2335 skb = sky2->rx_ring[sky2->rx_next].skb;
2336 skb->ip_summed = CHECKSUM_COMPLETE;
2337 skb->csum = status & 0xffff;
2338 } else {
2339 printk(KERN_NOTICE PFX "%s: hardware receive "
2340 "checksum problem (status = %#x)\n",
2341 dev->name, status);
2342 sky2->rx_csum = 0;
2343 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002344 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002345 BMU_DIS_RX_CHKSUM);
2346 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002347 break;
2348
2349 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002350 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002351 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2352 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002353 if (hw->dev[1])
2354 sky2_tx_done(hw->dev[1],
2355 ((status >> 24) & 0xff)
2356 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002357 break;
2358
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002359 default:
2360 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002361 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002362 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002364 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002366 /* Fully processed status ring so clear irq */
2367 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2368
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002369exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002370 if (rx[0])
2371 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002372
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002373 if (rx[1])
2374 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002375
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002376 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377}
2378
2379static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2380{
2381 struct net_device *dev = hw->dev[port];
2382
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002383 if (net_ratelimit())
2384 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2385 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002386
2387 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002388 if (net_ratelimit())
2389 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2390 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002391 /* Clear IRQ */
2392 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2393 }
2394
2395 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002396 if (net_ratelimit())
2397 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2398 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002399
2400 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2401 }
2402
2403 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002404 if (net_ratelimit())
2405 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2407 }
2408
2409 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002410 if (net_ratelimit())
2411 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002412 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2413 }
2414
2415 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002416 if (net_ratelimit())
2417 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2418 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002419 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2420 }
2421}
2422
2423static void sky2_hw_intr(struct sky2_hw *hw)
2424{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002425 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002427 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2428
2429 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430
Stephen Hemminger793b8832005-09-14 16:06:14 -07002431 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002432 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002433
2434 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002435 u16 pci_err;
2436
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002437 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002438 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002439 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002440 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002441
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002442 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002443 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444 }
2445
2446 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002447 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002448 int pos = pci_find_aer_capability(hw->pdev);
2449 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002450
Stephen Hemminger555382c2007-08-29 12:58:14 -07002451 pci_read_config_dword(pdev, pos + PCI_ERR_UNCOR_STATUS, &err);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002452 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002453 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2454 pci_cleanup_aer_uncorrect_error_status(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002455 }
2456
2457 if (status & Y2_HWE_L1_MASK)
2458 sky2_hw_error(hw, 0, status);
2459 status >>= 8;
2460 if (status & Y2_HWE_L1_MASK)
2461 sky2_hw_error(hw, 1, status);
2462}
2463
2464static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2465{
2466 struct net_device *dev = hw->dev[port];
2467 struct sky2_port *sky2 = netdev_priv(dev);
2468 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2469
2470 if (netif_msg_intr(sky2))
2471 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2472 dev->name, status);
2473
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002474 if (status & GM_IS_RX_CO_OV)
2475 gma_read16(hw, port, GM_RX_IRQ_SRC);
2476
2477 if (status & GM_IS_TX_CO_OV)
2478 gma_read16(hw, port, GM_TX_IRQ_SRC);
2479
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002480 if (status & GM_IS_RX_FF_OR) {
2481 ++sky2->net_stats.rx_fifo_errors;
2482 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2483 }
2484
2485 if (status & GM_IS_TX_FF_UR) {
2486 ++sky2->net_stats.tx_fifo_errors;
2487 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2488 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002489}
2490
Stephen Hemminger40b01722007-04-11 14:47:59 -07002491/* This should never happen it is a bug. */
2492static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2493 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002494{
2495 struct net_device *dev = hw->dev[port];
2496 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002497 unsigned idx;
2498 const u64 *le = (q == Q_R1 || q == Q_R2)
2499 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002500
Stephen Hemminger40b01722007-04-11 14:47:59 -07002501 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2502 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2503 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2504 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002505
Stephen Hemminger40b01722007-04-11 14:47:59 -07002506 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002507}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002508
Stephen Hemminger75e80682007-09-19 15:36:46 -07002509static int sky2_rx_hung(struct net_device *dev)
2510{
2511 struct sky2_port *sky2 = netdev_priv(dev);
2512 struct sky2_hw *hw = sky2->hw;
2513 unsigned port = sky2->port;
2514 unsigned rxq = rxqaddr[port];
2515 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2516 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2517 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2518 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2519
2520 /* If idle and MAC or PCI is stuck */
2521 if (sky2->check.last == dev->last_rx &&
2522 ((mac_rp == sky2->check.mac_rp &&
2523 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2524 /* Check if the PCI RX hang */
2525 (fifo_rp == sky2->check.fifo_rp &&
2526 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2527 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2528 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2529 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2530 return 1;
2531 } else {
2532 sky2->check.last = dev->last_rx;
2533 sky2->check.mac_rp = mac_rp;
2534 sky2->check.mac_lev = mac_lev;
2535 sky2->check.fifo_rp = fifo_rp;
2536 sky2->check.fifo_lev = fifo_lev;
2537 return 0;
2538 }
2539}
2540
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002541static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002542{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002543 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002544
Stephen Hemminger75e80682007-09-19 15:36:46 -07002545 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002546 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002547 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002548 } else {
2549 int i, active = 0;
2550
2551 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002552 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002553 if (!netif_running(dev))
2554 continue;
2555 ++active;
2556
2557 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002558 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002559 sky2_rx_hung(dev)) {
2560 pr_info(PFX "%s: receiver hang detected\n",
2561 dev->name);
2562 schedule_work(&hw->restart_work);
2563 return;
2564 }
2565 }
2566
2567 if (active == 0)
2568 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002569 }
2570
Stephen Hemminger75e80682007-09-19 15:36:46 -07002571 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002572}
2573
Stephen Hemminger40b01722007-04-11 14:47:59 -07002574/* Hardware/software error handling */
2575static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002576{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002577 if (net_ratelimit())
2578 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002580 if (status & Y2_IS_HW_ERR)
2581 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002583 if (status & Y2_IS_IRQ_MAC1)
2584 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002586 if (status & Y2_IS_IRQ_MAC2)
2587 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002588
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002589 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002590 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002591
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002592 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002593 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002594
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002595 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002596 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002597
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002598 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002599 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2600}
2601
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002602static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002603{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002604 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002605 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002606 int work_done;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002607
2608 if (unlikely(status & Y2_IS_ERROR))
2609 sky2_err_intr(hw, status);
2610
2611 if (status & Y2_IS_IRQ_PHY1)
2612 sky2_phy_intr(hw, 0);
2613
2614 if (status & Y2_IS_IRQ_PHY2)
2615 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002616
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002617 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002618
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002619 /* More work? */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002620 if (hw->st_idx == sky2_read16(hw, STAT_PUT_IDX)) {
2621 /* Bug/Errata workaround?
2622 * Need to kick the TX irq moderation timer.
2623 */
2624 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2625 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2626 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2627 }
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002628
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002629 napi_complete(napi);
2630 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002631 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002632 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002633}
2634
David Howells7d12e782006-10-05 14:55:46 +01002635static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002636{
2637 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002638 u32 status;
2639
2640 /* Reading this mask interrupts as side effect */
2641 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2642 if (status == 0 || status == ~0)
2643 return IRQ_NONE;
2644
2645 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002646
2647 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002648
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002649 return IRQ_HANDLED;
2650}
2651
2652#ifdef CONFIG_NET_POLL_CONTROLLER
2653static void sky2_netpoll(struct net_device *dev)
2654{
2655 struct sky2_port *sky2 = netdev_priv(dev);
2656
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002657 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002658}
2659#endif
2660
2661/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002662static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002664 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002666 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002667 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002668 return 125;
2669
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002670 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002671 return 100;
2672
2673 case CHIP_ID_YUKON_FE_P:
2674 return 50;
2675
2676 case CHIP_ID_YUKON_XL:
2677 return 156;
2678
2679 default:
2680 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002681 }
2682}
2683
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002684static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2685{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002686 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002687}
2688
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002689static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2690{
2691 return clk / sky2_mhz(hw);
2692}
2693
2694
Stephen Hemmingere3173832007-02-06 10:45:39 -08002695static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002697 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002698
Stephen Hemminger451af332007-06-04 17:23:24 -07002699 /* Enable all clocks */
2700 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2701
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002703
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002704 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002705 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2706
2707 switch(hw->chip_id) {
2708 case CHIP_ID_YUKON_XL:
2709 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002710 | SKY2_HW_NEWER_PHY;
2711 if (hw->chip_rev < 3)
2712 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2713
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002714 break;
2715
2716 case CHIP_ID_YUKON_EC_U:
2717 hw->flags = SKY2_HW_GIGABIT
2718 | SKY2_HW_NEWER_PHY
2719 | SKY2_HW_ADV_POWER_CTL;
2720 break;
2721
2722 case CHIP_ID_YUKON_EX:
2723 hw->flags = SKY2_HW_GIGABIT
2724 | SKY2_HW_NEWER_PHY
2725 | SKY2_HW_NEW_LE
2726 | SKY2_HW_ADV_POWER_CTL;
2727
2728 /* New transmit checksum */
2729 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2730 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2731 break;
2732
2733 case CHIP_ID_YUKON_EC:
2734 /* This rev is really old, and requires untested workarounds */
2735 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2736 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2737 return -EOPNOTSUPP;
2738 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002739 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002740 break;
2741
2742 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002743 break;
2744
Stephen Hemminger05745c42007-09-19 15:36:45 -07002745 case CHIP_ID_YUKON_FE_P:
2746 hw->flags = SKY2_HW_NEWER_PHY
2747 | SKY2_HW_NEW_LE
2748 | SKY2_HW_AUTO_TX_SUM
2749 | SKY2_HW_ADV_POWER_CTL;
2750 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002751 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002752 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2753 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754 return -EOPNOTSUPP;
2755 }
2756
Stephen Hemmingere3173832007-02-06 10:45:39 -08002757 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002758 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2759 hw->flags |= SKY2_HW_FIBRE_PHY;
2760
2761
Stephen Hemmingere3173832007-02-06 10:45:39 -08002762 hw->ports = 1;
2763 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2764 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2765 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2766 ++hw->ports;
2767 }
2768
2769 return 0;
2770}
2771
2772static void sky2_reset(struct sky2_hw *hw)
2773{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002774 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002775 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002776 int i, cap;
2777 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002778
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002779 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002780 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2781 status = sky2_read16(hw, HCU_CCSR);
2782 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2783 HCU_CCSR_UC_STATE_MSK);
2784 sky2_write16(hw, HCU_CCSR, status);
2785 } else
2786 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2787 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788
2789 /* do a SW reset */
2790 sky2_write8(hw, B0_CTST, CS_RST_SET);
2791 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2792
2793 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002794 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002795
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002796 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2797
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002798
2799 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2800
Stephen Hemminger555382c2007-08-29 12:58:14 -07002801 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2802 if (cap) {
2803 /* Check for advanced error reporting */
2804 pci_cleanup_aer_uncorrect_error_status(pdev);
2805 pci_cleanup_aer_correct_error_status(pdev);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002806
Stephen Hemminger555382c2007-08-29 12:58:14 -07002807 /* If error bit is stuck on ignore it */
2808 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2809 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
2810
2811 else if (pci_enable_pcie_error_reporting(pdev))
2812 hwe_mask |= Y2_IS_PCI_EXP;
2813 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002814
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002815 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002816
2817 for (i = 0; i < hw->ports; i++) {
2818 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2819 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002820
2821 if (hw->chip_id == CHIP_ID_YUKON_EX)
2822 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2823 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2824 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002825 }
2826
Stephen Hemminger793b8832005-09-14 16:06:14 -07002827 /* Clear I2C IRQ noise */
2828 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829
2830 /* turn off hardware timer (unused) */
2831 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2832 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2835
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002836 /* Turn off descriptor polling */
2837 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838
2839 /* Turn off receive timestamp */
2840 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002841 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842
2843 /* enable the Tx Arbiters */
2844 for (i = 0; i < hw->ports; i++)
2845 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2846
2847 /* Initialize ram interface */
2848 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002849 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002850
2851 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2852 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2853 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2854 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2855 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2856 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2857 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2858 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2859 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2860 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2861 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2862 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2863 }
2864
Stephen Hemminger555382c2007-08-29 12:58:14 -07002865 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002866
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002867 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002868 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002870 memset(hw->st_le, 0, STATUS_LE_BYTES);
2871 hw->st_idx = 0;
2872
2873 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2874 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2875
2876 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002877 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878
2879 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002880 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002882 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2883 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002884
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002885 /* set Status-FIFO ISR watermark */
2886 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2887 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2888 else
2889 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002890
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002891 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002892 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2893 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002894
Stephen Hemminger793b8832005-09-14 16:06:14 -07002895 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002896 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2897
2898 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2899 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2900 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002901}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002902
Stephen Hemminger81906792007-02-15 16:40:33 -08002903static void sky2_restart(struct work_struct *work)
2904{
2905 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2906 struct net_device *dev;
2907 int i, err;
2908
Stephen Hemminger81906792007-02-15 16:40:33 -08002909 rtnl_lock();
2910 sky2_write32(hw, B0_IMSK, 0);
2911 sky2_read32(hw, B0_IMSK);
2912
Stephen Hemminger81906792007-02-15 16:40:33 -08002913 for (i = 0; i < hw->ports; i++) {
2914 dev = hw->dev[i];
2915 if (netif_running(dev))
2916 sky2_down(dev);
2917 }
2918
2919 sky2_reset(hw);
2920 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger81906792007-02-15 16:40:33 -08002921
2922 for (i = 0; i < hw->ports; i++) {
2923 dev = hw->dev[i];
2924 if (netif_running(dev)) {
2925 err = sky2_up(dev);
2926 if (err) {
2927 printk(KERN_INFO PFX "%s: could not restart %d\n",
2928 dev->name, err);
2929 dev_close(dev);
2930 }
2931 }
2932 }
2933
Stephen Hemminger81906792007-02-15 16:40:33 -08002934 rtnl_unlock();
2935}
2936
Stephen Hemmingere3173832007-02-06 10:45:39 -08002937static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2938{
2939 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2940}
2941
2942static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2943{
2944 const struct sky2_port *sky2 = netdev_priv(dev);
2945
2946 wol->supported = sky2_wol_supported(sky2->hw);
2947 wol->wolopts = sky2->wol;
2948}
2949
2950static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2951{
2952 struct sky2_port *sky2 = netdev_priv(dev);
2953 struct sky2_hw *hw = sky2->hw;
2954
2955 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2956 return -EOPNOTSUPP;
2957
2958 sky2->wol = wol->wolopts;
2959
Stephen Hemminger05745c42007-09-19 15:36:45 -07002960 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2961 hw->chip_id == CHIP_ID_YUKON_EX ||
2962 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002963 sky2_write32(hw, B0_CTST, sky2->wol
2964 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2965
2966 if (!netif_running(dev))
2967 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002968 return 0;
2969}
2970
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002971static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002972{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002973 if (sky2_is_copper(hw)) {
2974 u32 modes = SUPPORTED_10baseT_Half
2975 | SUPPORTED_10baseT_Full
2976 | SUPPORTED_100baseT_Half
2977 | SUPPORTED_100baseT_Full
2978 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002979
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002980 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002981 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002982 | SUPPORTED_1000baseT_Full;
2983 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002984 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002985 return SUPPORTED_1000baseT_Half
2986 | SUPPORTED_1000baseT_Full
2987 | SUPPORTED_Autoneg
2988 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002989}
2990
Stephen Hemminger793b8832005-09-14 16:06:14 -07002991static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002992{
2993 struct sky2_port *sky2 = netdev_priv(dev);
2994 struct sky2_hw *hw = sky2->hw;
2995
2996 ecmd->transceiver = XCVR_INTERNAL;
2997 ecmd->supported = sky2_supported_modes(hw);
2998 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002999 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003000 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003001 ecmd->speed = sky2->speed;
3002 } else {
3003 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003004 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003005 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003006
3007 ecmd->advertising = sky2->advertising;
3008 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003009 ecmd->duplex = sky2->duplex;
3010 return 0;
3011}
3012
3013static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3014{
3015 struct sky2_port *sky2 = netdev_priv(dev);
3016 const struct sky2_hw *hw = sky2->hw;
3017 u32 supported = sky2_supported_modes(hw);
3018
3019 if (ecmd->autoneg == AUTONEG_ENABLE) {
3020 ecmd->advertising = supported;
3021 sky2->duplex = -1;
3022 sky2->speed = -1;
3023 } else {
3024 u32 setting;
3025
Stephen Hemminger793b8832005-09-14 16:06:14 -07003026 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027 case SPEED_1000:
3028 if (ecmd->duplex == DUPLEX_FULL)
3029 setting = SUPPORTED_1000baseT_Full;
3030 else if (ecmd->duplex == DUPLEX_HALF)
3031 setting = SUPPORTED_1000baseT_Half;
3032 else
3033 return -EINVAL;
3034 break;
3035 case SPEED_100:
3036 if (ecmd->duplex == DUPLEX_FULL)
3037 setting = SUPPORTED_100baseT_Full;
3038 else if (ecmd->duplex == DUPLEX_HALF)
3039 setting = SUPPORTED_100baseT_Half;
3040 else
3041 return -EINVAL;
3042 break;
3043
3044 case SPEED_10:
3045 if (ecmd->duplex == DUPLEX_FULL)
3046 setting = SUPPORTED_10baseT_Full;
3047 else if (ecmd->duplex == DUPLEX_HALF)
3048 setting = SUPPORTED_10baseT_Half;
3049 else
3050 return -EINVAL;
3051 break;
3052 default:
3053 return -EINVAL;
3054 }
3055
3056 if ((setting & supported) == 0)
3057 return -EINVAL;
3058
3059 sky2->speed = ecmd->speed;
3060 sky2->duplex = ecmd->duplex;
3061 }
3062
3063 sky2->autoneg = ecmd->autoneg;
3064 sky2->advertising = ecmd->advertising;
3065
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003066 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003067 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003068 sky2_set_multicast(dev);
3069 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003070
3071 return 0;
3072}
3073
3074static void sky2_get_drvinfo(struct net_device *dev,
3075 struct ethtool_drvinfo *info)
3076{
3077 struct sky2_port *sky2 = netdev_priv(dev);
3078
3079 strcpy(info->driver, DRV_NAME);
3080 strcpy(info->version, DRV_VERSION);
3081 strcpy(info->fw_version, "N/A");
3082 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3083}
3084
3085static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003086 char name[ETH_GSTRING_LEN];
3087 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003088} sky2_stats[] = {
3089 { "tx_bytes", GM_TXO_OK_HI },
3090 { "rx_bytes", GM_RXO_OK_HI },
3091 { "tx_broadcast", GM_TXF_BC_OK },
3092 { "rx_broadcast", GM_RXF_BC_OK },
3093 { "tx_multicast", GM_TXF_MC_OK },
3094 { "rx_multicast", GM_RXF_MC_OK },
3095 { "tx_unicast", GM_TXF_UC_OK },
3096 { "rx_unicast", GM_RXF_UC_OK },
3097 { "tx_mac_pause", GM_TXF_MPAUSE },
3098 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003099 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003100 { "late_collision",GM_TXF_LAT_COL },
3101 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003102 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003103 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003104
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003105 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003107 { "rx_64_byte_packets", GM_RXF_64B },
3108 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3109 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3110 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3111 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3112 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3113 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003114 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003115 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3116 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003117 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003118
3119 { "tx_64_byte_packets", GM_TXF_64B },
3120 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3121 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3122 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3123 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3124 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3125 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3126 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003127};
3128
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003129static u32 sky2_get_rx_csum(struct net_device *dev)
3130{
3131 struct sky2_port *sky2 = netdev_priv(dev);
3132
3133 return sky2->rx_csum;
3134}
3135
3136static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3137{
3138 struct sky2_port *sky2 = netdev_priv(dev);
3139
3140 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003141
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003142 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3143 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3144
3145 return 0;
3146}
3147
3148static u32 sky2_get_msglevel(struct net_device *netdev)
3149{
3150 struct sky2_port *sky2 = netdev_priv(netdev);
3151 return sky2->msg_enable;
3152}
3153
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003154static int sky2_nway_reset(struct net_device *dev)
3155{
3156 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003157
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003158 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003159 return -EINVAL;
3160
Stephen Hemminger1b537562005-12-20 15:08:07 -08003161 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003162 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003163
3164 return 0;
3165}
3166
Stephen Hemminger793b8832005-09-14 16:06:14 -07003167static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003168{
3169 struct sky2_hw *hw = sky2->hw;
3170 unsigned port = sky2->port;
3171 int i;
3172
3173 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003174 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003175 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003176 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003177
Stephen Hemminger793b8832005-09-14 16:06:14 -07003178 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003179 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3180}
3181
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003182static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3183{
3184 struct sky2_port *sky2 = netdev_priv(netdev);
3185 sky2->msg_enable = value;
3186}
3187
3188static int sky2_get_stats_count(struct net_device *dev)
3189{
3190 return ARRAY_SIZE(sky2_stats);
3191}
3192
3193static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003194 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195{
3196 struct sky2_port *sky2 = netdev_priv(dev);
3197
Stephen Hemminger793b8832005-09-14 16:06:14 -07003198 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003199}
3200
Stephen Hemminger793b8832005-09-14 16:06:14 -07003201static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202{
3203 int i;
3204
3205 switch (stringset) {
3206 case ETH_SS_STATS:
3207 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3208 memcpy(data + i * ETH_GSTRING_LEN,
3209 sky2_stats[i].name, ETH_GSTRING_LEN);
3210 break;
3211 }
3212}
3213
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003214static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3215{
3216 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003217 return &sky2->net_stats;
3218}
3219
3220static int sky2_set_mac_address(struct net_device *dev, void *p)
3221{
3222 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003223 struct sky2_hw *hw = sky2->hw;
3224 unsigned port = sky2->port;
3225 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003226
3227 if (!is_valid_ether_addr(addr->sa_data))
3228 return -EADDRNOTAVAIL;
3229
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003230 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003231 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003232 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003233 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003235
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003236 /* virtual address for data */
3237 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3238
3239 /* physical address: used for pause frames */
3240 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003241
3242 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003243}
3244
Stephen Hemmingera052b522006-10-17 10:24:23 -07003245static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3246{
3247 u32 bit;
3248
3249 bit = ether_crc(ETH_ALEN, addr) & 63;
3250 filter[bit >> 3] |= 1 << (bit & 7);
3251}
3252
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003253static void sky2_set_multicast(struct net_device *dev)
3254{
3255 struct sky2_port *sky2 = netdev_priv(dev);
3256 struct sky2_hw *hw = sky2->hw;
3257 unsigned port = sky2->port;
3258 struct dev_mc_list *list = dev->mc_list;
3259 u16 reg;
3260 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003261 int rx_pause;
3262 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263
Stephen Hemmingera052b522006-10-17 10:24:23 -07003264 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003265 memset(filter, 0, sizeof(filter));
3266
3267 reg = gma_read16(hw, port, GM_RX_CTRL);
3268 reg |= GM_RXCR_UCF_ENA;
3269
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003270 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003271 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003272 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003273 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003274 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003275 reg &= ~GM_RXCR_MCF_ENA;
3276 else {
3277 int i;
3278 reg |= GM_RXCR_MCF_ENA;
3279
Stephen Hemmingera052b522006-10-17 10:24:23 -07003280 if (rx_pause)
3281 sky2_add_filter(filter, pause_mc_addr);
3282
3283 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3284 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285 }
3286
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003287 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003288 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003289 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003290 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003292 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003293 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003294 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295
3296 gma_write16(hw, port, GM_RX_CTRL, reg);
3297}
3298
3299/* Can have one global because blinking is controlled by
3300 * ethtool and that is always under RTNL mutex
3301 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003302static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003303{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003304 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003305
Stephen Hemminger793b8832005-09-14 16:06:14 -07003306 switch (hw->chip_id) {
3307 case CHIP_ID_YUKON_XL:
3308 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3309 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3310 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3311 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3312 PHY_M_LEDC_INIT_CTRL(7) |
3313 PHY_M_LEDC_STA1_CTRL(7) |
3314 PHY_M_LEDC_STA0_CTRL(7))
3315 : 0);
3316
3317 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3318 break;
3319
3320 default:
3321 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003322 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3323 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003324 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003325}
3326
3327/* blink LED's for finding board */
3328static int sky2_phys_id(struct net_device *dev, u32 data)
3329{
3330 struct sky2_port *sky2 = netdev_priv(dev);
3331 struct sky2_hw *hw = sky2->hw;
3332 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003333 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003334 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003335 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003336 int onoff = 1;
3337
Stephen Hemminger793b8832005-09-14 16:06:14 -07003338 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003339 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3340 else
3341 ms = data * 1000;
3342
3343 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003344 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003345 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3346 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3347 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3348 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3349 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3350 } else {
3351 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3352 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3353 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003354
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003355 interrupted = 0;
3356 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003357 sky2_led(hw, port, onoff);
3358 onoff = !onoff;
3359
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003360 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003361 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003362 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003363
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003364 ms -= 250;
3365 }
3366
3367 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003368 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3369 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3370 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3371 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3372 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3373 } else {
3374 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3375 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3376 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003377 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003378
3379 return 0;
3380}
3381
3382static void sky2_get_pauseparam(struct net_device *dev,
3383 struct ethtool_pauseparam *ecmd)
3384{
3385 struct sky2_port *sky2 = netdev_priv(dev);
3386
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003387 switch (sky2->flow_mode) {
3388 case FC_NONE:
3389 ecmd->tx_pause = ecmd->rx_pause = 0;
3390 break;
3391 case FC_TX:
3392 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3393 break;
3394 case FC_RX:
3395 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3396 break;
3397 case FC_BOTH:
3398 ecmd->tx_pause = ecmd->rx_pause = 1;
3399 }
3400
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003401 ecmd->autoneg = sky2->autoneg;
3402}
3403
3404static int sky2_set_pauseparam(struct net_device *dev,
3405 struct ethtool_pauseparam *ecmd)
3406{
3407 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003408
3409 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003410 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003412 if (netif_running(dev))
3413 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003415 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003416}
3417
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003418static int sky2_get_coalesce(struct net_device *dev,
3419 struct ethtool_coalesce *ecmd)
3420{
3421 struct sky2_port *sky2 = netdev_priv(dev);
3422 struct sky2_hw *hw = sky2->hw;
3423
3424 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3425 ecmd->tx_coalesce_usecs = 0;
3426 else {
3427 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3428 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3429 }
3430 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3431
3432 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3433 ecmd->rx_coalesce_usecs = 0;
3434 else {
3435 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3436 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3437 }
3438 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3439
3440 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3441 ecmd->rx_coalesce_usecs_irq = 0;
3442 else {
3443 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3444 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3445 }
3446
3447 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3448
3449 return 0;
3450}
3451
3452/* Note: this affect both ports */
3453static int sky2_set_coalesce(struct net_device *dev,
3454 struct ethtool_coalesce *ecmd)
3455{
3456 struct sky2_port *sky2 = netdev_priv(dev);
3457 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003458 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003459
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003460 if (ecmd->tx_coalesce_usecs > tmax ||
3461 ecmd->rx_coalesce_usecs > tmax ||
3462 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003463 return -EINVAL;
3464
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003465 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003466 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003467 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003468 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003469 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003470 return -EINVAL;
3471
3472 if (ecmd->tx_coalesce_usecs == 0)
3473 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3474 else {
3475 sky2_write32(hw, STAT_TX_TIMER_INI,
3476 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3477 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3478 }
3479 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3480
3481 if (ecmd->rx_coalesce_usecs == 0)
3482 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3483 else {
3484 sky2_write32(hw, STAT_LEV_TIMER_INI,
3485 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3486 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3487 }
3488 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3489
3490 if (ecmd->rx_coalesce_usecs_irq == 0)
3491 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3492 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003493 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003494 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3495 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3496 }
3497 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3498 return 0;
3499}
3500
Stephen Hemminger793b8832005-09-14 16:06:14 -07003501static void sky2_get_ringparam(struct net_device *dev,
3502 struct ethtool_ringparam *ering)
3503{
3504 struct sky2_port *sky2 = netdev_priv(dev);
3505
3506 ering->rx_max_pending = RX_MAX_PENDING;
3507 ering->rx_mini_max_pending = 0;
3508 ering->rx_jumbo_max_pending = 0;
3509 ering->tx_max_pending = TX_RING_SIZE - 1;
3510
3511 ering->rx_pending = sky2->rx_pending;
3512 ering->rx_mini_pending = 0;
3513 ering->rx_jumbo_pending = 0;
3514 ering->tx_pending = sky2->tx_pending;
3515}
3516
3517static int sky2_set_ringparam(struct net_device *dev,
3518 struct ethtool_ringparam *ering)
3519{
3520 struct sky2_port *sky2 = netdev_priv(dev);
3521 int err = 0;
3522
3523 if (ering->rx_pending > RX_MAX_PENDING ||
3524 ering->rx_pending < 8 ||
3525 ering->tx_pending < MAX_SKB_TX_LE ||
3526 ering->tx_pending > TX_RING_SIZE - 1)
3527 return -EINVAL;
3528
3529 if (netif_running(dev))
3530 sky2_down(dev);
3531
3532 sky2->rx_pending = ering->rx_pending;
3533 sky2->tx_pending = ering->tx_pending;
3534
Stephen Hemminger1b537562005-12-20 15:08:07 -08003535 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003536 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003537 if (err)
3538 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003539 else
3540 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003541 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003542
3543 return err;
3544}
3545
Stephen Hemminger793b8832005-09-14 16:06:14 -07003546static int sky2_get_regs_len(struct net_device *dev)
3547{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003548 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003549}
3550
3551/*
3552 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003553 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003554 */
3555static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3556 void *p)
3557{
3558 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003559 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003560
3561 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003562 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003563
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003564 memcpy_fromio(p, io, B3_RAM_ADDR);
3565
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003566 /* skip diagnostic ram region */
3567 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3568
3569 /* copy GMAC registers */
3570 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3571 if (sky2->hw->ports > 1)
3572 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3573
Stephen Hemminger793b8832005-09-14 16:06:14 -07003574}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003575
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003576/* In order to do Jumbo packets on these chips, need to turn off the
3577 * transmit store/forward. Therefore checksum offload won't work.
3578 */
3579static int no_tx_offload(struct net_device *dev)
3580{
3581 const struct sky2_port *sky2 = netdev_priv(dev);
3582 const struct sky2_hw *hw = sky2->hw;
3583
Stephen Hemminger69161612007-06-04 17:23:26 -07003584 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003585}
3586
3587static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3588{
3589 if (data && no_tx_offload(dev))
3590 return -EINVAL;
3591
3592 return ethtool_op_set_tx_csum(dev, data);
3593}
3594
3595
3596static int sky2_set_tso(struct net_device *dev, u32 data)
3597{
3598 if (data && no_tx_offload(dev))
3599 return -EINVAL;
3600
3601 return ethtool_op_set_tso(dev, data);
3602}
3603
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003604static int sky2_get_eeprom_len(struct net_device *dev)
3605{
3606 struct sky2_port *sky2 = netdev_priv(dev);
3607 u16 reg2;
3608
3609 reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
3610 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3611}
3612
3613static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
3614{
3615 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3616
3617 while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
3618 cpu_relax();
3619 return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3620}
3621
3622static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
3623{
3624 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3625 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3626 do {
3627 cpu_relax();
3628 } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
3629}
3630
3631static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3632 u8 *data)
3633{
3634 struct sky2_port *sky2 = netdev_priv(dev);
3635 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3636 int length = eeprom->len;
3637 u16 offset = eeprom->offset;
3638
3639 if (!cap)
3640 return -EINVAL;
3641
3642 eeprom->magic = SKY2_EEPROM_MAGIC;
3643
3644 while (length > 0) {
3645 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
3646 int n = min_t(int, length, sizeof(val));
3647
3648 memcpy(data, &val, n);
3649 length -= n;
3650 data += n;
3651 offset += n;
3652 }
3653 return 0;
3654}
3655
3656static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3657 u8 *data)
3658{
3659 struct sky2_port *sky2 = netdev_priv(dev);
3660 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3661 int length = eeprom->len;
3662 u16 offset = eeprom->offset;
3663
3664 if (!cap)
3665 return -EINVAL;
3666
3667 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3668 return -EINVAL;
3669
3670 while (length > 0) {
3671 u32 val;
3672 int n = min_t(int, length, sizeof(val));
3673
3674 if (n < sizeof(val))
3675 val = sky2_vpd_read(sky2->hw, cap, offset);
3676 memcpy(&val, data, n);
3677
3678 sky2_vpd_write(sky2->hw, cap, offset, val);
3679
3680 length -= n;
3681 data += n;
3682 offset += n;
3683 }
3684 return 0;
3685}
3686
3687
Jeff Garzik7282d492006-09-13 14:30:00 -04003688static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003689 .get_settings = sky2_get_settings,
3690 .set_settings = sky2_set_settings,
3691 .get_drvinfo = sky2_get_drvinfo,
3692 .get_wol = sky2_get_wol,
3693 .set_wol = sky2_set_wol,
3694 .get_msglevel = sky2_get_msglevel,
3695 .set_msglevel = sky2_set_msglevel,
3696 .nway_reset = sky2_nway_reset,
3697 .get_regs_len = sky2_get_regs_len,
3698 .get_regs = sky2_get_regs,
3699 .get_link = ethtool_op_get_link,
3700 .get_eeprom_len = sky2_get_eeprom_len,
3701 .get_eeprom = sky2_get_eeprom,
3702 .set_eeprom = sky2_set_eeprom,
3703 .get_sg = ethtool_op_get_sg,
3704 .set_sg = ethtool_op_set_sg,
3705 .get_tx_csum = ethtool_op_get_tx_csum,
3706 .set_tx_csum = sky2_set_tx_csum,
3707 .get_tso = ethtool_op_get_tso,
3708 .set_tso = sky2_set_tso,
3709 .get_rx_csum = sky2_get_rx_csum,
3710 .set_rx_csum = sky2_set_rx_csum,
3711 .get_strings = sky2_get_strings,
3712 .get_coalesce = sky2_get_coalesce,
3713 .set_coalesce = sky2_set_coalesce,
3714 .get_ringparam = sky2_get_ringparam,
3715 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003716 .get_pauseparam = sky2_get_pauseparam,
3717 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003718 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003719 .get_stats_count = sky2_get_stats_count,
3720 .get_ethtool_stats = sky2_get_ethtool_stats,
3721};
3722
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003723#ifdef CONFIG_SKY2_DEBUG
3724
3725static struct dentry *sky2_debug;
3726
3727static int sky2_debug_show(struct seq_file *seq, void *v)
3728{
3729 struct net_device *dev = seq->private;
3730 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003731 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003732 unsigned port = sky2->port;
3733 unsigned idx, last;
3734 int sop;
3735
3736 if (!netif_running(dev))
3737 return -ENETDOWN;
3738
3739 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3740 sky2_read32(hw, B0_ISRC),
3741 sky2_read32(hw, B0_IMSK),
3742 sky2_read32(hw, B0_Y2_SP_ICR));
3743
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003744 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003745 last = sky2_read16(hw, STAT_PUT_IDX);
3746
3747 if (hw->st_idx == last)
3748 seq_puts(seq, "Status ring (empty)\n");
3749 else {
3750 seq_puts(seq, "Status ring\n");
3751 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3752 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3753 const struct sky2_status_le *le = hw->st_le + idx;
3754 seq_printf(seq, "[%d] %#x %d %#x\n",
3755 idx, le->opcode, le->length, le->status);
3756 }
3757 seq_puts(seq, "\n");
3758 }
3759
3760 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3761 sky2->tx_cons, sky2->tx_prod,
3762 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3763 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3764
3765 /* Dump contents of tx ring */
3766 sop = 1;
3767 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3768 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3769 const struct sky2_tx_le *le = sky2->tx_le + idx;
3770 u32 a = le32_to_cpu(le->addr);
3771
3772 if (sop)
3773 seq_printf(seq, "%u:", idx);
3774 sop = 0;
3775
3776 switch(le->opcode & ~HW_OWNER) {
3777 case OP_ADDR64:
3778 seq_printf(seq, " %#x:", a);
3779 break;
3780 case OP_LRGLEN:
3781 seq_printf(seq, " mtu=%d", a);
3782 break;
3783 case OP_VLAN:
3784 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3785 break;
3786 case OP_TCPLISW:
3787 seq_printf(seq, " csum=%#x", a);
3788 break;
3789 case OP_LARGESEND:
3790 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3791 break;
3792 case OP_PACKET:
3793 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3794 break;
3795 case OP_BUFFER:
3796 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3797 break;
3798 default:
3799 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3800 a, le16_to_cpu(le->length));
3801 }
3802
3803 if (le->ctrl & EOP) {
3804 seq_putc(seq, '\n');
3805 sop = 1;
3806 }
3807 }
3808
3809 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3810 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3811 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3812 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3813
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003814 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003815 return 0;
3816}
3817
3818static int sky2_debug_open(struct inode *inode, struct file *file)
3819{
3820 return single_open(file, sky2_debug_show, inode->i_private);
3821}
3822
3823static const struct file_operations sky2_debug_fops = {
3824 .owner = THIS_MODULE,
3825 .open = sky2_debug_open,
3826 .read = seq_read,
3827 .llseek = seq_lseek,
3828 .release = single_release,
3829};
3830
3831/*
3832 * Use network device events to create/remove/rename
3833 * debugfs file entries
3834 */
3835static int sky2_device_event(struct notifier_block *unused,
3836 unsigned long event, void *ptr)
3837{
3838 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003839 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003840
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003841 if (dev->open != sky2_up || !sky2_debug)
3842 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003843
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003844 switch(event) {
3845 case NETDEV_CHANGENAME:
3846 if (sky2->debugfs) {
3847 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3848 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003849 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003850 break;
3851
3852 case NETDEV_GOING_DOWN:
3853 if (sky2->debugfs) {
3854 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3855 dev->name);
3856 debugfs_remove(sky2->debugfs);
3857 sky2->debugfs = NULL;
3858 }
3859 break;
3860
3861 case NETDEV_UP:
3862 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3863 sky2_debug, dev,
3864 &sky2_debug_fops);
3865 if (IS_ERR(sky2->debugfs))
3866 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003867 }
3868
3869 return NOTIFY_DONE;
3870}
3871
3872static struct notifier_block sky2_notifier = {
3873 .notifier_call = sky2_device_event,
3874};
3875
3876
3877static __init void sky2_debug_init(void)
3878{
3879 struct dentry *ent;
3880
3881 ent = debugfs_create_dir("sky2", NULL);
3882 if (!ent || IS_ERR(ent))
3883 return;
3884
3885 sky2_debug = ent;
3886 register_netdevice_notifier(&sky2_notifier);
3887}
3888
3889static __exit void sky2_debug_cleanup(void)
3890{
3891 if (sky2_debug) {
3892 unregister_netdevice_notifier(&sky2_notifier);
3893 debugfs_remove(sky2_debug);
3894 sky2_debug = NULL;
3895 }
3896}
3897
3898#else
3899#define sky2_debug_init()
3900#define sky2_debug_cleanup()
3901#endif
3902
3903
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003904/* Initialize network device */
3905static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003906 unsigned port,
3907 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003908{
3909 struct sky2_port *sky2;
3910 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3911
3912 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003913 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003914 return NULL;
3915 }
3916
3917 SET_MODULE_OWNER(dev);
3918 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003919 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003920 dev->open = sky2_up;
3921 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003922 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003923 dev->hard_start_xmit = sky2_xmit_frame;
3924 dev->get_stats = sky2_get_stats;
3925 dev->set_multicast_list = sky2_set_multicast;
3926 dev->set_mac_address = sky2_set_mac_address;
3927 dev->change_mtu = sky2_change_mtu;
3928 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3929 dev->tx_timeout = sky2_tx_timeout;
3930 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003931#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003932 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003933#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003934
3935 sky2 = netdev_priv(dev);
3936 sky2->netdev = dev;
3937 sky2->hw = hw;
3938 sky2->msg_enable = netif_msg_init(debug, default_msg);
3939
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003940 /* Auto speed and flow control */
3941 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003942 sky2->flow_mode = FC_BOTH;
3943
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003944 sky2->duplex = -1;
3945 sky2->speed = -1;
3946 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003947 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003948 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003949
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003950 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003951 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003952 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003953
3954 hw->dev[port] = dev;
3955
3956 sky2->port = port;
3957
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003958 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003959 if (highmem)
3960 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003961
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003962#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07003963 /* The workaround for FE+ status conflicts with VLAN tag detection. */
3964 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
3965 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
3966 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3967 dev->vlan_rx_register = sky2_vlan_rx_register;
3968 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003969#endif
3970
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003971 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003972 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003973 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003974
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003975 return dev;
3976}
3977
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003978static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003979{
3980 const struct sky2_port *sky2 = netdev_priv(dev);
3981
3982 if (netif_msg_probe(sky2))
3983 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3984 dev->name,
3985 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3986 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3987}
3988
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003989/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003990static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003991{
3992 struct sky2_hw *hw = dev_id;
3993 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3994
3995 if (status == 0)
3996 return IRQ_NONE;
3997
3998 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003999 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004000 wake_up(&hw->msi_wait);
4001 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4002 }
4003 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4004
4005 return IRQ_HANDLED;
4006}
4007
4008/* Test interrupt path by forcing a a software IRQ */
4009static int __devinit sky2_test_msi(struct sky2_hw *hw)
4010{
4011 struct pci_dev *pdev = hw->pdev;
4012 int err;
4013
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004014 init_waitqueue_head (&hw->msi_wait);
4015
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004016 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4017
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004018 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004019 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004020 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004021 return err;
4022 }
4023
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004024 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004025 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004026
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004027 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004028
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004029 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004030 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004031 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4032 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004033
4034 err = -EOPNOTSUPP;
4035 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4036 }
4037
4038 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004039 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004040
4041 free_irq(pdev->irq, hw);
4042
4043 return err;
4044}
4045
Stephen Hemmingere3173832007-02-06 10:45:39 -08004046static int __devinit pci_wake_enabled(struct pci_dev *dev)
4047{
4048 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4049 u16 value;
4050
4051 if (!pm)
4052 return 0;
4053 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4054 return 0;
4055 return value & PCI_PM_CTRL_PME_ENABLE;
4056}
4057
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004058static int __devinit sky2_probe(struct pci_dev *pdev,
4059 const struct pci_device_id *ent)
4060{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004061 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004062 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004063 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004064
Stephen Hemminger793b8832005-09-14 16:06:14 -07004065 err = pci_enable_device(pdev);
4066 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004067 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004068 goto err_out;
4069 }
4070
Stephen Hemminger793b8832005-09-14 16:06:14 -07004071 err = pci_request_regions(pdev, DRV_NAME);
4072 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004073 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004074 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004075 }
4076
4077 pci_set_master(pdev);
4078
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004079 if (sizeof(dma_addr_t) > sizeof(u32) &&
4080 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4081 using_dac = 1;
4082 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4083 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004084 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4085 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004086 goto err_out_free_regions;
4087 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004088 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004089 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4090 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004091 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004092 goto err_out_free_regions;
4093 }
4094 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004095
Stephen Hemmingere3173832007-02-06 10:45:39 -08004096 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004098 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004099 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004100 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004101 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004102 goto err_out_free_regions;
4103 }
4104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004105 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004106
4107 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4108 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004109 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004110 goto err_out_free_hw;
4111 }
4112
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004113#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004114 /* The sk98lin vendor driver uses hardware byte swapping but
4115 * this driver uses software swapping.
4116 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004117 {
4118 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004119 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004120 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004121 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
4122 }
4123#endif
4124
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004125 /* ring for status responses */
4126 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
4127 &hw->st_dma);
4128 if (!hw->st_le)
4129 goto err_out_iounmap;
4130
Stephen Hemmingere3173832007-02-06 10:45:39 -08004131 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004132 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004133 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004134
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004135 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004136 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4137 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004138 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004139
Stephen Hemmingere3173832007-02-06 10:45:39 -08004140 sky2_reset(hw);
4141
4142 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004143 if (!dev) {
4144 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004145 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004146 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004147 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004148
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004149 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4150 err = sky2_test_msi(hw);
4151 if (err == -EOPNOTSUPP)
4152 pci_disable_msi(pdev);
4153 else if (err)
4154 goto err_out_free_netdev;
4155 }
4156
Stephen Hemminger793b8832005-09-14 16:06:14 -07004157 err = register_netdev(dev);
4158 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004159 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004160 goto err_out_free_netdev;
4161 }
4162
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004163 err = request_irq(pdev->irq, sky2_intr,
4164 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004165 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004166 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004167 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004168 goto err_out_unregister;
4169 }
4170 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4171
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004172 sky2_show_addr(dev);
4173
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004174 if (hw->ports > 1) {
4175 struct net_device *dev1;
4176
Stephen Hemmingere3173832007-02-06 10:45:39 -08004177 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004178 if (!dev1)
4179 dev_warn(&pdev->dev, "allocation for second device failed\n");
4180 else if ((err = register_netdev(dev1))) {
4181 dev_warn(&pdev->dev,
4182 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004183 hw->dev[1] = NULL;
4184 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004185 } else
4186 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004187 }
4188
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004189 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004190 INIT_WORK(&hw->restart_work, sky2_restart);
4191
Stephen Hemminger793b8832005-09-14 16:06:14 -07004192 pci_set_drvdata(pdev, hw);
4193
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004194 return 0;
4195
Stephen Hemminger793b8832005-09-14 16:06:14 -07004196err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004197 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004198 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004199 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004200err_out_free_netdev:
4201 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004202err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004203 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004204 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4205err_out_iounmap:
4206 iounmap(hw->regs);
4207err_out_free_hw:
4208 kfree(hw);
4209err_out_free_regions:
4210 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004211err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004212 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004213err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004214 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004215 return err;
4216}
4217
4218static void __devexit sky2_remove(struct pci_dev *pdev)
4219{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004220 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004221 struct net_device *dev0, *dev1;
4222
Stephen Hemminger793b8832005-09-14 16:06:14 -07004223 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004224 return;
4225
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004226 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004227
Stephen Hemminger81906792007-02-15 16:40:33 -08004228 flush_scheduled_work();
4229
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004230 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07004231 synchronize_irq(hw->pdev->irq);
4232
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004233 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07004234 dev1 = hw->dev[1];
4235 if (dev1)
4236 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004237 unregister_netdev(dev0);
4238
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004239 sky2_power_aux(hw);
4240
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004241 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004242 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004243 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004244
4245 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004246 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004247 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004248 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004249 pci_release_regions(pdev);
4250 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004251
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004252 if (dev1)
4253 free_netdev(dev1);
4254 free_netdev(dev0);
4255 iounmap(hw->regs);
4256 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004257
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004258 pci_set_drvdata(pdev, NULL);
4259}
4260
4261#ifdef CONFIG_PM
4262static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4263{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004264 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004265 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004266
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004267 if (!hw)
4268 return 0;
4269
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004270 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004271 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004272 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004273
Stephen Hemmingere3173832007-02-06 10:45:39 -08004274 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004275 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004276
4277 if (sky2->wol)
4278 sky2_wol_init(sky2);
4279
4280 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004281 }
4282
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004283 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004284 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004285
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004286 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004287 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004288 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4289
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004290 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004291}
4292
4293static int sky2_resume(struct pci_dev *pdev)
4294{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004295 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004296 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004297
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004298 if (!hw)
4299 return 0;
4300
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004301 err = pci_set_power_state(pdev, PCI_D0);
4302 if (err)
4303 goto out;
4304
4305 err = pci_restore_state(pdev);
4306 if (err)
4307 goto out;
4308
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004309 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004310
4311 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004312 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4313 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4314 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004315 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4316
Stephen Hemmingere3173832007-02-06 10:45:39 -08004317 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004318
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004319 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4320
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004321 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004322 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004323 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004324 err = sky2_up(dev);
4325 if (err) {
4326 printk(KERN_ERR PFX "%s: could not up: %d\n",
4327 dev->name, err);
4328 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004329 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004330 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004331
4332 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004333 }
4334 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004335
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004336 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004337out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004338 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004339 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004340 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004341}
4342#endif
4343
Stephen Hemmingere3173832007-02-06 10:45:39 -08004344static void sky2_shutdown(struct pci_dev *pdev)
4345{
4346 struct sky2_hw *hw = pci_get_drvdata(pdev);
4347 int i, wol = 0;
4348
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004349 if (!hw)
4350 return;
4351
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004352 napi_disable(&hw->napi);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004353
4354 for (i = 0; i < hw->ports; i++) {
4355 struct net_device *dev = hw->dev[i];
4356 struct sky2_port *sky2 = netdev_priv(dev);
4357
4358 if (sky2->wol) {
4359 wol = 1;
4360 sky2_wol_init(sky2);
4361 }
4362 }
4363
4364 if (wol)
4365 sky2_power_aux(hw);
4366
4367 pci_enable_wake(pdev, PCI_D3hot, wol);
4368 pci_enable_wake(pdev, PCI_D3cold, wol);
4369
4370 pci_disable_device(pdev);
4371 pci_set_power_state(pdev, PCI_D3hot);
4372
4373}
4374
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004375static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004376 .name = DRV_NAME,
4377 .id_table = sky2_id_table,
4378 .probe = sky2_probe,
4379 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004380#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004381 .suspend = sky2_suspend,
4382 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004383#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004384 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004385};
4386
4387static int __init sky2_init_module(void)
4388{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004389 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004390 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004391}
4392
4393static void __exit sky2_cleanup_module(void)
4394{
4395 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004396 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004397}
4398
4399module_init(sky2_init_module);
4400module_exit(sky2_cleanup_module);
4401
4402MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004403MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004404MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004405MODULE_VERSION(DRV_VERSION);