blob: 5e3542384b212b3bd063c6d3a902b744bd864e50 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Alex Deucher1b370782011-11-17 20:13:28 -0500110/* max number of rings */
111#define RADEON_NUM_RINGS 3
112
113/* internal ring indices */
114/* r1xx+ has gfx CP ring */
115#define RADEON_RING_TYPE_GFX_INDEX 0
116
117/* cayman has 2 compute CP rings */
118#define CAYMAN_RING_TYPE_CP1_INDEX 1
119#define CAYMAN_RING_TYPE_CP2_INDEX 2
120
Jerome Glisse721604a2012-01-05 22:11:05 -0500121/* hardcode those limit for now */
122#define RADEON_VA_RESERVED_SIZE (8 << 20)
123#define RADEON_IB_VM_MAX_SIZE (64 << 10)
124
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200125/*
126 * Errata workarounds.
127 */
128enum radeon_pll_errata {
129 CHIP_ERRATA_R300_CG = 0x00000001,
130 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
131 CHIP_ERRATA_PLL_DELAY = 0x00000004
132};
133
134
135struct radeon_device;
136
137
138/*
139 * BIOS.
140 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000141#define ATRM_BIOS_PAGE 4096
142
Dave Airlie8edb3812010-03-01 21:50:01 +1100143#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000144bool radeon_atrm_supported(struct pci_dev *pdev);
145int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100146#else
147static inline bool radeon_atrm_supported(struct pci_dev *pdev)
148{
149 return false;
150}
151
152static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
153 return -EINVAL;
154}
155#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156bool radeon_get_bios(struct radeon_device *rdev);
157
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000158
159/*
160 * Dummy page
161 */
162struct radeon_dummy_page {
163 struct page *page;
164 dma_addr_t addr;
165};
166int radeon_dummy_page_init(struct radeon_device *rdev);
167void radeon_dummy_page_fini(struct radeon_device *rdev);
168
169
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170/*
171 * Clocks
172 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200173struct radeon_clock {
174 struct radeon_pll p1pll;
175 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500176 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177 struct radeon_pll spll;
178 struct radeon_pll mpll;
179 /* 10 Khz units */
180 uint32_t default_mclk;
181 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500182 uint32_t default_dispclk;
183 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400184 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185};
186
Rafał Miłecki74338742009-11-03 00:53:02 +0100187/*
188 * Power management
189 */
190int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500191void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100192void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400193void radeon_pm_suspend(struct radeon_device *rdev);
194void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500195void radeon_combios_get_power_modes(struct radeon_device *rdev);
196void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400197void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucheree4017f2011-06-23 12:19:32 -0400198int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400199void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500200extern int rv6xx_get_temp(struct radeon_device *rdev);
201extern int rv770_get_temp(struct radeon_device *rdev);
202extern int evergreen_get_temp(struct radeon_device *rdev);
203extern int sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000204
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200205/*
206 * Fences.
207 */
208struct radeon_fence_driver {
209 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000210 uint64_t gpu_addr;
211 volatile uint32_t *cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200212 atomic_t seq;
213 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000214 unsigned long last_jiffies;
215 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216 wait_queue_head_t queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200217 struct list_head created;
Christian König851a6bd2011-10-24 15:05:29 +0200218 struct list_head emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100220 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200221};
222
223struct radeon_fence {
224 struct radeon_device *rdev;
225 struct kref kref;
226 struct list_head list;
227 /* protected by radeon_fence.lock */
228 uint32_t seq;
Christian König851a6bd2011-10-24 15:05:29 +0200229 bool emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 bool signaled;
Alex Deucher74652802011-08-25 13:39:48 -0400231 /* RB, DMA, etc. */
232 int ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233};
234
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000235int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
236int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200237void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400238int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400240void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241bool radeon_fence_signaled(struct radeon_fence *fence);
242int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400243int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
244int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200245struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
246void radeon_fence_unref(struct radeon_fence **fence);
Christian König47492a22011-10-20 12:38:09 +0200247int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248
Dave Airliee024e112009-06-24 09:48:08 +1000249/*
250 * Tiling registers
251 */
252struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100253 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000254};
255
256#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200257
258/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100259 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100261struct radeon_mman {
262 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000263 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100264 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100265 bool mem_global_referenced;
266 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100267};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200268
Jerome Glisse721604a2012-01-05 22:11:05 -0500269/* bo virtual address in a specific vm */
270struct radeon_bo_va {
271 /* bo list is protected by bo being reserved */
272 struct list_head bo_list;
273 /* vm list is protected by vm mutex */
274 struct list_head vm_list;
275 /* constant after initialization */
276 struct radeon_vm *vm;
277 struct radeon_bo *bo;
278 uint64_t soffset;
279 uint64_t eoffset;
280 uint32_t flags;
281 bool valid;
282};
283
Jerome Glisse4c788672009-11-20 14:29:23 +0100284struct radeon_bo {
285 /* Protected by gem.mutex */
286 struct list_head list;
287 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100288 u32 placements[3];
289 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100290 struct ttm_buffer_object tbo;
291 struct ttm_bo_kmap_obj kmap;
292 unsigned pin_count;
293 void *kptr;
294 u32 tiling_flags;
295 u32 pitch;
296 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500297 /* list of all virtual address to which this bo
298 * is associated to
299 */
300 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100301 /* Constant after initialization */
302 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100303 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100304};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100305#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100306
307struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000308 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100309 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200310 uint64_t gpu_offset;
311 unsigned rdomain;
312 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100313 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200314};
315
Jerome Glisseb15ba512011-11-15 11:48:34 -0500316/* sub-allocation manager, it has to be protected by another lock.
317 * By conception this is an helper for other part of the driver
318 * like the indirect buffer or semaphore, which both have their
319 * locking.
320 *
321 * Principe is simple, we keep a list of sub allocation in offset
322 * order (first entry has offset == 0, last entry has the highest
323 * offset).
324 *
325 * When allocating new object we first check if there is room at
326 * the end total_size - (last_object_offset + last_object_size) >=
327 * alloc_size. If so we allocate new object there.
328 *
329 * When there is not enough room at the end, we start waiting for
330 * each sub object until we reach object_offset+object_size >=
331 * alloc_size, this object then become the sub object we return.
332 *
333 * Alignment can't be bigger than page size.
334 *
335 * Hole are not considered for allocation to keep things simple.
336 * Assumption is that there won't be hole (all object on same
337 * alignment).
338 */
339struct radeon_sa_manager {
340 struct radeon_bo *bo;
341 struct list_head sa_bo;
342 unsigned size;
343 uint64_t gpu_addr;
344 void *cpu_ptr;
345 uint32_t domain;
346};
347
348struct radeon_sa_bo;
349
350/* sub-allocation buffer */
351struct radeon_sa_bo {
352 struct list_head list;
353 struct radeon_sa_manager *manager;
354 unsigned offset;
355 unsigned size;
356};
357
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358/*
359 * GEM objects.
360 */
361struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100362 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 struct list_head objects;
364};
365
366int radeon_gem_init(struct radeon_device *rdev);
367void radeon_gem_fini(struct radeon_device *rdev);
368int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100369 int alignment, int initial_domain,
370 bool discardable, bool kernel,
371 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200372int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
373 uint64_t *gpu_addr);
374void radeon_gem_object_unpin(struct drm_gem_object *obj);
375
Dave Airlieff72145b2011-02-07 12:16:14 +1000376int radeon_mode_dumb_create(struct drm_file *file_priv,
377 struct drm_device *dev,
378 struct drm_mode_create_dumb *args);
379int radeon_mode_dumb_mmap(struct drm_file *filp,
380 struct drm_device *dev,
381 uint32_t handle, uint64_t *offset_p);
382int radeon_mode_dumb_destroy(struct drm_file *file_priv,
383 struct drm_device *dev,
384 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385
386/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500387 * Semaphores.
388 */
389struct radeon_ring;
390
391#define RADEON_SEMAPHORE_BO_SIZE 256
392
393struct radeon_semaphore_driver {
394 rwlock_t lock;
395 struct list_head bo;
396};
397
398struct radeon_semaphore_bo;
399
400/* everything here is constant */
401struct radeon_semaphore {
402 struct list_head list;
403 uint64_t gpu_addr;
404 uint32_t *cpu_ptr;
405 struct radeon_semaphore_bo *bo;
406};
407
408struct radeon_semaphore_bo {
409 struct list_head list;
410 struct radeon_ib *ib;
411 struct list_head free;
412 struct radeon_semaphore semaphores[RADEON_SEMAPHORE_BO_SIZE/8];
413 unsigned nused;
414};
415
416void radeon_semaphore_driver_fini(struct radeon_device *rdev);
417int radeon_semaphore_create(struct radeon_device *rdev,
418 struct radeon_semaphore **semaphore);
419void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
420 struct radeon_semaphore *semaphore);
421void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
422 struct radeon_semaphore *semaphore);
423void radeon_semaphore_free(struct radeon_device *rdev,
424 struct radeon_semaphore *semaphore);
425
426/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200427 * GART structures, functions & helpers
428 */
429struct radeon_mc;
430
Matt Turnera77f1712009-10-14 00:34:41 -0400431#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000432#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400433#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500434#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400435
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200436struct radeon_gart {
437 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400438 struct radeon_bo *robj;
439 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200440 unsigned num_gpu_pages;
441 unsigned num_cpu_pages;
442 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200443 struct page **pages;
444 dma_addr_t *pages_addr;
445 bool ready;
446};
447
448int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
449void radeon_gart_table_ram_free(struct radeon_device *rdev);
450int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
451void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400452int radeon_gart_table_vram_pin(struct radeon_device *rdev);
453void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200454int radeon_gart_init(struct radeon_device *rdev);
455void radeon_gart_fini(struct radeon_device *rdev);
456void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
457 int pages);
458int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500459 int pages, struct page **pagelist,
460 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400461void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462
463
464/*
465 * GPU MC structures, functions & helpers
466 */
467struct radeon_mc {
468 resource_size_t aper_size;
469 resource_size_t aper_base;
470 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000471 /* for some chips with <= 32MB we need to lie
472 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000473 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000474 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000475 u64 gtt_size;
476 u64 gtt_start;
477 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000478 u64 vram_start;
479 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200480 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000481 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200482 int vram_mtrr;
483 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000484 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400485 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200486};
487
Alex Deucher06b64762010-01-05 11:27:29 -0500488bool radeon_combios_sideport_present(struct radeon_device *rdev);
489bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200490
491/*
492 * GPU scratch registers structures, functions & helpers
493 */
494struct radeon_scratch {
495 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400496 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200497 bool free[32];
498 uint32_t reg[32];
499};
500
501int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
502void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
503
504
505/*
506 * IRQS.
507 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500508
509struct radeon_unpin_work {
510 struct work_struct work;
511 struct radeon_device *rdev;
512 int crtc_id;
513 struct radeon_fence *fence;
514 struct drm_pending_vblank_event *event;
515 struct radeon_bo *old_rbo;
516 u64 new_crtc_base;
517};
518
519struct r500_irq_stat_regs {
520 u32 disp_int;
521};
522
523struct r600_irq_stat_regs {
524 u32 disp_int;
525 u32 disp_int_cont;
526 u32 disp_int_cont2;
527 u32 d1grph_int;
528 u32 d2grph_int;
529};
530
531struct evergreen_irq_stat_regs {
532 u32 disp_int;
533 u32 disp_int_cont;
534 u32 disp_int_cont2;
535 u32 disp_int_cont3;
536 u32 disp_int_cont4;
537 u32 disp_int_cont5;
538 u32 d1grph_int;
539 u32 d2grph_int;
540 u32 d3grph_int;
541 u32 d4grph_int;
542 u32 d5grph_int;
543 u32 d6grph_int;
544};
545
546union radeon_irq_stat_regs {
547 struct r500_irq_stat_regs r500;
548 struct r600_irq_stat_regs r600;
549 struct evergreen_irq_stat_regs evergreen;
550};
551
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400552#define RADEON_MAX_HPD_PINS 6
553#define RADEON_MAX_CRTCS 6
554#define RADEON_MAX_HDMI_BLOCKS 2
555
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200556struct radeon_irq {
557 bool installed;
Alex Deucher1b370782011-11-17 20:13:28 -0500558 bool sw_int[RADEON_NUM_RINGS];
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400559 bool crtc_vblank_int[RADEON_MAX_CRTCS];
560 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100561 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400562 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400563 bool gui_idle;
564 bool gui_idle_acked;
565 wait_queue_head_t idle_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400566 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000567 spinlock_t sw_lock;
Alex Deucher1b370782011-11-17 20:13:28 -0500568 int sw_refcount[RADEON_NUM_RINGS];
Alex Deucher6f34be52010-11-21 10:59:01 -0500569 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400570 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
571 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200572};
573
574int radeon_irq_kms_init(struct radeon_device *rdev);
575void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500576void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
577void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500578void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
579void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580
581/*
Christian Könige32eb502011-10-23 12:56:27 +0200582 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 */
Alex Deucher74652802011-08-25 13:39:48 -0400584
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585struct radeon_ib {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500586 struct radeon_sa_bo sa_bo;
Jerome Glissee8217672010-02-15 21:36:13 +0100587 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200588 uint32_t length_dw;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500589 uint64_t gpu_addr;
590 uint32_t *ptr;
591 struct radeon_fence *fence;
Jerome Glisse721604a2012-01-05 22:11:05 -0500592 unsigned vm_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593};
594
Dave Airlieecb114a2009-09-15 11:12:56 +1000595/*
596 * locking -
597 * mutex protects scheduled_ibs, ready, alloc_bm
598 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200599struct radeon_ib_pool {
Jerome Glisseb15ba512011-11-15 11:48:34 -0500600 struct mutex mutex;
601 struct radeon_sa_manager sa_manager;
602 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
603 bool ready;
604 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200605};
606
Christian Könige32eb502011-10-23 12:56:27 +0200607struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100608 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200609 volatile uint32_t *ring;
610 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200611 unsigned rptr_offs;
612 unsigned rptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613 unsigned wptr;
614 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200615 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200616 unsigned ring_size;
617 unsigned ring_free_dw;
618 int count_dw;
619 uint64_t gpu_addr;
620 uint32_t align_mask;
621 uint32_t ptr_mask;
622 struct mutex mutex;
623 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500624 u32 ptr_reg_shift;
625 u32 ptr_reg_mask;
626 u32 nop;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200627};
628
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500629/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500630 * VM
631 */
632struct radeon_vm {
633 struct list_head list;
634 struct list_head va;
635 int id;
636 unsigned last_pfn;
637 u64 pt_gpu_addr;
638 u64 *pt;
639 struct radeon_sa_bo sa_bo;
640 struct mutex mutex;
641 /* last fence for cs using this vm */
642 struct radeon_fence *fence;
643};
644
645struct radeon_vm_funcs {
646 int (*init)(struct radeon_device *rdev);
647 void (*fini)(struct radeon_device *rdev);
648 /* cs mutex must be lock for schedule_ib */
649 int (*bind)(struct radeon_device *rdev, struct radeon_vm *vm, int id);
650 void (*unbind)(struct radeon_device *rdev, struct radeon_vm *vm);
651 void (*tlb_flush)(struct radeon_device *rdev, struct radeon_vm *vm);
652 uint32_t (*page_flags)(struct radeon_device *rdev,
653 struct radeon_vm *vm,
654 uint32_t flags);
655 void (*set_page)(struct radeon_device *rdev, struct radeon_vm *vm,
656 unsigned pfn, uint64_t addr, uint32_t flags);
657};
658
659struct radeon_vm_manager {
660 struct list_head lru_vm;
661 uint32_t use_bitmap;
662 struct radeon_sa_manager sa_manager;
663 uint32_t max_pfn;
664 /* fields constant after init */
665 const struct radeon_vm_funcs *funcs;
666 /* number of VMIDs */
667 unsigned nvm;
668 /* vram base address for page table entry */
669 u64 vram_base_offset;
670};
671
672/*
673 * file private structure
674 */
675struct radeon_fpriv {
676 struct radeon_vm vm;
677};
678
679/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500680 * R6xx+ IH ring
681 */
682struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100683 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500684 volatile uint32_t *ring;
685 unsigned rptr;
Christian Königbf852792011-10-13 13:19:22 +0200686 unsigned rptr_offs;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500687 unsigned wptr;
688 unsigned wptr_old;
689 unsigned ring_size;
690 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500691 uint32_t ptr_mask;
692 spinlock_t lock;
693 bool enabled;
694};
695
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400696struct r600_blit_cp_primitives {
697 void (*set_render_target)(struct radeon_device *rdev, int format,
698 int w, int h, u64 gpu_addr);
699 void (*cp_set_surface_sync)(struct radeon_device *rdev,
700 u32 sync_type, u32 size,
701 u64 mc_addr);
702 void (*set_shaders)(struct radeon_device *rdev);
703 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
704 void (*set_tex_resource)(struct radeon_device *rdev,
705 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400706 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400707 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
708 int x2, int y2);
709 void (*draw_auto)(struct radeon_device *rdev);
710 void (*set_default_state)(struct radeon_device *rdev);
711};
712
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000713struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100714 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100715 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400716 struct r600_blit_cp_primitives primitives;
717 int max_dim;
718 int ring_size_common;
719 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000720 u64 shader_gpu_addr;
721 u32 vs_offset, ps_offset;
722 u32 state_offset;
723 u32 state_len;
724 u32 vb_used, vb_total;
725 struct radeon_ib *vb_ib;
726};
727
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400728void r600_blit_suspend(struct radeon_device *rdev);
729
Jerome Glisse69e130a2011-12-21 12:13:46 -0500730int radeon_ib_get(struct radeon_device *rdev, int ring,
731 struct radeon_ib **ib, unsigned size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200732void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
Jerome Glissec1341e52011-12-21 12:13:47 -0500733bool radeon_ib_try_free(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200734int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
735int radeon_ib_pool_init(struct radeon_device *rdev);
736void radeon_ib_pool_fini(struct radeon_device *rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500737int radeon_ib_pool_start(struct radeon_device *rdev);
738int radeon_ib_pool_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200739int radeon_ib_test(struct radeon_device *rdev);
740/* Ring access between begin & end cannot sleep */
Christian Könige32eb502011-10-23 12:56:27 +0200741int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *cp);
742void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
743int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
744int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
745void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
746void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
747void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
748int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
749int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500750 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
751 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200752void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200753
754
755/*
756 * CS.
757 */
758struct radeon_cs_reloc {
759 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100760 struct radeon_bo *robj;
761 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200762 uint32_t handle;
763 uint32_t flags;
764};
765
766struct radeon_cs_chunk {
767 uint32_t chunk_id;
768 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500769 int kpage_idx[2];
770 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500772 void __user *user_ptr;
773 int last_copied_page;
774 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775};
776
777struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100778 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779 struct radeon_device *rdev;
780 struct drm_file *filp;
781 /* chunks */
782 unsigned nchunks;
783 struct radeon_cs_chunk *chunks;
784 uint64_t *chunks_array;
785 /* IB */
786 unsigned idx;
787 /* relocations */
788 unsigned nrelocs;
789 struct radeon_cs_reloc *relocs;
790 struct radeon_cs_reloc **relocs_ptr;
791 struct list_head validated;
792 /* indices of various chunks */
793 int chunk_ib_idx;
794 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500795 int chunk_flags_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200796 struct radeon_ib *ib;
797 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000798 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200799 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500800 u32 cs_flags;
801 u32 ring;
802 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803};
804
Dave Airlie513bcb42009-09-23 16:56:27 +1000805extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
806extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700807extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000808
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200809struct radeon_cs_packet {
810 unsigned idx;
811 unsigned type;
812 unsigned reg;
813 unsigned opcode;
814 int count;
815 unsigned one_reg_wr;
816};
817
818typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
819 struct radeon_cs_packet *pkt,
820 unsigned idx, unsigned reg);
821typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
822 struct radeon_cs_packet *pkt);
823
824
825/*
826 * AGP
827 */
828int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000829void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200830void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200831void radeon_agp_fini(struct radeon_device *rdev);
832
833
834/*
835 * Writeback
836 */
837struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100838 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 volatile uint32_t *wb;
840 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400841 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400842 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843};
844
Alex Deucher724c80e2010-08-27 18:25:25 -0400845#define RADEON_WB_SCRATCH_OFFSET 0
846#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500847#define RADEON_WB_CP1_RPTR_OFFSET 1280
848#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400849#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400850#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400851
Jerome Glissec93bb852009-07-13 21:04:08 +0200852/**
853 * struct radeon_pm - power management datas
854 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
855 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
856 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
857 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
858 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
859 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
860 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
861 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
862 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300863 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200864 * @needed_bandwidth: current bandwidth needs
865 *
866 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300867 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200868 * Equation between gpu/memory clock and available bandwidth is hw dependent
869 * (type of memory, bus size, efficiency, ...)
870 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400871
872enum radeon_pm_method {
873 PM_METHOD_PROFILE,
874 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100875};
Alex Deucherce8f5372010-05-07 15:10:16 -0400876
877enum radeon_dynpm_state {
878 DYNPM_STATE_DISABLED,
879 DYNPM_STATE_MINIMUM,
880 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000881 DYNPM_STATE_ACTIVE,
882 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400883};
884enum radeon_dynpm_action {
885 DYNPM_ACTION_NONE,
886 DYNPM_ACTION_MINIMUM,
887 DYNPM_ACTION_DOWNCLOCK,
888 DYNPM_ACTION_UPCLOCK,
889 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100890};
Alex Deucher56278a82009-12-28 13:58:44 -0500891
892enum radeon_voltage_type {
893 VOLTAGE_NONE = 0,
894 VOLTAGE_GPIO,
895 VOLTAGE_VDDC,
896 VOLTAGE_SW
897};
898
Alex Deucher0ec0e742009-12-23 13:21:58 -0500899enum radeon_pm_state_type {
900 POWER_STATE_TYPE_DEFAULT,
901 POWER_STATE_TYPE_POWERSAVE,
902 POWER_STATE_TYPE_BATTERY,
903 POWER_STATE_TYPE_BALANCED,
904 POWER_STATE_TYPE_PERFORMANCE,
905};
906
Alex Deucherce8f5372010-05-07 15:10:16 -0400907enum radeon_pm_profile_type {
908 PM_PROFILE_DEFAULT,
909 PM_PROFILE_AUTO,
910 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400911 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400912 PM_PROFILE_HIGH,
913};
914
915#define PM_PROFILE_DEFAULT_IDX 0
916#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400917#define PM_PROFILE_MID_SH_IDX 2
918#define PM_PROFILE_HIGH_SH_IDX 3
919#define PM_PROFILE_LOW_MH_IDX 4
920#define PM_PROFILE_MID_MH_IDX 5
921#define PM_PROFILE_HIGH_MH_IDX 6
922#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400923
924struct radeon_pm_profile {
925 int dpms_off_ps_idx;
926 int dpms_on_ps_idx;
927 int dpms_off_cm_idx;
928 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500929};
930
Alex Deucher21a81222010-07-02 12:58:16 -0400931enum radeon_int_thermal_type {
932 THERMAL_TYPE_NONE,
933 THERMAL_TYPE_RV6XX,
934 THERMAL_TYPE_RV770,
935 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500936 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500937 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400938};
939
Alex Deucher56278a82009-12-28 13:58:44 -0500940struct radeon_voltage {
941 enum radeon_voltage_type type;
942 /* gpio voltage */
943 struct radeon_gpio_rec gpio;
944 u32 delay; /* delay in usec from voltage drop to sclk change */
945 bool active_high; /* voltage drop is active when bit is high */
946 /* VDDC voltage */
947 u8 vddc_id; /* index into vddc voltage table */
948 u8 vddci_id; /* index into vddci voltage table */
949 bool vddci_enabled;
950 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400951 u16 voltage;
952 /* evergreen+ vddci */
953 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500954};
955
Alex Deucherd7311172010-05-03 01:13:14 -0400956/* clock mode flags */
957#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
958
Alex Deucher56278a82009-12-28 13:58:44 -0500959struct radeon_pm_clock_info {
960 /* memory clock */
961 u32 mclk;
962 /* engine clock */
963 u32 sclk;
964 /* voltage info */
965 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400966 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500967 u32 flags;
968};
969
Alex Deuchera48b9b42010-04-22 14:03:55 -0400970/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400971#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400972
Alex Deucher56278a82009-12-28 13:58:44 -0500973struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500974 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -0400975 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -0500976 /* number of valid clock modes in this power state */
977 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500978 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400979 /* standardized state flags */
980 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400981 u32 misc; /* vbios specific flags */
982 u32 misc2; /* vbios specific flags */
983 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500984};
985
Rafał Miłecki27459322010-02-11 22:16:36 +0000986/*
987 * Some modes are overclocked by very low value, accept them
988 */
989#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
990
Jerome Glissec93bb852009-07-13 21:04:08 +0200991struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100992 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400993 u32 active_crtcs;
994 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100995 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100996 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400997 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200998 fixed20_12 max_bandwidth;
999 fixed20_12 igp_sideport_mclk;
1000 fixed20_12 igp_system_mclk;
1001 fixed20_12 igp_ht_link_clk;
1002 fixed20_12 igp_ht_link_width;
1003 fixed20_12 k8_bandwidth;
1004 fixed20_12 sideport_bandwidth;
1005 fixed20_12 ht_bandwidth;
1006 fixed20_12 core_bandwidth;
1007 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001008 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001009 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001010 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001011 /* number of valid power states */
1012 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001013 int current_power_state_index;
1014 int current_clock_mode_index;
1015 int requested_power_state_index;
1016 int requested_clock_mode_index;
1017 int default_power_state_index;
1018 u32 current_sclk;
1019 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001020 u16 current_vddc;
1021 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001022 u32 default_sclk;
1023 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001024 u16 default_vddc;
1025 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001026 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001027 /* selected pm method */
1028 enum radeon_pm_method pm_method;
1029 /* dynpm power management */
1030 struct delayed_work dynpm_idle_work;
1031 enum radeon_dynpm_state dynpm_state;
1032 enum radeon_dynpm_action dynpm_planned_action;
1033 unsigned long dynpm_action_timeout;
1034 bool dynpm_can_upclock;
1035 bool dynpm_can_downclock;
1036 /* profile-based power management */
1037 enum radeon_pm_profile_type profile;
1038 int profile_index;
1039 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001040 /* internal thermal controller on rv6xx+ */
1041 enum radeon_int_thermal_type int_thermal_type;
1042 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001043};
1044
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001045int radeon_pm_get_type_index(struct radeon_device *rdev,
1046 enum radeon_pm_state_type ps_type,
1047 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001048
1049/*
1050 * Benchmarking
1051 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001052void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001053
1054
1055/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001056 * Testing
1057 */
1058void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001059void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001060 struct radeon_ring *cpA,
1061 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001062void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001063
1064
1065/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001066 * Debugfs
1067 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001068struct radeon_debugfs {
1069 struct drm_info_list *files;
1070 unsigned num_files;
1071};
1072
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001073int radeon_debugfs_add_files(struct radeon_device *rdev,
1074 struct drm_info_list *files,
1075 unsigned nfiles);
1076int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001077
1078
1079/*
1080 * ASIC specific functions.
1081 */
1082struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001083 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001084 void (*fini)(struct radeon_device *rdev);
1085 int (*resume)(struct radeon_device *rdev);
1086 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001087 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Christian Könige32eb502011-10-23 12:56:27 +02001088 bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001089 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001090 void (*gart_tlb_flush)(struct radeon_device *rdev);
1091 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1092 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
1093 void (*cp_fini)(struct radeon_device *rdev);
1094 void (*cp_disable)(struct radeon_device *rdev);
1095 void (*ring_start)(struct radeon_device *rdev);
Christian König4c87bc22011-10-19 19:02:21 +02001096
1097 struct {
1098 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001099 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001100 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001101 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001102 struct radeon_semaphore *semaphore, bool emit_wait);
1103 } ring[RADEON_NUM_RINGS];
1104
Christian Könige32eb502011-10-23 12:56:27 +02001105 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106 int (*irq_set)(struct radeon_device *rdev);
1107 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001108 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001109 int (*cs_parse)(struct radeon_cs_parser *p);
1110 int (*copy_blit)(struct radeon_device *rdev,
1111 uint64_t src_offset,
1112 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -04001113 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001114 struct radeon_fence *fence);
1115 int (*copy_dma)(struct radeon_device *rdev,
1116 uint64_t src_offset,
1117 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -04001118 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001119 struct radeon_fence *fence);
1120 int (*copy)(struct radeon_device *rdev,
1121 uint64_t src_offset,
1122 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -04001123 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001124 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +01001125 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +01001127 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -05001129 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1131 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +10001132 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
1133 uint32_t tiling_flags, uint32_t pitch,
1134 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +00001135 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +02001136 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -05001137 void (*hpd_init)(struct radeon_device *rdev);
1138 void (*hpd_fini)(struct radeon_device *rdev);
1139 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1140 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +01001141 /* ioctl hw specific callback. Some hw might want to perform special
1142 * operation on specific ioctl. For instance on wait idle some hw
1143 * might want to perform and HDP flush through MMIO as it seems that
1144 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1145 * through ring.
1146 */
1147 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -04001148 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001149 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -04001150 void (*pm_misc)(struct radeon_device *rdev);
1151 void (*pm_prepare)(struct radeon_device *rdev);
1152 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001153 void (*pm_init_profile)(struct radeon_device *rdev);
1154 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -05001155 /* pageflipping */
1156 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1157 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1158 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001159};
1160
Jerome Glisse21f9a432009-09-11 15:55:33 +02001161/*
1162 * Asic structures
1163 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001164struct r100_gpu_lockup {
1165 unsigned long last_jiffies;
1166 u32 last_cp_rptr;
1167};
1168
Dave Airlie551ebd82009-09-01 15:25:57 +10001169struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001170 const unsigned *reg_safe_bm;
1171 unsigned reg_safe_bm_size;
1172 u32 hdp_cntl;
1173 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +10001174};
1175
Jerome Glisse21f9a432009-09-11 15:55:33 +02001176struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001177 const unsigned *reg_safe_bm;
1178 unsigned reg_safe_bm_size;
1179 u32 resync_scratch;
1180 u32 hdp_cntl;
1181 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001182};
1183
1184struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001185 unsigned max_pipes;
1186 unsigned max_tile_pipes;
1187 unsigned max_simds;
1188 unsigned max_backends;
1189 unsigned max_gprs;
1190 unsigned max_threads;
1191 unsigned max_stack_entries;
1192 unsigned max_hw_contexts;
1193 unsigned max_gs_threads;
1194 unsigned sx_max_export_size;
1195 unsigned sx_max_export_pos_size;
1196 unsigned sx_max_export_smx_size;
1197 unsigned sq_num_cf_insts;
1198 unsigned tiling_nbanks;
1199 unsigned tiling_npipes;
1200 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001201 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001202 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001203 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001204};
1205
1206struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001207 unsigned max_pipes;
1208 unsigned max_tile_pipes;
1209 unsigned max_simds;
1210 unsigned max_backends;
1211 unsigned max_gprs;
1212 unsigned max_threads;
1213 unsigned max_stack_entries;
1214 unsigned max_hw_contexts;
1215 unsigned max_gs_threads;
1216 unsigned sx_max_export_size;
1217 unsigned sx_max_export_pos_size;
1218 unsigned sx_max_export_smx_size;
1219 unsigned sq_num_cf_insts;
1220 unsigned sx_num_of_sets;
1221 unsigned sc_prim_fifo_size;
1222 unsigned sc_hiz_tile_fifo_size;
1223 unsigned sc_earlyz_tile_fifo_fize;
1224 unsigned tiling_nbanks;
1225 unsigned tiling_npipes;
1226 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001227 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001228 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001229 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001230};
1231
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001232struct evergreen_asic {
1233 unsigned num_ses;
1234 unsigned max_pipes;
1235 unsigned max_tile_pipes;
1236 unsigned max_simds;
1237 unsigned max_backends;
1238 unsigned max_gprs;
1239 unsigned max_threads;
1240 unsigned max_stack_entries;
1241 unsigned max_hw_contexts;
1242 unsigned max_gs_threads;
1243 unsigned sx_max_export_size;
1244 unsigned sx_max_export_pos_size;
1245 unsigned sx_max_export_smx_size;
1246 unsigned sq_num_cf_insts;
1247 unsigned sx_num_of_sets;
1248 unsigned sc_prim_fifo_size;
1249 unsigned sc_hiz_tile_fifo_size;
1250 unsigned sc_earlyz_tile_fifo_size;
1251 unsigned tiling_nbanks;
1252 unsigned tiling_npipes;
1253 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001254 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001255 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001256 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001257};
1258
Alex Deucherfecf1d02011-03-02 20:07:29 -05001259struct cayman_asic {
1260 unsigned max_shader_engines;
1261 unsigned max_pipes_per_simd;
1262 unsigned max_tile_pipes;
1263 unsigned max_simds_per_se;
1264 unsigned max_backends_per_se;
1265 unsigned max_texture_channel_caches;
1266 unsigned max_gprs;
1267 unsigned max_threads;
1268 unsigned max_gs_threads;
1269 unsigned max_stack_entries;
1270 unsigned sx_num_of_sets;
1271 unsigned sx_max_export_size;
1272 unsigned sx_max_export_pos_size;
1273 unsigned sx_max_export_smx_size;
1274 unsigned max_hw_contexts;
1275 unsigned sq_num_cf_insts;
1276 unsigned sc_prim_fifo_size;
1277 unsigned sc_hiz_tile_fifo_size;
1278 unsigned sc_earlyz_tile_fifo_size;
1279
1280 unsigned num_shader_engines;
1281 unsigned num_shader_pipes_per_simd;
1282 unsigned num_tile_pipes;
1283 unsigned num_simds_per_se;
1284 unsigned num_backends_per_se;
1285 unsigned backend_disable_mask_per_asic;
1286 unsigned backend_map;
1287 unsigned num_texture_channel_caches;
1288 unsigned mem_max_burst_length_bytes;
1289 unsigned mem_row_size_in_kb;
1290 unsigned shader_engine_tile_size;
1291 unsigned num_gpus;
1292 unsigned multi_gpu_tile_size;
1293
1294 unsigned tile_config;
1295 struct r100_gpu_lockup lockup;
1296};
1297
Jerome Glisse068a1172009-06-17 13:28:30 +02001298union radeon_asic_config {
1299 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001300 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001301 struct r600_asic r600;
1302 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001303 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001304 struct cayman_asic cayman;
Jerome Glisse068a1172009-06-17 13:28:30 +02001305};
1306
Daniel Vetter0a10c852010-03-11 21:19:14 +00001307/*
1308 * asic initizalization from radeon_asic.c
1309 */
1310void radeon_agp_disable(struct radeon_device *rdev);
1311int radeon_asic_init(struct radeon_device *rdev);
1312
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001313
1314/*
1315 * IOCTL.
1316 */
1317int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1318 struct drm_file *filp);
1319int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1320 struct drm_file *filp);
1321int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1322 struct drm_file *file_priv);
1323int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1324 struct drm_file *file_priv);
1325int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1326 struct drm_file *file_priv);
1327int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1328 struct drm_file *file_priv);
1329int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1330 struct drm_file *filp);
1331int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1332 struct drm_file *filp);
1333int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1334 struct drm_file *filp);
1335int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1336 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001337int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1338 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001339int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001340int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1341 struct drm_file *filp);
1342int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1343 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001344
Alex Deucher16cdf042011-10-28 10:30:02 -04001345/* VRAM scratch page for HDP bug, default vram page */
1346struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001347 struct radeon_bo *robj;
1348 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001349 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001350};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001351
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001352
1353/*
1354 * Mutex which allows recursive locking from the same process.
1355 */
1356struct radeon_mutex {
1357 struct mutex mutex;
1358 struct task_struct *owner;
1359 int level;
1360};
1361
1362static inline void radeon_mutex_init(struct radeon_mutex *mutex)
1363{
1364 mutex_init(&mutex->mutex);
1365 mutex->owner = NULL;
1366 mutex->level = 0;
1367}
1368
1369static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
1370{
1371 if (mutex_trylock(&mutex->mutex)) {
1372 /* The mutex was unlocked before, so it's ours now */
1373 mutex->owner = current;
1374 } else if (mutex->owner != current) {
1375 /* Another process locked the mutex, take it */
1376 mutex_lock(&mutex->mutex);
1377 mutex->owner = current;
1378 }
1379 /* Otherwise the mutex was already locked by this process */
1380
1381 mutex->level++;
1382}
1383
1384static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
1385{
1386 if (--mutex->level > 0)
1387 return;
1388
1389 mutex->owner = NULL;
1390 mutex_unlock(&mutex->mutex);
1391}
1392
1393
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001394/*
1395 * Core structure, functions and helpers.
1396 */
1397typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1398typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1399
1400struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001401 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001402 struct drm_device *ddev;
1403 struct pci_dev *pdev;
1404 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001405 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001406 enum radeon_family family;
1407 unsigned long flags;
1408 int usec_timeout;
1409 enum radeon_pll_errata pll_errata;
1410 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001411 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001412 int disp_priority;
1413 /* BIOS */
1414 uint8_t *bios;
1415 bool is_atom_bios;
1416 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001417 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001418 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001419 resource_size_t rmmio_base;
1420 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001421 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001422 radeon_rreg_t mc_rreg;
1423 radeon_wreg_t mc_wreg;
1424 radeon_rreg_t pll_rreg;
1425 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001426 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001427 radeon_rreg_t pciep_rreg;
1428 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001429 /* io port */
1430 void __iomem *rio_mem;
1431 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001432 struct radeon_clock clock;
1433 struct radeon_mc mc;
1434 struct radeon_gart gart;
1435 struct radeon_mode_info mode_info;
1436 struct radeon_scratch scratch;
1437 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001438 rwlock_t fence_lock;
1439 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Christian König15d33322011-09-15 19:02:22 +02001440 struct radeon_semaphore_driver semaphore_drv;
Christian Könige32eb502011-10-23 12:56:27 +02001441 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001442 struct radeon_ib_pool ib_pool;
1443 struct radeon_irq irq;
1444 struct radeon_asic *asic;
1445 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001446 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001447 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001448 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001449 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001450 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001451 bool gpu_lockup;
1452 bool shutdown;
1453 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001454 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001455 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001456 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001457 const struct firmware *me_fw; /* all family ME firmware */
1458 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001459 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001460 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001461 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001462 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001463 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001464 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001465 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001466 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001467 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001468 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001469
1470 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001471 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001472 struct timer_list audio_timer;
1473 int audio_channels;
1474 int audio_rate;
1475 int audio_bits_per_sample;
1476 uint8_t audio_status_bits;
1477 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001478
Alex Deucherce8f5372010-05-07 15:10:16 -04001479 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001480 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001481 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001482 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001483 /* i2c buses */
1484 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001485 /* debugfs */
1486 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1487 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001488 /* virtual memory */
1489 struct radeon_vm_manager vm_manager;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001490};
1491
1492int radeon_device_init(struct radeon_device *rdev,
1493 struct drm_device *ddev,
1494 struct pci_dev *pdev,
1495 uint32_t flags);
1496void radeon_device_fini(struct radeon_device *rdev);
1497int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1498
Andi Kleen6fcbef72011-10-13 16:08:42 -07001499uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1500void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1501u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1502void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001503
Jerome Glisse4c788672009-11-20 14:29:23 +01001504/*
1505 * Cast helper
1506 */
1507#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001508
1509/*
1510 * Registers read & write functions.
1511 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001512#define RREG8(reg) readb((rdev->rmmio) + (reg))
1513#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1514#define RREG16(reg) readw((rdev->rmmio) + (reg))
1515#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001516#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001517#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001518#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001519#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1520#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1521#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1522#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1523#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1524#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001525#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1526#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001527#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1528#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001529#define WREG32_P(reg, val, mask) \
1530 do { \
1531 uint32_t tmp_ = RREG32(reg); \
1532 tmp_ &= (mask); \
1533 tmp_ |= ((val) & ~(mask)); \
1534 WREG32(reg, tmp_); \
1535 } while (0)
1536#define WREG32_PLL_P(reg, val, mask) \
1537 do { \
1538 uint32_t tmp_ = RREG32_PLL(reg); \
1539 tmp_ &= (mask); \
1540 tmp_ |= ((val) & ~(mask)); \
1541 WREG32_PLL(reg, tmp_); \
1542 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001543#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001544#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1545#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001546
Dave Airliede1b2892009-08-12 18:43:14 +10001547/*
1548 * Indirect registers accessor
1549 */
1550static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1551{
1552 uint32_t r;
1553
1554 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1555 r = RREG32(RADEON_PCIE_DATA);
1556 return r;
1557}
1558
1559static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1560{
1561 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1562 WREG32(RADEON_PCIE_DATA, (v));
1563}
1564
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001565void r100_pll_errata_after_index(struct radeon_device *rdev);
1566
1567
1568/*
1569 * ASICs helpers.
1570 */
Dave Airlieb995e432009-07-14 02:02:32 +10001571#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1572 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001573#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1574 (rdev->family == CHIP_RV200) || \
1575 (rdev->family == CHIP_RS100) || \
1576 (rdev->family == CHIP_RS200) || \
1577 (rdev->family == CHIP_RV250) || \
1578 (rdev->family == CHIP_RV280) || \
1579 (rdev->family == CHIP_RS300))
1580#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1581 (rdev->family == CHIP_RV350) || \
1582 (rdev->family == CHIP_R350) || \
1583 (rdev->family == CHIP_RV380) || \
1584 (rdev->family == CHIP_R420) || \
1585 (rdev->family == CHIP_R423) || \
1586 (rdev->family == CHIP_RV410) || \
1587 (rdev->family == CHIP_RS400) || \
1588 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001589#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1590 (rdev->ddev->pdev->device == 0x9443) || \
1591 (rdev->ddev->pdev->device == 0x944B) || \
1592 (rdev->ddev->pdev->device == 0x9506) || \
1593 (rdev->ddev->pdev->device == 0x9509) || \
1594 (rdev->ddev->pdev->device == 0x950F) || \
1595 (rdev->ddev->pdev->device == 0x689C) || \
1596 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001597#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001598#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1599 (rdev->family == CHIP_RS690) || \
1600 (rdev->family == CHIP_RS740) || \
1601 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001602#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1603#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001604#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001605#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1606 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001607#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001608
1609/*
1610 * BIOS helpers.
1611 */
1612#define RBIOS8(i) (rdev->bios[i])
1613#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1614#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1615
1616int radeon_combios_init(struct radeon_device *rdev);
1617void radeon_combios_fini(struct radeon_device *rdev);
1618int radeon_atombios_init(struct radeon_device *rdev);
1619void radeon_atombios_fini(struct radeon_device *rdev);
1620
1621
1622/*
1623 * RING helpers.
1624 */
Andi Kleence580fa2011-10-13 16:08:47 -07001625#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001626static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001627{
Christian Könige32eb502011-10-23 12:56:27 +02001628 ring->ring[ring->wptr++] = v;
1629 ring->wptr &= ring->ptr_mask;
1630 ring->count_dw--;
1631 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001632}
Andi Kleence580fa2011-10-13 16:08:47 -07001633#else
1634/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001635void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001636#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001637
1638/*
1639 * ASICs macro.
1640 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001641#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001642#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1643#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1644#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001645#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001646#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Christian König7b1f2482011-09-23 15:11:23 +02001647#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001648#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001649#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1650#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001651#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Christian König7b1f2482011-09-23 15:11:23 +02001652#define radeon_ring_test(rdev, cp) (rdev)->asic->ring_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001653#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001654#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001655#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1656#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001657#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Christian König4c87bc22011-10-19 19:02:21 +02001658#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1659#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001660#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1661#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1662#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001663#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001664#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001665#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001666#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001667#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001668#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1669#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001670#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1671#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001672#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001673#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1674#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1675#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1676#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001677#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001678#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1679#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1680#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001681#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1682#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001683#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1684#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1685#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001686
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001687/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001688/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001689extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001690extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001691extern int radeon_modeset_init(struct radeon_device *rdev);
1692extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001693extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001694extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001695extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001696extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001697extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001698extern void radeon_wb_fini(struct radeon_device *rdev);
1699extern int radeon_wb_init(struct radeon_device *rdev);
1700extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001701extern void radeon_surface_init(struct radeon_device *rdev);
1702extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001703extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001704extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001705extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001706extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001707extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1708extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001709extern int radeon_resume_kms(struct drm_device *dev);
1710extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001711extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001712
Daniel Vetter3574dda2011-02-18 17:59:19 +01001713/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001714 * vm
1715 */
1716int radeon_vm_manager_init(struct radeon_device *rdev);
1717void radeon_vm_manager_fini(struct radeon_device *rdev);
1718int radeon_vm_manager_start(struct radeon_device *rdev);
1719int radeon_vm_manager_suspend(struct radeon_device *rdev);
1720int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
1721void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
1722int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm);
1723void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
1724int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1725 struct radeon_vm *vm,
1726 struct radeon_bo *bo,
1727 struct ttm_mem_reg *mem);
1728void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1729 struct radeon_bo *bo);
1730int radeon_vm_bo_add(struct radeon_device *rdev,
1731 struct radeon_vm *vm,
1732 struct radeon_bo *bo,
1733 uint64_t offset,
1734 uint32_t flags);
1735int radeon_vm_bo_rmv(struct radeon_device *rdev,
1736 struct radeon_vm *vm,
1737 struct radeon_bo *bo);
1738
1739
1740/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001741 * R600 vram scratch functions
1742 */
1743int r600_vram_scratch_init(struct radeon_device *rdev);
1744void r600_vram_scratch_fini(struct radeon_device *rdev);
1745
1746/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001747 * r600 functions used by radeon_encoder.c
1748 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001749extern void r600_hdmi_enable(struct drm_encoder *encoder);
1750extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001751extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001752
Alex Deucher0af62b02011-01-06 21:19:31 -05001753extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001754extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001755
Alberto Miloned7a29522010-07-06 11:40:24 -04001756/* radeon_acpi.c */
1757#if defined(CONFIG_ACPI)
1758extern int radeon_acpi_init(struct radeon_device *rdev);
1759#else
1760static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1761#endif
1762
Jerome Glisse4c788672009-11-20 14:29:23 +01001763#include "radeon_object.h"
1764
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001765#endif