blob: c1b88a84b6d9741c774dc7f62d3f4375d935da61 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilson05394f32010-11-08 19:18:58 +000099 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "P";
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800101 else if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "p";
103 else
104 return " ";
105}
106
Chris Wilson05394f32010-11-08 19:18:58 +0000107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000108{
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000115}
116
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
127
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100148 if (obj->pin_display)
149 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100175}
176
Oscar Mateo273497e2014-05-22 14:13:37 +0100177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700178{
179 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
Ben Gamari433e12f2009-02-17 20:08:51 -0500184static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500185{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100186 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500189 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700192 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500199
Ben Widawskyca191b12013-07-31 17:00:14 -0700200 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 switch (list) {
202 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
206 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100207 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700208 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500210 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500213 }
214
Chris Wilson8f2480f2010-09-26 11:44:19 +0100215 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500223 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100224 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700225
Chris Wilson8f2480f2010-09-26 11:44:19 +0100226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500228 return 0;
229}
230
Chris Wilson6d2b8882013-08-07 18:30:54 +0100231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100236 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100244 struct drm_info_node *node = m->private;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200261 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200271 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200283 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
Chris Wilson6299f992010-11-24 12:23:44 +0000292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700294 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000295 ++count; \
296 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700297 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000298 ++mappable_count; \
299 } \
300 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400301} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000302
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000304 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100305 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000315 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100316
317 stats->count++;
318 stats->total += obj->base.size;
319
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
Chris Wilson6313c202014-03-19 13:45:45 +0000323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
336 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100346 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100355 }
356
Chris Wilson6313c202014-03-19 13:45:45 +0000357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100360 return 0;
361}
362
Ben Widawskyca191b12013-07-31 17:00:14 -0700363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100375{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100376 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000381 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700382 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100383 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700384 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
Chris Wilson6299f992010-11-24 12:23:44 +0000391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700396 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700401 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
405 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700406 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
Chris Wilsonb7abb712012-08-20 11:33:30 +0200410 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200412 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
Chris Wilson6299f992010-11-24 12:23:44 +0000418 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000420 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700421 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000422 ++count;
423 }
424 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700425 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000426 ++mappable_count;
427 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
Chris Wilson6299f992010-11-24 12:23:44 +0000432 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
Ben Widawsky93d18792013-01-17 12:45:17 -0800440 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100443
Damien Lespiau267f0c92013-06-24 22:59:48 +0100444 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900447 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100448
449 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000450 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100451 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100452 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100453 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900463 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
Chris Wilson6313c202014-03-19 13:45:45 +0000468 stats.global,
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000469 stats.shared,
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100470 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900471 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100472 }
473
Chris Wilson73aa8082010-09-30 11:46:12 +0100474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100479static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000480{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100481 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000482 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100483 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100496 continue;
497
Damien Lespiau267f0c92013-06-24 22:59:48 +0100498 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000499 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100500 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000501 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100516 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100517 struct drm_device *dev = node->minor->dev;
518 unsigned long flags;
519 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100525
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100526 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100529 struct intel_unpin_work *work;
530
531 spin_lock_irqsave(&dev->event_lock, flags);
532 work = crtc->unpin_work;
533 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100535 pipe, plane);
536 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000537 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800538 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 pipe, plane);
540 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800541 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100542 pipe, plane);
543 }
544 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100545 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100546 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100547 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000548 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100549
550 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000551 struct drm_i915_gem_object *obj = work->old_fb_obj;
552 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700553 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
554 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 }
556 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000557 struct drm_i915_gem_object *obj = work->pending_flip_obj;
558 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700559 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
560 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100561 }
562 }
563 spin_unlock_irqrestore(&dev->event_lock, flags);
564 }
565
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200566 mutex_unlock(&dev->struct_mutex);
567
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100568 return 0;
569}
570
Ben Gamari20172632009-02-17 20:08:50 -0500571static int i915_gem_request_info(struct seq_file *m, void *data)
572{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100573 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500574 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300575 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100576 struct intel_engine_cs *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500577 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100578 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100579
580 ret = mutex_lock_interruptible(&dev->struct_mutex);
581 if (ret)
582 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500583
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100584 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100585 for_each_ring(ring, dev_priv, i) {
586 if (list_empty(&ring->request_list))
587 continue;
588
589 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100590 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100591 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100592 list) {
593 seq_printf(m, " %d @ %d\n",
594 gem_request->seqno,
595 (int) (jiffies - gem_request->emitted_jiffies));
596 }
597 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500598 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100599 mutex_unlock(&dev->struct_mutex);
600
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100601 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100602 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100603
Ben Gamari20172632009-02-17 20:08:50 -0500604 return 0;
605}
606
Chris Wilsonb2223492010-10-27 15:27:33 +0100607static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100608 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100609{
610 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200611 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100612 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100613 }
614}
615
Ben Gamari20172632009-02-17 20:08:50 -0500616static int i915_gem_seqno_info(struct seq_file *m, void *data)
617{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100618 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500619 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300620 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100621 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100623
624 ret = mutex_lock_interruptible(&dev->struct_mutex);
625 if (ret)
626 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200627 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500628
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100629 for_each_ring(ring, dev_priv, i)
630 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100631
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200632 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100633 mutex_unlock(&dev->struct_mutex);
634
Ben Gamari20172632009-02-17 20:08:50 -0500635 return 0;
636}
637
638
639static int i915_interrupt_info(struct seq_file *m, void *data)
640{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100641 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500642 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300643 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100644 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800645 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100646
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200650 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500651
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300652 if (IS_CHERRYVIEW(dev)) {
653 int i;
654 seq_printf(m, "Master Interrupt Control:\t%08x\n",
655 I915_READ(GEN8_MASTER_IRQ));
656
657 seq_printf(m, "Display IER:\t%08x\n",
658 I915_READ(VLV_IER));
659 seq_printf(m, "Display IIR:\t%08x\n",
660 I915_READ(VLV_IIR));
661 seq_printf(m, "Display IIR_RW:\t%08x\n",
662 I915_READ(VLV_IIR_RW));
663 seq_printf(m, "Display IMR:\t%08x\n",
664 I915_READ(VLV_IMR));
665 for_each_pipe(pipe)
666 seq_printf(m, "Pipe %c stat:\t%08x\n",
667 pipe_name(pipe),
668 I915_READ(PIPESTAT(pipe)));
669
670 seq_printf(m, "Port hotplug:\t%08x\n",
671 I915_READ(PORT_HOTPLUG_EN));
672 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
673 I915_READ(VLV_DPFLIPSTAT));
674 seq_printf(m, "DPINVGTT:\t%08x\n",
675 I915_READ(DPINVGTT));
676
677 for (i = 0; i < 4; i++) {
678 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
679 i, I915_READ(GEN8_GT_IMR(i)));
680 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
681 i, I915_READ(GEN8_GT_IIR(i)));
682 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
683 i, I915_READ(GEN8_GT_IER(i)));
684 }
685
686 seq_printf(m, "PCU interrupt mask:\t%08x\n",
687 I915_READ(GEN8_PCU_IMR));
688 seq_printf(m, "PCU interrupt identity:\t%08x\n",
689 I915_READ(GEN8_PCU_IIR));
690 seq_printf(m, "PCU interrupt enable:\t%08x\n",
691 I915_READ(GEN8_PCU_IER));
692 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700693 seq_printf(m, "Master Interrupt Control:\t%08x\n",
694 I915_READ(GEN8_MASTER_IRQ));
695
696 for (i = 0; i < 4; i++) {
697 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
698 i, I915_READ(GEN8_GT_IMR(i)));
699 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
700 i, I915_READ(GEN8_GT_IIR(i)));
701 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
702 i, I915_READ(GEN8_GT_IER(i)));
703 }
704
Damien Lespiau07d27e22014-03-03 17:31:46 +0000705 for_each_pipe(pipe) {
Ben Widawskya123f152013-11-02 21:07:10 -0700706 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000707 pipe_name(pipe),
708 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700709 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000710 pipe_name(pipe),
711 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700712 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000713 pipe_name(pipe),
714 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700715 }
716
717 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
718 I915_READ(GEN8_DE_PORT_IMR));
719 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
720 I915_READ(GEN8_DE_PORT_IIR));
721 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
722 I915_READ(GEN8_DE_PORT_IER));
723
724 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
725 I915_READ(GEN8_DE_MISC_IMR));
726 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
727 I915_READ(GEN8_DE_MISC_IIR));
728 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
729 I915_READ(GEN8_DE_MISC_IER));
730
731 seq_printf(m, "PCU interrupt mask:\t%08x\n",
732 I915_READ(GEN8_PCU_IMR));
733 seq_printf(m, "PCU interrupt identity:\t%08x\n",
734 I915_READ(GEN8_PCU_IIR));
735 seq_printf(m, "PCU interrupt enable:\t%08x\n",
736 I915_READ(GEN8_PCU_IER));
737 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700738 seq_printf(m, "Display IER:\t%08x\n",
739 I915_READ(VLV_IER));
740 seq_printf(m, "Display IIR:\t%08x\n",
741 I915_READ(VLV_IIR));
742 seq_printf(m, "Display IIR_RW:\t%08x\n",
743 I915_READ(VLV_IIR_RW));
744 seq_printf(m, "Display IMR:\t%08x\n",
745 I915_READ(VLV_IMR));
746 for_each_pipe(pipe)
747 seq_printf(m, "Pipe %c stat:\t%08x\n",
748 pipe_name(pipe),
749 I915_READ(PIPESTAT(pipe)));
750
751 seq_printf(m, "Master IER:\t%08x\n",
752 I915_READ(VLV_MASTER_IER));
753
754 seq_printf(m, "Render IER:\t%08x\n",
755 I915_READ(GTIER));
756 seq_printf(m, "Render IIR:\t%08x\n",
757 I915_READ(GTIIR));
758 seq_printf(m, "Render IMR:\t%08x\n",
759 I915_READ(GTIMR));
760
761 seq_printf(m, "PM IER:\t\t%08x\n",
762 I915_READ(GEN6_PMIER));
763 seq_printf(m, "PM IIR:\t\t%08x\n",
764 I915_READ(GEN6_PMIIR));
765 seq_printf(m, "PM IMR:\t\t%08x\n",
766 I915_READ(GEN6_PMIMR));
767
768 seq_printf(m, "Port hotplug:\t%08x\n",
769 I915_READ(PORT_HOTPLUG_EN));
770 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
771 I915_READ(VLV_DPFLIPSTAT));
772 seq_printf(m, "DPINVGTT:\t%08x\n",
773 I915_READ(DPINVGTT));
774
775 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800776 seq_printf(m, "Interrupt enable: %08x\n",
777 I915_READ(IER));
778 seq_printf(m, "Interrupt identity: %08x\n",
779 I915_READ(IIR));
780 seq_printf(m, "Interrupt mask: %08x\n",
781 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 for_each_pipe(pipe)
783 seq_printf(m, "Pipe %c stat: %08x\n",
784 pipe_name(pipe),
785 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800786 } else {
787 seq_printf(m, "North Display Interrupt enable: %08x\n",
788 I915_READ(DEIER));
789 seq_printf(m, "North Display Interrupt identity: %08x\n",
790 I915_READ(DEIIR));
791 seq_printf(m, "North Display Interrupt mask: %08x\n",
792 I915_READ(DEIMR));
793 seq_printf(m, "South Display Interrupt enable: %08x\n",
794 I915_READ(SDEIER));
795 seq_printf(m, "South Display Interrupt identity: %08x\n",
796 I915_READ(SDEIIR));
797 seq_printf(m, "South Display Interrupt mask: %08x\n",
798 I915_READ(SDEIMR));
799 seq_printf(m, "Graphics Interrupt enable: %08x\n",
800 I915_READ(GTIER));
801 seq_printf(m, "Graphics Interrupt identity: %08x\n",
802 I915_READ(GTIIR));
803 seq_printf(m, "Graphics Interrupt mask: %08x\n",
804 I915_READ(GTIMR));
805 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100806 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700807 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100808 seq_printf(m,
809 "Graphics Interrupt mask (%s): %08x\n",
810 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000811 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100812 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000813 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200814 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100815 mutex_unlock(&dev->struct_mutex);
816
Ben Gamari20172632009-02-17 20:08:50 -0500817 return 0;
818}
819
Chris Wilsona6172a82009-02-11 14:26:38 +0000820static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
821{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100822 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000823 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300824 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100825 int i, ret;
826
827 ret = mutex_lock_interruptible(&dev->struct_mutex);
828 if (ret)
829 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000830
831 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
832 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
833 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000834 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000835
Chris Wilson6c085a72012-08-20 11:40:46 +0200836 seq_printf(m, "Fence %d, pin count = %d, object = ",
837 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100838 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100839 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100840 else
Chris Wilson05394f32010-11-08 19:18:58 +0000841 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100842 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000843 }
844
Chris Wilson05394f32010-11-08 19:18:58 +0000845 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000846 return 0;
847}
848
Ben Gamari20172632009-02-17 20:08:50 -0500849static int i915_hws_info(struct seq_file *m, void *data)
850{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100851 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500852 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300853 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100854 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100855 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100856 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500857
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000858 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100859 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500860 if (hws == NULL)
861 return 0;
862
863 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
864 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
865 i * 4,
866 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
867 }
868 return 0;
869}
870
Daniel Vetterd5442302012-04-27 15:17:40 +0200871static ssize_t
872i915_error_state_write(struct file *filp,
873 const char __user *ubuf,
874 size_t cnt,
875 loff_t *ppos)
876{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300877 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200878 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200879 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200880
881 DRM_DEBUG_DRIVER("Resetting error state\n");
882
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200883 ret = mutex_lock_interruptible(&dev->struct_mutex);
884 if (ret)
885 return ret;
886
Daniel Vetterd5442302012-04-27 15:17:40 +0200887 i915_destroy_error_state(dev);
888 mutex_unlock(&dev->struct_mutex);
889
890 return cnt;
891}
892
893static int i915_error_state_open(struct inode *inode, struct file *file)
894{
895 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200896 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200897
898 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
899 if (!error_priv)
900 return -ENOMEM;
901
902 error_priv->dev = dev;
903
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300904 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200905
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300906 file->private_data = error_priv;
907
908 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200909}
910
911static int i915_error_state_release(struct inode *inode, struct file *file)
912{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300913 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200914
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300915 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200916 kfree(error_priv);
917
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300918 return 0;
919}
920
921static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
922 size_t count, loff_t *pos)
923{
924 struct i915_error_state_file_priv *error_priv = file->private_data;
925 struct drm_i915_error_state_buf error_str;
926 loff_t tmp_pos = 0;
927 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300928 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300929
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300930 ret = i915_error_state_buf_init(&error_str, count, *pos);
931 if (ret)
932 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300933
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300934 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300935 if (ret)
936 goto out;
937
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300938 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
939 error_str.buf,
940 error_str.bytes);
941
942 if (ret_count < 0)
943 ret = ret_count;
944 else
945 *pos = error_str.start + ret_count;
946out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300947 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300948 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200949}
950
951static const struct file_operations i915_error_state_fops = {
952 .owner = THIS_MODULE,
953 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300954 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200955 .write = i915_error_state_write,
956 .llseek = default_llseek,
957 .release = i915_error_state_release,
958};
959
Kees Cook647416f2013-03-10 14:10:06 -0700960static int
961i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200962{
Kees Cook647416f2013-03-10 14:10:06 -0700963 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300964 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200965 int ret;
966
967 ret = mutex_lock_interruptible(&dev->struct_mutex);
968 if (ret)
969 return ret;
970
Kees Cook647416f2013-03-10 14:10:06 -0700971 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200972 mutex_unlock(&dev->struct_mutex);
973
Kees Cook647416f2013-03-10 14:10:06 -0700974 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200975}
976
Kees Cook647416f2013-03-10 14:10:06 -0700977static int
978i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200979{
Kees Cook647416f2013-03-10 14:10:06 -0700980 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200981 int ret;
982
Mika Kuoppala40633212012-12-04 15:12:00 +0200983 ret = mutex_lock_interruptible(&dev->struct_mutex);
984 if (ret)
985 return ret;
986
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200987 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200988 mutex_unlock(&dev->struct_mutex);
989
Kees Cook647416f2013-03-10 14:10:06 -0700990 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200991}
992
Kees Cook647416f2013-03-10 14:10:06 -0700993DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
994 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300995 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200996
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997static int i915_rstdby_delays(struct seq_file *m, void *unused)
998{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100999 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001000 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001001 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001002 u16 crstanddelay;
1003 int ret;
1004
1005 ret = mutex_lock_interruptible(&dev->struct_mutex);
1006 if (ret)
1007 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001008 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001009
1010 crstanddelay = I915_READ16(CRSTANDVID);
1011
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001012 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001013 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001014
1015 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
1016
1017 return 0;
1018}
1019
Deepak Sadb4bd12014-03-31 11:30:02 +05301020static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001021{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001022 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001023 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001024 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001025 int ret = 0;
1026
1027 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001029 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1030
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001031 if (IS_GEN5(dev)) {
1032 u16 rgvswctl = I915_READ16(MEMSWCTL);
1033 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1034
1035 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1036 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1037 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1038 MEMSTAT_VID_SHIFT);
1039 seq_printf(m, "Current P-state: %d\n",
1040 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001041 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1042 IS_BROADWELL(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001043 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1044 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1045 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001046 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001047 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001048 u32 rpupei, rpcurup, rpprevup;
1049 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001050 int max_freq;
1051
1052 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001053 ret = mutex_lock_interruptible(&dev->struct_mutex);
1054 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001055 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001056
Deepak Sc8d9a592013-11-23 14:55:42 +05301057 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001058
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001059 reqf = I915_READ(GEN6_RPNSWREQ);
1060 reqf &= ~GEN6_TURBO_DISABLE;
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001061 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001062 reqf >>= 24;
1063 else
1064 reqf >>= 25;
1065 reqf *= GT_FREQUENCY_MULTIPLIER;
1066
Chris Wilson0d8f9492014-03-27 09:06:14 +00001067 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1068 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1069 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1070
Jesse Barnesccab5c82011-01-18 15:49:25 -08001071 rpstat = I915_READ(GEN6_RPSTAT1);
1072 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1073 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1074 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1075 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1076 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1077 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001078 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001079 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1080 else
1081 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1082 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001083
Deepak Sc8d9a592013-11-23 14:55:42 +05301084 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001085 mutex_unlock(&dev->struct_mutex);
1086
Chris Wilson0d8f9492014-03-27 09:06:14 +00001087 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1088 I915_READ(GEN6_PMIER),
1089 I915_READ(GEN6_PMIMR),
1090 I915_READ(GEN6_PMISR),
1091 I915_READ(GEN6_PMIIR),
1092 I915_READ(GEN6_PMINTRMSK));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001094 seq_printf(m, "Render p-state ratio: %d\n",
1095 (gt_perf_status & 0xff00) >> 8);
1096 seq_printf(m, "Render p-state VID: %d\n",
1097 gt_perf_status & 0xff);
1098 seq_printf(m, "Render p-state limit: %d\n",
1099 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001100 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1101 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1102 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1103 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001104 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001105 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001106 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1107 GEN6_CURICONT_MASK);
1108 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1109 GEN6_CURBSYTAVG_MASK);
1110 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1111 GEN6_CURBSYTAVG_MASK);
1112 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1113 GEN6_CURIAVG_MASK);
1114 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1115 GEN6_CURBSYTAVG_MASK);
1116 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1117 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001118
1119 max_freq = (rp_state_cap & 0xff0000) >> 16;
1120 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001121 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001122
1123 max_freq = (rp_state_cap & 0xff00) >> 8;
1124 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001125 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001126
1127 max_freq = rp_state_cap & 0xff;
1128 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001129 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001130
1131 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001132 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001133 } else if (IS_VALLEYVIEW(dev)) {
1134 u32 freq_sts, val;
1135
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001136 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001137 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001138 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1139 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1140
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001141 val = valleyview_rps_max_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001142 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001143 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001144
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001145 val = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001146 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001147 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001148
1149 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001150 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001151 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001152 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001153 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001155
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001156out:
1157 intel_runtime_pm_put(dev_priv);
1158 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001159}
1160
1161static int i915_delayfreq_table(struct seq_file *m, void *unused)
1162{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001163 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001164 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001165 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001166 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001167 int ret, i;
1168
1169 ret = mutex_lock_interruptible(&dev->struct_mutex);
1170 if (ret)
1171 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001172 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001173
1174 for (i = 0; i < 16; i++) {
1175 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001176 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1177 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001178 }
1179
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001180 intel_runtime_pm_put(dev_priv);
1181
Ben Widawsky616fdb52011-10-05 11:44:54 -07001182 mutex_unlock(&dev->struct_mutex);
1183
Jesse Barnesf97108d2010-01-29 11:27:07 -08001184 return 0;
1185}
1186
1187static inline int MAP_TO_MV(int map)
1188{
1189 return 1250 - (map * 25);
1190}
1191
1192static int i915_inttoext_table(struct seq_file *m, void *unused)
1193{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001194 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001195 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001196 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001197 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001198 int ret, i;
1199
1200 ret = mutex_lock_interruptible(&dev->struct_mutex);
1201 if (ret)
1202 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001203 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001204
1205 for (i = 1; i <= 32; i++) {
1206 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1207 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1208 }
1209
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001210 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001211 mutex_unlock(&dev->struct_mutex);
1212
Jesse Barnesf97108d2010-01-29 11:27:07 -08001213 return 0;
1214}
1215
Ben Widawsky4d855292011-12-12 19:34:16 -08001216static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001217{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001218 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001219 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001220 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001221 u32 rgvmodectl, rstdbyctl;
1222 u16 crstandvid;
1223 int ret;
1224
1225 ret = mutex_lock_interruptible(&dev->struct_mutex);
1226 if (ret)
1227 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001228 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001229
1230 rgvmodectl = I915_READ(MEMMODECTL);
1231 rstdbyctl = I915_READ(RSTDBYCTL);
1232 crstandvid = I915_READ16(CRSTANDVID);
1233
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001234 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001235 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001236
1237 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1238 "yes" : "no");
1239 seq_printf(m, "Boost freq: %d\n",
1240 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1241 MEMMODE_BOOST_FREQ_SHIFT);
1242 seq_printf(m, "HW control enabled: %s\n",
1243 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1244 seq_printf(m, "SW control enabled: %s\n",
1245 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1246 seq_printf(m, "Gated voltage change: %s\n",
1247 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1248 seq_printf(m, "Starting frequency: P%d\n",
1249 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001250 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001251 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001252 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1253 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1254 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1255 seq_printf(m, "Render standby enabled: %s\n",
1256 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001257 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001258 switch (rstdbyctl & RSX_STATUS_MASK) {
1259 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001260 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001261 break;
1262 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001263 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001264 break;
1265 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001266 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001267 break;
1268 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001269 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001270 break;
1271 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001272 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001273 break;
1274 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001275 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001276 break;
1277 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001278 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001279 break;
1280 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001281
1282 return 0;
1283}
1284
Deepak S669ab5a2014-01-10 15:18:26 +05301285static int vlv_drpc_info(struct seq_file *m)
1286{
1287
Damien Lespiau9f25d002014-05-13 15:30:28 +01001288 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301289 struct drm_device *dev = node->minor->dev;
1290 struct drm_i915_private *dev_priv = dev->dev_private;
1291 u32 rpmodectl1, rcctl1;
1292 unsigned fw_rendercount = 0, fw_mediacount = 0;
1293
Imre Deakd46c0512014-04-14 20:24:27 +03001294 intel_runtime_pm_get(dev_priv);
1295
Deepak S669ab5a2014-01-10 15:18:26 +05301296 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1297 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1298
Imre Deakd46c0512014-04-14 20:24:27 +03001299 intel_runtime_pm_put(dev_priv);
1300
Deepak S669ab5a2014-01-10 15:18:26 +05301301 seq_printf(m, "Video Turbo Mode: %s\n",
1302 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1303 seq_printf(m, "Turbo enabled: %s\n",
1304 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1305 seq_printf(m, "HW control enabled: %s\n",
1306 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1307 seq_printf(m, "SW control enabled: %s\n",
1308 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1309 GEN6_RP_MEDIA_SW_MODE));
1310 seq_printf(m, "RC6 Enabled: %s\n",
1311 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1312 GEN6_RC_CTL_EI_MODE(1))));
1313 seq_printf(m, "Render Power Well: %s\n",
1314 (I915_READ(VLV_GTLC_PW_STATUS) &
1315 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1316 seq_printf(m, "Media Power Well: %s\n",
1317 (I915_READ(VLV_GTLC_PW_STATUS) &
1318 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1319
Imre Deak9cc19be2014-04-14 20:24:24 +03001320 seq_printf(m, "Render RC6 residency since boot: %u\n",
1321 I915_READ(VLV_GT_RENDER_RC6));
1322 seq_printf(m, "Media RC6 residency since boot: %u\n",
1323 I915_READ(VLV_GT_MEDIA_RC6));
1324
Deepak S669ab5a2014-01-10 15:18:26 +05301325 spin_lock_irq(&dev_priv->uncore.lock);
1326 fw_rendercount = dev_priv->uncore.fw_rendercount;
1327 fw_mediacount = dev_priv->uncore.fw_mediacount;
1328 spin_unlock_irq(&dev_priv->uncore.lock);
1329
1330 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1331 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1332
1333
1334 return 0;
1335}
1336
1337
Ben Widawsky4d855292011-12-12 19:34:16 -08001338static int gen6_drpc_info(struct seq_file *m)
1339{
1340
Damien Lespiau9f25d002014-05-13 15:30:28 +01001341 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001342 struct drm_device *dev = node->minor->dev;
1343 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001344 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001345 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001346 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001347
1348 ret = mutex_lock_interruptible(&dev->struct_mutex);
1349 if (ret)
1350 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001351 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001352
Chris Wilson907b28c2013-07-19 20:36:52 +01001353 spin_lock_irq(&dev_priv->uncore.lock);
1354 forcewake_count = dev_priv->uncore.forcewake_count;
1355 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001356
1357 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001358 seq_puts(m, "RC information inaccurate because somebody "
1359 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001360 } else {
1361 /* NB: we cannot use forcewake, else we read the wrong values */
1362 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1363 udelay(10);
1364 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1365 }
1366
1367 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001368 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001369
1370 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1371 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1372 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001373 mutex_lock(&dev_priv->rps.hw_lock);
1374 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1375 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001376
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001377 intel_runtime_pm_put(dev_priv);
1378
Ben Widawsky4d855292011-12-12 19:34:16 -08001379 seq_printf(m, "Video Turbo Mode: %s\n",
1380 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1381 seq_printf(m, "HW control enabled: %s\n",
1382 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1383 seq_printf(m, "SW control enabled: %s\n",
1384 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1385 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001386 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001387 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1388 seq_printf(m, "RC6 Enabled: %s\n",
1389 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1390 seq_printf(m, "Deep RC6 Enabled: %s\n",
1391 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1392 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1393 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001394 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001395 switch (gt_core_status & GEN6_RCn_MASK) {
1396 case GEN6_RC0:
1397 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001398 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001399 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001400 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001401 break;
1402 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001403 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001404 break;
1405 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001406 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001407 break;
1408 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001409 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001410 break;
1411 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001412 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001413 break;
1414 }
1415
1416 seq_printf(m, "Core Power Down: %s\n",
1417 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001418
1419 /* Not exactly sure what this is */
1420 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1421 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1422 seq_printf(m, "RC6 residency since boot: %u\n",
1423 I915_READ(GEN6_GT_GFX_RC6));
1424 seq_printf(m, "RC6+ residency since boot: %u\n",
1425 I915_READ(GEN6_GT_GFX_RC6p));
1426 seq_printf(m, "RC6++ residency since boot: %u\n",
1427 I915_READ(GEN6_GT_GFX_RC6pp));
1428
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001429 seq_printf(m, "RC6 voltage: %dmV\n",
1430 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1431 seq_printf(m, "RC6+ voltage: %dmV\n",
1432 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1433 seq_printf(m, "RC6++ voltage: %dmV\n",
1434 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001435 return 0;
1436}
1437
1438static int i915_drpc_info(struct seq_file *m, void *unused)
1439{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001440 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001441 struct drm_device *dev = node->minor->dev;
1442
Deepak S669ab5a2014-01-10 15:18:26 +05301443 if (IS_VALLEYVIEW(dev))
1444 return vlv_drpc_info(m);
1445 else if (IS_GEN6(dev) || IS_GEN7(dev))
Ben Widawsky4d855292011-12-12 19:34:16 -08001446 return gen6_drpc_info(m);
1447 else
1448 return ironlake_drpc_info(m);
1449}
1450
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001451static int i915_fbc_status(struct seq_file *m, void *unused)
1452{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001453 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001454 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001455 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001456
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001457 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001458 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001459 return 0;
1460 }
1461
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001462 intel_runtime_pm_get(dev_priv);
1463
Adam Jacksonee5382a2010-04-23 11:17:39 -04001464 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001465 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001466 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001467 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001468 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001469 case FBC_OK:
1470 seq_puts(m, "FBC actived, but currently disabled in hardware");
1471 break;
1472 case FBC_UNSUPPORTED:
1473 seq_puts(m, "unsupported by this chipset");
1474 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001475 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001476 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001477 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001478 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001479 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001480 break;
1481 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001482 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001483 break;
1484 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001485 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001486 break;
1487 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001488 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001489 break;
1490 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001491 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001492 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001493 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001494 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001495 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001496 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001497 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001498 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001499 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001500 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001501 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001502 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001503 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001504 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001505 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001506 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001507
1508 intel_runtime_pm_put(dev_priv);
1509
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001510 return 0;
1511}
1512
Paulo Zanoni92d44622013-05-31 16:33:24 -03001513static int i915_ips_status(struct seq_file *m, void *unused)
1514{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001515 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001516 struct drm_device *dev = node->minor->dev;
1517 struct drm_i915_private *dev_priv = dev->dev_private;
1518
Damien Lespiauf5adf942013-06-24 18:29:34 +01001519 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001520 seq_puts(m, "not supported\n");
1521 return 0;
1522 }
1523
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001524 intel_runtime_pm_get(dev_priv);
1525
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001526 seq_printf(m, "Enabled by kernel parameter: %s\n",
1527 yesno(i915.enable_ips));
1528
1529 if (INTEL_INFO(dev)->gen >= 8) {
1530 seq_puts(m, "Currently: unknown\n");
1531 } else {
1532 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1533 seq_puts(m, "Currently: enabled\n");
1534 else
1535 seq_puts(m, "Currently: disabled\n");
1536 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001537
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001538 intel_runtime_pm_put(dev_priv);
1539
Paulo Zanoni92d44622013-05-31 16:33:24 -03001540 return 0;
1541}
1542
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001543static int i915_sr_status(struct seq_file *m, void *unused)
1544{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001545 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001546 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001547 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001548 bool sr_enabled = false;
1549
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001550 intel_runtime_pm_get(dev_priv);
1551
Yuanhan Liu13982612010-12-15 15:42:31 +08001552 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001553 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001554 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001555 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1556 else if (IS_I915GM(dev))
1557 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1558 else if (IS_PINEVIEW(dev))
1559 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1560
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001561 intel_runtime_pm_put(dev_priv);
1562
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001563 seq_printf(m, "self-refresh: %s\n",
1564 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001565
1566 return 0;
1567}
1568
Jesse Barnes7648fa92010-05-20 14:28:11 -07001569static int i915_emon_status(struct seq_file *m, void *unused)
1570{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001571 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001572 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001573 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001574 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001575 int ret;
1576
Chris Wilson582be6b2012-04-30 19:35:02 +01001577 if (!IS_GEN5(dev))
1578 return -ENODEV;
1579
Chris Wilsonde227ef2010-07-03 07:58:38 +01001580 ret = mutex_lock_interruptible(&dev->struct_mutex);
1581 if (ret)
1582 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001583
1584 temp = i915_mch_val(dev_priv);
1585 chipset = i915_chipset_val(dev_priv);
1586 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001587 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001588
1589 seq_printf(m, "GMCH temp: %ld\n", temp);
1590 seq_printf(m, "Chipset power: %ld\n", chipset);
1591 seq_printf(m, "GFX power: %ld\n", gfx);
1592 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1593
1594 return 0;
1595}
1596
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001597static int i915_ring_freq_table(struct seq_file *m, void *unused)
1598{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001599 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001600 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001601 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001602 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001603 int gpu_freq, ia_freq;
1604
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001605 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001606 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001607 return 0;
1608 }
1609
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001610 intel_runtime_pm_get(dev_priv);
1611
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001612 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1613
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001614 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001615 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001616 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001617
Damien Lespiau267f0c92013-06-24 22:59:48 +01001618 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001619
Ben Widawskyb39fb292014-03-19 18:31:11 -07001620 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1621 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001622 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001623 ia_freq = gpu_freq;
1624 sandybridge_pcode_read(dev_priv,
1625 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1626 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001627 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1628 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1629 ((ia_freq >> 0) & 0xff) * 100,
1630 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001631 }
1632
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001633 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001634
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001635out:
1636 intel_runtime_pm_put(dev_priv);
1637 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001638}
1639
Jesse Barnes7648fa92010-05-20 14:28:11 -07001640static int i915_gfxec(struct seq_file *m, void *unused)
1641{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001642 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001643 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001644 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001645 int ret;
1646
1647 ret = mutex_lock_interruptible(&dev->struct_mutex);
1648 if (ret)
1649 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001650 intel_runtime_pm_get(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001651
1652 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001653 intel_runtime_pm_put(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001654
Ben Widawsky616fdb52011-10-05 11:44:54 -07001655 mutex_unlock(&dev->struct_mutex);
1656
Jesse Barnes7648fa92010-05-20 14:28:11 -07001657 return 0;
1658}
1659
Chris Wilson44834a62010-08-19 16:09:23 +01001660static int i915_opregion(struct seq_file *m, void *unused)
1661{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001662 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001663 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001664 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001665 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001666 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001667 int ret;
1668
Daniel Vetter0d38f002012-04-21 22:49:10 +02001669 if (data == NULL)
1670 return -ENOMEM;
1671
Chris Wilson44834a62010-08-19 16:09:23 +01001672 ret = mutex_lock_interruptible(&dev->struct_mutex);
1673 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001674 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001675
Daniel Vetter0d38f002012-04-21 22:49:10 +02001676 if (opregion->header) {
1677 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1678 seq_write(m, data, OPREGION_SIZE);
1679 }
Chris Wilson44834a62010-08-19 16:09:23 +01001680
1681 mutex_unlock(&dev->struct_mutex);
1682
Daniel Vetter0d38f002012-04-21 22:49:10 +02001683out:
1684 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001685 return 0;
1686}
1687
Chris Wilson37811fc2010-08-25 22:45:57 +01001688static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1689{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001690 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001691 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001692 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001693 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001694
Daniel Vetter4520f532013-10-09 09:18:51 +02001695#ifdef CONFIG_DRM_I915_FBDEV
1696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001697
1698 ifbdev = dev_priv->fbdev;
1699 fb = to_intel_framebuffer(ifbdev->helper.fb);
1700
Daniel Vetter623f9782012-12-11 16:21:38 +01001701 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001702 fb->base.width,
1703 fb->base.height,
1704 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001705 fb->base.bits_per_pixel,
1706 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001707 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001708 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001709#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001710
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001711 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001712 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001713 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001714 continue;
1715
Daniel Vetter623f9782012-12-11 16:21:38 +01001716 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001717 fb->base.width,
1718 fb->base.height,
1719 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001720 fb->base.bits_per_pixel,
1721 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001722 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001723 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001724 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001725 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001726
1727 return 0;
1728}
1729
Ben Widawskye76d3632011-03-19 18:14:29 -07001730static int i915_context_status(struct seq_file *m, void *unused)
1731{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001732 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001733 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001734 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001735 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001736 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001737 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001738
Daniel Vetterf3d28872014-05-29 23:23:08 +02001739 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001740 if (ret)
1741 return ret;
1742
Daniel Vetter3e373942012-11-02 19:55:04 +01001743 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001744 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001745 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001746 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001747 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001748
Daniel Vetter3e373942012-11-02 19:55:04 +01001749 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001750 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001751 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001752 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001753 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001754
Ben Widawskya33afea2013-09-17 21:12:45 -07001755 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilsonb77f6992014-04-30 08:30:00 +01001756 if (ctx->obj == NULL)
1757 continue;
1758
Ben Widawskya33afea2013-09-17 21:12:45 -07001759 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001760 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001761 for_each_ring(ring, dev_priv, i)
1762 if (ring->default_context == ctx)
1763 seq_printf(m, "(default context %s) ", ring->name);
1764
1765 describe_obj(m, ctx->obj);
1766 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001767 }
1768
Daniel Vetterf3d28872014-05-29 23:23:08 +02001769 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001770
1771 return 0;
1772}
1773
Ben Widawsky6d794d42011-04-25 11:25:56 -07001774static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1775{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001776 struct drm_info_node *node = m->private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001777 struct drm_device *dev = node->minor->dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301779 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001780
Chris Wilson907b28c2013-07-19 20:36:52 +01001781 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301782 if (IS_VALLEYVIEW(dev)) {
1783 fw_rendercount = dev_priv->uncore.fw_rendercount;
1784 fw_mediacount = dev_priv->uncore.fw_mediacount;
1785 } else
1786 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001787 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001788
Deepak S43709ba2013-11-23 14:55:44 +05301789 if (IS_VALLEYVIEW(dev)) {
1790 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1791 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1792 } else
1793 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001794
1795 return 0;
1796}
1797
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001798static const char *swizzle_string(unsigned swizzle)
1799{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001800 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001801 case I915_BIT_6_SWIZZLE_NONE:
1802 return "none";
1803 case I915_BIT_6_SWIZZLE_9:
1804 return "bit9";
1805 case I915_BIT_6_SWIZZLE_9_10:
1806 return "bit9/bit10";
1807 case I915_BIT_6_SWIZZLE_9_11:
1808 return "bit9/bit11";
1809 case I915_BIT_6_SWIZZLE_9_10_11:
1810 return "bit9/bit10/bit11";
1811 case I915_BIT_6_SWIZZLE_9_17:
1812 return "bit9/bit17";
1813 case I915_BIT_6_SWIZZLE_9_10_17:
1814 return "bit9/bit10/bit17";
1815 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001816 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001817 }
1818
1819 return "bug";
1820}
1821
1822static int i915_swizzle_info(struct seq_file *m, void *data)
1823{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001824 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001825 struct drm_device *dev = node->minor->dev;
1826 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001827 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001828
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001829 ret = mutex_lock_interruptible(&dev->struct_mutex);
1830 if (ret)
1831 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001832 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001833
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001834 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1835 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1836 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1837 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1838
1839 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1840 seq_printf(m, "DDC = 0x%08x\n",
1841 I915_READ(DCC));
1842 seq_printf(m, "C0DRB3 = 0x%04x\n",
1843 I915_READ16(C0DRB3));
1844 seq_printf(m, "C1DRB3 = 0x%04x\n",
1845 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001846 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001847 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1848 I915_READ(MAD_DIMM_C0));
1849 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1850 I915_READ(MAD_DIMM_C1));
1851 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1852 I915_READ(MAD_DIMM_C2));
1853 seq_printf(m, "TILECTL = 0x%08x\n",
1854 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001855 if (IS_GEN8(dev))
1856 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1857 I915_READ(GAMTARBMODE));
1858 else
1859 seq_printf(m, "ARB_MODE = 0x%08x\n",
1860 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001861 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1862 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001863 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001864 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001865 mutex_unlock(&dev->struct_mutex);
1866
1867 return 0;
1868}
1869
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001870static int per_file_ctx(int id, void *ptr, void *data)
1871{
Oscar Mateo273497e2014-05-22 14:13:37 +01001872 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001873 struct seq_file *m = data;
1874 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1875
Oscar Mateof83d6512014-05-22 14:13:38 +01001876 if (i915_gem_context_is_default(ctx))
1877 seq_puts(m, " default context:\n");
1878 else
1879 seq_printf(m, " context %d:\n", ctx->id);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001880 ppgtt->debug_dump(ppgtt, m);
1881
1882 return 0;
1883}
1884
Ben Widawsky77df6772013-11-02 21:07:30 -07001885static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001886{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001887 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001888 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001889 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1890 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001891
Ben Widawsky77df6772013-11-02 21:07:30 -07001892 if (!ppgtt)
1893 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001894
Ben Widawsky77df6772013-11-02 21:07:30 -07001895 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08001896 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07001897 for_each_ring(ring, dev_priv, unused) {
1898 seq_printf(m, "%s\n", ring->name);
1899 for (i = 0; i < 4; i++) {
1900 u32 offset = 0x270 + i * 8;
1901 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1902 pdp <<= 32;
1903 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03001904 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07001905 }
1906 }
1907}
1908
1909static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1910{
1911 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001912 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001913 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07001914 int i;
1915
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001916 if (INTEL_INFO(dev)->gen == 6)
1917 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1918
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001919 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001920 seq_printf(m, "%s\n", ring->name);
1921 if (INTEL_INFO(dev)->gen == 7)
1922 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1923 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1924 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1925 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1926 }
1927 if (dev_priv->mm.aliasing_ppgtt) {
1928 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1929
Damien Lespiau267f0c92013-06-24 22:59:48 +01001930 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001931 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001932
Ben Widawsky87d60b62013-12-06 14:11:29 -08001933 ppgtt->debug_dump(ppgtt, m);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001934 } else
1935 return;
1936
1937 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1938 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001939
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001940 seq_printf(m, "proc: %s\n",
1941 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001942 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001943 }
1944 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001945}
1946
1947static int i915_ppgtt_info(struct seq_file *m, void *data)
1948{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001949 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001950 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001951 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001952
1953 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1954 if (ret)
1955 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001956 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07001957
1958 if (INTEL_INFO(dev)->gen >= 8)
1959 gen8_ppgtt_info(m, dev);
1960 else if (INTEL_INFO(dev)->gen >= 6)
1961 gen6_ppgtt_info(m, dev);
1962
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001963 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001964 mutex_unlock(&dev->struct_mutex);
1965
1966 return 0;
1967}
1968
Ben Widawsky63573eb2013-07-04 11:02:07 -07001969static int i915_llc(struct seq_file *m, void *data)
1970{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001971 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07001972 struct drm_device *dev = node->minor->dev;
1973 struct drm_i915_private *dev_priv = dev->dev_private;
1974
1975 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1976 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1977 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1978
1979 return 0;
1980}
1981
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001982static int i915_edp_psr_status(struct seq_file *m, void *data)
1983{
1984 struct drm_info_node *node = m->private;
1985 struct drm_device *dev = node->minor->dev;
1986 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001987 u32 psrperf = 0;
1988 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001989
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001990 intel_runtime_pm_get(dev_priv);
1991
Rodrigo Vivia031d702013-10-03 16:15:06 -03001992 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1993 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07001994 seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
1995 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001996
Rodrigo Vivia031d702013-10-03 16:15:06 -03001997 enabled = HAS_PSR(dev) &&
1998 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi5755c782014-06-12 10:16:45 -07001999 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002000
Rodrigo Vivia031d702013-10-03 16:15:06 -03002001 if (HAS_PSR(dev))
2002 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2003 EDP_PSR_PERF_CNT_MASK;
2004 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002005
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002006 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002007 return 0;
2008}
2009
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002010static int i915_sink_crc(struct seq_file *m, void *data)
2011{
2012 struct drm_info_node *node = m->private;
2013 struct drm_device *dev = node->minor->dev;
2014 struct intel_encoder *encoder;
2015 struct intel_connector *connector;
2016 struct intel_dp *intel_dp = NULL;
2017 int ret;
2018 u8 crc[6];
2019
2020 drm_modeset_lock_all(dev);
2021 list_for_each_entry(connector, &dev->mode_config.connector_list,
2022 base.head) {
2023
2024 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2025 continue;
2026
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002027 if (!connector->base.encoder)
2028 continue;
2029
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002030 encoder = to_intel_encoder(connector->base.encoder);
2031 if (encoder->type != INTEL_OUTPUT_EDP)
2032 continue;
2033
2034 intel_dp = enc_to_intel_dp(&encoder->base);
2035
2036 ret = intel_dp_sink_crc(intel_dp, crc);
2037 if (ret)
2038 goto out;
2039
2040 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2041 crc[0], crc[1], crc[2],
2042 crc[3], crc[4], crc[5]);
2043 goto out;
2044 }
2045 ret = -ENODEV;
2046out:
2047 drm_modeset_unlock_all(dev);
2048 return ret;
2049}
2050
Jesse Barnesec013e72013-08-20 10:29:23 +01002051static int i915_energy_uJ(struct seq_file *m, void *data)
2052{
2053 struct drm_info_node *node = m->private;
2054 struct drm_device *dev = node->minor->dev;
2055 struct drm_i915_private *dev_priv = dev->dev_private;
2056 u64 power;
2057 u32 units;
2058
2059 if (INTEL_INFO(dev)->gen < 6)
2060 return -ENODEV;
2061
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002062 intel_runtime_pm_get(dev_priv);
2063
Jesse Barnesec013e72013-08-20 10:29:23 +01002064 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2065 power = (power & 0x1f00) >> 8;
2066 units = 1000000 / (1 << power); /* convert to uJ */
2067 power = I915_READ(MCH_SECP_NRG_STTS);
2068 power *= units;
2069
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002070 intel_runtime_pm_put(dev_priv);
2071
Jesse Barnesec013e72013-08-20 10:29:23 +01002072 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002073
2074 return 0;
2075}
2076
2077static int i915_pc8_status(struct seq_file *m, void *unused)
2078{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002079 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002080 struct drm_device *dev = node->minor->dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002083 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002084 seq_puts(m, "not supported\n");
2085 return 0;
2086 }
2087
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002088 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002089 seq_printf(m, "IRQs disabled: %s\n",
Paulo Zanoni5d584b22014-03-07 20:08:15 -03002090 yesno(dev_priv->pm.irqs_disabled));
Paulo Zanoni371db662013-08-19 13:18:10 -03002091
Jesse Barnesec013e72013-08-20 10:29:23 +01002092 return 0;
2093}
2094
Imre Deak1da51582013-11-25 17:15:35 +02002095static const char *power_domain_str(enum intel_display_power_domain domain)
2096{
2097 switch (domain) {
2098 case POWER_DOMAIN_PIPE_A:
2099 return "PIPE_A";
2100 case POWER_DOMAIN_PIPE_B:
2101 return "PIPE_B";
2102 case POWER_DOMAIN_PIPE_C:
2103 return "PIPE_C";
2104 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2105 return "PIPE_A_PANEL_FITTER";
2106 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2107 return "PIPE_B_PANEL_FITTER";
2108 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2109 return "PIPE_C_PANEL_FITTER";
2110 case POWER_DOMAIN_TRANSCODER_A:
2111 return "TRANSCODER_A";
2112 case POWER_DOMAIN_TRANSCODER_B:
2113 return "TRANSCODER_B";
2114 case POWER_DOMAIN_TRANSCODER_C:
2115 return "TRANSCODER_C";
2116 case POWER_DOMAIN_TRANSCODER_EDP:
2117 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002118 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2119 return "PORT_DDI_A_2_LANES";
2120 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2121 return "PORT_DDI_A_4_LANES";
2122 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2123 return "PORT_DDI_B_2_LANES";
2124 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2125 return "PORT_DDI_B_4_LANES";
2126 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2127 return "PORT_DDI_C_2_LANES";
2128 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2129 return "PORT_DDI_C_4_LANES";
2130 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2131 return "PORT_DDI_D_2_LANES";
2132 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2133 return "PORT_DDI_D_4_LANES";
2134 case POWER_DOMAIN_PORT_DSI:
2135 return "PORT_DSI";
2136 case POWER_DOMAIN_PORT_CRT:
2137 return "PORT_CRT";
2138 case POWER_DOMAIN_PORT_OTHER:
2139 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002140 case POWER_DOMAIN_VGA:
2141 return "VGA";
2142 case POWER_DOMAIN_AUDIO:
2143 return "AUDIO";
2144 case POWER_DOMAIN_INIT:
2145 return "INIT";
2146 default:
2147 WARN_ON(1);
2148 return "?";
2149 }
2150}
2151
2152static int i915_power_domain_info(struct seq_file *m, void *unused)
2153{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002154 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002155 struct drm_device *dev = node->minor->dev;
2156 struct drm_i915_private *dev_priv = dev->dev_private;
2157 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2158 int i;
2159
2160 mutex_lock(&power_domains->lock);
2161
2162 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2163 for (i = 0; i < power_domains->power_well_count; i++) {
2164 struct i915_power_well *power_well;
2165 enum intel_display_power_domain power_domain;
2166
2167 power_well = &power_domains->power_wells[i];
2168 seq_printf(m, "%-25s %d\n", power_well->name,
2169 power_well->count);
2170
2171 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2172 power_domain++) {
2173 if (!(BIT(power_domain) & power_well->domains))
2174 continue;
2175
2176 seq_printf(m, " %-23s %d\n",
2177 power_domain_str(power_domain),
2178 power_domains->domain_use_count[power_domain]);
2179 }
2180 }
2181
2182 mutex_unlock(&power_domains->lock);
2183
2184 return 0;
2185}
2186
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002187static void intel_seq_print_mode(struct seq_file *m, int tabs,
2188 struct drm_display_mode *mode)
2189{
2190 int i;
2191
2192 for (i = 0; i < tabs; i++)
2193 seq_putc(m, '\t');
2194
2195 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2196 mode->base.id, mode->name,
2197 mode->vrefresh, mode->clock,
2198 mode->hdisplay, mode->hsync_start,
2199 mode->hsync_end, mode->htotal,
2200 mode->vdisplay, mode->vsync_start,
2201 mode->vsync_end, mode->vtotal,
2202 mode->type, mode->flags);
2203}
2204
2205static void intel_encoder_info(struct seq_file *m,
2206 struct intel_crtc *intel_crtc,
2207 struct intel_encoder *intel_encoder)
2208{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002209 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002210 struct drm_device *dev = node->minor->dev;
2211 struct drm_crtc *crtc = &intel_crtc->base;
2212 struct intel_connector *intel_connector;
2213 struct drm_encoder *encoder;
2214
2215 encoder = &intel_encoder->base;
2216 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03002217 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002218 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2219 struct drm_connector *connector = &intel_connector->base;
2220 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2221 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002222 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002223 drm_get_connector_status_name(connector->status));
2224 if (connector->status == connector_status_connected) {
2225 struct drm_display_mode *mode = &crtc->mode;
2226 seq_printf(m, ", mode:\n");
2227 intel_seq_print_mode(m, 2, mode);
2228 } else {
2229 seq_putc(m, '\n');
2230 }
2231 }
2232}
2233
2234static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2235{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002236 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002237 struct drm_device *dev = node->minor->dev;
2238 struct drm_crtc *crtc = &intel_crtc->base;
2239 struct intel_encoder *intel_encoder;
2240
Matt Roper5aa8a932014-06-16 10:12:55 -07002241 if (crtc->primary->fb)
2242 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2243 crtc->primary->fb->base.id, crtc->x, crtc->y,
2244 crtc->primary->fb->width, crtc->primary->fb->height);
2245 else
2246 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002247 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2248 intel_encoder_info(m, intel_crtc, intel_encoder);
2249}
2250
2251static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2252{
2253 struct drm_display_mode *mode = panel->fixed_mode;
2254
2255 seq_printf(m, "\tfixed mode:\n");
2256 intel_seq_print_mode(m, 2, mode);
2257}
2258
2259static void intel_dp_info(struct seq_file *m,
2260 struct intel_connector *intel_connector)
2261{
2262 struct intel_encoder *intel_encoder = intel_connector->encoder;
2263 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2264
2265 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2266 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2267 "no");
2268 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2269 intel_panel_info(m, &intel_connector->panel);
2270}
2271
2272static void intel_hdmi_info(struct seq_file *m,
2273 struct intel_connector *intel_connector)
2274{
2275 struct intel_encoder *intel_encoder = intel_connector->encoder;
2276 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2277
2278 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2279 "no");
2280}
2281
2282static void intel_lvds_info(struct seq_file *m,
2283 struct intel_connector *intel_connector)
2284{
2285 intel_panel_info(m, &intel_connector->panel);
2286}
2287
2288static void intel_connector_info(struct seq_file *m,
2289 struct drm_connector *connector)
2290{
2291 struct intel_connector *intel_connector = to_intel_connector(connector);
2292 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002293 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002294
2295 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002296 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002297 drm_get_connector_status_name(connector->status));
2298 if (connector->status == connector_status_connected) {
2299 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2300 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2301 connector->display_info.width_mm,
2302 connector->display_info.height_mm);
2303 seq_printf(m, "\tsubpixel order: %s\n",
2304 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2305 seq_printf(m, "\tCEA rev: %d\n",
2306 connector->display_info.cea_rev);
2307 }
2308 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2309 intel_encoder->type == INTEL_OUTPUT_EDP)
2310 intel_dp_info(m, intel_connector);
2311 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2312 intel_hdmi_info(m, intel_connector);
2313 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2314 intel_lvds_info(m, intel_connector);
2315
Jesse Barnesf103fc72014-02-20 12:39:57 -08002316 seq_printf(m, "\tmodes:\n");
2317 list_for_each_entry(mode, &connector->modes, head)
2318 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002319}
2320
Chris Wilson065f2ec2014-03-12 09:13:13 +00002321static bool cursor_active(struct drm_device *dev, int pipe)
2322{
2323 struct drm_i915_private *dev_priv = dev->dev_private;
2324 u32 state;
2325
2326 if (IS_845G(dev) || IS_I865G(dev))
2327 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002328 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002329 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002330
2331 return state;
2332}
2333
2334static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2335{
2336 struct drm_i915_private *dev_priv = dev->dev_private;
2337 u32 pos;
2338
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002339 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002340
2341 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2342 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2343 *x = -*x;
2344
2345 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2346 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2347 *y = -*y;
2348
2349 return cursor_active(dev, pipe);
2350}
2351
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002352static int i915_display_info(struct seq_file *m, void *unused)
2353{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002354 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002355 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002356 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002357 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002358 struct drm_connector *connector;
2359
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002360 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002361 drm_modeset_lock_all(dev);
2362 seq_printf(m, "CRTC info\n");
2363 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002364 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002365 bool active;
2366 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002367
Chris Wilson57127ef2014-07-04 08:20:11 +01002368 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002369 crtc->base.base.id, pipe_name(crtc->pipe),
Chris Wilson57127ef2014-07-04 08:20:11 +01002370 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002371 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002372 intel_crtc_info(m, crtc);
2373
Paulo Zanonia23dc652014-04-01 14:55:11 -03002374 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002375 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002376 yesno(crtc->cursor_base),
Chris Wilson57127ef2014-07-04 08:20:11 +01002377 x, y, crtc->cursor_width, crtc->cursor_height,
2378 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002379 }
Daniel Vettercace8412014-05-22 17:56:31 +02002380
2381 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2382 yesno(!crtc->cpu_fifo_underrun_disabled),
2383 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002384 }
2385
2386 seq_printf(m, "\n");
2387 seq_printf(m, "Connector info\n");
2388 seq_printf(m, "--------------\n");
2389 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2390 intel_connector_info(m, connector);
2391 }
2392 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002393 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002394
2395 return 0;
2396}
2397
Ben Widawskye04934c2014-06-30 09:53:42 -07002398static int i915_semaphore_status(struct seq_file *m, void *unused)
2399{
2400 struct drm_info_node *node = (struct drm_info_node *) m->private;
2401 struct drm_device *dev = node->minor->dev;
2402 struct drm_i915_private *dev_priv = dev->dev_private;
2403 struct intel_engine_cs *ring;
2404 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2405 int i, j, ret;
2406
2407 if (!i915_semaphore_is_enabled(dev)) {
2408 seq_puts(m, "Semaphores are disabled\n");
2409 return 0;
2410 }
2411
2412 ret = mutex_lock_interruptible(&dev->struct_mutex);
2413 if (ret)
2414 return ret;
2415
2416 if (IS_BROADWELL(dev)) {
2417 struct page *page;
2418 uint64_t *seqno;
2419
2420 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2421
2422 seqno = (uint64_t *)kmap_atomic(page);
2423 for_each_ring(ring, dev_priv, i) {
2424 uint64_t offset;
2425
2426 seq_printf(m, "%s\n", ring->name);
2427
2428 seq_puts(m, " Last signal:");
2429 for (j = 0; j < num_rings; j++) {
2430 offset = i * I915_NUM_RINGS + j;
2431 seq_printf(m, "0x%08llx (0x%02llx) ",
2432 seqno[offset], offset * 8);
2433 }
2434 seq_putc(m, '\n');
2435
2436 seq_puts(m, " Last wait: ");
2437 for (j = 0; j < num_rings; j++) {
2438 offset = i + (j * I915_NUM_RINGS);
2439 seq_printf(m, "0x%08llx (0x%02llx) ",
2440 seqno[offset], offset * 8);
2441 }
2442 seq_putc(m, '\n');
2443
2444 }
2445 kunmap_atomic(seqno);
2446 } else {
2447 seq_puts(m, " Last signal:");
2448 for_each_ring(ring, dev_priv, i)
2449 for (j = 0; j < num_rings; j++)
2450 seq_printf(m, "0x%08x\n",
2451 I915_READ(ring->semaphore.mbox.signal[j]));
2452 seq_putc(m, '\n');
2453 }
2454
2455 seq_puts(m, "\nSync seqno:\n");
2456 for_each_ring(ring, dev_priv, i) {
2457 for (j = 0; j < num_rings; j++) {
2458 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2459 }
2460 seq_putc(m, '\n');
2461 }
2462 seq_putc(m, '\n');
2463
2464 mutex_unlock(&dev->struct_mutex);
2465 return 0;
2466}
2467
Damien Lespiau07144422013-10-15 18:55:40 +01002468struct pipe_crc_info {
2469 const char *name;
2470 struct drm_device *dev;
2471 enum pipe pipe;
2472};
2473
2474static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002475{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002476 struct pipe_crc_info *info = inode->i_private;
2477 struct drm_i915_private *dev_priv = info->dev->dev_private;
2478 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2479
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002480 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2481 return -ENODEV;
2482
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002483 spin_lock_irq(&pipe_crc->lock);
2484
2485 if (pipe_crc->opened) {
2486 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002487 return -EBUSY; /* already open */
2488 }
2489
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002490 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002491 filep->private_data = inode->i_private;
2492
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002493 spin_unlock_irq(&pipe_crc->lock);
2494
Damien Lespiau07144422013-10-15 18:55:40 +01002495 return 0;
2496}
2497
2498static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2499{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002500 struct pipe_crc_info *info = inode->i_private;
2501 struct drm_i915_private *dev_priv = info->dev->dev_private;
2502 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2503
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002504 spin_lock_irq(&pipe_crc->lock);
2505 pipe_crc->opened = false;
2506 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002507
Damien Lespiau07144422013-10-15 18:55:40 +01002508 return 0;
2509}
2510
2511/* (6 fields, 8 chars each, space separated (5) + '\n') */
2512#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2513/* account for \'0' */
2514#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2515
2516static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2517{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002518 assert_spin_locked(&pipe_crc->lock);
2519 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2520 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002521}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002522
Damien Lespiau07144422013-10-15 18:55:40 +01002523static ssize_t
2524i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2525 loff_t *pos)
2526{
2527 struct pipe_crc_info *info = filep->private_data;
2528 struct drm_device *dev = info->dev;
2529 struct drm_i915_private *dev_priv = dev->dev_private;
2530 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2531 char buf[PIPE_CRC_BUFFER_LEN];
2532 int head, tail, n_entries, n;
2533 ssize_t bytes_read;
2534
2535 /*
2536 * Don't allow user space to provide buffers not big enough to hold
2537 * a line of data.
2538 */
2539 if (count < PIPE_CRC_LINE_LEN)
2540 return -EINVAL;
2541
2542 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2543 return 0;
2544
2545 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002546 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002547 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002548 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002549
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002550 if (filep->f_flags & O_NONBLOCK) {
2551 spin_unlock_irq(&pipe_crc->lock);
2552 return -EAGAIN;
2553 }
2554
2555 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2556 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2557 if (ret) {
2558 spin_unlock_irq(&pipe_crc->lock);
2559 return ret;
2560 }
Damien Lespiau07144422013-10-15 18:55:40 +01002561 }
2562
2563 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002564 head = pipe_crc->head;
2565 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002566 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2567 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002568 spin_unlock_irq(&pipe_crc->lock);
2569
Damien Lespiau07144422013-10-15 18:55:40 +01002570 bytes_read = 0;
2571 n = 0;
2572 do {
2573 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2574 int ret;
2575
2576 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2577 "%8u %8x %8x %8x %8x %8x\n",
2578 entry->frame, entry->crc[0],
2579 entry->crc[1], entry->crc[2],
2580 entry->crc[3], entry->crc[4]);
2581
2582 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2583 buf, PIPE_CRC_LINE_LEN);
2584 if (ret == PIPE_CRC_LINE_LEN)
2585 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002586
2587 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2588 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002589 n++;
2590 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002591
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002592 spin_lock_irq(&pipe_crc->lock);
2593 pipe_crc->tail = tail;
2594 spin_unlock_irq(&pipe_crc->lock);
2595
Damien Lespiau07144422013-10-15 18:55:40 +01002596 return bytes_read;
2597}
2598
2599static const struct file_operations i915_pipe_crc_fops = {
2600 .owner = THIS_MODULE,
2601 .open = i915_pipe_crc_open,
2602 .read = i915_pipe_crc_read,
2603 .release = i915_pipe_crc_release,
2604};
2605
2606static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2607 {
2608 .name = "i915_pipe_A_crc",
2609 .pipe = PIPE_A,
2610 },
2611 {
2612 .name = "i915_pipe_B_crc",
2613 .pipe = PIPE_B,
2614 },
2615 {
2616 .name = "i915_pipe_C_crc",
2617 .pipe = PIPE_C,
2618 },
2619};
2620
2621static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2622 enum pipe pipe)
2623{
2624 struct drm_device *dev = minor->dev;
2625 struct dentry *ent;
2626 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2627
2628 info->dev = dev;
2629 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2630 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002631 if (!ent)
2632 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002633
2634 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002635}
2636
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002637static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002638 "none",
2639 "plane1",
2640 "plane2",
2641 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002642 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002643 "TV",
2644 "DP-B",
2645 "DP-C",
2646 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002647 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002648};
2649
2650static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2651{
2652 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2653 return pipe_crc_sources[source];
2654}
2655
Damien Lespiaubd9db022013-10-15 18:55:36 +01002656static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002657{
2658 struct drm_device *dev = m->private;
2659 struct drm_i915_private *dev_priv = dev->dev_private;
2660 int i;
2661
2662 for (i = 0; i < I915_MAX_PIPES; i++)
2663 seq_printf(m, "%c %s\n", pipe_name(i),
2664 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2665
2666 return 0;
2667}
2668
Damien Lespiaubd9db022013-10-15 18:55:36 +01002669static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002670{
2671 struct drm_device *dev = inode->i_private;
2672
Damien Lespiaubd9db022013-10-15 18:55:36 +01002673 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002674}
2675
Daniel Vetter46a19182013-11-01 10:50:20 +01002676static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002677 uint32_t *val)
2678{
Daniel Vetter46a19182013-11-01 10:50:20 +01002679 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2680 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2681
2682 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002683 case INTEL_PIPE_CRC_SOURCE_PIPE:
2684 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2685 break;
2686 case INTEL_PIPE_CRC_SOURCE_NONE:
2687 *val = 0;
2688 break;
2689 default:
2690 return -EINVAL;
2691 }
2692
2693 return 0;
2694}
2695
Daniel Vetter46a19182013-11-01 10:50:20 +01002696static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2697 enum intel_pipe_crc_source *source)
2698{
2699 struct intel_encoder *encoder;
2700 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002701 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002702 int ret = 0;
2703
2704 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2705
Daniel Vetter6e9f7982014-05-29 23:54:47 +02002706 drm_modeset_lock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01002707 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2708 base.head) {
2709 if (!encoder->base.crtc)
2710 continue;
2711
2712 crtc = to_intel_crtc(encoder->base.crtc);
2713
2714 if (crtc->pipe != pipe)
2715 continue;
2716
2717 switch (encoder->type) {
2718 case INTEL_OUTPUT_TVOUT:
2719 *source = INTEL_PIPE_CRC_SOURCE_TV;
2720 break;
2721 case INTEL_OUTPUT_DISPLAYPORT:
2722 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002723 dig_port = enc_to_dig_port(&encoder->base);
2724 switch (dig_port->port) {
2725 case PORT_B:
2726 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2727 break;
2728 case PORT_C:
2729 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2730 break;
2731 case PORT_D:
2732 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2733 break;
2734 default:
2735 WARN(1, "nonexisting DP port %c\n",
2736 port_name(dig_port->port));
2737 break;
2738 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002739 break;
2740 }
2741 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02002742 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01002743
2744 return ret;
2745}
2746
2747static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2748 enum pipe pipe,
2749 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002750 uint32_t *val)
2751{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002752 struct drm_i915_private *dev_priv = dev->dev_private;
2753 bool need_stable_symbols = false;
2754
Daniel Vetter46a19182013-11-01 10:50:20 +01002755 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2756 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2757 if (ret)
2758 return ret;
2759 }
2760
2761 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002762 case INTEL_PIPE_CRC_SOURCE_PIPE:
2763 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2764 break;
2765 case INTEL_PIPE_CRC_SOURCE_DP_B:
2766 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002767 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002768 break;
2769 case INTEL_PIPE_CRC_SOURCE_DP_C:
2770 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002771 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002772 break;
2773 case INTEL_PIPE_CRC_SOURCE_NONE:
2774 *val = 0;
2775 break;
2776 default:
2777 return -EINVAL;
2778 }
2779
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002780 /*
2781 * When the pipe CRC tap point is after the transcoders we need
2782 * to tweak symbol-level features to produce a deterministic series of
2783 * symbols for a given frame. We need to reset those features only once
2784 * a frame (instead of every nth symbol):
2785 * - DC-balance: used to ensure a better clock recovery from the data
2786 * link (SDVO)
2787 * - DisplayPort scrambling: used for EMI reduction
2788 */
2789 if (need_stable_symbols) {
2790 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2791
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002792 tmp |= DC_BALANCE_RESET_VLV;
2793 if (pipe == PIPE_A)
2794 tmp |= PIPE_A_SCRAMBLE_RESET;
2795 else
2796 tmp |= PIPE_B_SCRAMBLE_RESET;
2797
2798 I915_WRITE(PORT_DFT2_G4X, tmp);
2799 }
2800
Daniel Vetter7ac01292013-10-18 16:37:06 +02002801 return 0;
2802}
2803
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002804static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002805 enum pipe pipe,
2806 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002807 uint32_t *val)
2808{
Daniel Vetter84093602013-11-01 10:50:21 +01002809 struct drm_i915_private *dev_priv = dev->dev_private;
2810 bool need_stable_symbols = false;
2811
Daniel Vetter46a19182013-11-01 10:50:20 +01002812 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2813 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2814 if (ret)
2815 return ret;
2816 }
2817
2818 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002819 case INTEL_PIPE_CRC_SOURCE_PIPE:
2820 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2821 break;
2822 case INTEL_PIPE_CRC_SOURCE_TV:
2823 if (!SUPPORTS_TV(dev))
2824 return -EINVAL;
2825 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2826 break;
2827 case INTEL_PIPE_CRC_SOURCE_DP_B:
2828 if (!IS_G4X(dev))
2829 return -EINVAL;
2830 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002831 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002832 break;
2833 case INTEL_PIPE_CRC_SOURCE_DP_C:
2834 if (!IS_G4X(dev))
2835 return -EINVAL;
2836 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002837 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002838 break;
2839 case INTEL_PIPE_CRC_SOURCE_DP_D:
2840 if (!IS_G4X(dev))
2841 return -EINVAL;
2842 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002843 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002844 break;
2845 case INTEL_PIPE_CRC_SOURCE_NONE:
2846 *val = 0;
2847 break;
2848 default:
2849 return -EINVAL;
2850 }
2851
Daniel Vetter84093602013-11-01 10:50:21 +01002852 /*
2853 * When the pipe CRC tap point is after the transcoders we need
2854 * to tweak symbol-level features to produce a deterministic series of
2855 * symbols for a given frame. We need to reset those features only once
2856 * a frame (instead of every nth symbol):
2857 * - DC-balance: used to ensure a better clock recovery from the data
2858 * link (SDVO)
2859 * - DisplayPort scrambling: used for EMI reduction
2860 */
2861 if (need_stable_symbols) {
2862 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2863
2864 WARN_ON(!IS_G4X(dev));
2865
2866 I915_WRITE(PORT_DFT_I9XX,
2867 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2868
2869 if (pipe == PIPE_A)
2870 tmp |= PIPE_A_SCRAMBLE_RESET;
2871 else
2872 tmp |= PIPE_B_SCRAMBLE_RESET;
2873
2874 I915_WRITE(PORT_DFT2_G4X, tmp);
2875 }
2876
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002877 return 0;
2878}
2879
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002880static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2881 enum pipe pipe)
2882{
2883 struct drm_i915_private *dev_priv = dev->dev_private;
2884 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2885
2886 if (pipe == PIPE_A)
2887 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2888 else
2889 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2890 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2891 tmp &= ~DC_BALANCE_RESET_VLV;
2892 I915_WRITE(PORT_DFT2_G4X, tmp);
2893
2894}
2895
Daniel Vetter84093602013-11-01 10:50:21 +01002896static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2897 enum pipe pipe)
2898{
2899 struct drm_i915_private *dev_priv = dev->dev_private;
2900 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2901
2902 if (pipe == PIPE_A)
2903 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2904 else
2905 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2906 I915_WRITE(PORT_DFT2_G4X, tmp);
2907
2908 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2909 I915_WRITE(PORT_DFT_I9XX,
2910 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2911 }
2912}
2913
Daniel Vetter46a19182013-11-01 10:50:20 +01002914static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002915 uint32_t *val)
2916{
Daniel Vetter46a19182013-11-01 10:50:20 +01002917 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2918 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2919
2920 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002921 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2922 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2923 break;
2924 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2925 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2926 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002927 case INTEL_PIPE_CRC_SOURCE_PIPE:
2928 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2929 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002930 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002931 *val = 0;
2932 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002933 default:
2934 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002935 }
2936
2937 return 0;
2938}
2939
Daniel Vetterfabf6e52014-05-29 14:10:22 +02002940static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
2941{
2942 struct drm_i915_private *dev_priv = dev->dev_private;
2943 struct intel_crtc *crtc =
2944 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
2945
2946 drm_modeset_lock_all(dev);
2947 /*
2948 * If we use the eDP transcoder we need to make sure that we don't
2949 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
2950 * relevant on hsw with pipe A when using the always-on power well
2951 * routing.
2952 */
2953 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
2954 !crtc->config.pch_pfit.enabled) {
2955 crtc->config.pch_pfit.force_thru = true;
2956
2957 intel_display_power_get(dev_priv,
2958 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
2959
2960 dev_priv->display.crtc_disable(&crtc->base);
2961 dev_priv->display.crtc_enable(&crtc->base);
2962 }
2963 drm_modeset_unlock_all(dev);
2964}
2965
2966static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
2967{
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 struct intel_crtc *crtc =
2970 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
2971
2972 drm_modeset_lock_all(dev);
2973 /*
2974 * If we use the eDP transcoder we need to make sure that we don't
2975 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
2976 * relevant on hsw with pipe A when using the always-on power well
2977 * routing.
2978 */
2979 if (crtc->config.pch_pfit.force_thru) {
2980 crtc->config.pch_pfit.force_thru = false;
2981
2982 dev_priv->display.crtc_disable(&crtc->base);
2983 dev_priv->display.crtc_enable(&crtc->base);
2984
2985 intel_display_power_put(dev_priv,
2986 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
2987 }
2988 drm_modeset_unlock_all(dev);
2989}
2990
2991static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
2992 enum pipe pipe,
2993 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002994 uint32_t *val)
2995{
Daniel Vetter46a19182013-11-01 10:50:20 +01002996 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2997 *source = INTEL_PIPE_CRC_SOURCE_PF;
2998
2999 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003000 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3001 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3002 break;
3003 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3004 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3005 break;
3006 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003007 if (IS_HASWELL(dev) && pipe == PIPE_A)
3008 hsw_trans_edp_pipe_A_crc_wa(dev);
3009
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003010 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3011 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003012 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003013 *val = 0;
3014 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003015 default:
3016 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003017 }
3018
3019 return 0;
3020}
3021
Daniel Vetter926321d2013-10-16 13:30:34 +02003022static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3023 enum intel_pipe_crc_source source)
3024{
3025 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003026 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01003027 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003028 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003029
Damien Lespiaucc3da172013-10-15 18:55:31 +01003030 if (pipe_crc->source == source)
3031 return 0;
3032
Damien Lespiauae676fc2013-10-15 18:55:32 +01003033 /* forbid changing the source without going back to 'none' */
3034 if (pipe_crc->source && source)
3035 return -EINVAL;
3036
Daniel Vetter52f843f2013-10-21 17:26:38 +02003037 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003038 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003039 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003040 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003041 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003042 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003043 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003044 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003045 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003046 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003047
3048 if (ret != 0)
3049 return ret;
3050
Damien Lespiau4b584362013-10-15 18:55:33 +01003051 /* none -> real source transition */
3052 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003053 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3054 pipe_name(pipe), pipe_crc_source_name(source));
3055
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003056 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3057 INTEL_PIPE_CRC_ENTRIES_NR,
3058 GFP_KERNEL);
3059 if (!pipe_crc->entries)
3060 return -ENOMEM;
3061
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003062 spin_lock_irq(&pipe_crc->lock);
3063 pipe_crc->head = 0;
3064 pipe_crc->tail = 0;
3065 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003066 }
3067
Damien Lespiaucc3da172013-10-15 18:55:31 +01003068 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003069
Daniel Vetter926321d2013-10-16 13:30:34 +02003070 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3071 POSTING_READ(PIPE_CRC_CTL(pipe));
3072
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003073 /* real source -> none transition */
3074 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003075 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003076 struct intel_crtc *crtc =
3077 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003078
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003079 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3080 pipe_name(pipe));
3081
Daniel Vettera33d7102014-06-06 08:22:08 +02003082 drm_modeset_lock(&crtc->base.mutex, NULL);
3083 if (crtc->active)
3084 intel_wait_for_vblank(dev, pipe);
3085 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003086
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003087 spin_lock_irq(&pipe_crc->lock);
3088 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003089 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003090 spin_unlock_irq(&pipe_crc->lock);
3091
3092 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003093
3094 if (IS_G4X(dev))
3095 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003096 else if (IS_VALLEYVIEW(dev))
3097 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003098 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3099 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003100 }
3101
Daniel Vetter926321d2013-10-16 13:30:34 +02003102 return 0;
3103}
3104
3105/*
3106 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003107 * command: wsp* object wsp+ name wsp+ source wsp*
3108 * object: 'pipe'
3109 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003110 * source: (none | plane1 | plane2 | pf)
3111 * wsp: (#0x20 | #0x9 | #0xA)+
3112 *
3113 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003114 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3115 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003116 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003117static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003118{
3119 int n_words = 0;
3120
3121 while (*buf) {
3122 char *end;
3123
3124 /* skip leading white space */
3125 buf = skip_spaces(buf);
3126 if (!*buf)
3127 break; /* end of buffer */
3128
3129 /* find end of word */
3130 for (end = buf; *end && !isspace(*end); end++)
3131 ;
3132
3133 if (n_words == max_words) {
3134 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3135 max_words);
3136 return -EINVAL; /* ran out of words[] before bytes */
3137 }
3138
3139 if (*end)
3140 *end++ = '\0';
3141 words[n_words++] = buf;
3142 buf = end;
3143 }
3144
3145 return n_words;
3146}
3147
Damien Lespiaub94dec82013-10-15 18:55:35 +01003148enum intel_pipe_crc_object {
3149 PIPE_CRC_OBJECT_PIPE,
3150};
3151
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003152static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003153 "pipe",
3154};
3155
3156static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003157display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003158{
3159 int i;
3160
3161 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3162 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003163 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003164 return 0;
3165 }
3166
3167 return -EINVAL;
3168}
3169
Damien Lespiaubd9db022013-10-15 18:55:36 +01003170static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003171{
3172 const char name = buf[0];
3173
3174 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3175 return -EINVAL;
3176
3177 *pipe = name - 'A';
3178
3179 return 0;
3180}
3181
3182static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003183display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003184{
3185 int i;
3186
3187 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3188 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003189 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003190 return 0;
3191 }
3192
3193 return -EINVAL;
3194}
3195
Damien Lespiaubd9db022013-10-15 18:55:36 +01003196static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003197{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003198#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003199 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003200 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003201 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003202 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003203 enum intel_pipe_crc_source source;
3204
Damien Lespiaubd9db022013-10-15 18:55:36 +01003205 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003206 if (n_words != N_WORDS) {
3207 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3208 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003209 return -EINVAL;
3210 }
3211
Damien Lespiaubd9db022013-10-15 18:55:36 +01003212 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003213 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003214 return -EINVAL;
3215 }
3216
Damien Lespiaubd9db022013-10-15 18:55:36 +01003217 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003218 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3219 return -EINVAL;
3220 }
3221
Damien Lespiaubd9db022013-10-15 18:55:36 +01003222 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003223 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003224 return -EINVAL;
3225 }
3226
3227 return pipe_crc_set_source(dev, pipe, source);
3228}
3229
Damien Lespiaubd9db022013-10-15 18:55:36 +01003230static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3231 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003232{
3233 struct seq_file *m = file->private_data;
3234 struct drm_device *dev = m->private;
3235 char *tmpbuf;
3236 int ret;
3237
3238 if (len == 0)
3239 return 0;
3240
3241 if (len > PAGE_SIZE - 1) {
3242 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3243 PAGE_SIZE);
3244 return -E2BIG;
3245 }
3246
3247 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3248 if (!tmpbuf)
3249 return -ENOMEM;
3250
3251 if (copy_from_user(tmpbuf, ubuf, len)) {
3252 ret = -EFAULT;
3253 goto out;
3254 }
3255 tmpbuf[len] = '\0';
3256
Damien Lespiaubd9db022013-10-15 18:55:36 +01003257 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003258
3259out:
3260 kfree(tmpbuf);
3261 if (ret < 0)
3262 return ret;
3263
3264 *offp += len;
3265 return len;
3266}
3267
Damien Lespiaubd9db022013-10-15 18:55:36 +01003268static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003269 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003270 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003271 .read = seq_read,
3272 .llseek = seq_lseek,
3273 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003274 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003275};
3276
Ville Syrjälä369a1342014-01-22 14:36:08 +02003277static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3278{
3279 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01003280 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003281 int level;
3282
3283 drm_modeset_lock_all(dev);
3284
3285 for (level = 0; level < num_levels; level++) {
3286 unsigned int latency = wm[level];
3287
3288 /* WM1+ latency values in 0.5us units */
3289 if (level > 0)
3290 latency *= 5;
3291
3292 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3293 level, wm[level],
3294 latency / 10, latency % 10);
3295 }
3296
3297 drm_modeset_unlock_all(dev);
3298}
3299
3300static int pri_wm_latency_show(struct seq_file *m, void *data)
3301{
3302 struct drm_device *dev = m->private;
3303
3304 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3305
3306 return 0;
3307}
3308
3309static int spr_wm_latency_show(struct seq_file *m, void *data)
3310{
3311 struct drm_device *dev = m->private;
3312
3313 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3314
3315 return 0;
3316}
3317
3318static int cur_wm_latency_show(struct seq_file *m, void *data)
3319{
3320 struct drm_device *dev = m->private;
3321
3322 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3323
3324 return 0;
3325}
3326
3327static int pri_wm_latency_open(struct inode *inode, struct file *file)
3328{
3329 struct drm_device *dev = inode->i_private;
3330
3331 if (!HAS_PCH_SPLIT(dev))
3332 return -ENODEV;
3333
3334 return single_open(file, pri_wm_latency_show, dev);
3335}
3336
3337static int spr_wm_latency_open(struct inode *inode, struct file *file)
3338{
3339 struct drm_device *dev = inode->i_private;
3340
3341 if (!HAS_PCH_SPLIT(dev))
3342 return -ENODEV;
3343
3344 return single_open(file, spr_wm_latency_show, dev);
3345}
3346
3347static int cur_wm_latency_open(struct inode *inode, struct file *file)
3348{
3349 struct drm_device *dev = inode->i_private;
3350
3351 if (!HAS_PCH_SPLIT(dev))
3352 return -ENODEV;
3353
3354 return single_open(file, cur_wm_latency_show, dev);
3355}
3356
3357static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3358 size_t len, loff_t *offp, uint16_t wm[5])
3359{
3360 struct seq_file *m = file->private_data;
3361 struct drm_device *dev = m->private;
3362 uint16_t new[5] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01003363 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003364 int level;
3365 int ret;
3366 char tmp[32];
3367
3368 if (len >= sizeof(tmp))
3369 return -EINVAL;
3370
3371 if (copy_from_user(tmp, ubuf, len))
3372 return -EFAULT;
3373
3374 tmp[len] = '\0';
3375
3376 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3377 if (ret != num_levels)
3378 return -EINVAL;
3379
3380 drm_modeset_lock_all(dev);
3381
3382 for (level = 0; level < num_levels; level++)
3383 wm[level] = new[level];
3384
3385 drm_modeset_unlock_all(dev);
3386
3387 return len;
3388}
3389
3390
3391static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3392 size_t len, loff_t *offp)
3393{
3394 struct seq_file *m = file->private_data;
3395 struct drm_device *dev = m->private;
3396
3397 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3398}
3399
3400static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3401 size_t len, loff_t *offp)
3402{
3403 struct seq_file *m = file->private_data;
3404 struct drm_device *dev = m->private;
3405
3406 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3407}
3408
3409static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3410 size_t len, loff_t *offp)
3411{
3412 struct seq_file *m = file->private_data;
3413 struct drm_device *dev = m->private;
3414
3415 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3416}
3417
3418static const struct file_operations i915_pri_wm_latency_fops = {
3419 .owner = THIS_MODULE,
3420 .open = pri_wm_latency_open,
3421 .read = seq_read,
3422 .llseek = seq_lseek,
3423 .release = single_release,
3424 .write = pri_wm_latency_write
3425};
3426
3427static const struct file_operations i915_spr_wm_latency_fops = {
3428 .owner = THIS_MODULE,
3429 .open = spr_wm_latency_open,
3430 .read = seq_read,
3431 .llseek = seq_lseek,
3432 .release = single_release,
3433 .write = spr_wm_latency_write
3434};
3435
3436static const struct file_operations i915_cur_wm_latency_fops = {
3437 .owner = THIS_MODULE,
3438 .open = cur_wm_latency_open,
3439 .read = seq_read,
3440 .llseek = seq_lseek,
3441 .release = single_release,
3442 .write = cur_wm_latency_write
3443};
3444
Kees Cook647416f2013-03-10 14:10:06 -07003445static int
3446i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003447{
Kees Cook647416f2013-03-10 14:10:06 -07003448 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003449 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003450
Kees Cook647416f2013-03-10 14:10:06 -07003451 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003452
Kees Cook647416f2013-03-10 14:10:06 -07003453 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003454}
3455
Kees Cook647416f2013-03-10 14:10:06 -07003456static int
3457i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003458{
Kees Cook647416f2013-03-10 14:10:06 -07003459 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003460 struct drm_i915_private *dev_priv = dev->dev_private;
3461
3462 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003463
Mika Kuoppala58174462014-02-25 17:11:26 +02003464 i915_handle_error(dev, val,
3465 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003466
3467 intel_runtime_pm_put(dev_priv);
3468
Kees Cook647416f2013-03-10 14:10:06 -07003469 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003470}
3471
Kees Cook647416f2013-03-10 14:10:06 -07003472DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3473 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003474 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003475
Kees Cook647416f2013-03-10 14:10:06 -07003476static int
3477i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003478{
Kees Cook647416f2013-03-10 14:10:06 -07003479 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003480 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003481
Kees Cook647416f2013-03-10 14:10:06 -07003482 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003483
Kees Cook647416f2013-03-10 14:10:06 -07003484 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003485}
3486
Kees Cook647416f2013-03-10 14:10:06 -07003487static int
3488i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003489{
Kees Cook647416f2013-03-10 14:10:06 -07003490 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003491 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003492 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003493
Kees Cook647416f2013-03-10 14:10:06 -07003494 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003495
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003496 ret = mutex_lock_interruptible(&dev->struct_mutex);
3497 if (ret)
3498 return ret;
3499
Daniel Vetter99584db2012-11-14 17:14:04 +01003500 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003501 mutex_unlock(&dev->struct_mutex);
3502
Kees Cook647416f2013-03-10 14:10:06 -07003503 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003504}
3505
Kees Cook647416f2013-03-10 14:10:06 -07003506DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3507 i915_ring_stop_get, i915_ring_stop_set,
3508 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003509
Chris Wilson094f9a52013-09-25 17:34:55 +01003510static int
3511i915_ring_missed_irq_get(void *data, u64 *val)
3512{
3513 struct drm_device *dev = data;
3514 struct drm_i915_private *dev_priv = dev->dev_private;
3515
3516 *val = dev_priv->gpu_error.missed_irq_rings;
3517 return 0;
3518}
3519
3520static int
3521i915_ring_missed_irq_set(void *data, u64 val)
3522{
3523 struct drm_device *dev = data;
3524 struct drm_i915_private *dev_priv = dev->dev_private;
3525 int ret;
3526
3527 /* Lock against concurrent debugfs callers */
3528 ret = mutex_lock_interruptible(&dev->struct_mutex);
3529 if (ret)
3530 return ret;
3531 dev_priv->gpu_error.missed_irq_rings = val;
3532 mutex_unlock(&dev->struct_mutex);
3533
3534 return 0;
3535}
3536
3537DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3538 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3539 "0x%08llx\n");
3540
3541static int
3542i915_ring_test_irq_get(void *data, u64 *val)
3543{
3544 struct drm_device *dev = data;
3545 struct drm_i915_private *dev_priv = dev->dev_private;
3546
3547 *val = dev_priv->gpu_error.test_irq_rings;
3548
3549 return 0;
3550}
3551
3552static int
3553i915_ring_test_irq_set(void *data, u64 val)
3554{
3555 struct drm_device *dev = data;
3556 struct drm_i915_private *dev_priv = dev->dev_private;
3557 int ret;
3558
3559 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3560
3561 /* Lock against concurrent debugfs callers */
3562 ret = mutex_lock_interruptible(&dev->struct_mutex);
3563 if (ret)
3564 return ret;
3565
3566 dev_priv->gpu_error.test_irq_rings = val;
3567 mutex_unlock(&dev->struct_mutex);
3568
3569 return 0;
3570}
3571
3572DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3573 i915_ring_test_irq_get, i915_ring_test_irq_set,
3574 "0x%08llx\n");
3575
Chris Wilsondd624af2013-01-15 12:39:35 +00003576#define DROP_UNBOUND 0x1
3577#define DROP_BOUND 0x2
3578#define DROP_RETIRE 0x4
3579#define DROP_ACTIVE 0x8
3580#define DROP_ALL (DROP_UNBOUND | \
3581 DROP_BOUND | \
3582 DROP_RETIRE | \
3583 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07003584static int
3585i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003586{
Kees Cook647416f2013-03-10 14:10:06 -07003587 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00003588
Kees Cook647416f2013-03-10 14:10:06 -07003589 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00003590}
3591
Kees Cook647416f2013-03-10 14:10:06 -07003592static int
3593i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003594{
Kees Cook647416f2013-03-10 14:10:06 -07003595 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00003596 struct drm_i915_private *dev_priv = dev->dev_private;
3597 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07003598 struct i915_address_space *vm;
3599 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07003600 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003601
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08003602 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00003603
3604 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3605 * on ioctls on -EAGAIN. */
3606 ret = mutex_lock_interruptible(&dev->struct_mutex);
3607 if (ret)
3608 return ret;
3609
3610 if (val & DROP_ACTIVE) {
3611 ret = i915_gpu_idle(dev);
3612 if (ret)
3613 goto unlock;
3614 }
3615
3616 if (val & (DROP_RETIRE | DROP_ACTIVE))
3617 i915_gem_retire_requests(dev);
3618
3619 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07003620 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3621 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3622 mm_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003623 if (vma->pin_count)
Ben Widawskyca191b12013-07-31 17:00:14 -07003624 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07003625
Ben Widawskyca191b12013-07-31 17:00:14 -07003626 ret = i915_vma_unbind(vma);
3627 if (ret)
3628 goto unlock;
3629 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07003630 }
Chris Wilsondd624af2013-01-15 12:39:35 +00003631 }
3632
3633 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07003634 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3635 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00003636 if (obj->pages_pin_count == 0) {
3637 ret = i915_gem_object_put_pages(obj);
3638 if (ret)
3639 goto unlock;
3640 }
3641 }
3642
3643unlock:
3644 mutex_unlock(&dev->struct_mutex);
3645
Kees Cook647416f2013-03-10 14:10:06 -07003646 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003647}
3648
Kees Cook647416f2013-03-10 14:10:06 -07003649DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3650 i915_drop_caches_get, i915_drop_caches_set,
3651 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00003652
Kees Cook647416f2013-03-10 14:10:06 -07003653static int
3654i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003655{
Kees Cook647416f2013-03-10 14:10:06 -07003656 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003657 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003658 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003659
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003660 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003661 return -ENODEV;
3662
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003663 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3664
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003665 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003666 if (ret)
3667 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07003668
Jesse Barnes0a073b82013-04-17 15:54:58 -07003669 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003670 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003671 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003672 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003673 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003674
Kees Cook647416f2013-03-10 14:10:06 -07003675 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003676}
3677
Kees Cook647416f2013-03-10 14:10:06 -07003678static int
3679i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003680{
Kees Cook647416f2013-03-10 14:10:06 -07003681 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07003682 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003683 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003684 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003685
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003686 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003687 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07003688
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003689 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3690
Kees Cook647416f2013-03-10 14:10:06 -07003691 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07003692
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003693 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003694 if (ret)
3695 return ret;
3696
Jesse Barnes358733e2011-07-27 11:53:01 -07003697 /*
3698 * Turbo will still be enabled, but won't go above the set value.
3699 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003700 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003701 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003702
3703 hw_max = valleyview_rps_max_freq(dev_priv);
3704 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003705 } else {
3706 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003707
3708 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003709 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003710 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003711 }
3712
Ben Widawskyb39fb292014-03-19 18:31:11 -07003713 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003714 mutex_unlock(&dev_priv->rps.hw_lock);
3715 return -EINVAL;
3716 }
3717
Ben Widawskyb39fb292014-03-19 18:31:11 -07003718 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003719
3720 if (IS_VALLEYVIEW(dev))
3721 valleyview_set_rps(dev, val);
3722 else
3723 gen6_set_rps(dev, val);
3724
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003725 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003726
Kees Cook647416f2013-03-10 14:10:06 -07003727 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003728}
3729
Kees Cook647416f2013-03-10 14:10:06 -07003730DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3731 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003732 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07003733
Kees Cook647416f2013-03-10 14:10:06 -07003734static int
3735i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003736{
Kees Cook647416f2013-03-10 14:10:06 -07003737 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003738 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003739 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003740
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003741 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003742 return -ENODEV;
3743
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003744 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3745
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003746 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003747 if (ret)
3748 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07003749
Jesse Barnes0a073b82013-04-17 15:54:58 -07003750 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003751 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003752 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003753 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003754 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003755
Kees Cook647416f2013-03-10 14:10:06 -07003756 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003757}
3758
Kees Cook647416f2013-03-10 14:10:06 -07003759static int
3760i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003761{
Kees Cook647416f2013-03-10 14:10:06 -07003762 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003763 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003764 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003765 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003766
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003767 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003768 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003769
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003770 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3771
Kees Cook647416f2013-03-10 14:10:06 -07003772 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003773
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003774 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003775 if (ret)
3776 return ret;
3777
Jesse Barnes1523c312012-05-25 12:34:54 -07003778 /*
3779 * Turbo will still be enabled, but won't go below the set value.
3780 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003781 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003782 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003783
3784 hw_max = valleyview_rps_max_freq(dev_priv);
3785 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003786 } else {
3787 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003788
3789 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003790 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003791 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003792 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003793
Ben Widawskyb39fb292014-03-19 18:31:11 -07003794 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003795 mutex_unlock(&dev_priv->rps.hw_lock);
3796 return -EINVAL;
3797 }
3798
Ben Widawskyb39fb292014-03-19 18:31:11 -07003799 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003800
3801 if (IS_VALLEYVIEW(dev))
3802 valleyview_set_rps(dev, val);
3803 else
3804 gen6_set_rps(dev, val);
3805
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003806 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003807
Kees Cook647416f2013-03-10 14:10:06 -07003808 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003809}
3810
Kees Cook647416f2013-03-10 14:10:06 -07003811DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3812 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003813 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003814
Kees Cook647416f2013-03-10 14:10:06 -07003815static int
3816i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003817{
Kees Cook647416f2013-03-10 14:10:06 -07003818 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003819 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003820 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003821 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003822
Daniel Vetter004777c2012-08-09 15:07:01 +02003823 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3824 return -ENODEV;
3825
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003826 ret = mutex_lock_interruptible(&dev->struct_mutex);
3827 if (ret)
3828 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003829 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003830
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003831 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003832
3833 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003834 mutex_unlock(&dev_priv->dev->struct_mutex);
3835
Kees Cook647416f2013-03-10 14:10:06 -07003836 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003837
Kees Cook647416f2013-03-10 14:10:06 -07003838 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003839}
3840
Kees Cook647416f2013-03-10 14:10:06 -07003841static int
3842i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003843{
Kees Cook647416f2013-03-10 14:10:06 -07003844 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003845 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003846 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003847
Daniel Vetter004777c2012-08-09 15:07:01 +02003848 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3849 return -ENODEV;
3850
Kees Cook647416f2013-03-10 14:10:06 -07003851 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003852 return -EINVAL;
3853
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003854 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003855 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003856
3857 /* Update the cache sharing policy here as well */
3858 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3859 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3860 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3861 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3862
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003863 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003864 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003865}
3866
Kees Cook647416f2013-03-10 14:10:06 -07003867DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3868 i915_cache_sharing_get, i915_cache_sharing_set,
3869 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003870
Ben Widawsky6d794d42011-04-25 11:25:56 -07003871static int i915_forcewake_open(struct inode *inode, struct file *file)
3872{
3873 struct drm_device *dev = inode->i_private;
3874 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003875
Daniel Vetter075edca2012-01-24 09:44:28 +01003876 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003877 return 0;
3878
Deepak Sc8d9a592013-11-23 14:55:42 +05303879 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003880
3881 return 0;
3882}
3883
Ben Widawskyc43b5632012-04-16 14:07:40 -07003884static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003885{
3886 struct drm_device *dev = inode->i_private;
3887 struct drm_i915_private *dev_priv = dev->dev_private;
3888
Daniel Vetter075edca2012-01-24 09:44:28 +01003889 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003890 return 0;
3891
Deepak Sc8d9a592013-11-23 14:55:42 +05303892 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003893
3894 return 0;
3895}
3896
3897static const struct file_operations i915_forcewake_fops = {
3898 .owner = THIS_MODULE,
3899 .open = i915_forcewake_open,
3900 .release = i915_forcewake_release,
3901};
3902
3903static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3904{
3905 struct drm_device *dev = minor->dev;
3906 struct dentry *ent;
3907
3908 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003909 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003910 root, dev,
3911 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003912 if (!ent)
3913 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003914
Ben Widawsky8eb57292011-05-11 15:10:58 -07003915 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003916}
3917
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003918static int i915_debugfs_create(struct dentry *root,
3919 struct drm_minor *minor,
3920 const char *name,
3921 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003922{
3923 struct drm_device *dev = minor->dev;
3924 struct dentry *ent;
3925
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003926 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003927 S_IRUGO | S_IWUSR,
3928 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003929 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003930 if (!ent)
3931 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07003932
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003933 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003934}
3935
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003936static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003937 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003938 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003939 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003940 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003941 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003942 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01003943 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003944 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003945 {"i915_gem_request", i915_gem_request_info, 0},
3946 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003947 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003948 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003949 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3950 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3951 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003952 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003953 {"i915_rstdby_delays", i915_rstdby_delays, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05303954 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003955 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3956 {"i915_inttoext_table", i915_inttoext_table, 0},
3957 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003958 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003959 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003960 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003961 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003962 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003963 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003964 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003965 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003966 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003967 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003968 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003969 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003970 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003971 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003972 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003973 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003974 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02003975 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003976 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07003977 {"i915_semaphore_status", i915_semaphore_status, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003978};
Ben Gamari27c202a2009-07-01 22:26:52 -04003979#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003980
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003981static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003982 const char *name;
3983 const struct file_operations *fops;
3984} i915_debugfs_files[] = {
3985 {"i915_wedged", &i915_wedged_fops},
3986 {"i915_max_freq", &i915_max_freq_fops},
3987 {"i915_min_freq", &i915_min_freq_fops},
3988 {"i915_cache_sharing", &i915_cache_sharing_fops},
3989 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003990 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3991 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003992 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3993 {"i915_error_state", &i915_error_state_fops},
3994 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003995 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02003996 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3997 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3998 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003999};
4000
Damien Lespiau07144422013-10-15 18:55:40 +01004001void intel_display_crc_init(struct drm_device *dev)
4002{
4003 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01004004 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01004005
Daniel Vetterb3783602013-11-14 11:30:42 +01004006 for_each_pipe(pipe) {
4007 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01004008
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004009 pipe_crc->opened = false;
4010 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01004011 init_waitqueue_head(&pipe_crc->wq);
4012 }
4013}
4014
Ben Gamari27c202a2009-07-01 22:26:52 -04004015int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004016{
Daniel Vetter34b96742013-07-04 20:49:44 +02004017 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004018
Ben Widawsky6d794d42011-04-25 11:25:56 -07004019 ret = i915_forcewake_create(minor->debugfs_root, minor);
4020 if (ret)
4021 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004022
Damien Lespiau07144422013-10-15 18:55:40 +01004023 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4024 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4025 if (ret)
4026 return ret;
4027 }
4028
Daniel Vetter34b96742013-07-04 20:49:44 +02004029 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4030 ret = i915_debugfs_create(minor->debugfs_root, minor,
4031 i915_debugfs_files[i].name,
4032 i915_debugfs_files[i].fops);
4033 if (ret)
4034 return ret;
4035 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004036
Ben Gamari27c202a2009-07-01 22:26:52 -04004037 return drm_debugfs_create_files(i915_debugfs_list,
4038 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004039 minor->debugfs_root, minor);
4040}
4041
Ben Gamari27c202a2009-07-01 22:26:52 -04004042void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004043{
Daniel Vetter34b96742013-07-04 20:49:44 +02004044 int i;
4045
Ben Gamari27c202a2009-07-01 22:26:52 -04004046 drm_debugfs_remove_files(i915_debugfs_list,
4047 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004048
Ben Widawsky6d794d42011-04-25 11:25:56 -07004049 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4050 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004051
Daniel Vettere309a992013-10-16 22:55:51 +02004052 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01004053 struct drm_info_list *info_list =
4054 (struct drm_info_list *)&i915_pipe_crc_data[i];
4055
4056 drm_debugfs_remove_files(info_list, 1, minor);
4057 }
4058
Daniel Vetter34b96742013-07-04 20:49:44 +02004059 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4060 struct drm_info_list *info_list =
4061 (struct drm_info_list *) i915_debugfs_files[i].fops;
4062
4063 drm_debugfs_remove_files(info_list, 1, minor);
4064 }
Ben Gamari20172632009-02-17 20:08:50 -05004065}