blob: 0b99c30bb19c2d13a7515c29517e5072d154a87d [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037
Chris Wilson88241782011-01-07 17:09:48 +000038static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
42 bool write);
43static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
44 uint64_t offset,
45 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000046static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000047static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
48 unsigned alignment,
49 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000050static void i915_gem_clear_fence_reg(struct drm_device *dev,
51 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000052static int i915_gem_phys_pwrite(struct drm_device *dev,
53 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100054 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000055 struct drm_file *file);
56static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070057
Chris Wilson17250b72010-10-28 12:51:39 +010058static int i915_gem_inactive_shrink(struct shrinker *shrinker,
59 int nr_to_scan,
60 gfp_t gfp_mask);
61
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson73aa8082010-09-30 11:46:12 +010063/* some bookkeeping */
64static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
65 size_t size)
66{
67 dev_priv->mm.object_count++;
68 dev_priv->mm.object_memory += size;
69}
70
71static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
72 size_t size)
73{
74 dev_priv->mm.object_count--;
75 dev_priv->mm.object_memory -= size;
76}
77
Chris Wilson21dd3732011-01-26 15:55:56 +000078static int
79i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010080{
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 struct completion *x = &dev_priv->error_completion;
83 unsigned long flags;
84 int ret;
85
86 if (!atomic_read(&dev_priv->mm.wedged))
87 return 0;
88
89 ret = wait_for_completion_interruptible(x);
90 if (ret)
91 return ret;
92
Chris Wilson21dd3732011-01-26 15:55:56 +000093 if (atomic_read(&dev_priv->mm.wedged)) {
94 /* GPU is hung, bump the completion count to account for
95 * the token we just consumed so that we never hit zero and
96 * end up waiting upon a subsequent completion event that
97 * will never happen.
98 */
99 spin_lock_irqsave(&x->wait.lock, flags);
100 x->done++;
101 spin_unlock_irqrestore(&x->wait.lock, flags);
102 }
103 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104}
105
Chris Wilson54cf91d2010-11-25 18:00:26 +0000106int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100107{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100108 int ret;
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100111 if (ret)
112 return ret;
113
114 ret = mutex_lock_interruptible(&dev->struct_mutex);
115 if (ret)
116 return ret;
117
Chris Wilson23bc5982010-09-29 16:10:57 +0100118 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119 return 0;
120}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121
Chris Wilson7d1c4802010-08-07 21:45:03 +0100122static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000123i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100124{
Chris Wilson05394f32010-11-08 19:18:58 +0000125 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100126}
127
Chris Wilson20217462010-11-23 15:26:33 +0000128void i915_gem_do_init(struct drm_device *dev,
129 unsigned long start,
130 unsigned long mappable_end,
131 unsigned long end)
Jesse Barnes79e53942008-11-07 14:24:08 -0800132{
133 drm_i915_private_t *dev_priv = dev->dev_private;
134
Chris Wilsonbee4a182011-01-21 10:54:32 +0000135 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Chris Wilsonbee4a182011-01-21 10:54:32 +0000137 dev_priv->mm.gtt_start = start;
138 dev_priv->mm.gtt_mappable_end = mappable_end;
139 dev_priv->mm.gtt_end = end;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200141 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000142
143 /* Take over this portion of the GTT */
144 intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800145}
Keith Packard6dbe2772008-10-14 21:41:13 -0700146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
148i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700150{
Eric Anholt673a3942008-07-30 12:06:12 -0700151 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000152
153 if (args->gtt_start >= args->gtt_end ||
154 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
155 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700156
157 mutex_lock(&dev->struct_mutex);
Chris Wilson20217462010-11-23 15:26:33 +0000158 i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_unlock(&dev->struct_mutex);
160
Chris Wilson20217462010-11-23 15:26:33 +0000161 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700162}
163
Eric Anholt5a125c32008-10-22 21:40:13 -0700164int
165i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000166 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700167{
Chris Wilson73aa8082010-09-30 11:46:12 +0100168 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000170 struct drm_i915_gem_object *obj;
171 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700172
173 if (!(dev->driver->driver_features & DRIVER_GEM))
174 return -ENODEV;
175
Chris Wilson6299f992010-11-24 12:23:44 +0000176 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000178 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
179 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100180 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 args->aper_size = dev_priv->mm.gtt_total;
183 args->aper_available_size = args->aper_size -pinned;
184
Eric Anholt5a125c32008-10-22 21:40:13 -0700185 return 0;
186}
187
Dave Airlieff72145b2011-02-07 12:16:14 +1000188static int
189i915_gem_create(struct drm_file *file,
190 struct drm_device *dev,
191 uint64_t size,
192 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700193{
Chris Wilson05394f32010-11-08 19:18:58 +0000194 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300195 int ret;
196 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700197
Dave Airlieff72145b2011-02-07 12:16:14 +1000198 size = roundup(size, PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -0700199
200 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000201 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700202 if (obj == NULL)
203 return -ENOMEM;
204
Chris Wilson05394f32010-11-08 19:18:58 +0000205 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100206 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000207 drm_gem_object_release(&obj->base);
208 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100209 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700210 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100211 }
212
Chris Wilson202f2fe2010-10-14 13:20:40 +0100213 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000214 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100215 trace_i915_gem_object_create(obj);
216
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700218 return 0;
219}
220
Dave Airlieff72145b2011-02-07 12:16:14 +1000221int
222i915_gem_dumb_create(struct drm_file *file,
223 struct drm_device *dev,
224 struct drm_mode_create_dumb *args)
225{
226 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000227 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000228 args->size = args->pitch * args->height;
229 return i915_gem_create(file, dev,
230 args->size, &args->handle);
231}
232
233int i915_gem_dumb_destroy(struct drm_file *file,
234 struct drm_device *dev,
235 uint32_t handle)
236{
237 return drm_gem_handle_delete(file, handle);
238}
239
240/**
241 * Creates a new mm object and returns a handle to it.
242 */
243int
244i915_gem_create_ioctl(struct drm_device *dev, void *data,
245 struct drm_file *file)
246{
247 struct drm_i915_gem_create *args = data;
248 return i915_gem_create(file, dev,
249 args->size, &args->handle);
250}
251
Chris Wilson05394f32010-11-08 19:18:58 +0000252static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700253{
Chris Wilson05394f32010-11-08 19:18:58 +0000254 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700255
256 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000257 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700258}
259
Chris Wilson99a03df2010-05-27 14:15:34 +0100260static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700261slow_shmem_copy(struct page *dst_page,
262 int dst_offset,
263 struct page *src_page,
264 int src_offset,
265 int length)
266{
267 char *dst_vaddr, *src_vaddr;
268
Chris Wilson99a03df2010-05-27 14:15:34 +0100269 dst_vaddr = kmap(dst_page);
270 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700271
272 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
273
Chris Wilson99a03df2010-05-27 14:15:34 +0100274 kunmap(src_page);
275 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700276}
277
Chris Wilson99a03df2010-05-27 14:15:34 +0100278static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700279slow_shmem_bit17_copy(struct page *gpu_page,
280 int gpu_offset,
281 struct page *cpu_page,
282 int cpu_offset,
283 int length,
284 int is_read)
285{
286 char *gpu_vaddr, *cpu_vaddr;
287
288 /* Use the unswizzled path if this page isn't affected. */
289 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
290 if (is_read)
291 return slow_shmem_copy(cpu_page, cpu_offset,
292 gpu_page, gpu_offset, length);
293 else
294 return slow_shmem_copy(gpu_page, gpu_offset,
295 cpu_page, cpu_offset, length);
296 }
297
Chris Wilson99a03df2010-05-27 14:15:34 +0100298 gpu_vaddr = kmap(gpu_page);
299 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700300
301 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
302 * XORing with the other bits (A9 for Y, A9 and A10 for X)
303 */
304 while (length > 0) {
305 int cacheline_end = ALIGN(gpu_offset + 1, 64);
306 int this_length = min(cacheline_end - gpu_offset, length);
307 int swizzled_gpu_offset = gpu_offset ^ 64;
308
309 if (is_read) {
310 memcpy(cpu_vaddr + cpu_offset,
311 gpu_vaddr + swizzled_gpu_offset,
312 this_length);
313 } else {
314 memcpy(gpu_vaddr + swizzled_gpu_offset,
315 cpu_vaddr + cpu_offset,
316 this_length);
317 }
318 cpu_offset += this_length;
319 gpu_offset += this_length;
320 length -= this_length;
321 }
322
Chris Wilson99a03df2010-05-27 14:15:34 +0100323 kunmap(cpu_page);
324 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700325}
326
Eric Anholt673a3942008-07-30 12:06:12 -0700327/**
Eric Anholteb014592009-03-10 11:44:52 -0700328 * This is the fast shmem pread path, which attempts to copy_from_user directly
329 * from the backing pages of the object to the user's address space. On a
330 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
331 */
332static int
Chris Wilson05394f32010-11-08 19:18:58 +0000333i915_gem_shmem_pread_fast(struct drm_device *dev,
334 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700335 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000336 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700337{
Chris Wilson05394f32010-11-08 19:18:58 +0000338 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700339 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100340 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700341 char __user *user_data;
342 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700343
344 user_data = (char __user *) (uintptr_t) args->data_ptr;
345 remain = args->size;
346
Eric Anholteb014592009-03-10 11:44:52 -0700347 offset = args->offset;
348
349 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100350 struct page *page;
351 char *vaddr;
352 int ret;
353
Eric Anholteb014592009-03-10 11:44:52 -0700354 /* Operation in this page
355 *
Eric Anholteb014592009-03-10 11:44:52 -0700356 * page_offset = offset within page
357 * page_length = bytes to copy for this page
358 */
Eric Anholteb014592009-03-10 11:44:52 -0700359 page_offset = offset & (PAGE_SIZE-1);
360 page_length = remain;
361 if ((page_offset + remain) > PAGE_SIZE)
362 page_length = PAGE_SIZE - page_offset;
363
Chris Wilsone5281cc2010-10-28 13:45:36 +0100364 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
365 GFP_HIGHUSER | __GFP_RECLAIMABLE);
366 if (IS_ERR(page))
367 return PTR_ERR(page);
368
369 vaddr = kmap_atomic(page);
370 ret = __copy_to_user_inatomic(user_data,
371 vaddr + page_offset,
372 page_length);
373 kunmap_atomic(vaddr);
374
375 mark_page_accessed(page);
376 page_cache_release(page);
377 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100378 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700379
380 remain -= page_length;
381 user_data += page_length;
382 offset += page_length;
383 }
384
Chris Wilson4f27b752010-10-14 15:26:45 +0100385 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700386}
387
388/**
389 * This is the fallback shmem pread path, which allocates temporary storage
390 * in kernel space to copy_to_user into outside of the struct_mutex, so we
391 * can copy out of the object's backing pages while holding the struct mutex
392 * and not take page faults.
393 */
394static int
Chris Wilson05394f32010-11-08 19:18:58 +0000395i915_gem_shmem_pread_slow(struct drm_device *dev,
396 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700397 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000398 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700399{
Chris Wilson05394f32010-11-08 19:18:58 +0000400 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700401 struct mm_struct *mm = current->mm;
402 struct page **user_pages;
403 ssize_t remain;
404 loff_t offset, pinned_pages, i;
405 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100406 int shmem_page_offset;
407 int data_page_index, data_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700408 int page_length;
409 int ret;
410 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700411 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700412
413 remain = args->size;
414
415 /* Pin the user pages containing the data. We can't fault while
416 * holding the struct mutex, yet we want to hold it while
417 * dereferencing the user data.
418 */
419 first_data_page = data_ptr / PAGE_SIZE;
420 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
421 num_pages = last_data_page - first_data_page + 1;
422
Chris Wilson4f27b752010-10-14 15:26:45 +0100423 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700424 if (user_pages == NULL)
425 return -ENOMEM;
426
Chris Wilson4f27b752010-10-14 15:26:45 +0100427 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700428 down_read(&mm->mmap_sem);
429 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700430 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700431 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100432 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700433 if (pinned_pages < num_pages) {
434 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100435 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700436 }
437
Chris Wilson4f27b752010-10-14 15:26:45 +0100438 ret = i915_gem_object_set_cpu_read_domain_range(obj,
439 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700440 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100441 if (ret)
442 goto out;
443
444 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700445
Eric Anholteb014592009-03-10 11:44:52 -0700446 offset = args->offset;
447
448 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100449 struct page *page;
450
Eric Anholteb014592009-03-10 11:44:52 -0700451 /* Operation in this page
452 *
Eric Anholteb014592009-03-10 11:44:52 -0700453 * shmem_page_offset = offset within page in shmem file
454 * data_page_index = page number in get_user_pages return
455 * data_page_offset = offset with data_page_index page.
456 * page_length = bytes to copy for this page
457 */
Eric Anholteb014592009-03-10 11:44:52 -0700458 shmem_page_offset = offset & ~PAGE_MASK;
459 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
460 data_page_offset = data_ptr & ~PAGE_MASK;
461
462 page_length = remain;
463 if ((shmem_page_offset + page_length) > PAGE_SIZE)
464 page_length = PAGE_SIZE - shmem_page_offset;
465 if ((data_page_offset + page_length) > PAGE_SIZE)
466 page_length = PAGE_SIZE - data_page_offset;
467
Chris Wilsone5281cc2010-10-28 13:45:36 +0100468 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
469 GFP_HIGHUSER | __GFP_RECLAIMABLE);
470 if (IS_ERR(page))
471 return PTR_ERR(page);
472
Eric Anholt280b7132009-03-12 16:56:27 -0700473 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100474 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700475 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100476 user_pages[data_page_index],
477 data_page_offset,
478 page_length,
479 1);
480 } else {
481 slow_shmem_copy(user_pages[data_page_index],
482 data_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100483 page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100484 shmem_page_offset,
485 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700486 }
Eric Anholteb014592009-03-10 11:44:52 -0700487
Chris Wilsone5281cc2010-10-28 13:45:36 +0100488 mark_page_accessed(page);
489 page_cache_release(page);
490
Eric Anholteb014592009-03-10 11:44:52 -0700491 remain -= page_length;
492 data_ptr += page_length;
493 offset += page_length;
494 }
495
Chris Wilson4f27b752010-10-14 15:26:45 +0100496out:
Eric Anholteb014592009-03-10 11:44:52 -0700497 for (i = 0; i < pinned_pages; i++) {
498 SetPageDirty(user_pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100499 mark_page_accessed(user_pages[i]);
Eric Anholteb014592009-03-10 11:44:52 -0700500 page_cache_release(user_pages[i]);
501 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700502 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700503
504 return ret;
505}
506
Eric Anholt673a3942008-07-30 12:06:12 -0700507/**
508 * Reads data from the object referenced by handle.
509 *
510 * On error, the contents of *data are undefined.
511 */
512int
513i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000514 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700515{
516 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000517 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100518 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700519
Chris Wilson51311d02010-11-17 09:10:42 +0000520 if (args->size == 0)
521 return 0;
522
523 if (!access_ok(VERIFY_WRITE,
524 (char __user *)(uintptr_t)args->data_ptr,
525 args->size))
526 return -EFAULT;
527
528 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
529 args->size);
530 if (ret)
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Chris Wilsondb53a302011-02-03 11:57:46 +0000550 trace_i915_gem_object_pread(obj, args->offset, args->size);
551
Chris Wilson4f27b752010-10-14 15:26:45 +0100552 ret = i915_gem_object_set_cpu_read_domain_range(obj,
553 args->offset,
554 args->size);
555 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100556 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100557
558 ret = -EFAULT;
559 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000560 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100561 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000562 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700563
Chris Wilson35b62a82010-09-26 20:23:38 +0100564out:
Chris Wilson05394f32010-11-08 19:18:58 +0000565 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100566unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100567 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700568 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700569}
570
Keith Packard0839ccb2008-10-30 19:38:48 -0700571/* This is the fast write path which cannot handle
572 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700573 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700574
Keith Packard0839ccb2008-10-30 19:38:48 -0700575static inline int
576fast_user_write(struct io_mapping *mapping,
577 loff_t page_base, int page_offset,
578 char __user *user_data,
579 int length)
580{
581 char *vaddr_atomic;
582 unsigned long unwritten;
583
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700584 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700585 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
586 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700587 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100588 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700589}
590
591/* Here's the write path which can sleep for
592 * page faults
593 */
594
Chris Wilsonab34c222010-05-27 14:15:35 +0100595static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700596slow_kernel_write(struct io_mapping *mapping,
597 loff_t gtt_base, int gtt_offset,
598 struct page *user_page, int user_offset,
599 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700600{
Chris Wilsonab34c222010-05-27 14:15:35 +0100601 char __iomem *dst_vaddr;
602 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700603
Chris Wilsonab34c222010-05-27 14:15:35 +0100604 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
605 src_vaddr = kmap(user_page);
606
607 memcpy_toio(dst_vaddr + gtt_offset,
608 src_vaddr + user_offset,
609 length);
610
611 kunmap(user_page);
612 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700613}
614
Eric Anholt3de09aa2009-03-09 09:42:23 -0700615/**
616 * This is the fast pwrite path, where we copy the data directly from the
617 * user into the GTT, uncached.
618 */
Eric Anholt673a3942008-07-30 12:06:12 -0700619static int
Chris Wilson05394f32010-11-08 19:18:58 +0000620i915_gem_gtt_pwrite_fast(struct drm_device *dev,
621 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700622 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000623 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700624{
Keith Packard0839ccb2008-10-30 19:38:48 -0700625 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700626 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700628 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700629 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700630
631 user_data = (char __user *) (uintptr_t) args->data_ptr;
632 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700633
Chris Wilson05394f32010-11-08 19:18:58 +0000634 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700635
636 while (remain > 0) {
637 /* Operation in this page
638 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 * page_base = page offset within aperture
640 * page_offset = offset within page
641 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700642 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700643 page_base = (offset & ~(PAGE_SIZE-1));
644 page_offset = offset & (PAGE_SIZE-1);
645 page_length = remain;
646 if ((page_offset + remain) > PAGE_SIZE)
647 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700648
Keith Packard0839ccb2008-10-30 19:38:48 -0700649 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700650 * source page isn't available. Return the error and we'll
651 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700652 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100653 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
654 page_offset, user_data, page_length))
655
656 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700657
Keith Packard0839ccb2008-10-30 19:38:48 -0700658 remain -= page_length;
659 user_data += page_length;
660 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700661 }
Eric Anholt673a3942008-07-30 12:06:12 -0700662
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100663 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700664}
665
Eric Anholt3de09aa2009-03-09 09:42:23 -0700666/**
667 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
668 * the memory and maps it using kmap_atomic for copying.
669 *
670 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
671 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
672 */
Eric Anholt3043c602008-10-02 12:24:47 -0700673static int
Chris Wilson05394f32010-11-08 19:18:58 +0000674i915_gem_gtt_pwrite_slow(struct drm_device *dev,
675 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000677 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700678{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700679 drm_i915_private_t *dev_priv = dev->dev_private;
680 ssize_t remain;
681 loff_t gtt_page_base, offset;
682 loff_t first_data_page, last_data_page, num_pages;
683 loff_t pinned_pages, i;
684 struct page **user_pages;
685 struct mm_struct *mm = current->mm;
686 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700687 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688 uint64_t data_ptr = args->data_ptr;
689
690 remain = args->size;
691
692 /* Pin the user pages containing the data. We can't fault while
693 * holding the struct mutex, and all of the pwrite implementations
694 * want to hold it while dereferencing the user data.
695 */
696 first_data_page = data_ptr / PAGE_SIZE;
697 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
698 num_pages = last_data_page - first_data_page + 1;
699
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100700 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700701 if (user_pages == NULL)
702 return -ENOMEM;
703
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100704 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700705 down_read(&mm->mmap_sem);
706 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
707 num_pages, 0, 0, user_pages, NULL);
708 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100709 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700710 if (pinned_pages < num_pages) {
711 ret = -EFAULT;
712 goto out_unpin_pages;
713 }
714
Chris Wilsond9e86c02010-11-10 16:40:20 +0000715 ret = i915_gem_object_set_to_gtt_domain(obj, true);
716 if (ret)
717 goto out_unpin_pages;
718
719 ret = i915_gem_object_put_fence(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700720 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100721 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700722
Chris Wilson05394f32010-11-08 19:18:58 +0000723 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700724
725 while (remain > 0) {
726 /* Operation in this page
727 *
728 * gtt_page_base = page offset within aperture
729 * gtt_page_offset = offset within page in aperture
730 * data_page_index = page number in get_user_pages return
731 * data_page_offset = offset with data_page_index page.
732 * page_length = bytes to copy for this page
733 */
734 gtt_page_base = offset & PAGE_MASK;
735 gtt_page_offset = offset & ~PAGE_MASK;
736 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
737 data_page_offset = data_ptr & ~PAGE_MASK;
738
739 page_length = remain;
740 if ((gtt_page_offset + page_length) > PAGE_SIZE)
741 page_length = PAGE_SIZE - gtt_page_offset;
742 if ((data_page_offset + page_length) > PAGE_SIZE)
743 page_length = PAGE_SIZE - data_page_offset;
744
Chris Wilsonab34c222010-05-27 14:15:35 +0100745 slow_kernel_write(dev_priv->mm.gtt_mapping,
746 gtt_page_base, gtt_page_offset,
747 user_pages[data_page_index],
748 data_page_offset,
749 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700750
751 remain -= page_length;
752 offset += page_length;
753 data_ptr += page_length;
754 }
755
Eric Anholt3de09aa2009-03-09 09:42:23 -0700756out_unpin_pages:
757 for (i = 0; i < pinned_pages; i++)
758 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700759 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700760
761 return ret;
762}
763
Eric Anholt40123c12009-03-09 13:42:30 -0700764/**
765 * This is the fast shmem pwrite path, which attempts to directly
766 * copy_from_user into the kmapped pages backing the object.
767 */
Eric Anholt673a3942008-07-30 12:06:12 -0700768static int
Chris Wilson05394f32010-11-08 19:18:58 +0000769i915_gem_shmem_pwrite_fast(struct drm_device *dev,
770 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700771 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000772 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700773{
Chris Wilson05394f32010-11-08 19:18:58 +0000774 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700775 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100776 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700777 char __user *user_data;
778 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700779
780 user_data = (char __user *) (uintptr_t) args->data_ptr;
781 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700782
Eric Anholt673a3942008-07-30 12:06:12 -0700783 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000784 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Eric Anholt40123c12009-03-09 13:42:30 -0700786 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100787 struct page *page;
788 char *vaddr;
789 int ret;
790
Eric Anholt40123c12009-03-09 13:42:30 -0700791 /* Operation in this page
792 *
Eric Anholt40123c12009-03-09 13:42:30 -0700793 * page_offset = offset within page
794 * page_length = bytes to copy for this page
795 */
Eric Anholt40123c12009-03-09 13:42:30 -0700796 page_offset = offset & (PAGE_SIZE-1);
797 page_length = remain;
798 if ((page_offset + remain) > PAGE_SIZE)
799 page_length = PAGE_SIZE - page_offset;
800
Chris Wilsone5281cc2010-10-28 13:45:36 +0100801 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
802 GFP_HIGHUSER | __GFP_RECLAIMABLE);
803 if (IS_ERR(page))
804 return PTR_ERR(page);
805
806 vaddr = kmap_atomic(page, KM_USER0);
807 ret = __copy_from_user_inatomic(vaddr + page_offset,
808 user_data,
809 page_length);
810 kunmap_atomic(vaddr, KM_USER0);
811
812 set_page_dirty(page);
813 mark_page_accessed(page);
814 page_cache_release(page);
815
816 /* If we get a fault while copying data, then (presumably) our
817 * source page isn't available. Return the error and we'll
818 * retry in the slow path.
819 */
820 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100821 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700822
823 remain -= page_length;
824 user_data += page_length;
825 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700826 }
827
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100828 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700829}
830
831/**
832 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
833 * the memory and maps it using kmap_atomic for copying.
834 *
835 * This avoids taking mmap_sem for faulting on the user's address while the
836 * struct_mutex is held.
837 */
838static int
Chris Wilson05394f32010-11-08 19:18:58 +0000839i915_gem_shmem_pwrite_slow(struct drm_device *dev,
840 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700841 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000842 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700843{
Chris Wilson05394f32010-11-08 19:18:58 +0000844 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700845 struct mm_struct *mm = current->mm;
846 struct page **user_pages;
847 ssize_t remain;
848 loff_t offset, pinned_pages, i;
849 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100850 int shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700851 int data_page_index, data_page_offset;
852 int page_length;
853 int ret;
854 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700855 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700856
857 remain = args->size;
858
859 /* Pin the user pages containing the data. We can't fault while
860 * holding the struct mutex, and all of the pwrite implementations
861 * want to hold it while dereferencing the user data.
862 */
863 first_data_page = data_ptr / PAGE_SIZE;
864 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
865 num_pages = last_data_page - first_data_page + 1;
866
Chris Wilson4f27b752010-10-14 15:26:45 +0100867 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700868 if (user_pages == NULL)
869 return -ENOMEM;
870
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100871 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700872 down_read(&mm->mmap_sem);
873 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
874 num_pages, 0, 0, user_pages, NULL);
875 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100876 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700877 if (pinned_pages < num_pages) {
878 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100879 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700880 }
881
Eric Anholt40123c12009-03-09 13:42:30 -0700882 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100883 if (ret)
884 goto out;
885
886 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700887
Eric Anholt40123c12009-03-09 13:42:30 -0700888 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000889 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700890
891 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100892 struct page *page;
893
Eric Anholt40123c12009-03-09 13:42:30 -0700894 /* Operation in this page
895 *
Eric Anholt40123c12009-03-09 13:42:30 -0700896 * shmem_page_offset = offset within page in shmem file
897 * data_page_index = page number in get_user_pages return
898 * data_page_offset = offset with data_page_index page.
899 * page_length = bytes to copy for this page
900 */
Eric Anholt40123c12009-03-09 13:42:30 -0700901 shmem_page_offset = offset & ~PAGE_MASK;
902 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
903 data_page_offset = data_ptr & ~PAGE_MASK;
904
905 page_length = remain;
906 if ((shmem_page_offset + page_length) > PAGE_SIZE)
907 page_length = PAGE_SIZE - shmem_page_offset;
908 if ((data_page_offset + page_length) > PAGE_SIZE)
909 page_length = PAGE_SIZE - data_page_offset;
910
Chris Wilsone5281cc2010-10-28 13:45:36 +0100911 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
912 GFP_HIGHUSER | __GFP_RECLAIMABLE);
913 if (IS_ERR(page)) {
914 ret = PTR_ERR(page);
915 goto out;
916 }
917
Eric Anholt280b7132009-03-12 16:56:27 -0700918 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100919 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700920 shmem_page_offset,
921 user_pages[data_page_index],
922 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100923 page_length,
924 0);
925 } else {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100926 slow_shmem_copy(page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100927 shmem_page_offset,
928 user_pages[data_page_index],
929 data_page_offset,
930 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700931 }
Eric Anholt40123c12009-03-09 13:42:30 -0700932
Chris Wilsone5281cc2010-10-28 13:45:36 +0100933 set_page_dirty(page);
934 mark_page_accessed(page);
935 page_cache_release(page);
936
Eric Anholt40123c12009-03-09 13:42:30 -0700937 remain -= page_length;
938 data_ptr += page_length;
939 offset += page_length;
940 }
941
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100942out:
Eric Anholt40123c12009-03-09 13:42:30 -0700943 for (i = 0; i < pinned_pages; i++)
944 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700945 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700946
947 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700948}
949
950/**
951 * Writes data to the object referenced by handle.
952 *
953 * On error, the contents of the buffer that were to be modified are undefined.
954 */
955int
956i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100957 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700958{
959 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000960 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000961 int ret;
962
963 if (args->size == 0)
964 return 0;
965
966 if (!access_ok(VERIFY_READ,
967 (char __user *)(uintptr_t)args->data_ptr,
968 args->size))
969 return -EFAULT;
970
971 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
972 args->size);
973 if (ret)
974 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700975
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100976 ret = i915_mutex_lock_interruptible(dev);
977 if (ret)
978 return ret;
979
Chris Wilson05394f32010-11-08 19:18:58 +0000980 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000981 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100982 ret = -ENOENT;
983 goto unlock;
984 }
Eric Anholt673a3942008-07-30 12:06:12 -0700985
Chris Wilson7dcd2492010-09-26 20:21:44 +0100986 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000987 if (args->offset > obj->base.size ||
988 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100989 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100990 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100991 }
992
Chris Wilsondb53a302011-02-03 11:57:46 +0000993 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
994
Eric Anholt673a3942008-07-30 12:06:12 -0700995 /* We can only do the GTT pwrite on untiled buffers, as otherwise
996 * it would end up going through the fenced access, and we'll get
997 * different detiling behavior between reading and writing.
998 * pread/pwrite currently are reading and writing from the CPU
999 * perspective, requiring manual detiling by the client.
1000 */
Chris Wilson05394f32010-11-08 19:18:58 +00001001 if (obj->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001002 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001003 else if (obj->gtt_space &&
Chris Wilson05394f32010-11-08 19:18:58 +00001004 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001005 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001006 if (ret)
1007 goto out;
1008
Chris Wilsond9e86c02010-11-10 16:40:20 +00001009 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1010 if (ret)
1011 goto out_unpin;
1012
1013 ret = i915_gem_object_put_fence(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001014 if (ret)
1015 goto out_unpin;
1016
1017 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1018 if (ret == -EFAULT)
1019 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1020
1021out_unpin:
1022 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001023 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001024 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1025 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001026 goto out;
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001027
1028 ret = -EFAULT;
1029 if (!i915_gem_object_needs_bit17_swizzle(obj))
1030 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1031 if (ret == -EFAULT)
1032 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
Eric Anholt40123c12009-03-09 13:42:30 -07001033 }
Eric Anholt673a3942008-07-30 12:06:12 -07001034
Chris Wilson35b62a82010-09-26 20:23:38 +01001035out:
Chris Wilson05394f32010-11-08 19:18:58 +00001036 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001037unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001038 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001039 return ret;
1040}
1041
1042/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001043 * Called when user space prepares to use an object with the CPU, either
1044 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001045 */
1046int
1047i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001048 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001049{
1050 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001051 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001052 uint32_t read_domains = args->read_domains;
1053 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001054 int ret;
1055
1056 if (!(dev->driver->driver_features & DRIVER_GEM))
1057 return -ENODEV;
1058
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001059 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001060 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001061 return -EINVAL;
1062
Chris Wilson21d509e2009-06-06 09:46:02 +01001063 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001064 return -EINVAL;
1065
1066 /* Having something in the write domain implies it's in the read
1067 * domain, and only that read domain. Enforce that in the request.
1068 */
1069 if (write_domain != 0 && read_domains != write_domain)
1070 return -EINVAL;
1071
Chris Wilson76c1dec2010-09-25 11:22:51 +01001072 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001073 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001074 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001075
Chris Wilson05394f32010-11-08 19:18:58 +00001076 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001077 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001078 ret = -ENOENT;
1079 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001080 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001081
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001082 if (read_domains & I915_GEM_DOMAIN_GTT) {
1083 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001084
1085 /* Silently promote "you're not bound, there was nothing to do"
1086 * to success, since the client was just asking us to
1087 * make sure everything was done.
1088 */
1089 if (ret == -EINVAL)
1090 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001091 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001092 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001093 }
1094
Chris Wilson05394f32010-11-08 19:18:58 +00001095 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001096unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001097 mutex_unlock(&dev->struct_mutex);
1098 return ret;
1099}
1100
1101/**
1102 * Called when user space has done writes to this buffer
1103 */
1104int
1105i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001106 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001107{
1108 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001109 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001110 int ret = 0;
1111
1112 if (!(dev->driver->driver_features & DRIVER_GEM))
1113 return -ENODEV;
1114
Chris Wilson76c1dec2010-09-25 11:22:51 +01001115 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001116 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001117 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001118
Chris Wilson05394f32010-11-08 19:18:58 +00001119 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001120 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001121 ret = -ENOENT;
1122 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001123 }
1124
Eric Anholt673a3942008-07-30 12:06:12 -07001125 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001126 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001127 i915_gem_object_flush_cpu_write_domain(obj);
1128
Chris Wilson05394f32010-11-08 19:18:58 +00001129 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001130unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001131 mutex_unlock(&dev->struct_mutex);
1132 return ret;
1133}
1134
1135/**
1136 * Maps the contents of an object, returning the address it is mapped
1137 * into.
1138 *
1139 * While the mapping holds a reference on the contents of the object, it doesn't
1140 * imply a ref on the object itself.
1141 */
1142int
1143i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001144 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001145{
Chris Wilsonda761a62010-10-27 17:37:08 +01001146 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001147 struct drm_i915_gem_mmap *args = data;
1148 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001149 unsigned long addr;
1150
1151 if (!(dev->driver->driver_features & DRIVER_GEM))
1152 return -ENODEV;
1153
Chris Wilson05394f32010-11-08 19:18:58 +00001154 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001155 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001156 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001157
Chris Wilsonda761a62010-10-27 17:37:08 +01001158 if (obj->size > dev_priv->mm.gtt_mappable_end) {
1159 drm_gem_object_unreference_unlocked(obj);
1160 return -E2BIG;
1161 }
1162
Eric Anholt673a3942008-07-30 12:06:12 -07001163 down_write(&current->mm->mmap_sem);
1164 addr = do_mmap(obj->filp, 0, args->size,
1165 PROT_READ | PROT_WRITE, MAP_SHARED,
1166 args->offset);
1167 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001168 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001169 if (IS_ERR((void *)addr))
1170 return addr;
1171
1172 args->addr_ptr = (uint64_t) addr;
1173
1174 return 0;
1175}
1176
Jesse Barnesde151cf2008-11-12 10:03:55 -08001177/**
1178 * i915_gem_fault - fault a page into the GTT
1179 * vma: VMA in question
1180 * vmf: fault info
1181 *
1182 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1183 * from userspace. The fault handler takes care of binding the object to
1184 * the GTT (if needed), allocating and programming a fence register (again,
1185 * only if needed based on whether the old reg is still valid or the object
1186 * is tiled) and inserting a new PTE into the faulting process.
1187 *
1188 * Note that the faulting process may involve evicting existing objects
1189 * from the GTT and/or fence registers to make room. So performance may
1190 * suffer if the GTT working set is large or there are few fence registers
1191 * left.
1192 */
1193int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1194{
Chris Wilson05394f32010-11-08 19:18:58 +00001195 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1196 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001197 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001198 pgoff_t page_offset;
1199 unsigned long pfn;
1200 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001201 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001202
1203 /* We don't use vmf->pgoff since that has the fake offset */
1204 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1205 PAGE_SHIFT;
1206
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001207 ret = i915_mutex_lock_interruptible(dev);
1208 if (ret)
1209 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001210
Chris Wilsondb53a302011-02-03 11:57:46 +00001211 trace_i915_gem_object_fault(obj, page_offset, true, write);
1212
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001213 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001214 if (!obj->map_and_fenceable) {
1215 ret = i915_gem_object_unbind(obj);
1216 if (ret)
1217 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001218 }
Chris Wilson05394f32010-11-08 19:18:58 +00001219 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001220 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001221 if (ret)
1222 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001223 }
1224
Chris Wilson4a684a42010-10-28 14:44:08 +01001225 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1226 if (ret)
1227 goto unlock;
1228
Chris Wilsond9e86c02010-11-10 16:40:20 +00001229 if (obj->tiling_mode == I915_TILING_NONE)
1230 ret = i915_gem_object_put_fence(obj);
1231 else
Chris Wilsonce453d82011-02-21 14:43:56 +00001232 ret = i915_gem_object_get_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001233 if (ret)
1234 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001235
Chris Wilson05394f32010-11-08 19:18:58 +00001236 if (i915_gem_object_is_inactive(obj))
1237 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001238
Chris Wilson6299f992010-11-24 12:23:44 +00001239 obj->fault_mappable = true;
1240
Chris Wilson05394f32010-11-08 19:18:58 +00001241 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001242 page_offset;
1243
1244 /* Finally, remap it using the new GTT offset */
1245 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001246unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001247 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001248out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001249 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001250 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001251 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001252 /* Give the error handler a chance to run and move the
1253 * objects off the GPU active list. Next time we service the
1254 * fault, we should be able to transition the page into the
1255 * GTT without touching the GPU (and so avoid further
1256 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1257 * with coherency, just lost writes.
1258 */
Chris Wilson045e7692010-11-07 09:18:22 +00001259 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001260 case 0:
1261 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001262 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001263 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001266 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001267 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001268 }
1269}
1270
1271/**
1272 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1273 * @obj: obj in question
1274 *
1275 * GEM memory mapping works by handing back to userspace a fake mmap offset
1276 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1277 * up the object based on the offset and sets up the various memory mapping
1278 * structures.
1279 *
1280 * This routine allocates and attaches a fake offset for @obj.
1281 */
1282static int
Chris Wilson05394f32010-11-08 19:18:58 +00001283i915_gem_create_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001284{
Chris Wilson05394f32010-11-08 19:18:58 +00001285 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001286 struct drm_gem_mm *mm = dev->mm_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001287 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001288 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001289 int ret = 0;
1290
1291 /* Set the object up for mmap'ing */
Chris Wilson05394f32010-11-08 19:18:58 +00001292 list = &obj->base.map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001293 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001294 if (!list->map)
1295 return -ENOMEM;
1296
1297 map = list->map;
1298 map->type = _DRM_GEM;
Chris Wilson05394f32010-11-08 19:18:58 +00001299 map->size = obj->base.size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001300 map->handle = obj;
1301
1302 /* Get a DRM GEM mmap offset allocated... */
1303 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
Chris Wilson05394f32010-11-08 19:18:58 +00001304 obj->base.size / PAGE_SIZE,
1305 0, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306 if (!list->file_offset_node) {
Chris Wilson05394f32010-11-08 19:18:58 +00001307 DRM_ERROR("failed to allocate offset for bo %d\n",
1308 obj->base.name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001309 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001310 goto out_free_list;
1311 }
1312
1313 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
Chris Wilson05394f32010-11-08 19:18:58 +00001314 obj->base.size / PAGE_SIZE,
1315 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001316 if (!list->file_offset_node) {
1317 ret = -ENOMEM;
1318 goto out_free_list;
1319 }
1320
1321 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001322 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1323 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001324 DRM_ERROR("failed to add to map hash\n");
1325 goto out_free_mm;
1326 }
1327
Jesse Barnesde151cf2008-11-12 10:03:55 -08001328 return 0;
1329
1330out_free_mm:
1331 drm_mm_put_block(list->file_offset_node);
1332out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001333 kfree(list->map);
Chris Wilson39a01d12010-10-28 13:03:06 +01001334 list->map = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001335
1336 return ret;
1337}
1338
Chris Wilson901782b2009-07-10 08:18:50 +01001339/**
1340 * i915_gem_release_mmap - remove physical page mappings
1341 * @obj: obj in question
1342 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001343 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001344 * relinquish ownership of the pages back to the system.
1345 *
1346 * It is vital that we remove the page mapping if we have mapped a tiled
1347 * object through the GTT and then lose the fence register due to
1348 * resource pressure. Similarly if the object has been moved out of the
1349 * aperture, than pages mapped into userspace must be revoked. Removing the
1350 * mapping will then trigger a page fault on the next user access, allowing
1351 * fixup by i915_gem_fault().
1352 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001353void
Chris Wilson05394f32010-11-08 19:18:58 +00001354i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001355{
Chris Wilson6299f992010-11-24 12:23:44 +00001356 if (!obj->fault_mappable)
1357 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001358
Chris Wilson6299f992010-11-24 12:23:44 +00001359 unmap_mapping_range(obj->base.dev->dev_mapping,
1360 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1361 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001362
Chris Wilson6299f992010-11-24 12:23:44 +00001363 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001364}
1365
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001366static void
Chris Wilson05394f32010-11-08 19:18:58 +00001367i915_gem_free_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001368{
Chris Wilson05394f32010-11-08 19:18:58 +00001369 struct drm_device *dev = obj->base.dev;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001370 struct drm_gem_mm *mm = dev->mm_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001371 struct drm_map_list *list = &obj->base.map_list;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001372
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001373 drm_ht_remove_item(&mm->offset_hash, &list->hash);
Chris Wilson39a01d12010-10-28 13:03:06 +01001374 drm_mm_put_block(list->file_offset_node);
1375 kfree(list->map);
1376 list->map = NULL;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001377}
1378
Chris Wilson92b88ae2010-11-09 11:47:32 +00001379static uint32_t
1380i915_gem_get_gtt_size(struct drm_i915_gem_object *obj)
1381{
1382 struct drm_device *dev = obj->base.dev;
1383 uint32_t size;
1384
1385 if (INTEL_INFO(dev)->gen >= 4 ||
1386 obj->tiling_mode == I915_TILING_NONE)
1387 return obj->base.size;
1388
1389 /* Previous chips need a power-of-two fence region when tiling */
1390 if (INTEL_INFO(dev)->gen == 3)
1391 size = 1024*1024;
1392 else
1393 size = 512*1024;
1394
1395 while (size < obj->base.size)
1396 size <<= 1;
1397
1398 return size;
1399}
1400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001401/**
1402 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1403 * @obj: object to check
1404 *
1405 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001406 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001407 */
1408static uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001409i915_gem_get_gtt_alignment(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410{
Chris Wilson05394f32010-11-08 19:18:58 +00001411 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001412
1413 /*
1414 * Minimum alignment is 4k (GTT page size), but might be greater
1415 * if a fence register is needed for the object.
1416 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001417 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilson05394f32010-11-08 19:18:58 +00001418 obj->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001419 return 4096;
1420
1421 /*
1422 * Previous chips need to be aligned to the size of the smallest
1423 * fence register that can contain the object.
1424 */
Chris Wilson05394f32010-11-08 19:18:58 +00001425 return i915_gem_get_gtt_size(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001426}
1427
Daniel Vetter5e783302010-11-14 22:32:36 +01001428/**
1429 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1430 * unfenced object
1431 * @obj: object to check
1432 *
1433 * Return the required GTT alignment for an object, only taking into account
1434 * unfenced tiled surface requirements.
1435 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001436uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001437i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj)
Daniel Vetter5e783302010-11-14 22:32:36 +01001438{
Chris Wilson05394f32010-11-08 19:18:58 +00001439 struct drm_device *dev = obj->base.dev;
Daniel Vetter5e783302010-11-14 22:32:36 +01001440 int tile_height;
1441
1442 /*
1443 * Minimum alignment is 4k (GTT page size) for sane hw.
1444 */
1445 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001446 obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001447 return 4096;
1448
1449 /*
1450 * Older chips need unfenced tiled buffers to be aligned to the left
1451 * edge of an even tile row (where tile rows are counted as if the bo is
1452 * placed in a fenced gtt region).
1453 */
1454 if (IS_GEN2(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001455 (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Daniel Vetter5e783302010-11-14 22:32:36 +01001456 tile_height = 32;
1457 else
1458 tile_height = 8;
1459
Chris Wilson05394f32010-11-08 19:18:58 +00001460 return tile_height * obj->stride * 2;
Daniel Vetter5e783302010-11-14 22:32:36 +01001461}
1462
Jesse Barnesde151cf2008-11-12 10:03:55 -08001463int
Dave Airlieff72145b2011-02-07 12:16:14 +10001464i915_gem_mmap_gtt(struct drm_file *file,
1465 struct drm_device *dev,
1466 uint32_t handle,
1467 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468{
Chris Wilsonda761a62010-10-27 17:37:08 +01001469 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001470 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 int ret;
1472
1473 if (!(dev->driver->driver_features & DRIVER_GEM))
1474 return -ENODEV;
1475
Chris Wilson76c1dec2010-09-25 11:22:51 +01001476 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001477 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001478 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001479
Dave Airlieff72145b2011-02-07 12:16:14 +10001480 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001481 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001482 ret = -ENOENT;
1483 goto unlock;
1484 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001485
Chris Wilson05394f32010-11-08 19:18:58 +00001486 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001487 ret = -E2BIG;
1488 goto unlock;
1489 }
1490
Chris Wilson05394f32010-11-08 19:18:58 +00001491 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001492 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001493 ret = -EINVAL;
1494 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001495 }
1496
Chris Wilson05394f32010-11-08 19:18:58 +00001497 if (!obj->base.map_list.map) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001498 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001499 if (ret)
1500 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001501 }
1502
Dave Airlieff72145b2011-02-07 12:16:14 +10001503 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001504
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001505out:
Chris Wilson05394f32010-11-08 19:18:58 +00001506 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001507unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001508 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001509 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001510}
1511
Dave Airlieff72145b2011-02-07 12:16:14 +10001512/**
1513 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1514 * @dev: DRM device
1515 * @data: GTT mapping ioctl data
1516 * @file: GEM object info
1517 *
1518 * Simply returns the fake offset to userspace so it can mmap it.
1519 * The mmap call will end up in drm_gem_mmap(), which will set things
1520 * up so we can get faults in the handler above.
1521 *
1522 * The fault handler will take care of binding the object into the GTT
1523 * (since it may have been evicted to make room for something), allocating
1524 * a fence register, and mapping the appropriate aperture address into
1525 * userspace.
1526 */
1527int
1528i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1529 struct drm_file *file)
1530{
1531 struct drm_i915_gem_mmap_gtt *args = data;
1532
1533 if (!(dev->driver->driver_features & DRIVER_GEM))
1534 return -ENODEV;
1535
1536 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1537}
1538
1539
Chris Wilsone5281cc2010-10-28 13:45:36 +01001540static int
Chris Wilson05394f32010-11-08 19:18:58 +00001541i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001542 gfp_t gfpmask)
1543{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001544 int page_count, i;
1545 struct address_space *mapping;
1546 struct inode *inode;
1547 struct page *page;
1548
1549 /* Get the list of pages out of our struct file. They'll be pinned
1550 * at this point until we release them.
1551 */
Chris Wilson05394f32010-11-08 19:18:58 +00001552 page_count = obj->base.size / PAGE_SIZE;
1553 BUG_ON(obj->pages != NULL);
1554 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1555 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001556 return -ENOMEM;
1557
Chris Wilson05394f32010-11-08 19:18:58 +00001558 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001559 mapping = inode->i_mapping;
1560 for (i = 0; i < page_count; i++) {
1561 page = read_cache_page_gfp(mapping, i,
1562 GFP_HIGHUSER |
1563 __GFP_COLD |
1564 __GFP_RECLAIMABLE |
1565 gfpmask);
1566 if (IS_ERR(page))
1567 goto err_pages;
1568
Chris Wilson05394f32010-11-08 19:18:58 +00001569 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001570 }
1571
Chris Wilson05394f32010-11-08 19:18:58 +00001572 if (obj->tiling_mode != I915_TILING_NONE)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001573 i915_gem_object_do_bit_17_swizzle(obj);
1574
1575 return 0;
1576
1577err_pages:
1578 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001579 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001580
Chris Wilson05394f32010-11-08 19:18:58 +00001581 drm_free_large(obj->pages);
1582 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001583 return PTR_ERR(page);
1584}
1585
Chris Wilson5cdf5882010-09-27 15:51:07 +01001586static void
Chris Wilson05394f32010-11-08 19:18:58 +00001587i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001588{
Chris Wilson05394f32010-11-08 19:18:58 +00001589 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001590 int i;
1591
Chris Wilson05394f32010-11-08 19:18:58 +00001592 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001593
Chris Wilson05394f32010-11-08 19:18:58 +00001594 if (obj->tiling_mode != I915_TILING_NONE)
Eric Anholt280b7132009-03-12 16:56:27 -07001595 i915_gem_object_save_bit_17_swizzle(obj);
1596
Chris Wilson05394f32010-11-08 19:18:58 +00001597 if (obj->madv == I915_MADV_DONTNEED)
1598 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001599
1600 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001601 if (obj->dirty)
1602 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001603
Chris Wilson05394f32010-11-08 19:18:58 +00001604 if (obj->madv == I915_MADV_WILLNEED)
1605 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001606
Chris Wilson05394f32010-11-08 19:18:58 +00001607 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001608 }
Chris Wilson05394f32010-11-08 19:18:58 +00001609 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001610
Chris Wilson05394f32010-11-08 19:18:58 +00001611 drm_free_large(obj->pages);
1612 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001613}
1614
Chris Wilson54cf91d2010-11-25 18:00:26 +00001615void
Chris Wilson05394f32010-11-08 19:18:58 +00001616i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001617 struct intel_ring_buffer *ring,
1618 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001619{
Chris Wilson05394f32010-11-08 19:18:58 +00001620 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001621 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001622
Zou Nan hai852835f2010-05-21 09:08:56 +08001623 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001624 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001625
1626 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001627 if (!obj->active) {
1628 drm_gem_object_reference(&obj->base);
1629 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001630 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001631
Eric Anholt673a3942008-07-30 12:06:12 -07001632 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001633 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1634 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001635
Chris Wilson05394f32010-11-08 19:18:58 +00001636 obj->last_rendering_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001637 if (obj->fenced_gpu_access) {
1638 struct drm_i915_fence_reg *reg;
1639
1640 BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
1641
1642 obj->last_fenced_seqno = seqno;
1643 obj->last_fenced_ring = ring;
1644
1645 reg = &dev_priv->fence_regs[obj->fence_reg];
1646 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
1647 }
1648}
1649
1650static void
1651i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1652{
1653 list_del_init(&obj->ring_list);
1654 obj->last_rendering_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001655}
1656
Eric Anholtce44b0e2008-11-06 16:00:31 -08001657static void
Chris Wilson05394f32010-11-08 19:18:58 +00001658i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001659{
Chris Wilson05394f32010-11-08 19:18:58 +00001660 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001661 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001662
Chris Wilson05394f32010-11-08 19:18:58 +00001663 BUG_ON(!obj->active);
1664 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001665
1666 i915_gem_object_move_off_active(obj);
1667}
1668
1669static void
1670i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1671{
1672 struct drm_device *dev = obj->base.dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674
1675 if (obj->pin_count != 0)
1676 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1677 else
1678 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1679
1680 BUG_ON(!list_empty(&obj->gpu_write_list));
1681 BUG_ON(!obj->active);
1682 obj->ring = NULL;
1683
1684 i915_gem_object_move_off_active(obj);
1685 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001686
1687 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001688 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001689 drm_gem_object_unreference(&obj->base);
1690
1691 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001692}
Eric Anholt673a3942008-07-30 12:06:12 -07001693
Chris Wilson963b4832009-09-20 23:03:54 +01001694/* Immediately discard the backing storage */
1695static void
Chris Wilson05394f32010-11-08 19:18:58 +00001696i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001697{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001698 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001699
Chris Wilsonae9fed62010-08-07 11:01:30 +01001700 /* Our goal here is to return as much of the memory as
1701 * is possible back to the system as we are called from OOM.
1702 * To do this we must instruct the shmfs to drop all of its
1703 * backing pages, *now*. Here we mirror the actions taken
1704 * when by shmem_delete_inode() to release the backing store.
1705 */
Chris Wilson05394f32010-11-08 19:18:58 +00001706 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001707 truncate_inode_pages(inode->i_mapping, 0);
1708 if (inode->i_op->truncate_range)
1709 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001710
Chris Wilson05394f32010-11-08 19:18:58 +00001711 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001712}
1713
1714static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001715i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001716{
Chris Wilson05394f32010-11-08 19:18:58 +00001717 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001718}
1719
Eric Anholt673a3942008-07-30 12:06:12 -07001720static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001721i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1722 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001723{
Chris Wilson05394f32010-11-08 19:18:58 +00001724 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001725
Chris Wilson05394f32010-11-08 19:18:58 +00001726 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001727 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001728 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001729 if (obj->base.write_domain & flush_domains) {
1730 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001731
Chris Wilson05394f32010-11-08 19:18:58 +00001732 obj->base.write_domain = 0;
1733 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001734 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001735 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001736
Daniel Vetter63560392010-02-19 11:51:59 +01001737 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001738 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001739 old_write_domain);
1740 }
1741 }
1742}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001743
Chris Wilson3cce4692010-10-27 16:11:02 +01001744int
Chris Wilsondb53a302011-02-03 11:57:46 +00001745i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001746 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001747 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001748{
Chris Wilsondb53a302011-02-03 11:57:46 +00001749 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001750 uint32_t seqno;
1751 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001752 int ret;
1753
1754 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001755
Chris Wilson3cce4692010-10-27 16:11:02 +01001756 ret = ring->add_request(ring, &seqno);
1757 if (ret)
1758 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001759
Chris Wilsondb53a302011-02-03 11:57:46 +00001760 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001761
1762 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001763 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001764 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001765 was_empty = list_empty(&ring->request_list);
1766 list_add_tail(&request->list, &ring->request_list);
1767
Chris Wilsondb53a302011-02-03 11:57:46 +00001768 if (file) {
1769 struct drm_i915_file_private *file_priv = file->driver_priv;
1770
Chris Wilson1c255952010-09-26 11:03:27 +01001771 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001772 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001773 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001774 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001775 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001776 }
Eric Anholt673a3942008-07-30 12:06:12 -07001777
Chris Wilsondb53a302011-02-03 11:57:46 +00001778 ring->outstanding_lazy_request = false;
1779
Ben Gamarif65d9422009-09-14 17:48:44 -04001780 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001781 mod_timer(&dev_priv->hangcheck_timer,
1782 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001783 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001784 queue_delayed_work(dev_priv->wq,
1785 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001786 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001787 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001788}
1789
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001790static inline void
1791i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001792{
Chris Wilson1c255952010-09-26 11:03:27 +01001793 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001794
Chris Wilson1c255952010-09-26 11:03:27 +01001795 if (!file_priv)
1796 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001797
Chris Wilson1c255952010-09-26 11:03:27 +01001798 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001799 if (request->file_priv) {
1800 list_del(&request->client_list);
1801 request->file_priv = NULL;
1802 }
Chris Wilson1c255952010-09-26 11:03:27 +01001803 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001804}
1805
Chris Wilsondfaae392010-09-22 10:31:52 +01001806static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1807 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001808{
Chris Wilsondfaae392010-09-22 10:31:52 +01001809 while (!list_empty(&ring->request_list)) {
1810 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001811
Chris Wilsondfaae392010-09-22 10:31:52 +01001812 request = list_first_entry(&ring->request_list,
1813 struct drm_i915_gem_request,
1814 list);
1815
1816 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001817 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001818 kfree(request);
1819 }
1820
1821 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001822 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001823
Chris Wilson05394f32010-11-08 19:18:58 +00001824 obj = list_first_entry(&ring->active_list,
1825 struct drm_i915_gem_object,
1826 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001827
Chris Wilson05394f32010-11-08 19:18:58 +00001828 obj->base.write_domain = 0;
1829 list_del_init(&obj->gpu_write_list);
1830 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001831 }
Eric Anholt673a3942008-07-30 12:06:12 -07001832}
1833
Chris Wilson312817a2010-11-22 11:50:11 +00001834static void i915_gem_reset_fences(struct drm_device *dev)
1835{
1836 struct drm_i915_private *dev_priv = dev->dev_private;
1837 int i;
1838
1839 for (i = 0; i < 16; i++) {
1840 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001841 struct drm_i915_gem_object *obj = reg->obj;
1842
1843 if (!obj)
1844 continue;
1845
1846 if (obj->tiling_mode)
1847 i915_gem_release_mmap(obj);
1848
Chris Wilsond9e86c02010-11-10 16:40:20 +00001849 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1850 reg->obj->fenced_gpu_access = false;
1851 reg->obj->last_fenced_seqno = 0;
1852 reg->obj->last_fenced_ring = NULL;
1853 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001854 }
1855}
1856
Chris Wilson069efc12010-09-30 16:53:18 +01001857void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001858{
Chris Wilsondfaae392010-09-22 10:31:52 +01001859 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001860 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001861 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001862
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001863 for (i = 0; i < I915_NUM_RINGS; i++)
1864 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001865
1866 /* Remove anything from the flushing lists. The GPU cache is likely
1867 * to be lost on reset along with the data, so simply move the
1868 * lost bo to the inactive list.
1869 */
1870 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001871 obj= list_first_entry(&dev_priv->mm.flushing_list,
1872 struct drm_i915_gem_object,
1873 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001874
Chris Wilson05394f32010-11-08 19:18:58 +00001875 obj->base.write_domain = 0;
1876 list_del_init(&obj->gpu_write_list);
1877 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001878 }
Chris Wilson9375e442010-09-19 12:21:28 +01001879
Chris Wilsondfaae392010-09-22 10:31:52 +01001880 /* Move everything out of the GPU domains to ensure we do any
1881 * necessary invalidation upon reuse.
1882 */
Chris Wilson05394f32010-11-08 19:18:58 +00001883 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001884 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001885 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001886 {
Chris Wilson05394f32010-11-08 19:18:58 +00001887 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001888 }
Chris Wilson069efc12010-09-30 16:53:18 +01001889
1890 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001891 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001892}
1893
1894/**
1895 * This function clears the request list as sequence numbers are passed.
1896 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001897static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001898i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001899{
Eric Anholt673a3942008-07-30 12:06:12 -07001900 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001901 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001902
Chris Wilsondb53a302011-02-03 11:57:46 +00001903 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001904 return;
1905
Chris Wilsondb53a302011-02-03 11:57:46 +00001906 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001907
Chris Wilson78501ea2010-10-27 12:18:21 +01001908 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001909
Chris Wilson076e2c02011-01-21 10:07:18 +00001910 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001911 if (seqno >= ring->sync_seqno[i])
1912 ring->sync_seqno[i] = 0;
1913
Zou Nan hai852835f2010-05-21 09:08:56 +08001914 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001915 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001916
Zou Nan hai852835f2010-05-21 09:08:56 +08001917 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001918 struct drm_i915_gem_request,
1919 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001920
Chris Wilsondfaae392010-09-22 10:31:52 +01001921 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001922 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001923
Chris Wilsondb53a302011-02-03 11:57:46 +00001924 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001925
1926 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001927 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001928 kfree(request);
1929 }
1930
1931 /* Move any buffers on the active list that are no longer referenced
1932 * by the ringbuffer to the flushing/inactive lists as appropriate.
1933 */
1934 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001935 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001936
Chris Wilson05394f32010-11-08 19:18:58 +00001937 obj= list_first_entry(&ring->active_list,
1938 struct drm_i915_gem_object,
1939 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001940
Chris Wilson05394f32010-11-08 19:18:58 +00001941 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001942 break;
1943
Chris Wilson05394f32010-11-08 19:18:58 +00001944 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001945 i915_gem_object_move_to_flushing(obj);
1946 else
1947 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001948 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001949
Chris Wilsondb53a302011-02-03 11:57:46 +00001950 if (unlikely(ring->trace_irq_seqno &&
1951 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001952 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001953 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001954 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001955
Chris Wilsondb53a302011-02-03 11:57:46 +00001956 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001957}
1958
1959void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001960i915_gem_retire_requests(struct drm_device *dev)
1961{
1962 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001963 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001964
Chris Wilsonbe726152010-07-23 23:18:50 +01001965 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001966 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001967
1968 /* We must be careful that during unbind() we do not
1969 * accidentally infinitely recurse into retire requests.
1970 * Currently:
1971 * retire -> free -> unbind -> wait -> retire_ring
1972 */
Chris Wilson05394f32010-11-08 19:18:58 +00001973 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001974 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001975 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001976 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001977 }
1978
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001979 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001980 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001981}
1982
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001983static void
Eric Anholt673a3942008-07-30 12:06:12 -07001984i915_gem_retire_work_handler(struct work_struct *work)
1985{
1986 drm_i915_private_t *dev_priv;
1987 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001988 bool idle;
1989 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001990
1991 dev_priv = container_of(work, drm_i915_private_t,
1992 mm.retire_work.work);
1993 dev = dev_priv->dev;
1994
Chris Wilson891b48c2010-09-29 12:26:37 +01001995 /* Come back later if the device is busy... */
1996 if (!mutex_trylock(&dev->struct_mutex)) {
1997 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1998 return;
1999 }
2000
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002001 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002002
Chris Wilson0a587052011-01-09 21:05:44 +00002003 /* Send a periodic flush down the ring so we don't hold onto GEM
2004 * objects indefinitely.
2005 */
2006 idle = true;
2007 for (i = 0; i < I915_NUM_RINGS; i++) {
2008 struct intel_ring_buffer *ring = &dev_priv->ring[i];
2009
2010 if (!list_empty(&ring->gpu_write_list)) {
2011 struct drm_i915_gem_request *request;
2012 int ret;
2013
Chris Wilsondb53a302011-02-03 11:57:46 +00002014 ret = i915_gem_flush_ring(ring,
2015 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00002016 request = kzalloc(sizeof(*request), GFP_KERNEL);
2017 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00002018 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00002019 kfree(request);
2020 }
2021
2022 idle &= list_empty(&ring->request_list);
2023 }
2024
2025 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002026 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00002027
Eric Anholt673a3942008-07-30 12:06:12 -07002028 mutex_unlock(&dev->struct_mutex);
2029}
2030
Chris Wilsondb53a302011-02-03 11:57:46 +00002031/**
2032 * Waits for a sequence number to be signaled, and cleans up the
2033 * request and object lists appropriately for that event.
2034 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002035int
Chris Wilsondb53a302011-02-03 11:57:46 +00002036i915_wait_request(struct intel_ring_buffer *ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002037 uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002038{
Chris Wilsondb53a302011-02-03 11:57:46 +00002039 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002040 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07002041 int ret = 0;
2042
2043 BUG_ON(seqno == 0);
2044
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002045 if (atomic_read(&dev_priv->mm.wedged)) {
2046 struct completion *x = &dev_priv->error_completion;
2047 bool recovery_complete;
2048 unsigned long flags;
2049
2050 /* Give the error handler a chance to run. */
2051 spin_lock_irqsave(&x->wait.lock, flags);
2052 recovery_complete = x->done > 0;
2053 spin_unlock_irqrestore(&x->wait.lock, flags);
2054
2055 return recovery_complete ? -EIO : -EAGAIN;
2056 }
Ben Gamariffed1d02009-09-14 17:48:41 -04002057
Chris Wilson5d97eb62010-11-10 20:40:02 +00002058 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01002059 struct drm_i915_gem_request *request;
2060
2061 request = kzalloc(sizeof(*request), GFP_KERNEL);
2062 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002063 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01002064
Chris Wilsondb53a302011-02-03 11:57:46 +00002065 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01002066 if (ret) {
2067 kfree(request);
2068 return ret;
2069 }
2070
2071 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002072 }
2073
Chris Wilson78501ea2010-10-27 12:18:21 +01002074 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002075 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002076 ier = I915_READ(DEIER) | I915_READ(GTIER);
2077 else
2078 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002079 if (!ier) {
2080 DRM_ERROR("something (likely vbetool) disabled "
2081 "interrupts, re-enabling\n");
Chris Wilsondb53a302011-02-03 11:57:46 +00002082 i915_driver_irq_preinstall(ring->dev);
2083 i915_driver_irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002084 }
2085
Chris Wilsondb53a302011-02-03 11:57:46 +00002086 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002087
Chris Wilsonb2223492010-10-27 15:27:33 +01002088 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002089 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002090 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002091 ret = wait_event_interruptible(ring->irq_queue,
2092 i915_seqno_passed(ring->get_seqno(ring), seqno)
2093 || atomic_read(&dev_priv->mm.wedged));
2094 else
2095 wait_event(ring->irq_queue,
2096 i915_seqno_passed(ring->get_seqno(ring), seqno)
2097 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002098
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002099 ring->irq_put(ring);
Chris Wilsonb5ba1772010-12-14 12:17:15 +00002100 } else if (wait_for(i915_seqno_passed(ring->get_seqno(ring),
2101 seqno) ||
2102 atomic_read(&dev_priv->mm.wedged), 3000))
2103 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01002104 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002105
Chris Wilsondb53a302011-02-03 11:57:46 +00002106 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002107 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002108 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002109 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002110
2111 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002112 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01002113 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002114 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002115
2116 /* Directly dispatch request retiring. While we have the work queue
2117 * to handle this, the waiter on a request often wants an associated
2118 * buffer to have made it to the inactive list, and we would need
2119 * a separate wait queue to handle that.
2120 */
2121 if (ret == 0)
Chris Wilsondb53a302011-02-03 11:57:46 +00002122 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002123
2124 return ret;
2125}
2126
Daniel Vetter48764bf2009-09-15 22:57:32 +02002127/**
Eric Anholt673a3942008-07-30 12:06:12 -07002128 * Ensures that all rendering to the object has completed and the object is
2129 * safe to unbind from the GTT or access from the CPU.
2130 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00002131int
Chris Wilsonce453d82011-02-21 14:43:56 +00002132i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002133{
Eric Anholt673a3942008-07-30 12:06:12 -07002134 int ret;
2135
Eric Anholte47c68e2008-11-14 13:35:19 -08002136 /* This function only exists to support waiting for existing rendering,
2137 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002138 */
Chris Wilson05394f32010-11-08 19:18:58 +00002139 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002140
2141 /* If there is rendering queued on the buffer being evicted, wait for
2142 * it.
2143 */
Chris Wilson05394f32010-11-08 19:18:58 +00002144 if (obj->active) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002145 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002146 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002147 return ret;
2148 }
2149
2150 return 0;
2151}
2152
2153/**
2154 * Unbinds an object from the GTT aperture.
2155 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002156int
Chris Wilson05394f32010-11-08 19:18:58 +00002157i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002158{
Eric Anholt673a3942008-07-30 12:06:12 -07002159 int ret = 0;
2160
Chris Wilson05394f32010-11-08 19:18:58 +00002161 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002162 return 0;
2163
Chris Wilson05394f32010-11-08 19:18:58 +00002164 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002165 DRM_ERROR("Attempting to unbind pinned buffer\n");
2166 return -EINVAL;
2167 }
2168
Eric Anholt5323fd02009-09-09 11:50:45 -07002169 /* blow away mappings if mapped through GTT */
2170 i915_gem_release_mmap(obj);
2171
Eric Anholt673a3942008-07-30 12:06:12 -07002172 /* Move the object to the CPU domain to ensure that
2173 * any possible CPU writes while it's not in the GTT
2174 * are flushed when we go to remap it. This will
2175 * also ensure that all pending GPU writes are finished
2176 * before we unbind.
2177 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002178 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002179 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002180 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002181 /* Continue on if we fail due to EIO, the GPU is hung so we
2182 * should be safe and we need to cleanup or else we might
2183 * cause memory corruption through use-after-free.
2184 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002185 if (ret) {
2186 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002187 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002188 }
Eric Anholt673a3942008-07-30 12:06:12 -07002189
Daniel Vetter96b47b62009-12-15 17:50:00 +01002190 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002191 ret = i915_gem_object_put_fence(obj);
2192 if (ret == -ERESTARTSYS)
2193 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002194
Chris Wilsondb53a302011-02-03 11:57:46 +00002195 trace_i915_gem_object_unbind(obj);
2196
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002197 i915_gem_gtt_unbind_object(obj);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002198 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002199
Chris Wilson6299f992010-11-24 12:23:44 +00002200 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002201 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002202 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002203 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002204
Chris Wilson05394f32010-11-08 19:18:58 +00002205 drm_mm_put_block(obj->gtt_space);
2206 obj->gtt_space = NULL;
2207 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002208
Chris Wilson05394f32010-11-08 19:18:58 +00002209 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002210 i915_gem_object_truncate(obj);
2211
Chris Wilson8dc17752010-07-23 23:18:51 +01002212 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002213}
2214
Chris Wilson88241782011-01-07 17:09:48 +00002215int
Chris Wilsondb53a302011-02-03 11:57:46 +00002216i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002217 uint32_t invalidate_domains,
2218 uint32_t flush_domains)
2219{
Chris Wilson88241782011-01-07 17:09:48 +00002220 int ret;
2221
Chris Wilsondb53a302011-02-03 11:57:46 +00002222 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2223
Chris Wilson88241782011-01-07 17:09:48 +00002224 ret = ring->flush(ring, invalidate_domains, flush_domains);
2225 if (ret)
2226 return ret;
2227
Chris Wilsondb53a302011-02-03 11:57:46 +00002228 i915_gem_process_flushing_list(ring, flush_domains);
Chris Wilson88241782011-01-07 17:09:48 +00002229 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002230}
2231
Chris Wilsondb53a302011-02-03 11:57:46 +00002232static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002233{
Chris Wilson88241782011-01-07 17:09:48 +00002234 int ret;
2235
Chris Wilson395b70b2010-10-28 21:28:46 +01002236 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002237 return 0;
2238
Chris Wilson88241782011-01-07 17:09:48 +00002239 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002240 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002241 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002242 if (ret)
2243 return ret;
2244 }
2245
Chris Wilsonce453d82011-02-21 14:43:56 +00002246 return i915_wait_request(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002247}
2248
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002249int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002250i915_gpu_idle(struct drm_device *dev)
2251{
2252 drm_i915_private_t *dev_priv = dev->dev_private;
2253 bool lists_empty;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002254 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002255
Zou Nan haid1b851f2010-05-21 09:08:57 +08002256 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson395b70b2010-10-28 21:28:46 +01002257 list_empty(&dev_priv->mm.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002258 if (lists_empty)
2259 return 0;
2260
2261 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002262 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002263 ret = i915_ring_idle(&dev_priv->ring[i]);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002264 if (ret)
2265 return ret;
2266 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002267
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002268 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002269}
2270
Daniel Vetterc6642782010-11-12 13:46:18 +00002271static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2272 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002273{
Chris Wilson05394f32010-11-08 19:18:58 +00002274 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002275 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002276 u32 size = obj->gtt_space->size;
2277 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002278 uint64_t val;
2279
Chris Wilson05394f32010-11-08 19:18:58 +00002280 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002281 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002282 val |= obj->gtt_offset & 0xfffff000;
2283 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002284 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2285
Chris Wilson05394f32010-11-08 19:18:58 +00002286 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002287 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2288 val |= I965_FENCE_REG_VALID;
2289
Daniel Vetterc6642782010-11-12 13:46:18 +00002290 if (pipelined) {
2291 int ret = intel_ring_begin(pipelined, 6);
2292 if (ret)
2293 return ret;
2294
2295 intel_ring_emit(pipelined, MI_NOOP);
2296 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2297 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2298 intel_ring_emit(pipelined, (u32)val);
2299 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2300 intel_ring_emit(pipelined, (u32)(val >> 32));
2301 intel_ring_advance(pipelined);
2302 } else
2303 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2304
2305 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002306}
2307
Daniel Vetterc6642782010-11-12 13:46:18 +00002308static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2309 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002310{
Chris Wilson05394f32010-11-08 19:18:58 +00002311 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002312 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002313 u32 size = obj->gtt_space->size;
2314 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002315 uint64_t val;
2316
Chris Wilson05394f32010-11-08 19:18:58 +00002317 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002318 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002319 val |= obj->gtt_offset & 0xfffff000;
2320 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2321 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002322 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2323 val |= I965_FENCE_REG_VALID;
2324
Daniel Vetterc6642782010-11-12 13:46:18 +00002325 if (pipelined) {
2326 int ret = intel_ring_begin(pipelined, 6);
2327 if (ret)
2328 return ret;
2329
2330 intel_ring_emit(pipelined, MI_NOOP);
2331 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2332 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2333 intel_ring_emit(pipelined, (u32)val);
2334 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2335 intel_ring_emit(pipelined, (u32)(val >> 32));
2336 intel_ring_advance(pipelined);
2337 } else
2338 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2339
2340 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002341}
2342
Daniel Vetterc6642782010-11-12 13:46:18 +00002343static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2344 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002345{
Chris Wilson05394f32010-11-08 19:18:58 +00002346 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002347 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002348 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002349 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002350 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002351
Daniel Vetterc6642782010-11-12 13:46:18 +00002352 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2353 (size & -size) != size ||
2354 (obj->gtt_offset & (size - 1)),
2355 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2356 obj->gtt_offset, obj->map_and_fenceable, size))
2357 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002358
Daniel Vetterc6642782010-11-12 13:46:18 +00002359 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002360 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002361 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002362 tile_width = 512;
2363
2364 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002365 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002366 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002367
Chris Wilson05394f32010-11-08 19:18:58 +00002368 val = obj->gtt_offset;
2369 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002370 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002371 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002372 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2373 val |= I830_FENCE_REG_VALID;
2374
Chris Wilson05394f32010-11-08 19:18:58 +00002375 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002376 if (fence_reg < 8)
2377 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002378 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002379 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002380
2381 if (pipelined) {
2382 int ret = intel_ring_begin(pipelined, 4);
2383 if (ret)
2384 return ret;
2385
2386 intel_ring_emit(pipelined, MI_NOOP);
2387 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2388 intel_ring_emit(pipelined, fence_reg);
2389 intel_ring_emit(pipelined, val);
2390 intel_ring_advance(pipelined);
2391 } else
2392 I915_WRITE(fence_reg, val);
2393
2394 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002395}
2396
Daniel Vetterc6642782010-11-12 13:46:18 +00002397static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2398 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002399{
Chris Wilson05394f32010-11-08 19:18:58 +00002400 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002401 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002402 u32 size = obj->gtt_space->size;
2403 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002404 uint32_t val;
2405 uint32_t pitch_val;
2406
Daniel Vetterc6642782010-11-12 13:46:18 +00002407 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2408 (size & -size) != size ||
2409 (obj->gtt_offset & (size - 1)),
2410 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2411 obj->gtt_offset, size))
2412 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002413
Chris Wilson05394f32010-11-08 19:18:58 +00002414 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002415 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002416
Chris Wilson05394f32010-11-08 19:18:58 +00002417 val = obj->gtt_offset;
2418 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002419 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002420 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002421 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2422 val |= I830_FENCE_REG_VALID;
2423
Daniel Vetterc6642782010-11-12 13:46:18 +00002424 if (pipelined) {
2425 int ret = intel_ring_begin(pipelined, 4);
2426 if (ret)
2427 return ret;
2428
2429 intel_ring_emit(pipelined, MI_NOOP);
2430 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2431 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2432 intel_ring_emit(pipelined, val);
2433 intel_ring_advance(pipelined);
2434 } else
2435 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2436
2437 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002438}
2439
Chris Wilsond9e86c02010-11-10 16:40:20 +00002440static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2441{
2442 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2443}
2444
2445static int
2446i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002447 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002448{
2449 int ret;
2450
2451 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002452 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002453 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002454 0, obj->base.write_domain);
2455 if (ret)
2456 return ret;
2457 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002458
2459 obj->fenced_gpu_access = false;
2460 }
2461
2462 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2463 if (!ring_passed_seqno(obj->last_fenced_ring,
2464 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002465 ret = i915_wait_request(obj->last_fenced_ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002466 obj->last_fenced_seqno);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002467 if (ret)
2468 return ret;
2469 }
2470
2471 obj->last_fenced_seqno = 0;
2472 obj->last_fenced_ring = NULL;
2473 }
2474
Chris Wilson63256ec2011-01-04 18:42:07 +00002475 /* Ensure that all CPU reads are completed before installing a fence
2476 * and all writes before removing the fence.
2477 */
2478 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2479 mb();
2480
Chris Wilsond9e86c02010-11-10 16:40:20 +00002481 return 0;
2482}
2483
2484int
2485i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2486{
2487 int ret;
2488
2489 if (obj->tiling_mode)
2490 i915_gem_release_mmap(obj);
2491
Chris Wilsonce453d82011-02-21 14:43:56 +00002492 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002493 if (ret)
2494 return ret;
2495
2496 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2497 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2498 i915_gem_clear_fence_reg(obj->base.dev,
2499 &dev_priv->fence_regs[obj->fence_reg]);
2500
2501 obj->fence_reg = I915_FENCE_REG_NONE;
2502 }
2503
2504 return 0;
2505}
2506
2507static struct drm_i915_fence_reg *
2508i915_find_fence_reg(struct drm_device *dev,
2509 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002510{
Daniel Vetterae3db242010-02-19 11:51:58 +01002511 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002512 struct drm_i915_fence_reg *reg, *first, *avail;
2513 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002514
2515 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002516 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002517 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2518 reg = &dev_priv->fence_regs[i];
2519 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002520 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002521
Chris Wilson05394f32010-11-08 19:18:58 +00002522 if (!reg->obj->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002523 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002524 }
2525
Chris Wilsond9e86c02010-11-10 16:40:20 +00002526 if (avail == NULL)
2527 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002528
2529 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002530 avail = first = NULL;
2531 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2532 if (reg->obj->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002533 continue;
2534
Chris Wilsond9e86c02010-11-10 16:40:20 +00002535 if (first == NULL)
2536 first = reg;
2537
2538 if (!pipelined ||
2539 !reg->obj->last_fenced_ring ||
2540 reg->obj->last_fenced_ring == pipelined) {
2541 avail = reg;
2542 break;
2543 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002544 }
2545
Chris Wilsond9e86c02010-11-10 16:40:20 +00002546 if (avail == NULL)
2547 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002548
Chris Wilsona00b10c2010-09-24 21:15:47 +01002549 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002550}
2551
Jesse Barnesde151cf2008-11-12 10:03:55 -08002552/**
Chris Wilsond9e86c02010-11-10 16:40:20 +00002553 * i915_gem_object_get_fence - set up a fence reg for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002554 * @obj: object to map through a fence reg
Chris Wilsond9e86c02010-11-10 16:40:20 +00002555 * @pipelined: ring on which to queue the change, or NULL for CPU access
2556 * @interruptible: must we wait uninterruptibly for the register to retire?
Jesse Barnesde151cf2008-11-12 10:03:55 -08002557 *
2558 * When mapping objects through the GTT, userspace wants to be able to write
2559 * to them without having to worry about swizzling if the object is tiled.
2560 *
2561 * This function walks the fence regs looking for a free one for @obj,
2562 * stealing one if it can't find any.
2563 *
2564 * It then sets up the reg based on the object's properties: address, pitch
2565 * and tiling format.
2566 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002567int
Chris Wilsond9e86c02010-11-10 16:40:20 +00002568i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002569 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002570{
Chris Wilson05394f32010-11-08 19:18:58 +00002571 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002572 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002573 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002574 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002575
Chris Wilson6bda10d2010-12-05 21:04:18 +00002576 /* XXX disable pipelining. There are bugs. Shocking. */
2577 pipelined = NULL;
2578
Chris Wilsond9e86c02010-11-10 16:40:20 +00002579 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002580 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2581 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002582 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002583
Chris Wilson29c5a582011-03-17 15:23:22 +00002584 if (obj->tiling_changed) {
2585 ret = i915_gem_object_flush_fence(obj, pipelined);
2586 if (ret)
2587 return ret;
2588
2589 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2590 pipelined = NULL;
2591
2592 if (pipelined) {
2593 reg->setup_seqno =
2594 i915_gem_next_request_seqno(pipelined);
2595 obj->last_fenced_seqno = reg->setup_seqno;
2596 obj->last_fenced_ring = pipelined;
2597 }
2598
2599 goto update;
2600 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002601
2602 if (!pipelined) {
2603 if (reg->setup_seqno) {
2604 if (!ring_passed_seqno(obj->last_fenced_ring,
2605 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002606 ret = i915_wait_request(obj->last_fenced_ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002607 reg->setup_seqno);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002608 if (ret)
2609 return ret;
2610 }
2611
2612 reg->setup_seqno = 0;
2613 }
2614 } else if (obj->last_fenced_ring &&
2615 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002616 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002617 if (ret)
2618 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002619 }
2620
Eric Anholta09ba7f2009-08-29 12:49:51 -07002621 return 0;
2622 }
2623
Chris Wilsond9e86c02010-11-10 16:40:20 +00002624 reg = i915_find_fence_reg(dev, pipelined);
2625 if (reg == NULL)
2626 return -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002627
Chris Wilsonce453d82011-02-21 14:43:56 +00002628 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002629 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002630 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002631
Chris Wilsond9e86c02010-11-10 16:40:20 +00002632 if (reg->obj) {
2633 struct drm_i915_gem_object *old = reg->obj;
2634
2635 drm_gem_object_reference(&old->base);
2636
2637 if (old->tiling_mode)
2638 i915_gem_release_mmap(old);
2639
Chris Wilsonce453d82011-02-21 14:43:56 +00002640 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002641 if (ret) {
2642 drm_gem_object_unreference(&old->base);
2643 return ret;
2644 }
2645
2646 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2647 pipelined = NULL;
2648
2649 old->fence_reg = I915_FENCE_REG_NONE;
2650 old->last_fenced_ring = pipelined;
2651 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002652 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002653
2654 drm_gem_object_unreference(&old->base);
2655 } else if (obj->last_fenced_seqno == 0)
2656 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002657
Jesse Barnesde151cf2008-11-12 10:03:55 -08002658 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002659 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2660 obj->fence_reg = reg - dev_priv->fence_regs;
2661 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002662
Chris Wilsond9e86c02010-11-10 16:40:20 +00002663 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002664 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002665 obj->last_fenced_seqno = reg->setup_seqno;
2666
2667update:
2668 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002669 switch (INTEL_INFO(dev)->gen) {
2670 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002671 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002672 break;
2673 case 5:
2674 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002675 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002676 break;
2677 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002678 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002679 break;
2680 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002681 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002682 break;
2683 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002684
Daniel Vetterc6642782010-11-12 13:46:18 +00002685 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002686}
2687
2688/**
2689 * i915_gem_clear_fence_reg - clear out fence register info
2690 * @obj: object to clear
2691 *
2692 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002693 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002694 */
2695static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002696i915_gem_clear_fence_reg(struct drm_device *dev,
2697 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002698{
Jesse Barnes79e53942008-11-07 14:24:08 -08002699 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002700 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002701
Chris Wilsone259bef2010-09-17 00:32:02 +01002702 switch (INTEL_INFO(dev)->gen) {
2703 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002704 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002705 break;
2706 case 5:
2707 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002708 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002709 break;
2710 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002711 if (fence_reg >= 8)
2712 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002713 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002714 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002715 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002716
2717 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002718 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002719 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002720
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002721 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002722 reg->obj = NULL;
2723 reg->setup_seqno = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002724}
2725
2726/**
Eric Anholt673a3942008-07-30 12:06:12 -07002727 * Finds free space in the GTT aperture and binds the object there.
2728 */
2729static int
Chris Wilson05394f32010-11-08 19:18:58 +00002730i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002731 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002732 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002733{
Chris Wilson05394f32010-11-08 19:18:58 +00002734 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002735 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002736 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002737 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002738 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002739 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002740 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002741
Chris Wilson05394f32010-11-08 19:18:58 +00002742 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002743 DRM_ERROR("Attempting to bind a purgeable object\n");
2744 return -EINVAL;
2745 }
2746
Chris Wilson05394f32010-11-08 19:18:58 +00002747 fence_size = i915_gem_get_gtt_size(obj);
2748 fence_alignment = i915_gem_get_gtt_alignment(obj);
2749 unfenced_alignment = i915_gem_get_unfenced_gtt_alignment(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002750
Eric Anholt673a3942008-07-30 12:06:12 -07002751 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002752 alignment = map_and_fenceable ? fence_alignment :
2753 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002754 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002755 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2756 return -EINVAL;
2757 }
2758
Chris Wilson05394f32010-11-08 19:18:58 +00002759 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002760
Chris Wilson654fc602010-05-27 13:18:21 +01002761 /* If the object is bigger than the entire aperture, reject it early
2762 * before evicting everything in a vain attempt to find space.
2763 */
Chris Wilson05394f32010-11-08 19:18:58 +00002764 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002765 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002766 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2767 return -E2BIG;
2768 }
2769
Eric Anholt673a3942008-07-30 12:06:12 -07002770 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002771 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002772 free_space =
2773 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002774 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002775 dev_priv->mm.gtt_mappable_end,
2776 0);
2777 else
2778 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002779 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002780
2781 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002782 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002783 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002784 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002785 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002786 dev_priv->mm.gtt_mappable_end,
2787 0);
2788 else
Chris Wilson05394f32010-11-08 19:18:58 +00002789 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002790 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002791 }
Chris Wilson05394f32010-11-08 19:18:58 +00002792 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002793 /* If the gtt is empty and we're still having trouble
2794 * fitting our object in, we're out of memory.
2795 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002796 ret = i915_gem_evict_something(dev, size, alignment,
2797 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002798 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002799 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002800
Eric Anholt673a3942008-07-30 12:06:12 -07002801 goto search_free;
2802 }
2803
Chris Wilsone5281cc2010-10-28 13:45:36 +01002804 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002805 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002806 drm_mm_put_block(obj->gtt_space);
2807 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002808
2809 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002810 /* first try to reclaim some memory by clearing the GTT */
2811 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002812 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002813 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002814 if (gfpmask) {
2815 gfpmask = 0;
2816 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002817 }
2818
Chris Wilson809b6332011-01-10 17:33:15 +00002819 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002820 }
2821
2822 goto search_free;
2823 }
2824
Eric Anholt673a3942008-07-30 12:06:12 -07002825 return ret;
2826 }
2827
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002828 ret = i915_gem_gtt_bind_object(obj);
2829 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002830 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002831 drm_mm_put_block(obj->gtt_space);
2832 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002833
Chris Wilson809b6332011-01-10 17:33:15 +00002834 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002835 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002836
2837 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002838 }
Eric Anholt673a3942008-07-30 12:06:12 -07002839
Chris Wilson6299f992010-11-24 12:23:44 +00002840 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002841 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002842
Eric Anholt673a3942008-07-30 12:06:12 -07002843 /* Assert that the object is not currently in any GPU domain. As it
2844 * wasn't in the GTT, there shouldn't be any way it could have been in
2845 * a GPU cache
2846 */
Chris Wilson05394f32010-11-08 19:18:58 +00002847 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2848 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002849
Chris Wilson6299f992010-11-24 12:23:44 +00002850 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002851
Daniel Vetter75e9e912010-11-04 17:11:09 +01002852 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002853 obj->gtt_space->size == fence_size &&
2854 (obj->gtt_space->start & (fence_alignment -1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002855
Daniel Vetter75e9e912010-11-04 17:11:09 +01002856 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002857 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002858
Chris Wilson05394f32010-11-08 19:18:58 +00002859 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002860
Chris Wilsondb53a302011-02-03 11:57:46 +00002861 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002862 return 0;
2863}
2864
2865void
Chris Wilson05394f32010-11-08 19:18:58 +00002866i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002867{
Eric Anholt673a3942008-07-30 12:06:12 -07002868 /* If we don't have a page list set up, then we're not pinned
2869 * to GPU, and we can ignore the cache flush because it'll happen
2870 * again at bind time.
2871 */
Chris Wilson05394f32010-11-08 19:18:58 +00002872 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002873 return;
2874
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002875 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002876
Chris Wilson05394f32010-11-08 19:18:58 +00002877 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002878}
2879
Eric Anholte47c68e2008-11-14 13:35:19 -08002880/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002881static int
Chris Wilson3619df02010-11-28 15:37:17 +00002882i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002883{
Chris Wilson05394f32010-11-08 19:18:58 +00002884 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002885 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002886
2887 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002888 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002889}
2890
2891/** Flushes the GTT write domain for the object if it's dirty. */
2892static void
Chris Wilson05394f32010-11-08 19:18:58 +00002893i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002894{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002895 uint32_t old_write_domain;
2896
Chris Wilson05394f32010-11-08 19:18:58 +00002897 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002898 return;
2899
Chris Wilson63256ec2011-01-04 18:42:07 +00002900 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002901 * to it immediately go to main memory as far as we know, so there's
2902 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002903 *
2904 * However, we do have to enforce the order so that all writes through
2905 * the GTT land before any writes to the device, such as updates to
2906 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002907 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002908 wmb();
2909
Chris Wilson4a684a42010-10-28 14:44:08 +01002910 i915_gem_release_mmap(obj);
2911
Chris Wilson05394f32010-11-08 19:18:58 +00002912 old_write_domain = obj->base.write_domain;
2913 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002914
2915 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002916 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002917 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002918}
2919
2920/** Flushes the CPU write domain for the object if it's dirty. */
2921static void
Chris Wilson05394f32010-11-08 19:18:58 +00002922i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002923{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002924 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002925
Chris Wilson05394f32010-11-08 19:18:58 +00002926 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002927 return;
2928
2929 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002930 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002931 old_write_domain = obj->base.write_domain;
2932 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002933
2934 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002935 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002936 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002937}
2938
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002939/**
2940 * Moves a single object to the GTT read, and possibly write domain.
2941 *
2942 * This function returns when the move is complete, including waiting on
2943 * flushes to occur.
2944 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002945int
Chris Wilson20217462010-11-23 15:26:33 +00002946i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002947{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002948 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002949 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002950
Eric Anholt02354392008-11-26 13:58:13 -08002951 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002952 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002953 return -EINVAL;
2954
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002955 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2956 return 0;
2957
Chris Wilson88241782011-01-07 17:09:48 +00002958 ret = i915_gem_object_flush_gpu_write_domain(obj);
2959 if (ret)
2960 return ret;
2961
Chris Wilson87ca9c82010-12-02 09:42:56 +00002962 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002963 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002964 if (ret)
2965 return ret;
2966 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002967
Chris Wilson72133422010-09-13 23:56:38 +01002968 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002969
Chris Wilson05394f32010-11-08 19:18:58 +00002970 old_write_domain = obj->base.write_domain;
2971 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002972
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002973 /* It should now be out of any other write domains, and we can update
2974 * the domain values for our changes.
2975 */
Chris Wilson05394f32010-11-08 19:18:58 +00002976 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2977 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002978 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002979 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2980 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2981 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002982 }
2983
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002984 trace_i915_gem_object_change_domain(obj,
2985 old_read_domains,
2986 old_write_domain);
2987
Eric Anholte47c68e2008-11-14 13:35:19 -08002988 return 0;
2989}
2990
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002991/*
2992 * Prepare buffer for display plane. Use uninterruptible for possible flush
2993 * wait, as in modesetting process we're not supposed to be interrupted.
2994 */
2995int
Chris Wilson05394f32010-11-08 19:18:58 +00002996i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002997 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002998{
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002999 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003000 int ret;
3001
3002 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003003 if (obj->gtt_space == NULL)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003004 return -EINVAL;
3005
Chris Wilson88241782011-01-07 17:09:48 +00003006 ret = i915_gem_object_flush_gpu_write_domain(obj);
3007 if (ret)
3008 return ret;
3009
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003010
Chris Wilsonced270f2010-09-26 22:47:46 +01003011 /* Currently, we are always called from an non-interruptible context. */
Chris Wilson0be73282010-12-06 14:36:27 +00003012 if (pipelined != obj->ring) {
Chris Wilsonce453d82011-02-21 14:43:56 +00003013 ret = i915_gem_object_wait_rendering(obj);
Chris Wilsonced270f2010-09-26 22:47:46 +01003014 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003015 return ret;
3016 }
3017
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003018 i915_gem_object_flush_cpu_write_domain(obj);
3019
Chris Wilson05394f32010-11-08 19:18:58 +00003020 old_read_domains = obj->base.read_domains;
3021 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003022
3023 trace_i915_gem_object_change_domain(obj,
3024 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003025 obj->base.write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003026
3027 return 0;
3028}
3029
Chris Wilson85345512010-11-13 09:49:11 +00003030int
Chris Wilsonce453d82011-02-21 14:43:56 +00003031i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003032{
Chris Wilson88241782011-01-07 17:09:48 +00003033 int ret;
3034
Chris Wilson85345512010-11-13 09:49:11 +00003035 if (!obj->active)
3036 return 0;
3037
Chris Wilson88241782011-01-07 17:09:48 +00003038 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003039 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003040 if (ret)
3041 return ret;
3042 }
Chris Wilson85345512010-11-13 09:49:11 +00003043
Chris Wilsonce453d82011-02-21 14:43:56 +00003044 return i915_gem_object_wait_rendering(obj);
Chris Wilson85345512010-11-13 09:49:11 +00003045}
3046
Eric Anholte47c68e2008-11-14 13:35:19 -08003047/**
3048 * Moves a single object to the CPU read, and possibly write domain.
3049 *
3050 * This function returns when the move is complete, including waiting on
3051 * flushes to occur.
3052 */
3053static int
Chris Wilson919926a2010-11-12 13:42:53 +00003054i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003055{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003056 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003057 int ret;
3058
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003059 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3060 return 0;
3061
Chris Wilson88241782011-01-07 17:09:48 +00003062 ret = i915_gem_object_flush_gpu_write_domain(obj);
3063 if (ret)
3064 return ret;
3065
Chris Wilsonce453d82011-02-21 14:43:56 +00003066 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003067 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003068 return ret;
3069
3070 i915_gem_object_flush_gtt_write_domain(obj);
3071
3072 /* If we have a partially-valid cache of the object in the CPU,
3073 * finish invalidating it and free the per-page flags.
3074 */
3075 i915_gem_object_set_to_full_cpu_read_domain(obj);
3076
Chris Wilson05394f32010-11-08 19:18:58 +00003077 old_write_domain = obj->base.write_domain;
3078 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003079
Eric Anholte47c68e2008-11-14 13:35:19 -08003080 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003081 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003082 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003083
Chris Wilson05394f32010-11-08 19:18:58 +00003084 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003085 }
3086
3087 /* It should now be out of any other write domains, and we can update
3088 * the domain values for our changes.
3089 */
Chris Wilson05394f32010-11-08 19:18:58 +00003090 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003091
3092 /* If we're writing through the CPU, then the GPU read domains will
3093 * need to be invalidated at next use.
3094 */
3095 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003096 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3097 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003098 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003099
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003100 trace_i915_gem_object_change_domain(obj,
3101 old_read_domains,
3102 old_write_domain);
3103
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003104 return 0;
3105}
3106
Eric Anholt673a3942008-07-30 12:06:12 -07003107/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003108 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003109 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003110 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3111 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3112 */
3113static void
Chris Wilson05394f32010-11-08 19:18:58 +00003114i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003115{
Chris Wilson05394f32010-11-08 19:18:58 +00003116 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003117 return;
3118
3119 /* If we're partially in the CPU read domain, finish moving it in.
3120 */
Chris Wilson05394f32010-11-08 19:18:58 +00003121 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003122 int i;
3123
Chris Wilson05394f32010-11-08 19:18:58 +00003124 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3125 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003126 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003127 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003128 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003129 }
3130
3131 /* Free the page_cpu_valid mappings which are now stale, whether
3132 * or not we've got I915_GEM_DOMAIN_CPU.
3133 */
Chris Wilson05394f32010-11-08 19:18:58 +00003134 kfree(obj->page_cpu_valid);
3135 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003136}
3137
3138/**
3139 * Set the CPU read domain on a range of the object.
3140 *
3141 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3142 * not entirely valid. The page_cpu_valid member of the object flags which
3143 * pages have been flushed, and will be respected by
3144 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3145 * of the whole object.
3146 *
3147 * This function returns when the move is complete, including waiting on
3148 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003149 */
3150static int
Chris Wilson05394f32010-11-08 19:18:58 +00003151i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003152 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003153{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003154 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003155 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003156
Chris Wilson05394f32010-11-08 19:18:58 +00003157 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003158 return i915_gem_object_set_to_cpu_domain(obj, 0);
3159
Chris Wilson88241782011-01-07 17:09:48 +00003160 ret = i915_gem_object_flush_gpu_write_domain(obj);
3161 if (ret)
3162 return ret;
3163
Chris Wilsonce453d82011-02-21 14:43:56 +00003164 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003165 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003166 return ret;
Daniel Vetterde18a292010-11-27 22:30:41 +01003167
Eric Anholte47c68e2008-11-14 13:35:19 -08003168 i915_gem_object_flush_gtt_write_domain(obj);
3169
3170 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003171 if (obj->page_cpu_valid == NULL &&
3172 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003173 return 0;
3174
Eric Anholte47c68e2008-11-14 13:35:19 -08003175 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3176 * newly adding I915_GEM_DOMAIN_CPU
3177 */
Chris Wilson05394f32010-11-08 19:18:58 +00003178 if (obj->page_cpu_valid == NULL) {
3179 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3180 GFP_KERNEL);
3181 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003182 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003183 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3184 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003185
3186 /* Flush the cache on any pages that are still invalid from the CPU's
3187 * perspective.
3188 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003189 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3190 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003191 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003192 continue;
3193
Chris Wilson05394f32010-11-08 19:18:58 +00003194 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003195
Chris Wilson05394f32010-11-08 19:18:58 +00003196 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003197 }
3198
Eric Anholte47c68e2008-11-14 13:35:19 -08003199 /* It should now be out of any other write domains, and we can update
3200 * the domain values for our changes.
3201 */
Chris Wilson05394f32010-11-08 19:18:58 +00003202 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003203
Chris Wilson05394f32010-11-08 19:18:58 +00003204 old_read_domains = obj->base.read_domains;
3205 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003206
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003207 trace_i915_gem_object_change_domain(obj,
3208 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003209 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003210
Eric Anholt673a3942008-07-30 12:06:12 -07003211 return 0;
3212}
3213
Eric Anholt673a3942008-07-30 12:06:12 -07003214/* Throttle our rendering by waiting until the ring has completed our requests
3215 * emitted over 20 msec ago.
3216 *
Eric Anholtb9624422009-06-03 07:27:35 +00003217 * Note that if we were to use the current jiffies each time around the loop,
3218 * we wouldn't escape the function with any frames outstanding if the time to
3219 * render a frame was over 20ms.
3220 *
Eric Anholt673a3942008-07-30 12:06:12 -07003221 * This should get us reasonable parallelism between CPU and GPU but also
3222 * relatively low latency when blocking on a particular request to finish.
3223 */
3224static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003225i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003226{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003227 struct drm_i915_private *dev_priv = dev->dev_private;
3228 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003229 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003230 struct drm_i915_gem_request *request;
3231 struct intel_ring_buffer *ring = NULL;
3232 u32 seqno = 0;
3233 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003234
Chris Wilsone110e8d2011-01-26 15:39:14 +00003235 if (atomic_read(&dev_priv->mm.wedged))
3236 return -EIO;
3237
Chris Wilson1c255952010-09-26 11:03:27 +01003238 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003239 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003240 if (time_after_eq(request->emitted_jiffies, recent_enough))
3241 break;
3242
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003243 ring = request->ring;
3244 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003245 }
Chris Wilson1c255952010-09-26 11:03:27 +01003246 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003247
3248 if (seqno == 0)
3249 return 0;
3250
3251 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003252 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003253 /* And wait for the seqno passing without holding any locks and
3254 * causing extra latency for others. This is safe as the irq
3255 * generation is designed to be run atomically and so is
3256 * lockless.
3257 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003258 if (ring->irq_get(ring)) {
3259 ret = wait_event_interruptible(ring->irq_queue,
3260 i915_seqno_passed(ring->get_seqno(ring), seqno)
3261 || atomic_read(&dev_priv->mm.wedged));
3262 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003263
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003264 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3265 ret = -EIO;
3266 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003267 }
3268
3269 if (ret == 0)
3270 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003271
Eric Anholt673a3942008-07-30 12:06:12 -07003272 return ret;
3273}
3274
Eric Anholt673a3942008-07-30 12:06:12 -07003275int
Chris Wilson05394f32010-11-08 19:18:58 +00003276i915_gem_object_pin(struct drm_i915_gem_object *obj,
3277 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003278 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003279{
Chris Wilson05394f32010-11-08 19:18:58 +00003280 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003281 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003282 int ret;
3283
Chris Wilson05394f32010-11-08 19:18:58 +00003284 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003285 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003286
Chris Wilson05394f32010-11-08 19:18:58 +00003287 if (obj->gtt_space != NULL) {
3288 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3289 (map_and_fenceable && !obj->map_and_fenceable)) {
3290 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003291 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003292 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3293 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003294 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003295 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003296 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003297 ret = i915_gem_object_unbind(obj);
3298 if (ret)
3299 return ret;
3300 }
3301 }
3302
Chris Wilson05394f32010-11-08 19:18:58 +00003303 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003304 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003305 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003306 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003307 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003308 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003309
Chris Wilson05394f32010-11-08 19:18:58 +00003310 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003311 if (!obj->active)
3312 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003313 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003314 }
Chris Wilson6299f992010-11-24 12:23:44 +00003315 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003316
Chris Wilson23bc5982010-09-29 16:10:57 +01003317 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003318 return 0;
3319}
3320
3321void
Chris Wilson05394f32010-11-08 19:18:58 +00003322i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003323{
Chris Wilson05394f32010-11-08 19:18:58 +00003324 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003325 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003326
Chris Wilson23bc5982010-09-29 16:10:57 +01003327 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003328 BUG_ON(obj->pin_count == 0);
3329 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003330
Chris Wilson05394f32010-11-08 19:18:58 +00003331 if (--obj->pin_count == 0) {
3332 if (!obj->active)
3333 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003334 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003335 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003336 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003337 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003338}
3339
3340int
3341i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003342 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003343{
3344 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003345 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003346 int ret;
3347
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003348 ret = i915_mutex_lock_interruptible(dev);
3349 if (ret)
3350 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003351
Chris Wilson05394f32010-11-08 19:18:58 +00003352 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003353 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003354 ret = -ENOENT;
3355 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003356 }
Eric Anholt673a3942008-07-30 12:06:12 -07003357
Chris Wilson05394f32010-11-08 19:18:58 +00003358 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003359 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003360 ret = -EINVAL;
3361 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003362 }
3363
Chris Wilson05394f32010-11-08 19:18:58 +00003364 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003365 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3366 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003367 ret = -EINVAL;
3368 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003369 }
3370
Chris Wilson05394f32010-11-08 19:18:58 +00003371 obj->user_pin_count++;
3372 obj->pin_filp = file;
3373 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003374 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003375 if (ret)
3376 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003377 }
3378
3379 /* XXX - flush the CPU caches for pinned objects
3380 * as the X server doesn't manage domains yet
3381 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003382 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003383 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003384out:
Chris Wilson05394f32010-11-08 19:18:58 +00003385 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003386unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003387 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003388 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003389}
3390
3391int
3392i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003393 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003394{
3395 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003396 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003397 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003398
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003399 ret = i915_mutex_lock_interruptible(dev);
3400 if (ret)
3401 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003402
Chris Wilson05394f32010-11-08 19:18:58 +00003403 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003404 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003405 ret = -ENOENT;
3406 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003407 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003408
Chris Wilson05394f32010-11-08 19:18:58 +00003409 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003410 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3411 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003412 ret = -EINVAL;
3413 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003414 }
Chris Wilson05394f32010-11-08 19:18:58 +00003415 obj->user_pin_count--;
3416 if (obj->user_pin_count == 0) {
3417 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003418 i915_gem_object_unpin(obj);
3419 }
Eric Anholt673a3942008-07-30 12:06:12 -07003420
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003421out:
Chris Wilson05394f32010-11-08 19:18:58 +00003422 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003423unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003424 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003425 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003426}
3427
3428int
3429i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003430 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003431{
3432 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003433 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003434 int ret;
3435
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003436 ret = i915_mutex_lock_interruptible(dev);
3437 if (ret)
3438 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003439
Chris Wilson05394f32010-11-08 19:18:58 +00003440 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003441 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003442 ret = -ENOENT;
3443 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003444 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003445
Chris Wilson0be555b2010-08-04 15:36:30 +01003446 /* Count all active objects as busy, even if they are currently not used
3447 * by the gpu. Users of this interface expect objects to eventually
3448 * become non-busy without any further actions, therefore emit any
3449 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003450 */
Chris Wilson05394f32010-11-08 19:18:58 +00003451 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003452 if (args->busy) {
3453 /* Unconditionally flush objects, even when the gpu still uses this
3454 * object. Userspace calling this function indicates that it wants to
3455 * use this buffer rather sooner than later, so issuing the required
3456 * flush earlier is beneficial.
3457 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003458 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003459 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003460 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003461 } else if (obj->ring->outstanding_lazy_request ==
3462 obj->last_rendering_seqno) {
3463 struct drm_i915_gem_request *request;
3464
Chris Wilson7a194872010-12-07 10:38:40 +00003465 /* This ring is not being cleared by active usage,
3466 * so emit a request to do so.
3467 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003468 request = kzalloc(sizeof(*request), GFP_KERNEL);
3469 if (request)
Chris Wilsondb53a302011-02-03 11:57:46 +00003470 ret = i915_add_request(obj->ring, NULL,request);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003471 else
Chris Wilson7a194872010-12-07 10:38:40 +00003472 ret = -ENOMEM;
3473 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003474
3475 /* Update the active list for the hardware's current position.
3476 * Otherwise this only updates on a delayed timer or when irqs
3477 * are actually unmasked, and our working set ends up being
3478 * larger than required.
3479 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003480 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003481
Chris Wilson05394f32010-11-08 19:18:58 +00003482 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003483 }
Eric Anholt673a3942008-07-30 12:06:12 -07003484
Chris Wilson05394f32010-11-08 19:18:58 +00003485 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003486unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003487 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003488 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003489}
3490
3491int
3492i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3493 struct drm_file *file_priv)
3494{
3495 return i915_gem_ring_throttle(dev, file_priv);
3496}
3497
Chris Wilson3ef94da2009-09-14 16:50:29 +01003498int
3499i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3500 struct drm_file *file_priv)
3501{
3502 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003503 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003504 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003505
3506 switch (args->madv) {
3507 case I915_MADV_DONTNEED:
3508 case I915_MADV_WILLNEED:
3509 break;
3510 default:
3511 return -EINVAL;
3512 }
3513
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003514 ret = i915_mutex_lock_interruptible(dev);
3515 if (ret)
3516 return ret;
3517
Chris Wilson05394f32010-11-08 19:18:58 +00003518 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003519 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003520 ret = -ENOENT;
3521 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003522 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003523
Chris Wilson05394f32010-11-08 19:18:58 +00003524 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003525 ret = -EINVAL;
3526 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003527 }
3528
Chris Wilson05394f32010-11-08 19:18:58 +00003529 if (obj->madv != __I915_MADV_PURGED)
3530 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003531
Chris Wilson2d7ef392009-09-20 23:13:10 +01003532 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003533 if (i915_gem_object_is_purgeable(obj) &&
3534 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003535 i915_gem_object_truncate(obj);
3536
Chris Wilson05394f32010-11-08 19:18:58 +00003537 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003538
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003539out:
Chris Wilson05394f32010-11-08 19:18:58 +00003540 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003541unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003542 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003543 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003544}
3545
Chris Wilson05394f32010-11-08 19:18:58 +00003546struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3547 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003548{
Chris Wilson73aa8082010-09-30 11:46:12 +01003549 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003550 struct drm_i915_gem_object *obj;
3551
3552 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3553 if (obj == NULL)
3554 return NULL;
3555
3556 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3557 kfree(obj);
3558 return NULL;
3559 }
3560
Chris Wilson73aa8082010-09-30 11:46:12 +01003561 i915_gem_info_add_obj(dev_priv, size);
3562
Daniel Vetterc397b902010-04-09 19:05:07 +00003563 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3564 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3565
3566 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00003567 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003568 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003569 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003570 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003571 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003572 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003573 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003574 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003575 /* Avoid an unnecessary call to unbind on the first bind. */
3576 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003577
Chris Wilson05394f32010-11-08 19:18:58 +00003578 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003579}
3580
Eric Anholt673a3942008-07-30 12:06:12 -07003581int i915_gem_init_object(struct drm_gem_object *obj)
3582{
Daniel Vetterc397b902010-04-09 19:05:07 +00003583 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003584
Eric Anholt673a3942008-07-30 12:06:12 -07003585 return 0;
3586}
3587
Chris Wilson05394f32010-11-08 19:18:58 +00003588static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003589{
Chris Wilson05394f32010-11-08 19:18:58 +00003590 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003591 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003592 int ret;
3593
3594 ret = i915_gem_object_unbind(obj);
3595 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003596 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003597 &dev_priv->mm.deferred_free_list);
3598 return;
3599 }
3600
Chris Wilson05394f32010-11-08 19:18:58 +00003601 if (obj->base.map_list.map)
Chris Wilsonbe726152010-07-23 23:18:50 +01003602 i915_gem_free_mmap_offset(obj);
3603
Chris Wilson05394f32010-11-08 19:18:58 +00003604 drm_gem_object_release(&obj->base);
3605 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003606
Chris Wilson05394f32010-11-08 19:18:58 +00003607 kfree(obj->page_cpu_valid);
3608 kfree(obj->bit_17);
3609 kfree(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00003610
3611 trace_i915_gem_object_destroy(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003612}
3613
Chris Wilson05394f32010-11-08 19:18:58 +00003614void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003615{
Chris Wilson05394f32010-11-08 19:18:58 +00003616 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3617 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003618
Chris Wilson05394f32010-11-08 19:18:58 +00003619 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003620 i915_gem_object_unpin(obj);
3621
Chris Wilson05394f32010-11-08 19:18:58 +00003622 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003623 i915_gem_detach_phys_object(dev, obj);
3624
Chris Wilsonbe726152010-07-23 23:18:50 +01003625 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003626}
3627
Jesse Barnes5669fca2009-02-17 15:13:31 -08003628int
Eric Anholt673a3942008-07-30 12:06:12 -07003629i915_gem_idle(struct drm_device *dev)
3630{
3631 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003632 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003633
Keith Packard6dbe2772008-10-14 21:41:13 -07003634 mutex_lock(&dev->struct_mutex);
3635
Chris Wilson87acb0a2010-10-19 10:13:00 +01003636 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003637 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003638 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003639 }
Eric Anholt673a3942008-07-30 12:06:12 -07003640
Chris Wilson29105cc2010-01-07 10:39:13 +00003641 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003642 if (ret) {
3643 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003644 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003645 }
Eric Anholt673a3942008-07-30 12:06:12 -07003646
Chris Wilson29105cc2010-01-07 10:39:13 +00003647 /* Under UMS, be paranoid and evict. */
3648 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003649 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003650 if (ret) {
3651 mutex_unlock(&dev->struct_mutex);
3652 return ret;
3653 }
3654 }
3655
Chris Wilson312817a2010-11-22 11:50:11 +00003656 i915_gem_reset_fences(dev);
3657
Chris Wilson29105cc2010-01-07 10:39:13 +00003658 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3659 * We need to replace this with a semaphore, or something.
3660 * And not confound mm.suspended!
3661 */
3662 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003663 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003664
3665 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003666 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003667
Keith Packard6dbe2772008-10-14 21:41:13 -07003668 mutex_unlock(&dev->struct_mutex);
3669
Chris Wilson29105cc2010-01-07 10:39:13 +00003670 /* Cancel the retire work handler, which should be idle now. */
3671 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3672
Eric Anholt673a3942008-07-30 12:06:12 -07003673 return 0;
3674}
3675
Eric Anholt673a3942008-07-30 12:06:12 -07003676int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003677i915_gem_init_ringbuffer(struct drm_device *dev)
3678{
3679 drm_i915_private_t *dev_priv = dev->dev_private;
3680 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003681
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003682 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003683 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003684 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003685
3686 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003687 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003688 if (ret)
3689 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003690 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003691
Chris Wilson549f7362010-10-19 11:19:32 +01003692 if (HAS_BLT(dev)) {
3693 ret = intel_init_blt_ring_buffer(dev);
3694 if (ret)
3695 goto cleanup_bsd_ring;
3696 }
3697
Chris Wilson6f392d5482010-08-07 11:01:22 +01003698 dev_priv->next_seqno = 1;
3699
Chris Wilson68f95ba2010-05-27 13:18:22 +01003700 return 0;
3701
Chris Wilson549f7362010-10-19 11:19:32 +01003702cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003703 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003704cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003705 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003706 return ret;
3707}
3708
3709void
3710i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3711{
3712 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003713 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003714
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003715 for (i = 0; i < I915_NUM_RINGS; i++)
3716 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003717}
3718
3719int
Eric Anholt673a3942008-07-30 12:06:12 -07003720i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3721 struct drm_file *file_priv)
3722{
3723 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003724 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003725
Jesse Barnes79e53942008-11-07 14:24:08 -08003726 if (drm_core_check_feature(dev, DRIVER_MODESET))
3727 return 0;
3728
Ben Gamariba1234d2009-09-14 17:48:47 -04003729 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003730 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003731 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003732 }
3733
Eric Anholt673a3942008-07-30 12:06:12 -07003734 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003735 dev_priv->mm.suspended = 0;
3736
3737 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003738 if (ret != 0) {
3739 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003740 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003741 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003742
Chris Wilson69dc4982010-10-19 10:36:51 +01003743 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003744 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3745 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003746 for (i = 0; i < I915_NUM_RINGS; i++) {
3747 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3748 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3749 }
Eric Anholt673a3942008-07-30 12:06:12 -07003750 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003751
Chris Wilson5f353082010-06-07 14:03:03 +01003752 ret = drm_irq_install(dev);
3753 if (ret)
3754 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003755
Eric Anholt673a3942008-07-30 12:06:12 -07003756 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003757
3758cleanup_ringbuffer:
3759 mutex_lock(&dev->struct_mutex);
3760 i915_gem_cleanup_ringbuffer(dev);
3761 dev_priv->mm.suspended = 1;
3762 mutex_unlock(&dev->struct_mutex);
3763
3764 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003765}
3766
3767int
3768i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3769 struct drm_file *file_priv)
3770{
Jesse Barnes79e53942008-11-07 14:24:08 -08003771 if (drm_core_check_feature(dev, DRIVER_MODESET))
3772 return 0;
3773
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003774 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003775 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003776}
3777
3778void
3779i915_gem_lastclose(struct drm_device *dev)
3780{
3781 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003782
Eric Anholte806b492009-01-22 09:56:58 -08003783 if (drm_core_check_feature(dev, DRIVER_MODESET))
3784 return;
3785
Keith Packard6dbe2772008-10-14 21:41:13 -07003786 ret = i915_gem_idle(dev);
3787 if (ret)
3788 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003789}
3790
Chris Wilson64193402010-10-24 12:38:05 +01003791static void
3792init_ring_lists(struct intel_ring_buffer *ring)
3793{
3794 INIT_LIST_HEAD(&ring->active_list);
3795 INIT_LIST_HEAD(&ring->request_list);
3796 INIT_LIST_HEAD(&ring->gpu_write_list);
3797}
3798
Eric Anholt673a3942008-07-30 12:06:12 -07003799void
3800i915_gem_load(struct drm_device *dev)
3801{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003802 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003803 drm_i915_private_t *dev_priv = dev->dev_private;
3804
Chris Wilson69dc4982010-10-19 10:36:51 +01003805 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003806 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3807 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003808 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003809 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003810 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003811 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003812 for (i = 0; i < I915_NUM_RINGS; i++)
3813 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003814 for (i = 0; i < 16; i++)
3815 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003816 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3817 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003818 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003819
Dave Airlie94400122010-07-20 13:15:31 +10003820 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3821 if (IS_GEN3(dev)) {
3822 u32 tmp = I915_READ(MI_ARB_STATE);
3823 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3824 /* arb state is a masked write, so set bit + bit in mask */
3825 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3826 I915_WRITE(MI_ARB_STATE, tmp);
3827 }
3828 }
3829
Chris Wilson72bfa192010-12-19 11:42:05 +00003830 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3831
Jesse Barnesde151cf2008-11-12 10:03:55 -08003832 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003833 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3834 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003835
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003836 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003837 dev_priv->num_fence_regs = 16;
3838 else
3839 dev_priv->num_fence_regs = 8;
3840
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003841 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003842 switch (INTEL_INFO(dev)->gen) {
3843 case 6:
3844 for (i = 0; i < 16; i++)
3845 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
3846 break;
3847 case 5:
3848 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003849 for (i = 0; i < 16; i++)
3850 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003851 break;
3852 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003853 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3854 for (i = 0; i < 8; i++)
3855 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003856 case 2:
3857 for (i = 0; i < 8; i++)
3858 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
3859 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003860 }
Eric Anholt673a3942008-07-30 12:06:12 -07003861 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003862 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003863
Chris Wilsonce453d82011-02-21 14:43:56 +00003864 dev_priv->mm.interruptible = true;
3865
Chris Wilson17250b72010-10-28 12:51:39 +01003866 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3867 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3868 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003869}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003870
3871/*
3872 * Create a physically contiguous memory object for this object
3873 * e.g. for cursor + overlay regs
3874 */
Chris Wilson995b6762010-08-20 13:23:26 +01003875static int i915_gem_init_phys_object(struct drm_device *dev,
3876 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003877{
3878 drm_i915_private_t *dev_priv = dev->dev_private;
3879 struct drm_i915_gem_phys_object *phys_obj;
3880 int ret;
3881
3882 if (dev_priv->mm.phys_objs[id - 1] || !size)
3883 return 0;
3884
Eric Anholt9a298b22009-03-24 12:23:04 -07003885 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003886 if (!phys_obj)
3887 return -ENOMEM;
3888
3889 phys_obj->id = id;
3890
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003891 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003892 if (!phys_obj->handle) {
3893 ret = -ENOMEM;
3894 goto kfree_obj;
3895 }
3896#ifdef CONFIG_X86
3897 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3898#endif
3899
3900 dev_priv->mm.phys_objs[id - 1] = phys_obj;
3901
3902 return 0;
3903kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07003904 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003905 return ret;
3906}
3907
Chris Wilson995b6762010-08-20 13:23:26 +01003908static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003909{
3910 drm_i915_private_t *dev_priv = dev->dev_private;
3911 struct drm_i915_gem_phys_object *phys_obj;
3912
3913 if (!dev_priv->mm.phys_objs[id - 1])
3914 return;
3915
3916 phys_obj = dev_priv->mm.phys_objs[id - 1];
3917 if (phys_obj->cur_obj) {
3918 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
3919 }
3920
3921#ifdef CONFIG_X86
3922 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
3923#endif
3924 drm_pci_free(dev, phys_obj->handle);
3925 kfree(phys_obj);
3926 dev_priv->mm.phys_objs[id - 1] = NULL;
3927}
3928
3929void i915_gem_free_all_phys_object(struct drm_device *dev)
3930{
3931 int i;
3932
Dave Airlie260883c2009-01-22 17:58:49 +10003933 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003934 i915_gem_free_phys_object(dev, i);
3935}
3936
3937void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003938 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003939{
Chris Wilson05394f32010-11-08 19:18:58 +00003940 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01003941 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003942 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003943 int page_count;
3944
Chris Wilson05394f32010-11-08 19:18:58 +00003945 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003946 return;
Chris Wilson05394f32010-11-08 19:18:58 +00003947 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003948
Chris Wilson05394f32010-11-08 19:18:58 +00003949 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003950 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01003951 struct page *page = read_cache_page_gfp(mapping, i,
3952 GFP_HIGHUSER | __GFP_RECLAIMABLE);
3953 if (!IS_ERR(page)) {
3954 char *dst = kmap_atomic(page);
3955 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
3956 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003957
Chris Wilsone5281cc2010-10-28 13:45:36 +01003958 drm_clflush_pages(&page, 1);
3959
3960 set_page_dirty(page);
3961 mark_page_accessed(page);
3962 page_cache_release(page);
3963 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10003964 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01003965 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01003966
Chris Wilson05394f32010-11-08 19:18:58 +00003967 obj->phys_obj->cur_obj = NULL;
3968 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003969}
3970
3971int
3972i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00003973 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003974 int id,
3975 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003976{
Chris Wilson05394f32010-11-08 19:18:58 +00003977 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003978 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10003979 int ret = 0;
3980 int page_count;
3981 int i;
3982
3983 if (id > I915_MAX_PHYS_OBJECT)
3984 return -EINVAL;
3985
Chris Wilson05394f32010-11-08 19:18:58 +00003986 if (obj->phys_obj) {
3987 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003988 return 0;
3989 i915_gem_detach_phys_object(dev, obj);
3990 }
3991
Dave Airlie71acb5e2008-12-30 20:31:46 +10003992 /* create a new object */
3993 if (!dev_priv->mm.phys_objs[id - 1]) {
3994 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00003995 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10003996 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00003997 DRM_ERROR("failed to init phys object %d size: %zu\n",
3998 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01003999 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004000 }
4001 }
4002
4003 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004004 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4005 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004006
Chris Wilson05394f32010-11-08 19:18:58 +00004007 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004008
4009 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004010 struct page *page;
4011 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004012
Chris Wilsone5281cc2010-10-28 13:45:36 +01004013 page = read_cache_page_gfp(mapping, i,
4014 GFP_HIGHUSER | __GFP_RECLAIMABLE);
4015 if (IS_ERR(page))
4016 return PTR_ERR(page);
4017
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004018 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004019 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004020 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004021 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004022
4023 mark_page_accessed(page);
4024 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004025 }
4026
4027 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004028}
4029
4030static int
Chris Wilson05394f32010-11-08 19:18:58 +00004031i915_gem_phys_pwrite(struct drm_device *dev,
4032 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004033 struct drm_i915_gem_pwrite *args,
4034 struct drm_file *file_priv)
4035{
Chris Wilson05394f32010-11-08 19:18:58 +00004036 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004037 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004038
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004039 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4040 unsigned long unwritten;
4041
4042 /* The physical object once assigned is fixed for the lifetime
4043 * of the obj, so we can safely drop the lock and continue
4044 * to access vaddr.
4045 */
4046 mutex_unlock(&dev->struct_mutex);
4047 unwritten = copy_from_user(vaddr, user_data, args->size);
4048 mutex_lock(&dev->struct_mutex);
4049 if (unwritten)
4050 return -EFAULT;
4051 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004052
Daniel Vetter40ce6572010-11-05 18:12:18 +01004053 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004054 return 0;
4055}
Eric Anholtb9624422009-06-03 07:27:35 +00004056
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004057void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004058{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004059 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004060
4061 /* Clean up our request list when the client is going away, so that
4062 * later retire_requests won't dereference our soon-to-be-gone
4063 * file_priv.
4064 */
Chris Wilson1c255952010-09-26 11:03:27 +01004065 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004066 while (!list_empty(&file_priv->mm.request_list)) {
4067 struct drm_i915_gem_request *request;
4068
4069 request = list_first_entry(&file_priv->mm.request_list,
4070 struct drm_i915_gem_request,
4071 client_list);
4072 list_del(&request->client_list);
4073 request->file_priv = NULL;
4074 }
Chris Wilson1c255952010-09-26 11:03:27 +01004075 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004076}
Chris Wilson31169712009-09-14 16:50:28 +01004077
Chris Wilson31169712009-09-14 16:50:28 +01004078static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004079i915_gpu_is_active(struct drm_device *dev)
4080{
4081 drm_i915_private_t *dev_priv = dev->dev_private;
4082 int lists_empty;
4083
Chris Wilson1637ef42010-04-20 17:10:35 +01004084 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004085 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004086
4087 return !lists_empty;
4088}
4089
4090static int
Chris Wilson17250b72010-10-28 12:51:39 +01004091i915_gem_inactive_shrink(struct shrinker *shrinker,
4092 int nr_to_scan,
4093 gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004094{
Chris Wilson17250b72010-10-28 12:51:39 +01004095 struct drm_i915_private *dev_priv =
4096 container_of(shrinker,
4097 struct drm_i915_private,
4098 mm.inactive_shrinker);
4099 struct drm_device *dev = dev_priv->dev;
4100 struct drm_i915_gem_object *obj, *next;
4101 int cnt;
4102
4103 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004104 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004105
4106 /* "fast-path" to count number of available objects */
4107 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004108 cnt = 0;
4109 list_for_each_entry(obj,
4110 &dev_priv->mm.inactive_list,
4111 mm_list)
4112 cnt++;
4113 mutex_unlock(&dev->struct_mutex);
4114 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004115 }
4116
Chris Wilson1637ef42010-04-20 17:10:35 +01004117rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004118 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004119 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004120
Chris Wilson17250b72010-10-28 12:51:39 +01004121 list_for_each_entry_safe(obj, next,
4122 &dev_priv->mm.inactive_list,
4123 mm_list) {
4124 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004125 if (i915_gem_object_unbind(obj) == 0 &&
4126 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004127 break;
Chris Wilson31169712009-09-14 16:50:28 +01004128 }
Chris Wilson31169712009-09-14 16:50:28 +01004129 }
4130
4131 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004132 cnt = 0;
4133 list_for_each_entry_safe(obj, next,
4134 &dev_priv->mm.inactive_list,
4135 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004136 if (nr_to_scan &&
4137 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004138 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004139 else
Chris Wilson17250b72010-10-28 12:51:39 +01004140 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004141 }
4142
Chris Wilson17250b72010-10-28 12:51:39 +01004143 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004144 /*
4145 * We are desperate for pages, so as a last resort, wait
4146 * for the GPU to finish and discard whatever we can.
4147 * This has a dramatic impact to reduce the number of
4148 * OOM-killer events whilst running the GPU aggressively.
4149 */
Chris Wilson17250b72010-10-28 12:51:39 +01004150 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004151 goto rescan;
4152 }
Chris Wilson17250b72010-10-28 12:51:39 +01004153 mutex_unlock(&dev->struct_mutex);
4154 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004155}