blob: 33f0bc53a538bfdaad4c29f532594e15f5833c8d [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080093
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080098 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800110 }
111}
112
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000116void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000117{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000122
Eric Anholtc619eed2010-01-28 16:45:52 -0800123 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500124 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800125 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000126 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700127 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800129 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700130 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000134}
135
136/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150}
151
Keith Packard42f52ef2008-10-18 19:39:29 -0700152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
155u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161
162 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700165 return 0;
166 }
167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100170
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700180 } while (high1 != high2);
181
Chris Wilson5eddb702010-09-11 13:48:45 +0100182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700185}
186
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800187u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800190 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800191
192 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800194 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100201int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800212 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
Chris Wilson4041b852011-01-22 10:07:56 +0000267int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
Chris Wilson4041b852011-01-22 10:07:56 +0000272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274
Chris Wilson4041b852011-01-22 10:07:56 +0000275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100291
292 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100296}
297
Jesse Barnes5ca58282009-03-31 14:11:15 -0700298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700306 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100307 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308
Jesse Barnese67189ab2011-02-11 14:44:51 -0800309 DRM_DEBUG_KMS("running encoder hotplug functions\n");
310
Chris Wilson4ef69c72010-09-09 15:14:28 +0100311 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
312 if (encoder->hot_plug)
313 encoder->hot_plug(encoder);
314
Jesse Barnes5ca58282009-03-31 14:11:15 -0700315 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000316 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700317}
318
Jesse Barnesf97108d2010-01-29 11:27:07 -0800319static void i915_handle_rps_change(struct drm_device *dev)
320{
321 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000322 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 u8 new_delay = dev_priv->cur_delay;
324
Jesse Barnes7648fa92010-05-20 14:28:11 -0700325 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000326 busy_up = I915_READ(RCPREVBSYTUPAVG);
327 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800328 max_avg = I915_READ(RCBMAXAVG);
329 min_avg = I915_READ(RCBMINAVG);
330
331 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800333 if (dev_priv->cur_delay != dev_priv->max_delay)
334 new_delay = dev_priv->cur_delay - 1;
335 if (new_delay < dev_priv->max_delay)
336 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000337 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800338 if (dev_priv->cur_delay != dev_priv->min_delay)
339 new_delay = dev_priv->cur_delay + 1;
340 if (new_delay > dev_priv->min_delay)
341 new_delay = dev_priv->min_delay;
342 }
343
Jesse Barnes7648fa92010-05-20 14:28:11 -0700344 if (ironlake_set_drps(dev, new_delay))
345 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800346
347 return;
348}
349
Chris Wilson549f7362010-10-19 11:19:32 +0100350static void notify_ring(struct drm_device *dev,
351 struct intel_ring_buffer *ring)
352{
353 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000354 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000355
Chris Wilson475553d2011-01-20 09:52:56 +0000356 if (ring->obj == NULL)
357 return;
358
359 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000360 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000361
362 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100363 wake_up_all(&ring->irq_queue);
Chris Wilson9862e602011-01-04 22:22:17 +0000364
Chris Wilson549f7362010-10-19 11:19:32 +0100365 dev_priv->hangcheck_count = 0;
366 mod_timer(&dev_priv->hangcheck_timer,
367 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
368}
369
Ben Widawsky4912d042011-04-25 11:25:20 -0700370static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371{
Ben Widawsky4912d042011-04-25 11:25:20 -0700372 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
373 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800374 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800376
Ben Widawsky4912d042011-04-25 11:25:20 -0700377 spin_lock_irq(&dev_priv->rps_lock);
378 pm_iir = dev_priv->pm_iir;
379 dev_priv->pm_iir = 0;
380 pm_imr = I915_READ(GEN6_PMIMR);
381 spin_unlock_irq(&dev_priv->rps_lock);
382
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800383 if (!pm_iir)
384 return;
385
Ben Widawsky4912d042011-04-25 11:25:20 -0700386 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800387 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
388 if (dev_priv->cur_delay != dev_priv->max_delay)
389 new_delay = dev_priv->cur_delay + 1;
390 if (new_delay > dev_priv->max_delay)
391 new_delay = dev_priv->max_delay;
392 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700393 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800394 if (dev_priv->cur_delay != dev_priv->min_delay)
395 new_delay = dev_priv->cur_delay - 1;
396 if (new_delay < dev_priv->min_delay) {
397 new_delay = dev_priv->min_delay;
398 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
399 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
400 ((new_delay << 16) & 0x3f0000));
401 } else {
402 /* Make sure we continue to get down interrupts
403 * until we hit the minimum frequency */
404 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
405 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
406 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700407 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800408 }
409
Ben Widawsky4912d042011-04-25 11:25:20 -0700410 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800411 dev_priv->cur_delay = new_delay;
412
Ben Widawsky4912d042011-04-25 11:25:20 -0700413 /*
414 * rps_lock not held here because clearing is non-destructive. There is
415 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
416 * by holding struct_mutex for the duration of the write.
417 */
418 I915_WRITE(GEN6_PMIMR, pm_imr & ~pm_iir);
419 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800420}
421
Jesse Barnes776ad802011-01-04 15:09:39 -0800422static void pch_irq_handler(struct drm_device *dev)
423{
424 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
425 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800426 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800427
428 pch_iir = I915_READ(SDEIIR);
429
430 if (pch_iir & SDE_AUDIO_POWER_MASK)
431 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
432 (pch_iir & SDE_AUDIO_POWER_MASK) >>
433 SDE_AUDIO_POWER_SHIFT);
434
435 if (pch_iir & SDE_GMBUS)
436 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
437
438 if (pch_iir & SDE_AUDIO_HDCP_MASK)
439 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
440
441 if (pch_iir & SDE_AUDIO_TRANS_MASK)
442 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
443
444 if (pch_iir & SDE_POISON)
445 DRM_ERROR("PCH poison interrupt\n");
446
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800447 if (pch_iir & SDE_FDI_MASK)
448 for_each_pipe(pipe)
449 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
450 pipe_name(pipe),
451 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800452
453 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
454 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
455
456 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
457 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
458
459 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
460 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
461 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
462 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
463}
464
Jesse Barnes46979952011-04-07 13:53:55 -0700465irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800466{
Jesse Barnes46979952011-04-07 13:53:55 -0700467 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800468 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
469 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800470 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100471 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800472 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100473 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
474
Jesse Barnes46979952011-04-07 13:53:55 -0700475 atomic_inc(&dev_priv->irq_received);
476
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100477 if (IS_GEN6(dev))
478 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800479
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000480 /* disable master interrupt before clearing iir */
481 de_ier = I915_READ(DEIER);
482 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000483 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000484
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800485 de_iir = I915_READ(DEIIR);
486 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000487 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800488 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800489
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800490 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
491 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800492 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800493
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100494 if (HAS_PCH_CPT(dev))
495 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
496 else
497 hotplug_mask = SDE_HOTPLUG_MASK;
498
Zou Nan haic7c85102010-01-15 10:29:06 +0800499 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800500
Zou Nan haic7c85102010-01-15 10:29:06 +0800501 if (dev->primary->master) {
502 master_priv = dev->primary->master->driver_priv;
503 if (master_priv->sarea_priv)
504 master_priv->sarea_priv->last_dispatch =
505 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800506 }
507
Chris Wilsonc6df5412010-12-15 09:56:50 +0000508 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000509 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100510 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000511 notify_ring(dev, &dev_priv->ring[VCS]);
512 if (gt_iir & GT_BLT_USER_INTERRUPT)
513 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800514
515 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100516 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800517
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800518 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800519 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100520 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800521 }
522
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800523 if (de_iir & DE_PLANEB_FLIP_DONE) {
524 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100525 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800526 }
Li Pengc062df62010-01-23 00:12:58 +0800527
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800528 if (de_iir & DE_PIPEA_VBLANK)
529 drm_handle_vblank(dev, 0);
530
531 if (de_iir & DE_PIPEB_VBLANK)
532 drm_handle_vblank(dev, 1);
533
Zou Nan haic7c85102010-01-15 10:29:06 +0800534 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800535 if (de_iir & DE_PCH_EVENT) {
536 if (pch_iir & hotplug_mask)
537 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
538 pch_irq_handler(dev);
539 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800540
Jesse Barnesf97108d2010-01-29 11:27:07 -0800541 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700542 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800543 i915_handle_rps_change(dev);
544 }
545
Ben Widawsky4912d042011-04-25 11:25:20 -0700546 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
547 /*
548 * IIR bits should never already be set because IMR should
549 * prevent an interrupt from being shown in IIR. The warning
550 * displays a case where we've unsafely cleared
551 * dev_priv->pm_iir. Although missing an interrupt of the same
552 * type is not a problem, it displays a problem in the logic.
553 *
554 * The mask bit in IMR is cleared by rps_work.
555 */
556 unsigned long flags;
557 spin_lock_irqsave(&dev_priv->rps_lock, flags);
558 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
559 I915_WRITE(GEN6_PMIMR, pm_iir);
560 dev_priv->pm_iir |= pm_iir;
561 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
562 queue_work(dev_priv->wq, &dev_priv->rps_work);
563 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800564
Zou Nan haic7c85102010-01-15 10:29:06 +0800565 /* should clear PCH hotplug event before clear CPU irq */
566 I915_WRITE(SDEIIR, pch_iir);
567 I915_WRITE(GTIIR, gt_iir);
568 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700569 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800570
571done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000572 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000573 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000574
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800575 return ret;
576}
577
Jesse Barnes8a905232009-07-11 16:48:03 -0400578/**
579 * i915_error_work_func - do process context error handling work
580 * @work: work struct
581 *
582 * Fire an error uevent so userspace can see that a hang or error
583 * was detected.
584 */
585static void i915_error_work_func(struct work_struct *work)
586{
587 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
588 error_work);
589 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400590 char *error_event[] = { "ERROR=1", NULL };
591 char *reset_event[] = { "RESET=1", NULL };
592 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400593
Ben Gamarif316a422009-09-14 17:48:46 -0400594 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400595
Ben Gamariba1234d2009-09-14 17:48:47 -0400596 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100597 DRM_DEBUG_DRIVER("resetting chip\n");
598 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
599 if (!i915_reset(dev, GRDOM_RENDER)) {
600 atomic_set(&dev_priv->mm.wedged, 0);
601 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400602 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100603 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400604 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400605}
606
Chris Wilson3bd3c932010-08-19 08:19:30 +0100607#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000608static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000609i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000610 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000611{
612 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000613 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100614 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000615
Chris Wilson05394f32010-11-08 19:18:58 +0000616 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000617 return NULL;
618
Chris Wilson05394f32010-11-08 19:18:58 +0000619 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000620
621 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
622 if (dst == NULL)
623 return NULL;
624
Chris Wilson05394f32010-11-08 19:18:58 +0000625 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000626 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700627 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100628 void __iomem *s;
629 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700630
Chris Wilsone56660d2010-08-07 11:01:26 +0100631 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000632 if (d == NULL)
633 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100634
Andrew Morton788885a2010-05-11 14:07:05 -0700635 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100636 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700637 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100638 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700639 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700640 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100641
Chris Wilson9df30792010-02-18 10:24:56 +0000642 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100643
644 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000645 }
646 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000647 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000648
649 return dst;
650
651unwind:
652 while (page--)
653 kfree(dst->pages[page]);
654 kfree(dst);
655 return NULL;
656}
657
658static void
659i915_error_object_free(struct drm_i915_error_object *obj)
660{
661 int page;
662
663 if (obj == NULL)
664 return;
665
666 for (page = 0; page < obj->page_count; page++)
667 kfree(obj->pages[page]);
668
669 kfree(obj);
670}
671
672static void
673i915_error_state_free(struct drm_device *dev,
674 struct drm_i915_error_state *error)
675{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000676 int i;
677
678 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
679 i915_error_object_free(error->batchbuffer[i]);
680
681 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
682 i915_error_object_free(error->ringbuffer[i]);
683
Chris Wilson9df30792010-02-18 10:24:56 +0000684 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100685 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000686 kfree(error);
687}
688
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000689static u32 capture_bo_list(struct drm_i915_error_buffer *err,
690 int count,
691 struct list_head *head)
692{
693 struct drm_i915_gem_object *obj;
694 int i = 0;
695
696 list_for_each_entry(obj, head, mm_list) {
697 err->size = obj->base.size;
698 err->name = obj->base.name;
699 err->seqno = obj->last_rendering_seqno;
700 err->gtt_offset = obj->gtt_offset;
701 err->read_domains = obj->base.read_domains;
702 err->write_domain = obj->base.write_domain;
703 err->fence_reg = obj->fence_reg;
704 err->pinned = 0;
705 if (obj->pin_count > 0)
706 err->pinned = 1;
707 if (obj->user_pin_count > 0)
708 err->pinned = -1;
709 err->tiling = obj->tiling_mode;
710 err->dirty = obj->dirty;
711 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000712 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilson93dfb402011-03-29 16:59:50 -0700713 err->cache_level = obj->cache_level;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000714
715 if (++i == count)
716 break;
717
718 err++;
719 }
720
721 return i;
722}
723
Chris Wilson748ebc62010-10-24 10:28:47 +0100724static void i915_gem_record_fences(struct drm_device *dev,
725 struct drm_i915_error_state *error)
726{
727 struct drm_i915_private *dev_priv = dev->dev_private;
728 int i;
729
730 /* Fences */
731 switch (INTEL_INFO(dev)->gen) {
732 case 6:
733 for (i = 0; i < 16; i++)
734 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
735 break;
736 case 5:
737 case 4:
738 for (i = 0; i < 16; i++)
739 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
740 break;
741 case 3:
742 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
743 for (i = 0; i < 8; i++)
744 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
745 case 2:
746 for (i = 0; i < 8; i++)
747 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
748 break;
749
750 }
751}
752
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000753static struct drm_i915_error_object *
754i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
755 struct intel_ring_buffer *ring)
756{
757 struct drm_i915_gem_object *obj;
758 u32 seqno;
759
760 if (!ring->get_seqno)
761 return NULL;
762
763 seqno = ring->get_seqno(ring);
764 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
765 if (obj->ring != ring)
766 continue;
767
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000768 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000769 continue;
770
771 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
772 continue;
773
774 /* We need to copy these to an anonymous buffer as the simplest
775 * method to avoid being overwritten by userspace.
776 */
777 return i915_error_object_create(dev_priv, obj);
778 }
779
780 return NULL;
781}
782
Jesse Barnes8a905232009-07-11 16:48:03 -0400783/**
784 * i915_capture_error_state - capture an error record for later analysis
785 * @dev: drm device
786 *
787 * Should be called when an error is detected (either a hang or an error
788 * interrupt) to capture error state from the time of the error. Fills
789 * out a structure which becomes available in debugfs for user level tools
790 * to pick up.
791 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700792static void i915_capture_error_state(struct drm_device *dev)
793{
794 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000795 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700796 struct drm_i915_error_state *error;
797 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800798 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700799
800 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000801 error = dev_priv->first_error;
802 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
803 if (error)
804 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700805
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800806 /* Account for pipe specific data like PIPE*STAT */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700807 error = kmalloc(sizeof(*error), GFP_ATOMIC);
808 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000809 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
810 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700811 }
812
Chris Wilsonb6f78332011-02-01 14:15:55 +0000813 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
814 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +0100815
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000816 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700817 error->eir = I915_READ(EIR);
818 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800819 for_each_pipe(pipe)
820 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700821 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100822 error->error = 0;
823 if (INTEL_INFO(dev)->gen >= 6) {
824 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100825
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100826 error->bcs_acthd = I915_READ(BCS_ACTHD);
827 error->bcs_ipehr = I915_READ(BCS_IPEHR);
828 error->bcs_ipeir = I915_READ(BCS_IPEIR);
829 error->bcs_instdone = I915_READ(BCS_INSTDONE);
830 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000831 if (dev_priv->ring[BCS].get_seqno)
832 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100833
834 error->vcs_acthd = I915_READ(VCS_ACTHD);
835 error->vcs_ipehr = I915_READ(VCS_IPEHR);
836 error->vcs_ipeir = I915_READ(VCS_IPEIR);
837 error->vcs_instdone = I915_READ(VCS_INSTDONE);
838 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000839 if (dev_priv->ring[VCS].get_seqno)
840 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100841 }
842 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700843 error->ipeir = I915_READ(IPEIR_I965);
844 error->ipehr = I915_READ(IPEHR_I965);
845 error->instdone = I915_READ(INSTDONE_I965);
846 error->instps = I915_READ(INSTPS);
847 error->instdone1 = I915_READ(INSTDONE1);
848 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000849 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100850 } else {
851 error->ipeir = I915_READ(IPEIR);
852 error->ipehr = I915_READ(IPEHR);
853 error->instdone = I915_READ(INSTDONE);
854 error->acthd = I915_READ(ACTHD);
855 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000856 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100857 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000858
Chris Wilsone2f973d2011-01-27 19:15:11 +0000859 /* Record the active batch and ring buffers */
860 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000861 error->batchbuffer[i] =
862 i915_error_first_batchbuffer(dev_priv,
863 &dev_priv->ring[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000864
Chris Wilsone2f973d2011-01-27 19:15:11 +0000865 error->ringbuffer[i] =
866 i915_error_object_create(dev_priv,
867 dev_priv->ring[i].obj);
868 }
Chris Wilson9df30792010-02-18 10:24:56 +0000869
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000870 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000871 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000872 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000873
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000874 i = 0;
875 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
876 i++;
877 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +0000878 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000879 i++;
880 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000881
Chris Wilson8e934db2011-01-24 12:34:00 +0000882 error->active_bo = NULL;
883 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000884 if (i) {
885 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +0000886 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000887 if (error->active_bo)
888 error->pinned_bo =
889 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700890 }
891
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000892 if (error->active_bo)
893 error->active_bo_count =
894 capture_bo_list(error->active_bo,
895 error->active_bo_count,
896 &dev_priv->mm.active_list);
897
898 if (error->pinned_bo)
899 error->pinned_bo_count =
900 capture_bo_list(error->pinned_bo,
901 error->pinned_bo_count,
902 &dev_priv->mm.pinned_list);
903
Jesse Barnes8a905232009-07-11 16:48:03 -0400904 do_gettimeofday(&error->time);
905
Chris Wilson6ef3d422010-08-04 20:26:07 +0100906 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000907 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100908
Chris Wilson9df30792010-02-18 10:24:56 +0000909 spin_lock_irqsave(&dev_priv->error_lock, flags);
910 if (dev_priv->first_error == NULL) {
911 dev_priv->first_error = error;
912 error = NULL;
913 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700914 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000915
916 if (error)
917 i915_error_state_free(dev, error);
918}
919
920void i915_destroy_error_state(struct drm_device *dev)
921{
922 struct drm_i915_private *dev_priv = dev->dev_private;
923 struct drm_i915_error_state *error;
924
925 spin_lock(&dev_priv->error_lock);
926 error = dev_priv->first_error;
927 dev_priv->first_error = NULL;
928 spin_unlock(&dev_priv->error_lock);
929
930 if (error)
931 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700932}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100933#else
934#define i915_capture_error_state(x)
935#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700936
Chris Wilson35aed2e2010-05-27 13:18:12 +0100937static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400938{
939 struct drm_i915_private *dev_priv = dev->dev_private;
940 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800941 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -0400942
Chris Wilson35aed2e2010-05-27 13:18:12 +0100943 if (!eir)
944 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400945
946 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
947 eir);
948
949 if (IS_G4X(dev)) {
950 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
951 u32 ipeir = I915_READ(IPEIR_I965);
952
953 printk(KERN_ERR " IPEIR: 0x%08x\n",
954 I915_READ(IPEIR_I965));
955 printk(KERN_ERR " IPEHR: 0x%08x\n",
956 I915_READ(IPEHR_I965));
957 printk(KERN_ERR " INSTDONE: 0x%08x\n",
958 I915_READ(INSTDONE_I965));
959 printk(KERN_ERR " INSTPS: 0x%08x\n",
960 I915_READ(INSTPS));
961 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
962 I915_READ(INSTDONE1));
963 printk(KERN_ERR " ACTHD: 0x%08x\n",
964 I915_READ(ACTHD_I965));
965 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000966 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400967 }
968 if (eir & GM45_ERROR_PAGE_TABLE) {
969 u32 pgtbl_err = I915_READ(PGTBL_ER);
970 printk(KERN_ERR "page table error\n");
971 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
972 pgtbl_err);
973 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000974 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400975 }
976 }
977
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100978 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400979 if (eir & I915_ERROR_PAGE_TABLE) {
980 u32 pgtbl_err = I915_READ(PGTBL_ER);
981 printk(KERN_ERR "page table error\n");
982 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
983 pgtbl_err);
984 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000985 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400986 }
987 }
988
989 if (eir & I915_ERROR_MEMORY_REFRESH) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800990 printk(KERN_ERR "memory refresh error:\n");
991 for_each_pipe(pipe)
992 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
993 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -0400994 /* pipestat has already been acked */
995 }
996 if (eir & I915_ERROR_INSTRUCTION) {
997 printk(KERN_ERR "instruction error\n");
998 printk(KERN_ERR " INSTPM: 0x%08x\n",
999 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001000 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001001 u32 ipeir = I915_READ(IPEIR);
1002
1003 printk(KERN_ERR " IPEIR: 0x%08x\n",
1004 I915_READ(IPEIR));
1005 printk(KERN_ERR " IPEHR: 0x%08x\n",
1006 I915_READ(IPEHR));
1007 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1008 I915_READ(INSTDONE));
1009 printk(KERN_ERR " ACTHD: 0x%08x\n",
1010 I915_READ(ACTHD));
1011 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001012 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001013 } else {
1014 u32 ipeir = I915_READ(IPEIR_I965);
1015
1016 printk(KERN_ERR " IPEIR: 0x%08x\n",
1017 I915_READ(IPEIR_I965));
1018 printk(KERN_ERR " IPEHR: 0x%08x\n",
1019 I915_READ(IPEHR_I965));
1020 printk(KERN_ERR " INSTDONE: 0x%08x\n",
1021 I915_READ(INSTDONE_I965));
1022 printk(KERN_ERR " INSTPS: 0x%08x\n",
1023 I915_READ(INSTPS));
1024 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
1025 I915_READ(INSTDONE1));
1026 printk(KERN_ERR " ACTHD: 0x%08x\n",
1027 I915_READ(ACTHD_I965));
1028 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001029 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001030 }
1031 }
1032
1033 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001034 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001035 eir = I915_READ(EIR);
1036 if (eir) {
1037 /*
1038 * some errors might have become stuck,
1039 * mask them.
1040 */
1041 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1042 I915_WRITE(EMR, I915_READ(EMR) | eir);
1043 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1044 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001045}
1046
1047/**
1048 * i915_handle_error - handle an error interrupt
1049 * @dev: drm device
1050 *
1051 * Do some basic checking of regsiter state at error interrupt time and
1052 * dump it to the syslog. Also call i915_capture_error_state() to make
1053 * sure we get a record and make it available in debugfs. Fire a uevent
1054 * so userspace knows something bad happened (should trigger collection
1055 * of a ring dump etc.).
1056 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001057void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001058{
1059 struct drm_i915_private *dev_priv = dev->dev_private;
1060
1061 i915_capture_error_state(dev);
1062 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001063
Ben Gamariba1234d2009-09-14 17:48:47 -04001064 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001065 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001066 atomic_set(&dev_priv->mm.wedged, 1);
1067
Ben Gamari11ed50e2009-09-14 17:48:45 -04001068 /*
1069 * Wakeup waiting processes so they don't hang
1070 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001071 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001072 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001073 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001074 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001075 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001076 }
1077
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001078 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001079}
1080
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001081static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1082{
1083 drm_i915_private_t *dev_priv = dev->dev_private;
1084 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001086 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001087 struct intel_unpin_work *work;
1088 unsigned long flags;
1089 bool stall_detected;
1090
1091 /* Ignore early vblank irqs */
1092 if (intel_crtc == NULL)
1093 return;
1094
1095 spin_lock_irqsave(&dev->event_lock, flags);
1096 work = intel_crtc->unpin_work;
1097
1098 if (work == NULL || work->pending || !work->enable_stall_check) {
1099 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1100 spin_unlock_irqrestore(&dev->event_lock, flags);
1101 return;
1102 }
1103
1104 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001105 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001106 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001107 int dspsurf = DSPSURF(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001108 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001109 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001110 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001111 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001112 crtc->y * crtc->fb->pitch +
1113 crtc->x * crtc->fb->bits_per_pixel/8);
1114 }
1115
1116 spin_unlock_irqrestore(&dev->event_lock, flags);
1117
1118 if (stall_detected) {
1119 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1120 intel_prepare_page_flip(dev, intel_crtc->plane);
1121 }
1122}
1123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1125{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001126 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001128 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001129 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001130 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001131 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001132 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001133 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001134 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001135 int ret = IRQ_NONE, pipe;
1136 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001137
Eric Anholt630681d2008-10-06 15:14:12 -07001138 atomic_inc(&dev_priv->irq_received);
1139
Eric Anholted4cb412008-07-29 12:10:39 -07001140 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001141
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001142 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001143 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001144 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001145 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Keith Packard05eff842008-11-19 14:03:05 -08001147 for (;;) {
1148 irq_received = iir != 0;
1149
1150 /* Can't rely on pipestat interrupt bit in iir as it might
1151 * have been cleared after the pipestat interrupt was received.
1152 * It doesn't set the bit in iir again, but it still produces
1153 * interrupts (for non-MSI).
1154 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001155 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001156 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001157 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001158
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001159 for_each_pipe(pipe) {
1160 int reg = PIPESTAT(pipe);
1161 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001162
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001163 /*
1164 * Clear the PIPE*STAT regs before the IIR
1165 */
1166 if (pipe_stats[pipe] & 0x8000ffff) {
1167 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1168 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1169 pipe_name(pipe));
1170 I915_WRITE(reg, pipe_stats[pipe]);
1171 irq_received = 1;
1172 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001173 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001174 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001175
1176 if (!irq_received)
1177 break;
1178
1179 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
Jesse Barnes5ca58282009-03-31 14:11:15 -07001181 /* Consume port. Then clear IIR or we'll miss events */
1182 if ((I915_HAS_HOTPLUG(dev)) &&
1183 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1184 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1185
Zhao Yakui44d98a62009-10-09 11:39:40 +08001186 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001187 hotplug_status);
1188 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001189 queue_work(dev_priv->wq,
1190 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001191
1192 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1193 I915_READ(PORT_HOTPLUG_STAT);
1194 }
1195
Eric Anholtcdfbc412008-11-04 15:50:30 -08001196 I915_WRITE(IIR, iir);
1197 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001198
Dave Airlie7c1c2872008-11-28 14:22:24 +10001199 if (dev->primary->master) {
1200 master_priv = dev->primary->master->driver_priv;
1201 if (master_priv->sarea_priv)
1202 master_priv->sarea_priv->last_dispatch =
1203 READ_BREADCRUMB(dev_priv);
1204 }
Keith Packard7c463582008-11-04 02:03:27 -08001205
Chris Wilson549f7362010-10-19 11:19:32 +01001206 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001207 notify_ring(dev, &dev_priv->ring[RCS]);
1208 if (iir & I915_BSD_USER_INTERRUPT)
1209 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001210
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001211 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001212 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001213 if (dev_priv->flip_pending_is_done)
1214 intel_finish_page_flip_plane(dev, 0);
1215 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001216
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001217 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001218 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001219 if (dev_priv->flip_pending_is_done)
1220 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001221 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001222
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001223 for_each_pipe(pipe) {
1224 if (pipe_stats[pipe] & vblank_status &&
1225 drm_handle_vblank(dev, pipe)) {
1226 vblank++;
1227 if (!dev_priv->flip_pending_is_done) {
1228 i915_pageflip_stall_check(dev, pipe);
1229 intel_finish_page_flip(dev, pipe);
1230 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001231 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001232
1233 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1234 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001235 }
Eric Anholt673a3942008-07-30 12:06:12 -07001236
Keith Packard7c463582008-11-04 02:03:27 -08001237
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001238 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001239 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001240
Eric Anholtcdfbc412008-11-04 15:50:30 -08001241 /* With MSI, interrupts are only generated when iir
1242 * transitions from zero to nonzero. If another bit got
1243 * set while we were handling the existing iir bits, then
1244 * we would never get another interrupt.
1245 *
1246 * This is fine on non-MSI as well, as if we hit this path
1247 * we avoid exiting the interrupt handler only to generate
1248 * another one.
1249 *
1250 * Note that for MSI this could cause a stray interrupt report
1251 * if an interrupt landed in the time between writing IIR and
1252 * the posting read. This should be rare enough to never
1253 * trigger the 99% of 100,000 interrupts test for disabling
1254 * stray interrupts.
1255 */
1256 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001257 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001258
Keith Packard05eff842008-11-19 14:03:05 -08001259 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260}
1261
Dave Airlieaf6061a2008-05-07 12:15:39 +10001262static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263{
1264 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001265 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
1267 i915_kernel_lost_context(dev);
1268
Zhao Yakui44d98a62009-10-09 11:39:40 +08001269 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001271 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001272 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001273 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001274 if (master_priv->sarea_priv)
1275 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001276
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001277 if (BEGIN_LP_RING(4) == 0) {
1278 OUT_RING(MI_STORE_DWORD_INDEX);
1279 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1280 OUT_RING(dev_priv->counter);
1281 OUT_RING(MI_USER_INTERRUPT);
1282 ADVANCE_LP_RING();
1283 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001284
Alan Hourihanec29b6692006-08-12 16:29:24 +10001285 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286}
1287
Dave Airlie84b1fd12007-07-11 15:53:27 +10001288static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289{
1290 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001291 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001293 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294
Zhao Yakui44d98a62009-10-09 11:39:40 +08001295 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 READ_BREADCRUMB(dev_priv));
1297
Eric Anholted4cb412008-07-29 12:10:39 -07001298 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001299 if (master_priv->sarea_priv)
1300 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001302 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
Dave Airlie7c1c2872008-11-28 14:22:24 +10001304 if (master_priv->sarea_priv)
1305 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001307 if (ring->irq_get(ring)) {
1308 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1309 READ_BREADCRUMB(dev_priv) >= irq_nr);
1310 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001311 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1312 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313
Eric Anholt20caafa2007-08-25 19:22:43 +10001314 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001315 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1317 }
1318
Dave Airlieaf6061a2008-05-07 12:15:39 +10001319 return ret;
1320}
1321
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322/* Needs the lock as it touches the ring.
1323 */
Eric Anholtc153f452007-09-03 12:06:45 +10001324int i915_irq_emit(struct drm_device *dev, void *data,
1325 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001328 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 int result;
1330
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001331 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001332 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001333 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 }
Eric Anholt299eb932009-02-24 22:14:12 -08001335
1336 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1337
Eric Anholt546b0972008-09-01 16:45:29 -07001338 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001340 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
Eric Anholtc153f452007-09-03 12:06:45 +10001342 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001344 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 }
1346
1347 return 0;
1348}
1349
1350/* Doesn't need the hardware lock.
1351 */
Eric Anholtc153f452007-09-03 12:06:45 +10001352int i915_irq_wait(struct drm_device *dev, void *data,
1353 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001356 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357
1358 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001359 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001360 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 }
1362
Eric Anholtc153f452007-09-03 12:06:45 +10001363 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364}
1365
Keith Packard42f52ef2008-10-18 19:39:29 -07001366/* Called from drm generic code, passed 'crtc' which
1367 * we use as a pipe index
1368 */
1369int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001370{
1371 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001372 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001373
Chris Wilson5eddb702010-09-11 13:48:45 +01001374 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001375 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001376
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001377 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001378 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001379 i915_enable_pipestat(dev_priv, pipe,
1380 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001381 else
Keith Packard7c463582008-11-04 02:03:27 -08001382 i915_enable_pipestat(dev_priv, pipe,
1383 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001384
1385 /* maintain vblank delivery even in deep C-states */
1386 if (dev_priv->info->gen == 3)
1387 I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001388 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001389
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001390 return 0;
1391}
1392
Jesse Barnesf796cf82011-04-07 13:58:17 -07001393int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1394{
1395 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1396 unsigned long irqflags;
1397
1398 if (!i915_pipe_enabled(dev, pipe))
1399 return -EINVAL;
1400
1401 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1402 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1403 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1404 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1405
1406 return 0;
1407}
1408
Keith Packard42f52ef2008-10-18 19:39:29 -07001409/* Called from drm generic code, passed 'crtc' which
1410 * we use as a pipe index
1411 */
1412void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001413{
1414 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001415 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001416
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001417 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001418 if (dev_priv->info->gen == 3)
1419 I915_WRITE(INSTPM,
1420 INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
1421
Jesse Barnesf796cf82011-04-07 13:58:17 -07001422 i915_disable_pipestat(dev_priv, pipe,
1423 PIPE_VBLANK_INTERRUPT_ENABLE |
1424 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1425 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1426}
1427
1428void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1429{
1430 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1431 unsigned long irqflags;
1432
1433 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1434 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1435 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001436 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001437}
1438
Dave Airlie702880f2006-06-24 17:07:34 +10001439/* Set the vblank monitor pipe
1440 */
Eric Anholtc153f452007-09-03 12:06:45 +10001441int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1442 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001443{
Dave Airlie702880f2006-06-24 17:07:34 +10001444 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001445
1446 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001447 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001448 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001449 }
1450
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001451 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001452}
1453
Eric Anholtc153f452007-09-03 12:06:45 +10001454int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1455 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001456{
Dave Airlie702880f2006-06-24 17:07:34 +10001457 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001458 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001459
1460 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001461 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001462 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001463 }
1464
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001465 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001466
Dave Airlie702880f2006-06-24 17:07:34 +10001467 return 0;
1468}
1469
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001470/**
1471 * Schedule buffer swap at given vertical blank.
1472 */
Eric Anholtc153f452007-09-03 12:06:45 +10001473int i915_vblank_swap(struct drm_device *dev, void *data,
1474 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001475{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001476 /* The delayed swap mechanism was fundamentally racy, and has been
1477 * removed. The model was that the client requested a delayed flip/swap
1478 * from the kernel, then waited for vblank before continuing to perform
1479 * rendering. The problem was that the kernel might wake the client
1480 * up before it dispatched the vblank swap (since the lock has to be
1481 * held while touching the ringbuffer), in which case the client would
1482 * clear and start the next frame before the swap occurred, and
1483 * flicker would occur in addition to likely missing the vblank.
1484 *
1485 * In the absence of this ioctl, userland falls back to a correct path
1486 * of waiting for a vblank, then dispatching the swap on its own.
1487 * Context switching to userland and back is plenty fast enough for
1488 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001489 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001490 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001491}
1492
Chris Wilson893eead2010-10-27 14:44:35 +01001493static u32
1494ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001495{
Chris Wilson893eead2010-10-27 14:44:35 +01001496 return list_entry(ring->request_list.prev,
1497 struct drm_i915_gem_request, list)->seqno;
1498}
1499
1500static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1501{
1502 if (list_empty(&ring->request_list) ||
1503 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1504 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001505 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001506 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1507 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001508 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001509 ring->get_seqno(ring));
1510 wake_up_all(&ring->irq_queue);
1511 *err = true;
1512 }
1513 return true;
1514 }
1515 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001516}
1517
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001518static bool kick_ring(struct intel_ring_buffer *ring)
1519{
1520 struct drm_device *dev = ring->dev;
1521 struct drm_i915_private *dev_priv = dev->dev_private;
1522 u32 tmp = I915_READ_CTL(ring);
1523 if (tmp & RING_WAIT) {
1524 DRM_ERROR("Kicking stuck wait on %s\n",
1525 ring->name);
1526 I915_WRITE_CTL(ring, tmp);
1527 return true;
1528 }
1529 if (IS_GEN6(dev) &&
1530 (tmp & RING_WAIT_SEMAPHORE)) {
1531 DRM_ERROR("Kicking stuck semaphore on %s\n",
1532 ring->name);
1533 I915_WRITE_CTL(ring, tmp);
1534 return true;
1535 }
1536 return false;
1537}
1538
Ben Gamarif65d9422009-09-14 17:48:44 -04001539/**
1540 * This is called when the chip hasn't reported back with completed
1541 * batchbuffers in a long time. The first time this is called we simply record
1542 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1543 * again, we assume the chip is wedged and try to fix it.
1544 */
1545void i915_hangcheck_elapsed(unsigned long data)
1546{
1547 struct drm_device *dev = (struct drm_device *)data;
1548 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001549 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001550 bool err = false;
1551
1552 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001553 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1554 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1555 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001556 dev_priv->hangcheck_count = 0;
1557 if (err)
1558 goto repeat;
1559 return;
1560 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001561
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001562 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001563 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001564 instdone = I915_READ(INSTDONE);
1565 instdone1 = 0;
1566 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001567 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001568 instdone = I915_READ(INSTDONE_I965);
1569 instdone1 = I915_READ(INSTDONE1);
1570 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001571
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001572 if (dev_priv->last_acthd == acthd &&
1573 dev_priv->last_instdone == instdone &&
1574 dev_priv->last_instdone1 == instdone1) {
1575 if (dev_priv->hangcheck_count++ > 1) {
1576 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001577
1578 if (!IS_GEN2(dev)) {
1579 /* Is the chip hanging on a WAIT_FOR_EVENT?
1580 * If so we can simply poke the RB_WAIT bit
1581 * and break the hang. This should work on
1582 * all but the second generation chipsets.
1583 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001584
1585 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001586 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001587
1588 if (HAS_BSD(dev) &&
1589 kick_ring(&dev_priv->ring[VCS]))
1590 goto repeat;
1591
1592 if (HAS_BLT(dev) &&
1593 kick_ring(&dev_priv->ring[BCS]))
1594 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001595 }
1596
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001597 i915_handle_error(dev, true);
1598 return;
1599 }
1600 } else {
1601 dev_priv->hangcheck_count = 0;
1602
1603 dev_priv->last_acthd = acthd;
1604 dev_priv->last_instdone = instdone;
1605 dev_priv->last_instdone1 = instdone1;
1606 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001607
Chris Wilson893eead2010-10-27 14:44:35 +01001608repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001609 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001610 mod_timer(&dev_priv->hangcheck_timer,
1611 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001612}
1613
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614/* drm_dma.h hooks
1615*/
Jesse Barnes46979952011-04-07 13:53:55 -07001616void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001617{
1618 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1619
Jesse Barnes46979952011-04-07 13:53:55 -07001620 atomic_set(&dev_priv->irq_received, 0);
1621
1622 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1623 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1624
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001625 I915_WRITE(HWSTAM, 0xeffe);
1626
1627 /* XXX hotplug from PCH */
1628
1629 I915_WRITE(DEIMR, 0xffffffff);
1630 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001631 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001632
1633 /* and GT */
1634 I915_WRITE(GTIMR, 0xffffffff);
1635 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001636 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001637
1638 /* south display irq */
1639 I915_WRITE(SDEIMR, 0xffffffff);
1640 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001641 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001642}
1643
Jesse Barnes46979952011-04-07 13:53:55 -07001644int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001645{
1646 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1647 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001648 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1649 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001650 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001651 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001652
Jesse Barnes46979952011-04-07 13:53:55 -07001653 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
1654 if (HAS_BSD(dev))
1655 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
1656 if (HAS_BLT(dev))
1657 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
1658
1659 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001660 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001661
1662 /* should always can generate irq */
1663 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001664 I915_WRITE(DEIMR, dev_priv->irq_mask);
1665 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001666 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001667
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001668 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001669
1670 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001671 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001672
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001673 if (IS_GEN6(dev))
1674 render_irqs =
1675 GT_USER_INTERRUPT |
1676 GT_GEN6_BSD_USER_INTERRUPT |
1677 GT_BLT_USER_INTERRUPT;
1678 else
1679 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001680 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001681 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001682 GT_BSD_USER_INTERRUPT;
1683 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001684 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001685
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001686 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001687 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1688 SDE_PORTB_HOTPLUG_CPT |
1689 SDE_PORTC_HOTPLUG_CPT |
1690 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001691 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001692 hotplug_mask = (SDE_CRT_HOTPLUG |
1693 SDE_PORTB_HOTPLUG |
1694 SDE_PORTC_HOTPLUG |
1695 SDE_PORTD_HOTPLUG |
1696 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001697 }
1698
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001699 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001700
1701 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001702 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1703 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001704 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001705
Jesse Barnesf97108d2010-01-29 11:27:07 -08001706 if (IS_IRONLAKE_M(dev)) {
1707 /* Clear & enable PCU event interrupts */
1708 I915_WRITE(DEIIR, DE_PCU_EVENT);
1709 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1710 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1711 }
1712
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001713 return 0;
1714}
1715
Dave Airlie84b1fd12007-07-11 15:53:27 +10001716void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717{
1718 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001719 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720
Jesse Barnes79e53942008-11-07 14:24:08 -08001721 atomic_set(&dev_priv->irq_received, 0);
1722
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001723 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001724 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Ben Widawsky4912d042011-04-25 11:25:20 -07001725 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001726
Jesse Barnes5ca58282009-03-31 14:11:15 -07001727 if (I915_HAS_HOTPLUG(dev)) {
1728 I915_WRITE(PORT_HOTPLUG_EN, 0);
1729 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1730 }
1731
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001732 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001733 for_each_pipe(pipe)
1734 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001735 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001736 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001737 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738}
1739
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001740/*
1741 * Must be called after intel_modeset_init or hotplug interrupts won't be
1742 * enabled correctly.
1743 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001744int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745{
1746 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001747 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001748 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001749
1750 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001751
Keith Packard7c463582008-11-04 02:03:27 -08001752 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001753 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001754
Keith Packard7c463582008-11-04 02:03:27 -08001755 dev_priv->pipestat[0] = 0;
1756 dev_priv->pipestat[1] = 0;
1757
Jesse Barnes5ca58282009-03-31 14:11:15 -07001758 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001759 /* Enable in IER... */
1760 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1761 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001762 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001763 }
1764
1765 /*
1766 * Enable some error detection, note the instruction error mask
1767 * bit is reserved, so we leave it masked.
1768 */
1769 if (IS_G4X(dev)) {
1770 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1771 GM45_ERROR_MEM_PRIV |
1772 GM45_ERROR_CP_PRIV |
1773 I915_ERROR_MEMORY_REFRESH);
1774 } else {
1775 error_mask = ~(I915_ERROR_PAGE_TABLE |
1776 I915_ERROR_MEMORY_REFRESH);
1777 }
1778 I915_WRITE(EMR, error_mask);
1779
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001780 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001781 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001782 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001783
1784 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001785 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1786
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001787 /* Note HDMI and DP share bits */
1788 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1789 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1790 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1791 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1792 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1793 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1794 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1795 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1796 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1797 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001798 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001799 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001800
1801 /* Programming the CRT detection parameters tends
1802 to generate a spurious hotplug event about three
1803 seconds later. So just do it once.
1804 */
1805 if (IS_G4X(dev))
1806 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1807 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1808 }
1809
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001810 /* Ignore TV since it's buggy */
1811
Jesse Barnes5ca58282009-03-31 14:11:15 -07001812 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001813 }
1814
Chris Wilson3b617962010-08-24 09:02:58 +01001815 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001816
1817 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818}
1819
Jesse Barnes46979952011-04-07 13:53:55 -07001820void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001821{
1822 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07001823
1824 if (!dev_priv)
1825 return;
1826
1827 dev_priv->vblank_pipe = 0;
1828
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001829 I915_WRITE(HWSTAM, 0xffffffff);
1830
1831 I915_WRITE(DEIMR, 0xffffffff);
1832 I915_WRITE(DEIER, 0x0);
1833 I915_WRITE(DEIIR, I915_READ(DEIIR));
1834
1835 I915_WRITE(GTIMR, 0xffffffff);
1836 I915_WRITE(GTIER, 0x0);
1837 I915_WRITE(GTIIR, I915_READ(GTIIR));
1838}
1839
Dave Airlie84b1fd12007-07-11 15:53:27 +10001840void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
1842 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001843 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11001844
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845 if (!dev_priv)
1846 return;
1847
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001848 dev_priv->vblank_pipe = 0;
1849
Jesse Barnes5ca58282009-03-31 14:11:15 -07001850 if (I915_HAS_HOTPLUG(dev)) {
1851 I915_WRITE(PORT_HOTPLUG_EN, 0);
1852 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1853 }
1854
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001855 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001856 for_each_pipe(pipe)
1857 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001858 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001859 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001860
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001861 for_each_pipe(pipe)
1862 I915_WRITE(PIPESTAT(pipe),
1863 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08001864 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865}