Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*- |
| 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 4 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 6 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 7 | * |
| 8 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 9 | * copy of this software and associated documentation files (the |
| 10 | * "Software"), to deal in the Software without restriction, including |
| 11 | * without limitation the rights to use, copy, modify, merge, publish, |
| 12 | * distribute, sub license, and/or sell copies of the Software, and to |
| 13 | * permit persons to whom the Software is furnished to do so, subject to |
| 14 | * the following conditions: |
| 15 | * |
| 16 | * The above copyright notice and this permission notice (including the |
| 17 | * next paragraph) shall be included in all copies or substantial portions |
| 18 | * of the Software. |
| 19 | * |
| 20 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 21 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 22 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 23 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 24 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 25 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 26 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 27 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 28 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 30 | #include <linux/device.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/drmP.h> |
| 32 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | #include "i915_drv.h" |
Chris Wilson | 990bbda | 2012-07-02 11:51:02 -0300 | [diff] [blame] | 34 | #include "i915_trace.h" |
Kenneth Graunke | f49f058 | 2010-09-11 01:19:14 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include <linux/console.h> |
Paul Gortmaker | e0cd360 | 2011-08-30 11:04:30 -0400 | [diff] [blame] | 38 | #include <linux/module.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 39 | #include <drm/drm_crtc_helper.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 40 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 41 | static int i915_modeset __read_mostly = -1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 42 | module_param_named(modeset, i915_modeset, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 43 | MODULE_PARM_DESC(modeset, |
| 44 | "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, " |
| 45 | "1=on, -1=force vga console preference [default])"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 46 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 47 | unsigned int i915_fbpercrtc __always_unused = 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 48 | module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
Daniel Vetter | a726915 | 2012-11-20 14:50:08 +0100 | [diff] [blame] | 50 | int i915_panel_ignore_lid __read_mostly = 1; |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 51 | module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 52 | MODULE_PARM_DESC(panel_ignore_lid, |
Daniel Vetter | a726915 | 2012-11-20 14:50:08 +0100 | [diff] [blame] | 53 | "Override lid status (0=autodetect, 1=autodetect disabled [default], " |
| 54 | "-1=force lid closed, -2=force lid open)"); |
Chris Wilson | fca8740 | 2011-02-17 13:44:48 +0000 | [diff] [blame] | 55 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 56 | unsigned int i915_powersave __read_mostly = 1; |
Chris Wilson | 0aa9927 | 2010-11-02 09:20:50 +0000 | [diff] [blame] | 57 | module_param_named(powersave, i915_powersave, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 58 | MODULE_PARM_DESC(powersave, |
| 59 | "Enable powersavings, fbc, downclocking, etc. (default: true)"); |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 60 | |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 61 | int i915_semaphores __read_mostly = -1; |
Ben Widawsky | fae0ce1 | 2013-12-17 15:06:42 -0800 | [diff] [blame^] | 62 | module_param_named(semaphores, i915_semaphores, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 63 | MODULE_PARM_DESC(semaphores, |
Eugeni Dodonov | f45b555 | 2011-12-09 17:16:37 -0800 | [diff] [blame] | 64 | "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))"); |
Chris Wilson | a1656b9 | 2011-03-04 18:48:03 +0000 | [diff] [blame] | 65 | |
Keith Packard | c0f372b3 | 2011-11-16 22:24:52 -0800 | [diff] [blame] | 66 | int i915_enable_rc6 __read_mostly = -1; |
Jesse Barnes | f57f9c1 | 2012-04-11 09:39:02 -0700 | [diff] [blame] | 67 | module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 68 | MODULE_PARM_DESC(i915_enable_rc6, |
Eugeni Dodonov | 83b7f9a | 2012-03-23 11:57:18 -0300 | [diff] [blame] | 69 | "Enable power-saving render C-state 6. " |
| 70 | "Different stages can be selected via bitmask values " |
| 71 | "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). " |
| 72 | "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. " |
| 73 | "default: -1 (use per-chip default)"); |
Chris Wilson | ac66808 | 2011-02-09 16:15:32 +0000 | [diff] [blame] | 74 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 75 | int i915_enable_fbc __read_mostly = -1; |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 76 | module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 77 | MODULE_PARM_DESC(i915_enable_fbc, |
| 78 | "Enable frame buffer compression for power savings " |
Keith Packard | cd0de03 | 2011-09-19 21:34:19 -0700 | [diff] [blame] | 79 | "(default: -1 (use per-chip default))"); |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 80 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 81 | unsigned int i915_lvds_downclock __read_mostly = 0; |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 82 | module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 83 | MODULE_PARM_DESC(lvds_downclock, |
| 84 | "Use panel (LVDS/eDP) downclocking for power savings " |
| 85 | "(default: false)"); |
Jesse Barnes | 3381434 | 2010-01-14 20:48:02 +0000 | [diff] [blame] | 86 | |
Takashi Iwai | 121d527 | 2012-03-20 13:07:06 +0100 | [diff] [blame] | 87 | int i915_lvds_channel_mode __read_mostly; |
| 88 | module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600); |
| 89 | MODULE_PARM_DESC(lvds_channel_mode, |
| 90 | "Specify LVDS channel mode " |
| 91 | "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)"); |
| 92 | |
Keith Packard | 4415e63 | 2011-11-09 09:57:50 -0800 | [diff] [blame] | 93 | int i915_panel_use_ssc __read_mostly = -1; |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 94 | module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 95 | MODULE_PARM_DESC(lvds_use_ssc, |
| 96 | "Use Spread Spectrum Clock with panels [LVDS/eDP] " |
Keith Packard | 72bbe58 | 2011-09-26 16:09:45 -0700 | [diff] [blame] | 97 | "(default: auto from VBT)"); |
Chris Wilson | a761503 | 2011-01-12 17:04:08 +0000 | [diff] [blame] | 98 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 99 | int i915_vbt_sdvo_panel_type __read_mostly = -1; |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 100 | module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 101 | MODULE_PARM_DESC(vbt_sdvo_panel_type, |
Mathias Fröhlich | c10e408 | 2012-03-01 06:44:35 +0100 | [diff] [blame] | 102 | "Override/Ignore selection of SDVO panel mode in the VBT " |
| 103 | "(-2=ignore, -1=auto [default], index in VBT BIOS table)"); |
Chris Wilson | 5a1e5b6 | 2011-01-29 16:50:25 +0000 | [diff] [blame] | 104 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 105 | static bool i915_try_reset __read_mostly = true; |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 106 | module_param_named(reset, i915_try_reset, bool, 0600); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 107 | MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)"); |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 108 | |
Ben Widawsky | a35d9d3 | 2011-07-13 14:38:17 -0700 | [diff] [blame] | 109 | bool i915_enable_hangcheck __read_mostly = true; |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 110 | module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644); |
Ben Widawsky | 6e96e77 | 2011-07-13 14:38:18 -0700 | [diff] [blame] | 111 | MODULE_PARM_DESC(enable_hangcheck, |
| 112 | "Periodically check GPU activity for detecting hangs. " |
| 113 | "WARNING: Disabling this can cause system wide hangs. " |
| 114 | "(default: true)"); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 115 | |
Daniel Vetter | 650dc07 | 2012-04-02 10:08:35 +0200 | [diff] [blame] | 116 | int i915_enable_ppgtt __read_mostly = -1; |
Ben Widawsky | ad52546 | 2013-11-25 09:54:36 -0800 | [diff] [blame] | 117 | module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0400); |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 118 | MODULE_PARM_DESC(i915_enable_ppgtt, |
| 119 | "Enable PPGTT (default: true)"); |
| 120 | |
Rodrigo Vivi | 105b7c1 | 2013-07-11 18:45:02 -0300 | [diff] [blame] | 121 | int i915_enable_psr __read_mostly = 0; |
| 122 | module_param_named(enable_psr, i915_enable_psr, int, 0600); |
| 123 | MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)"); |
| 124 | |
Josh Triplett | 99486b8 | 2013-08-13 16:23:17 -0700 | [diff] [blame] | 125 | unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT); |
Rodrigo Vivi | 0a3af26 | 2012-10-15 17:16:23 -0300 | [diff] [blame] | 126 | module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600); |
| 127 | MODULE_PARM_DESC(preliminary_hw_support, |
Josh Triplett | 99486b8 | 2013-08-13 16:23:17 -0700 | [diff] [blame] | 128 | "Enable preliminary hardware support."); |
Rodrigo Vivi | 0a3af26 | 2012-10-15 17:16:23 -0300 | [diff] [blame] | 129 | |
Paulo Zanoni | bf51d5e | 2013-07-03 17:12:13 -0300 | [diff] [blame] | 130 | int i915_disable_power_well __read_mostly = 1; |
Paulo Zanoni | 2124b72 | 2013-03-22 14:07:23 -0300 | [diff] [blame] | 131 | module_param_named(disable_power_well, i915_disable_power_well, int, 0600); |
| 132 | MODULE_PARM_DESC(disable_power_well, |
Paulo Zanoni | bf51d5e | 2013-07-03 17:12:13 -0300 | [diff] [blame] | 133 | "Disable the power well when possible (default: true)"); |
Paulo Zanoni | 2124b72 | 2013-03-22 14:07:23 -0300 | [diff] [blame] | 134 | |
Paulo Zanoni | 3c4ca58 | 2013-05-31 16:33:23 -0300 | [diff] [blame] | 135 | int i915_enable_ips __read_mostly = 1; |
| 136 | module_param_named(enable_ips, i915_enable_ips, int, 0600); |
| 137 | MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)"); |
| 138 | |
Jesse Barnes | 2385bdf | 2013-06-26 01:38:15 +0300 | [diff] [blame] | 139 | bool i915_fastboot __read_mostly = 0; |
| 140 | module_param_named(fastboot, i915_fastboot, bool, 0600); |
| 141 | MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time " |
| 142 | "(default: false)"); |
| 143 | |
Paulo Zanoni | e27e970 | 2013-08-19 13:18:12 -0300 | [diff] [blame] | 144 | int i915_enable_pc8 __read_mostly = 1; |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 145 | module_param_named(enable_pc8, i915_enable_pc8, int, 0600); |
Paulo Zanoni | e27e970 | 2013-08-19 13:18:12 -0300 | [diff] [blame] | 146 | MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: true)"); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 147 | |
Paulo Zanoni | 9005874 | 2013-08-19 13:18:11 -0300 | [diff] [blame] | 148 | int i915_pc8_timeout __read_mostly = 5000; |
| 149 | module_param_named(pc8_timeout, i915_pc8_timeout, int, 0600); |
| 150 | MODULE_PARM_DESC(pc8_timeout, "Number of msecs of idleness required to enter PC8+ (default: 5000)"); |
| 151 | |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 152 | bool i915_prefault_disable __read_mostly; |
| 153 | module_param_named(prefault_disable, i915_prefault_disable, bool, 0600); |
| 154 | MODULE_PARM_DESC(prefault_disable, |
| 155 | "Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only."); |
| 156 | |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 157 | static struct drm_driver driver; |
| 158 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 159 | static const struct intel_device_info intel_i830_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 160 | .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 161 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 162 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 163 | }; |
| 164 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 165 | static const struct intel_device_info intel_845g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 166 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 167 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 168 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 169 | }; |
| 170 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 171 | static const struct intel_device_info intel_i85x_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 172 | .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2, |
Adam Jackson | 5ce8ba7 | 2010-04-15 14:03:30 -0400 | [diff] [blame] | 173 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 174 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 175 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 176 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 177 | }; |
| 178 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 179 | static const struct intel_device_info intel_i865g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 180 | .gen = 2, .num_pipes = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 181 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 182 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 183 | }; |
| 184 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 185 | static const struct intel_device_info intel_i915g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 186 | .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 187 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 188 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 189 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 190 | static const struct intel_device_info intel_i915gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 191 | .gen = 3, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 192 | .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 193 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 194 | .supports_tv = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 195 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 196 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 197 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 198 | static const struct intel_device_info intel_i945g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 199 | .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 200 | .has_overlay = 1, .overlay_needs_physical = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 201 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 202 | }; |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 203 | static const struct intel_device_info intel_i945gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 204 | .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2, |
Kristian Høgsberg | b295d1b | 2009-12-16 15:16:17 -0500 | [diff] [blame] | 205 | .has_hotplug = 1, .cursor_needs_physical = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 206 | .has_overlay = 1, .overlay_needs_physical = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 207 | .supports_tv = 1, |
Ville Syrjälä | fd70d52 | 2013-11-28 17:30:02 +0200 | [diff] [blame] | 208 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 209 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 210 | }; |
| 211 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 212 | static const struct intel_device_info intel_i965g_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 213 | .gen = 4, .is_broadwater = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 214 | .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 215 | .has_overlay = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 216 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 217 | }; |
| 218 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 219 | static const struct intel_device_info intel_i965gm_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 220 | .gen = 4, .is_crestline = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 221 | .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 222 | .has_overlay = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 223 | .supports_tv = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 224 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 225 | }; |
| 226 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 227 | static const struct intel_device_info intel_g33_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 228 | .gen = 3, .is_g33 = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 229 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 230 | .has_overlay = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 231 | .ring_mask = RENDER_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 232 | }; |
| 233 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 234 | static const struct intel_device_info intel_g45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 235 | .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 236 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 237 | .ring_mask = RENDER_RING | BSD_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 238 | }; |
| 239 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 240 | static const struct intel_device_info intel_gm45_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 241 | .gen = 4, .is_g4x = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 242 | .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 243 | .has_pipe_cxsr = 1, .has_hotplug = 1, |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 244 | .supports_tv = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 245 | .ring_mask = RENDER_RING | BSD_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 246 | }; |
| 247 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 248 | static const struct intel_device_info intel_pineview_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 249 | .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 250 | .need_gfx_hws = 1, .has_hotplug = 1, |
Chris Wilson | 31578148 | 2010-08-12 09:42:51 +0100 | [diff] [blame] | 251 | .has_overlay = 1, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 252 | }; |
| 253 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 254 | static const struct intel_device_info intel_ironlake_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 255 | .gen = 5, .num_pipes = 2, |
Eugeni Dodonov | 5a117db | 2012-01-05 09:34:29 -0200 | [diff] [blame] | 256 | .need_gfx_hws = 1, .has_hotplug = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 257 | .ring_mask = RENDER_RING | BSD_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 258 | }; |
| 259 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 260 | static const struct intel_device_info intel_ironlake_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 261 | .gen = 5, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | e3c4e5d | 2010-12-05 16:49:51 +0000 | [diff] [blame] | 262 | .need_gfx_hws = 1, .has_hotplug = 1, |
Jesse Barnes | c1a9f04 | 2011-05-05 15:24:21 -0700 | [diff] [blame] | 263 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 264 | .ring_mask = RENDER_RING | BSD_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 265 | }; |
| 266 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 267 | static const struct intel_device_info intel_sandybridge_d_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 268 | .gen = 6, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 269 | .need_gfx_hws = 1, .has_hotplug = 1, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 270 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 271 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 272 | .has_llc = 1, |
Eric Anholt | f6e450a | 2009-11-02 12:08:22 -0800 | [diff] [blame] | 273 | }; |
| 274 | |
Tobias Klauser | 9a7e849 | 2010-05-20 10:33:46 +0200 | [diff] [blame] | 275 | static const struct intel_device_info intel_sandybridge_m_info = { |
Ben Widawsky | 7eb552a | 2013-03-13 14:05:41 -0700 | [diff] [blame] | 276 | .gen = 6, .is_mobile = 1, .num_pipes = 2, |
Chris Wilson | c96c3a8c | 2010-08-11 09:59:24 +0100 | [diff] [blame] | 277 | .need_gfx_hws = 1, .has_hotplug = 1, |
Yuanhan Liu | 9c04f01 | 2010-12-15 15:42:32 +0800 | [diff] [blame] | 278 | .has_fbc = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 279 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 280 | .has_llc = 1, |
Eric Anholt | a13e409 | 2010-01-07 15:08:18 -0800 | [diff] [blame] | 281 | }; |
| 282 | |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 283 | #define GEN7_FEATURES \ |
| 284 | .gen = 7, .num_pipes = 3, \ |
| 285 | .need_gfx_hws = 1, .has_hotplug = 1, \ |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 286 | .has_fbc = 1, \ |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 287 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \ |
Ben Widawsky | ab484f8 | 2013-10-05 17:57:11 -0700 | [diff] [blame] | 288 | .has_llc = 1 |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 289 | |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 290 | static const struct intel_device_info intel_ivybridge_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 291 | GEN7_FEATURES, |
| 292 | .is_ivybridge = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 293 | }; |
| 294 | |
| 295 | static const struct intel_device_info intel_ivybridge_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 296 | GEN7_FEATURES, |
| 297 | .is_ivybridge = 1, |
| 298 | .is_mobile = 1, |
Jesse Barnes | c76b615 | 2011-04-28 14:32:07 -0700 | [diff] [blame] | 299 | }; |
| 300 | |
Ben Widawsky | 999bcde | 2013-04-05 13:12:45 -0700 | [diff] [blame] | 301 | static const struct intel_device_info intel_ivybridge_q_info = { |
| 302 | GEN7_FEATURES, |
| 303 | .is_ivybridge = 1, |
| 304 | .num_pipes = 0, /* legal, last one wins */ |
| 305 | }; |
| 306 | |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 307 | static const struct intel_device_info intel_valleyview_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 308 | GEN7_FEATURES, |
| 309 | .is_mobile = 1, |
| 310 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 311 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 312 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 313 | .has_fbc = 0, /* legal, last one wins */ |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 314 | .has_llc = 0, /* legal, last one wins */ |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 315 | }; |
| 316 | |
| 317 | static const struct intel_device_info intel_valleyview_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 318 | GEN7_FEATURES, |
| 319 | .num_pipes = 2, |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 320 | .is_valleyview = 1, |
Ville Syrjälä | fba5d53 | 2013-01-24 15:29:56 +0200 | [diff] [blame] | 321 | .display_mmio_offset = VLV_DISPLAY_BASE, |
Ville Syrjälä | cbaef0f | 2013-11-06 23:02:24 +0200 | [diff] [blame] | 322 | .has_fbc = 0, /* legal, last one wins */ |
Ben Widawsky | 30ccd96 | 2013-04-15 21:48:03 -0700 | [diff] [blame] | 323 | .has_llc = 0, /* legal, last one wins */ |
Jesse Barnes | 70a3eb7 | 2012-03-28 13:39:21 -0700 | [diff] [blame] | 324 | }; |
| 325 | |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 326 | static const struct intel_device_info intel_haswell_d_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 327 | GEN7_FEATURES, |
| 328 | .is_haswell = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 329 | .has_ddi = 1, |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 330 | .has_fpga_dbg = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 331 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
Eugeni Dodonov | 4cae9ae | 2012-03-29 12:32:18 -0300 | [diff] [blame] | 332 | }; |
| 333 | |
| 334 | static const struct intel_device_info intel_haswell_m_info = { |
Ben Widawsky | 219f4fd | 2013-03-15 11:17:54 -0700 | [diff] [blame] | 335 | GEN7_FEATURES, |
| 336 | .is_haswell = 1, |
| 337 | .is_mobile = 1, |
Damien Lespiau | dd93be5 | 2013-04-22 18:40:39 +0100 | [diff] [blame] | 338 | .has_ddi = 1, |
Damien Lespiau | 30568c4 | 2013-04-22 18:40:41 +0100 | [diff] [blame] | 339 | .has_fpga_dbg = 1, |
Ben Widawsky | 73ae478 | 2013-10-15 10:02:57 -0700 | [diff] [blame] | 340 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
Kristian Høgsberg | cfdf1fa | 2009-12-16 15:16:16 -0500 | [diff] [blame] | 341 | }; |
| 342 | |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 343 | static const struct intel_device_info intel_broadwell_d_info = { |
| 344 | .is_preliminary = 1, |
Damien Lespiau | 4b30553 | 2013-11-02 21:07:32 -0700 | [diff] [blame] | 345 | .gen = 8, .num_pipes = 3, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 346 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 347 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 348 | .has_llc = 1, |
| 349 | .has_ddi = 1, |
| 350 | }; |
| 351 | |
| 352 | static const struct intel_device_info intel_broadwell_m_info = { |
| 353 | .is_preliminary = 1, |
Damien Lespiau | 4b30553 | 2013-11-02 21:07:32 -0700 | [diff] [blame] | 354 | .gen = 8, .is_mobile = 1, .num_pipes = 3, |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 355 | .need_gfx_hws = 1, .has_hotplug = 1, |
| 356 | .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, |
| 357 | .has_llc = 1, |
| 358 | .has_ddi = 1, |
| 359 | }; |
| 360 | |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 361 | /* |
| 362 | * Make sure any device matches here are from most specific to most |
| 363 | * general. For example, since the Quanta match is based on the subsystem |
| 364 | * and subvendor IDs, we need it to come before the more general IVB |
| 365 | * PCI ID matches, otherwise we'll use the wrong info struct above. |
| 366 | */ |
| 367 | #define INTEL_PCI_IDS \ |
| 368 | INTEL_I830_IDS(&intel_i830_info), \ |
| 369 | INTEL_I845G_IDS(&intel_845g_info), \ |
| 370 | INTEL_I85X_IDS(&intel_i85x_info), \ |
| 371 | INTEL_I865G_IDS(&intel_i865g_info), \ |
| 372 | INTEL_I915G_IDS(&intel_i915g_info), \ |
| 373 | INTEL_I915GM_IDS(&intel_i915gm_info), \ |
| 374 | INTEL_I945G_IDS(&intel_i945g_info), \ |
| 375 | INTEL_I945GM_IDS(&intel_i945gm_info), \ |
| 376 | INTEL_I965G_IDS(&intel_i965g_info), \ |
| 377 | INTEL_G33_IDS(&intel_g33_info), \ |
| 378 | INTEL_I965GM_IDS(&intel_i965gm_info), \ |
| 379 | INTEL_GM45_IDS(&intel_gm45_info), \ |
| 380 | INTEL_G45_IDS(&intel_g45_info), \ |
| 381 | INTEL_PINEVIEW_IDS(&intel_pineview_info), \ |
| 382 | INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \ |
| 383 | INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \ |
| 384 | INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \ |
| 385 | INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \ |
| 386 | INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \ |
| 387 | INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \ |
| 388 | INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \ |
| 389 | INTEL_HSW_D_IDS(&intel_haswell_d_info), \ |
| 390 | INTEL_HSW_M_IDS(&intel_haswell_m_info), \ |
| 391 | INTEL_VLV_M_IDS(&intel_valleyview_m_info), \ |
Ben Widawsky | 4d4dead | 2013-11-03 16:47:33 -0800 | [diff] [blame] | 392 | INTEL_VLV_D_IDS(&intel_valleyview_d_info), \ |
| 393 | INTEL_BDW_M_IDS(&intel_broadwell_m_info), \ |
| 394 | INTEL_BDW_D_IDS(&intel_broadwell_d_info) |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 395 | |
Chris Wilson | 6103da0 | 2010-07-05 18:01:47 +0100 | [diff] [blame] | 396 | static const struct pci_device_id pciidlist[] = { /* aka */ |
Jesse Barnes | a0a1807 | 2013-07-26 13:32:51 -0700 | [diff] [blame] | 397 | INTEL_PCI_IDS, |
Kristian Høgsberg | 49ae35f | 2009-12-16 15:16:15 -0500 | [diff] [blame] | 398 | {0, 0, 0} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | }; |
| 400 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 401 | #if defined(CONFIG_DRM_I915_KMS) |
| 402 | MODULE_DEVICE_TABLE(pci, pciidlist); |
| 403 | #endif |
| 404 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 405 | void intel_detect_pch(struct drm_device *dev) |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 406 | { |
| 407 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 408 | struct pci_dev *pch; |
| 409 | |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 410 | /* In all current cases, num_pipes is equivalent to the PCH_NOP setting |
| 411 | * (which really amounts to a PCH but no South Display). |
| 412 | */ |
| 413 | if (INTEL_INFO(dev)->num_pipes == 0) { |
| 414 | dev_priv->pch_type = PCH_NOP; |
Ben Widawsky | ce1bb32 | 2013-04-05 13:12:44 -0700 | [diff] [blame] | 415 | return; |
| 416 | } |
| 417 | |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 418 | /* |
| 419 | * The reason to probe ISA bridge instead of Dev31:Fun0 is to |
| 420 | * make graphics device passthrough work easy for VMM, that only |
| 421 | * need to expose ISA bridge to let driver know the real hardware |
| 422 | * underneath. This is a requirement from virtualization team. |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 423 | * |
| 424 | * In some virtualized environments (e.g. XEN), there is irrelevant |
| 425 | * ISA bridge in the system. To work reliably, we should scan trhough |
| 426 | * all the ISA bridge devices and check for the first match, instead |
| 427 | * of only checking the first one. |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 428 | */ |
| 429 | pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL); |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 430 | while (pch) { |
| 431 | struct pci_dev *curr = pch; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 432 | if (pch->vendor == PCI_VENDOR_ID_INTEL) { |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 433 | unsigned short id; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 434 | id = pch->device & INTEL_PCH_DEVICE_ID_MASK; |
Paulo Zanoni | 17a303e | 2012-11-20 15:12:07 -0200 | [diff] [blame] | 435 | dev_priv->pch_id = id; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 436 | |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 437 | if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) { |
| 438 | dev_priv->pch_type = PCH_IBX; |
| 439 | DRM_DEBUG_KMS("Found Ibex Peak PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 440 | WARN_ON(!IS_GEN5(dev)); |
Jesse Barnes | 90711d5 | 2011-04-28 14:48:02 -0700 | [diff] [blame] | 441 | } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) { |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 442 | dev_priv->pch_type = PCH_CPT; |
| 443 | DRM_DEBUG_KMS("Found CougarPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 444 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Jesse Barnes | c792513 | 2011-04-07 12:33:56 -0700 | [diff] [blame] | 445 | } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) { |
| 446 | /* PantherPoint is CPT compatible */ |
| 447 | dev_priv->pch_type = PCH_CPT; |
Jani Nikula | 492ab66 | 2013-10-01 12:12:33 +0300 | [diff] [blame] | 448 | DRM_DEBUG_KMS("Found PantherPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 449 | WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev))); |
Eugeni Dodonov | eb877eb | 2012-03-29 12:32:20 -0300 | [diff] [blame] | 450 | } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) { |
| 451 | dev_priv->pch_type = PCH_LPT; |
| 452 | DRM_DEBUG_KMS("Found LynxPoint PCH\n"); |
Daniel Vetter | 7fcb83c | 2012-10-31 22:52:27 +0100 | [diff] [blame] | 453 | WARN_ON(!IS_HASWELL(dev)); |
Paulo Zanoni | 08e1413 | 2013-04-12 18:16:54 -0300 | [diff] [blame] | 454 | WARN_ON(IS_ULT(dev)); |
Paulo Zanoni | 018f52c | 2013-11-02 21:07:35 -0700 | [diff] [blame] | 455 | } else if (IS_BROADWELL(dev)) { |
| 456 | dev_priv->pch_type = PCH_LPT; |
| 457 | dev_priv->pch_id = |
| 458 | INTEL_PCH_LPT_LP_DEVICE_ID_TYPE; |
| 459 | DRM_DEBUG_KMS("This is Broadwell, assuming " |
| 460 | "LynxPoint LP PCH\n"); |
Ben Widawsky | e76e063 | 2013-11-07 21:40:41 -0800 | [diff] [blame] | 461 | } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) { |
| 462 | dev_priv->pch_type = PCH_LPT; |
| 463 | DRM_DEBUG_KMS("Found LynxPoint LP PCH\n"); |
| 464 | WARN_ON(!IS_HASWELL(dev)); |
| 465 | WARN_ON(!IS_ULT(dev)); |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 466 | } else { |
| 467 | goto check_next; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 468 | } |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 469 | pci_dev_put(pch); |
| 470 | break; |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 471 | } |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 472 | check_next: |
| 473 | pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr); |
| 474 | pci_dev_put(curr); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 475 | } |
Rui Guo | 6a9c4b3 | 2013-06-19 21:10:23 +0800 | [diff] [blame] | 476 | if (!pch) |
| 477 | DRM_DEBUG_KMS("No PCH found?\n"); |
Zhenyu Wang | 3bad078 | 2010-04-07 16:15:53 +0800 | [diff] [blame] | 478 | } |
| 479 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 480 | bool i915_semaphore_is_enabled(struct drm_device *dev) |
| 481 | { |
| 482 | if (INTEL_INFO(dev)->gen < 6) |
Daniel Vetter | a08acaf | 2013-12-17 09:56:53 +0100 | [diff] [blame] | 483 | return false; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 484 | |
Ben Widawsky | e64c4a1 | 2013-11-04 19:45:44 -0800 | [diff] [blame] | 485 | /* Until we get further testing... */ |
| 486 | if (IS_GEN8(dev)) { |
| 487 | WARN_ON(!i915_preliminary_hw_support); |
Daniel Vetter | a08acaf | 2013-12-17 09:56:53 +0100 | [diff] [blame] | 488 | return false; |
Ben Widawsky | e64c4a1 | 2013-11-04 19:45:44 -0800 | [diff] [blame] | 489 | } |
| 490 | |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 491 | if (i915_semaphores >= 0) |
| 492 | return i915_semaphores; |
| 493 | |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 494 | #ifdef CONFIG_INTEL_IOMMU |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 495 | /* Enable semaphores on SNB when IO remapping is off */ |
Daniel Vetter | 59de329 | 2012-04-02 20:48:43 +0200 | [diff] [blame] | 496 | if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) |
| 497 | return false; |
| 498 | #endif |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 499 | |
Daniel Vetter | a08acaf | 2013-12-17 09:56:53 +0100 | [diff] [blame] | 500 | return true; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 501 | } |
| 502 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 503 | static int i915_drm_freeze(struct drm_device *dev) |
| 504 | { |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 505 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 506 | struct drm_crtc *crtc; |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 507 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 508 | intel_runtime_pm_get(dev_priv); |
| 509 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 510 | /* ignore lid events during suspend */ |
| 511 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 512 | dev_priv->modeset_restore = MODESET_SUSPENDED; |
| 513 | mutex_unlock(&dev_priv->modeset_restore_lock); |
| 514 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 515 | /* We do a lot of poking in a lot of registers, make sure they work |
| 516 | * properly. */ |
| 517 | hsw_disable_package_c8(dev_priv); |
Imre Deak | baa7070 | 2013-10-25 17:36:48 +0300 | [diff] [blame] | 518 | intel_display_set_init_power(dev, true); |
Paulo Zanoni | cb10799 | 2013-01-25 16:59:15 -0200 | [diff] [blame] | 519 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 520 | drm_kms_helper_poll_disable(dev); |
| 521 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 522 | pci_save_state(dev->pdev); |
| 523 | |
| 524 | /* If KMS is active, we do the leavevt stuff here */ |
| 525 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 526 | int error; |
| 527 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 528 | error = i915_gem_suspend(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 529 | if (error) { |
| 530 | dev_err(&dev->pdev->dev, |
| 531 | "GEM idle failed, resume might fail\n"); |
| 532 | return error; |
| 533 | } |
Daniel Vetter | a261b24 | 2012-07-26 19:21:47 +0200 | [diff] [blame] | 534 | |
Jesse Barnes | 1a01ab3 | 2012-11-02 11:14:00 -0700 | [diff] [blame] | 535 | cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work); |
| 536 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 537 | drm_irq_uninstall(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 538 | dev_priv->enable_hotplug_processing = false; |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 539 | /* |
| 540 | * Disable CRTCs directly since we want to preserve sw state |
| 541 | * for _thaw. |
| 542 | */ |
Jesse Barnes | 7c063c7 | 2013-11-26 09:13:41 -0800 | [diff] [blame] | 543 | mutex_lock(&dev->mode_config.mutex); |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 544 | list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) |
| 545 | dev_priv->display.crtc_disable(crtc); |
Jesse Barnes | 7c063c7 | 2013-11-26 09:13:41 -0800 | [diff] [blame] | 546 | mutex_unlock(&dev->mode_config.mutex); |
Imre Deak | 7d708ee | 2013-04-17 14:04:50 +0300 | [diff] [blame] | 547 | |
| 548 | intel_modeset_suspend_hw(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 549 | } |
| 550 | |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 551 | i915_gem_suspend_gtt_mappings(dev); |
| 552 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 553 | i915_save_state(dev); |
| 554 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 555 | intel_opregion_fini(dev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 556 | |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 557 | console_lock(); |
Damien Lespiau | b6f3eff | 2013-06-10 15:48:09 +0100 | [diff] [blame] | 558 | intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED); |
Dave Airlie | 3fa016a | 2012-03-28 10:48:49 +0100 | [diff] [blame] | 559 | console_unlock(); |
| 560 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 561 | return 0; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 562 | } |
| 563 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 564 | int i915_suspend(struct drm_device *dev, pm_message_t state) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 565 | { |
| 566 | int error; |
| 567 | |
| 568 | if (!dev || !dev->dev_private) { |
| 569 | DRM_ERROR("dev: %p\n", dev); |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 570 | DRM_ERROR("DRM not initialized, aborting suspend.\n"); |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 571 | return -ENODEV; |
| 572 | } |
| 573 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 574 | if (state.event == PM_EVENT_PRETHAW) |
| 575 | return 0; |
| 576 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 577 | |
| 578 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 579 | return 0; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 580 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 581 | error = i915_drm_freeze(dev); |
| 582 | if (error) |
| 583 | return error; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 584 | |
Dave Airlie | b932ccb | 2008-02-20 10:02:20 +1000 | [diff] [blame] | 585 | if (state.event == PM_EVENT_SUSPEND) { |
| 586 | /* Shut down the device */ |
| 587 | pci_disable_device(dev->pdev); |
| 588 | pci_set_power_state(dev->pdev, PCI_D3hot); |
| 589 | } |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 590 | |
| 591 | return 0; |
| 592 | } |
| 593 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 594 | void intel_console_resume(struct work_struct *work) |
| 595 | { |
| 596 | struct drm_i915_private *dev_priv = |
| 597 | container_of(work, struct drm_i915_private, |
| 598 | console_resume_work); |
| 599 | struct drm_device *dev = dev_priv->dev; |
| 600 | |
| 601 | console_lock(); |
Damien Lespiau | b6f3eff | 2013-06-10 15:48:09 +0100 | [diff] [blame] | 602 | intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING); |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 603 | console_unlock(); |
| 604 | } |
| 605 | |
Jesse Barnes | bb60b96 | 2013-03-26 09:25:46 -0700 | [diff] [blame] | 606 | static void intel_resume_hotplug(struct drm_device *dev) |
| 607 | { |
| 608 | struct drm_mode_config *mode_config = &dev->mode_config; |
| 609 | struct intel_encoder *encoder; |
| 610 | |
| 611 | mutex_lock(&mode_config->mutex); |
| 612 | DRM_DEBUG_KMS("running encoder hotplug functions\n"); |
| 613 | |
| 614 | list_for_each_entry(encoder, &mode_config->encoder_list, base.head) |
| 615 | if (encoder->hot_plug) |
| 616 | encoder->hot_plug(encoder); |
| 617 | |
| 618 | mutex_unlock(&mode_config->mutex); |
| 619 | |
| 620 | /* Just fire off a uevent and let userspace tell us what to do */ |
| 621 | drm_helper_hpd_irq_event(dev); |
| 622 | } |
| 623 | |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 624 | static int __i915_drm_thaw(struct drm_device *dev, bool restore_gtt_mappings) |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 625 | { |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 626 | struct drm_i915_private *dev_priv = dev->dev_private; |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 627 | int error = 0; |
Matthew Garrett | 8ee1c3d | 2008-08-05 19:37:25 +0100 | [diff] [blame] | 628 | |
Ville Syrjälä | c9f7fbf | 2013-09-16 17:38:36 +0300 | [diff] [blame] | 629 | intel_uncore_early_sanitize(dev); |
| 630 | |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 631 | intel_uncore_sanitize(dev); |
| 632 | |
| 633 | if (drm_core_check_feature(dev, DRIVER_MODESET) && |
| 634 | restore_gtt_mappings) { |
| 635 | mutex_lock(&dev->struct_mutex); |
| 636 | i915_gem_restore_gtt_mappings(dev); |
| 637 | mutex_unlock(&dev->struct_mutex); |
| 638 | } |
| 639 | |
Imre Deak | ddb642f | 2013-10-28 17:20:35 +0200 | [diff] [blame] | 640 | intel_power_domains_init_hw(dev); |
Ville Syrjälä | ebdcefc | 2013-09-16 17:38:35 +0300 | [diff] [blame] | 641 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 642 | i915_restore_state(dev); |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 643 | intel_opregion_setup(dev); |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 644 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 645 | /* KMS EnterVT equivalent */ |
| 646 | if (drm_core_check_feature(dev, DRIVER_MODESET)) { |
Paulo Zanoni | dde86e2 | 2012-12-01 12:04:25 -0200 | [diff] [blame] | 647 | intel_init_pch_refclk(dev); |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 648 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 649 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 650 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 651 | error = i915_gem_init_hw(dev); |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 652 | mutex_unlock(&dev->struct_mutex); |
Jesse Barnes | 226485e | 2009-02-23 15:41:09 -0800 | [diff] [blame] | 653 | |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 654 | /* We need working interrupts for modeset enabling ... */ |
| 655 | drm_irq_install(dev); |
| 656 | |
Chris Wilson | 1833b13 | 2012-05-09 11:56:28 +0100 | [diff] [blame] | 657 | intel_modeset_init_hw(dev); |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 658 | |
| 659 | drm_modeset_lock_all(dev); |
Chris Wilson | edd5b13 | 2013-12-02 17:39:09 +0000 | [diff] [blame] | 660 | drm_mode_config_reset(dev); |
Jesse Barnes | 24576d2 | 2013-03-26 09:25:45 -0700 | [diff] [blame] | 661 | intel_modeset_setup_hw_state(dev, true); |
| 662 | drm_modeset_unlock_all(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 663 | |
| 664 | /* |
| 665 | * ... but also need to make sure that hotplug processing |
| 666 | * doesn't cause havoc. Like in the driver load code we don't |
| 667 | * bother with the tiny race here where we might loose hotplug |
| 668 | * notifications. |
| 669 | * */ |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 670 | intel_hpd_init(dev); |
Daniel Vetter | 1523909 | 2013-03-05 09:50:58 +0100 | [diff] [blame] | 671 | dev_priv->enable_hotplug_processing = true; |
Jesse Barnes | bb60b96 | 2013-03-26 09:25:46 -0700 | [diff] [blame] | 672 | /* Config may have changed between suspend and resume */ |
| 673 | intel_resume_hotplug(dev); |
Jesse Barnes | d5bb081 | 2011-01-05 12:01:26 -0800 | [diff] [blame] | 674 | } |
Jesse Barnes | 1daed3f | 2011-01-05 12:01:25 -0800 | [diff] [blame] | 675 | |
Chris Wilson | 44834a6 | 2010-08-19 16:09:23 +0100 | [diff] [blame] | 676 | intel_opregion_init(dev); |
| 677 | |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 678 | /* |
| 679 | * The console lock can be pretty contented on resume due |
| 680 | * to all the printk activity. Try to keep it out of the hot |
| 681 | * path of resume if possible. |
| 682 | */ |
| 683 | if (console_trylock()) { |
Damien Lespiau | b6f3eff | 2013-06-10 15:48:09 +0100 | [diff] [blame] | 684 | intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING); |
Jesse Barnes | 073f34d | 2012-11-02 11:13:59 -0700 | [diff] [blame] | 685 | console_unlock(); |
| 686 | } else { |
| 687 | schedule_work(&dev_priv->console_resume_work); |
| 688 | } |
| 689 | |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 690 | /* Undo what we did at i915_drm_freeze so the refcount goes back to the |
| 691 | * expected level. */ |
| 692 | hsw_enable_package_c8(dev_priv); |
| 693 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 694 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 695 | dev_priv->modeset_restore = MODESET_DONE; |
| 696 | mutex_unlock(&dev_priv->modeset_restore_lock); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 697 | |
| 698 | intel_runtime_pm_put(dev_priv); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 699 | return error; |
| 700 | } |
| 701 | |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 702 | static int i915_drm_thaw(struct drm_device *dev) |
| 703 | { |
Daniel Vetter | 7f16e5c | 2013-11-04 16:28:47 +0100 | [diff] [blame] | 704 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
Ben Widawsky | 828c790 | 2013-10-16 09:21:30 -0700 | [diff] [blame] | 705 | i915_check_and_clear_faults(dev); |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 706 | |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 707 | return __i915_drm_thaw(dev, true); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 708 | } |
| 709 | |
Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 710 | int i915_resume(struct drm_device *dev) |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 711 | { |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 712 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 713 | int ret; |
| 714 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 715 | if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 716 | return 0; |
| 717 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 718 | if (pci_enable_device(dev->pdev)) |
| 719 | return -EIO; |
| 720 | |
| 721 | pci_set_master(dev->pdev); |
| 722 | |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 723 | /* |
| 724 | * Platforms with opregion should have sane BIOS, older ones (gen3 and |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 725 | * earlier) need to restore the GTT mappings since the BIOS might clear |
| 726 | * all our scratch PTEs. |
Jesse Barnes | 1abd02e | 2012-11-02 11:14:02 -0700 | [diff] [blame] | 727 | */ |
Paulo Zanoni | 9d49c0e | 2013-09-12 18:06:43 -0300 | [diff] [blame] | 728 | ret = __i915_drm_thaw(dev, !dev_priv->opregion.header); |
Chris Wilson | 6eecba3 | 2010-09-08 09:45:11 +0100 | [diff] [blame] | 729 | if (ret) |
| 730 | return ret; |
| 731 | |
| 732 | drm_kms_helper_poll_enable(dev); |
| 733 | return 0; |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 734 | } |
| 735 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 736 | /** |
Eugeni Dodonov | f3953dc | 2011-11-28 16:15:17 -0200 | [diff] [blame] | 737 | * i915_reset - reset chip after a hang |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 738 | * @dev: drm device to reset |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 739 | * |
| 740 | * Reset the chip. Useful if a hang is detected. Returns zero on successful |
| 741 | * reset or otherwise an error code. |
| 742 | * |
| 743 | * Procedure is fairly simple: |
| 744 | * - reset the chip using the reset reg |
| 745 | * - re-init context state |
| 746 | * - re-init hardware status page |
| 747 | * - re-init ring buffer |
| 748 | * - re-init interrupt state |
| 749 | * - re-init display |
| 750 | */ |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 751 | int i915_reset(struct drm_device *dev) |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 752 | { |
| 753 | drm_i915_private_t *dev_priv = dev->dev_private; |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 754 | bool simulated; |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 755 | int ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 756 | |
Chris Wilson | d78cb50 | 2010-12-23 13:33:15 +0000 | [diff] [blame] | 757 | if (!i915_try_reset) |
| 758 | return 0; |
| 759 | |
Daniel Vetter | d54a02c | 2012-07-04 22:18:39 +0200 | [diff] [blame] | 760 | mutex_lock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 761 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 762 | i915_gem_reset(dev); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 763 | |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 764 | simulated = dev_priv->gpu_error.stop_rings != 0; |
| 765 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 766 | ret = intel_gpu_reset(dev); |
Daniel Vetter | 350d270 | 2012-04-27 15:17:42 +0200 | [diff] [blame] | 767 | |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 768 | /* Also reset the gpu hangman. */ |
| 769 | if (simulated) { |
| 770 | DRM_INFO("Simulated gpu hang, resetting stop_rings\n"); |
| 771 | dev_priv->gpu_error.stop_rings = 0; |
| 772 | if (ret == -ENODEV) { |
Daniel Vetter | f2d91a2 | 2013-11-07 09:48:57 +0100 | [diff] [blame] | 773 | DRM_INFO("Reset not implemented, but ignoring " |
| 774 | "error for simulated gpu hangs\n"); |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 775 | ret = 0; |
| 776 | } |
Chris Wilson | 2e7c8ee | 2013-05-28 10:38:44 +0100 | [diff] [blame] | 777 | } |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 778 | |
Kenneth Graunke | 0573ed4 | 2010-09-11 03:17:19 -0700 | [diff] [blame] | 779 | if (ret) { |
Daniel Vetter | f2d91a2 | 2013-11-07 09:48:57 +0100 | [diff] [blame] | 780 | DRM_ERROR("Failed to reset chip: %i\n", ret); |
Daniel J Blueman | f953c93 | 2010-05-17 14:23:52 +0100 | [diff] [blame] | 781 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 782 | return ret; |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 783 | } |
| 784 | |
| 785 | /* Ok, now get things going again... */ |
| 786 | |
| 787 | /* |
| 788 | * Everything depends on having the GTT running, so we need to start |
| 789 | * there. Fortunately we don't need to do this unless we reset the |
| 790 | * chip at a PCI level. |
| 791 | * |
| 792 | * Next we need to restore the context, but we don't use those |
| 793 | * yet either... |
| 794 | * |
| 795 | * Ring buffer needs to be re-initialized in the KMS case, or if X |
| 796 | * was running at the time of the reset (i.e. we weren't VT |
| 797 | * switched away). |
| 798 | */ |
| 799 | if (drm_core_check_feature(dev, DRIVER_MODESET) || |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 800 | !dev_priv->ums.mm_suspended) { |
Daniel Vetter | db1b76c | 2013-07-09 16:51:37 +0200 | [diff] [blame] | 801 | dev_priv->ums.mm_suspended = 0; |
Eric Anholt | 75a6898 | 2010-11-18 09:31:13 +0800 | [diff] [blame] | 802 | |
Ben Widawsky | 3d57e5b | 2013-10-14 10:01:36 -0700 | [diff] [blame] | 803 | ret = i915_gem_init_hw(dev); |
Daniel Vetter | 8e88a2b | 2012-06-19 18:40:00 +0200 | [diff] [blame] | 804 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 3d57e5b | 2013-10-14 10:01:36 -0700 | [diff] [blame] | 805 | if (ret) { |
| 806 | DRM_ERROR("Failed hw init on reset %d\n", ret); |
| 807 | return ret; |
| 808 | } |
Daniel Vetter | f817586 | 2012-04-10 15:50:11 +0200 | [diff] [blame] | 809 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 810 | drm_irq_uninstall(dev); |
| 811 | drm_irq_install(dev); |
Daniel Vetter | 20afbda | 2012-12-11 14:05:07 +0100 | [diff] [blame] | 812 | intel_hpd_init(dev); |
Daniel Vetter | bcbc324 | 2012-04-27 15:17:41 +0200 | [diff] [blame] | 813 | } else { |
| 814 | mutex_unlock(&dev->struct_mutex); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 815 | } |
| 816 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 817 | return 0; |
| 818 | } |
| 819 | |
Greg Kroah-Hartman | 56550d9 | 2012-12-21 15:09:25 -0800 | [diff] [blame] | 820 | static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 821 | { |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 822 | struct intel_device_info *intel_info = |
| 823 | (struct intel_device_info *) ent->driver_data; |
| 824 | |
Ben Widawsky | b833d68 | 2013-08-23 16:00:07 -0700 | [diff] [blame] | 825 | if (IS_PRELIMINARY_HW(intel_info) && !i915_preliminary_hw_support) { |
| 826 | DRM_INFO("This hardware requires preliminary hardware support.\n" |
| 827 | "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n"); |
| 828 | return -ENODEV; |
| 829 | } |
| 830 | |
Chris Wilson | 5fe49d8 | 2011-02-01 19:43:02 +0000 | [diff] [blame] | 831 | /* Only bind to function 0 of the device. Early generations |
| 832 | * used function 1 as a placeholder for multi-head. This causes |
| 833 | * us confusion instead, especially on the systems where both |
| 834 | * functions have the same PCI-ID! |
| 835 | */ |
| 836 | if (PCI_FUNC(pdev->devfn)) |
| 837 | return -ENODEV; |
| 838 | |
Daniel Vetter | 24986ee | 2013-12-11 11:34:33 +0100 | [diff] [blame] | 839 | driver.driver_features &= ~(DRIVER_USE_AGP); |
Daniel Vetter | 01a0685 | 2012-06-25 15:58:49 +0200 | [diff] [blame] | 840 | |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 841 | return drm_get_pci_dev(pdev, ent, &driver); |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 842 | } |
| 843 | |
| 844 | static void |
| 845 | i915_pci_remove(struct pci_dev *pdev) |
| 846 | { |
| 847 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 848 | |
| 849 | drm_put_dev(dev); |
| 850 | } |
| 851 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 852 | static int i915_pm_suspend(struct device *dev) |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 853 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 854 | struct pci_dev *pdev = to_pci_dev(dev); |
| 855 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 856 | int error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 857 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 858 | if (!drm_dev || !drm_dev->dev_private) { |
| 859 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 860 | return -ENODEV; |
| 861 | } |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 862 | |
Dave Airlie | 5bcf719 | 2010-12-07 09:20:40 +1000 | [diff] [blame] | 863 | if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF) |
| 864 | return 0; |
| 865 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 866 | error = i915_drm_freeze(drm_dev); |
| 867 | if (error) |
| 868 | return error; |
Kristian Høgsberg | 112b715 | 2009-01-04 16:55:33 -0500 | [diff] [blame] | 869 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 870 | pci_disable_device(pdev); |
| 871 | pci_set_power_state(pdev, PCI_D3hot); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 872 | |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 873 | return 0; |
| 874 | } |
| 875 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 876 | static int i915_pm_resume(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 877 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 878 | struct pci_dev *pdev = to_pci_dev(dev); |
| 879 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 880 | |
| 881 | return i915_resume(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 882 | } |
| 883 | |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 884 | static int i915_pm_freeze(struct device *dev) |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 885 | { |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 886 | struct pci_dev *pdev = to_pci_dev(dev); |
| 887 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 888 | |
| 889 | if (!drm_dev || !drm_dev->dev_private) { |
| 890 | dev_err(dev, "DRM not initialized, aborting suspend.\n"); |
| 891 | return -ENODEV; |
| 892 | } |
| 893 | |
| 894 | return i915_drm_freeze(drm_dev); |
| 895 | } |
| 896 | |
| 897 | static int i915_pm_thaw(struct device *dev) |
| 898 | { |
| 899 | struct pci_dev *pdev = to_pci_dev(dev); |
| 900 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
| 901 | |
| 902 | return i915_drm_thaw(drm_dev); |
| 903 | } |
| 904 | |
| 905 | static int i915_pm_poweroff(struct device *dev) |
| 906 | { |
| 907 | struct pci_dev *pdev = to_pci_dev(dev); |
| 908 | struct drm_device *drm_dev = pci_get_drvdata(pdev); |
Rafael J. Wysocki | 84b79f8 | 2010-02-07 21:48:24 +0100 | [diff] [blame] | 909 | |
Rafael J. Wysocki | 61caf87 | 2010-02-18 23:06:27 +0100 | [diff] [blame] | 910 | return i915_drm_freeze(drm_dev); |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 911 | } |
| 912 | |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 913 | static int i915_runtime_suspend(struct device *device) |
| 914 | { |
| 915 | struct pci_dev *pdev = to_pci_dev(device); |
| 916 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 917 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 918 | |
| 919 | WARN_ON(!HAS_RUNTIME_PM(dev)); |
| 920 | |
| 921 | DRM_DEBUG_KMS("Suspending device\n"); |
| 922 | |
Paulo Zanoni | 48018a5 | 2013-12-13 15:22:31 -0200 | [diff] [blame] | 923 | i915_gem_release_all_mmaps(dev_priv); |
| 924 | |
Paulo Zanoni | 16a3d6e | 2013-12-13 15:22:30 -0200 | [diff] [blame] | 925 | del_timer_sync(&dev_priv->gpu_error.hangcheck_timer); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 926 | dev_priv->pm.suspended = true; |
Paulo Zanoni | cd2e9e9 | 2013-12-06 20:34:21 -0200 | [diff] [blame] | 927 | intel_opregion_notify_adapter(dev, PCI_D3cold); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 928 | |
| 929 | return 0; |
| 930 | } |
| 931 | |
| 932 | static int i915_runtime_resume(struct device *device) |
| 933 | { |
| 934 | struct pci_dev *pdev = to_pci_dev(device); |
| 935 | struct drm_device *dev = pci_get_drvdata(pdev); |
| 936 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 937 | |
| 938 | WARN_ON(!HAS_RUNTIME_PM(dev)); |
| 939 | |
| 940 | DRM_DEBUG_KMS("Resuming device\n"); |
| 941 | |
Paulo Zanoni | cd2e9e9 | 2013-12-06 20:34:21 -0200 | [diff] [blame] | 942 | intel_opregion_notify_adapter(dev, PCI_D0); |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 943 | dev_priv->pm.suspended = false; |
| 944 | |
| 945 | return 0; |
| 946 | } |
| 947 | |
Chris Wilson | b4b78d1 | 2010-06-06 15:40:20 +0100 | [diff] [blame] | 948 | static const struct dev_pm_ops i915_pm_ops = { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 949 | .suspend = i915_pm_suspend, |
| 950 | .resume = i915_pm_resume, |
| 951 | .freeze = i915_pm_freeze, |
| 952 | .thaw = i915_pm_thaw, |
| 953 | .poweroff = i915_pm_poweroff, |
| 954 | .restore = i915_pm_resume, |
Paulo Zanoni | 8a18745 | 2013-12-06 20:32:13 -0200 | [diff] [blame] | 955 | .runtime_suspend = i915_runtime_suspend, |
| 956 | .runtime_resume = i915_runtime_resume, |
Zhenyu Wang | cbda12d | 2009-12-16 13:36:10 +0800 | [diff] [blame] | 957 | }; |
| 958 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 959 | static const struct vm_operations_struct i915_gem_vm_ops = { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 960 | .fault = i915_gem_fault, |
Jesse Barnes | ab00b3e | 2009-02-11 14:01:46 -0800 | [diff] [blame] | 961 | .open = drm_gem_vm_open, |
| 962 | .close = drm_gem_vm_close, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 963 | }; |
| 964 | |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 965 | static const struct file_operations i915_driver_fops = { |
| 966 | .owner = THIS_MODULE, |
| 967 | .open = drm_open, |
| 968 | .release = drm_release, |
| 969 | .unlocked_ioctl = drm_ioctl, |
| 970 | .mmap = drm_gem_mmap, |
| 971 | .poll = drm_poll, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 972 | .read = drm_read, |
| 973 | #ifdef CONFIG_COMPAT |
| 974 | .compat_ioctl = i915_compat_ioctl, |
| 975 | #endif |
| 976 | .llseek = noop_llseek, |
| 977 | }; |
| 978 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 979 | static struct drm_driver driver = { |
Michael Witten | 0c54781 | 2011-08-25 17:55:54 +0000 | [diff] [blame] | 980 | /* Don't use MTRRs here; the Xserver or userspace app should |
| 981 | * deal with them for Intel hardware. |
Dave Airlie | 792d2b9 | 2005-11-11 23:30:27 +1100 | [diff] [blame] | 982 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 983 | .driver_features = |
Daniel Vetter | 24986ee | 2013-12-11 11:34:33 +0100 | [diff] [blame] | 984 | DRIVER_USE_AGP | |
Kristian Høgsberg | 10ba501 | 2013-08-25 18:29:01 +0200 | [diff] [blame] | 985 | DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME | |
| 986 | DRIVER_RENDER, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 987 | .load = i915_driver_load, |
Jesse Barnes | ba8bbcf | 2007-11-22 14:14:14 +1000 | [diff] [blame] | 988 | .unload = i915_driver_unload, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 989 | .open = i915_driver_open, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 990 | .lastclose = i915_driver_lastclose, |
| 991 | .preclose = i915_driver_preclose, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 992 | .postclose = i915_driver_postclose, |
Rafael J. Wysocki | d8e2920 | 2010-01-09 00:45:33 +0100 | [diff] [blame] | 993 | |
| 994 | /* Used in place of i915_pm_ops for non-DRIVER_MODESET */ |
| 995 | .suspend = i915_suspend, |
| 996 | .resume = i915_resume, |
| 997 | |
Dave Airlie | cda1738 | 2005-07-10 17:31:26 +1000 | [diff] [blame] | 998 | .device_is_agp = i915_driver_device_is_agp, |
Dave Airlie | 7c1c287 | 2008-11-28 14:22:24 +1000 | [diff] [blame] | 999 | .master_create = i915_master_create, |
| 1000 | .master_destroy = i915_master_destroy, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1001 | #if defined(CONFIG_DEBUG_FS) |
Ben Gamari | 27c202a | 2009-07-01 22:26:52 -0400 | [diff] [blame] | 1002 | .debugfs_init = i915_debugfs_init, |
| 1003 | .debugfs_cleanup = i915_debugfs_cleanup, |
Ben Gamari | 955b12d | 2009-02-17 20:08:49 -0500 | [diff] [blame] | 1004 | #endif |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1005 | .gem_free_object = i915_gem_free_object, |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1006 | .gem_vm_ops = &i915_gem_vm_ops, |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1007 | |
| 1008 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
| 1009 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
| 1010 | .gem_prime_export = i915_gem_prime_export, |
| 1011 | .gem_prime_import = i915_gem_prime_import, |
| 1012 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 1013 | .dumb_create = i915_gem_dumb_create, |
| 1014 | .dumb_map_offset = i915_gem_mmap_gtt, |
Daniel Vetter | 43387b3 | 2013-07-16 09:12:04 +0200 | [diff] [blame] | 1015 | .dumb_destroy = drm_gem_dumb_destroy, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1016 | .ioctls = i915_ioctls, |
Arjan van de Ven | e08e96d | 2011-10-31 07:28:57 -0700 | [diff] [blame] | 1017 | .fops = &i915_driver_fops, |
Dave Airlie | 22eae94 | 2005-11-10 22:16:34 +1100 | [diff] [blame] | 1018 | .name = DRIVER_NAME, |
| 1019 | .desc = DRIVER_DESC, |
| 1020 | .date = DRIVER_DATE, |
| 1021 | .major = DRIVER_MAJOR, |
| 1022 | .minor = DRIVER_MINOR, |
| 1023 | .patchlevel = DRIVER_PATCHLEVEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1024 | }; |
| 1025 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1026 | static struct pci_driver i915_pci_driver = { |
| 1027 | .name = DRIVER_NAME, |
| 1028 | .id_table = pciidlist, |
| 1029 | .probe = i915_pci_probe, |
| 1030 | .remove = i915_pci_remove, |
| 1031 | .driver.pm = &i915_pm_ops, |
| 1032 | }; |
| 1033 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1034 | static int __init i915_init(void) |
| 1035 | { |
| 1036 | driver.num_ioctls = i915_max_ioctl; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1037 | |
| 1038 | /* |
| 1039 | * If CONFIG_DRM_I915_KMS is set, default to KMS unless |
| 1040 | * explicitly disabled with the module pararmeter. |
| 1041 | * |
| 1042 | * Otherwise, just follow the parameter (defaulting to off). |
| 1043 | * |
| 1044 | * Allow optional vga_text_mode_force boot option to override |
| 1045 | * the default behavior. |
| 1046 | */ |
| 1047 | #if defined(CONFIG_DRM_I915_KMS) |
| 1048 | if (i915_modeset != 0) |
| 1049 | driver.driver_features |= DRIVER_MODESET; |
| 1050 | #endif |
| 1051 | if (i915_modeset == 1) |
| 1052 | driver.driver_features |= DRIVER_MODESET; |
| 1053 | |
| 1054 | #ifdef CONFIG_VGA_CONSOLE |
| 1055 | if (vgacon_text_force() && i915_modeset == -1) |
| 1056 | driver.driver_features &= ~DRIVER_MODESET; |
| 1057 | #endif |
| 1058 | |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1059 | if (!(driver.driver_features & DRIVER_MODESET)) { |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1060 | driver.get_vblank_timestamp = NULL; |
Daniel Vetter | b30324a | 2013-11-13 22:11:25 +0100 | [diff] [blame] | 1061 | #ifndef CONFIG_DRM_I915_UMS |
| 1062 | /* Silently fail loading to not upset userspace. */ |
| 1063 | return 0; |
| 1064 | #endif |
| 1065 | } |
Chris Wilson | 3885c6b | 2011-01-23 10:45:14 +0000 | [diff] [blame] | 1066 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1067 | return drm_pci_init(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1068 | } |
| 1069 | |
| 1070 | static void __exit i915_exit(void) |
| 1071 | { |
Daniel Vetter | b33ecdd | 2013-11-15 17:16:33 +0100 | [diff] [blame] | 1072 | #ifndef CONFIG_DRM_I915_UMS |
| 1073 | if (!(driver.driver_features & DRIVER_MODESET)) |
| 1074 | return; /* Never loaded a driver. */ |
| 1075 | #endif |
| 1076 | |
Dave Airlie | 8410ea3 | 2010-12-15 03:16:38 +1000 | [diff] [blame] | 1077 | drm_pci_exit(&driver, &i915_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1078 | } |
| 1079 | |
| 1080 | module_init(i915_init); |
| 1081 | module_exit(i915_exit); |
| 1082 | |
Dave Airlie | b5e89ed | 2005-09-25 14:28:13 +1000 | [diff] [blame] | 1083 | MODULE_AUTHOR(DRIVER_AUTHOR); |
| 1084 | MODULE_DESCRIPTION(DRIVER_DESC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1085 | MODULE_LICENSE("GPL and additional rights"); |