blob: 9dc5ce11d9964d167dbbf68d8c8683a36df1f892 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamd19261b2015-05-06 05:30:39 -04002 * Copyright (C) 2005 - 2015 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Vasundhara Volam21252372015-02-06 08:18:42 -050022static char *be_port_misconfig_evt_desc[] = {
23 "A valid SFP module detected",
24 "Optics faulted/ incorrectly installed/ not installed.",
25 "Optics of two types installed.",
26 "Incompatible optics.",
27 "Unknown port SFP status"
28};
29
30static char *be_port_misconfig_remedy_desc[] = {
31 "",
32 "Reseat optics. If issue not resolved, replace",
33 "Remove one optic or install matching pair of optics",
34 "Replace with compatible optics for card to function",
35 ""
36};
37
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000038static struct be_cmd_priv_map cmd_priv_map[] = {
39 {
40 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
41 CMD_SUBSYSTEM_ETH,
42 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
43 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
44 },
45 {
46 OPCODE_COMMON_GET_FLOW_CONTROL,
47 CMD_SUBSYSTEM_COMMON,
48 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
49 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
50 },
51 {
52 OPCODE_COMMON_SET_FLOW_CONTROL,
53 CMD_SUBSYSTEM_COMMON,
54 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
55 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
56 },
57 {
58 OPCODE_ETH_GET_PPORT_STATS,
59 CMD_SUBSYSTEM_ETH,
60 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
61 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
62 },
63 {
64 OPCODE_COMMON_GET_PHY_DETAILS,
65 CMD_SUBSYSTEM_COMMON,
66 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
67 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
68 }
69};
70
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053071static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000072{
73 int i;
74 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
75 u32 cmd_privileges = adapter->cmd_privileges;
76
77 for (i = 0; i < num_entries; i++)
78 if (opcode == cmd_priv_map[i].opcode &&
79 subsystem == cmd_priv_map[i].subsystem)
80 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
81 return false;
82
83 return true;
84}
85
Somnath Kotur3de09452011-09-30 07:25:05 +000086static inline void *embedded_payload(struct be_mcc_wrb *wrb)
87{
88 return wrb->payload.embedded_payload;
89}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000090
Suresh Reddyefaa4082015-07-10 05:32:48 -040091static int be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000092{
Sathya Perla8788fdc2009-07-27 22:52:03 +000093 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000094 u32 val = 0;
95
Venkata Duvvuru954f6822015-05-13 13:00:13 +053096 if (be_check_error(adapter, BE_ERROR_ANY))
Suresh Reddyefaa4082015-07-10 05:32:48 -040097 return -EIO;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000098
Sathya Perla5fb379e2009-06-18 00:02:59 +000099 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
100 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +0000101
102 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +0000103 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Suresh Reddyefaa4082015-07-10 05:32:48 -0400104
105 return 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* To check if valid bit is set, check the entire word as we don't know
109 * the endianness of the data (old entry is host endian while a new entry is
110 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000111static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000112{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000113 u32 flags;
114
Sathya Perla5fb379e2009-06-18 00:02:59 +0000115 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000116 flags = le32_to_cpu(compl->flags);
117 if (flags & CQE_FLAGS_VALID_MASK) {
118 compl->flags = flags;
119 return true;
120 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000121 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000122 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000123}
124
125/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000126static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000127{
128 compl->flags = 0;
129}
130
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000131static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
132{
133 unsigned long addr;
134
135 addr = tag1;
136 addr = ((addr << 16) << 16) | tag0;
137 return (void *)addr;
138}
139
Kalesh AP4c600052014-05-30 19:06:26 +0530140static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
141{
142 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
143 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
144 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
Kalesh AP77be8c12015-05-06 05:30:35 -0400145 addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
Kalesh AP4c600052014-05-30 19:06:26 +0530146 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
147 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
148 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
149 return true;
150 else
151 return false;
152}
153
Sathya Perla559b6332014-05-30 19:06:27 +0530154/* Place holder for all the async MCC cmds wherein the caller is not in a busy
155 * loop (has not issued be_mcc_notify_wait())
156 */
157static void be_async_cmd_process(struct be_adapter *adapter,
158 struct be_mcc_compl *compl,
159 struct be_cmd_resp_hdr *resp_hdr)
160{
161 enum mcc_base_status base_status = base_status(compl->status);
162 u8 opcode = 0, subsystem = 0;
163
164 if (resp_hdr) {
165 opcode = resp_hdr->opcode;
166 subsystem = resp_hdr->subsystem;
167 }
168
169 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
170 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
171 complete(&adapter->et_cmd_compl);
172 return;
173 }
174
Suresh Reddy9c855972015-07-10 05:32:50 -0400175 if (opcode == OPCODE_LOWLEVEL_SET_LOOPBACK_MODE &&
176 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
177 complete(&adapter->et_cmd_compl);
178 return;
179 }
180
Sathya Perla559b6332014-05-30 19:06:27 +0530181 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
182 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
183 subsystem == CMD_SUBSYSTEM_COMMON) {
184 adapter->flash_status = compl->status;
185 complete(&adapter->et_cmd_compl);
186 return;
187 }
188
189 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
190 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
191 subsystem == CMD_SUBSYSTEM_ETH &&
192 base_status == MCC_STATUS_SUCCESS) {
193 be_parse_stats(adapter);
194 adapter->stats_cmd_sent = false;
195 return;
196 }
197
198 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
199 subsystem == CMD_SUBSYSTEM_COMMON) {
200 if (base_status == MCC_STATUS_SUCCESS) {
201 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
202 (void *)resp_hdr;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530203 adapter->hwmon_info.be_on_die_temp =
Sathya Perla559b6332014-05-30 19:06:27 +0530204 resp->on_die_temperature;
205 } else {
206 adapter->be_get_temp_freq = 0;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530207 adapter->hwmon_info.be_on_die_temp =
208 BE_INVALID_DIE_TEMP;
Sathya Perla559b6332014-05-30 19:06:27 +0530209 }
210 return;
211 }
212}
213
Sathya Perla8788fdc2009-07-27 22:52:03 +0000214static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000215 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000216{
Kalesh AP4c600052014-05-30 19:06:26 +0530217 enum mcc_base_status base_status;
218 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000219 struct be_cmd_resp_hdr *resp_hdr;
220 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000221
222 /* Just swap the status to host endian; mcc tag is opaquely copied
223 * from mcc_wrb */
224 be_dws_le_to_cpu(compl, 4);
225
Kalesh AP4c600052014-05-30 19:06:26 +0530226 base_status = base_status(compl->status);
227 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530228
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000229 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000230 if (resp_hdr) {
231 opcode = resp_hdr->opcode;
232 subsystem = resp_hdr->subsystem;
233 }
234
Sathya Perla559b6332014-05-30 19:06:27 +0530235 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530236
Sathya Perla559b6332014-05-30 19:06:27 +0530237 if (base_status != MCC_STATUS_SUCCESS &&
238 !be_skip_err_log(opcode, base_status, addl_status)) {
Kalesh AP4c600052014-05-30 19:06:26 +0530239 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000240 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000241 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000242 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000243 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000244 dev_err(&adapter->pdev->dev,
245 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530246 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000247 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000248 }
Kalesh AP4c600052014-05-30 19:06:26 +0530249 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000250}
251
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000252/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000253static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530254 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000255{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530256 struct be_async_event_link_state *evt =
257 (struct be_async_event_link_state *)compl;
258
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000259 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000260 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000261
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530262 /* On BEx the FW does not send a separate link status
263 * notification for physical and logical link.
264 * On other chips just process the logical link
265 * status notification
266 */
267 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000268 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
269 return;
270
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000271 /* For the initial link status do not rely on the ASYNC event as
272 * it may not be received in some cases.
273 */
274 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530275 be_link_status_update(adapter,
276 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000277}
278
Vasundhara Volam21252372015-02-06 08:18:42 -0500279static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
280 struct be_mcc_compl *compl)
281{
282 struct be_async_event_misconfig_port *evt =
283 (struct be_async_event_misconfig_port *)compl;
284 u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
285 struct device *dev = &adapter->pdev->dev;
286 u8 port_misconfig_evt;
287
288 port_misconfig_evt =
289 ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
290
291 /* Log an error message that would allow a user to determine
292 * whether the SFPs have an issue
293 */
294 dev_info(dev, "Port %c: %s %s", adapter->port_name,
295 be_port_misconfig_evt_desc[port_misconfig_evt],
296 be_port_misconfig_remedy_desc[port_misconfig_evt]);
297
298 if (port_misconfig_evt == INCOMPATIBLE_SFP)
299 adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
300}
301
Somnath Koturcc4ce022010-10-21 07:11:14 -0700302/* Grp5 CoS Priority evt */
303static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530304 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700305{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530306 struct be_async_event_grp5_cos_priority *evt =
307 (struct be_async_event_grp5_cos_priority *)compl;
308
Somnath Koturcc4ce022010-10-21 07:11:14 -0700309 if (evt->valid) {
310 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000311 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700312 adapter->recommended_prio =
313 evt->reco_default_priority << VLAN_PRIO_SHIFT;
314 }
315}
316
Sathya Perla323ff712012-09-28 04:39:43 +0000317/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700318static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530319 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700320{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530321 struct be_async_event_grp5_qos_link_speed *evt =
322 (struct be_async_event_grp5_qos_link_speed *)compl;
323
Sathya Perla323ff712012-09-28 04:39:43 +0000324 if (adapter->phy.link_speed >= 0 &&
325 evt->physical_port == adapter->port_num)
326 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700327}
328
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000329/*Grp5 PVID evt*/
330static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530331 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000332{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530333 struct be_async_event_grp5_pvid_state *evt =
334 (struct be_async_event_grp5_pvid_state *)compl;
335
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530336 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700337 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530338 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
339 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000340 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530341 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000342}
343
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530344#define MGMT_ENABLE_MASK 0x4
345static void be_async_grp5_fw_control_process(struct be_adapter *adapter,
346 struct be_mcc_compl *compl)
347{
348 struct be_async_fw_control *evt = (struct be_async_fw_control *)compl;
349 u32 evt_dw1 = le32_to_cpu(evt->event_data_word1);
350
351 if (evt_dw1 & MGMT_ENABLE_MASK) {
352 adapter->flags |= BE_FLAGS_OS2BMC;
353 adapter->bmc_filt_mask = le32_to_cpu(evt->event_data_word2);
354 } else {
355 adapter->flags &= ~BE_FLAGS_OS2BMC;
356 }
357}
358
Somnath Koturcc4ce022010-10-21 07:11:14 -0700359static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530360 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700361{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530362 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
363 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700364
365 switch (event_type) {
366 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530367 be_async_grp5_cos_priority_process(adapter, compl);
368 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700369 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530370 be_async_grp5_qos_speed_process(adapter, compl);
371 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000372 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530373 be_async_grp5_pvid_state_process(adapter, compl);
374 break;
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530375 /* Async event to disable/enable os2bmc and/or mac-learning */
376 case ASYNC_EVENT_FW_CONTROL:
377 be_async_grp5_fw_control_process(adapter, compl);
378 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700379 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700380 break;
381 }
382}
383
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000384static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530385 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000386{
387 u8 event_type = 0;
Kalesh AP504fbf12014-09-19 15:47:00 +0530388 struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000389
Sathya Perla3acf19d2014-05-30 19:06:28 +0530390 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
391 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000392
393 switch (event_type) {
394 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
395 if (evt->valid)
396 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
397 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
398 break;
399 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530400 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
401 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000402 break;
403 }
404}
405
Vasundhara Volam21252372015-02-06 08:18:42 -0500406static void be_async_sliport_evt_process(struct be_adapter *adapter,
407 struct be_mcc_compl *cmp)
408{
409 u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
410 ASYNC_EVENT_TYPE_MASK;
411
412 if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
413 be_async_port_misconfig_event_process(adapter, cmp);
414}
415
Sathya Perla3acf19d2014-05-30 19:06:28 +0530416static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000417{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530418 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
419 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000420}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000421
Sathya Perla3acf19d2014-05-30 19:06:28 +0530422static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700423{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530424 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
425 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700426}
427
Sathya Perla3acf19d2014-05-30 19:06:28 +0530428static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000429{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530430 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
431 ASYNC_EVENT_CODE_QNQ;
432}
433
Vasundhara Volam21252372015-02-06 08:18:42 -0500434static inline bool is_sliport_evt(u32 flags)
435{
436 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
437 ASYNC_EVENT_CODE_SLIPORT;
438}
439
Sathya Perla3acf19d2014-05-30 19:06:28 +0530440static void be_mcc_event_process(struct be_adapter *adapter,
441 struct be_mcc_compl *compl)
442{
443 if (is_link_state_evt(compl->flags))
444 be_async_link_state_process(adapter, compl);
445 else if (is_grp5_evt(compl->flags))
446 be_async_grp5_evt_process(adapter, compl);
447 else if (is_dbg_evt(compl->flags))
448 be_async_dbg_evt_process(adapter, compl);
Vasundhara Volam21252372015-02-06 08:18:42 -0500449 else if (is_sliport_evt(compl->flags))
450 be_async_sliport_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000451}
452
Sathya Perlaefd2e402009-07-27 22:53:10 +0000453static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000454{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000455 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000456 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000457
458 if (be_mcc_compl_is_new(compl)) {
459 queue_tail_inc(mcc_cq);
460 return compl;
461 }
462 return NULL;
463}
464
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000465void be_async_mcc_enable(struct be_adapter *adapter)
466{
467 spin_lock_bh(&adapter->mcc_cq_lock);
468
469 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
470 adapter->mcc_obj.rearm_cq = true;
471
472 spin_unlock_bh(&adapter->mcc_cq_lock);
473}
474
475void be_async_mcc_disable(struct be_adapter *adapter)
476{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000477 spin_lock_bh(&adapter->mcc_cq_lock);
478
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000479 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000480 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
481
482 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000483}
484
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000485int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000486{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000487 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000488 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000489 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000490
Amerigo Wang072a9c42012-08-24 21:41:11 +0000491 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530492
Sathya Perla8788fdc2009-07-27 22:52:03 +0000493 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000494 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530495 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700496 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530497 status = be_mcc_compl_process(adapter, compl);
498 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000499 }
500 be_mcc_compl_use(compl);
501 num++;
502 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700503
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000504 if (num)
505 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
506
Amerigo Wang072a9c42012-08-24 21:41:11 +0000507 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000508 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000509}
510
Sathya Perla6ac7b682009-06-18 00:05:54 +0000511/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700512static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000513{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700514#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000515 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800516 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700517
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800518 for (i = 0; i < mcc_timeout; i++) {
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530519 if (be_check_error(adapter, BE_ERROR_ANY))
Sathya Perla6589ade2011-11-10 19:18:00 +0000520 return -EIO;
521
Amerigo Wang072a9c42012-08-24 21:41:11 +0000522 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000523 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000524 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800525
526 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000527 break;
528 udelay(100);
529 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700530 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000531 dev_err(&adapter->pdev->dev, "FW not responding\n");
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530532 be_set_error(adapter, BE_ERROR_FW);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000533 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700534 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800535 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000536}
537
538/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700539static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000540{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000541 int status;
542 struct be_mcc_wrb *wrb;
543 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
544 u16 index = mcc_obj->q.head;
545 struct be_cmd_resp_hdr *resp;
546
547 index_dec(&index, mcc_obj->q.len);
548 wrb = queue_index_node(&mcc_obj->q, index);
549
550 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
551
Suresh Reddyefaa4082015-07-10 05:32:48 -0400552 status = be_mcc_notify(adapter);
553 if (status)
554 goto out;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000555
556 status = be_mcc_wait_compl(adapter);
557 if (status == -EIO)
558 goto out;
559
Kalesh AP4c600052014-05-30 19:06:26 +0530560 status = (resp->base_status |
561 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
562 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000563out:
564 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000565}
566
Sathya Perla5f0b8492009-07-27 22:52:56 +0000567static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700568{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000569 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700570 u32 ready;
571
572 do {
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530573 if (be_check_error(adapter, BE_ERROR_ANY))
Sathya Perla6589ade2011-11-10 19:18:00 +0000574 return -EIO;
575
Sathya Perlacf588472010-02-14 21:22:01 +0000576 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000577 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000578 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000579
580 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700581 if (ready)
582 break;
583
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000584 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000585 dev_err(&adapter->pdev->dev, "FW not responding\n");
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530586 be_set_error(adapter, BE_ERROR_FW);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000587 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700588 return -1;
589 }
590
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000591 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000592 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700593 } while (true);
594
595 return 0;
596}
597
598/*
599 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000600 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700601 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700602static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700603{
604 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700605 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000606 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
607 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700608 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000609 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700610
Sathya Perlacf588472010-02-14 21:22:01 +0000611 /* wait for ready to be set */
612 status = be_mbox_db_ready_wait(adapter, db);
613 if (status != 0)
614 return status;
615
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700616 val |= MPU_MAILBOX_DB_HI_MASK;
617 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
618 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
619 iowrite32(val, db);
620
621 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000622 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700623 if (status != 0)
624 return status;
625
626 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700627 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
628 val |= (u32)(mbox_mem->dma >> 4) << 2;
629 iowrite32(val, db);
630
Sathya Perla5f0b8492009-07-27 22:52:56 +0000631 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700632 if (status != 0)
633 return status;
634
Sathya Perla5fb379e2009-06-18 00:02:59 +0000635 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000636 if (be_mcc_compl_is_new(compl)) {
637 status = be_mcc_compl_process(adapter, &mbox->compl);
638 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000639 if (status)
640 return status;
641 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000642 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700643 return -1;
644 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000645 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700646}
647
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000648static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700649{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000650 u32 sem;
651
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000652 if (BEx_chip(adapter))
653 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700654 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000655 pci_read_config_dword(adapter->pdev,
656 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
657
658 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700659}
660
Gavin Shan87f20c22013-10-29 17:30:57 +0800661static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000662{
663#define SLIPORT_READY_TIMEOUT 30
664 u32 sliport_status;
Kalesh APe6732442015-01-20 03:51:46 -0500665 int i;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000666
667 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
668 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
669 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
Sathya Perla9fa465c2015-02-23 04:20:13 -0500670 return 0;
671
672 if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
673 !(sliport_status & SLIPORT_STATUS_RN_MASK))
674 return -EIO;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000675
676 msleep(1000);
677 }
678
Sathya Perla9fa465c2015-02-23 04:20:13 -0500679 return sliport_status ? : -1;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000680}
681
682int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700683{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000684 u16 stage;
685 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000686 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700687
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000688 if (lancer_chip(adapter)) {
689 status = lancer_wait_ready(adapter);
Kalesh APe6732442015-01-20 03:51:46 -0500690 if (status) {
691 stage = status;
692 goto err;
693 }
694 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000695 }
696
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000697 do {
Sathya Perlaca3de6b2015-02-23 04:20:10 -0500698 /* There's no means to poll POST state on BE2/3 VFs */
699 if (BEx_chip(adapter) && be_virtfn(adapter))
700 return 0;
701
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000702 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000703 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000704 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000705
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530706 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000707 if (msleep_interruptible(2000)) {
708 dev_err(dev, "Waiting for POST aborted\n");
709 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000710 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000711 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000712 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713
Kalesh APe6732442015-01-20 03:51:46 -0500714err:
715 dev_err(dev, "POST timeout; stage=%#x\n", stage);
Sathya Perla9fa465c2015-02-23 04:20:13 -0500716 return -ETIMEDOUT;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700717}
718
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700719static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
720{
721 return &wrb->payload.sgl[0];
722}
723
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530724static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530725{
726 wrb->tag0 = addr & 0xFFFFFFFF;
727 wrb->tag1 = upper_32_bits(addr);
728}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700729
730/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000731/* mem will be NULL for embedded commands */
732static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530733 u8 subsystem, u8 opcode, int cmd_len,
734 struct be_mcc_wrb *wrb,
735 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700736{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000737 struct be_sge *sge;
738
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700739 req_hdr->opcode = opcode;
740 req_hdr->subsystem = subsystem;
741 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000742 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530743 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000744 wrb->payload_length = cmd_len;
745 if (mem) {
746 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
747 MCC_WRB_SGE_CNT_SHIFT;
748 sge = nonembedded_sgl(wrb);
749 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
750 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
751 sge->len = cpu_to_le32(mem->size);
752 } else
753 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
754 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700755}
756
757static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530758 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700759{
760 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
761 u64 dma = (u64)mem->dma;
762
763 for (i = 0; i < buf_pages; i++) {
764 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
765 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
766 dma += PAGE_SIZE_4K;
767 }
768}
769
Sathya Perlab31c50a2009-09-17 10:30:13 -0700770static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700771{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700772 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
773 struct be_mcc_wrb *wrb
774 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
775 memset(wrb, 0, sizeof(*wrb));
776 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700777}
778
Sathya Perlab31c50a2009-09-17 10:30:13 -0700779static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000780{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700781 struct be_queue_info *mccq = &adapter->mcc_obj.q;
782 struct be_mcc_wrb *wrb;
783
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000784 if (!mccq->created)
785 return NULL;
786
Vasundhara Volam4d277122013-04-21 23:28:15 +0000787 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000788 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000789
Sathya Perlab31c50a2009-09-17 10:30:13 -0700790 wrb = queue_head_node(mccq);
791 queue_head_inc(mccq);
792 atomic_inc(&mccq->used);
793 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000794 return wrb;
795}
796
Sathya Perlabea50982013-08-27 16:57:33 +0530797static bool use_mcc(struct be_adapter *adapter)
798{
799 return adapter->mcc_obj.q.created;
800}
801
802/* Must be used only in process context */
803static int be_cmd_lock(struct be_adapter *adapter)
804{
805 if (use_mcc(adapter)) {
806 spin_lock_bh(&adapter->mcc_lock);
807 return 0;
808 } else {
809 return mutex_lock_interruptible(&adapter->mbox_lock);
810 }
811}
812
813/* Must be used only in process context */
814static void be_cmd_unlock(struct be_adapter *adapter)
815{
816 if (use_mcc(adapter))
817 spin_unlock_bh(&adapter->mcc_lock);
818 else
819 return mutex_unlock(&adapter->mbox_lock);
820}
821
822static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
823 struct be_mcc_wrb *wrb)
824{
825 struct be_mcc_wrb *dest_wrb;
826
827 if (use_mcc(adapter)) {
828 dest_wrb = wrb_from_mccq(adapter);
829 if (!dest_wrb)
830 return NULL;
831 } else {
832 dest_wrb = wrb_from_mbox(adapter);
833 }
834
835 memcpy(dest_wrb, wrb, sizeof(*wrb));
836 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
837 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
838
839 return dest_wrb;
840}
841
842/* Must be used only in process context */
843static int be_cmd_notify_wait(struct be_adapter *adapter,
844 struct be_mcc_wrb *wrb)
845{
846 struct be_mcc_wrb *dest_wrb;
847 int status;
848
849 status = be_cmd_lock(adapter);
850 if (status)
851 return status;
852
853 dest_wrb = be_cmd_copy(adapter, wrb);
Suresh Reddy0c884562015-10-12 03:47:18 -0400854 if (!dest_wrb) {
855 status = -EBUSY;
856 goto unlock;
857 }
Sathya Perlabea50982013-08-27 16:57:33 +0530858
859 if (use_mcc(adapter))
860 status = be_mcc_notify_wait(adapter);
861 else
862 status = be_mbox_notify_wait(adapter);
863
864 if (!status)
865 memcpy(wrb, dest_wrb, sizeof(*wrb));
866
Suresh Reddy0c884562015-10-12 03:47:18 -0400867unlock:
Sathya Perlabea50982013-08-27 16:57:33 +0530868 be_cmd_unlock(adapter);
869 return status;
870}
871
Sathya Perla2243e2e2009-11-22 22:02:03 +0000872/* Tell fw we're about to start firing cmds by writing a
873 * special pattern across the wrb hdr; uses mbox
874 */
875int be_cmd_fw_init(struct be_adapter *adapter)
876{
877 u8 *wrb;
878 int status;
879
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000880 if (lancer_chip(adapter))
881 return 0;
882
Ivan Vecera29849612010-12-14 05:43:19 +0000883 if (mutex_lock_interruptible(&adapter->mbox_lock))
884 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000885
886 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000887 *wrb++ = 0xFF;
888 *wrb++ = 0x12;
889 *wrb++ = 0x34;
890 *wrb++ = 0xFF;
891 *wrb++ = 0xFF;
892 *wrb++ = 0x56;
893 *wrb++ = 0x78;
894 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000895
896 status = be_mbox_notify_wait(adapter);
897
Ivan Vecera29849612010-12-14 05:43:19 +0000898 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000899 return status;
900}
901
902/* Tell fw we're done with firing cmds by writing a
903 * special pattern across the wrb hdr; uses mbox
904 */
905int be_cmd_fw_clean(struct be_adapter *adapter)
906{
907 u8 *wrb;
908 int status;
909
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000910 if (lancer_chip(adapter))
911 return 0;
912
Ivan Vecera29849612010-12-14 05:43:19 +0000913 if (mutex_lock_interruptible(&adapter->mbox_lock))
914 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000915
916 wrb = (u8 *)wrb_from_mbox(adapter);
917 *wrb++ = 0xFF;
918 *wrb++ = 0xAA;
919 *wrb++ = 0xBB;
920 *wrb++ = 0xFF;
921 *wrb++ = 0xFF;
922 *wrb++ = 0xCC;
923 *wrb++ = 0xDD;
924 *wrb = 0xFF;
925
926 status = be_mbox_notify_wait(adapter);
927
Ivan Vecera29849612010-12-14 05:43:19 +0000928 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000929 return status;
930}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000931
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530932int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700933{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700934 struct be_mcc_wrb *wrb;
935 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530936 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
937 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700938
Ivan Vecera29849612010-12-14 05:43:19 +0000939 if (mutex_lock_interruptible(&adapter->mbox_lock))
940 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700941
942 wrb = wrb_from_mbox(adapter);
943 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700944
Somnath Kotur106df1e2011-10-27 07:12:13 +0000945 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530946 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
947 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700948
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530949 /* Support for EQ_CREATEv2 available only SH-R onwards */
950 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
951 ver = 2;
952
953 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700954 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
955
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700956 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
957 /* 4byte eqe*/
958 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
959 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530960 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961 be_dws_cpu_to_le(req->context, sizeof(req->context));
962
963 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
964
Sathya Perlab31c50a2009-09-17 10:30:13 -0700965 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700966 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700967 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530968
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530969 eqo->q.id = le16_to_cpu(resp->eq_id);
970 eqo->msix_idx =
971 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
972 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700973 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700974
Ivan Vecera29849612010-12-14 05:43:19 +0000975 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700976 return status;
977}
978
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000979/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000980int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000981 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 struct be_mcc_wrb *wrb;
984 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985 int status;
986
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000987 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700988
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000989 wrb = wrb_from_mccq(adapter);
990 if (!wrb) {
991 status = -EBUSY;
992 goto err;
993 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700994 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700995
Somnath Kotur106df1e2011-10-27 07:12:13 +0000996 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530997 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
998 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000999 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001000 if (permanent) {
1001 req->permanent = 1;
1002 } else {
Kalesh AP504fbf12014-09-19 15:47:00 +05301003 req->if_id = cpu_to_le16((u16)if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001004 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001005 req->permanent = 0;
1006 }
1007
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001008 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009 if (!status) {
1010 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301011
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001012 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001013 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001015err:
1016 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017 return status;
1018}
1019
Sathya Perlab31c50a2009-09-17 10:30:13 -07001020/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001021int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301022 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001023{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001024 struct be_mcc_wrb *wrb;
1025 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001026 int status;
1027
Sathya Perlab31c50a2009-09-17 10:30:13 -07001028 spin_lock_bh(&adapter->mcc_lock);
1029
1030 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001031 if (!wrb) {
1032 status = -EBUSY;
1033 goto err;
1034 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001035 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001036
Somnath Kotur106df1e2011-10-27 07:12:13 +00001037 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301038 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1039 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001040
Ajit Khapardef8617e02011-02-11 13:36:37 +00001041 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001042 req->if_id = cpu_to_le32(if_id);
1043 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1044
Sathya Perlab31c50a2009-09-17 10:30:13 -07001045 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001046 if (!status) {
1047 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301048
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001049 *pmac_id = le32_to_cpu(resp->pmac_id);
1050 }
1051
Sathya Perla713d03942009-11-22 22:02:45 +00001052err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001053 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001054
1055 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1056 status = -EPERM;
1057
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058 return status;
1059}
1060
Sathya Perlab31c50a2009-09-17 10:30:13 -07001061/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001062int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001063{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001064 struct be_mcc_wrb *wrb;
1065 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066 int status;
1067
Sathya Perla30128032011-11-10 19:17:57 +00001068 if (pmac_id == -1)
1069 return 0;
1070
Sathya Perlab31c50a2009-09-17 10:30:13 -07001071 spin_lock_bh(&adapter->mcc_lock);
1072
1073 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001074 if (!wrb) {
1075 status = -EBUSY;
1076 goto err;
1077 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001078 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001079
Somnath Kotur106df1e2011-10-27 07:12:13 +00001080 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301081 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1082 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001083
Ajit Khapardef8617e02011-02-11 13:36:37 +00001084 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001085 req->if_id = cpu_to_le32(if_id);
1086 req->pmac_id = cpu_to_le32(pmac_id);
1087
Sathya Perlab31c50a2009-09-17 10:30:13 -07001088 status = be_mcc_notify_wait(adapter);
1089
Sathya Perla713d03942009-11-22 22:02:45 +00001090err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001091 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001092 return status;
1093}
1094
Sathya Perlab31c50a2009-09-17 10:30:13 -07001095/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001096int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301097 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001098{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001099 struct be_mcc_wrb *wrb;
1100 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001102 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001103 int status;
1104
Ivan Vecera29849612010-12-14 05:43:19 +00001105 if (mutex_lock_interruptible(&adapter->mbox_lock))
1106 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001107
1108 wrb = wrb_from_mbox(adapter);
1109 req = embedded_payload(wrb);
1110 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001111
Somnath Kotur106df1e2011-10-27 07:12:13 +00001112 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301113 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1114 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001115
1116 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001117
1118 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001119 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301120 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001121 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301122 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001123 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301124 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001125 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001126 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1127 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001128 } else {
1129 req->hdr.version = 2;
1130 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001131
1132 /* coalesce-wm field in this cmd is not relevant to Lancer.
1133 * Lancer uses COMMON_MODIFY_CQ to set this field
1134 */
1135 if (!lancer_chip(adapter))
1136 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1137 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001138 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301139 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001140 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301141 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001142 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301143 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1144 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001145 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001146
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001147 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1148
1149 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1150
Sathya Perlab31c50a2009-09-17 10:30:13 -07001151 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001152 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001153 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301154
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001155 cq->id = le16_to_cpu(resp->cq_id);
1156 cq->created = true;
1157 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001158
Ivan Vecera29849612010-12-14 05:43:19 +00001159 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001160
1161 return status;
1162}
1163
1164static u32 be_encoded_q_len(int q_len)
1165{
1166 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
Kalesh AP03d28ff2014-09-19 15:46:56 +05301167
Sathya Perla5fb379e2009-06-18 00:02:59 +00001168 if (len_encoded == 16)
1169 len_encoded = 0;
1170 return len_encoded;
1171}
1172
Jingoo Han4188e7d2013-08-05 18:02:02 +09001173static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301174 struct be_queue_info *mccq,
1175 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001176{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001177 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001178 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001179 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001180 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001181 int status;
1182
Ivan Vecera29849612010-12-14 05:43:19 +00001183 if (mutex_lock_interruptible(&adapter->mbox_lock))
1184 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001185
1186 wrb = wrb_from_mbox(adapter);
1187 req = embedded_payload(wrb);
1188 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001189
Somnath Kotur106df1e2011-10-27 07:12:13 +00001190 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301191 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1192 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001193
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001194 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301195 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001196 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1197 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301198 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001199 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301200 } else {
1201 req->hdr.version = 1;
1202 req->cq_id = cpu_to_le16(cq->id);
1203
1204 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1205 be_encoded_q_len(mccq->len));
1206 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1207 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1208 ctxt, cq->id);
1209 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1210 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001211 }
1212
Vasundhara Volam21252372015-02-06 08:18:42 -05001213 /* Subscribe to Link State, Sliport Event and Group 5 Events
1214 * (bits 1, 5 and 17 set)
1215 */
1216 req->async_event_bitmap[0] =
1217 cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
1218 BIT(ASYNC_EVENT_CODE_GRP_5) |
1219 BIT(ASYNC_EVENT_CODE_QNQ) |
1220 BIT(ASYNC_EVENT_CODE_SLIPORT));
1221
Sathya Perla5fb379e2009-06-18 00:02:59 +00001222 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1223
1224 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1225
Sathya Perlab31c50a2009-09-17 10:30:13 -07001226 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001227 if (!status) {
1228 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301229
Sathya Perla5fb379e2009-06-18 00:02:59 +00001230 mccq->id = le16_to_cpu(resp->id);
1231 mccq->created = true;
1232 }
Ivan Vecera29849612010-12-14 05:43:19 +00001233 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234
1235 return status;
1236}
1237
Jingoo Han4188e7d2013-08-05 18:02:02 +09001238static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301239 struct be_queue_info *mccq,
1240 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001241{
1242 struct be_mcc_wrb *wrb;
1243 struct be_cmd_req_mcc_create *req;
1244 struct be_dma_mem *q_mem = &mccq->dma_mem;
1245 void *ctxt;
1246 int status;
1247
1248 if (mutex_lock_interruptible(&adapter->mbox_lock))
1249 return -1;
1250
1251 wrb = wrb_from_mbox(adapter);
1252 req = embedded_payload(wrb);
1253 ctxt = &req->context;
1254
Somnath Kotur106df1e2011-10-27 07:12:13 +00001255 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301256 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1257 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001258
1259 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1260
1261 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1262 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301263 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001264 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1265
1266 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1267
1268 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1269
1270 status = be_mbox_notify_wait(adapter);
1271 if (!status) {
1272 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301273
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001274 mccq->id = le16_to_cpu(resp->id);
1275 mccq->created = true;
1276 }
1277
1278 mutex_unlock(&adapter->mbox_lock);
1279 return status;
1280}
1281
1282int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301283 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001284{
1285 int status;
1286
1287 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301288 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001289 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1290 "or newer to avoid conflicting priorities between NIC "
1291 "and FCoE traffic");
1292 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1293 }
1294 return status;
1295}
1296
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001297int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001298{
Sathya Perla77071332013-08-27 16:57:34 +05301299 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001300 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001301 struct be_queue_info *txq = &txo->q;
1302 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001303 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001304 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001305
Sathya Perla77071332013-08-27 16:57:34 +05301306 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001307 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301308 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001309
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001310 if (lancer_chip(adapter)) {
1311 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001312 } else if (BEx_chip(adapter)) {
1313 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1314 req->hdr.version = 2;
1315 } else { /* For SH */
1316 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001317 }
1318
Vasundhara Volam81b02652013-10-01 15:59:57 +05301319 if (req->hdr.version > 0)
1320 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001321 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1322 req->ulp_num = BE_ULP1_NUM;
1323 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001324 req->cq_id = cpu_to_le16(cq->id);
1325 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001326 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001327 ver = req->hdr.version;
1328
Sathya Perla77071332013-08-27 16:57:34 +05301329 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001330 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301331 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301332
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001333 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001334 if (ver == 2)
1335 txo->db_offset = le32_to_cpu(resp->db_offset);
1336 else
1337 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001338 txq->created = true;
1339 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001340
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001341 return status;
1342}
1343
Sathya Perla482c9e72011-06-29 23:33:17 +00001344/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001345int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301346 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1347 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001349 struct be_mcc_wrb *wrb;
1350 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001351 struct be_dma_mem *q_mem = &rxq->dma_mem;
1352 int status;
1353
Sathya Perla482c9e72011-06-29 23:33:17 +00001354 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001355
Sathya Perla482c9e72011-06-29 23:33:17 +00001356 wrb = wrb_from_mccq(adapter);
1357 if (!wrb) {
1358 status = -EBUSY;
1359 goto err;
1360 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001361 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001362
Somnath Kotur106df1e2011-10-27 07:12:13 +00001363 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301364 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001365
1366 req->cq_id = cpu_to_le16(cq_id);
1367 req->frag_size = fls(frag_size) - 1;
1368 req->num_pages = 2;
1369 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1370 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001371 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001372 req->rss_queue = cpu_to_le32(rss);
1373
Sathya Perla482c9e72011-06-29 23:33:17 +00001374 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001375 if (!status) {
1376 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301377
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001378 rxq->id = le16_to_cpu(resp->id);
1379 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001380 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001381 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001382
Sathya Perla482c9e72011-06-29 23:33:17 +00001383err:
1384 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001385 return status;
1386}
1387
Sathya Perlab31c50a2009-09-17 10:30:13 -07001388/* Generic destroyer function for all types of queues
1389 * Uses Mbox
1390 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001391int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301392 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001393{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001394 struct be_mcc_wrb *wrb;
1395 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001396 u8 subsys = 0, opcode = 0;
1397 int status;
1398
Ivan Vecera29849612010-12-14 05:43:19 +00001399 if (mutex_lock_interruptible(&adapter->mbox_lock))
1400 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001401
Sathya Perlab31c50a2009-09-17 10:30:13 -07001402 wrb = wrb_from_mbox(adapter);
1403 req = embedded_payload(wrb);
1404
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001405 switch (queue_type) {
1406 case QTYPE_EQ:
1407 subsys = CMD_SUBSYSTEM_COMMON;
1408 opcode = OPCODE_COMMON_EQ_DESTROY;
1409 break;
1410 case QTYPE_CQ:
1411 subsys = CMD_SUBSYSTEM_COMMON;
1412 opcode = OPCODE_COMMON_CQ_DESTROY;
1413 break;
1414 case QTYPE_TXQ:
1415 subsys = CMD_SUBSYSTEM_ETH;
1416 opcode = OPCODE_ETH_TX_DESTROY;
1417 break;
1418 case QTYPE_RXQ:
1419 subsys = CMD_SUBSYSTEM_ETH;
1420 opcode = OPCODE_ETH_RX_DESTROY;
1421 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001422 case QTYPE_MCCQ:
1423 subsys = CMD_SUBSYSTEM_COMMON;
1424 opcode = OPCODE_COMMON_MCC_DESTROY;
1425 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001426 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001427 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001428 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001429
Somnath Kotur106df1e2011-10-27 07:12:13 +00001430 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301431 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001432 req->id = cpu_to_le16(q->id);
1433
Sathya Perlab31c50a2009-09-17 10:30:13 -07001434 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001435 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001436
Ivan Vecera29849612010-12-14 05:43:19 +00001437 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001438 return status;
1439}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001440
Sathya Perla482c9e72011-06-29 23:33:17 +00001441/* Uses MCC */
1442int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1443{
1444 struct be_mcc_wrb *wrb;
1445 struct be_cmd_req_q_destroy *req;
1446 int status;
1447
1448 spin_lock_bh(&adapter->mcc_lock);
1449
1450 wrb = wrb_from_mccq(adapter);
1451 if (!wrb) {
1452 status = -EBUSY;
1453 goto err;
1454 }
1455 req = embedded_payload(wrb);
1456
Somnath Kotur106df1e2011-10-27 07:12:13 +00001457 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301458 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001459 req->id = cpu_to_le16(q->id);
1460
1461 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001462 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001463
1464err:
1465 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001466 return status;
1467}
1468
Sathya Perlab31c50a2009-09-17 10:30:13 -07001469/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301470 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001471 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001472int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001473 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001474{
Sathya Perlabea50982013-08-27 16:57:33 +05301475 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001476 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001477 int status;
1478
Sathya Perlabea50982013-08-27 16:57:33 +05301479 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001480 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301481 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1482 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001483 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001484 req->capability_flags = cpu_to_le32(cap_flags);
1485 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001486 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001487
Sathya Perlabea50982013-08-27 16:57:33 +05301488 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001489 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301490 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301491
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001492 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301493
1494 /* Hack to retrieve VF's pmac-id on BE3 */
Kalesh AP18c57c72015-05-06 05:30:38 -04001495 if (BE3_chip(adapter) && be_virtfn(adapter))
Sathya Perlab5bb9772013-07-23 15:25:01 +05301496 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001497 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001498 return status;
1499}
1500
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001501/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001502int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001503{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001504 struct be_mcc_wrb *wrb;
1505 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001506 int status;
1507
Sathya Perla30128032011-11-10 19:17:57 +00001508 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001509 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001510
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001511 spin_lock_bh(&adapter->mcc_lock);
1512
1513 wrb = wrb_from_mccq(adapter);
1514 if (!wrb) {
1515 status = -EBUSY;
1516 goto err;
1517 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001518 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001519
Somnath Kotur106df1e2011-10-27 07:12:13 +00001520 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301521 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1522 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001523 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001524 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001525
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001526 status = be_mcc_notify_wait(adapter);
1527err:
1528 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001529 return status;
1530}
1531
1532/* Get stats is a non embedded command: the request is not embedded inside
1533 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001534 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001535 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001536int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001537{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001538 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001539 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001540 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001541
Sathya Perlab31c50a2009-09-17 10:30:13 -07001542 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001543
Sathya Perlab31c50a2009-09-17 10:30:13 -07001544 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001545 if (!wrb) {
1546 status = -EBUSY;
1547 goto err;
1548 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001549 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001550
Somnath Kotur106df1e2011-10-27 07:12:13 +00001551 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301552 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1553 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001554
Sathya Perlaca34fe32012-11-06 17:48:56 +00001555 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001556 if (BE2_chip(adapter))
1557 hdr->version = 0;
1558 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001559 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001560 else
1561 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001562
Suresh Reddyefaa4082015-07-10 05:32:48 -04001563 status = be_mcc_notify(adapter);
1564 if (status)
1565 goto err;
1566
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001567 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001568
Sathya Perla713d03942009-11-22 22:02:45 +00001569err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001570 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001571 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001572}
1573
Selvin Xavier005d5692011-05-16 07:36:35 +00001574/* Lancer Stats */
1575int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301576 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001577{
Selvin Xavier005d5692011-05-16 07:36:35 +00001578 struct be_mcc_wrb *wrb;
1579 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001580 int status = 0;
1581
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001582 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1583 CMD_SUBSYSTEM_ETH))
1584 return -EPERM;
1585
Selvin Xavier005d5692011-05-16 07:36:35 +00001586 spin_lock_bh(&adapter->mcc_lock);
1587
1588 wrb = wrb_from_mccq(adapter);
1589 if (!wrb) {
1590 status = -EBUSY;
1591 goto err;
1592 }
1593 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001594
Somnath Kotur106df1e2011-10-27 07:12:13 +00001595 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301596 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1597 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001598
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001599 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001600 req->cmd_params.params.reset_stats = 0;
1601
Suresh Reddyefaa4082015-07-10 05:32:48 -04001602 status = be_mcc_notify(adapter);
1603 if (status)
1604 goto err;
1605
Selvin Xavier005d5692011-05-16 07:36:35 +00001606 adapter->stats_cmd_sent = true;
1607
1608err:
1609 spin_unlock_bh(&adapter->mcc_lock);
1610 return status;
1611}
1612
Sathya Perla323ff712012-09-28 04:39:43 +00001613static int be_mac_to_link_speed(int mac_speed)
1614{
1615 switch (mac_speed) {
1616 case PHY_LINK_SPEED_ZERO:
1617 return 0;
1618 case PHY_LINK_SPEED_10MBPS:
1619 return 10;
1620 case PHY_LINK_SPEED_100MBPS:
1621 return 100;
1622 case PHY_LINK_SPEED_1GBPS:
1623 return 1000;
1624 case PHY_LINK_SPEED_10GBPS:
1625 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301626 case PHY_LINK_SPEED_20GBPS:
1627 return 20000;
1628 case PHY_LINK_SPEED_25GBPS:
1629 return 25000;
1630 case PHY_LINK_SPEED_40GBPS:
1631 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001632 }
1633 return 0;
1634}
1635
1636/* Uses synchronous mcc
1637 * Returns link_speed in Mbps
1638 */
1639int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1640 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001641{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001642 struct be_mcc_wrb *wrb;
1643 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001644 int status;
1645
Sathya Perlab31c50a2009-09-17 10:30:13 -07001646 spin_lock_bh(&adapter->mcc_lock);
1647
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001648 if (link_status)
1649 *link_status = LINK_DOWN;
1650
Sathya Perlab31c50a2009-09-17 10:30:13 -07001651 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001652 if (!wrb) {
1653 status = -EBUSY;
1654 goto err;
1655 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001656 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001657
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001658 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301659 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1660 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001661
Sathya Perlaca34fe32012-11-06 17:48:56 +00001662 /* version 1 of the cmd is not supported only by BE2 */
1663 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001664 req->hdr.version = 1;
1665
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001666 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001667
Sathya Perlab31c50a2009-09-17 10:30:13 -07001668 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001669 if (!status) {
1670 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301671
Sathya Perla323ff712012-09-28 04:39:43 +00001672 if (link_speed) {
1673 *link_speed = resp->link_speed ?
1674 le16_to_cpu(resp->link_speed) * 10 :
1675 be_mac_to_link_speed(resp->mac_speed);
1676
1677 if (!resp->logical_link_status)
1678 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001679 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001680 if (link_status)
1681 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001682 }
1683
Sathya Perla713d03942009-11-22 22:02:45 +00001684err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001685 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001686 return status;
1687}
1688
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001689/* Uses synchronous mcc */
1690int be_cmd_get_die_temperature(struct be_adapter *adapter)
1691{
1692 struct be_mcc_wrb *wrb;
1693 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301694 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001695
1696 spin_lock_bh(&adapter->mcc_lock);
1697
1698 wrb = wrb_from_mccq(adapter);
1699 if (!wrb) {
1700 status = -EBUSY;
1701 goto err;
1702 }
1703 req = embedded_payload(wrb);
1704
Somnath Kotur106df1e2011-10-27 07:12:13 +00001705 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301706 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1707 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001708
Suresh Reddyefaa4082015-07-10 05:32:48 -04001709 status = be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001710err:
1711 spin_unlock_bh(&adapter->mcc_lock);
1712 return status;
1713}
1714
Somnath Kotur311fddc2011-03-16 21:22:43 +00001715/* Uses synchronous mcc */
1716int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1717{
1718 struct be_mcc_wrb *wrb;
1719 struct be_cmd_req_get_fat *req;
1720 int status;
1721
1722 spin_lock_bh(&adapter->mcc_lock);
1723
1724 wrb = wrb_from_mccq(adapter);
1725 if (!wrb) {
1726 status = -EBUSY;
1727 goto err;
1728 }
1729 req = embedded_payload(wrb);
1730
Somnath Kotur106df1e2011-10-27 07:12:13 +00001731 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301732 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1733 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001734 req->fat_operation = cpu_to_le32(QUERY_FAT);
1735 status = be_mcc_notify_wait(adapter);
1736 if (!status) {
1737 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301738
Somnath Kotur311fddc2011-03-16 21:22:43 +00001739 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001740 *log_size = le32_to_cpu(resp->log_size) -
1741 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001742 }
1743err:
1744 spin_unlock_bh(&adapter->mcc_lock);
1745 return status;
1746}
1747
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301748int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001749{
1750 struct be_dma_mem get_fat_cmd;
1751 struct be_mcc_wrb *wrb;
1752 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001753 u32 offset = 0, total_size, buf_size,
1754 log_offset = sizeof(u32), payload_len;
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301755 int status = 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001756
1757 if (buf_len == 0)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301758 return -EIO;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001759
1760 total_size = buf_len;
1761
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001762 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05301763 get_fat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
1764 get_fat_cmd.size,
1765 &get_fat_cmd.dma, GFP_ATOMIC);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001766 if (!get_fat_cmd.va) {
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001767 dev_err(&adapter->pdev->dev,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301768 "Memory allocation failure while reading FAT data\n");
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301769 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001770 }
1771
Somnath Kotur311fddc2011-03-16 21:22:43 +00001772 spin_lock_bh(&adapter->mcc_lock);
1773
Somnath Kotur311fddc2011-03-16 21:22:43 +00001774 while (total_size) {
1775 buf_size = min(total_size, (u32)60*1024);
1776 total_size -= buf_size;
1777
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001778 wrb = wrb_from_mccq(adapter);
1779 if (!wrb) {
1780 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001781 goto err;
1782 }
1783 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001784
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001785 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001786 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301787 OPCODE_COMMON_MANAGE_FAT, payload_len,
1788 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001789
1790 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1791 req->read_log_offset = cpu_to_le32(log_offset);
1792 req->read_log_length = cpu_to_le32(buf_size);
1793 req->data_buffer_size = cpu_to_le32(buf_size);
1794
1795 status = be_mcc_notify_wait(adapter);
1796 if (!status) {
1797 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
Kalesh AP03d28ff2014-09-19 15:46:56 +05301798
Somnath Kotur311fddc2011-03-16 21:22:43 +00001799 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301800 resp->data_buffer,
1801 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001802 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001803 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001804 goto err;
1805 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001806 offset += buf_size;
1807 log_offset += buf_size;
1808 }
1809err:
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05301810 dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
1811 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001812 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301813 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001814}
1815
Sathya Perla04b71172011-09-27 13:30:27 -04001816/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301817int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001818{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001819 struct be_mcc_wrb *wrb;
1820 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001821 int status;
1822
Sathya Perla04b71172011-09-27 13:30:27 -04001823 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001824
Sathya Perla04b71172011-09-27 13:30:27 -04001825 wrb = wrb_from_mccq(adapter);
1826 if (!wrb) {
1827 status = -EBUSY;
1828 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001829 }
1830
Sathya Perla04b71172011-09-27 13:30:27 -04001831 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001832
Somnath Kotur106df1e2011-10-27 07:12:13 +00001833 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301834 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1835 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001836 status = be_mcc_notify_wait(adapter);
1837 if (!status) {
1838 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301839
Vasundhara Volam242eb472014-09-12 17:39:15 +05301840 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1841 sizeof(adapter->fw_ver));
1842 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1843 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001844 }
1845err:
1846 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001847 return status;
1848}
1849
Sathya Perlab31c50a2009-09-17 10:30:13 -07001850/* set the EQ delay interval of an EQ to specified value
1851 * Uses async mcc
1852 */
Kalesh APb502ae82014-09-19 15:46:51 +05301853static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1854 struct be_set_eqd *set_eqd, int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001855{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001856 struct be_mcc_wrb *wrb;
1857 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301858 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001859
Sathya Perlab31c50a2009-09-17 10:30:13 -07001860 spin_lock_bh(&adapter->mcc_lock);
1861
1862 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001863 if (!wrb) {
1864 status = -EBUSY;
1865 goto err;
1866 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001867 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001868
Somnath Kotur106df1e2011-10-27 07:12:13 +00001869 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301870 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1871 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001872
Sathya Perla2632baf2013-10-01 16:00:00 +05301873 req->num_eq = cpu_to_le32(num);
1874 for (i = 0; i < num; i++) {
1875 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1876 req->set_eqd[i].phase = 0;
1877 req->set_eqd[i].delay_multiplier =
1878 cpu_to_le32(set_eqd[i].delay_multiplier);
1879 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001880
Suresh Reddyefaa4082015-07-10 05:32:48 -04001881 status = be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001882err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001883 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001884 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001885}
1886
Kalesh AP93676702014-09-12 17:39:20 +05301887int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1888 int num)
1889{
1890 int num_eqs, i = 0;
1891
Suresh Reddyc8ba4ad02015-03-20 06:28:24 -04001892 while (num) {
1893 num_eqs = min(num, 8);
1894 __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
1895 i += num_eqs;
1896 num -= num_eqs;
Kalesh AP93676702014-09-12 17:39:20 +05301897 }
1898
1899 return 0;
1900}
1901
Sathya Perlab31c50a2009-09-17 10:30:13 -07001902/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001903int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Vasundhara Volam435452a2015-03-20 06:28:23 -04001904 u32 num, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001905{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001906 struct be_mcc_wrb *wrb;
1907 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001908 int status;
1909
Sathya Perlab31c50a2009-09-17 10:30:13 -07001910 spin_lock_bh(&adapter->mcc_lock);
1911
1912 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001913 if (!wrb) {
1914 status = -EBUSY;
1915 goto err;
1916 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001917 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001918
Somnath Kotur106df1e2011-10-27 07:12:13 +00001919 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301920 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1921 wrb, NULL);
Vasundhara Volam435452a2015-03-20 06:28:23 -04001922 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001923
1924 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001925 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001926 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301927 memcpy(req->normal_vlan, vtag_array,
1928 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001929
Sathya Perlab31c50a2009-09-17 10:30:13 -07001930 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001931err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001932 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001933 return status;
1934}
1935
Sathya Perlaac34b742015-02-06 08:18:40 -05001936static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001937{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001938 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001939 struct be_dma_mem *mem = &adapter->rx_filter;
1940 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001941 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001942
Sathya Perla8788fdc2009-07-27 22:52:03 +00001943 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001944
Sathya Perlab31c50a2009-09-17 10:30:13 -07001945 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001946 if (!wrb) {
1947 status = -EBUSY;
1948 goto err;
1949 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001950 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001951 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301952 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1953 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001954
Sathya Perla5b8821b2011-08-02 19:57:44 +00001955 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perlaac34b742015-02-06 08:18:40 -05001956 req->if_flags_mask = cpu_to_le32(flags);
1957 req->if_flags = (value == ON) ? req->if_flags_mask : 0;
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001958
Sathya Perlaac34b742015-02-06 08:18:40 -05001959 if (flags & BE_IF_FLAGS_MULTICAST) {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001960 struct netdev_hw_addr *ha;
1961 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001962
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001963 /* Reset mcast promisc mode if already set by setting mask
1964 * and not setting flags field
1965 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001966 req->if_flags_mask |=
1967 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301968 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001969 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001970 netdev_for_each_mc_addr(ha, adapter->netdev)
1971 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1972 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001973
Sathya Perlab6588872015-09-03 07:41:53 -04001974 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001975err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001976 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001977 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001978}
1979
Sathya Perlaac34b742015-02-06 08:18:40 -05001980int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
1981{
1982 struct device *dev = &adapter->pdev->dev;
1983
1984 if ((flags & be_if_cap_flags(adapter)) != flags) {
1985 dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
1986 dev_warn(dev, "Interface is capable of 0x%x flags only\n",
1987 be_if_cap_flags(adapter));
1988 }
1989 flags &= be_if_cap_flags(adapter);
1990
1991 return __be_cmd_rx_filter(adapter, flags, value);
1992}
1993
Sathya Perlab31c50a2009-09-17 10:30:13 -07001994/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001995int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001996{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001997 struct be_mcc_wrb *wrb;
1998 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001999 int status;
2000
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002001 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
2002 CMD_SUBSYSTEM_COMMON))
2003 return -EPERM;
2004
Sathya Perlab31c50a2009-09-17 10:30:13 -07002005 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002006
Sathya Perlab31c50a2009-09-17 10:30:13 -07002007 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002008 if (!wrb) {
2009 status = -EBUSY;
2010 goto err;
2011 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002012 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002013
Somnath Kotur106df1e2011-10-27 07:12:13 +00002014 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302015 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
2016 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002017
Suresh Reddyb29812c2014-09-12 17:39:17 +05302018 req->hdr.version = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002019 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
2020 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
2021
Sathya Perlab31c50a2009-09-17 10:30:13 -07002022 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002023
Sathya Perla713d03942009-11-22 22:02:45 +00002024err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002025 spin_unlock_bh(&adapter->mcc_lock);
Suresh Reddyb29812c2014-09-12 17:39:17 +05302026
2027 if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
2028 return -EOPNOTSUPP;
2029
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002030 return status;
2031}
2032
Sathya Perlab31c50a2009-09-17 10:30:13 -07002033/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00002034int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002035{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002036 struct be_mcc_wrb *wrb;
2037 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002038 int status;
2039
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002040 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2041 CMD_SUBSYSTEM_COMMON))
2042 return -EPERM;
2043
Sathya Perlab31c50a2009-09-17 10:30:13 -07002044 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002045
Sathya Perlab31c50a2009-09-17 10:30:13 -07002046 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002047 if (!wrb) {
2048 status = -EBUSY;
2049 goto err;
2050 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002051 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002052
Somnath Kotur106df1e2011-10-27 07:12:13 +00002053 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302054 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2055 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002056
Sathya Perlab31c50a2009-09-17 10:30:13 -07002057 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002058 if (!status) {
2059 struct be_cmd_resp_get_flow_control *resp =
2060 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302061
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002062 *tx_fc = le16_to_cpu(resp->tx_flow_control);
2063 *rx_fc = le16_to_cpu(resp->rx_flow_control);
2064 }
2065
Sathya Perla713d03942009-11-22 22:02:45 +00002066err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002067 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002068 return status;
2069}
2070
Sathya Perlab31c50a2009-09-17 10:30:13 -07002071/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05302072int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002073{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002074 struct be_mcc_wrb *wrb;
2075 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002076 int status;
2077
Ivan Vecera29849612010-12-14 05:43:19 +00002078 if (mutex_lock_interruptible(&adapter->mbox_lock))
2079 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002080
Sathya Perlab31c50a2009-09-17 10:30:13 -07002081 wrb = wrb_from_mbox(adapter);
2082 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002083
Somnath Kotur106df1e2011-10-27 07:12:13 +00002084 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302085 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2086 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002087
Sathya Perlab31c50a2009-09-17 10:30:13 -07002088 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002089 if (!status) {
2090 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302091
Kalesh APe97e3cd2014-07-17 16:20:26 +05302092 adapter->port_num = le32_to_cpu(resp->phys_port);
2093 adapter->function_mode = le32_to_cpu(resp->function_mode);
2094 adapter->function_caps = le32_to_cpu(resp->function_caps);
2095 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302096 dev_info(&adapter->pdev->dev,
2097 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2098 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002099 }
2100
Ivan Vecera29849612010-12-14 05:43:19 +00002101 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002102 return status;
2103}
sarveshwarb14074ea2009-08-05 13:05:24 -07002104
Sathya Perlab31c50a2009-09-17 10:30:13 -07002105/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002106int be_cmd_reset_function(struct be_adapter *adapter)
2107{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002108 struct be_mcc_wrb *wrb;
2109 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002110 int status;
2111
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002112 if (lancer_chip(adapter)) {
Sathya Perla9fa465c2015-02-23 04:20:13 -05002113 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2114 adapter->db + SLIPORT_CONTROL_OFFSET);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002115 status = lancer_wait_ready(adapter);
Sathya Perla9fa465c2015-02-23 04:20:13 -05002116 if (status)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002117 dev_err(&adapter->pdev->dev,
2118 "Adapter in non recoverable error\n");
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002119 return status;
2120 }
2121
Ivan Vecera29849612010-12-14 05:43:19 +00002122 if (mutex_lock_interruptible(&adapter->mbox_lock))
2123 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002124
Sathya Perlab31c50a2009-09-17 10:30:13 -07002125 wrb = wrb_from_mbox(adapter);
2126 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002127
Somnath Kotur106df1e2011-10-27 07:12:13 +00002128 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302129 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2130 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002131
Sathya Perlab31c50a2009-09-17 10:30:13 -07002132 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002133
Ivan Vecera29849612010-12-14 05:43:19 +00002134 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002135 return status;
2136}
Ajit Khaparde84517482009-09-04 03:12:16 +00002137
Suresh Reddy594ad542013-04-25 23:03:20 +00002138int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002139 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002140{
2141 struct be_mcc_wrb *wrb;
2142 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002143 int status;
2144
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302145 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2146 return 0;
2147
Kalesh APb51aa362014-05-09 13:29:19 +05302148 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002149
Kalesh APb51aa362014-05-09 13:29:19 +05302150 wrb = wrb_from_mccq(adapter);
2151 if (!wrb) {
2152 status = -EBUSY;
2153 goto err;
2154 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002155 req = embedded_payload(wrb);
2156
Somnath Kotur106df1e2011-10-27 07:12:13 +00002157 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302158 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002159
2160 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002161 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002162 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002163
Kalesh APb51aa362014-05-09 13:29:19 +05302164 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002165 req->hdr.version = 1;
2166
Sathya Perla3abcded2010-10-03 22:12:27 -07002167 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302168 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002169 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2170
Kalesh APb51aa362014-05-09 13:29:19 +05302171 status = be_mcc_notify_wait(adapter);
2172err:
2173 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002174 return status;
2175}
2176
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002177/* Uses sync mcc */
2178int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302179 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002180{
2181 struct be_mcc_wrb *wrb;
2182 struct be_cmd_req_enable_disable_beacon *req;
2183 int status;
2184
2185 spin_lock_bh(&adapter->mcc_lock);
2186
2187 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002188 if (!wrb) {
2189 status = -EBUSY;
2190 goto err;
2191 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002192 req = embedded_payload(wrb);
2193
Somnath Kotur106df1e2011-10-27 07:12:13 +00002194 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302195 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2196 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002197
2198 req->port_num = port_num;
2199 req->beacon_state = state;
2200 req->beacon_duration = bcn;
2201 req->status_duration = sts;
2202
2203 status = be_mcc_notify_wait(adapter);
2204
Sathya Perla713d03942009-11-22 22:02:45 +00002205err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002206 spin_unlock_bh(&adapter->mcc_lock);
2207 return status;
2208}
2209
2210/* Uses sync mcc */
2211int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2212{
2213 struct be_mcc_wrb *wrb;
2214 struct be_cmd_req_get_beacon_state *req;
2215 int status;
2216
2217 spin_lock_bh(&adapter->mcc_lock);
2218
2219 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002220 if (!wrb) {
2221 status = -EBUSY;
2222 goto err;
2223 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002224 req = embedded_payload(wrb);
2225
Somnath Kotur106df1e2011-10-27 07:12:13 +00002226 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302227 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2228 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002229
2230 req->port_num = port_num;
2231
2232 status = be_mcc_notify_wait(adapter);
2233 if (!status) {
2234 struct be_cmd_resp_get_beacon_state *resp =
2235 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302236
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002237 *state = resp->beacon_state;
2238 }
2239
Sathya Perla713d03942009-11-22 22:02:45 +00002240err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002241 spin_unlock_bh(&adapter->mcc_lock);
2242 return status;
2243}
2244
Mark Leonarde36edd92014-09-12 17:39:18 +05302245/* Uses sync mcc */
2246int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2247 u8 page_num, u8 *data)
2248{
2249 struct be_dma_mem cmd;
2250 struct be_mcc_wrb *wrb;
2251 struct be_cmd_req_port_type *req;
2252 int status;
2253
2254 if (page_num > TR_PAGE_A2)
2255 return -EINVAL;
2256
2257 cmd.size = sizeof(struct be_cmd_resp_port_type);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302258 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
2259 GFP_ATOMIC);
Mark Leonarde36edd92014-09-12 17:39:18 +05302260 if (!cmd.va) {
2261 dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2262 return -ENOMEM;
2263 }
Mark Leonarde36edd92014-09-12 17:39:18 +05302264
2265 spin_lock_bh(&adapter->mcc_lock);
2266
2267 wrb = wrb_from_mccq(adapter);
2268 if (!wrb) {
2269 status = -EBUSY;
2270 goto err;
2271 }
2272 req = cmd.va;
2273
2274 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2275 OPCODE_COMMON_READ_TRANSRECV_DATA,
2276 cmd.size, wrb, &cmd);
2277
2278 req->port = cpu_to_le32(adapter->hba_port_num);
2279 req->page_num = cpu_to_le32(page_num);
2280 status = be_mcc_notify_wait(adapter);
2281 if (!status) {
2282 struct be_cmd_resp_port_type *resp = cmd.va;
2283
2284 memcpy(data, resp->page_data, PAGE_DATA_LEN);
2285 }
2286err:
2287 spin_unlock_bh(&adapter->mcc_lock);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302288 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Mark Leonarde36edd92014-09-12 17:39:18 +05302289 return status;
2290}
2291
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002292int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002293 u32 data_size, u32 data_offset,
2294 const char *obj_name, u32 *data_written,
2295 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002296{
2297 struct be_mcc_wrb *wrb;
2298 struct lancer_cmd_req_write_object *req;
2299 struct lancer_cmd_resp_write_object *resp;
2300 void *ctxt = NULL;
2301 int status;
2302
2303 spin_lock_bh(&adapter->mcc_lock);
2304 adapter->flash_status = 0;
2305
2306 wrb = wrb_from_mccq(adapter);
2307 if (!wrb) {
2308 status = -EBUSY;
2309 goto err_unlock;
2310 }
2311
2312 req = embedded_payload(wrb);
2313
Somnath Kotur106df1e2011-10-27 07:12:13 +00002314 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302315 OPCODE_COMMON_WRITE_OBJECT,
2316 sizeof(struct lancer_cmd_req_write_object), wrb,
2317 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002318
2319 ctxt = &req->context;
2320 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302321 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002322
2323 if (data_size == 0)
2324 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302325 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002326 else
2327 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302328 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002329
2330 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2331 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302332 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002333 req->descriptor_count = cpu_to_le32(1);
2334 req->buf_len = cpu_to_le32(data_size);
2335 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302336 sizeof(struct lancer_cmd_req_write_object))
2337 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002338 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2339 sizeof(struct lancer_cmd_req_write_object)));
2340
Suresh Reddyefaa4082015-07-10 05:32:48 -04002341 status = be_mcc_notify(adapter);
2342 if (status)
2343 goto err_unlock;
2344
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002345 spin_unlock_bh(&adapter->mcc_lock);
2346
Suresh Reddy5eeff632014-01-06 13:02:24 +05302347 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002348 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302349 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002350 else
2351 status = adapter->flash_status;
2352
2353 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002354 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002355 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002356 *change_status = resp->change_status;
2357 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002358 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002359 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002360
2361 return status;
2362
2363err_unlock:
2364 spin_unlock_bh(&adapter->mcc_lock);
2365 return status;
2366}
2367
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302368int be_cmd_query_cable_type(struct be_adapter *adapter)
2369{
2370 u8 page_data[PAGE_DATA_LEN];
2371 int status;
2372
2373 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2374 page_data);
2375 if (!status) {
2376 switch (adapter->phy.interface_type) {
2377 case PHY_TYPE_QSFP:
2378 adapter->phy.cable_type =
2379 page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
2380 break;
2381 case PHY_TYPE_SFP_PLUS_10GB:
2382 adapter->phy.cable_type =
2383 page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
2384 break;
2385 default:
2386 adapter->phy.cable_type = 0;
2387 break;
2388 }
2389 }
2390 return status;
2391}
2392
Vasundhara Volam21252372015-02-06 08:18:42 -05002393int be_cmd_query_sfp_info(struct be_adapter *adapter)
2394{
2395 u8 page_data[PAGE_DATA_LEN];
2396 int status;
2397
2398 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2399 page_data);
2400 if (!status) {
2401 strlcpy(adapter->phy.vendor_name, page_data +
2402 SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
2403 strlcpy(adapter->phy.vendor_pn,
2404 page_data + SFP_VENDOR_PN_OFFSET,
2405 SFP_VENDOR_NAME_LEN - 1);
2406 }
2407
2408 return status;
2409}
2410
Kalesh APf0613382014-08-01 17:47:32 +05302411int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
2412{
2413 struct lancer_cmd_req_delete_object *req;
2414 struct be_mcc_wrb *wrb;
2415 int status;
2416
2417 spin_lock_bh(&adapter->mcc_lock);
2418
2419 wrb = wrb_from_mccq(adapter);
2420 if (!wrb) {
2421 status = -EBUSY;
2422 goto err;
2423 }
2424
2425 req = embedded_payload(wrb);
2426
2427 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2428 OPCODE_COMMON_DELETE_OBJECT,
2429 sizeof(*req), wrb, NULL);
2430
Vasundhara Volam242eb472014-09-12 17:39:15 +05302431 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302432
2433 status = be_mcc_notify_wait(adapter);
2434err:
2435 spin_unlock_bh(&adapter->mcc_lock);
2436 return status;
2437}
2438
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002439int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302440 u32 data_size, u32 data_offset, const char *obj_name,
2441 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002442{
2443 struct be_mcc_wrb *wrb;
2444 struct lancer_cmd_req_read_object *req;
2445 struct lancer_cmd_resp_read_object *resp;
2446 int status;
2447
2448 spin_lock_bh(&adapter->mcc_lock);
2449
2450 wrb = wrb_from_mccq(adapter);
2451 if (!wrb) {
2452 status = -EBUSY;
2453 goto err_unlock;
2454 }
2455
2456 req = embedded_payload(wrb);
2457
2458 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302459 OPCODE_COMMON_READ_OBJECT,
2460 sizeof(struct lancer_cmd_req_read_object), wrb,
2461 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002462
2463 req->desired_read_len = cpu_to_le32(data_size);
2464 req->read_offset = cpu_to_le32(data_offset);
2465 strcpy(req->object_name, obj_name);
2466 req->descriptor_count = cpu_to_le32(1);
2467 req->buf_len = cpu_to_le32(data_size);
2468 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2469 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2470
2471 status = be_mcc_notify_wait(adapter);
2472
2473 resp = embedded_payload(wrb);
2474 if (!status) {
2475 *data_read = le32_to_cpu(resp->actual_read_len);
2476 *eof = le32_to_cpu(resp->eof);
2477 } else {
2478 *addn_status = resp->additional_status;
2479 }
2480
2481err_unlock:
2482 spin_unlock_bh(&adapter->mcc_lock);
2483 return status;
2484}
2485
Ajit Khaparde84517482009-09-04 03:12:16 +00002486int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002487 u32 flash_type, u32 flash_opcode, u32 img_offset,
2488 u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002489{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002490 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002491 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002492 int status;
2493
Sathya Perlab31c50a2009-09-17 10:30:13 -07002494 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002495 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002496
2497 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002498 if (!wrb) {
2499 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002500 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002501 }
2502 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002503
Somnath Kotur106df1e2011-10-27 07:12:13 +00002504 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302505 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2506 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002507
2508 req->params.op_type = cpu_to_le32(flash_type);
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002509 if (flash_type == OPTYPE_OFFSET_SPECIFIED)
2510 req->params.offset = cpu_to_le32(img_offset);
2511
Ajit Khaparde84517482009-09-04 03:12:16 +00002512 req->params.op_code = cpu_to_le32(flash_opcode);
2513 req->params.data_buf_size = cpu_to_le32(buf_size);
2514
Suresh Reddyefaa4082015-07-10 05:32:48 -04002515 status = be_mcc_notify(adapter);
2516 if (status)
2517 goto err_unlock;
2518
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002519 spin_unlock_bh(&adapter->mcc_lock);
2520
Suresh Reddy5eeff632014-01-06 13:02:24 +05302521 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2522 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302523 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002524 else
2525 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002526
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002527 return status;
2528
2529err_unlock:
2530 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002531 return status;
2532}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002533
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002534int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002535 u16 img_optype, u32 img_offset, u32 crc_offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002536{
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002537 struct be_cmd_read_flash_crc *req;
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002538 struct be_mcc_wrb *wrb;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002539 int status;
2540
2541 spin_lock_bh(&adapter->mcc_lock);
2542
2543 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002544 if (!wrb) {
2545 status = -EBUSY;
2546 goto err;
2547 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002548 req = embedded_payload(wrb);
2549
Somnath Kotur106df1e2011-10-27 07:12:13 +00002550 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002551 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2552 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002553
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002554 req->params.op_type = cpu_to_le32(img_optype);
2555 if (img_optype == OPTYPE_OFFSET_SPECIFIED)
2556 req->params.offset = cpu_to_le32(img_offset + crc_offset);
2557 else
2558 req->params.offset = cpu_to_le32(crc_offset);
2559
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002560 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002561 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002562
2563 status = be_mcc_notify_wait(adapter);
2564 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002565 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002566
Sathya Perla713d03942009-11-22 22:02:45 +00002567err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002568 spin_unlock_bh(&adapter->mcc_lock);
2569 return status;
2570}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002571
Dan Carpenterc196b022010-05-26 04:47:39 +00002572int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302573 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002574{
2575 struct be_mcc_wrb *wrb;
2576 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002577 int status;
2578
2579 spin_lock_bh(&adapter->mcc_lock);
2580
2581 wrb = wrb_from_mccq(adapter);
2582 if (!wrb) {
2583 status = -EBUSY;
2584 goto err;
2585 }
2586 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002587
Somnath Kotur106df1e2011-10-27 07:12:13 +00002588 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302589 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2590 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002591 memcpy(req->magic_mac, mac, ETH_ALEN);
2592
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002593 status = be_mcc_notify_wait(adapter);
2594
2595err:
2596 spin_unlock_bh(&adapter->mcc_lock);
2597 return status;
2598}
Suresh Rff33a6e2009-12-03 16:15:52 -08002599
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002600int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2601 u8 loopback_type, u8 enable)
2602{
2603 struct be_mcc_wrb *wrb;
2604 struct be_cmd_req_set_lmode *req;
2605 int status;
2606
2607 spin_lock_bh(&adapter->mcc_lock);
2608
2609 wrb = wrb_from_mccq(adapter);
2610 if (!wrb) {
2611 status = -EBUSY;
Suresh Reddy9c855972015-07-10 05:32:50 -04002612 goto err_unlock;
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002613 }
2614
2615 req = embedded_payload(wrb);
2616
Somnath Kotur106df1e2011-10-27 07:12:13 +00002617 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302618 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2619 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002620
2621 req->src_port = port_num;
2622 req->dest_port = port_num;
2623 req->loopback_type = loopback_type;
2624 req->loopback_state = enable;
2625
Suresh Reddy9c855972015-07-10 05:32:50 -04002626 status = be_mcc_notify(adapter);
2627 if (status)
2628 goto err_unlock;
2629
2630 spin_unlock_bh(&adapter->mcc_lock);
2631
2632 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2633 msecs_to_jiffies(SET_LB_MODE_TIMEOUT)))
2634 status = -ETIMEDOUT;
2635
2636 return status;
2637
2638err_unlock:
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002639 spin_unlock_bh(&adapter->mcc_lock);
2640 return status;
2641}
2642
Suresh Rff33a6e2009-12-03 16:15:52 -08002643int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302644 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2645 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002646{
2647 struct be_mcc_wrb *wrb;
2648 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302649 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002650 int status;
2651
2652 spin_lock_bh(&adapter->mcc_lock);
2653
2654 wrb = wrb_from_mccq(adapter);
2655 if (!wrb) {
2656 status = -EBUSY;
2657 goto err;
2658 }
2659
2660 req = embedded_payload(wrb);
2661
Somnath Kotur106df1e2011-10-27 07:12:13 +00002662 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302663 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2664 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002665
Suresh Reddy5eeff632014-01-06 13:02:24 +05302666 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002667 req->pattern = cpu_to_le64(pattern);
2668 req->src_port = cpu_to_le32(port_num);
2669 req->dest_port = cpu_to_le32(port_num);
2670 req->pkt_size = cpu_to_le32(pkt_size);
2671 req->num_pkts = cpu_to_le32(num_pkts);
2672 req->loopback_type = cpu_to_le32(loopback_type);
2673
Suresh Reddyefaa4082015-07-10 05:32:48 -04002674 status = be_mcc_notify(adapter);
2675 if (status)
2676 goto err;
Suresh Rff33a6e2009-12-03 16:15:52 -08002677
Suresh Reddy5eeff632014-01-06 13:02:24 +05302678 spin_unlock_bh(&adapter->mcc_lock);
2679
2680 wait_for_completion(&adapter->et_cmd_compl);
2681 resp = embedded_payload(wrb);
2682 status = le32_to_cpu(resp->status);
2683
2684 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002685err:
2686 spin_unlock_bh(&adapter->mcc_lock);
2687 return status;
2688}
2689
2690int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302691 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002692{
2693 struct be_mcc_wrb *wrb;
2694 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002695 int status;
2696 int i, j = 0;
2697
2698 spin_lock_bh(&adapter->mcc_lock);
2699
2700 wrb = wrb_from_mccq(adapter);
2701 if (!wrb) {
2702 status = -EBUSY;
2703 goto err;
2704 }
2705 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002706 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302707 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2708 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002709
2710 req->pattern = cpu_to_le64(pattern);
2711 req->byte_count = cpu_to_le32(byte_cnt);
2712 for (i = 0; i < byte_cnt; i++) {
2713 req->snd_buff[i] = (u8)(pattern >> (j*8));
2714 j++;
2715 if (j > 7)
2716 j = 0;
2717 }
2718
2719 status = be_mcc_notify_wait(adapter);
2720
2721 if (!status) {
2722 struct be_cmd_resp_ddrdma_test *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05302723
Suresh Rff33a6e2009-12-03 16:15:52 -08002724 resp = cmd->va;
2725 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
Kalesh APcd3307aa2014-09-19 15:47:02 +05302726 resp->snd_err) {
Suresh Rff33a6e2009-12-03 16:15:52 -08002727 status = -1;
2728 }
2729 }
2730
2731err:
2732 spin_unlock_bh(&adapter->mcc_lock);
2733 return status;
2734}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002735
Dan Carpenterc196b022010-05-26 04:47:39 +00002736int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302737 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002738{
2739 struct be_mcc_wrb *wrb;
2740 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002741 int status;
2742
2743 spin_lock_bh(&adapter->mcc_lock);
2744
2745 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002746 if (!wrb) {
2747 status = -EBUSY;
2748 goto err;
2749 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002750 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002751
Somnath Kotur106df1e2011-10-27 07:12:13 +00002752 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302753 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2754 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002755
2756 status = be_mcc_notify_wait(adapter);
2757
Ajit Khapardee45ff012011-02-04 17:18:28 +00002758err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002759 spin_unlock_bh(&adapter->mcc_lock);
2760 return status;
2761}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002762
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002763int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002764{
2765 struct be_mcc_wrb *wrb;
2766 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002767 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002768 int status;
2769
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002770 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2771 CMD_SUBSYSTEM_COMMON))
2772 return -EPERM;
2773
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002774 spin_lock_bh(&adapter->mcc_lock);
2775
2776 wrb = wrb_from_mccq(adapter);
2777 if (!wrb) {
2778 status = -EBUSY;
2779 goto err;
2780 }
Sathya Perla306f1342011-08-02 19:57:45 +00002781 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302782 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
2783 GFP_ATOMIC);
Sathya Perla306f1342011-08-02 19:57:45 +00002784 if (!cmd.va) {
2785 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2786 status = -ENOMEM;
2787 goto err;
2788 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002789
Sathya Perla306f1342011-08-02 19:57:45 +00002790 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002791
Somnath Kotur106df1e2011-10-27 07:12:13 +00002792 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302793 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2794 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002795
2796 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002797 if (!status) {
2798 struct be_phy_info *resp_phy_info =
2799 cmd.va + sizeof(struct be_cmd_req_hdr);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302800
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002801 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2802 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002803 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002804 adapter->phy.auto_speeds_supported =
2805 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2806 adapter->phy.fixed_speeds_supported =
2807 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2808 adapter->phy.misc_params =
2809 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302810
2811 if (BE2_chip(adapter)) {
2812 adapter->phy.fixed_speeds_supported =
2813 BE_SUPPORTED_SPEED_10GBPS |
2814 BE_SUPPORTED_SPEED_1GBPS;
2815 }
Sathya Perla306f1342011-08-02 19:57:45 +00002816 }
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302817 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002818err:
2819 spin_unlock_bh(&adapter->mcc_lock);
2820 return status;
2821}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002822
Lad, Prabhakarbc0ee162015-02-05 15:24:43 +00002823static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
Ajit Khapardee1d18732010-07-23 01:52:13 +00002824{
2825 struct be_mcc_wrb *wrb;
2826 struct be_cmd_req_set_qos *req;
2827 int status;
2828
2829 spin_lock_bh(&adapter->mcc_lock);
2830
2831 wrb = wrb_from_mccq(adapter);
2832 if (!wrb) {
2833 status = -EBUSY;
2834 goto err;
2835 }
2836
2837 req = embedded_payload(wrb);
2838
Somnath Kotur106df1e2011-10-27 07:12:13 +00002839 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302840 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002841
2842 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002843 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2844 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002845
2846 status = be_mcc_notify_wait(adapter);
2847
2848err:
2849 spin_unlock_bh(&adapter->mcc_lock);
2850 return status;
2851}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002852
2853int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2854{
2855 struct be_mcc_wrb *wrb;
2856 struct be_cmd_req_cntl_attribs *req;
2857 struct be_cmd_resp_cntl_attribs *resp;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +05302858 int status, i;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002859 int payload_len = max(sizeof(*req), sizeof(*resp));
2860 struct mgmt_controller_attrib *attribs;
2861 struct be_dma_mem attribs_cmd;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +05302862 u32 *serial_num;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002863
Suresh Reddyd98ef502013-04-25 00:56:55 +00002864 if (mutex_lock_interruptible(&adapter->mbox_lock))
2865 return -1;
2866
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002867 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2868 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302869 attribs_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
2870 attribs_cmd.size,
2871 &attribs_cmd.dma, GFP_ATOMIC);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002872 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302873 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002874 status = -ENOMEM;
2875 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002876 }
2877
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002878 wrb = wrb_from_mbox(adapter);
2879 if (!wrb) {
2880 status = -EBUSY;
2881 goto err;
2882 }
2883 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002884
Somnath Kotur106df1e2011-10-27 07:12:13 +00002885 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302886 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2887 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002888
2889 status = be_mbox_notify_wait(adapter);
2890 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002891 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002892 adapter->hba_port_num = attribs->hba_attribs.phy_port;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +05302893 serial_num = attribs->hba_attribs.controller_serial_number;
2894 for (i = 0; i < CNTL_SERIAL_NUM_WORDS; i++)
2895 adapter->serial_num[i] = le32_to_cpu(serial_num[i]) &
2896 (BIT_MASK(16) - 1);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002897 }
2898
2899err:
2900 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002901 if (attribs_cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05302902 dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
2903 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002904 return status;
2905}
Sathya Perla2e588f82011-03-11 02:49:26 +00002906
2907/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002908int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002909{
2910 struct be_mcc_wrb *wrb;
2911 struct be_cmd_req_set_func_cap *req;
2912 int status;
2913
2914 if (mutex_lock_interruptible(&adapter->mbox_lock))
2915 return -1;
2916
2917 wrb = wrb_from_mbox(adapter);
2918 if (!wrb) {
2919 status = -EBUSY;
2920 goto err;
2921 }
2922
2923 req = embedded_payload(wrb);
2924
Somnath Kotur106df1e2011-10-27 07:12:13 +00002925 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302926 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2927 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002928
2929 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2930 CAPABILITY_BE3_NATIVE_ERX_API);
2931 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2932
2933 status = be_mbox_notify_wait(adapter);
2934 if (!status) {
2935 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302936
Sathya Perla2e588f82011-03-11 02:49:26 +00002937 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2938 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002939 if (!adapter->be3_native)
2940 dev_warn(&adapter->pdev->dev,
2941 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002942 }
2943err:
2944 mutex_unlock(&adapter->mbox_lock);
2945 return status;
2946}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002947
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002948/* Get privilege(s) for a function */
2949int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2950 u32 domain)
2951{
2952 struct be_mcc_wrb *wrb;
2953 struct be_cmd_req_get_fn_privileges *req;
2954 int status;
2955
2956 spin_lock_bh(&adapter->mcc_lock);
2957
2958 wrb = wrb_from_mccq(adapter);
2959 if (!wrb) {
2960 status = -EBUSY;
2961 goto err;
2962 }
2963
2964 req = embedded_payload(wrb);
2965
2966 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2967 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2968 wrb, NULL);
2969
2970 req->hdr.domain = domain;
2971
2972 status = be_mcc_notify_wait(adapter);
2973 if (!status) {
2974 struct be_cmd_resp_get_fn_privileges *resp =
2975 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302976
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002977 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302978
2979 /* In UMC mode FW does not return right privileges.
2980 * Override with correct privilege equivalent to PF.
2981 */
2982 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2983 be_physfn(adapter))
2984 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002985 }
2986
2987err:
2988 spin_unlock_bh(&adapter->mcc_lock);
2989 return status;
2990}
2991
Sathya Perla04a06022013-07-23 15:25:00 +05302992/* Set privilege(s) for a function */
2993int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2994 u32 domain)
2995{
2996 struct be_mcc_wrb *wrb;
2997 struct be_cmd_req_set_fn_privileges *req;
2998 int status;
2999
3000 spin_lock_bh(&adapter->mcc_lock);
3001
3002 wrb = wrb_from_mccq(adapter);
3003 if (!wrb) {
3004 status = -EBUSY;
3005 goto err;
3006 }
3007
3008 req = embedded_payload(wrb);
3009 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3010 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
3011 wrb, NULL);
3012 req->hdr.domain = domain;
3013 if (lancer_chip(adapter))
3014 req->privileges_lancer = cpu_to_le32(privileges);
3015 else
3016 req->privileges = cpu_to_le32(privileges);
3017
3018 status = be_mcc_notify_wait(adapter);
3019err:
3020 spin_unlock_bh(&adapter->mcc_lock);
3021 return status;
3022}
3023
Sathya Perla5a712c12013-07-23 15:24:59 +05303024/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
3025 * pmac_id_valid: false => pmac_id or MAC address is requested.
3026 * If pmac_id is returned, pmac_id_valid is returned as true
3027 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003028int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303029 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
3030 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003031{
3032 struct be_mcc_wrb *wrb;
3033 struct be_cmd_req_get_mac_list *req;
3034 int status;
3035 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003036 struct be_dma_mem get_mac_list_cmd;
3037 int i;
3038
3039 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
3040 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303041 get_mac_list_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
3042 get_mac_list_cmd.size,
3043 &get_mac_list_cmd.dma,
3044 GFP_ATOMIC);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003045
3046 if (!get_mac_list_cmd.va) {
3047 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303048 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003049 return -ENOMEM;
3050 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003051
3052 spin_lock_bh(&adapter->mcc_lock);
3053
3054 wrb = wrb_from_mccq(adapter);
3055 if (!wrb) {
3056 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003057 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003058 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003059
3060 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003061
3062 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00003063 OPCODE_COMMON_GET_MAC_LIST,
3064 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003065 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003066 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05303067 if (*pmac_id_valid) {
3068 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05303069 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05303070 req->perm_override = 0;
3071 } else {
3072 req->perm_override = 1;
3073 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003074
3075 status = be_mcc_notify_wait(adapter);
3076 if (!status) {
3077 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003078 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05303079
3080 if (*pmac_id_valid) {
3081 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
3082 ETH_ALEN);
3083 goto out;
3084 }
3085
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003086 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3087 /* Mac list returned could contain one or more active mac_ids
Joe Perchesdbedd442015-03-06 20:49:12 -08003088 * or one or more true or pseudo permanent mac addresses.
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003089 * If an active mac_id is present, return first active mac_id
3090 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003091 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003092 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003093 struct get_list_macaddr *mac_entry;
3094 u16 mac_addr_size;
3095 u32 mac_id;
3096
3097 mac_entry = &resp->macaddr_list[i];
3098 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3099 /* mac_id is a 32 bit value and mac_addr size
3100 * is 6 bytes
3101 */
3102 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05303103 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003104 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3105 *pmac_id = le32_to_cpu(mac_id);
3106 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003107 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003108 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003109 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05303110 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003111 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303112 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003113 }
3114
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003115out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003116 spin_unlock_bh(&adapter->mcc_lock);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303117 dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
3118 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003119 return status;
3120}
3121
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303122int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3123 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05303124{
Suresh Reddyb188f092014-01-15 13:23:39 +05303125 if (!active)
3126 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3127 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303128 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05303129 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05303130 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303131 else
3132 /* Fetch the MAC address using pmac_id */
3133 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05303134 &curr_pmac_id,
3135 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05303136}
3137
Sathya Perla95046b92013-07-23 15:25:02 +05303138int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
3139{
3140 int status;
3141 bool pmac_valid = false;
3142
Joe Perchesc7bf7162015-03-02 19:54:47 -08003143 eth_zero_addr(mac);
Sathya Perla95046b92013-07-23 15:25:02 +05303144
Sathya Perla3175d8c2013-07-23 15:25:03 +05303145 if (BEx_chip(adapter)) {
3146 if (be_physfn(adapter))
3147 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
3148 0);
3149 else
3150 status = be_cmd_mac_addr_query(adapter, mac, false,
3151 adapter->if_handle, 0);
3152 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05303153 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05303154 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303155 }
3156
Sathya Perla95046b92013-07-23 15:25:02 +05303157 return status;
3158}
3159
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003160/* Uses synchronous MCCQ */
3161int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3162 u8 mac_count, u32 domain)
3163{
3164 struct be_mcc_wrb *wrb;
3165 struct be_cmd_req_set_mac_list *req;
3166 int status;
3167 struct be_dma_mem cmd;
3168
3169 memset(&cmd, 0, sizeof(struct be_dma_mem));
3170 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303171 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3172 GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00003173 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003174 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003175
3176 spin_lock_bh(&adapter->mcc_lock);
3177
3178 wrb = wrb_from_mccq(adapter);
3179 if (!wrb) {
3180 status = -EBUSY;
3181 goto err;
3182 }
3183
3184 req = cmd.va;
3185 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303186 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3187 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003188
3189 req->hdr.domain = domain;
3190 req->mac_count = mac_count;
3191 if (mac_count)
3192 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3193
3194 status = be_mcc_notify_wait(adapter);
3195
3196err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303197 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003198 spin_unlock_bh(&adapter->mcc_lock);
3199 return status;
3200}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003201
Sathya Perla3175d8c2013-07-23 15:25:03 +05303202/* Wrapper to delete any active MACs and provision the new mac.
3203 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3204 * current list are active.
3205 */
3206int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3207{
3208 bool active_mac = false;
3209 u8 old_mac[ETH_ALEN];
3210 u32 pmac_id;
3211 int status;
3212
3213 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303214 &pmac_id, if_id, dom);
3215
Sathya Perla3175d8c2013-07-23 15:25:03 +05303216 if (!status && active_mac)
3217 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3218
3219 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3220}
3221
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003222int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Kalesh APe7bcbd72015-05-06 05:30:32 -04003223 u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003224{
3225 struct be_mcc_wrb *wrb;
3226 struct be_cmd_req_set_hsw_config *req;
3227 void *ctxt;
3228 int status;
3229
3230 spin_lock_bh(&adapter->mcc_lock);
3231
3232 wrb = wrb_from_mccq(adapter);
3233 if (!wrb) {
3234 status = -EBUSY;
3235 goto err;
3236 }
3237
3238 req = embedded_payload(wrb);
3239 ctxt = &req->context;
3240
3241 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303242 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3243 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003244
3245 req->hdr.domain = domain;
3246 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3247 if (pvid) {
3248 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3249 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3250 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003251 if (!BEx_chip(adapter) && hsw_mode) {
3252 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3253 ctxt, adapter->hba_port_num);
3254 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3255 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3256 ctxt, hsw_mode);
3257 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003258
Kalesh APe7bcbd72015-05-06 05:30:32 -04003259 /* Enable/disable both mac and vlan spoof checking */
3260 if (!BEx_chip(adapter) && spoofchk) {
3261 AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
3262 ctxt, spoofchk);
3263 AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
3264 ctxt, spoofchk);
3265 }
3266
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003267 be_dws_cpu_to_le(req->context, sizeof(req->context));
3268 status = be_mcc_notify_wait(adapter);
3269
3270err:
3271 spin_unlock_bh(&adapter->mcc_lock);
3272 return status;
3273}
3274
3275/* Get Hyper switch config */
3276int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Kalesh APe7bcbd72015-05-06 05:30:32 -04003277 u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003278{
3279 struct be_mcc_wrb *wrb;
3280 struct be_cmd_req_get_hsw_config *req;
3281 void *ctxt;
3282 int status;
3283 u16 vid;
3284
3285 spin_lock_bh(&adapter->mcc_lock);
3286
3287 wrb = wrb_from_mccq(adapter);
3288 if (!wrb) {
3289 status = -EBUSY;
3290 goto err;
3291 }
3292
3293 req = embedded_payload(wrb);
3294 ctxt = &req->context;
3295
3296 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303297 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3298 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003299
3300 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003301 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3302 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003303 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003304
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303305 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003306 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3307 ctxt, adapter->hba_port_num);
3308 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3309 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003310 be_dws_cpu_to_le(req->context, sizeof(req->context));
3311
3312 status = be_mcc_notify_wait(adapter);
3313 if (!status) {
3314 struct be_cmd_resp_get_hsw_config *resp =
3315 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303316
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303317 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003318 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303319 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003320 if (pvid)
3321 *pvid = le16_to_cpu(vid);
3322 if (mode)
3323 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3324 port_fwd_type, &resp->context);
Kalesh APe7bcbd72015-05-06 05:30:32 -04003325 if (spoofchk)
3326 *spoofchk =
3327 AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3328 spoofchk, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003329 }
3330
3331err:
3332 spin_unlock_bh(&adapter->mcc_lock);
3333 return status;
3334}
3335
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003336static bool be_is_wol_excluded(struct be_adapter *adapter)
3337{
3338 struct pci_dev *pdev = adapter->pdev;
3339
Kalesh AP18c57c72015-05-06 05:30:38 -04003340 if (be_virtfn(adapter))
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003341 return true;
3342
3343 switch (pdev->subsystem_device) {
3344 case OC_SUBSYS_DEVICE_ID1:
3345 case OC_SUBSYS_DEVICE_ID2:
3346 case OC_SUBSYS_DEVICE_ID3:
3347 case OC_SUBSYS_DEVICE_ID4:
3348 return true;
3349 default:
3350 return false;
3351 }
3352}
3353
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003354int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3355{
3356 struct be_mcc_wrb *wrb;
3357 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303358 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003359 struct be_dma_mem cmd;
3360
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003361 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3362 CMD_SUBSYSTEM_ETH))
3363 return -EPERM;
3364
Suresh Reddy76a9e082014-01-15 13:23:40 +05303365 if (be_is_wol_excluded(adapter))
3366 return status;
3367
Suresh Reddyd98ef502013-04-25 00:56:55 +00003368 if (mutex_lock_interruptible(&adapter->mbox_lock))
3369 return -1;
3370
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003371 memset(&cmd, 0, sizeof(struct be_dma_mem));
3372 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303373 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3374 GFP_ATOMIC);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003375 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303376 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003377 status = -ENOMEM;
3378 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003379 }
3380
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003381 wrb = wrb_from_mbox(adapter);
3382 if (!wrb) {
3383 status = -EBUSY;
3384 goto err;
3385 }
3386
3387 req = cmd.va;
3388
3389 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3390 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303391 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003392
3393 req->hdr.version = 1;
3394 req->query_options = BE_GET_WOL_CAP;
3395
3396 status = be_mbox_notify_wait(adapter);
3397 if (!status) {
3398 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303399
Kalesh AP504fbf12014-09-19 15:47:00 +05303400 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003401
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003402 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303403 if (adapter->wol_cap & BE_WOL_CAP)
3404 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003405 }
3406err:
3407 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003408 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303409 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
3410 cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003411 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003412
3413}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303414
3415int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3416{
3417 struct be_dma_mem extfat_cmd;
3418 struct be_fat_conf_params *cfgs;
3419 int status;
3420 int i, j;
3421
3422 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3423 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303424 extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
3425 extfat_cmd.size, &extfat_cmd.dma,
3426 GFP_ATOMIC);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303427 if (!extfat_cmd.va)
3428 return -ENOMEM;
3429
3430 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3431 if (status)
3432 goto err;
3433
3434 cfgs = (struct be_fat_conf_params *)
3435 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3436 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3437 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303438
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303439 for (j = 0; j < num_modes; j++) {
3440 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3441 cfgs->module[i].trace_lvl[j].dbg_lvl =
3442 cpu_to_le32(level);
3443 }
3444 }
3445
3446 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3447err:
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303448 dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
3449 extfat_cmd.dma);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303450 return status;
3451}
3452
3453int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3454{
3455 struct be_dma_mem extfat_cmd;
3456 struct be_fat_conf_params *cfgs;
3457 int status, j;
3458 int level = 0;
3459
3460 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3461 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303462 extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
3463 extfat_cmd.size, &extfat_cmd.dma,
3464 GFP_ATOMIC);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303465
3466 if (!extfat_cmd.va) {
3467 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3468 __func__);
3469 goto err;
3470 }
3471
3472 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3473 if (!status) {
3474 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3475 sizeof(struct be_cmd_resp_hdr));
Kalesh AP03d28ff2014-09-19 15:46:56 +05303476
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303477 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3478 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3479 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3480 }
3481 }
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303482 dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
3483 extfat_cmd.dma);
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303484err:
3485 return level;
3486}
3487
Somnath Kotur941a77d2012-05-17 22:59:03 +00003488int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3489 struct be_dma_mem *cmd)
3490{
3491 struct be_mcc_wrb *wrb;
3492 struct be_cmd_req_get_ext_fat_caps *req;
3493 int status;
3494
3495 if (mutex_lock_interruptible(&adapter->mbox_lock))
3496 return -1;
3497
3498 wrb = wrb_from_mbox(adapter);
3499 if (!wrb) {
3500 status = -EBUSY;
3501 goto err;
3502 }
3503
3504 req = cmd->va;
3505 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3506 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3507 cmd->size, wrb, cmd);
3508 req->parameter_type = cpu_to_le32(1);
3509
3510 status = be_mbox_notify_wait(adapter);
3511err:
3512 mutex_unlock(&adapter->mbox_lock);
3513 return status;
3514}
3515
3516int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3517 struct be_dma_mem *cmd,
3518 struct be_fat_conf_params *configs)
3519{
3520 struct be_mcc_wrb *wrb;
3521 struct be_cmd_req_set_ext_fat_caps *req;
3522 int status;
3523
3524 spin_lock_bh(&adapter->mcc_lock);
3525
3526 wrb = wrb_from_mccq(adapter);
3527 if (!wrb) {
3528 status = -EBUSY;
3529 goto err;
3530 }
3531
3532 req = cmd->va;
3533 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3534 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3535 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3536 cmd->size, wrb, cmd);
3537
3538 status = be_mcc_notify_wait(adapter);
3539err:
3540 spin_unlock_bh(&adapter->mcc_lock);
3541 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003542}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003543
Vasundhara Volam21252372015-02-06 08:18:42 -05003544int be_cmd_query_port_name(struct be_adapter *adapter)
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003545{
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003546 struct be_cmd_req_get_port_name *req;
Vasundhara Volam21252372015-02-06 08:18:42 -05003547 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003548 int status;
3549
Vasundhara Volam21252372015-02-06 08:18:42 -05003550 if (mutex_lock_interruptible(&adapter->mbox_lock))
3551 return -1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003552
Vasundhara Volam21252372015-02-06 08:18:42 -05003553 wrb = wrb_from_mbox(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003554 req = embedded_payload(wrb);
3555
3556 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3557 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3558 NULL);
Vasundhara Volam21252372015-02-06 08:18:42 -05003559 if (!BEx_chip(adapter))
3560 req->hdr.version = 1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003561
Vasundhara Volam21252372015-02-06 08:18:42 -05003562 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003563 if (!status) {
3564 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303565
Vasundhara Volam21252372015-02-06 08:18:42 -05003566 adapter->port_name = resp->port_name[adapter->hba_port_num];
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003567 } else {
Vasundhara Volam21252372015-02-06 08:18:42 -05003568 adapter->port_name = adapter->hba_port_num + '0';
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003569 }
Vasundhara Volam21252372015-02-06 08:18:42 -05003570
3571 mutex_unlock(&adapter->mbox_lock);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003572 return status;
3573}
3574
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303575/* Descriptor type */
3576enum {
3577 FUNC_DESC = 1,
3578 VFT_DESC = 2
3579};
3580
3581static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3582 int desc_type)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003583{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303584 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303585 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003586 int i;
3587
3588 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303589 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303590 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
3591 nic = (struct be_nic_res_desc *)hdr;
3592 if (desc_type == FUNC_DESC ||
3593 (desc_type == VFT_DESC &&
3594 nic->flags & (1 << VFT_SHIFT)))
3595 return nic;
3596 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003597
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303598 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3599 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003600 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303601 return NULL;
3602}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003603
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303604static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
3605{
3606 return be_get_nic_desc(buf, desc_count, VFT_DESC);
3607}
3608
3609static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
3610{
3611 return be_get_nic_desc(buf, desc_count, FUNC_DESC);
3612}
3613
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303614static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3615 u32 desc_count)
3616{
3617 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3618 struct be_pcie_res_desc *pcie;
3619 int i;
3620
3621 for (i = 0; i < desc_count; i++) {
3622 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3623 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3624 pcie = (struct be_pcie_res_desc *)hdr;
3625 if (pcie->pf_num == devfn)
3626 return pcie;
3627 }
3628
3629 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3630 hdr = (void *)hdr + hdr->desc_len;
3631 }
Wei Yang950e2952013-05-22 15:58:22 +00003632 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003633}
3634
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303635static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3636{
3637 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3638 int i;
3639
3640 for (i = 0; i < desc_count; i++) {
3641 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3642 return (struct be_port_res_desc *)hdr;
3643
3644 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3645 hdr = (void *)hdr + hdr->desc_len;
3646 }
3647 return NULL;
3648}
3649
Sathya Perla92bf14a2013-08-27 16:57:32 +05303650static void be_copy_nic_desc(struct be_resources *res,
3651 struct be_nic_res_desc *desc)
3652{
3653 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3654 res->max_vlans = le16_to_cpu(desc->vlan_count);
3655 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3656 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3657 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3658 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3659 res->max_evt_qs = le16_to_cpu(desc->eq_count);
Vasundhara Volamf2858732015-03-04 00:44:33 -05003660 res->max_cq_count = le16_to_cpu(desc->cq_count);
3661 res->max_iface_count = le16_to_cpu(desc->iface_count);
3662 res->max_mcc_count = le16_to_cpu(desc->mcc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303663 /* Clear flags that driver is not interested in */
3664 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3665 BE_IF_CAP_FLAGS_WANT;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303666}
3667
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003668/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303669int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003670{
3671 struct be_mcc_wrb *wrb;
3672 struct be_cmd_req_get_func_config *req;
3673 int status;
3674 struct be_dma_mem cmd;
3675
Suresh Reddyd98ef502013-04-25 00:56:55 +00003676 if (mutex_lock_interruptible(&adapter->mbox_lock))
3677 return -1;
3678
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003679 memset(&cmd, 0, sizeof(struct be_dma_mem));
3680 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303681 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3682 GFP_ATOMIC);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003683 if (!cmd.va) {
3684 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003685 status = -ENOMEM;
3686 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003687 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003688
3689 wrb = wrb_from_mbox(adapter);
3690 if (!wrb) {
3691 status = -EBUSY;
3692 goto err;
3693 }
3694
3695 req = cmd.va;
3696
3697 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3698 OPCODE_COMMON_GET_FUNC_CONFIG,
3699 cmd.size, wrb, &cmd);
3700
Kalesh AP28710c52013-04-28 22:21:13 +00003701 if (skyhawk_chip(adapter))
3702 req->hdr.version = 1;
3703
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003704 status = be_mbox_notify_wait(adapter);
3705 if (!status) {
3706 struct be_cmd_resp_get_func_config *resp = cmd.va;
3707 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303708 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003709
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303710 desc = be_get_func_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003711 if (!desc) {
3712 status = -EINVAL;
3713 goto err;
3714 }
3715
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003716 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303717 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003718 }
3719err:
3720 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003721 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303722 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
3723 cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003724 return status;
3725}
3726
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303727/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303728int be_cmd_get_profile_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05003729 struct be_resources *res, u8 query, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003730{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303731 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303732 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303733 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303734 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303735 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303736 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303737 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003738 struct be_dma_mem cmd;
Vasundhara Volamf2858732015-03-04 00:44:33 -05003739 u16 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003740 int status;
3741
3742 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303743 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303744 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3745 GFP_ATOMIC);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303746 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003747 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003748
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303749 req = cmd.va;
3750 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3751 OPCODE_COMMON_GET_PROFILE_CONFIG,
3752 cmd.size, &wrb, &cmd);
3753
3754 req->hdr.domain = domain;
3755 if (!lancer_chip(adapter))
3756 req->hdr.version = 1;
3757 req->type = ACTIVE_PROFILE_TYPE;
3758
Vasundhara Volamf2858732015-03-04 00:44:33 -05003759 /* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
3760 * descriptors with all bits set to "1" for the fields which can be
3761 * modified using SET_PROFILE_CONFIG cmd.
3762 */
3763 if (query == RESOURCE_MODIFIABLE)
3764 req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;
3765
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303766 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303767 if (status)
3768 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003769
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303770 resp = cmd.va;
Vasundhara Volamf2858732015-03-04 00:44:33 -05003771 desc_count = le16_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003772
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303773 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3774 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303775 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303776 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303777
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303778 port = be_get_port_desc(resp->func_param, desc_count);
3779 if (port)
3780 adapter->mc_type = port->mc_type;
3781
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303782 nic = be_get_func_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303783 if (nic)
3784 be_copy_nic_desc(res, nic);
3785
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303786 vf_res = be_get_vft_desc(resp->func_param, desc_count);
3787 if (vf_res)
3788 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003789err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003790 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303791 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
3792 cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003793 return status;
3794}
3795
Vasundhara Volambec84e62014-06-30 13:01:32 +05303796/* Will use MBOX only if MCCQ has not been created */
3797static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3798 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003799{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003800 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303801 struct be_mcc_wrb wrb = {0};
3802 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003803 int status;
3804
Vasundhara Volambec84e62014-06-30 13:01:32 +05303805 memset(&cmd, 0, sizeof(struct be_dma_mem));
3806 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303807 cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
3808 GFP_ATOMIC);
Vasundhara Volambec84e62014-06-30 13:01:32 +05303809 if (!cmd.va)
3810 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003811
Vasundhara Volambec84e62014-06-30 13:01:32 +05303812 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003813 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303814 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3815 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05303816 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003817 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303818 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05303819 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003820
Vasundhara Volambec84e62014-06-30 13:01:32 +05303821 status = be_cmd_notify_wait(adapter, &wrb);
3822
3823 if (cmd.va)
Sriharsha Basavapatnae51000db2015-06-05 15:33:59 +05303824 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
3825 cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003826 return status;
3827}
3828
Sathya Perlaa4018012014-03-27 10:46:18 +05303829/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05303830static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05303831{
3832 memset(nic, 0, sizeof(*nic));
3833 nic->unicast_mac_count = 0xFFFF;
3834 nic->mcc_count = 0xFFFF;
3835 nic->vlan_count = 0xFFFF;
3836 nic->mcast_mac_count = 0xFFFF;
3837 nic->txq_count = 0xFFFF;
3838 nic->rq_count = 0xFFFF;
3839 nic->rssq_count = 0xFFFF;
3840 nic->lro_count = 0xFFFF;
3841 nic->cq_count = 0xFFFF;
3842 nic->toe_conn_count = 0xFFFF;
3843 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303844 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303845 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303846 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05303847 nic->acpi_params = 0xFF;
3848 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303849 nic->tunnel_iface_count = 0xFFFF;
3850 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303851 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303852 nic->bw_max = 0xFFFFFFFF;
3853}
3854
Vasundhara Volambec84e62014-06-30 13:01:32 +05303855/* Mark all fields invalid */
3856static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3857{
3858 memset(pcie, 0, sizeof(*pcie));
3859 pcie->sriov_state = 0xFF;
3860 pcie->pf_state = 0xFF;
3861 pcie->pf_type = 0xFF;
3862 pcie->num_vfs = 0xFFFF;
3863}
3864
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303865int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
3866 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05303867{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303868 struct be_nic_res_desc nic_desc;
3869 u32 bw_percent;
3870 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05303871
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303872 if (BE3_chip(adapter))
3873 return be_cmd_set_qos(adapter, max_rate / 10, domain);
3874
3875 be_reset_nic_desc(&nic_desc);
3876 nic_desc.pf_num = adapter->pf_number;
3877 nic_desc.vf_num = domain;
Kalesh AP58bdeaa2015-01-20 03:51:49 -05003878 nic_desc.bw_min = 0;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303879 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05303880 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3881 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3882 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3883 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303884 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05303885 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303886 version = 1;
3887 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3888 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3889 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3890 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
3891 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05303892 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303893
3894 return be_cmd_set_profile_config(adapter, &nic_desc,
3895 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303896 1, version, domain);
3897}
3898
Vasundhara Volamf2858732015-03-04 00:44:33 -05003899static void be_fill_vf_res_template(struct be_adapter *adapter,
3900 struct be_resources pool_res,
3901 u16 num_vfs, u16 num_vf_qs,
3902 struct be_nic_res_desc *nic_vft)
3903{
3904 u32 vf_if_cap_flags = pool_res.vf_if_cap_flags;
3905 struct be_resources res_mod = {0};
3906
3907 /* Resource with fields set to all '1's by GET_PROFILE_CONFIG cmd,
3908 * which are modifiable using SET_PROFILE_CONFIG cmd.
3909 */
3910 be_cmd_get_profile_config(adapter, &res_mod, RESOURCE_MODIFIABLE, 0);
3911
3912 /* If RSS IFACE capability flags are modifiable for a VF, set the
3913 * capability flag as valid and set RSS and DEFQ_RSS IFACE flags if
3914 * more than 1 RSSQ is available for a VF.
3915 * Otherwise, provision only 1 queue pair for VF.
3916 */
3917 if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3918 nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
3919 if (num_vf_qs > 1) {
3920 vf_if_cap_flags |= BE_IF_FLAGS_RSS;
3921 if (pool_res.if_cap_flags & BE_IF_FLAGS_DEFQ_RSS)
3922 vf_if_cap_flags |= BE_IF_FLAGS_DEFQ_RSS;
3923 } else {
3924 vf_if_cap_flags &= ~(BE_IF_FLAGS_RSS |
3925 BE_IF_FLAGS_DEFQ_RSS);
3926 }
3927
3928 nic_vft->cap_flags = cpu_to_le32(vf_if_cap_flags);
3929 } else {
3930 num_vf_qs = 1;
3931 }
3932
3933 nic_vft->rq_count = cpu_to_le16(num_vf_qs);
3934 nic_vft->txq_count = cpu_to_le16(num_vf_qs);
3935 nic_vft->rssq_count = cpu_to_le16(num_vf_qs);
3936 nic_vft->cq_count = cpu_to_le16(pool_res.max_cq_count /
3937 (num_vfs + 1));
3938
3939 /* Distribute unicast MACs, VLANs, IFACE count and MCCQ count equally
3940 * among the PF and it's VFs, if the fields are changeable
3941 */
3942 if (res_mod.max_uc_mac == FIELD_MODIFIABLE)
3943 nic_vft->unicast_mac_count = cpu_to_le16(pool_res.max_uc_mac /
3944 (num_vfs + 1));
3945
3946 if (res_mod.max_vlans == FIELD_MODIFIABLE)
3947 nic_vft->vlan_count = cpu_to_le16(pool_res.max_vlans /
3948 (num_vfs + 1));
3949
3950 if (res_mod.max_iface_count == FIELD_MODIFIABLE)
3951 nic_vft->iface_count = cpu_to_le16(pool_res.max_iface_count /
3952 (num_vfs + 1));
3953
3954 if (res_mod.max_mcc_count == FIELD_MODIFIABLE)
3955 nic_vft->mcc_count = cpu_to_le16(pool_res.max_mcc_count /
3956 (num_vfs + 1));
3957}
3958
Vasundhara Volambec84e62014-06-30 13:01:32 +05303959int be_cmd_set_sriov_config(struct be_adapter *adapter,
Vasundhara Volamf2858732015-03-04 00:44:33 -05003960 struct be_resources pool_res, u16 num_vfs,
3961 u16 num_vf_qs)
Vasundhara Volambec84e62014-06-30 13:01:32 +05303962{
3963 struct {
3964 struct be_pcie_res_desc pcie;
3965 struct be_nic_res_desc nic_vft;
3966 } __packed desc;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303967
Vasundhara Volambec84e62014-06-30 13:01:32 +05303968 /* PF PCIE descriptor */
3969 be_reset_pcie_desc(&desc.pcie);
3970 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3971 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
Vasundhara Volamf2858732015-03-04 00:44:33 -05003972 desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
Vasundhara Volambec84e62014-06-30 13:01:32 +05303973 desc.pcie.pf_num = adapter->pdev->devfn;
3974 desc.pcie.sriov_state = num_vfs ? 1 : 0;
3975 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3976
3977 /* VF NIC Template descriptor */
3978 be_reset_nic_desc(&desc.nic_vft);
3979 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3980 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
Vasundhara Volamf2858732015-03-04 00:44:33 -05003981 desc.nic_vft.flags = BIT(VFT_SHIFT) | BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
Vasundhara Volambec84e62014-06-30 13:01:32 +05303982 desc.nic_vft.pf_num = adapter->pdev->devfn;
3983 desc.nic_vft.vf_num = 0;
3984
Vasundhara Volamf2858732015-03-04 00:44:33 -05003985 be_fill_vf_res_template(adapter, pool_res, num_vfs, num_vf_qs,
3986 &desc.nic_vft);
Vasundhara Volambec84e62014-06-30 13:01:32 +05303987
3988 return be_cmd_set_profile_config(adapter, &desc,
3989 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303990}
3991
3992int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3993{
3994 struct be_mcc_wrb *wrb;
3995 struct be_cmd_req_manage_iface_filters *req;
3996 int status;
3997
3998 if (iface == 0xFFFFFFFF)
3999 return -1;
4000
4001 spin_lock_bh(&adapter->mcc_lock);
4002
4003 wrb = wrb_from_mccq(adapter);
4004 if (!wrb) {
4005 status = -EBUSY;
4006 goto err;
4007 }
4008 req = embedded_payload(wrb);
4009
4010 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4011 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
4012 wrb, NULL);
4013 req->op = op;
4014 req->target_iface_id = cpu_to_le32(iface);
4015
4016 status = be_mcc_notify_wait(adapter);
4017err:
4018 spin_unlock_bh(&adapter->mcc_lock);
4019 return status;
4020}
4021
4022int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
4023{
4024 struct be_port_res_desc port_desc;
4025
4026 memset(&port_desc, 0, sizeof(port_desc));
4027 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
4028 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
4029 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
4030 port_desc.link_num = adapter->hba_port_num;
4031 if (port) {
4032 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
4033 (1 << RCVID_SHIFT);
4034 port_desc.nv_port = swab16(port);
4035 } else {
4036 port_desc.nv_flags = NV_TYPE_DISABLED;
4037 port_desc.nv_port = 0;
4038 }
4039
4040 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05304041 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05304042}
4043
Sathya Perla4c876612013-02-03 20:30:11 +00004044int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
4045 int vf_num)
4046{
4047 struct be_mcc_wrb *wrb;
4048 struct be_cmd_req_get_iface_list *req;
4049 struct be_cmd_resp_get_iface_list *resp;
4050 int status;
4051
4052 spin_lock_bh(&adapter->mcc_lock);
4053
4054 wrb = wrb_from_mccq(adapter);
4055 if (!wrb) {
4056 status = -EBUSY;
4057 goto err;
4058 }
4059 req = embedded_payload(wrb);
4060
4061 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4062 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
4063 wrb, NULL);
4064 req->hdr.domain = vf_num + 1;
4065
4066 status = be_mcc_notify_wait(adapter);
4067 if (!status) {
4068 resp = (struct be_cmd_resp_get_iface_list *)req;
4069 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
4070 }
4071
4072err:
4073 spin_unlock_bh(&adapter->mcc_lock);
4074 return status;
4075}
4076
Somnath Kotur5c510812013-05-30 02:52:23 +00004077static int lancer_wait_idle(struct be_adapter *adapter)
4078{
4079#define SLIPORT_IDLE_TIMEOUT 30
4080 u32 reg_val;
4081 int status = 0, i;
4082
4083 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
4084 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
4085 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
4086 break;
4087
4088 ssleep(1);
4089 }
4090
4091 if (i == SLIPORT_IDLE_TIMEOUT)
4092 status = -1;
4093
4094 return status;
4095}
4096
4097int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
4098{
4099 int status = 0;
4100
4101 status = lancer_wait_idle(adapter);
4102 if (status)
4103 return status;
4104
4105 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
4106
4107 return status;
4108}
4109
4110/* Routine to check whether dump image is present or not */
4111bool dump_present(struct be_adapter *adapter)
4112{
4113 u32 sliport_status = 0;
4114
4115 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
4116 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
4117}
4118
4119int lancer_initiate_dump(struct be_adapter *adapter)
4120{
Kalesh APf0613382014-08-01 17:47:32 +05304121 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00004122 int status;
4123
Kalesh APf0613382014-08-01 17:47:32 +05304124 if (dump_present(adapter)) {
4125 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
4126 return -EEXIST;
4127 }
4128
Somnath Kotur5c510812013-05-30 02:52:23 +00004129 /* give firmware reset and diagnostic dump */
4130 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
4131 PHYSDEV_CONTROL_DD_MASK);
4132 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05304133 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00004134 return status;
4135 }
4136
4137 status = lancer_wait_idle(adapter);
4138 if (status)
4139 return status;
4140
4141 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05304142 dev_err(dev, "FW dump not generated\n");
4143 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00004144 }
4145
4146 return 0;
4147}
4148
Kalesh APf0613382014-08-01 17:47:32 +05304149int lancer_delete_dump(struct be_adapter *adapter)
4150{
4151 int status;
4152
4153 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4154 return be_cmd_status(status);
4155}
4156
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004157/* Uses sync mcc */
4158int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4159{
4160 struct be_mcc_wrb *wrb;
4161 struct be_cmd_enable_disable_vf *req;
4162 int status;
4163
Vasundhara Volam05998632013-10-01 15:59:59 +05304164 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004165 return 0;
4166
4167 spin_lock_bh(&adapter->mcc_lock);
4168
4169 wrb = wrb_from_mccq(adapter);
4170 if (!wrb) {
4171 status = -EBUSY;
4172 goto err;
4173 }
4174
4175 req = embedded_payload(wrb);
4176
4177 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4178 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4179 wrb, NULL);
4180
4181 req->hdr.domain = domain;
4182 req->enable = 1;
4183 status = be_mcc_notify_wait(adapter);
4184err:
4185 spin_unlock_bh(&adapter->mcc_lock);
4186 return status;
4187}
4188
Somnath Kotur68c45a22013-03-14 02:42:07 +00004189int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
4190{
4191 struct be_mcc_wrb *wrb;
4192 struct be_cmd_req_intr_set *req;
4193 int status;
4194
4195 if (mutex_lock_interruptible(&adapter->mbox_lock))
4196 return -1;
4197
4198 wrb = wrb_from_mbox(adapter);
4199
4200 req = embedded_payload(wrb);
4201
4202 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4203 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
4204 wrb, NULL);
4205
4206 req->intr_enabled = intr_enable;
4207
4208 status = be_mbox_notify_wait(adapter);
4209
4210 mutex_unlock(&adapter->mbox_lock);
4211 return status;
4212}
4213
Vasundhara Volam542963b2014-01-15 13:23:33 +05304214/* Uses MBOX */
4215int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4216{
4217 struct be_cmd_req_get_active_profile *req;
4218 struct be_mcc_wrb *wrb;
4219 int status;
4220
4221 if (mutex_lock_interruptible(&adapter->mbox_lock))
4222 return -1;
4223
4224 wrb = wrb_from_mbox(adapter);
4225 if (!wrb) {
4226 status = -EBUSY;
4227 goto err;
4228 }
4229
4230 req = embedded_payload(wrb);
4231
4232 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4233 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4234 wrb, NULL);
4235
4236 status = be_mbox_notify_wait(adapter);
4237 if (!status) {
4238 struct be_cmd_resp_get_active_profile *resp =
4239 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304240
Vasundhara Volam542963b2014-01-15 13:23:33 +05304241 *profile_id = le16_to_cpu(resp->active_profile_id);
4242 }
4243
4244err:
4245 mutex_unlock(&adapter->mbox_lock);
4246 return status;
4247}
4248
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304249int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4250 int link_state, u8 domain)
4251{
4252 struct be_mcc_wrb *wrb;
4253 struct be_cmd_req_set_ll_link *req;
4254 int status;
4255
4256 if (BEx_chip(adapter) || lancer_chip(adapter))
Kalesh AP18fd6022015-01-20 03:51:45 -05004257 return -EOPNOTSUPP;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304258
4259 spin_lock_bh(&adapter->mcc_lock);
4260
4261 wrb = wrb_from_mccq(adapter);
4262 if (!wrb) {
4263 status = -EBUSY;
4264 goto err;
4265 }
4266
4267 req = embedded_payload(wrb);
4268
4269 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4270 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4271 sizeof(*req), wrb, NULL);
4272
4273 req->hdr.version = 1;
4274 req->hdr.domain = domain;
4275
4276 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
4277 req->link_config |= 1;
4278
4279 if (link_state == IFLA_VF_LINK_STATE_AUTO)
4280 req->link_config |= 1 << PLINK_TRACK_SHIFT;
4281
4282 status = be_mcc_notify_wait(adapter);
4283err:
4284 spin_unlock_bh(&adapter->mcc_lock);
4285 return status;
4286}
4287
Parav Pandit6a4ab662012-03-26 14:27:12 +00004288int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304289 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004290{
4291 struct be_adapter *adapter = netdev_priv(netdev_handle);
4292 struct be_mcc_wrb *wrb;
Kalesh AP504fbf12014-09-19 15:47:00 +05304293 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
Parav Pandit6a4ab662012-03-26 14:27:12 +00004294 struct be_cmd_req_hdr *req;
4295 struct be_cmd_resp_hdr *resp;
4296 int status;
4297
4298 spin_lock_bh(&adapter->mcc_lock);
4299
4300 wrb = wrb_from_mccq(adapter);
4301 if (!wrb) {
4302 status = -EBUSY;
4303 goto err;
4304 }
4305 req = embedded_payload(wrb);
4306 resp = embedded_payload(wrb);
4307
4308 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4309 hdr->opcode, wrb_payload_size, wrb, NULL);
4310 memcpy(req, wrb_payload, wrb_payload_size);
4311 be_dws_cpu_to_le(req, wrb_payload_size);
4312
4313 status = be_mcc_notify_wait(adapter);
4314 if (cmd_status)
4315 *cmd_status = (status & 0xffff);
4316 if (ext_status)
4317 *ext_status = 0;
4318 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4319 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4320err:
4321 spin_unlock_bh(&adapter->mcc_lock);
4322 return status;
4323}
4324EXPORT_SYMBOL(be_roce_mcc_cmd);