blob: cba46b62a1cdd9571c9b82bb35503bc652c2782e [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
Jose Abreu4dbbe8d2018-05-04 10:01:38 +010048#include <net/pkt_cls.h>
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000049#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000050#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080051#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070052#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080053#include "dwmac1000.h"
Jose Abreu42de0472018-04-16 16:08:12 +010054#include "hwif.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020057#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058
59/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000060#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070061static int watchdog = TX_TIMEO;
Joe Perchesd3757ba2018-03-23 16:34:44 -070062module_param(watchdog, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065static int debug = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070066module_param(debug, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068
stephen hemminger47d1f712013-12-30 10:38:57 -080069static int phyaddr = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070070module_param(phyaddr, int, 0444);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070071MODULE_PARM_DESC(phyaddr, "Physical device address");
72
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010073#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010074#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070075
76static int flow_ctrl = FLOW_OFF;
Joe Perchesd3757ba2018-03-23 16:34:44 -070077module_param(flow_ctrl, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070078MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
79
80static int pause = PAUSE_TIME;
Joe Perchesd3757ba2018-03-23 16:34:44 -070081module_param(pause, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070082MODULE_PARM_DESC(pause, "Flow Control Pause Time");
83
84#define TC_DEFAULT 64
85static int tc = TC_DEFAULT;
Joe Perchesd3757ba2018-03-23 16:34:44 -070086module_param(tc, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070087MODULE_PARM_DESC(tc, "DMA threshold control value");
88
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010089#define DEFAULT_BUFSIZE 1536
90static int buf_sz = DEFAULT_BUFSIZE;
Joe Perchesd3757ba2018-03-23 16:34:44 -070091module_param(buf_sz, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070092MODULE_PARM_DESC(buf_sz, "DMA buffer size");
93
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010094#define STMMAC_RX_COPYBREAK 256
95
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070096static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
97 NETIF_MSG_LINK | NETIF_MSG_IFUP |
98 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
99
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000100#define STMMAC_DEFAULT_LPI_TIMER 1000
101static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700102module_param(eee_timer, int, 0644);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200104#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105
Pavel Machek22d3efe2016-11-28 12:55:59 +0100106/* By default the driver will use the ring mode to manage tx and rx descriptors,
107 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108 */
109static unsigned int chain_mode;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700110module_param(chain_mode, int, 0444);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000111MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
112
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700114
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100115#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700117static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118#endif
119
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000120#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
121
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700122/**
123 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100124 * Description: it checks the driver parameters and set a default in case of
125 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700126 */
127static void stmmac_verify_args(void)
128{
129 if (unlikely(watchdog < 0))
130 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100131 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
132 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700133 if (unlikely(flow_ctrl > 1))
134 flow_ctrl = FLOW_AUTO;
135 else if (likely(flow_ctrl < 0))
136 flow_ctrl = FLOW_OFF;
137 if (unlikely((pause < 0) || (pause > 0xffff)))
138 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000139 if (eee_timer < 0)
140 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700141}
142
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000143/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100144 * stmmac_disable_all_queues - Disable all queues
145 * @priv: driver private structure
146 */
147static void stmmac_disable_all_queues(struct stmmac_priv *priv)
148{
149 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
150 u32 queue;
151
152 for (queue = 0; queue < rx_queues_cnt; queue++) {
153 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
154
155 napi_disable(&rx_q->napi);
156 }
157}
158
159/**
160 * stmmac_enable_all_queues - Enable all queues
161 * @priv: driver private structure
162 */
163static void stmmac_enable_all_queues(struct stmmac_priv *priv)
164{
165 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
166 u32 queue;
167
168 for (queue = 0; queue < rx_queues_cnt; queue++) {
169 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
170
171 napi_enable(&rx_q->napi);
172 }
173}
174
175/**
176 * stmmac_stop_all_queues - Stop all queues
177 * @priv: driver private structure
178 */
179static void stmmac_stop_all_queues(struct stmmac_priv *priv)
180{
181 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
182 u32 queue;
183
184 for (queue = 0; queue < tx_queues_cnt; queue++)
185 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
186}
187
188/**
189 * stmmac_start_all_queues - Start all queues
190 * @priv: driver private structure
191 */
192static void stmmac_start_all_queues(struct stmmac_priv *priv)
193{
194 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
195 u32 queue;
196
197 for (queue = 0; queue < tx_queues_cnt; queue++)
198 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
199}
200
Jose Abreu34877a12018-03-29 10:40:18 +0100201static void stmmac_service_event_schedule(struct stmmac_priv *priv)
202{
203 if (!test_bit(STMMAC_DOWN, &priv->state) &&
204 !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
205 queue_work(priv->wq, &priv->service_task);
206}
207
208static void stmmac_global_err(struct stmmac_priv *priv)
209{
210 netif_carrier_off(priv->dev);
211 set_bit(STMMAC_RESET_REQUESTED, &priv->state);
212 stmmac_service_event_schedule(priv);
213}
214
Joao Pintoc22a3f42017-04-06 09:49:11 +0100215/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * stmmac_clk_csr_set - dynamically set the MDC clock
217 * @priv: driver private structure
218 * Description: this is to dynamically set the MDC clock according to the csr
219 * clock input.
220 * Note:
221 * If a specific clk_csr value is passed from the platform
222 * this means that the CSR Clock Range selection cannot be
223 * changed at run-time and it is fixed (as reported in the driver
224 * documentation). Viceversa the driver will try to set the MDC
225 * clock dynamically according to the actual clock input.
226 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000227static void stmmac_clk_csr_set(struct stmmac_priv *priv)
228{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000229 u32 clk_rate;
230
jpintof573c0b2017-01-09 12:35:09 +0000231 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000232
233 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000234 * for all other cases except for the below mentioned ones.
235 * For values higher than the IEEE 802.3 specified frequency
236 * we can not estimate the proper divider as it is not known
237 * the frequency of clk_csr_i. So we do not change the default
238 * divider.
239 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000240 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
241 if (clk_rate < CSR_F_35M)
242 priv->clk_csr = STMMAC_CSR_20_35M;
243 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
244 priv->clk_csr = STMMAC_CSR_35_60M;
245 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
246 priv->clk_csr = STMMAC_CSR_60_100M;
247 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
248 priv->clk_csr = STMMAC_CSR_100_150M;
249 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
250 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800251 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000252 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000253 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200254
255 if (priv->plat->has_sun8i) {
256 if (clk_rate > 160000000)
257 priv->clk_csr = 0x03;
258 else if (clk_rate > 80000000)
259 priv->clk_csr = 0x02;
260 else if (clk_rate > 40000000)
261 priv->clk_csr = 0x01;
262 else
263 priv->clk_csr = 0;
264 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000265}
266
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700267static void print_pkt(unsigned char *buf, int len)
268{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200269 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
270 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700272
Joao Pintoce736782017-04-06 09:49:10 +0100273static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700274{
Joao Pintoce736782017-04-06 09:49:10 +0100275 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100276 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100277
Joao Pintoce736782017-04-06 09:49:10 +0100278 if (tx_q->dirty_tx > tx_q->cur_tx)
279 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100280 else
Joao Pintoce736782017-04-06 09:49:10 +0100281 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282
283 return avail;
284}
285
Joao Pinto54139cf2017-04-06 09:49:09 +0100286/**
287 * stmmac_rx_dirty - Get RX queue dirty
288 * @priv: driver private structure
289 * @queue: RX queue index
290 */
291static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100292{
Joao Pinto54139cf2017-04-06 09:49:09 +0100293 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100294 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100295
Joao Pinto54139cf2017-04-06 09:49:09 +0100296 if (rx_q->dirty_rx <= rx_q->cur_rx)
297 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100298 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100299 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100300
301 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700302}
303
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000304/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100305 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000306 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100307 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000309 */
310static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
311{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200312 struct net_device *ndev = priv->dev;
313 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000314
315 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000316 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000317}
318
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000319/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100320 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000321 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100322 * Description: this function is to verify and enter in LPI mode in case of
323 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000324 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000325static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
326{
Joao Pintoce736782017-04-06 09:49:10 +0100327 u32 tx_cnt = priv->plat->tx_queues_to_use;
328 u32 queue;
329
330 /* check if all TX queues have the work finished */
331 for (queue = 0; queue < tx_cnt; queue++) {
332 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
333
334 if (tx_q->dirty_tx != tx_q->cur_tx)
335 return; /* still unfinished work */
336 }
337
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100339 if (!priv->tx_path_in_lpi_mode)
Jose Abreuc10d4c82018-04-16 16:08:14 +0100340 stmmac_set_eee_mode(priv, priv->hw,
341 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000342}
343
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100345 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000346 * @priv: driver private structure
347 * Description: this function is to exit and disable EEE in case of
348 * LPI state is true. This is called by the xmit.
349 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000350void stmmac_disable_eee_mode(struct stmmac_priv *priv)
351{
Jose Abreuc10d4c82018-04-16 16:08:14 +0100352 stmmac_reset_eee_mode(priv, priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000353 del_timer_sync(&priv->eee_ctrl_timer);
354 priv->tx_path_in_lpi_mode = false;
355}
356
357/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100358 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * @arg : data hook
360 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000361 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000362 * then MAC Transmitter can be moved to LPI state.
363 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700364static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000365{
Kees Cooke99e88a2017-10-16 14:43:17 -0700366 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000367
368 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200369 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000370}
371
372/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100373 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000374 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000375 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100376 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
377 * can also manage EEE, this function enable the LPI state and start related
378 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000379 */
380bool stmmac_eee_init(struct stmmac_priv *priv)
381{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200382 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100383 int interface = priv->plat->interface;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000384 bool ret = false;
385
Jerome Brunet879626e2018-01-03 16:46:29 +0100386 if ((interface != PHY_INTERFACE_MODE_MII) &&
387 (interface != PHY_INTERFACE_MODE_GMII) &&
388 !phy_interface_mode_is_rgmii(interface))
389 goto out;
390
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200391 /* Using PCS we cannot dial with the phy registers at this stage
392 * so we do not support extra feature like EEE.
393 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200394 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
395 (priv->hw->pcs == STMMAC_PCS_TBI) ||
396 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200397 goto out;
398
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000399 /* MAC core supports the EEE feature. */
400 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100401 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000402
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100403 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200404 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100405 /* To manage at run-time if the EEE cannot be supported
406 * anymore (for example because the lp caps have been
407 * changed).
408 * In that case the driver disable own timers.
409 */
Thierry Reding29555fa2018-05-24 16:09:07 +0200410 mutex_lock(&priv->lock);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100411 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100412 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100413 del_timer_sync(&priv->eee_ctrl_timer);
Jose Abreuc10d4c82018-04-16 16:08:14 +0100414 stmmac_set_eee_timer(priv, priv->hw, 0,
415 tx_lpi_timer);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100416 }
417 priv->eee_active = 0;
Thierry Reding29555fa2018-05-24 16:09:07 +0200418 mutex_unlock(&priv->lock);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100419 goto out;
420 }
421 /* Activate the EEE and start timers */
Thierry Reding29555fa2018-05-24 16:09:07 +0200422 mutex_lock(&priv->lock);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200423 if (!priv->eee_active) {
424 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700425 timer_setup(&priv->eee_ctrl_timer,
426 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530427 mod_timer(&priv->eee_ctrl_timer,
428 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000429
Jose Abreuc10d4c82018-04-16 16:08:14 +0100430 stmmac_set_eee_timer(priv, priv->hw,
431 STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200432 }
433 /* Set HW EEE according to the speed */
Jose Abreuc10d4c82018-04-16 16:08:14 +0100434 stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000435
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000436 ret = true;
Thierry Reding29555fa2018-05-24 16:09:07 +0200437 mutex_unlock(&priv->lock);
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100438
LABBE Corentin38ddc592016-11-16 20:09:39 +0100439 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000440 }
441out:
442 return ret;
443}
444
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100445/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000446 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100447 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448 * @skb : the socket buffer
449 * Description :
450 * This function will read timestamp from the descriptor & pass it to stack.
451 * and also perform some sanity checks.
452 */
453static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455{
456 struct skb_shared_hwtstamps shhwtstamp;
457 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458
459 if (!priv->hwts_tx_en)
460 return;
461
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000462 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800463 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 return;
465
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 /* check tx tstamp status */
Jose Abreu42de0472018-04-16 16:08:12 +0100467 if (stmmac_get_tx_timestamp_status(priv, p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100468 /* get the valid tstamp */
Jose Abreu42de0472018-04-16 16:08:12 +0100469 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100471 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
472 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473
Mario Molitor33d4c482017-06-08 23:03:09 +0200474 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100475 /* pass tstamp to stack */
476 skb_tstamp_tx(skb, &shhwtstamp);
477 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478
479 return;
480}
481
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100482/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000483 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100484 * @p : descriptor pointer
485 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 * @skb : the socket buffer
487 * Description :
488 * This function will read received packet's timestamp from the descriptor
489 * and pass it to stack. It also perform some sanity checks.
490 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100491static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
492 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493{
494 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100495 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497
498 if (!priv->hwts_rx_en)
499 return;
Jose Abreu98870942017-10-20 14:37:35 +0100500 /* For GMAC4, the valid timestamp is from CTX next desc. */
501 if (priv->plat->has_gmac4)
502 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100504 /* Check if timestamp is available */
Jose Abreu42de0472018-04-16 16:08:12 +0100505 if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
506 stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
Mario Molitor33d4c482017-06-08 23:03:09 +0200507 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100508 shhwtstamp = skb_hwtstamps(skb);
509 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
510 shhwtstamp->hwtstamp = ns_to_ktime(ns);
511 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200512 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100513 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514}
515
516/**
517 * stmmac_hwtstamp_ioctl - control hardware timestamping.
518 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100519 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000520 * a proprietary structure used to pass information to the driver.
521 * Description:
522 * This function configures the MAC to enable/disable both outgoing(TX)
523 * and incoming(RX) packets time stamping based on user input.
524 * Return Value:
525 * 0 on success and an appropriate -ve integer on failure.
526 */
527static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
528{
529 struct stmmac_priv *priv = netdev_priv(dev);
530 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200531 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 u64 temp = 0;
533 u32 ptp_v2 = 0;
534 u32 tstamp_all = 0;
535 u32 ptp_over_ipv4_udp = 0;
536 u32 ptp_over_ipv6_udp = 0;
537 u32 ptp_over_ethernet = 0;
538 u32 snap_type_sel = 0;
539 u32 ts_master_en = 0;
540 u32 ts_event_en = 0;
541 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800542 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000543
544 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
545 netdev_alert(priv->dev, "No support for HW time stamping\n");
546 priv->hwts_tx_en = 0;
547 priv->hwts_rx_en = 0;
548
549 return -EOPNOTSUPP;
550 }
551
552 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 return -EFAULT;
555
LABBE Corentin38ddc592016-11-16 20:09:39 +0100556 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
557 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558
559 /* reserved for future extensions */
560 if (config.flags)
561 return -EINVAL;
562
Ben Hutchings5f3da322013-11-14 00:43:41 +0000563 if (config.tx_type != HWTSTAMP_TX_OFF &&
564 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566
567 if (priv->adv_ts) {
568 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000570 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 config.rx_filter = HWTSTAMP_FILTER_NONE;
572 break;
573
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000575 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
577 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200578 if (priv->plat->has_gmac4)
579 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
580 else
581 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000582
583 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
584 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
585 break;
586
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000587 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000588 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000589 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
590 /* take time stamp for SYNC messages only */
591 ts_event_en = PTP_TCR_TSEVNTENA;
592
593 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
594 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
595 break;
596
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
600 /* take time stamp for Delay_Req messages only */
601 ts_master_en = PTP_TCR_TSMSTRENA;
602 ts_event_en = PTP_TCR_TSEVNTENA;
603
604 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
605 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
606 break;
607
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000608 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000609 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
611 ptp_v2 = PTP_TCR_TSVER2ENA;
612 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200613 if (priv->plat->has_gmac4)
614 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
615 else
616 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000617
618 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
619 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
620 break;
621
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000623 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
625 ptp_v2 = PTP_TCR_TSVER2ENA;
626 /* take time stamp for SYNC messages only */
627 ts_event_en = PTP_TCR_TSEVNTENA;
628
629 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
630 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
631 break;
632
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000633 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000634 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000635 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
636 ptp_v2 = PTP_TCR_TSVER2ENA;
637 /* take time stamp for Delay_Req messages only */
638 ts_master_en = PTP_TCR_TSMSTRENA;
639 ts_event_en = PTP_TCR_TSEVNTENA;
640
641 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
642 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
643 break;
644
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000646 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000647 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
648 ptp_v2 = PTP_TCR_TSVER2ENA;
649 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200650 if (priv->plat->has_gmac4)
651 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
652 else
653 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000654
655 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
656 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
657 ptp_over_ethernet = PTP_TCR_TSIPENA;
658 break;
659
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000660 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000661 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000662 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
663 ptp_v2 = PTP_TCR_TSVER2ENA;
664 /* take time stamp for SYNC messages only */
665 ts_event_en = PTP_TCR_TSEVNTENA;
666
667 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
668 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
669 ptp_over_ethernet = PTP_TCR_TSIPENA;
670 break;
671
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000672 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000673 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
675 ptp_v2 = PTP_TCR_TSVER2ENA;
676 /* take time stamp for Delay_Req messages only */
677 ts_master_en = PTP_TCR_TSMSTRENA;
678 ts_event_en = PTP_TCR_TSEVNTENA;
679
680 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
681 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
682 ptp_over_ethernet = PTP_TCR_TSIPENA;
683 break;
684
Miroslav Lichvare3412572017-05-19 17:52:36 +0200685 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000686 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000687 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000688 config.rx_filter = HWTSTAMP_FILTER_ALL;
689 tstamp_all = PTP_TCR_TSENALL;
690 break;
691
692 default:
693 return -ERANGE;
694 }
695 } else {
696 switch (config.rx_filter) {
697 case HWTSTAMP_FILTER_NONE:
698 config.rx_filter = HWTSTAMP_FILTER_NONE;
699 break;
700 default:
701 /* PTP v1, UDP, any kind of event packet */
702 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
703 break;
704 }
705 }
706 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000707 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000708
709 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Jose Abreucc4c9002018-04-16 16:08:15 +0100710 stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000711 else {
712 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000713 tstamp_all | ptp_v2 | ptp_over_ethernet |
714 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
715 ts_master_en | snap_type_sel);
Jose Abreucc4c9002018-04-16 16:08:15 +0100716 stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000717
718 /* program Sub Second Increment reg */
Jose Abreucc4c9002018-04-16 16:08:15 +0100719 stmmac_config_sub_second_increment(priv,
720 priv->ptpaddr, priv->plat->clk_ptp_rate,
721 priv->plat->has_gmac4, &sec_inc);
Phil Reid19d857c2015-12-14 11:32:01 +0800722 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000723
Jose Abreu9a8a02c2018-05-31 18:01:27 +0100724 /* Store sub second increment and flags for later use */
725 priv->sub_second_inc = sec_inc;
726 priv->systime_flags = value;
727
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000728 /* calculate default added value:
729 * formula is :
730 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800731 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000732 */
Phil Reid19d857c2015-12-14 11:32:01 +0800733 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000734 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Jose Abreucc4c9002018-04-16 16:08:15 +0100735 stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000736
737 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200738 ktime_get_real_ts64(&now);
739
740 /* lower 32 bits of tv_sec are safe until y2106 */
Jose Abreucc4c9002018-04-16 16:08:15 +0100741 stmmac_init_systime(priv, priv->ptpaddr,
742 (u32)now.tv_sec, now.tv_nsec);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000743 }
744
745 return copy_to_user(ifr->ifr_data, &config,
746 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
747}
748
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000749/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100750 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000751 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100752 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000753 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100754 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000755 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000756static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000757{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000758 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
759 return -EOPNOTSUPP;
760
Vince Bridgers7cd01392013-12-20 11:19:34 -0600761 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200762 /* Check if adv_ts can be enabled for dwmac 4.x core */
763 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
764 priv->adv_ts = 1;
765 /* Dwmac 3.x core with extend_desc can support adv_ts */
766 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600767 priv->adv_ts = 1;
768
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200769 if (priv->dma_cap.time_stamp)
770 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600771
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200772 if (priv->adv_ts)
773 netdev_info(priv->dev,
774 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000775
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000776 priv->hwts_tx_en = 0;
777 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000778
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200779 stmmac_ptp_register(priv);
780
781 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000782}
783
784static void stmmac_release_ptp(struct stmmac_priv *priv)
785{
jpintof573c0b2017-01-09 12:35:09 +0000786 if (priv->plat->clk_ptp_ref)
787 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000788 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000789}
790
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700791/**
Joao Pinto29feff32017-03-10 18:24:56 +0000792 * stmmac_mac_flow_ctrl - Configure flow control in all queues
793 * @priv: driver private structure
794 * Description: It is used for configuring the flow control in all queues
795 */
796static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
797{
798 u32 tx_cnt = priv->plat->tx_queues_to_use;
799
Jose Abreuc10d4c82018-04-16 16:08:14 +0100800 stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
801 priv->pause, tx_cnt);
Joao Pinto29feff32017-03-10 18:24:56 +0000802}
803
804/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100805 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700806 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100807 * Description: this is the helper called by the physical abstraction layer
808 * drivers to communicate the phy link status. According the speed and duplex
809 * this driver can invoke registered glue-logic as well.
810 * It also invoke the eee initialization because it could happen when switch
811 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700812 */
813static void stmmac_adjust_link(struct net_device *dev)
814{
815 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200816 struct phy_device *phydev = dev->phydev;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200817 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100819 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 return;
821
Thierry Reding29555fa2018-05-24 16:09:07 +0200822 mutex_lock(&priv->lock);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000823
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000825 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700826
827 /* Now we make sure that we can be in full duplex mode.
828 * If not, we operate in half-duplex mode. */
829 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200830 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200831 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000832 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700833 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000834 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700835 priv->oldduplex = phydev->duplex;
836 }
837 /* Flow Control operation */
838 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000839 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700840
841 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200842 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200843 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200845 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200846 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700847 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200848 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200849 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100850 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200851 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200852 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700853 break;
854 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100855 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100856 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100857 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858 break;
859 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100860 if (phydev->speed != SPEED_UNKNOWN)
861 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700862 priv->speed = phydev->speed;
863 }
864
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000865 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700866
867 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200868 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200869 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700870 }
871 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200872 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200873 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100874 priv->speed = SPEED_UNKNOWN;
875 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700876 }
877
878 if (new_state && netif_msg_link(priv))
879 phy_print_status(phydev);
880
Thierry Reding29555fa2018-05-24 16:09:07 +0200881 mutex_unlock(&priv->lock);
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100882
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200883 if (phydev->is_pseudo_fixed_link)
884 /* Stop PHY layer to call the hook to adjust the link in case
885 * of a switch is attached to the stmmac driver.
886 */
887 phydev->irq = PHY_IGNORE_INTERRUPT;
888 else
889 /* At this stage, init the EEE if supported.
890 * Never called in case of fixed_link.
891 */
892 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700893}
894
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000895/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100896 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000897 * @priv: driver private structure
898 * Description: this is to verify if the HW supports the PCS.
899 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
900 * configured for the TBI, RTBI, or SGMII PHY interface.
901 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000902static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
903{
904 int interface = priv->plat->interface;
905
906 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900907 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
908 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
909 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
910 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100911 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200912 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900913 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100914 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200915 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000916 }
917 }
918}
919
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700920/**
921 * stmmac_init_phy - PHY initialization
922 * @dev: net device structure
923 * Description: it initializes the driver's PHY state, and attaches the PHY
924 * to the mac driver.
925 * Return value:
926 * 0 on success
927 */
928static int stmmac_init_phy(struct net_device *dev)
929{
930 struct stmmac_priv *priv = netdev_priv(dev);
Bhadram Varkab6cfffa2018-06-17 20:02:05 +0530931 u32 tx_cnt = priv->plat->tx_queues_to_use;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700932 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000933 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000934 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000935 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000936 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200937 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100938 priv->speed = SPEED_UNKNOWN;
939 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700940
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700941 if (priv->plat->phy_node) {
942 phydev = of_phy_connect(dev, priv->plat->phy_node,
943 &stmmac_adjust_link, 0, interface);
944 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200945 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
946 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000947
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700948 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
949 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100950 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100951 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700952
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700953 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
954 interface);
955 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700956
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300957 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100958 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300959 if (!phydev)
960 return -ENODEV;
961
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700962 return PTR_ERR(phydev);
963 }
964
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000965 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000966 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000967 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200968 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000969 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
970 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000971
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700972 /*
Bhadram Varkab6cfffa2018-06-17 20:02:05 +0530973 * Half-duplex mode not supported with multiqueue
974 * half-duplex can only works with single queue
975 */
976 if (tx_cnt > 1)
977 phydev->supported &= ~(SUPPORTED_1000baseT_Half |
978 SUPPORTED_100baseT_Half |
979 SUPPORTED_10baseT_Half);
980
981 /*
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700982 * Broken HW is sometimes missing the pull-up resistor on the
983 * MDIO line, which results in reads to non-existent devices returning
984 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
985 * device as well.
986 * Note: phydev->phy_id is the result of reading the UID PHY registers.
987 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700988 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700989 phy_disconnect(phydev);
990 return -ENODEV;
991 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100992
Florian Fainellic51e4242016-11-13 17:50:35 -0800993 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
994 * subsequent PHY polling, make sure we force a link transition if
995 * we have a UP/DOWN/UP transition
996 */
997 if (phydev->is_pseudo_fixed_link)
998 phydev->irq = PHY_POLL;
999
LABBE Corentinb05c76a2017-02-08 09:31:18 +01001000 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001001 return 0;
1002}
1003
Joao Pinto71fedb02017-04-06 09:49:08 +01001004static void stmmac_display_rx_rings(struct stmmac_priv *priv)
1005{
Joao Pinto54139cf2017-04-06 09:49:09 +01001006 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001007 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +01001008 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001009
Joao Pinto54139cf2017-04-06 09:49:09 +01001010 /* Display RX rings */
1011 for (queue = 0; queue < rx_cnt; queue++) {
1012 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001013
Joao Pinto54139cf2017-04-06 09:49:09 +01001014 pr_info("\tRX Queue %u rings\n", queue);
1015
1016 if (priv->extend_desc)
1017 head_rx = (void *)rx_q->dma_erx;
1018 else
1019 head_rx = (void *)rx_q->dma_rx;
1020
1021 /* Display RX ring */
Jose Abreu42de0472018-04-16 16:08:12 +01001022 stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
Joao Pinto54139cf2017-04-06 09:49:09 +01001023 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001024}
1025
1026static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1027{
Joao Pintoce736782017-04-06 09:49:10 +01001028 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001029 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001030 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001031
Joao Pintoce736782017-04-06 09:49:10 +01001032 /* Display TX rings */
1033 for (queue = 0; queue < tx_cnt; queue++) {
1034 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001035
Joao Pintoce736782017-04-06 09:49:10 +01001036 pr_info("\tTX Queue %d rings\n", queue);
1037
1038 if (priv->extend_desc)
1039 head_tx = (void *)tx_q->dma_etx;
1040 else
1041 head_tx = (void *)tx_q->dma_tx;
1042
Jose Abreu42de0472018-04-16 16:08:12 +01001043 stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
Joao Pintoce736782017-04-06 09:49:10 +01001044 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001045}
1046
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001047static void stmmac_display_rings(struct stmmac_priv *priv)
1048{
Joao Pinto71fedb02017-04-06 09:49:08 +01001049 /* Display RX ring */
1050 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001051
Joao Pinto71fedb02017-04-06 09:49:08 +01001052 /* Display TX ring */
1053 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001054}
1055
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001056static int stmmac_set_bfsize(int mtu, int bufsize)
1057{
1058 int ret = bufsize;
1059
1060 if (mtu >= BUF_SIZE_4KiB)
1061 ret = BUF_SIZE_8KiB;
1062 else if (mtu >= BUF_SIZE_2KiB)
1063 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001064 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001065 ret = BUF_SIZE_2KiB;
1066 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001067 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001068
1069 return ret;
1070}
1071
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001072/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001073 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001074 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001075 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001076 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001077 * in case of both basic and extended descriptors are used.
1078 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001079static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001080{
Joao Pinto54139cf2017-04-06 09:49:09 +01001081 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001082 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001083
Joao Pinto71fedb02017-04-06 09:49:08 +01001084 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001085 for (i = 0; i < DMA_RX_SIZE; i++)
1086 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001087 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
1088 priv->use_riwt, priv->mode,
1089 (i == DMA_RX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001090 else
Jose Abreu42de0472018-04-16 16:08:12 +01001091 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
1092 priv->use_riwt, priv->mode,
1093 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001094}
1095
1096/**
1097 * stmmac_clear_tx_descriptors - clear tx descriptors
1098 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001099 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001100 * Description: this function is called to clear the TX descriptors
1101 * in case of both basic and extended descriptors are used.
1102 */
Joao Pintoce736782017-04-06 09:49:10 +01001103static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001104{
Joao Pintoce736782017-04-06 09:49:10 +01001105 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001106 int i;
1107
1108 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001109 for (i = 0; i < DMA_TX_SIZE; i++)
1110 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001111 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1112 priv->mode, (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001113 else
Jose Abreu42de0472018-04-16 16:08:12 +01001114 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1115 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001116}
1117
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001118/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001119 * stmmac_clear_descriptors - clear descriptors
1120 * @priv: driver private structure
1121 * Description: this function is called to clear the TX and RX descriptors
1122 * in case of both basic and extended descriptors are used.
1123 */
1124static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1125{
Joao Pinto54139cf2017-04-06 09:49:09 +01001126 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001127 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001128 u32 queue;
1129
Joao Pinto71fedb02017-04-06 09:49:08 +01001130 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001131 for (queue = 0; queue < rx_queue_cnt; queue++)
1132 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001133
1134 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001135 for (queue = 0; queue < tx_queue_cnt; queue++)
1136 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001137}
1138
1139/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001140 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1141 * @priv: driver private structure
1142 * @p: descriptor pointer
1143 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001144 * @flags: gfp flag
1145 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001146 * Description: this function is called to allocate a receive buffer, perform
1147 * the DMA mapping and init the descriptor.
1148 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001149static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001150 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001151{
Joao Pinto54139cf2017-04-06 09:49:09 +01001152 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001153 struct sk_buff *skb;
1154
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301155 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001156 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001157 netdev_err(priv->dev,
1158 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001159 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001160 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001161 rx_q->rx_skbuff[i] = skb;
1162 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001163 priv->dma_buf_sz,
1164 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001165 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001166 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001167 dev_kfree_skb_any(skb);
1168 return -EINVAL;
1169 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001170
Jose Abreu68441712018-05-18 14:56:00 +01001171 stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001172
Jose Abreu2c520b12018-04-16 16:08:16 +01001173 if (priv->dma_buf_sz == BUF_SIZE_16KiB)
1174 stmmac_init_desc3(priv, p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001175
1176 return 0;
1177}
1178
Joao Pinto71fedb02017-04-06 09:49:08 +01001179/**
1180 * stmmac_free_rx_buffer - free RX dma buffers
1181 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001182 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001183 * @i: buffer index.
1184 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001185static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001186{
Joao Pinto54139cf2017-04-06 09:49:09 +01001187 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1188
1189 if (rx_q->rx_skbuff[i]) {
1190 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001191 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001192 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001193 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001194 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001195}
1196
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001197/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001198 * stmmac_free_tx_buffer - free RX dma buffers
1199 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001200 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001201 * @i: buffer index.
1202 */
Joao Pintoce736782017-04-06 09:49:10 +01001203static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001204{
Joao Pintoce736782017-04-06 09:49:10 +01001205 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1206
1207 if (tx_q->tx_skbuff_dma[i].buf) {
1208 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001209 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001210 tx_q->tx_skbuff_dma[i].buf,
1211 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001212 DMA_TO_DEVICE);
1213 else
1214 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001215 tx_q->tx_skbuff_dma[i].buf,
1216 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001217 DMA_TO_DEVICE);
1218 }
1219
Joao Pintoce736782017-04-06 09:49:10 +01001220 if (tx_q->tx_skbuff[i]) {
1221 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1222 tx_q->tx_skbuff[i] = NULL;
1223 tx_q->tx_skbuff_dma[i].buf = 0;
1224 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001225 }
1226}
1227
1228/**
1229 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001230 * @dev: net device structure
1231 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001232 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001233 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001234 * modes.
1235 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001236static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001237{
1238 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001239 u32 rx_count = priv->plat->rx_queues_to_use;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001240 int ret = -ENOMEM;
Jose Abreu2c520b12018-04-16 16:08:16 +01001241 int bfsize = 0;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001242 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001243 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001244
Jose Abreu2c520b12018-04-16 16:08:16 +01001245 bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
1246 if (bfsize < 0)
1247 bfsize = 0;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001248
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001249 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001250 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001251
Vince Bridgers2618abb2014-01-20 05:39:01 -06001252 priv->dma_buf_sz = bfsize;
1253
Joao Pinto54139cf2017-04-06 09:49:09 +01001254 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001255 netif_dbg(priv, probe, priv->dev,
1256 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1257
Joao Pinto54139cf2017-04-06 09:49:09 +01001258 for (queue = 0; queue < rx_count; queue++) {
1259 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001260
Joao Pinto54139cf2017-04-06 09:49:09 +01001261 netif_dbg(priv, probe, priv->dev,
1262 "(%s) dma_rx_phy=0x%08x\n", __func__,
1263 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001264
Joao Pinto54139cf2017-04-06 09:49:09 +01001265 for (i = 0; i < DMA_RX_SIZE; i++) {
1266 struct dma_desc *p;
1267
1268 if (priv->extend_desc)
1269 p = &((rx_q->dma_erx + i)->basic);
1270 else
1271 p = rx_q->dma_rx + i;
1272
1273 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1274 queue);
1275 if (ret)
1276 goto err_init_rx_buffers;
1277
1278 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1279 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1280 (unsigned int)rx_q->rx_skbuff_dma[i]);
1281 }
1282
1283 rx_q->cur_rx = 0;
1284 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1285
1286 stmmac_clear_rx_descriptors(priv, queue);
1287
1288 /* Setup the chained descriptor addresses */
1289 if (priv->mode == STMMAC_CHAIN_MODE) {
1290 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001291 stmmac_mode_init(priv, rx_q->dma_erx,
1292 rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
Joao Pinto54139cf2017-04-06 09:49:09 +01001293 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001294 stmmac_mode_init(priv, rx_q->dma_rx,
1295 rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
Joao Pinto54139cf2017-04-06 09:49:09 +01001296 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001297 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001298
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001299 buf_sz = bfsize;
1300
Joao Pinto54139cf2017-04-06 09:49:09 +01001301 return 0;
1302
1303err_init_rx_buffers:
1304 while (queue >= 0) {
1305 while (--i >= 0)
1306 stmmac_free_rx_buffer(priv, queue, i);
1307
1308 if (queue == 0)
1309 break;
1310
1311 i = DMA_RX_SIZE;
1312 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001313 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001314
Joao Pinto71fedb02017-04-06 09:49:08 +01001315 return ret;
1316}
1317
1318/**
1319 * init_dma_tx_desc_rings - init the TX descriptor rings
1320 * @dev: net device structure.
1321 * Description: this function initializes the DMA TX descriptors
1322 * and allocates the socket buffers. It supports the chained and ring
1323 * modes.
1324 */
1325static int init_dma_tx_desc_rings(struct net_device *dev)
1326{
1327 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001328 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1329 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001330 int i;
1331
Joao Pintoce736782017-04-06 09:49:10 +01001332 for (queue = 0; queue < tx_queue_cnt; queue++) {
1333 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001334
Joao Pintoce736782017-04-06 09:49:10 +01001335 netif_dbg(priv, probe, priv->dev,
1336 "(%s) dma_tx_phy=0x%08x\n", __func__,
1337 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001338
Joao Pintoce736782017-04-06 09:49:10 +01001339 /* Setup the chained descriptor addresses */
1340 if (priv->mode == STMMAC_CHAIN_MODE) {
1341 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001342 stmmac_mode_init(priv, tx_q->dma_etx,
1343 tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
Joao Pintoce736782017-04-06 09:49:10 +01001344 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001345 stmmac_mode_init(priv, tx_q->dma_tx,
1346 tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001347 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001348
Joao Pintoce736782017-04-06 09:49:10 +01001349 for (i = 0; i < DMA_TX_SIZE; i++) {
1350 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001351 if (priv->extend_desc)
1352 p = &((tx_q->dma_etx + i)->basic);
1353 else
1354 p = tx_q->dma_tx + i;
1355
Jose Abreu44c67f82018-05-18 14:56:01 +01001356 stmmac_clear_desc(priv, p);
Joao Pintoce736782017-04-06 09:49:10 +01001357
1358 tx_q->tx_skbuff_dma[i].buf = 0;
1359 tx_q->tx_skbuff_dma[i].map_as_page = false;
1360 tx_q->tx_skbuff_dma[i].len = 0;
1361 tx_q->tx_skbuff_dma[i].last_segment = false;
1362 tx_q->tx_skbuff[i] = NULL;
1363 }
1364
1365 tx_q->dirty_tx = 0;
1366 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001367 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001368
Joao Pintoc22a3f42017-04-06 09:49:11 +01001369 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1370 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001371
Joao Pinto71fedb02017-04-06 09:49:08 +01001372 return 0;
1373}
1374
1375/**
1376 * init_dma_desc_rings - init the RX/TX descriptor rings
1377 * @dev: net device structure
1378 * @flags: gfp flag.
1379 * Description: this function initializes the DMA RX/TX descriptors
1380 * and allocates the socket buffers. It supports the chained and ring
1381 * modes.
1382 */
1383static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1384{
1385 struct stmmac_priv *priv = netdev_priv(dev);
1386 int ret;
1387
1388 ret = init_dma_rx_desc_rings(dev, flags);
1389 if (ret)
1390 return ret;
1391
1392 ret = init_dma_tx_desc_rings(dev);
1393
LABBE Corentin5bacd772017-03-29 07:05:40 +02001394 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001395
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001396 if (netif_msg_hw(priv))
1397 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001398
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001399 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001400}
1401
Joao Pinto71fedb02017-04-06 09:49:08 +01001402/**
1403 * dma_free_rx_skbufs - free RX dma buffers
1404 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001405 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001406 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001407static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408{
1409 int i;
1410
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001411 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001412 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001413}
1414
Joao Pinto71fedb02017-04-06 09:49:08 +01001415/**
1416 * dma_free_tx_skbufs - free TX dma buffers
1417 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001418 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001419 */
Joao Pintoce736782017-04-06 09:49:10 +01001420static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421{
1422 int i;
1423
Joao Pinto71fedb02017-04-06 09:49:08 +01001424 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001425 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001426}
1427
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001428/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001429 * free_dma_rx_desc_resources - free RX dma desc resources
1430 * @priv: private structure
1431 */
1432static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1433{
1434 u32 rx_count = priv->plat->rx_queues_to_use;
1435 u32 queue;
1436
1437 /* Free RX queue resources */
1438 for (queue = 0; queue < rx_count; queue++) {
1439 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1440
1441 /* Release the DMA RX socket buffers */
1442 dma_free_rx_skbufs(priv, queue);
1443
1444 /* Free DMA regions of consistent memory previously allocated */
1445 if (!priv->extend_desc)
1446 dma_free_coherent(priv->device,
1447 DMA_RX_SIZE * sizeof(struct dma_desc),
1448 rx_q->dma_rx, rx_q->dma_rx_phy);
1449 else
1450 dma_free_coherent(priv->device, DMA_RX_SIZE *
1451 sizeof(struct dma_extended_desc),
1452 rx_q->dma_erx, rx_q->dma_rx_phy);
1453
1454 kfree(rx_q->rx_skbuff_dma);
1455 kfree(rx_q->rx_skbuff);
1456 }
1457}
1458
1459/**
Joao Pintoce736782017-04-06 09:49:10 +01001460 * free_dma_tx_desc_resources - free TX dma desc resources
1461 * @priv: private structure
1462 */
1463static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1464{
1465 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001466 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001467
1468 /* Free TX queue resources */
1469 for (queue = 0; queue < tx_count; queue++) {
1470 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1471
1472 /* Release the DMA TX socket buffers */
1473 dma_free_tx_skbufs(priv, queue);
1474
1475 /* Free DMA regions of consistent memory previously allocated */
1476 if (!priv->extend_desc)
1477 dma_free_coherent(priv->device,
1478 DMA_TX_SIZE * sizeof(struct dma_desc),
1479 tx_q->dma_tx, tx_q->dma_tx_phy);
1480 else
1481 dma_free_coherent(priv->device, DMA_TX_SIZE *
1482 sizeof(struct dma_extended_desc),
1483 tx_q->dma_etx, tx_q->dma_tx_phy);
1484
1485 kfree(tx_q->tx_skbuff_dma);
1486 kfree(tx_q->tx_skbuff);
1487 }
1488}
1489
1490/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001491 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001492 * @priv: private structure
1493 * Description: according to which descriptor can be used (extend or basic)
1494 * this function allocates the resources for TX and RX paths. In case of
1495 * reception, for example, it pre-allocated the RX socket buffer in order to
1496 * allow zero-copy mechanism.
1497 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001498static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001499{
Joao Pinto54139cf2017-04-06 09:49:09 +01001500 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001501 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001502 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001503
Joao Pinto54139cf2017-04-06 09:49:09 +01001504 /* RX queues buffers and DMA */
1505 for (queue = 0; queue < rx_count; queue++) {
1506 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001507
Joao Pinto54139cf2017-04-06 09:49:09 +01001508 rx_q->queue_index = queue;
1509 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001510
Joao Pinto54139cf2017-04-06 09:49:09 +01001511 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1512 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001513 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001514 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001515 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001516
1517 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1518 sizeof(struct sk_buff *),
1519 GFP_KERNEL);
1520 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001521 goto err_dma;
1522
Joao Pinto54139cf2017-04-06 09:49:09 +01001523 if (priv->extend_desc) {
1524 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1525 DMA_RX_SIZE *
1526 sizeof(struct
1527 dma_extended_desc),
1528 &rx_q->dma_rx_phy,
1529 GFP_KERNEL);
1530 if (!rx_q->dma_erx)
1531 goto err_dma;
1532
1533 } else {
1534 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1535 DMA_RX_SIZE *
1536 sizeof(struct
1537 dma_desc),
1538 &rx_q->dma_rx_phy,
1539 GFP_KERNEL);
1540 if (!rx_q->dma_rx)
1541 goto err_dma;
1542 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001543 }
1544
1545 return 0;
1546
1547err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001548 free_dma_rx_desc_resources(priv);
1549
Joao Pinto71fedb02017-04-06 09:49:08 +01001550 return ret;
1551}
1552
1553/**
1554 * alloc_dma_tx_desc_resources - alloc TX resources.
1555 * @priv: private structure
1556 * Description: according to which descriptor can be used (extend or basic)
1557 * this function allocates the resources for TX and RX paths. In case of
1558 * reception, for example, it pre-allocated the RX socket buffer in order to
1559 * allow zero-copy mechanism.
1560 */
1561static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1562{
Joao Pintoce736782017-04-06 09:49:10 +01001563 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001564 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001565 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001566
Joao Pintoce736782017-04-06 09:49:10 +01001567 /* TX queues buffers and DMA */
1568 for (queue = 0; queue < tx_count; queue++) {
1569 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001570
Joao Pintoce736782017-04-06 09:49:10 +01001571 tx_q->queue_index = queue;
1572 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001573
Joao Pintoce736782017-04-06 09:49:10 +01001574 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1575 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001576 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001577 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001578 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001579
1580 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1581 sizeof(struct sk_buff *),
1582 GFP_KERNEL);
1583 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001584 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001585
1586 if (priv->extend_desc) {
1587 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1588 DMA_TX_SIZE *
1589 sizeof(struct
1590 dma_extended_desc),
1591 &tx_q->dma_tx_phy,
1592 GFP_KERNEL);
1593 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001594 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001595 } else {
1596 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1597 DMA_TX_SIZE *
1598 sizeof(struct
1599 dma_desc),
1600 &tx_q->dma_tx_phy,
1601 GFP_KERNEL);
1602 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001603 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001604 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001605 }
1606
1607 return 0;
1608
Christophe Jaillet62242262017-07-08 09:46:54 +02001609err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001610 free_dma_tx_desc_resources(priv);
1611
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001612 return ret;
1613}
1614
Joao Pinto71fedb02017-04-06 09:49:08 +01001615/**
1616 * alloc_dma_desc_resources - alloc TX/RX resources.
1617 * @priv: private structure
1618 * Description: according to which descriptor can be used (extend or basic)
1619 * this function allocates the resources for TX and RX paths. In case of
1620 * reception, for example, it pre-allocated the RX socket buffer in order to
1621 * allow zero-copy mechanism.
1622 */
1623static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001624{
Joao Pinto54139cf2017-04-06 09:49:09 +01001625 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001626 int ret = alloc_dma_rx_desc_resources(priv);
1627
1628 if (ret)
1629 return ret;
1630
1631 ret = alloc_dma_tx_desc_resources(priv);
1632
1633 return ret;
1634}
1635
1636/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001637 * free_dma_desc_resources - free dma desc resources
1638 * @priv: private structure
1639 */
1640static void free_dma_desc_resources(struct stmmac_priv *priv)
1641{
1642 /* Release the DMA RX socket buffers */
1643 free_dma_rx_desc_resources(priv);
1644
1645 /* Release the DMA TX socket buffers */
1646 free_dma_tx_desc_resources(priv);
1647}
1648
1649/**
jpinto9eb12472016-12-28 12:57:48 +00001650 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1651 * @priv: driver private structure
1652 * Description: It is used for enabling the rx queues in the MAC
1653 */
1654static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1655{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001656 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1657 int queue;
1658 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001659
Joao Pinto4f6046f2017-03-10 18:24:54 +00001660 for (queue = 0; queue < rx_queues_count; queue++) {
1661 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001662 stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
Joao Pinto4f6046f2017-03-10 18:24:54 +00001663 }
jpinto9eb12472016-12-28 12:57:48 +00001664}
1665
1666/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001667 * stmmac_start_rx_dma - start RX DMA channel
1668 * @priv: driver private structure
1669 * @chan: RX channel index
1670 * Description:
1671 * This starts a RX DMA channel
1672 */
1673static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1674{
1675 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001676 stmmac_start_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001677}
1678
1679/**
1680 * stmmac_start_tx_dma - start TX DMA channel
1681 * @priv: driver private structure
1682 * @chan: TX channel index
1683 * Description:
1684 * This starts a TX DMA channel
1685 */
1686static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1687{
1688 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001689 stmmac_start_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001690}
1691
1692/**
1693 * stmmac_stop_rx_dma - stop RX DMA channel
1694 * @priv: driver private structure
1695 * @chan: RX channel index
1696 * Description:
1697 * This stops a RX DMA channel
1698 */
1699static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1700{
1701 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001702 stmmac_stop_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001703}
1704
1705/**
1706 * stmmac_stop_tx_dma - stop TX DMA channel
1707 * @priv: driver private structure
1708 * @chan: TX channel index
1709 * Description:
1710 * This stops a TX DMA channel
1711 */
1712static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1713{
1714 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001715 stmmac_stop_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001716}
1717
1718/**
1719 * stmmac_start_all_dma - start all RX and TX DMA channels
1720 * @priv: driver private structure
1721 * Description:
1722 * This starts all the RX and TX DMA channels
1723 */
1724static void stmmac_start_all_dma(struct stmmac_priv *priv)
1725{
1726 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1727 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1728 u32 chan = 0;
1729
1730 for (chan = 0; chan < rx_channels_count; chan++)
1731 stmmac_start_rx_dma(priv, chan);
1732
1733 for (chan = 0; chan < tx_channels_count; chan++)
1734 stmmac_start_tx_dma(priv, chan);
1735}
1736
1737/**
1738 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1739 * @priv: driver private structure
1740 * Description:
1741 * This stops the RX and TX DMA channels
1742 */
1743static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1744{
1745 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1746 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1747 u32 chan = 0;
1748
1749 for (chan = 0; chan < rx_channels_count; chan++)
1750 stmmac_stop_rx_dma(priv, chan);
1751
1752 for (chan = 0; chan < tx_channels_count; chan++)
1753 stmmac_stop_tx_dma(priv, chan);
1754}
1755
1756/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001757 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001758 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001759 * Description: it is used for configuring the DMA operation mode register in
1760 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001761 */
1762static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1763{
Joao Pinto6deee222017-03-15 11:04:45 +00001764 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1765 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001766 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001767 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001768 u32 txmode = 0;
1769 u32 rxmode = 0;
1770 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001771 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001772
Thierry Reding11fbf812017-03-10 17:34:58 +01001773 if (rxfifosz == 0)
1774 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001775 if (txfifosz == 0)
1776 txfifosz = priv->dma_cap.tx_fifo_size;
1777
1778 /* Adjust for real per queue fifo size */
1779 rxfifosz /= rx_channels_count;
1780 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001781
Joao Pinto6deee222017-03-15 11:04:45 +00001782 if (priv->plat->force_thresh_dma_mode) {
1783 txmode = tc;
1784 rxmode = tc;
1785 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001786 /*
1787 * In case of GMAC, SF mode can be enabled
1788 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001789 * 1) TX COE if actually supported
1790 * 2) There is no bugged Jumbo frame support
1791 * that needs to not insert csum in the TDES.
1792 */
Joao Pinto6deee222017-03-15 11:04:45 +00001793 txmode = SF_DMA_MODE;
1794 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001795 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001796 } else {
1797 txmode = tc;
1798 rxmode = SF_DMA_MODE;
1799 }
1800
1801 /* configure all channels */
Jose Abreuab0204e2018-05-18 14:56:02 +01001802 for (chan = 0; chan < rx_channels_count; chan++) {
1803 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001804
Jose Abreuab0204e2018-05-18 14:56:02 +01001805 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
1806 rxfifosz, qmode);
1807 }
Jose Abreua0daae12017-10-13 10:58:37 +01001808
Jose Abreuab0204e2018-05-18 14:56:02 +01001809 for (chan = 0; chan < tx_channels_count; chan++) {
1810 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreua0daae12017-10-13 10:58:37 +01001811
Jose Abreuab0204e2018-05-18 14:56:02 +01001812 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
1813 txfifosz, qmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001814 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001815}
1816
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001817/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001818 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001819 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001820 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001821 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001822 */
Joao Pintoce736782017-04-06 09:49:10 +01001823static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001824{
Joao Pintoce736782017-04-06 09:49:10 +01001825 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001826 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001827 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001828
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001829 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001830
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001831 priv->xstats.tx_clean++;
1832
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001833 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001834 while (entry != tx_q->cur_tx) {
1835 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001836 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001837 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001838
1839 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001840 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001841 else
Joao Pintoce736782017-04-06 09:49:10 +01001842 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001843
Jose Abreu42de0472018-04-16 16:08:12 +01001844 status = stmmac_tx_status(priv, &priv->dev->stats,
1845 &priv->xstats, p, priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001846 /* Check if the descriptor is owned by the DMA */
1847 if (unlikely(status & tx_dma_own))
1848 break;
1849
Niklas Cassela6b25da2018-02-26 22:47:08 +01001850 /* Make sure descriptor fields are read after reading
1851 * the own bit.
1852 */
1853 dma_rmb();
1854
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001855 /* Just consider the last segment and ...*/
1856 if (likely(!(status & tx_not_ls))) {
1857 /* ... verify the status error condition */
1858 if (unlikely(status & tx_err)) {
1859 priv->dev->stats.tx_errors++;
1860 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001861 priv->dev->stats.tx_packets++;
1862 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001863 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001864 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001865 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001866
Joao Pintoce736782017-04-06 09:49:10 +01001867 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1868 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001869 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001870 tx_q->tx_skbuff_dma[entry].buf,
1871 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001872 DMA_TO_DEVICE);
1873 else
1874 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001875 tx_q->tx_skbuff_dma[entry].buf,
1876 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001877 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001878 tx_q->tx_skbuff_dma[entry].buf = 0;
1879 tx_q->tx_skbuff_dma[entry].len = 0;
1880 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001881 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001882
Jose Abreu2c520b12018-04-16 16:08:16 +01001883 stmmac_clean_desc3(priv, tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001884
Joao Pintoce736782017-04-06 09:49:10 +01001885 tx_q->tx_skbuff_dma[entry].last_segment = false;
1886 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001887
1888 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001889 pkts_compl++;
1890 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001891 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001892 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893 }
1894
Jose Abreu42de0472018-04-16 16:08:12 +01001895 stmmac_release_tx_desc(priv, p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001896
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001897 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898 }
Joao Pintoce736782017-04-06 09:49:10 +01001899 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001900
Joao Pintoc22a3f42017-04-06 09:49:11 +01001901 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1902 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001903
Joao Pintoc22a3f42017-04-06 09:49:11 +01001904 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1905 queue))) &&
1906 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1907
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001908 netif_dbg(priv, tx_done, priv->dev,
1909 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001910 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001911 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001912
1913 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1914 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001915 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001916 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001917 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001918}
1919
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001920/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001921 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001922 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001923 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001924 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001925 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001927static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001928{
Joao Pintoce736782017-04-06 09:49:10 +01001929 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001930 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001931
Joao Pintoc22a3f42017-04-06 09:49:11 +01001932 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001933
Joao Pintoae4f0d42017-03-15 11:04:47 +00001934 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001935 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001936 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001937 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001938 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1939 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001940 else
Jose Abreu42de0472018-04-16 16:08:12 +01001941 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1942 priv->mode, (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001943 tx_q->dirty_tx = 0;
1944 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001945 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001946 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001947 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001948
1949 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001950 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001951}
1952
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001953/**
Joao Pinto6deee222017-03-15 11:04:45 +00001954 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1955 * @priv: driver private structure
1956 * @txmode: TX operating mode
1957 * @rxmode: RX operating mode
1958 * @chan: channel index
1959 * Description: it is used for configuring of the DMA operation mode in
1960 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1961 * mode.
1962 */
1963static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1964 u32 rxmode, u32 chan)
1965{
Jose Abreua0daae12017-10-13 10:58:37 +01001966 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1967 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001968 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1969 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001970 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001971 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001972
1973 if (rxfifosz == 0)
1974 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001975 if (txfifosz == 0)
1976 txfifosz = priv->dma_cap.tx_fifo_size;
1977
1978 /* Adjust for real per queue fifo size */
1979 rxfifosz /= rx_channels_count;
1980 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001981
Jose Abreuab0204e2018-05-18 14:56:02 +01001982 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, rxqmode);
1983 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001984}
1985
Jose Abreu8bf993a2018-03-29 10:40:19 +01001986static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
1987{
Jose Abreu63a550f2018-05-18 14:56:03 +01001988 int ret;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001989
Jose Abreuc10d4c82018-04-16 16:08:14 +01001990 ret = stmmac_safety_feat_irq_status(priv, priv->dev,
1991 priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
1992 if (ret && (ret != -EINVAL)) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01001993 stmmac_global_err(priv);
Jose Abreuc10d4c82018-04-16 16:08:14 +01001994 return true;
1995 }
1996
1997 return false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001998}
1999
Joao Pinto6deee222017-03-15 11:04:45 +00002000/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002001 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002002 * @priv: driver private structure
2003 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002004 * It calls the dwmac dma routine and schedule poll method in case of some
2005 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002006 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002007static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002008{
Joao Pintod62a1072017-03-15 11:04:49 +00002009 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002010 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2011 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2012 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002013 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002014 bool poll_scheduled = false;
Kees Cook8ac60ff2018-05-01 14:01:30 -07002015 int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];
2016
2017 /* Make sure we never check beyond our status buffer. */
2018 if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
2019 channels_to_check = ARRAY_SIZE(status);
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002020
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002021 /* Each DMA channel can be used for rx and tx simultaneously, yet
2022 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2023 * stmmac_channel struct.
2024 * Because of this, stmmac_poll currently checks (and possibly wakes)
2025 * all tx queues rather than just a single tx queue.
2026 */
2027 for (chan = 0; chan < channels_to_check; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002028 status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2029 &priv->xstats, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002030
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002031 for (chan = 0; chan < rx_channel_count; chan++) {
2032 if (likely(status[chan] & handle_rx)) {
2033 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2034
Joao Pintoc22a3f42017-04-06 09:49:11 +01002035 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002036 stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002037 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002038 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002039 }
2040 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002041 }
Joao Pintod62a1072017-03-15 11:04:49 +00002042
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002043 /* If we scheduled poll, we already know that tx queues will be checked.
2044 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2045 * completed transmission, if so, call stmmac_poll (once).
2046 */
2047 if (!poll_scheduled) {
2048 for (chan = 0; chan < tx_channel_count; chan++) {
2049 if (status[chan] & handle_tx) {
2050 /* It doesn't matter what rx queue we choose
2051 * here. We use 0 since it always exists.
2052 */
2053 struct stmmac_rx_queue *rx_q =
2054 &priv->rx_queue[0];
2055
2056 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002057 stmmac_disable_dma_irq(priv,
2058 priv->ioaddr, chan);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002059 __napi_schedule(&rx_q->napi);
2060 }
2061 break;
2062 }
2063 }
2064 }
2065
2066 for (chan = 0; chan < tx_channel_count; chan++) {
2067 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002068 /* Try to bump up the dma threshold on this failure */
2069 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2070 (tc <= 256)) {
2071 tc += 64;
2072 if (priv->plat->force_thresh_dma_mode)
2073 stmmac_set_dma_operation_mode(priv,
2074 tc,
2075 tc,
2076 chan);
2077 else
2078 stmmac_set_dma_operation_mode(priv,
2079 tc,
2080 SF_DMA_MODE,
2081 chan);
2082 priv->xstats.threshold = tc;
2083 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002084 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002085 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002086 }
2087 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002088}
2089
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002090/**
2091 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2092 * @priv: driver private structure
2093 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2094 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002095static void stmmac_mmc_setup(struct stmmac_priv *priv)
2096{
2097 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002098 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002099
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002100 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002101
2102 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002103 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002104 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2105 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002106 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002107}
2108
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002109/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002110 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002111 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002112 * Description:
2113 * new GMAC chip generations have a new register to indicate the
2114 * presence of the optional feature/functions.
2115 * This can be also used to override the value passed through the
2116 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002117 */
2118static int stmmac_get_hw_features(struct stmmac_priv *priv)
2119{
Jose Abreua4e887f2018-04-16 16:08:13 +01002120 return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002121}
2122
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002123/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002124 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002125 * @priv: driver private structure
2126 * Description:
2127 * it is to verify if the MAC address is valid, in case of failures it
2128 * generates a random MAC address
2129 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002130static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2131{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002132 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01002133 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002134 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002135 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002136 netdev_info(priv->dev, "device MAC address %pM\n",
2137 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002138 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002139}
2140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002141/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002142 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002143 * @priv: driver private structure
2144 * Description:
2145 * It inits the DMA invoking the specific MAC/GMAC callback.
2146 * Some DMA parameters can be passed from the platform;
2147 * in case of these are not passed a default is kept for the MAC or GMAC.
2148 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002149static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2150{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002151 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2152 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Jose Abreu24aaed02018-05-18 14:56:05 +01002153 u32 dma_csr_ch = max(rx_channels_count, tx_channels_count);
Joao Pinto54139cf2017-04-06 09:49:09 +01002154 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002155 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002156 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002157 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002158 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002159
Niklas Cassela332e2f2016-12-07 15:20:05 +01002160 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2161 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002162 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002163 }
2164
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002165 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2166 atds = 1;
2167
Jose Abreua4e887f2018-04-16 16:08:13 +01002168 ret = stmmac_reset(priv, priv->ioaddr);
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002169 if (ret) {
2170 dev_err(priv->device, "Failed to reset the dma\n");
2171 return ret;
2172 }
2173
Jose Abreu24aaed02018-05-18 14:56:05 +01002174 /* DMA RX Channel Configuration */
2175 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002176 rx_q = &priv->rx_queue[chan];
Jose Abreu24aaed02018-05-18 14:56:05 +01002177
2178 stmmac_init_rx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
2179 rx_q->dma_rx_phy, chan);
2180
2181 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2182 (DMA_RX_SIZE * sizeof(struct dma_desc));
2183 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
2184 rx_q->rx_tail_addr, chan);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002185 }
2186
Jose Abreu24aaed02018-05-18 14:56:05 +01002187 /* DMA TX Channel Configuration */
2188 for (chan = 0; chan < tx_channels_count; chan++) {
2189 tx_q = &priv->tx_queue[chan];
2190
2191 stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
2192 tx_q->dma_tx_phy, chan);
2193
2194 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
2195 (DMA_TX_SIZE * sizeof(struct dma_desc));
2196 stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
2197 tx_q->tx_tail_addr, chan);
2198 }
2199
2200 /* DMA CSR Channel configuration */
2201 for (chan = 0; chan < dma_csr_ch; chan++)
2202 stmmac_init_chan(priv, priv->ioaddr, priv->plat->dma_cfg, chan);
2203
2204 /* DMA Configuration */
2205 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, atds);
2206
Jose Abreua4e887f2018-04-16 16:08:13 +01002207 if (priv->plat->axi)
2208 stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002209
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002210 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002211}
2212
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002213/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002214 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002215 * @data: data pointer
2216 * Description:
2217 * This is the timer handler to directly invoke the stmmac_tx_clean.
2218 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002219static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002220{
Kees Cooke99e88a2017-10-16 14:43:17 -07002221 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002222 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2223 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002224
Joao Pintoce736782017-04-06 09:49:10 +01002225 /* let's scan all the tx queues */
2226 for (queue = 0; queue < tx_queues_count; queue++)
2227 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002228}
2229
2230/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002231 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002232 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002233 * Description:
2234 * This inits the transmit coalesce parameters: i.e. timer rate,
2235 * timer handler and default threshold used for enabling the
2236 * interrupt on completion bit.
2237 */
2238static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2239{
2240 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2241 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002242 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002243 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002244 add_timer(&priv->txtimer);
2245}
2246
Joao Pinto4854ab92017-03-15 11:04:51 +00002247static void stmmac_set_rings_length(struct stmmac_priv *priv)
2248{
2249 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2250 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2251 u32 chan;
2252
2253 /* set TX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002254 for (chan = 0; chan < tx_channels_count; chan++)
2255 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2256 (DMA_TX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002257
2258 /* set RX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002259 for (chan = 0; chan < rx_channels_count; chan++)
2260 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2261 (DMA_RX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002262}
2263
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002264/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002265 * stmmac_set_tx_queue_weight - Set TX queue weight
2266 * @priv: driver private structure
2267 * Description: It is used for setting TX queues weight
2268 */
2269static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2270{
2271 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2272 u32 weight;
2273 u32 queue;
2274
2275 for (queue = 0; queue < tx_queues_count; queue++) {
2276 weight = priv->plat->tx_queues_cfg[queue].weight;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002277 stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
Joao Pinto6a3a7192017-03-10 18:24:53 +00002278 }
2279}
2280
2281/**
Joao Pinto19d91872017-03-10 18:24:59 +00002282 * stmmac_configure_cbs - Configure CBS in TX queue
2283 * @priv: driver private structure
2284 * Description: It is used for configuring CBS in AVB TX queues
2285 */
2286static void stmmac_configure_cbs(struct stmmac_priv *priv)
2287{
2288 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2289 u32 mode_to_use;
2290 u32 queue;
2291
Joao Pinto44781fe2017-03-31 14:22:02 +01002292 /* queue 0 is reserved for legacy traffic */
2293 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002294 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2295 if (mode_to_use == MTL_QUEUE_DCB)
2296 continue;
2297
Jose Abreuc10d4c82018-04-16 16:08:14 +01002298 stmmac_config_cbs(priv, priv->hw,
Joao Pinto19d91872017-03-10 18:24:59 +00002299 priv->plat->tx_queues_cfg[queue].send_slope,
2300 priv->plat->tx_queues_cfg[queue].idle_slope,
2301 priv->plat->tx_queues_cfg[queue].high_credit,
2302 priv->plat->tx_queues_cfg[queue].low_credit,
2303 queue);
2304 }
2305}
2306
2307/**
Joao Pintod43042f2017-03-10 18:24:55 +00002308 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2309 * @priv: driver private structure
2310 * Description: It is used for mapping RX queues to RX dma channels
2311 */
2312static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2313{
2314 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2315 u32 queue;
2316 u32 chan;
2317
2318 for (queue = 0; queue < rx_queues_count; queue++) {
2319 chan = priv->plat->rx_queues_cfg[queue].chan;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002320 stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
Joao Pintod43042f2017-03-10 18:24:55 +00002321 }
2322}
2323
2324/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002325 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2326 * @priv: driver private structure
2327 * Description: It is used for configuring the RX Queue Priority
2328 */
2329static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2330{
2331 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2332 u32 queue;
2333 u32 prio;
2334
2335 for (queue = 0; queue < rx_queues_count; queue++) {
2336 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2337 continue;
2338
2339 prio = priv->plat->rx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002340 stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002341 }
2342}
2343
2344/**
2345 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2346 * @priv: driver private structure
2347 * Description: It is used for configuring the TX Queue Priority
2348 */
2349static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2350{
2351 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2352 u32 queue;
2353 u32 prio;
2354
2355 for (queue = 0; queue < tx_queues_count; queue++) {
2356 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2357 continue;
2358
2359 prio = priv->plat->tx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002360 stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002361 }
2362}
2363
2364/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002365 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2366 * @priv: driver private structure
2367 * Description: It is used for configuring the RX queue routing
2368 */
2369static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2370{
2371 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2372 u32 queue;
2373 u8 packet;
2374
2375 for (queue = 0; queue < rx_queues_count; queue++) {
2376 /* no specific packet type routing specified for the queue */
2377 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2378 continue;
2379
2380 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002381 stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002382 }
2383}
2384
2385/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002386 * stmmac_mtl_configuration - Configure MTL
2387 * @priv: driver private structure
2388 * Description: It is used for configurring MTL
2389 */
2390static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2391{
2392 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2393 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2394
Jose Abreuc10d4c82018-04-16 16:08:14 +01002395 if (tx_queues_count > 1)
Joao Pinto6a3a7192017-03-10 18:24:53 +00002396 stmmac_set_tx_queue_weight(priv);
2397
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002398 /* Configure MTL RX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002399 if (rx_queues_count > 1)
2400 stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
2401 priv->plat->rx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002402
2403 /* Configure MTL TX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002404 if (tx_queues_count > 1)
2405 stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
2406 priv->plat->tx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002407
Joao Pinto19d91872017-03-10 18:24:59 +00002408 /* Configure CBS in AVB TX queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002409 if (tx_queues_count > 1)
Joao Pinto19d91872017-03-10 18:24:59 +00002410 stmmac_configure_cbs(priv);
2411
Joao Pintod43042f2017-03-10 18:24:55 +00002412 /* Map RX MTL to DMA channels */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002413 stmmac_rx_queue_dma_chan_map(priv);
Joao Pintod43042f2017-03-10 18:24:55 +00002414
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002415 /* Enable MAC RX Queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002416 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002417
Joao Pintoa8f51022017-03-17 16:11:06 +00002418 /* Set RX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002419 if (rx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002420 stmmac_mac_config_rx_queues_prio(priv);
2421
2422 /* Set TX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002423 if (tx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002424 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002425
2426 /* Set RX routing */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002427 if (rx_queues_count > 1)
Joao Pintoabe80fd2017-03-17 16:11:07 +00002428 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002429}
2430
Jose Abreu8bf993a2018-03-29 10:40:19 +01002431static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
2432{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002433 if (priv->dma_cap.asp) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002434 netdev_info(priv->dev, "Enabling Safety Features\n");
Jose Abreuc10d4c82018-04-16 16:08:14 +01002435 stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002436 } else {
2437 netdev_info(priv->dev, "No Safety Features support found\n");
2438 }
2439}
2440
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002441/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002442 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002443 * @dev : pointer to the device structure.
2444 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002445 * this is the main function to setup the HW in a usable state because the
2446 * dma engine is reset, the core registers are configured (e.g. AXI,
2447 * Checksum features, timers). The DMA is ready to start receiving and
2448 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002449 * Return value:
2450 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2451 * file on failure.
2452 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002453static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002454{
2455 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002456 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002457 u32 tx_cnt = priv->plat->tx_queues_to_use;
2458 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002459 int ret;
2460
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002461 /* DMA initialization and SW reset */
2462 ret = stmmac_init_dma_engine(priv);
2463 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002464 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2465 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002466 return ret;
2467 }
2468
2469 /* Copy the MAC addr into the HW */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002470 stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002471
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002472 /* PS and related bits will be programmed according to the speed */
2473 if (priv->hw->pcs) {
2474 int speed = priv->plat->mac_port_sel_speed;
2475
2476 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2477 (speed == SPEED_1000)) {
2478 priv->hw->ps = speed;
2479 } else {
2480 dev_warn(priv->device, "invalid port speed\n");
2481 priv->hw->ps = 0;
2482 }
2483 }
2484
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002485 /* Initialize the MAC Core */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002486 stmmac_core_init(priv, priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002487
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002488 /* Initialize MTL*/
Jose Abreu63a550f2018-05-18 14:56:03 +01002489 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002490
Jose Abreu8bf993a2018-03-29 10:40:19 +01002491 /* Initialize Safety Features */
Jose Abreu63a550f2018-05-18 14:56:03 +01002492 stmmac_safety_feat_configuration(priv);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002493
Jose Abreuc10d4c82018-04-16 16:08:14 +01002494 ret = stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002495 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002496 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002497 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002498 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002499 }
2500
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002501 /* Enable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002502 stmmac_mac_set(priv, priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002503
Joao Pintob4f0a662017-03-22 11:56:05 +00002504 /* Set the HW DMA mode and the COE */
2505 stmmac_dma_operation_mode(priv);
2506
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002507 stmmac_mmc_setup(priv);
2508
Huacai Chenfe1319292014-12-19 22:38:18 +08002509 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002510 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2511 if (ret < 0)
2512 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2513
Huacai Chenfe1319292014-12-19 22:38:18 +08002514 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002515 if (ret == -EOPNOTSUPP)
2516 netdev_warn(priv->dev, "PTP not supported by HW\n");
2517 else if (ret)
2518 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002519 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002520
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002521#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002522 ret = stmmac_init_fs(dev);
2523 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002524 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2525 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002526#endif
2527 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002528 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002529
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002530 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2531
Jose Abreua4e887f2018-04-16 16:08:13 +01002532 if (priv->use_riwt) {
2533 ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2534 if (!ret)
2535 priv->rx_riwt = MAX_DMA_RIWT;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002536 }
2537
Jose Abreuc10d4c82018-04-16 16:08:14 +01002538 if (priv->hw->pcs)
2539 stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002540
Joao Pinto4854ab92017-03-15 11:04:51 +00002541 /* set TX and RX rings length */
2542 stmmac_set_rings_length(priv);
2543
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002544 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002545 if (priv->tso) {
2546 for (chan = 0; chan < tx_cnt; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002547 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
Joao Pinto146617b2017-03-15 11:04:54 +00002548 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002549
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002550 return 0;
2551}
2552
Thierry Redingc66f6c32017-03-10 17:34:55 +01002553static void stmmac_hw_teardown(struct net_device *dev)
2554{
2555 struct stmmac_priv *priv = netdev_priv(dev);
2556
2557 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2558}
2559
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002560/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002561 * stmmac_open - open entry point of the driver
2562 * @dev : pointer to the device structure.
2563 * Description:
2564 * This function is the open entry point of the driver.
2565 * Return value:
2566 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2567 * file on failure.
2568 */
2569static int stmmac_open(struct net_device *dev)
2570{
2571 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002572 int ret;
2573
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002574 stmmac_check_ether_addr(priv);
2575
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002576 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2577 priv->hw->pcs != STMMAC_PCS_TBI &&
2578 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002579 ret = stmmac_init_phy(dev);
2580 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002581 netdev_err(priv->dev,
2582 "%s: Cannot attach to PHY (error: %d)\n",
2583 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002584 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002585 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002586 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002587
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002588 /* Extra statistics */
2589 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2590 priv->xstats.threshold = tc;
2591
LABBE Corentin5bacd772017-03-29 07:05:40 +02002592 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002593 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002594
LABBE Corentin5bacd772017-03-29 07:05:40 +02002595 ret = alloc_dma_desc_resources(priv);
2596 if (ret < 0) {
2597 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2598 __func__);
2599 goto dma_desc_error;
2600 }
2601
2602 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2603 if (ret < 0) {
2604 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2605 __func__);
2606 goto init_error;
2607 }
2608
Huacai Chenfe1319292014-12-19 22:38:18 +08002609 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002610 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002611 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002612 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002613 }
2614
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002615 stmmac_init_tx_coalesce(priv);
2616
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002617 if (dev->phydev)
2618 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002619
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002620 /* Request the IRQ lines */
2621 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002622 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002623 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002624 netdev_err(priv->dev,
2625 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2626 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002627 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002628 }
2629
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002630 /* Request the Wake IRQ in case of another line is used for WoL */
2631 if (priv->wol_irq != dev->irq) {
2632 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2633 IRQF_SHARED, dev->name, dev);
2634 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002635 netdev_err(priv->dev,
2636 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2637 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002638 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002639 }
2640 }
2641
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002642 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002643 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002644 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2645 dev->name, dev);
2646 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002647 netdev_err(priv->dev,
2648 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2649 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002650 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002651 }
2652 }
2653
Joao Pintoc22a3f42017-04-06 09:49:11 +01002654 stmmac_enable_all_queues(priv);
2655 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002656
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002657 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002658
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002659lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002660 if (priv->wol_irq != dev->irq)
2661 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002662wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002663 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002664irq_error:
2665 if (dev->phydev)
2666 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002667
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002668 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002669 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002670init_error:
2671 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002672dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002673 if (dev->phydev)
2674 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002675
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002676 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002677}
2678
2679/**
2680 * stmmac_release - close entry point of the driver
2681 * @dev : device pointer.
2682 * Description:
2683 * This is the stop entry point of the driver.
2684 */
2685static int stmmac_release(struct net_device *dev)
2686{
2687 struct stmmac_priv *priv = netdev_priv(dev);
2688
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002689 if (priv->eee_enabled)
2690 del_timer_sync(&priv->eee_ctrl_timer);
2691
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002692 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002693 if (dev->phydev) {
2694 phy_stop(dev->phydev);
2695 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002696 }
2697
Joao Pintoc22a3f42017-04-06 09:49:11 +01002698 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002699
Joao Pintoc22a3f42017-04-06 09:49:11 +01002700 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002701
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002702 del_timer_sync(&priv->txtimer);
2703
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002704 /* Free the IRQ lines */
2705 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002706 if (priv->wol_irq != dev->irq)
2707 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002708 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002709 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002710
2711 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002712 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002713
2714 /* Release and free the Rx/Tx resources */
2715 free_dma_desc_resources(priv);
2716
avisconti19449bf2010-10-25 18:58:14 +00002717 /* Disable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002718 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002719
2720 netif_carrier_off(dev);
2721
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002722#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002723 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002724#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002725
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002726 stmmac_release_ptp(priv);
2727
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002728 return 0;
2729}
2730
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002731/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002732 * stmmac_tso_allocator - close entry point of the driver
2733 * @priv: driver private structure
2734 * @des: buffer start address
2735 * @total_len: total length to fill in descriptors
2736 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002737 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002738 * Description:
2739 * This function fills descriptor and request new descriptors according to
2740 * buffer length to fill
2741 */
2742static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002743 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002744{
Joao Pintoce736782017-04-06 09:49:10 +01002745 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002746 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002747 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002748 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002749
2750 tmp_len = total_len;
2751
2752 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002753 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002754 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002755 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002756
Michael Weiserf8be0d72016-11-14 18:58:05 +01002757 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002758 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2759 TSO_MAX_BUFF_SIZE : tmp_len;
2760
Jose Abreu42de0472018-04-16 16:08:12 +01002761 stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
2762 0, 1,
2763 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
2764 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002765
2766 tmp_len -= TSO_MAX_BUFF_SIZE;
2767 }
2768}
2769
2770/**
2771 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2772 * @skb : the socket buffer
2773 * @dev : device pointer
2774 * Description: this is the transmit function that is called on TSO frames
2775 * (support available on GMAC4 and newer chips).
2776 * Diagram below show the ring programming in case of TSO frames:
2777 *
2778 * First Descriptor
2779 * --------
2780 * | DES0 |---> buffer1 = L2/L3/L4 header
2781 * | DES1 |---> TCP Payload (can continue on next descr...)
2782 * | DES2 |---> buffer 1 and 2 len
2783 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2784 * --------
2785 * |
2786 * ...
2787 * |
2788 * --------
2789 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2790 * | DES1 | --|
2791 * | DES2 | --> buffer 1 and 2 len
2792 * | DES3 |
2793 * --------
2794 *
2795 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2796 */
2797static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2798{
Joao Pintoce736782017-04-06 09:49:10 +01002799 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002800 struct stmmac_priv *priv = netdev_priv(dev);
2801 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002802 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002803 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002804 struct stmmac_tx_queue *tx_q;
2805 int tmp_pay_len = 0;
2806 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002807 u8 proto_hdr_len;
2808 int i;
2809
Joao Pintoce736782017-04-06 09:49:10 +01002810 tx_q = &priv->tx_queue[queue];
2811
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002812 /* Compute header lengths */
2813 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2814
2815 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002816 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002817 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002818 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2819 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2820 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002821 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002822 netdev_err(priv->dev,
2823 "%s: Tx Ring full when queue awake\n",
2824 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002825 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002826 return NETDEV_TX_BUSY;
2827 }
2828
2829 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2830
2831 mss = skb_shinfo(skb)->gso_size;
2832
2833 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002834 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002835 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Jose Abreu42de0472018-04-16 16:08:12 +01002836 stmmac_set_mss(priv, mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002837 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002838 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002839 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002840 }
2841
2842 if (netif_msg_tx_queued(priv)) {
2843 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2844 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2845 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2846 skb->data_len);
2847 }
2848
Joao Pintoce736782017-04-06 09:49:10 +01002849 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002850 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002851
Joao Pintoce736782017-04-06 09:49:10 +01002852 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002853 first = desc;
2854
2855 /* first descriptor: fill Headers on Buf1 */
2856 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2857 DMA_TO_DEVICE);
2858 if (dma_mapping_error(priv->device, des))
2859 goto dma_map_err;
2860
Joao Pintoce736782017-04-06 09:49:10 +01002861 tx_q->tx_skbuff_dma[first_entry].buf = des;
2862 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002863
Michael Weiserf8be0d72016-11-14 18:58:05 +01002864 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002865
2866 /* Fill start of payload in buff2 of first descriptor */
2867 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002868 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002869
2870 /* If needed take extra descriptors to fill the remaining payload */
2871 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2872
Joao Pintoce736782017-04-06 09:49:10 +01002873 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002874
2875 /* Prepare fragments */
2876 for (i = 0; i < nfrags; i++) {
2877 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2878
2879 des = skb_frag_dma_map(priv->device, frag, 0,
2880 skb_frag_size(frag),
2881 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002882 if (dma_mapping_error(priv->device, des))
2883 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002884
2885 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002886 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002887
Joao Pintoce736782017-04-06 09:49:10 +01002888 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2889 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002890 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002891 }
2892
Joao Pintoce736782017-04-06 09:49:10 +01002893 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002894
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002895 /* Only the last descriptor gets to point to the skb. */
2896 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2897
2898 /* We've used all descriptors we need for this skb, however,
2899 * advance cur_tx so that it references a fresh descriptor.
2900 * ndo_start_xmit will fill this descriptor the next time it's
2901 * called and stmmac_tx_clean may clean up to this descriptor.
2902 */
Joao Pintoce736782017-04-06 09:49:10 +01002903 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002904
Joao Pintoce736782017-04-06 09:49:10 +01002905 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002906 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2907 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002908 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002909 }
2910
2911 dev->stats.tx_bytes += skb->len;
2912 priv->xstats.tx_tso_frames++;
2913 priv->xstats.tx_tso_nfrags += nfrags;
2914
2915 /* Manage tx mitigation */
2916 priv->tx_count_frames += nfrags + 1;
2917 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2918 mod_timer(&priv->txtimer,
2919 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2920 } else {
2921 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01002922 stmmac_set_tx_ic(priv, desc);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002923 priv->xstats.tx_set_ic_bit++;
2924 }
2925
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002926 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002927
2928 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2929 priv->hwts_tx_en)) {
2930 /* declare that device is doing timestamping */
2931 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01002932 stmmac_enable_tx_timestamp(priv, first);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002933 }
2934
2935 /* Complete the first descriptor before granting the DMA */
Jose Abreu42de0472018-04-16 16:08:12 +01002936 stmmac_prepare_tso_tx_desc(priv, first, 1,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002937 proto_hdr_len,
2938 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002939 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002940 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2941
2942 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002943 if (mss_desc) {
2944 /* Make sure that first descriptor has been completely
2945 * written, including its own bit. This is because MSS is
2946 * actually before first descriptor, so we need to make
2947 * sure that MSS's own bit is the last thing written.
2948 */
2949 dma_wmb();
Jose Abreu42de0472018-04-16 16:08:12 +01002950 stmmac_set_tx_owner(priv, mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002951 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002952
2953 /* The own bit must be the latest setting done when prepare the
2954 * descriptor and then barrier is needed to make sure that
2955 * all is coherent before granting the DMA engine.
2956 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01002957 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002958
2959 if (netif_msg_pktdata(priv)) {
2960 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002961 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2962 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002963
Jose Abreu42de0472018-04-16 16:08:12 +01002964 stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002965
2966 pr_info(">>> frame to be transmitted: ");
2967 print_pkt(skb->data, skb_headlen(skb));
2968 }
2969
Joao Pintoc22a3f42017-04-06 09:49:11 +01002970 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002971
Jose Abreua4e887f2018-04-16 16:08:13 +01002972 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002973
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002974 return NETDEV_TX_OK;
2975
2976dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002977 dev_err(priv->device, "Tx dma map failed\n");
2978 dev_kfree_skb(skb);
2979 priv->dev->stats.tx_dropped++;
2980 return NETDEV_TX_OK;
2981}
2982
2983/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002984 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002985 * @skb : the socket buffer
2986 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002987 * Description : this is the tx entry point of the driver.
2988 * It programs the chain or the ring and supports oversized frames
2989 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002990 */
2991static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2992{
2993 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002994 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002995 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01002996 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002997 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01002998 int entry;
2999 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003000 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01003001 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003002 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003003 unsigned int des;
3004
Joao Pintoce736782017-04-06 09:49:10 +01003005 tx_q = &priv->tx_queue[queue];
3006
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003007 /* Manage oversized TCP frames for GMAC4 device */
3008 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003009 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003010 return stmmac_tso_xmit(skb, dev);
3011 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003012
Joao Pintoce736782017-04-06 09:49:10 +01003013 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003014 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3015 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3016 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003017 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003018 netdev_err(priv->dev,
3019 "%s: Tx Ring full when queue awake\n",
3020 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003021 }
3022 return NETDEV_TX_BUSY;
3023 }
3024
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003025 if (priv->tx_path_in_lpi_mode)
3026 stmmac_disable_eee_mode(priv);
3027
Joao Pintoce736782017-04-06 09:49:10 +01003028 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003029 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003030 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003031
Michał Mirosław5e982f32011-04-09 02:46:55 +00003032 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003033
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003034 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003035 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003036 else
Joao Pintoce736782017-04-06 09:49:10 +01003037 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003038
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003039 first = desc;
3040
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003041 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003042 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003043 if (enh_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01003044 is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003045
Jose Abreu63a550f2018-05-18 14:56:03 +01003046 if (unlikely(is_jumbo)) {
Jose Abreu2c520b12018-04-16 16:08:16 +01003047 entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
Jose Abreu63a550f2018-05-18 14:56:03 +01003048 if (unlikely(entry < 0) && (entry != -EINVAL))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003049 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003050 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003051
3052 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003053 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3054 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003055 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003056
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003057 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003058 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003059
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003060 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003061 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003062 else
Joao Pintoce736782017-04-06 09:49:10 +01003063 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003064
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003065 des = skb_frag_dma_map(priv->device, frag, 0, len,
3066 DMA_TO_DEVICE);
3067 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003068 goto dma_map_err; /* should reuse desc w/o issues */
3069
Joao Pintoce736782017-04-06 09:49:10 +01003070 tx_q->tx_skbuff_dma[entry].buf = des;
Jose Abreu68441712018-05-18 14:56:00 +01003071
3072 stmmac_set_desc_addr(priv, desc, des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003073
Joao Pintoce736782017-04-06 09:49:10 +01003074 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3075 tx_q->tx_skbuff_dma[entry].len = len;
3076 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003077
3078 /* Prepare the descriptor and set the own bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003079 stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
3080 priv->mode, 1, last_segment, skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003081 }
3082
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003083 /* Only the last descriptor gets to point to the skb. */
3084 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003085
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003086 /* We've used all descriptors we need for this skb, however,
3087 * advance cur_tx so that it references a fresh descriptor.
3088 * ndo_start_xmit will fill this descriptor the next time it's
3089 * called and stmmac_tx_clean may clean up to this descriptor.
3090 */
3091 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003092 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003093
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003094 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003095 void *tx_head;
3096
LABBE Corentin38ddc592016-11-16 20:09:39 +01003097 netdev_dbg(priv->dev,
3098 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003099 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003100 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003101
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003102 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003103 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003104 else
Joao Pintoce736782017-04-06 09:49:10 +01003105 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003106
Jose Abreu42de0472018-04-16 16:08:12 +01003107 stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003108
LABBE Corentin38ddc592016-11-16 20:09:39 +01003109 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003110 print_pkt(skb->data, skb->len);
3111 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003112
Joao Pintoce736782017-04-06 09:49:10 +01003113 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003114 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3115 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003116 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003117 }
3118
3119 dev->stats.tx_bytes += skb->len;
3120
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003121 /* According to the coalesce parameter the IC bit for the latest
3122 * segment is reset and the timer re-started to clean the tx status.
3123 * This approach takes care about the fragments: desc is the first
3124 * element in case of no SG.
3125 */
3126 priv->tx_count_frames += nfrags + 1;
Jose Abreu4ae01692018-05-18 14:55:59 +01003127 if (likely(priv->tx_coal_frames > priv->tx_count_frames) &&
3128 !priv->tx_timer_armed) {
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003129 mod_timer(&priv->txtimer,
3130 STMMAC_COAL_TIMER(priv->tx_coal_timer));
Jose Abreu4ae01692018-05-18 14:55:59 +01003131 priv->tx_timer_armed = true;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003132 } else {
3133 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01003134 stmmac_set_tx_ic(priv, desc);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003135 priv->xstats.tx_set_ic_bit++;
Jose Abreu4ae01692018-05-18 14:55:59 +01003136 priv->tx_timer_armed = false;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003137 }
3138
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003139 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003140
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003141 /* Ready to fill the first descriptor and set the OWN bit w/o any
3142 * problems because all the descriptors are actually ready to be
3143 * passed to the DMA engine.
3144 */
3145 if (likely(!is_jumbo)) {
3146 bool last_segment = (nfrags == 0);
3147
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003148 des = dma_map_single(priv->device, skb->data,
3149 nopaged_len, DMA_TO_DEVICE);
3150 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003151 goto dma_map_err;
3152
Joao Pintoce736782017-04-06 09:49:10 +01003153 tx_q->tx_skbuff_dma[first_entry].buf = des;
Jose Abreu68441712018-05-18 14:56:00 +01003154
3155 stmmac_set_desc_addr(priv, first, des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003156
Joao Pintoce736782017-04-06 09:49:10 +01003157 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3158 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003159
3160 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3161 priv->hwts_tx_en)) {
3162 /* declare that device is doing timestamping */
3163 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01003164 stmmac_enable_tx_timestamp(priv, first);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003165 }
3166
3167 /* Prepare the first descriptor setting the OWN bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003168 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3169 csum_insertion, priv->mode, 1, last_segment,
3170 skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003171
3172 /* The own bit must be the latest setting done when prepare the
3173 * descriptor and then barrier is needed to make sure that
3174 * all is coherent before granting the DMA engine.
3175 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003176 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003177 }
3178
Joao Pintoc22a3f42017-04-06 09:49:11 +01003179 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003180
Jose Abreuf1565c62018-05-18 14:56:06 +01003181 stmmac_enable_dma_transmission(priv, priv->ioaddr);
3182 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003183
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003184 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003185
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003186dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003187 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003188 dev_kfree_skb(skb);
3189 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003190 return NETDEV_TX_OK;
3191}
3192
Vince Bridgersb9381982014-01-14 13:42:05 -06003193static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3194{
Elad Nachmanab188e82018-06-15 09:57:39 +03003195 struct vlan_ethhdr *veth;
3196 __be16 vlan_proto;
Vince Bridgersb9381982014-01-14 13:42:05 -06003197 u16 vlanid;
3198
Elad Nachmanab188e82018-06-15 09:57:39 +03003199 veth = (struct vlan_ethhdr *)skb->data;
3200 vlan_proto = veth->h_vlan_proto;
3201
3202 if ((vlan_proto == htons(ETH_P_8021Q) &&
3203 dev->features & NETIF_F_HW_VLAN_CTAG_RX) ||
3204 (vlan_proto == htons(ETH_P_8021AD) &&
3205 dev->features & NETIF_F_HW_VLAN_STAG_RX)) {
Vince Bridgersb9381982014-01-14 13:42:05 -06003206 /* pop the vlan tag */
Elad Nachmanab188e82018-06-15 09:57:39 +03003207 vlanid = ntohs(veth->h_vlan_TCI);
3208 memmove(skb->data + VLAN_HLEN, veth, ETH_ALEN * 2);
Vince Bridgersb9381982014-01-14 13:42:05 -06003209 skb_pull(skb, VLAN_HLEN);
Elad Nachmanab188e82018-06-15 09:57:39 +03003210 __vlan_hwaccel_put_tag(skb, vlan_proto, vlanid);
Vince Bridgersb9381982014-01-14 13:42:05 -06003211 }
3212}
3213
3214
Joao Pinto54139cf2017-04-06 09:49:09 +01003215static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003216{
Joao Pinto54139cf2017-04-06 09:49:09 +01003217 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003218 return 0;
3219
3220 return 1;
3221}
3222
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003223/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003224 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003225 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003226 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003227 * Description : this is to reallocate the skb for the reception process
3228 * that is based on zero-copy.
3229 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003230static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003231{
Joao Pinto54139cf2017-04-06 09:49:09 +01003232 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3233 int dirty = stmmac_rx_dirty(priv, queue);
3234 unsigned int entry = rx_q->dirty_rx;
3235
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003236 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003237
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003238 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003239 struct dma_desc *p;
3240
3241 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003242 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003243 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003244 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003245
Joao Pinto54139cf2017-04-06 09:49:09 +01003246 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003247 struct sk_buff *skb;
3248
Eric Dumazetacb600d2012-10-05 06:23:55 +00003249 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003250 if (unlikely(!skb)) {
3251 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003252 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003253 if (unlikely(net_ratelimit()))
3254 dev_err(priv->device,
3255 "fail to alloc skb entry %d\n",
3256 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003257 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003258 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003259
Joao Pinto54139cf2017-04-06 09:49:09 +01003260 rx_q->rx_skbuff[entry] = skb;
3261 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003262 dma_map_single(priv->device, skb->data, bfsize,
3263 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003264 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003265 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003266 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003267 dev_kfree_skb(skb);
3268 break;
3269 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003270
Jose Abreu68441712018-05-18 14:56:00 +01003271 stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
Jose Abreu2c520b12018-04-16 16:08:16 +01003272 stmmac_refill_desc3(priv, rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003273
Joao Pinto54139cf2017-04-06 09:49:09 +01003274 if (rx_q->rx_zeroc_thresh > 0)
3275 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003276
LABBE Corentinb3e51062016-11-16 20:09:41 +01003277 netif_dbg(priv, rx_status, priv->dev,
3278 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003279 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003280 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003281
Jose Abreu357951c2018-05-18 14:56:07 +01003282 stmmac_set_rx_owner(priv, p, priv->use_riwt);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003283
Pavel Machekad688cd2016-12-18 21:38:12 +01003284 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003285
3286 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003287 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003288 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003289}
3290
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003291/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003292 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003293 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003294 * @limit: napi bugget
3295 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003296 * Description : this the function called by the napi poll method.
3297 * It gets all the frames inside the ring.
3298 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003299static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003300{
Joao Pinto54139cf2017-04-06 09:49:09 +01003301 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3302 unsigned int entry = rx_q->cur_rx;
3303 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003304 unsigned int next_entry;
3305 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003306
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003307 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003308 void *rx_head;
3309
LABBE Corentin38ddc592016-11-16 20:09:39 +01003310 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003311 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003312 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003313 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003314 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003315
Jose Abreu42de0472018-04-16 16:08:12 +01003316 stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003317 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003318 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003319 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003320 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003321 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003322
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003323 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003324 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003325 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003326 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003327
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003328 /* read the status of the incoming frame */
Jose Abreu42de0472018-04-16 16:08:12 +01003329 status = stmmac_rx_status(priv, &priv->dev->stats,
3330 &priv->xstats, p);
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003331 /* check if managed by the DMA otherwise go ahead */
3332 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003333 break;
3334
3335 count++;
3336
Joao Pinto54139cf2017-04-06 09:49:09 +01003337 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3338 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003339
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003340 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003341 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003342 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003343 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003344
3345 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003346
Jose Abreu42de0472018-04-16 16:08:12 +01003347 if (priv->extend_desc)
3348 stmmac_rx_extended_status(priv, &priv->dev->stats,
3349 &priv->xstats, rx_q->dma_erx + entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003350 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003351 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003352 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003353 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003354 * with timestamp value, hence reinitialize
3355 * them in stmmac_rx_refill() function so that
3356 * device can reuse it.
3357 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003358 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003359 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003360 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003361 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003362 priv->dma_buf_sz,
3363 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003364 }
3365 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003366 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003367 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003368 unsigned int des;
3369
Jose Abreud2df9ea2018-05-18 14:56:08 +01003370 stmmac_get_desc_addr(priv, p, &des);
Jose Abreu42de0472018-04-16 16:08:12 +01003371 frame_len = stmmac_get_rx_frame_len(priv, p, coe);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003372
LABBE Corentin8d45e422017-02-08 09:31:08 +01003373 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003374 * (preallocated during init) then the packet is
3375 * ignored
3376 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003377 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003378 netdev_err(priv->dev,
3379 "len %d larger than size (%d)\n",
3380 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003381 priv->dev->stats.rx_length_errors++;
3382 break;
3383 }
3384
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003385 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003386 * Type frames (LLC/LLC-SNAP)
Jose Abreu565020a2018-04-18 10:57:55 +01003387 *
3388 * llc_snap is never checked in GMAC >= 4, so this ACS
3389 * feature is always disabled and packets need to be
3390 * stripped manually.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003391 */
Jose Abreu565020a2018-04-18 10:57:55 +01003392 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
3393 unlikely(status != llc_snap))
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003394 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003395
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003396 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003397 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3398 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003399 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3400 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003401 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003402
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003403 /* The zero-copy is always used for all the sizes
3404 * in case of GMAC4 because it needs
3405 * to refill the used descriptors, always.
3406 */
3407 if (unlikely(!priv->plat->has_gmac4 &&
3408 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003409 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003410 skb = netdev_alloc_skb_ip_align(priv->dev,
3411 frame_len);
3412 if (unlikely(!skb)) {
3413 if (net_ratelimit())
3414 dev_warn(priv->device,
3415 "packet dropped\n");
3416 priv->dev->stats.rx_dropped++;
3417 break;
3418 }
3419
3420 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003421 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003422 [entry], frame_len,
3423 DMA_FROM_DEVICE);
3424 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003425 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003426 rx_skbuff[entry]->data,
3427 frame_len);
3428
3429 skb_put(skb, frame_len);
3430 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003431 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003432 [entry], frame_len,
3433 DMA_FROM_DEVICE);
3434 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003435 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003436 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003437 netdev_err(priv->dev,
3438 "%s: Inconsistent Rx chain\n",
3439 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003440 priv->dev->stats.rx_dropped++;
3441 break;
3442 }
3443 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003444 rx_q->rx_skbuff[entry] = NULL;
3445 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003446
3447 skb_put(skb, frame_len);
3448 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003449 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003450 priv->dma_buf_sz,
3451 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003452 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003453
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003454 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003455 netdev_dbg(priv->dev, "frame received (%dbytes)",
3456 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003457 print_pkt(skb->data, frame_len);
3458 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003459
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003460 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3461
Vince Bridgersb9381982014-01-14 13:42:05 -06003462 stmmac_rx_vlan(priv->dev, skb);
3463
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003464 skb->protocol = eth_type_trans(skb, priv->dev);
3465
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003466 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003467 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003468 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003469 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003470
Joao Pintoc22a3f42017-04-06 09:49:11 +01003471 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003472
3473 priv->dev->stats.rx_packets++;
3474 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003475 }
3476 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003477 }
3478
Joao Pinto54139cf2017-04-06 09:49:09 +01003479 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003480
3481 priv->xstats.rx_pkt_n += count;
3482
3483 return count;
3484}
3485
3486/**
3487 * stmmac_poll - stmmac poll method (NAPI)
3488 * @napi : pointer to the napi structure.
3489 * @budget : maximum number of packets that the current CPU can receive from
3490 * all interfaces.
3491 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003492 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003493 */
3494static int stmmac_poll(struct napi_struct *napi, int budget)
3495{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003496 struct stmmac_rx_queue *rx_q =
3497 container_of(napi, struct stmmac_rx_queue, napi);
3498 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003499 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003500 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003501 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003502 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003503
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003504 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003505
3506 /* check all the queues */
3507 for (queue = 0; queue < tx_count; queue++)
3508 stmmac_tx_clean(priv, queue);
3509
Joao Pintoc22a3f42017-04-06 09:49:11 +01003510 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003511 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003512 napi_complete_done(napi, work_done);
Jose Abreua4e887f2018-04-16 16:08:13 +01003513 stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003514 }
3515 return work_done;
3516}
3517
3518/**
3519 * stmmac_tx_timeout
3520 * @dev : Pointer to net device structure
3521 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003522 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003523 * netdev structure and arrange for the device to be reset to a sane state
3524 * in order to transmit a new packet.
3525 */
3526static void stmmac_tx_timeout(struct net_device *dev)
3527{
3528 struct stmmac_priv *priv = netdev_priv(dev);
3529
Jose Abreu34877a12018-03-29 10:40:18 +01003530 stmmac_global_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003531}
3532
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003533/**
Jiri Pirko01789342011-08-16 06:29:00 +00003534 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003535 * @dev : pointer to the device structure
3536 * Description:
3537 * This function is a driver entry point which gets called by the kernel
3538 * whenever multicast addresses must be enabled/disabled.
3539 * Return value:
3540 * void.
3541 */
Jiri Pirko01789342011-08-16 06:29:00 +00003542static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003543{
3544 struct stmmac_priv *priv = netdev_priv(dev);
3545
Jose Abreuc10d4c82018-04-16 16:08:14 +01003546 stmmac_set_filter(priv, priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003547}
3548
3549/**
3550 * stmmac_change_mtu - entry point to change MTU size for the device.
3551 * @dev : device pointer.
3552 * @new_mtu : the new MTU size for the device.
3553 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3554 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3555 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3556 * Return value:
3557 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3558 * file on failure.
3559 */
3560static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3561{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003562 struct stmmac_priv *priv = netdev_priv(dev);
3563
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003564 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003565 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003566 return -EBUSY;
3567 }
3568
Michał Mirosław5e982f32011-04-09 02:46:55 +00003569 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003570
Michał Mirosław5e982f32011-04-09 02:46:55 +00003571 netdev_update_features(dev);
3572
3573 return 0;
3574}
3575
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003576static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003577 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003578{
3579 struct stmmac_priv *priv = netdev_priv(dev);
3580
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003581 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003582 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003583
Michał Mirosław5e982f32011-04-09 02:46:55 +00003584 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003585 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003586
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003587 /* Some GMAC devices have a bugged Jumbo frame support that
3588 * needs to have the Tx COE disabled for oversized frames
3589 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003590 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003591 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003592 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003593 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003594
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003595 /* Disable tso if asked by ethtool */
3596 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3597 if (features & NETIF_F_TSO)
3598 priv->tso = true;
3599 else
3600 priv->tso = false;
3601 }
3602
Michał Mirosław5e982f32011-04-09 02:46:55 +00003603 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003604}
3605
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003606static int stmmac_set_features(struct net_device *netdev,
3607 netdev_features_t features)
3608{
3609 struct stmmac_priv *priv = netdev_priv(netdev);
3610
3611 /* Keep the COE Type in case of csum is supporting */
3612 if (features & NETIF_F_RXCSUM)
3613 priv->hw->rx_csum = priv->plat->rx_coe;
3614 else
3615 priv->hw->rx_csum = 0;
3616 /* No check needed because rx_coe has been set before and it will be
3617 * fixed in case of issue.
3618 */
Jose Abreuc10d4c82018-04-16 16:08:14 +01003619 stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003620
3621 return 0;
3622}
3623
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003624/**
3625 * stmmac_interrupt - main ISR
3626 * @irq: interrupt number.
3627 * @dev_id: to pass the net device pointer.
3628 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003629 * It can call:
3630 * o DMA service routine (to manage incoming frame reception and transmission
3631 * status)
3632 * o Core interrupts to manage: remote wake-up, management counter, LPI
3633 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003634 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003635static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3636{
3637 struct net_device *dev = (struct net_device *)dev_id;
3638 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003639 u32 rx_cnt = priv->plat->rx_queues_to_use;
3640 u32 tx_cnt = priv->plat->tx_queues_to_use;
3641 u32 queues_count;
3642 u32 queue;
3643
3644 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003645
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003646 if (priv->irq_wake)
3647 pm_wakeup_event(priv->device, 0);
3648
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003649 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003650 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003651 return IRQ_NONE;
3652 }
3653
Jose Abreu34877a12018-03-29 10:40:18 +01003654 /* Check if adapter is up */
3655 if (test_bit(STMMAC_DOWN, &priv->state))
3656 return IRQ_HANDLED;
Jose Abreu8bf993a2018-03-29 10:40:19 +01003657 /* Check if a fatal error happened */
3658 if (stmmac_safety_feat_interrupt(priv))
3659 return IRQ_HANDLED;
Jose Abreu34877a12018-03-29 10:40:18 +01003660
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003661 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003662 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01003663 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
Jose Abreu61fac602018-05-18 14:56:09 +01003664 int mtl_status;
Joao Pinto8f71a882017-03-10 18:24:57 +00003665
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003666 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003667 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003668 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003669 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003670 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003671 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003672 }
3673
Jose Abreu61fac602018-05-18 14:56:09 +01003674 for (queue = 0; queue < queues_count; queue++) {
3675 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto54139cf2017-04-06 09:49:09 +01003676
Jose Abreu61fac602018-05-18 14:56:09 +01003677 mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
3678 queue);
3679 if (mtl_status != -EINVAL)
3680 status |= mtl_status;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003681
Jose Abreu61fac602018-05-18 14:56:09 +01003682 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3683 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
3684 rx_q->rx_tail_addr,
3685 queue);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003686 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003687
3688 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003689 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003690 if (priv->xstats.pcs_link)
3691 netif_carrier_on(dev);
3692 else
3693 netif_carrier_off(dev);
3694 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003695 }
3696
3697 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003698 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003699
3700 return IRQ_HANDLED;
3701}
3702
3703#ifdef CONFIG_NET_POLL_CONTROLLER
3704/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003705 * to allow network I/O with interrupts disabled.
3706 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003707static void stmmac_poll_controller(struct net_device *dev)
3708{
3709 disable_irq(dev->irq);
3710 stmmac_interrupt(dev->irq, dev);
3711 enable_irq(dev->irq);
3712}
3713#endif
3714
3715/**
3716 * stmmac_ioctl - Entry point for the Ioctl
3717 * @dev: Device pointer.
3718 * @rq: An IOCTL specefic structure, that can contain a pointer to
3719 * a proprietary structure used to pass information to the driver.
3720 * @cmd: IOCTL command
3721 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003722 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003723 */
3724static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3725{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003726 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003727
3728 if (!netif_running(dev))
3729 return -EINVAL;
3730
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003731 switch (cmd) {
3732 case SIOCGMIIPHY:
3733 case SIOCGMIIREG:
3734 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003735 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003736 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003737 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003738 break;
3739 case SIOCSHWTSTAMP:
3740 ret = stmmac_hwtstamp_ioctl(dev, rq);
3741 break;
3742 default:
3743 break;
3744 }
Richard Cochran28b04112010-07-17 08:48:55 +00003745
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003746 return ret;
3747}
3748
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01003749static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
3750 void *cb_priv)
3751{
3752 struct stmmac_priv *priv = cb_priv;
3753 int ret = -EOPNOTSUPP;
3754
3755 stmmac_disable_all_queues(priv);
3756
3757 switch (type) {
3758 case TC_SETUP_CLSU32:
3759 if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
3760 ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
3761 break;
3762 default:
3763 break;
3764 }
3765
3766 stmmac_enable_all_queues(priv);
3767 return ret;
3768}
3769
3770static int stmmac_setup_tc_block(struct stmmac_priv *priv,
3771 struct tc_block_offload *f)
3772{
3773 if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
3774 return -EOPNOTSUPP;
3775
3776 switch (f->command) {
3777 case TC_BLOCK_BIND:
3778 return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3779 priv, priv);
3780 case TC_BLOCK_UNBIND:
3781 tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
3782 return 0;
3783 default:
3784 return -EOPNOTSUPP;
3785 }
3786}
3787
3788static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
3789 void *type_data)
3790{
3791 struct stmmac_priv *priv = netdev_priv(ndev);
3792
3793 switch (type) {
3794 case TC_SETUP_BLOCK:
3795 return stmmac_setup_tc_block(priv, type_data);
3796 default:
3797 return -EOPNOTSUPP;
3798 }
3799}
3800
Bhadram Varkaa8304052017-10-27 08:22:02 +05303801static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3802{
3803 struct stmmac_priv *priv = netdev_priv(ndev);
3804 int ret = 0;
3805
3806 ret = eth_mac_addr(ndev, addr);
3807 if (ret)
3808 return ret;
3809
Jose Abreuc10d4c82018-04-16 16:08:14 +01003810 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
Bhadram Varkaa8304052017-10-27 08:22:02 +05303811
3812 return ret;
3813}
3814
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003815#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003816static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003817
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003818static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003819 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003820{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003821 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003822 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3823 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003824
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003825 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003826 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003827 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003828 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003829 le32_to_cpu(ep->basic.des0),
3830 le32_to_cpu(ep->basic.des1),
3831 le32_to_cpu(ep->basic.des2),
3832 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003833 ep++;
3834 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003835 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003836 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003837 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3838 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003839 p++;
3840 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003841 seq_printf(seq, "\n");
3842 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003843}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003844
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003845static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3846{
3847 struct net_device *dev = seq->private;
3848 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003849 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003850 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003851 u32 queue;
3852
3853 for (queue = 0; queue < rx_count; queue++) {
3854 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3855
3856 seq_printf(seq, "RX Queue %d:\n", queue);
3857
3858 if (priv->extend_desc) {
3859 seq_printf(seq, "Extended descriptor ring:\n");
3860 sysfs_display_ring((void *)rx_q->dma_erx,
3861 DMA_RX_SIZE, 1, seq);
3862 } else {
3863 seq_printf(seq, "Descriptor ring:\n");
3864 sysfs_display_ring((void *)rx_q->dma_rx,
3865 DMA_RX_SIZE, 0, seq);
3866 }
3867 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003868
Joao Pintoce736782017-04-06 09:49:10 +01003869 for (queue = 0; queue < tx_count; queue++) {
3870 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3871
3872 seq_printf(seq, "TX Queue %d:\n", queue);
3873
3874 if (priv->extend_desc) {
3875 seq_printf(seq, "Extended descriptor ring:\n");
3876 sysfs_display_ring((void *)tx_q->dma_etx,
3877 DMA_TX_SIZE, 1, seq);
3878 } else {
3879 seq_printf(seq, "Descriptor ring:\n");
3880 sysfs_display_ring((void *)tx_q->dma_tx,
3881 DMA_TX_SIZE, 0, seq);
3882 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003883 }
3884
3885 return 0;
3886}
3887
3888static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3889{
3890 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3891}
3892
Pavel Machek22d3efe2016-11-28 12:55:59 +01003893/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3894
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003895static const struct file_operations stmmac_rings_status_fops = {
3896 .owner = THIS_MODULE,
3897 .open = stmmac_sysfs_ring_open,
3898 .read = seq_read,
3899 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003900 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003901};
3902
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003903static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3904{
3905 struct net_device *dev = seq->private;
3906 struct stmmac_priv *priv = netdev_priv(dev);
3907
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003908 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003909 seq_printf(seq, "DMA HW features not supported\n");
3910 return 0;
3911 }
3912
3913 seq_printf(seq, "==============================\n");
3914 seq_printf(seq, "\tDMA HW features\n");
3915 seq_printf(seq, "==============================\n");
3916
Pavel Machek22d3efe2016-11-28 12:55:59 +01003917 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003918 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003919 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003920 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003921 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003922 (priv->dma_cap.half_duplex) ? "Y" : "N");
3923 seq_printf(seq, "\tHash Filter: %s\n",
3924 (priv->dma_cap.hash_filter) ? "Y" : "N");
3925 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3926 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003927 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003928 (priv->dma_cap.pcs) ? "Y" : "N");
3929 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3930 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3931 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3932 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3933 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3934 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3935 seq_printf(seq, "\tRMON module: %s\n",
3936 (priv->dma_cap.rmon) ? "Y" : "N");
3937 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3938 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003939 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003940 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003941 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003942 (priv->dma_cap.eee) ? "Y" : "N");
3943 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3944 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3945 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003946 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3947 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3948 (priv->dma_cap.rx_coe) ? "Y" : "N");
3949 } else {
3950 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3951 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3952 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3953 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3954 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003955 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3956 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3957 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3958 priv->dma_cap.number_rx_channel);
3959 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3960 priv->dma_cap.number_tx_channel);
3961 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3962 (priv->dma_cap.enh_desc) ? "Y" : "N");
3963
3964 return 0;
3965}
3966
3967static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3968{
3969 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3970}
3971
3972static const struct file_operations stmmac_dma_cap_fops = {
3973 .owner = THIS_MODULE,
3974 .open = stmmac_sysfs_dma_cap_open,
3975 .read = seq_read,
3976 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003977 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003978};
3979
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003980static int stmmac_init_fs(struct net_device *dev)
3981{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003982 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003983
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003984 /* Create per netdev entries */
3985 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3986
3987 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003988 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003989
3990 return -ENOMEM;
3991 }
3992
3993 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003994 priv->dbgfs_rings_status =
Joe Perchesd3757ba2018-03-23 16:34:44 -07003995 debugfs_create_file("descriptors_status", 0444,
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003996 priv->dbgfs_dir, dev,
3997 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003998
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003999 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004000 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004001 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004002
4003 return -ENOMEM;
4004 }
4005
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004006 /* Entry to report the DMA HW features */
Joe Perchesd3757ba2018-03-23 16:34:44 -07004007 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
4008 priv->dbgfs_dir,
4009 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004010
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004011 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004012 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004013 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004014
4015 return -ENOMEM;
4016 }
4017
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004018 return 0;
4019}
4020
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004021static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004022{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004023 struct stmmac_priv *priv = netdev_priv(dev);
4024
4025 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004026}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004027#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004028
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004029static const struct net_device_ops stmmac_netdev_ops = {
4030 .ndo_open = stmmac_open,
4031 .ndo_start_xmit = stmmac_xmit,
4032 .ndo_stop = stmmac_release,
4033 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004034 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004035 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004036 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004037 .ndo_tx_timeout = stmmac_tx_timeout,
4038 .ndo_do_ioctl = stmmac_ioctl,
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004039 .ndo_setup_tc = stmmac_setup_tc,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004040#ifdef CONFIG_NET_POLL_CONTROLLER
4041 .ndo_poll_controller = stmmac_poll_controller,
4042#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304043 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004044};
4045
Jose Abreu34877a12018-03-29 10:40:18 +01004046static void stmmac_reset_subtask(struct stmmac_priv *priv)
4047{
4048 if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
4049 return;
4050 if (test_bit(STMMAC_DOWN, &priv->state))
4051 return;
4052
4053 netdev_err(priv->dev, "Reset adapter.\n");
4054
4055 rtnl_lock();
4056 netif_trans_update(priv->dev);
4057 while (test_and_set_bit(STMMAC_RESETING, &priv->state))
4058 usleep_range(1000, 2000);
4059
4060 set_bit(STMMAC_DOWN, &priv->state);
4061 dev_close(priv->dev);
4062 dev_open(priv->dev);
4063 clear_bit(STMMAC_DOWN, &priv->state);
4064 clear_bit(STMMAC_RESETING, &priv->state);
4065 rtnl_unlock();
4066}
4067
4068static void stmmac_service_task(struct work_struct *work)
4069{
4070 struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
4071 service_task);
4072
4073 stmmac_reset_subtask(priv);
4074 clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
4075}
4076
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004077/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004078 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004079 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004080 * Description: this function is to configure the MAC device according to
4081 * some platform parameters or the HW capability register. It prepares the
4082 * driver to use either ring or chain modes and to setup either enhanced or
4083 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004084 */
4085static int stmmac_hw_init(struct stmmac_priv *priv)
4086{
Jose Abreu5f0456b2018-04-23 09:05:15 +01004087 int ret;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004088
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004089 /* dwmac-sun8i only work in chain mode */
4090 if (priv->plat->has_sun8i)
4091 chain_mode = 1;
Jose Abreu5f0456b2018-04-23 09:05:15 +01004092 priv->chain_mode = chain_mode;
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004093
Jose Abreu5f0456b2018-04-23 09:05:15 +01004094 /* Initialize HW Interface */
4095 ret = stmmac_hwif_init(priv);
4096 if (ret)
4097 return ret;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004098
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004099 /* Get the HW capability (new GMAC newer than 3.50a) */
4100 priv->hw_cap_support = stmmac_get_hw_features(priv);
4101 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004102 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004103
4104 /* We can override some gmac/dma configuration fields: e.g.
4105 * enh_desc, tx_coe (e.g. that are passed through the
4106 * platform) with the values from the HW capability
4107 * register (if supported).
4108 */
4109 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004110 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004111 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004112
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004113 /* TXCOE doesn't work in thresh DMA mode */
4114 if (priv->plat->force_thresh_dma_mode)
4115 priv->plat->tx_coe = 0;
4116 else
4117 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4118
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004119 /* In case of GMAC4 rx_coe is from HW cap register. */
4120 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004121
4122 if (priv->dma_cap.rx_coe_type2)
4123 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4124 else if (priv->dma_cap.rx_coe_type1)
4125 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4126
LABBE Corentin38ddc592016-11-16 20:09:39 +01004127 } else {
4128 dev_info(priv->device, "No HW DMA feature register supported\n");
4129 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004130
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004131 if (priv->plat->rx_coe) {
4132 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004133 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004134 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004135 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004136 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004137 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004138 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004139
4140 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004141 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004142 device_set_wakeup_capable(priv->device, 1);
4143 }
4144
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004145 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004146 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004147
Jose Abreu7cfde0a2018-06-15 16:17:27 +01004148 /* Run HW quirks, if any */
4149 if (priv->hwif_quirks) {
4150 ret = priv->hwif_quirks(priv);
4151 if (ret)
4152 return ret;
4153 }
4154
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004155 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004156}
4157
4158/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004159 * stmmac_dvr_probe
4160 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004161 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004162 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004163 * Description: this is the main probe function used to
4164 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004165 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004166 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004167 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004168int stmmac_dvr_probe(struct device *device,
4169 struct plat_stmmacenet_data *plat_dat,
4170 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004171{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004172 struct net_device *ndev = NULL;
4173 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004174 int ret = 0;
4175 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004176
Joao Pintoc22a3f42017-04-06 09:49:11 +01004177 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4178 MTL_MAX_TX_QUEUES,
4179 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004180 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004181 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004182
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004183 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004184
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004185 priv = netdev_priv(ndev);
4186 priv->device = device;
4187 priv->dev = ndev;
4188
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004189 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004190 priv->pause = pause;
4191 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004192 priv->ioaddr = res->addr;
4193 priv->dev->base_addr = (unsigned long)res->addr;
4194
4195 priv->dev->irq = res->irq;
4196 priv->wol_irq = res->wol_irq;
4197 priv->lpi_irq = res->lpi_irq;
4198
4199 if (res->mac)
4200 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004201
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004202 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004203
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004204 /* Verify driver arguments */
4205 stmmac_verify_args();
4206
Jose Abreu34877a12018-03-29 10:40:18 +01004207 /* Allocate workqueue */
4208 priv->wq = create_singlethread_workqueue("stmmac_wq");
4209 if (!priv->wq) {
4210 dev_err(priv->device, "failed to create workqueue\n");
4211 goto error_wq;
4212 }
4213
4214 INIT_WORK(&priv->service_task, stmmac_service_task);
4215
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004216 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004217 * this needs to have multiple instances
4218 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004219 if ((phyaddr >= 0) && (phyaddr <= 31))
4220 priv->plat->phy_addr = phyaddr;
4221
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004222 if (priv->plat->stmmac_rst) {
4223 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004224 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004225 /* Some reset controllers have only reset callback instead of
4226 * assert + deassert callbacks pair.
4227 */
4228 if (ret == -ENOTSUPP)
4229 reset_control_reset(priv->plat->stmmac_rst);
4230 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004231
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004232 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004233 ret = stmmac_hw_init(priv);
4234 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004235 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004236
Joao Pintoc22a3f42017-04-06 09:49:11 +01004237 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004238 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4239 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004240
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004241 ndev->netdev_ops = &stmmac_netdev_ops;
4242
4243 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4244 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004245
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004246 ret = stmmac_tc_init(priv, priv);
4247 if (!ret) {
4248 ndev->hw_features |= NETIF_F_HW_TC;
4249 }
4250
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004251 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004252 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004253 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004254 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004255 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004256 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4257 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004258#ifdef STMMAC_VLAN_TAG_USED
4259 /* Both mac100 and gmac support receive VLAN tag detection */
Elad Nachmanab188e82018-06-15 09:57:39 +03004260 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004261#endif
4262 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4263
Jarod Wilson44770e12016-10-17 15:54:17 -04004264 /* MTU range: 46 - hw-specific max */
4265 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4266 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4267 ndev->max_mtu = JUMBO_LEN;
4268 else
4269 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004270 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4271 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4272 */
4273 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4274 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004275 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004276 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004277 dev_warn(priv->device,
4278 "%s: warning: maxmtu having invalid value (%d)\n",
4279 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004280
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004281 if (flow_ctrl)
4282 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4283
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004284 /* Rx Watchdog is available in the COREs newer than the 3.40.
4285 * In some case, for example on bugged HW this feature
4286 * has to be disable and this can be done by passing the
4287 * riwt_off field from the platform.
4288 */
4289 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4290 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004291 dev_info(priv->device,
4292 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004293 }
4294
Joao Pintoc22a3f42017-04-06 09:49:11 +01004295 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4296 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4297
4298 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4299 (8 * priv->plat->rx_queues_to_use));
4300 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004301
Thierry Reding29555fa2018-05-24 16:09:07 +02004302 mutex_init(&priv->lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00004303
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004304 /* If a specific clk_csr value is passed from the platform
4305 * this means that the CSR Clock Range selection cannot be
4306 * changed at run-time and it is fixed. Viceversa the driver'll try to
4307 * set the MDC clock dynamically according to the csr actual
4308 * clock input.
4309 */
4310 if (!priv->plat->clk_csr)
4311 stmmac_clk_csr_set(priv);
4312 else
4313 priv->clk_csr = priv->plat->clk_csr;
4314
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004315 stmmac_check_pcs_mode(priv);
4316
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004317 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4318 priv->hw->pcs != STMMAC_PCS_TBI &&
4319 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004320 /* MDIO bus Registration */
4321 ret = stmmac_mdio_register(ndev);
4322 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004323 dev_err(priv->device,
4324 "%s: MDIO bus (id: %d) registration failed",
4325 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004326 goto error_mdio_register;
4327 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004328 }
4329
Florian Fainelli57016592016-12-27 18:23:06 -08004330 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004331 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004332 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4333 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004334 goto error_netdev_register;
4335 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004336
Florian Fainelli57016592016-12-27 18:23:06 -08004337 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004338
Viresh Kumar6a81c262012-07-30 14:39:41 -07004339error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004340 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4341 priv->hw->pcs != STMMAC_PCS_TBI &&
4342 priv->hw->pcs != STMMAC_PCS_RTBI)
4343 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004344error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004345 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4346 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4347
4348 netif_napi_del(&rx_q->napi);
4349 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004350error_hw_init:
Jose Abreu34877a12018-03-29 10:40:18 +01004351 destroy_workqueue(priv->wq);
4352error_wq:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004353 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004354
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004355 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004356}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004357EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004358
4359/**
4360 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004361 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004362 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004363 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004364 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004365int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004366{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004367 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004368 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004369
LABBE Corentin38ddc592016-11-16 20:09:39 +01004370 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004371
Joao Pintoae4f0d42017-03-15 11:04:47 +00004372 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004373
Jose Abreuc10d4c82018-04-16 16:08:14 +01004374 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004375 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004376 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004377 if (priv->plat->stmmac_rst)
4378 reset_control_assert(priv->plat->stmmac_rst);
4379 clk_disable_unprepare(priv->plat->pclk);
4380 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004381 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4382 priv->hw->pcs != STMMAC_PCS_TBI &&
4383 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004384 stmmac_mdio_unregister(ndev);
Jose Abreu34877a12018-03-29 10:40:18 +01004385 destroy_workqueue(priv->wq);
Thierry Reding29555fa2018-05-24 16:09:07 +02004386 mutex_destroy(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004387 free_netdev(ndev);
4388
4389 return 0;
4390}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004391EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004392
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004393/**
4394 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004395 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004396 * Description: this is the function to suspend the device and it is called
4397 * by the platform driver to stop the network queue, release the resources,
4398 * program the PMT register (for WoL), clean and release driver resources.
4399 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004400int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004401{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004402 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004403 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004404
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004405 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004406 return 0;
4407
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004408 if (ndev->phydev)
4409 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004410
Thierry Reding29555fa2018-05-24 16:09:07 +02004411 mutex_lock(&priv->lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004412
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004413 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004414 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004415
Joao Pintoc22a3f42017-04-06 09:49:11 +01004416 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004417
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004418 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004419 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004420
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004421 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004422 if (device_may_wakeup(priv->device)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004423 stmmac_pmt(priv, priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004424 priv->irq_wake = 1;
4425 } else {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004426 stmmac_mac_set(priv, priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004427 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004428 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004429 clk_disable(priv->plat->pclk);
4430 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004431 }
Thierry Reding29555fa2018-05-24 16:09:07 +02004432 mutex_unlock(&priv->lock);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004433
LABBE Corentin4d869b02017-05-24 09:16:46 +02004434 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004435 priv->speed = SPEED_UNKNOWN;
4436 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004437 return 0;
4438}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004439EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004440
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004441/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004442 * stmmac_reset_queues_param - reset queue parameters
4443 * @dev: device pointer
4444 */
4445static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4446{
4447 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004448 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004449 u32 queue;
4450
4451 for (queue = 0; queue < rx_cnt; queue++) {
4452 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4453
4454 rx_q->cur_rx = 0;
4455 rx_q->dirty_rx = 0;
4456 }
4457
Joao Pintoce736782017-04-06 09:49:10 +01004458 for (queue = 0; queue < tx_cnt; queue++) {
4459 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4460
4461 tx_q->cur_tx = 0;
4462 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004463 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004464 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004465}
4466
4467/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004468 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004469 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004470 * Description: when resume this function is invoked to setup the DMA and CORE
4471 * in a usable state.
4472 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004473int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004474{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004475 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004476 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004477
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004478 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004479 return 0;
4480
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004481 /* Power Down bit, into the PM register, is cleared
4482 * automatically as soon as a magic packet or a Wake-up frame
4483 * is received. Anyway, it's better to manually clear
4484 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004485 * from another devices (e.g. serial console).
4486 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004487 if (device_may_wakeup(priv->device)) {
Thierry Reding29555fa2018-05-24 16:09:07 +02004488 mutex_lock(&priv->lock);
Jose Abreuc10d4c82018-04-16 16:08:14 +01004489 stmmac_pmt(priv, priv->hw, 0);
Thierry Reding29555fa2018-05-24 16:09:07 +02004490 mutex_unlock(&priv->lock);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004491 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004492 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004493 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004494 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004495 clk_enable(priv->plat->stmmac_clk);
4496 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004497 /* reset the phy so that it's ready */
4498 if (priv->mii)
4499 stmmac_mdio_reset(priv->mii);
4500 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004501
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004502 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004503
Thierry Reding29555fa2018-05-24 16:09:07 +02004504 mutex_lock(&priv->lock);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004505
Joao Pinto54139cf2017-04-06 09:49:09 +01004506 stmmac_reset_queues_param(priv);
4507
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004508 stmmac_clear_descriptors(priv);
4509
Huacai Chenfe1319292014-12-19 22:38:18 +08004510 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004511 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004512 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004513
Joao Pintoc22a3f42017-04-06 09:49:11 +01004514 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004515
Joao Pintoc22a3f42017-04-06 09:49:11 +01004516 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004517
Thierry Reding29555fa2018-05-24 16:09:07 +02004518 mutex_unlock(&priv->lock);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004519
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004520 if (ndev->phydev)
4521 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004522
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004523 return 0;
4524}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004525EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004526
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004527#ifndef MODULE
4528static int __init stmmac_cmdline_opt(char *str)
4529{
4530 char *opt;
4531
4532 if (!str || !*str)
4533 return -EINVAL;
4534 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004535 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004536 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004537 goto err;
4538 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004539 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004540 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004541 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004542 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004543 goto err;
4544 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004545 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004546 goto err;
4547 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004548 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004549 goto err;
4550 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004551 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004552 goto err;
4553 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004554 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004555 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004556 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004557 if (kstrtoint(opt + 10, 0, &eee_timer))
4558 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004559 } else if (!strncmp(opt, "chain_mode:", 11)) {
4560 if (kstrtoint(opt + 11, 0, &chain_mode))
4561 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004562 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004563 }
4564 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004565
4566err:
4567 pr_err("%s: ERROR broken module parameter conversion", __func__);
4568 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004569}
4570
4571__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004572#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004573
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004574static int __init stmmac_init(void)
4575{
4576#ifdef CONFIG_DEBUG_FS
4577 /* Create debugfs main directory if it doesn't exist yet */
4578 if (!stmmac_fs_dir) {
4579 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4580
4581 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4582 pr_err("ERROR %s, debugfs create directory failed\n",
4583 STMMAC_RESOURCE_NAME);
4584
4585 return -ENOMEM;
4586 }
4587 }
4588#endif
4589
4590 return 0;
4591}
4592
4593static void __exit stmmac_exit(void)
4594{
4595#ifdef CONFIG_DEBUG_FS
4596 debugfs_remove_recursive(stmmac_fs_dir);
4597#endif
4598}
4599
4600module_init(stmmac_init)
4601module_exit(stmmac_exit)
4602
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004603MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4604MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4605MODULE_LICENSE("GPL");