blob: 34629758c5714d38dd38947455ff2244cf2fd5c6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Matt Roperc196e1d2015-01-21 16:35:48 -080040#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_dp_helper.h>
42#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070043#include <drm/drm_plane_helper.h>
44#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080045#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Matt Roper465c1202014-05-29 08:06:54 -070047/* Primary plane formats supported by all gen */
48#define COMMON_PRIMARY_FORMATS \
49 DRM_FORMAT_C8, \
50 DRM_FORMAT_RGB565, \
51 DRM_FORMAT_XRGB8888, \
52 DRM_FORMAT_ARGB8888
53
54/* Primary plane formats for gen <= 3 */
55static const uint32_t intel_primary_formats_gen2[] = {
56 COMMON_PRIMARY_FORMATS,
57 DRM_FORMAT_XRGB1555,
58 DRM_FORMAT_ARGB1555,
59};
60
61/* Primary plane formats for gen >= 4 */
62static const uint32_t intel_primary_formats_gen4[] = {
63 COMMON_PRIMARY_FORMATS, \
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_ABGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_ARGB2101010,
68 DRM_FORMAT_XBGR2101010,
69 DRM_FORMAT_ABGR2101010,
70};
71
Matt Roper3d7d6512014-06-10 08:28:13 -070072/* Cursor formats */
73static const uint32_t intel_cursor_formats[] = {
74 DRM_FORMAT_ARGB8888,
75};
76
Chris Wilson6b383a72010-09-13 13:54:26 +010077static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnesf1f644d2013-06-27 00:39:25 +030079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020080 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030081static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020082 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083
Damien Lespiaue7457a92013-08-08 22:28:59 +010084static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
85 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080086static int intel_framebuffer_init(struct drm_device *dev,
87 struct intel_framebuffer *ifb,
88 struct drm_mode_fb_cmd2 *mode_cmd,
89 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020090static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
91static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070093 struct intel_link_m_n *m_n,
94 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020096static void haswell_set_pipeconf(struct drm_crtc *crtc);
97static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020098static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020099 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800102static void intel_begin_crtc_commit(struct drm_crtc *crtc);
103static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Vijay Purushothaman9505e012015-02-16 15:07:59 +0530393 .vco = { .min = 4860000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
Damien Lespiau40935612014-10-29 11:16:59 +0000414bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 struct intel_encoder *encoder;
418
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300419 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200426/**
427 * Returns whether any output on the specified pipe will have the specified
428 * type after a staged modeset is complete, i.e., the same as
429 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
430 * encoder->crtc.
431 */
432static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
433{
434 struct drm_device *dev = crtc->base.dev;
435 struct intel_encoder *encoder;
436
437 for_each_intel_encoder(dev, encoder)
438 if (encoder->new_crtc == crtc && encoder->type == type)
439 return true;
440
441 return false;
442}
443
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800448 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000452 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 limit = &intel_limits_ironlake_dual_lvds_100m;
454 else
455 limit = &intel_limits_ironlake_dual_lvds;
456 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000457 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800458 limit = &intel_limits_ironlake_single_lvds_100m;
459 else
460 limit = &intel_limits_ironlake_single_lvds;
461 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200462 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464
465 return limit;
466}
467
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800469{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300470 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800471 const intel_limit_t *limit;
472
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200473 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100474 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700475 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800476 else
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
479 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700480 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700484 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300489static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300491 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 const intel_limit_t *limit;
493
Eric Anholtbad720f2009-10-22 16:11:14 -0700494 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800497 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200499 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800501 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 } else if (IS_CHERRYVIEW(dev)) {
504 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700505 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300506 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100509 limit = &intel_limits_i9xx_lvds;
510 else
511 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200513 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200515 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200517 else
518 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 }
520 return limit;
521}
522
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523/* m1 is reserved as 0 in Pineview, n is a ring counter */
524static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
Shaohua Li21778322009-02-23 15:19:16 +0800526 clock->m = clock->m2 + 2;
527 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200528 if (WARN_ON(clock->n == 0 || clock->p == 0))
529 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300530 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800532}
533
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200534static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
535{
536 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
537}
538
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200539static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800540{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200541 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200543 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
544 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300545 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
546 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547}
548
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300549static void chv_clock(int refclk, intel_clock_t *clock)
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
554 return;
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Chris Wilson1b894b52010-12-14 20:04:54 +0000566static bool intel_PLL_is_valid(struct drm_device *dev,
567 const intel_limit_t *limit,
568 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
579 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
580 if (clock->m1 <= clock->m2)
581 INTELPllInvalid("m1 <= m2\n");
582
583 if (!IS_VALLEYVIEW(dev)) {
584 if (clock->p < limit->p.min || limit->p.max < clock->p)
585 INTELPllInvalid("p out of range\n");
586 if (clock->m < limit->m.min || limit->m.max < clock->m)
587 INTELPllInvalid("m out of range\n");
588 }
589
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400591 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
593 * connector, etc., rather than just a single range.
594 */
595 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400596 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800597
598 return true;
599}
600
Ma Lingd4906092009-03-18 20:13:27 +0800601static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300602i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800603 int target, int refclk, intel_clock_t *match_clock,
604 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300606 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200610 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock.p2 = limit->p2.p2_fast;
618 else
619 clock.p2 = limit->p2.p2_slow;
620 } else {
621 if (target < limit->p2.dot_limit)
622 clock.p2 = limit->p2.p2_slow;
623 else
624 clock.p2 = limit->p2.p2_fast;
625 }
626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200641 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ma Lingd4906092009-03-18 20:13:27 +0800662static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300663pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664 int target, int refclk, intel_clock_t *match_clock,
665 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200666{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300667 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200668 intel_clock_t clock;
669 int err = target;
670
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200671 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200672 /*
673 * For LVDS just rely on its current settings for dual-channel.
674 * We haven't figured out how to reliably set up different
675 * single/dual channel state, if we even can.
676 */
677 if (intel_is_dual_link_lvds(dev))
678 clock.p2 = limit->p2.p2_fast;
679 else
680 clock.p2 = limit->p2.p2_slow;
681 } else {
682 if (target < limit->p2.dot_limit)
683 clock.p2 = limit->p2.p2_slow;
684 else
685 clock.p2 = limit->p2.p2_fast;
686 }
687
688 memset(best_clock, 0, sizeof(*best_clock));
689
690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
698 int this_err;
699
700 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ma Lingd4906092009-03-18 20:13:27 +0800721static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300722g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200723 int target, int refclk, intel_clock_t *match_clock,
724 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800725{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300726 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800727 intel_clock_t clock;
728 int max_n;
729 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400730 /* approximately equals target * 0.00585 */
731 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800732 found = false;
733
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200734 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100735 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800736 clock.p2 = limit->p2.p2_fast;
737 else
738 clock.p2 = limit->p2.p2_slow;
739 } else {
740 if (target < limit->p2.dot_limit)
741 clock.p2 = limit->p2.p2_slow;
742 else
743 clock.p2 = limit->p2.p2_fast;
744 }
745
746 memset(best_clock, 0, sizeof(*best_clock));
747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200759 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 if (!intel_PLL_is_valid(dev, limit,
761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Zhenyu Wang2c072452009-06-05 15:38:42 +0800778static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300779vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300785 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300786 /* min update 19.2 MHz */
787 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300788 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 target *= 5; /* fast clock */
791
792 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700793
794 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300796 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300797 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700800 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 unsigned int ppm, diff;
803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
805 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300806
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300807 vlv_clock(refclk, &clock);
808
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300811 continue;
812
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300813 diff = abs(clock.dot - target);
814 ppm = div_u64(1000000ULL * diff, target);
815
816 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300820 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821
Ville Syrjäläc6861222013-09-24 21:26:21 +0300822 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300823 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300824 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300825 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700826 }
827 }
828 }
829 }
830 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300832 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700833}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300835static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300836chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
839{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300840 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300841 intel_clock_t clock;
842 uint64_t m2;
843 int found = false;
844
845 memset(best_clock, 0, sizeof(*best_clock));
846
847 /*
848 * Based on hardware doc, the n always set to 1, and m1 always
849 * set to 2. If requires to support 200Mhz refclk, we need to
850 * revisit this because n may not 1 anymore.
851 */
852 clock.n = 1, clock.m1 = 2;
853 target *= 5; /* fast clock */
854
855 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
856 for (clock.p2 = limit->p2.p2_fast;
857 clock.p2 >= limit->p2.p2_slow;
858 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
859
860 clock.p = clock.p1 * clock.p2;
861
862 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
863 clock.n) << 22, refclk * clock.m1);
864
865 if (m2 > INT_MAX/clock.m1)
866 continue;
867
868 clock.m2 = m2;
869
870 chv_clock(refclk, &clock);
871
872 if (!intel_PLL_is_valid(dev, limit, &clock))
873 continue;
874
875 /* based on hardware requirement, prefer bigger p
876 */
877 if (clock.p > best_clock->p) {
878 *best_clock = clock;
879 found = true;
880 }
881 }
882 }
883
884 return found;
885}
886
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300887bool intel_crtc_active(struct drm_crtc *crtc)
888{
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
891 /* Be paranoid as we can arrive here with only partial
892 * state retrieved from the hardware during setup.
893 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * as Haswell has gained clock readout/fastboot support.
896 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000897 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300898 * properly reconstruct framebuffers.
899 */
Matt Roperf4510a22014-04-01 15:22:40 -0700900 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200901 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300902}
903
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200904enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
905 enum pipe pipe)
906{
907 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200910 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200911}
912
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300913static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 u32 reg = PIPEDSL(pipe);
917 u32 line1, line2;
918 u32 line_mask;
919
920 if (IS_GEN2(dev))
921 line_mask = DSL_LINEMASK_GEN2;
922 else
923 line_mask = DSL_LINEMASK_GEN3;
924
925 line1 = I915_READ(reg) & line_mask;
926 mdelay(5);
927 line2 = I915_READ(reg) & line_mask;
928
929 return line1 == line2;
930}
931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932/*
933 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300934 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 *
936 * After disabling a pipe, we can't wait for vblank in the usual way,
937 * spinning on the vblank interrupt status bit, since we won't actually
938 * see an interrupt when the pipe is disabled.
939 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 * On Gen4 and above:
941 * wait for the pipe register state bit to turn off
942 *
943 * Otherwise:
944 * wait for the display line value to settle (it usually
945 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100946 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300948static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300950 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200952 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300953 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200956 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700957
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100959 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
960 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200961 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300964 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200965 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800967}
968
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000969/*
970 * ibx_digital_port_connected - is the specified port connected?
971 * @dev_priv: i915 private structure
972 * @port: the port to test
973 *
974 * Returns true if @port is connected, false otherwise.
975 */
976bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
977 struct intel_digital_port *port)
978{
979 u32 bit;
980
Damien Lespiauc36346e2012-12-13 16:09:03 +0000981 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200982 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000983 case PORT_B:
984 bit = SDE_PORTB_HOTPLUG;
985 break;
986 case PORT_C:
987 bit = SDE_PORTC_HOTPLUG;
988 break;
989 case PORT_D:
990 bit = SDE_PORTD_HOTPLUG;
991 break;
992 default:
993 return true;
994 }
995 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200996 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000997 case PORT_B:
998 bit = SDE_PORTB_HOTPLUG_CPT;
999 break;
1000 case PORT_C:
1001 bit = SDE_PORTC_HOTPLUG_CPT;
1002 break;
1003 case PORT_D:
1004 bit = SDE_PORTD_HOTPLUG_CPT;
1005 break;
1006 default:
1007 return true;
1008 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001009 }
1010
1011 return I915_READ(SDEISR) & bit;
1012}
1013
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014static const char *state_string(bool enabled)
1015{
1016 return enabled ? "on" : "off";
1017}
1018
1019/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001020void assert_pll(struct drm_i915_private *dev_priv,
1021 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001022{
1023 int reg;
1024 u32 val;
1025 bool cur_state;
1026
1027 reg = DPLL(pipe);
1028 val = I915_READ(reg);
1029 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001030 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031 "PLL state assertion failure (expected %s, current %s)\n",
1032 state_string(state), state_string(cur_state));
1033}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001034
Jani Nikula23538ef2013-08-27 15:12:22 +03001035/* XXX: the dsi pll is shared between MIPI DSI ports */
1036static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1037{
1038 u32 val;
1039 bool cur_state;
1040
1041 mutex_lock(&dev_priv->dpio_lock);
1042 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1043 mutex_unlock(&dev_priv->dpio_lock);
1044
1045 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001046 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001047 "DSI PLL state assertion failure (expected %s, current %s)\n",
1048 state_string(state), state_string(cur_state));
1049}
1050#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1051#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1052
Daniel Vetter55607e82013-06-16 21:42:39 +02001053struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001054intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001055{
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001058 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001059 return NULL;
1060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001061 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001062}
1063
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001065void assert_shared_dpll(struct drm_i915_private *dev_priv,
1066 struct intel_shared_dpll *pll,
1067 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001068{
Jesse Barnes040484a2011-01-03 12:14:26 -08001069 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001070 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001073 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001075
Daniel Vetter53589012013-06-05 13:34:16 +02001076 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001077 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001078 "%s assertion failure (expected %s, current %s)\n",
1079 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001080}
Jesse Barnes040484a2011-01-03 12:14:26 -08001081
1082static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1083 enum pipe pipe, bool state)
1084{
1085 int reg;
1086 u32 val;
1087 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001088 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1089 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001090
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001091 if (HAS_DDI(dev_priv->dev)) {
1092 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001093 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001094 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001096 } else {
1097 reg = FDI_TX_CTL(pipe);
1098 val = I915_READ(reg);
1099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
1103 state_string(state), state_string(cur_state));
1104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
1111 int reg;
1112 u32 val;
1113 bool cur_state;
1114
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 reg = FDI_RX_CTL(pipe);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
1120 state_string(state), state_string(cur_state));
1121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
1128 int reg;
1129 u32 val;
1130
1131 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001132 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001133 return;
1134
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 return;
1138
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 reg = FDI_TX_CTL(pipe);
1140 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143
Daniel Vetter55607e82013-06-16 21:42:39 +02001144void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001146{
1147 int reg;
1148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
1151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001153 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001155 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158
Daniel Vetterb680c372014-09-19 18:27:27 +02001159void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001162 struct drm_device *dev = dev_priv->dev;
1163 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164 u32 val;
1165 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001166 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168 if (WARN_ON(HAS_DDI(dev)))
1169 return;
1170
1171 if (HAS_PCH_SPLIT(dev)) {
1172 u32 port_sel;
1173
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1176
1177 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1178 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1179 panel_pipe = PIPE_B;
1180 /* XXX: else fix for eDP */
1181 } else if (IS_VALLEYVIEW(dev)) {
1182 /* presumably write lock depends on pipe, not port select */
1183 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1184 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001185 } else {
1186 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001187 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1188 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001193 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 locked = false;
1195
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001198 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199}
1200
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001201static void assert_cursor(struct drm_i915_private *dev_priv,
1202 enum pipe pipe, bool state)
1203{
1204 struct drm_device *dev = dev_priv->dev;
1205 bool cur_state;
1206
Paulo Zanonid9d82082014-02-27 16:30:56 -03001207 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001209 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001210 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001211
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001213 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1214 pipe_name(pipe), state_string(state), state_string(cur_state));
1215}
1216#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1217#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1218
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001219void assert_pipe(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
1222 int reg;
1223 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001224 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001228 /* if we need the pipe quirk it must be always on */
1229 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1230 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001231 state = true;
1232
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001233 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001234 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001235 cur_state = false;
1236 } else {
1237 reg = PIPECONF(cpu_transcoder);
1238 val = I915_READ(reg);
1239 cur_state = !!(val & PIPECONF_ENABLE);
1240 }
1241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001243 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001244 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245}
1246
Chris Wilson931872f2012-01-16 23:01:13 +00001247static void assert_plane(struct drm_i915_private *dev_priv,
1248 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
1250 int reg;
1251 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001252 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253
1254 reg = DSPCNTR(plane);
1255 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001256 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001258 "plane %c assertion failure (expected %s, current %s)\n",
1259 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260}
1261
Chris Wilson931872f2012-01-16 23:01:13 +00001262#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1263#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001268 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 int reg, i;
1270 u32 val;
1271 int cur_pipe;
1272
Ville Syrjälä653e1022013-06-04 13:49:05 +03001273 /* Primary planes are fixed to pipes on gen4+ */
1274 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001275 reg = DSPCNTR(pipe);
1276 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001278 "plane %c assertion failure, should be disabled but not\n",
1279 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001280 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001281 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001282
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001284 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 reg = DSPCNTR(i);
1286 val = I915_READ(reg);
1287 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1288 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1291 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292 }
1293}
1294
Jesse Barnes19332d72013-03-28 09:55:38 -07001295static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe)
1297{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001299 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001300 u32 val;
1301
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001302 if (INTEL_INFO(dev)->gen >= 9) {
1303 for_each_sprite(pipe, sprite) {
1304 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001306 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1307 sprite, pipe_name(pipe));
1308 }
1309 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001310 for_each_sprite(pipe, sprite) {
1311 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001312 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 }
1317 } else if (INTEL_INFO(dev)->gen >= 7) {
1318 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001321 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 plane_name(pipe), pipe_name(pipe));
1323 } else if (INTEL_INFO(dev)->gen >= 5) {
1324 reg = DVSCNTR(pipe);
1325 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1328 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001329 }
1330}
1331
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001332static void assert_vblank_disabled(struct drm_crtc *crtc)
1333{
Rob Clarke2c719b2014-12-15 13:56:32 -05001334 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001335 drm_crtc_vblank_put(crtc);
1336}
1337
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001338static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001339{
1340 u32 val;
1341 bool enabled;
1342
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001344
Jesse Barnes92f25842011-01-04 15:09:34 -08001345 val = I915_READ(PCH_DREF_CONTROL);
1346 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1347 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001349}
1350
Daniel Vetterab9412b2013-05-03 11:49:46 +02001351static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001353{
1354 int reg;
1355 u32 val;
1356 bool enabled;
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001359 val = I915_READ(reg);
1360 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001361 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001362 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1363 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001364}
1365
Keith Packard4e634382011-08-06 10:39:45 -07001366static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1367 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001368{
1369 if ((val & DP_PORT_EN) == 0)
1370 return false;
1371
1372 if (HAS_PCH_CPT(dev_priv->dev)) {
1373 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1374 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001377 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
1393 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001396 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
1412 if (HAS_PCH_CPT(dev_priv->dev)) {
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
1427 if (HAS_PCH_CPT(dev_priv->dev)) {
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001438 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001439{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001442 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001446 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001448}
1449
1450static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, int reg)
1452{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001453 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001455 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001456 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457
Rob Clarke2c719b2014-12-15 13:56:32 -05001458 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001459 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001461}
1462
1463static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
1465{
1466 int reg;
1467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
1473 reg = PCH_ADPA;
1474 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_LVDS;
1480 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Paulo Zanonie2debe92013-02-18 19:00:27 -03001485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001490static void intel_init_dpio(struct drm_device *dev)
1491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
1494 if (!IS_VALLEYVIEW(dev))
1495 return;
1496
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001497 /*
1498 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1499 * CHV x1 PHY (DP/HDMI D)
1500 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1501 */
1502 if (IS_CHERRYVIEW(dev)) {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1504 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1505 } else {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1507 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Daniel Vetter426115c2013-07-11 22:13:42 +02001513 struct drm_device *dev = crtc->base.dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001516 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517
Daniel Vetter426115c2013-07-11 22:13:42 +02001518 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001519
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1522
1523 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001524 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001525 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001526
Daniel Vetter426115c2013-07-11 22:13:42 +02001527 I915_WRITE(reg, dpll);
1528 POSTING_READ(reg);
1529 udelay(150);
1530
1531 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1532 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1533
Ville Syrjäläd288f652014-10-28 13:20:22 +02001534 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001536
1537 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
1547}
1548
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001550 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551{
1552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 int pipe = crtc->pipe;
1555 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 u32 tmp;
1557
1558 assert_pipe_disabled(dev_priv, crtc->pipe);
1559
1560 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1561
1562 mutex_lock(&dev_priv->dpio_lock);
1563
1564 /* Enable back the 10bit clock to display controller */
1565 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1566 tmp |= DPIO_DCLKP_EN;
1567 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1568
1569 /*
1570 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1571 */
1572 udelay(1);
1573
1574 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001575 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579 DRM_ERROR("PLL %d failed to lock\n", pipe);
1580
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001581 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001582 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 POSTING_READ(DPLL_MD(pipe));
1584
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 mutex_unlock(&dev_priv->dpio_lock);
1586}
1587
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001588static int intel_num_dvo_pipes(struct drm_device *dev)
1589{
1590 struct intel_crtc *crtc;
1591 int count = 0;
1592
1593 for_each_intel_crtc(dev, crtc)
1594 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001595 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596
1597 return count;
1598}
1599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001601{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001605 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001608
1609 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001610 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611
1612 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 if (IS_MOBILE(dev) && !IS_I830(dev))
1614 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001616 /* Enable DVO 2x clock on both PLLs if necessary */
1617 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1618 /*
1619 * It appears to be important that we don't enable this
1620 * for the current pipe before otherwise configuring the
1621 * PLL. No idea how this should be handled if multiple
1622 * DVO outputs are enabled simultaneosly.
1623 */
1624 dpll |= DPLL_DVO_2X_MODE;
1625 I915_WRITE(DPLL(!crtc->pipe),
1626 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1627 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628
1629 /* Wait for the clocks to stabilize. */
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (INTEL_INFO(dev)->gen >= 4) {
1634 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 } else {
1637 /* The pixel multiplier can only be updated once the
1638 * DPLL is enabled and the clocks are stable.
1639 *
1640 * So write it again.
1641 */
1642 I915_WRITE(reg, dpll);
1643 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644
1645 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
1655}
1656
1657/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001658 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 * @dev_priv: i915 private structure
1660 * @pipe: pipe PLL to disable
1661 *
1662 * Disable the PLL for @pipe, making sure the pipe is off first.
1663 *
1664 * Note! This is for pre-ILK only.
1665 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001668 struct drm_device *dev = crtc->base.dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 enum pipe pipe = crtc->pipe;
1671
1672 /* Disable DVO 2x clock on both PLLs if necessary */
1673 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001674 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675 intel_num_dvo_pipes(dev) == 1) {
1676 I915_WRITE(DPLL(PIPE_B),
1677 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1678 I915_WRITE(DPLL(PIPE_A),
1679 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1680 }
1681
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001682 /* Don't disable pipe or pipe PLLs if needed */
1683 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1684 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685 return;
1686
1687 /* Make sure the pipe isn't still relying on us */
1688 assert_pipe_disabled(dev_priv, pipe);
1689
Daniel Vetter50b44a42013-06-05 13:34:33 +02001690 I915_WRITE(DPLL(pipe), 0);
1691 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692}
1693
Jesse Barnesf6071162013-10-01 10:41:38 -07001694static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1695{
1696 u32 val = 0;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Imre Deake5cbfbf2014-01-09 17:08:16 +02001701 /*
1702 * Leave integrated clock source and reference clock enabled for pipe B.
1703 * The latter is needed for VGA hotplug / manual detection.
1704 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001705 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001706 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709
1710}
1711
1712static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001714 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001715 u32 val;
1716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Make sure the pipe isn't still relying on us */
1718 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001720 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001721 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001722 if (pipe != PIPE_A)
1723 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001726
1727 mutex_lock(&dev_priv->dpio_lock);
1728
1729 /* Disable 10bit clock to display controller */
1730 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1731 val &= ~DPIO_DCLKP_EN;
1732 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1733
Ville Syrjälä61407f62014-05-27 16:32:55 +03001734 /* disable left/right clock distribution */
1735 if (pipe != PIPE_B) {
1736 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1737 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1738 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1739 } else {
1740 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1741 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1742 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1743 }
1744
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1749 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
1762 break;
1763 case PORT_D:
1764 port_mask = DPLL_PORTD_READY_MASK;
1765 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001766 break;
1767 default:
1768 BUG();
1769 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001773 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774}
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1777{
1778 struct drm_device *dev = crtc->base.dev;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1781
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001782 if (WARN_ON(pll == NULL))
1783 return;
1784
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001785 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001786 if (pll->active == 0) {
1787 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1788 WARN_ON(pll->on);
1789 assert_shared_dpll_disabled(dev_priv, pll);
1790
1791 pll->mode_set(dev_priv, pll);
1792 }
1793}
1794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001796 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001797 * @dev_priv: i915 private structure
1798 * @pipe: pipe PLL to enable
1799 *
1800 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1801 * drives the transcoder clock.
1802 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001803static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001804{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001808
Daniel Vetter87a875b2013-06-05 13:34:19 +02001809 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
1811
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001812 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001813 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001814
Damien Lespiau74dd6922014-07-29 18:06:17 +01001815 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001816 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001817 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001818
Daniel Vettercdbd2312013-06-05 13:34:03 +02001819 if (pll->active++) {
1820 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001821 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822 return;
1823 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001826 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001831}
1832
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001833static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001835 struct drm_device *dev = crtc->base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001837 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001838
Jesse Barnes92f25842011-01-04 15:09:34 -08001839 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001840 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001841 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 return;
1843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001844 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846
Daniel Vetter46edb022013-06-05 13:34:12 +02001847 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1848 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Chris Wilson48da64a2012-05-13 20:16:12 +01001851 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001852 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001853 return;
1854 }
1855
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001857 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001858 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860
Daniel Vetter46edb022013-06-05 13:34:12 +02001861 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001862 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001863 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001864
1865 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001866}
1867
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001868static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1869 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001870{
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001872 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001877 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001878
1879 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001880 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001881 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001882
1883 /* FDI must be feeding us bits for PCH ports */
1884 assert_fdi_tx_enabled(dev_priv, pipe);
1885 assert_fdi_rx_enabled(dev_priv, pipe);
1886
Daniel Vetter23670b322012-11-01 09:15:30 +01001887 if (HAS_PCH_CPT(dev)) {
1888 /* Workaround: Set the timing override bit before enabling the
1889 * pch transcoder. */
1890 reg = TRANS_CHICKEN2(pipe);
1891 val = I915_READ(reg);
1892 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1893 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001894 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001898 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001899
1900 if (HAS_PCH_IBX(dev_priv->dev)) {
1901 /*
1902 * make the BPC in transcoder be consistent with
1903 * that in pipeconf reg.
1904 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001905 val &= ~PIPECONF_BPC_MASK;
1906 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001907 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908
1909 val &= ~TRANS_INTERLACE_MASK;
1910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001911 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001912 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001913 val |= TRANS_LEGACY_INTERLACED_ILK;
1914 else
1915 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Jesse Barnes040484a2011-01-03 12:14:26 -08001919 I915_WRITE(reg, val | TRANS_ENABLE);
1920 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922}
1923
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001925 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
1929 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001930 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001933 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001934 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 /* Workaround: set timing override bit. */
1937 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001938 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001939 I915_WRITE(_TRANSA_CHICKEN2, val);
1940
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001941 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001942 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001943
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001944 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1945 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001946 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947 else
1948 val |= TRANS_PROGRESSIVE;
1949
Daniel Vetterab9412b2013-05-03 11:49:46 +02001950 I915_WRITE(LPT_TRANSCONF, val);
1951 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953}
1954
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001955static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1956 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001957{
Daniel Vetter23670b322012-11-01 09:15:30 +01001958 struct drm_device *dev = dev_priv->dev;
1959 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* FDI relies on the transcoder */
1962 assert_fdi_tx_disabled(dev_priv, pipe);
1963 assert_fdi_rx_disabled(dev_priv, pipe);
1964
Jesse Barnes291906f2011-02-02 12:28:03 -08001965 /* Ports must be off as well */
1966 assert_pch_ports_disabled(dev_priv, pipe);
1967
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 val = I915_READ(reg);
1970 val &= ~TRANS_ENABLE;
1971 I915_WRITE(reg, val);
1972 /* wait for PCH transcoder off, transcoder state */
1973 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001974 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001975
1976 if (!HAS_PCH_IBX(dev)) {
1977 /* Workaround: Clear the timing override chicken bit again. */
1978 reg = TRANS_CHICKEN2(pipe);
1979 val = I915_READ(reg);
1980 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1981 I915_WRITE(reg, val);
1982 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001983}
1984
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001985static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 u32 val;
1988
Daniel Vetterab9412b2013-05-03 11:49:46 +02001989 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001990 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001991 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001992 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001993 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001994 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001995
1996 /* Workaround: clear timing override bit. */
1997 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001998 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001999 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002000}
2001
2002/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002003 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002004 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002006 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002009static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Paulo Zanoni03722642014-01-17 13:51:09 -02002011 struct drm_device *dev = crtc->base.dev;
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002014 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2015 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002016 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 int reg;
2018 u32 val;
2019
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002020 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002021 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002022 assert_sprites_disabled(dev_priv, pipe);
2023
Paulo Zanoni681e5812012-12-06 11:12:38 -02002024 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002025 pch_transcoder = TRANSCODER_A;
2026 else
2027 pch_transcoder = pipe;
2028
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 /*
2030 * A pipe without a PLL won't actually be able to drive bits from
2031 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2032 * need the check.
2033 */
2034 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002035 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002036 assert_dsi_pll_enabled(dev_priv);
2037 else
2038 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002040 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002041 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002042 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 assert_fdi_tx_pll_enabled(dev_priv,
2044 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002045 }
2046 /* FIXME: assert CPU port conditions for SNB+ */
2047 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002049 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002051 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002052 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2053 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002054 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002055 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002056
2057 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002058 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059}
2060
2061/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002062 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002063 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002065 * Disable the pipe of @crtc, making sure that various hardware
2066 * specific requirements are met, if applicable, e.g. plane
2067 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068 *
2069 * Will wait until the pipe has shut down before returning.
2070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002071static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002073 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002074 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002075 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 int reg;
2077 u32 val;
2078
2079 /*
2080 * Make sure planes won't keep trying to pump pixels to us,
2081 * or we might hang the display.
2082 */
2083 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002084 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002085 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
Ville Syrjälä67adc642014-08-15 01:21:57 +03002092 /*
2093 * Double wide has implications for planes
2094 * so best keep it disabled when not needed.
2095 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002096 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002097 val &= ~PIPECONF_DOUBLE_WIDE;
2098
2099 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002100 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2101 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002102 val &= ~PIPECONF_ENABLE;
2103
2104 I915_WRITE(reg, val);
2105 if ((val & PIPECONF_ENABLE) == 0)
2106 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107}
2108
Keith Packardd74362c2011-07-28 14:47:14 -07002109/*
2110 * Plane regs are double buffered, going from enabled->disabled needs a
2111 * trigger in order to latch. The display address reg provides this.
2112 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002113void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2114 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002115{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002116 struct drm_device *dev = dev_priv->dev;
2117 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002118
2119 I915_WRITE(reg, I915_READ(reg));
2120 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002121}
2122
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002124 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * @plane: plane to be enabled
2126 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002128 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2131 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002133 struct drm_device *dev = plane->dev;
2134 struct drm_i915_private *dev_priv = dev->dev_private;
2135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
2137 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002138 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002140 if (intel_crtc->primary_enabled)
2141 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002142
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002143 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002144
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002145 dev_priv->display.update_primary_plane(crtc, plane->fb,
2146 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002147
2148 /*
2149 * BDW signals flip done immediately if the plane
2150 * is disabled, even if the plane enable is already
2151 * armed to occur at the next vblank :(
2152 */
2153 if (IS_BROADWELL(dev))
2154 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002158 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * @plane: plane to be disabled
2160 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002162 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2165 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002167 struct drm_device *dev = plane->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2170
Matt Roper32b7eee2014-12-24 07:59:06 -08002171 if (WARN_ON(!intel_crtc->active))
2172 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002179 dev_priv->display.update_primary_plane(crtc, plane->fb,
2180 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181}
2182
Chris Wilson693db182013-03-05 14:52:39 +00002183static bool need_vtd_wa(struct drm_device *dev)
2184{
2185#ifdef CONFIG_INTEL_IOMMU
2186 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2187 return true;
2188#endif
2189 return false;
2190}
2191
Damien Lespiauec2c9812015-01-20 12:51:45 +00002192int
Daniel Vetter091df6c2015-02-10 17:16:10 +00002193intel_fb_align_height(struct drm_device *dev, int height,
2194 uint32_t pixel_format,
2195 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002196{
2197 int tile_height;
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002198 uint32_t bits_per_pixel;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002199
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002200 switch (fb_format_modifier) {
2201 case DRM_FORMAT_MOD_NONE:
2202 tile_height = 1;
2203 break;
2204 case I915_FORMAT_MOD_X_TILED:
2205 tile_height = IS_GEN2(dev) ? 16 : 8;
2206 break;
2207 case I915_FORMAT_MOD_Y_TILED:
2208 tile_height = 32;
2209 break;
2210 case I915_FORMAT_MOD_Yf_TILED:
2211 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2212 switch (bits_per_pixel) {
2213 default:
2214 case 8:
2215 tile_height = 64;
2216 break;
2217 case 16:
2218 case 32:
2219 tile_height = 32;
2220 break;
2221 case 64:
2222 tile_height = 16;
2223 break;
2224 case 128:
2225 WARN_ONCE(1,
2226 "128-bit pixels are not supported for display!");
2227 tile_height = 16;
2228 break;
2229 }
2230 break;
2231 default:
2232 MISSING_CASE(fb_format_modifier);
2233 tile_height = 1;
2234 break;
2235 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002236
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002237 return ALIGN(height, tile_height);
2238}
2239
Chris Wilson127bd2a2010-07-23 23:32:05 +01002240int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002241intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2242 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002243 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002244{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002245 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002246 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002247 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002248 u32 alignment;
2249 int ret;
2250
Matt Roperebcdd392014-07-09 16:22:11 -07002251 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2252
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002253 switch (fb->modifier[0]) {
2254 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002255 if (INTEL_INFO(dev)->gen >= 9)
2256 alignment = 256 * 1024;
2257 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002258 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002259 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002260 alignment = 4 * 1024;
2261 else
2262 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002263 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002264 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002265 if (INTEL_INFO(dev)->gen >= 9)
2266 alignment = 256 * 1024;
2267 else {
2268 /* pin() will align the object as required by fence */
2269 alignment = 0;
2270 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002271 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002272 case I915_FORMAT_MOD_Y_TILED:
Daniel Vetter80075d42013-10-09 21:23:52 +02002273 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002274 return -EINVAL;
2275 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002276 MISSING_CASE(fb->modifier[0]);
2277 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278 }
2279
Chris Wilson693db182013-03-05 14:52:39 +00002280 /* Note that the w/a also requires 64 PTE of padding following the
2281 * bo. We currently fill all unused PTE with the shadow page and so
2282 * we should always have valid PTE following the scanout preventing
2283 * the VT-d warning.
2284 */
2285 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2286 alignment = 256 * 1024;
2287
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002288 /*
2289 * Global gtt pte registers are special registers which actually forward
2290 * writes to a chunk of system memory. Which means that there is no risk
2291 * that the register values disappear as soon as we call
2292 * intel_runtime_pm_put(), so it is correct to wrap only the
2293 * pin/unpin/fence and not more.
2294 */
2295 intel_runtime_pm_get(dev_priv);
2296
Chris Wilsonce453d82011-02-21 14:43:56 +00002297 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002298 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002299 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002300 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002301
2302 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2303 * fence, whereas 965+ only requires a fence if using
2304 * framebuffer compression. For simplicity, we always install
2305 * a fence as the cost is not that onerous.
2306 */
Chris Wilson06d98132012-04-17 15:31:24 +01002307 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002308 if (ret)
2309 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002310
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002311 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002312
Chris Wilsonce453d82011-02-21 14:43:56 +00002313 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002314 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002315 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002316
2317err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002318 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002319err_interruptible:
2320 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002321 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002322 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002323}
2324
Damien Lespiauf63bdb52015-02-10 19:32:24 +00002325static void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002326{
Matt Roperebcdd392014-07-09 16:22:11 -07002327 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2328
Chris Wilson1690e1e2011-12-14 13:57:08 +01002329 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002330 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002331}
2332
Daniel Vetterc2c75132012-07-05 12:17:30 +02002333/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2334 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002335unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2336 unsigned int tiling_mode,
2337 unsigned int cpp,
2338 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002339{
Chris Wilsonbc752862013-02-21 20:04:31 +00002340 if (tiling_mode != I915_TILING_NONE) {
2341 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002342
Chris Wilsonbc752862013-02-21 20:04:31 +00002343 tile_rows = *y / 8;
2344 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002345
Chris Wilsonbc752862013-02-21 20:04:31 +00002346 tiles = *x / (512/cpp);
2347 *x %= 512/cpp;
2348
2349 return tile_rows * pitch * 8 + tiles * 4096;
2350 } else {
2351 unsigned int offset;
2352
2353 offset = *y * pitch + *x * cpp;
2354 *y = 0;
2355 *x = (offset & 4095) / cpp;
2356 return offset & -4096;
2357 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002358}
2359
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002360static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002361{
2362 switch (format) {
2363 case DISPPLANE_8BPP:
2364 return DRM_FORMAT_C8;
2365 case DISPPLANE_BGRX555:
2366 return DRM_FORMAT_XRGB1555;
2367 case DISPPLANE_BGRX565:
2368 return DRM_FORMAT_RGB565;
2369 default:
2370 case DISPPLANE_BGRX888:
2371 return DRM_FORMAT_XRGB8888;
2372 case DISPPLANE_RGBX888:
2373 return DRM_FORMAT_XBGR8888;
2374 case DISPPLANE_BGRX101010:
2375 return DRM_FORMAT_XRGB2101010;
2376 case DISPPLANE_RGBX101010:
2377 return DRM_FORMAT_XBGR2101010;
2378 }
2379}
2380
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002381static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2382{
2383 switch (format) {
2384 case PLANE_CTL_FORMAT_RGB_565:
2385 return DRM_FORMAT_RGB565;
2386 default:
2387 case PLANE_CTL_FORMAT_XRGB_8888:
2388 if (rgb_order) {
2389 if (alpha)
2390 return DRM_FORMAT_ABGR8888;
2391 else
2392 return DRM_FORMAT_XBGR8888;
2393 } else {
2394 if (alpha)
2395 return DRM_FORMAT_ARGB8888;
2396 else
2397 return DRM_FORMAT_XRGB8888;
2398 }
2399 case PLANE_CTL_FORMAT_XRGB_2101010:
2400 if (rgb_order)
2401 return DRM_FORMAT_XBGR2101010;
2402 else
2403 return DRM_FORMAT_XRGB2101010;
2404 }
2405}
2406
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002407static bool
2408intel_alloc_plane_obj(struct intel_crtc *crtc,
2409 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002410{
2411 struct drm_device *dev = crtc->base.dev;
2412 struct drm_i915_gem_object *obj = NULL;
2413 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002414 struct drm_framebuffer *fb = &plane_config->fb->base;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002415 u32 base = plane_config->base;
2416
Chris Wilsonff2652e2014-03-10 08:07:02 +00002417 if (plane_config->size == 0)
2418 return false;
2419
Jesse Barnes46f297f2014-03-07 08:57:48 -08002420 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2421 plane_config->size);
2422 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002423 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002424
Damien Lespiau49af4492015-01-20 12:51:44 +00002425 obj->tiling_mode = plane_config->tiling;
2426 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002427 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002428
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002429 mode_cmd.pixel_format = fb->pixel_format;
2430 mode_cmd.width = fb->width;
2431 mode_cmd.height = fb->height;
2432 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002433 mode_cmd.modifier[0] = fb->modifier[0];
2434 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002435
2436 mutex_lock(&dev->struct_mutex);
2437
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002438 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002439 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002440 DRM_DEBUG_KMS("intel fb init failed\n");
2441 goto out_unref_obj;
2442 }
2443
Daniel Vettera071fa02014-06-18 23:28:09 +02002444 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002445 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002446
2447 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2448 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002449
2450out_unref_obj:
2451 drm_gem_object_unreference(&obj->base);
2452 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002453 return false;
2454}
2455
Matt Roperafd65eb2015-02-03 13:10:04 -08002456/* Update plane->state->fb to match plane->fb after driver-internal updates */
2457static void
2458update_state_fb(struct drm_plane *plane)
2459{
2460 if (plane->fb == plane->state->fb)
2461 return;
2462
2463 if (plane->state->fb)
2464 drm_framebuffer_unreference(plane->state->fb);
2465 plane->state->fb = plane->fb;
2466 if (plane->state->fb)
2467 drm_framebuffer_reference(plane->state->fb);
2468}
2469
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002470static void
2471intel_find_plane_obj(struct intel_crtc *intel_crtc,
2472 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002473{
2474 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002475 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002476 struct drm_crtc *c;
2477 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002478 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002479
Damien Lespiau2d140302015-02-05 17:22:18 +00002480 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002481 return;
2482
Damien Lespiauf55548b2015-02-05 18:30:20 +00002483 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002484 struct drm_plane *primary = intel_crtc->base.primary;
2485
2486 primary->fb = &plane_config->fb->base;
2487 primary->state->crtc = &intel_crtc->base;
2488 update_state_fb(primary);
2489
Jesse Barnes484b41d2014-03-07 08:57:55 -08002490 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002491 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002492
Damien Lespiau2d140302015-02-05 17:22:18 +00002493 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002494
2495 /*
2496 * Failed to alloc the obj, check to see if we should share
2497 * an fb with another CRTC instead
2498 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002499 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002500 i = to_intel_crtc(c);
2501
2502 if (c == &intel_crtc->base)
2503 continue;
2504
Matt Roper2ff8fde2014-07-08 07:50:07 -07002505 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002506 continue;
2507
Matt Roper2ff8fde2014-07-08 07:50:07 -07002508 obj = intel_fb_obj(c->primary->fb);
2509 if (obj == NULL)
2510 continue;
2511
2512 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002513 struct drm_plane *primary = intel_crtc->base.primary;
2514
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002515 if (obj->tiling_mode != I915_TILING_NONE)
2516 dev_priv->preserve_bios_swizzle = true;
2517
Dave Airlie66e514c2014-04-03 07:51:54 +10002518 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002519 primary->fb = c->primary->fb;
2520 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002521 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002522 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002523 break;
2524 }
2525 }
Matt Roperafd65eb2015-02-03 13:10:04 -08002526
Jesse Barnes46f297f2014-03-07 08:57:48 -08002527}
2528
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002529static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2530 struct drm_framebuffer *fb,
2531 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002532{
2533 struct drm_device *dev = crtc->dev;
2534 struct drm_i915_private *dev_priv = dev->dev_private;
2535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002536 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002537 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002538 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002539 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002540 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302541 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002542
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002543 if (!intel_crtc->primary_enabled) {
2544 I915_WRITE(reg, 0);
2545 if (INTEL_INFO(dev)->gen >= 4)
2546 I915_WRITE(DSPSURF(plane), 0);
2547 else
2548 I915_WRITE(DSPADDR(plane), 0);
2549 POSTING_READ(reg);
2550 return;
2551 }
2552
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002553 obj = intel_fb_obj(fb);
2554 if (WARN_ON(obj == NULL))
2555 return;
2556
2557 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2558
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002559 dspcntr = DISPPLANE_GAMMA_ENABLE;
2560
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002561 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002562
2563 if (INTEL_INFO(dev)->gen < 4) {
2564 if (intel_crtc->pipe == PIPE_B)
2565 dspcntr |= DISPPLANE_SEL_PIPE_B;
2566
2567 /* pipesrc and dspsize control the size that is scaled from,
2568 * which should always be the user's requested size.
2569 */
2570 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002571 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2572 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002573 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002574 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2575 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002576 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2577 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002578 I915_WRITE(PRIMPOS(plane), 0);
2579 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002580 }
2581
Ville Syrjälä57779d02012-10-31 17:50:14 +02002582 switch (fb->pixel_format) {
2583 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002584 dspcntr |= DISPPLANE_8BPP;
2585 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002586 case DRM_FORMAT_XRGB1555:
2587 case DRM_FORMAT_ARGB1555:
2588 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002589 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002590 case DRM_FORMAT_RGB565:
2591 dspcntr |= DISPPLANE_BGRX565;
2592 break;
2593 case DRM_FORMAT_XRGB8888:
2594 case DRM_FORMAT_ARGB8888:
2595 dspcntr |= DISPPLANE_BGRX888;
2596 break;
2597 case DRM_FORMAT_XBGR8888:
2598 case DRM_FORMAT_ABGR8888:
2599 dspcntr |= DISPPLANE_RGBX888;
2600 break;
2601 case DRM_FORMAT_XRGB2101010:
2602 case DRM_FORMAT_ARGB2101010:
2603 dspcntr |= DISPPLANE_BGRX101010;
2604 break;
2605 case DRM_FORMAT_XBGR2101010:
2606 case DRM_FORMAT_ABGR2101010:
2607 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002608 break;
2609 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002610 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002611 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002612
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002613 if (INTEL_INFO(dev)->gen >= 4 &&
2614 obj->tiling_mode != I915_TILING_NONE)
2615 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002616
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002617 if (IS_G4X(dev))
2618 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2619
Ville Syrjäläb98971272014-08-27 16:51:22 +03002620 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002621
Daniel Vetterc2c75132012-07-05 12:17:30 +02002622 if (INTEL_INFO(dev)->gen >= 4) {
2623 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002624 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002625 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002626 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002627 linear_offset -= intel_crtc->dspaddr_offset;
2628 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002629 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002630 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002631
Matt Roper8e7d6882015-01-21 16:35:41 -08002632 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302633 dspcntr |= DISPPLANE_ROTATE_180;
2634
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002635 x += (intel_crtc->config->pipe_src_w - 1);
2636 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302637
2638 /* Finding the last pixel of the last line of the display
2639 data and adding to linear_offset*/
2640 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002641 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2642 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302643 }
2644
2645 I915_WRITE(reg, dspcntr);
2646
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002647 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2648 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2649 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002650 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002651 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002652 I915_WRITE(DSPSURF(plane),
2653 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002654 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002655 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002656 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002657 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002658 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002659}
2660
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002661static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2662 struct drm_framebuffer *fb,
2663 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002664{
2665 struct drm_device *dev = crtc->dev;
2666 struct drm_i915_private *dev_priv = dev->dev_private;
2667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002668 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002669 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002670 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002671 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002672 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302673 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002674
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002675 if (!intel_crtc->primary_enabled) {
2676 I915_WRITE(reg, 0);
2677 I915_WRITE(DSPSURF(plane), 0);
2678 POSTING_READ(reg);
2679 return;
2680 }
2681
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002682 obj = intel_fb_obj(fb);
2683 if (WARN_ON(obj == NULL))
2684 return;
2685
2686 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2687
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002688 dspcntr = DISPPLANE_GAMMA_ENABLE;
2689
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002690 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002691
2692 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2693 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2694
Ville Syrjälä57779d02012-10-31 17:50:14 +02002695 switch (fb->pixel_format) {
2696 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002697 dspcntr |= DISPPLANE_8BPP;
2698 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 case DRM_FORMAT_RGB565:
2700 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002701 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002702 case DRM_FORMAT_XRGB8888:
2703 case DRM_FORMAT_ARGB8888:
2704 dspcntr |= DISPPLANE_BGRX888;
2705 break;
2706 case DRM_FORMAT_XBGR8888:
2707 case DRM_FORMAT_ABGR8888:
2708 dspcntr |= DISPPLANE_RGBX888;
2709 break;
2710 case DRM_FORMAT_XRGB2101010:
2711 case DRM_FORMAT_ARGB2101010:
2712 dspcntr |= DISPPLANE_BGRX101010;
2713 break;
2714 case DRM_FORMAT_XBGR2101010:
2715 case DRM_FORMAT_ABGR2101010:
2716 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002717 break;
2718 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002719 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002720 }
2721
2722 if (obj->tiling_mode != I915_TILING_NONE)
2723 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002724
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002725 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002726 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002727
Ville Syrjäläb98971272014-08-27 16:51:22 +03002728 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002729 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002730 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002731 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002732 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002733 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002734 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302735 dspcntr |= DISPPLANE_ROTATE_180;
2736
2737 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002738 x += (intel_crtc->config->pipe_src_w - 1);
2739 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302740
2741 /* Finding the last pixel of the last line of the display
2742 data and adding to linear_offset*/
2743 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002744 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2745 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302746 }
2747 }
2748
2749 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002750
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002751 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2752 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2753 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002754 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002755 I915_WRITE(DSPSURF(plane),
2756 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002757 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002758 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2759 } else {
2760 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2761 I915_WRITE(DSPLINOFF(plane), linear_offset);
2762 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002763 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764}
2765
Damien Lespiaub3218032015-02-27 11:15:18 +00002766u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2767 uint32_t pixel_format)
2768{
2769 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2770
2771 /*
2772 * The stride is either expressed as a multiple of 64 bytes
2773 * chunks for linear buffers or in number of tiles for tiled
2774 * buffers.
2775 */
2776 switch (fb_modifier) {
2777 case DRM_FORMAT_MOD_NONE:
2778 return 64;
2779 case I915_FORMAT_MOD_X_TILED:
2780 if (INTEL_INFO(dev)->gen == 2)
2781 return 128;
2782 return 512;
2783 case I915_FORMAT_MOD_Y_TILED:
2784 /* No need to check for old gens and Y tiling since this is
2785 * about the display engine and those will be blocked before
2786 * we get here.
2787 */
2788 return 128;
2789 case I915_FORMAT_MOD_Yf_TILED:
2790 if (bits_per_pixel == 8)
2791 return 64;
2792 else
2793 return 128;
2794 default:
2795 MISSING_CASE(fb_modifier);
2796 return 64;
2797 }
2798}
2799
Damien Lespiau70d21f02013-07-03 21:06:04 +01002800static void skylake_update_primary_plane(struct drm_crtc *crtc,
2801 struct drm_framebuffer *fb,
2802 int x, int y)
2803{
2804 struct drm_device *dev = crtc->dev;
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002807 struct drm_i915_gem_object *obj;
2808 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002809 u32 plane_ctl, stride_div;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002810
2811 if (!intel_crtc->primary_enabled) {
2812 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2813 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2814 POSTING_READ(PLANE_CTL(pipe, 0));
2815 return;
2816 }
2817
2818 plane_ctl = PLANE_CTL_ENABLE |
2819 PLANE_CTL_PIPE_GAMMA_ENABLE |
2820 PLANE_CTL_PIPE_CSC_ENABLE;
2821
2822 switch (fb->pixel_format) {
2823 case DRM_FORMAT_RGB565:
2824 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2825 break;
2826 case DRM_FORMAT_XRGB8888:
2827 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2828 break;
2829 case DRM_FORMAT_XBGR8888:
2830 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2831 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2832 break;
2833 case DRM_FORMAT_XRGB2101010:
2834 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2835 break;
2836 case DRM_FORMAT_XBGR2101010:
2837 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2838 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2839 break;
2840 default:
2841 BUG();
2842 }
2843
Daniel Vetter30af77c2015-02-10 17:16:11 +00002844 switch (fb->modifier[0]) {
2845 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002846 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002847 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002848 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002849 break;
2850 case I915_FORMAT_MOD_Y_TILED:
2851 plane_ctl |= PLANE_CTL_TILED_Y;
2852 break;
2853 case I915_FORMAT_MOD_Yf_TILED:
2854 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002855 break;
2856 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002857 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002858 }
2859
2860 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002861 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002862 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002863
Damien Lespiaub3218032015-02-27 11:15:18 +00002864 obj = intel_fb_obj(fb);
2865 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2866 fb->pixel_format);
2867
Damien Lespiau70d21f02013-07-03 21:06:04 +01002868 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2869
2870 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2871 i915_gem_obj_ggtt_offset(obj),
2872 x, y, fb->width, fb->height,
2873 fb->pitches[0]);
2874
2875 I915_WRITE(PLANE_POS(pipe, 0), 0);
2876 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2877 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002878 (intel_crtc->config->pipe_src_h - 1) << 16 |
2879 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00002880 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002881 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2882
2883 POSTING_READ(PLANE_SURF(pipe, 0));
2884}
2885
Jesse Barnes17638cd2011-06-24 12:19:23 -07002886/* Assume fb object is pinned & idle & fenced and just update base pointers */
2887static int
2888intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2889 int x, int y, enum mode_set_atomic state)
2890{
2891 struct drm_device *dev = crtc->dev;
2892 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002893
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002894 if (dev_priv->display.disable_fbc)
2895 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002896
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002897 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2898
2899 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002900}
2901
Ville Syrjälä75147472014-11-24 18:28:11 +02002902static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002903{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002904 struct drm_crtc *crtc;
2905
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002906 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2908 enum plane plane = intel_crtc->plane;
2909
2910 intel_prepare_page_flip(dev, plane);
2911 intel_finish_page_flip_plane(dev, plane);
2912 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002913}
2914
2915static void intel_update_primary_planes(struct drm_device *dev)
2916{
2917 struct drm_i915_private *dev_priv = dev->dev_private;
2918 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002919
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002920 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2922
Rob Clark51fd3712013-11-19 12:10:12 -05002923 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002924 /*
2925 * FIXME: Once we have proper support for primary planes (and
2926 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002927 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002928 */
Matt Roperf4510a22014-04-01 15:22:40 -07002929 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002930 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002931 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002932 crtc->x,
2933 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002934 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002935 }
2936}
2937
Ville Syrjälä75147472014-11-24 18:28:11 +02002938void intel_prepare_reset(struct drm_device *dev)
2939{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002940 struct drm_i915_private *dev_priv = to_i915(dev);
2941 struct intel_crtc *crtc;
2942
Ville Syrjälä75147472014-11-24 18:28:11 +02002943 /* no reset support for gen2 */
2944 if (IS_GEN2(dev))
2945 return;
2946
2947 /* reset doesn't touch the display */
2948 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2949 return;
2950
2951 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002952
2953 /*
2954 * Disabling the crtcs gracefully seems nicer. Also the
2955 * g33 docs say we should at least disable all the planes.
2956 */
2957 for_each_intel_crtc(dev, crtc) {
2958 if (crtc->active)
2959 dev_priv->display.crtc_disable(&crtc->base);
2960 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002961}
2962
2963void intel_finish_reset(struct drm_device *dev)
2964{
2965 struct drm_i915_private *dev_priv = to_i915(dev);
2966
2967 /*
2968 * Flips in the rings will be nuked by the reset,
2969 * so complete all pending flips so that user space
2970 * will get its events and not get stuck.
2971 */
2972 intel_complete_page_flips(dev);
2973
2974 /* no reset support for gen2 */
2975 if (IS_GEN2(dev))
2976 return;
2977
2978 /* reset doesn't touch the display */
2979 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2980 /*
2981 * Flips in the rings have been nuked by the reset,
2982 * so update the base address of all primary
2983 * planes to the the last fb to make sure we're
2984 * showing the correct fb after a reset.
2985 */
2986 intel_update_primary_planes(dev);
2987 return;
2988 }
2989
2990 /*
2991 * The display has been reset as well,
2992 * so need a full re-initialization.
2993 */
2994 intel_runtime_pm_disable_interrupts(dev_priv);
2995 intel_runtime_pm_enable_interrupts(dev_priv);
2996
2997 intel_modeset_init_hw(dev);
2998
2999 spin_lock_irq(&dev_priv->irq_lock);
3000 if (dev_priv->display.hpd_irq_setup)
3001 dev_priv->display.hpd_irq_setup(dev);
3002 spin_unlock_irq(&dev_priv->irq_lock);
3003
3004 intel_modeset_setup_hw_state(dev, true);
3005
3006 intel_hpd_init(dev_priv);
3007
3008 drm_modeset_unlock_all(dev);
3009}
3010
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003011static int
Chris Wilson14667a42012-04-03 17:58:35 +01003012intel_finish_fb(struct drm_framebuffer *old_fb)
3013{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003014 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003015 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3016 bool was_interruptible = dev_priv->mm.interruptible;
3017 int ret;
3018
Chris Wilson14667a42012-04-03 17:58:35 +01003019 /* Big Hammer, we also need to ensure that any pending
3020 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3021 * current scanout is retired before unpinning the old
3022 * framebuffer.
3023 *
3024 * This should only fail upon a hung GPU, in which case we
3025 * can safely continue.
3026 */
3027 dev_priv->mm.interruptible = false;
3028 ret = i915_gem_object_finish_gpu(obj);
3029 dev_priv->mm.interruptible = was_interruptible;
3030
3031 return ret;
3032}
3033
Chris Wilson7d5e3792014-03-04 13:15:08 +00003034static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3035{
3036 struct drm_device *dev = crtc->dev;
3037 struct drm_i915_private *dev_priv = dev->dev_private;
3038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003039 bool pending;
3040
3041 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3042 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3043 return false;
3044
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003045 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003046 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003047 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003048
3049 return pending;
3050}
3051
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003052static void intel_update_pipe_size(struct intel_crtc *crtc)
3053{
3054 struct drm_device *dev = crtc->base.dev;
3055 struct drm_i915_private *dev_priv = dev->dev_private;
3056 const struct drm_display_mode *adjusted_mode;
3057
3058 if (!i915.fastboot)
3059 return;
3060
3061 /*
3062 * Update pipe size and adjust fitter if needed: the reason for this is
3063 * that in compute_mode_changes we check the native mode (not the pfit
3064 * mode) to see if we can flip rather than do a full mode set. In the
3065 * fastboot case, we'll flip, but if we don't update the pipesrc and
3066 * pfit state, we'll end up with a big fb scanned out into the wrong
3067 * sized surface.
3068 *
3069 * To fix this properly, we need to hoist the checks up into
3070 * compute_mode_changes (or above), check the actual pfit state and
3071 * whether the platform allows pfit disable with pipe active, and only
3072 * then update the pipesrc and pfit state, even on the flip path.
3073 */
3074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003075 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003076
3077 I915_WRITE(PIPESRC(crtc->pipe),
3078 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3079 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003080 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003081 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3082 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003083 I915_WRITE(PF_CTL(crtc->pipe), 0);
3084 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3085 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3086 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003087 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3088 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003089}
3090
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003091static void intel_fdi_normal_train(struct drm_crtc *crtc)
3092{
3093 struct drm_device *dev = crtc->dev;
3094 struct drm_i915_private *dev_priv = dev->dev_private;
3095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3096 int pipe = intel_crtc->pipe;
3097 u32 reg, temp;
3098
3099 /* enable normal train */
3100 reg = FDI_TX_CTL(pipe);
3101 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003102 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003103 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3104 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003105 } else {
3106 temp &= ~FDI_LINK_TRAIN_NONE;
3107 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003108 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003109 I915_WRITE(reg, temp);
3110
3111 reg = FDI_RX_CTL(pipe);
3112 temp = I915_READ(reg);
3113 if (HAS_PCH_CPT(dev)) {
3114 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3115 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3116 } else {
3117 temp &= ~FDI_LINK_TRAIN_NONE;
3118 temp |= FDI_LINK_TRAIN_NONE;
3119 }
3120 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3121
3122 /* wait one idle pattern time */
3123 POSTING_READ(reg);
3124 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003125
3126 /* IVB wants error correction enabled */
3127 if (IS_IVYBRIDGE(dev))
3128 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3129 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003130}
3131
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003132static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003133{
Matt Roper83d65732015-02-25 13:12:16 -08003134 return crtc->base.state->enable && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003135 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003136}
3137
Daniel Vetter01a415f2012-10-27 15:58:40 +02003138static void ivb_modeset_global_resources(struct drm_device *dev)
3139{
3140 struct drm_i915_private *dev_priv = dev->dev_private;
3141 struct intel_crtc *pipe_B_crtc =
3142 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3143 struct intel_crtc *pipe_C_crtc =
3144 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3145 uint32_t temp;
3146
Daniel Vetter1e833f42013-02-19 22:31:57 +01003147 /*
3148 * When everything is off disable fdi C so that we could enable fdi B
3149 * with all lanes. Note that we don't care about enabled pipes without
3150 * an enabled pch encoder.
3151 */
3152 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3153 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003154 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3155 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3156
3157 temp = I915_READ(SOUTH_CHICKEN1);
3158 temp &= ~FDI_BC_BIFURCATION_SELECT;
3159 DRM_DEBUG_KMS("disabling fdi C rx\n");
3160 I915_WRITE(SOUTH_CHICKEN1, temp);
3161 }
3162}
3163
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003164/* The FDI link training functions for ILK/Ibexpeak. */
3165static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3166{
3167 struct drm_device *dev = crtc->dev;
3168 struct drm_i915_private *dev_priv = dev->dev_private;
3169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3170 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003171 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003172
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003173 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003174 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003175
Adam Jacksone1a44742010-06-25 15:32:14 -04003176 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3177 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003178 reg = FDI_RX_IMR(pipe);
3179 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003180 temp &= ~FDI_RX_SYMBOL_LOCK;
3181 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 I915_WRITE(reg, temp);
3183 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003184 udelay(150);
3185
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003186 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 reg = FDI_TX_CTL(pipe);
3188 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003189 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003190 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003191 temp &= ~FDI_LINK_TRAIN_NONE;
3192 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003193 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003194
Chris Wilson5eddb702010-09-11 13:48:45 +01003195 reg = FDI_RX_CTL(pipe);
3196 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003197 temp &= ~FDI_LINK_TRAIN_NONE;
3198 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003199 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3200
3201 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003202 udelay(150);
3203
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003204 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003205 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3206 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3207 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003208
Chris Wilson5eddb702010-09-11 13:48:45 +01003209 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003210 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003211 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003212 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3213
3214 if ((temp & FDI_RX_BIT_LOCK)) {
3215 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003217 break;
3218 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003219 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003220 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003222
3223 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003224 reg = FDI_TX_CTL(pipe);
3225 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003226 temp &= ~FDI_LINK_TRAIN_NONE;
3227 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003229
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 reg = FDI_RX_CTL(pipe);
3231 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003232 temp &= ~FDI_LINK_TRAIN_NONE;
3233 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003234 I915_WRITE(reg, temp);
3235
3236 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003237 udelay(150);
3238
Chris Wilson5eddb702010-09-11 13:48:45 +01003239 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003240 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003241 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3243
3244 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003245 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003246 DRM_DEBUG_KMS("FDI train 2 done.\n");
3247 break;
3248 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003249 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003250 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003251 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003252
3253 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003254
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003255}
3256
Akshay Joshi0206e352011-08-16 15:34:10 -04003257static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003258 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3259 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3260 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3261 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3262};
3263
3264/* The FDI link training functions for SNB/Cougarpoint. */
3265static void gen6_fdi_link_train(struct drm_crtc *crtc)
3266{
3267 struct drm_device *dev = crtc->dev;
3268 struct drm_i915_private *dev_priv = dev->dev_private;
3269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3270 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003271 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003272
Adam Jacksone1a44742010-06-25 15:32:14 -04003273 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3274 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003275 reg = FDI_RX_IMR(pipe);
3276 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003277 temp &= ~FDI_RX_SYMBOL_LOCK;
3278 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003279 I915_WRITE(reg, temp);
3280
3281 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003282 udelay(150);
3283
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003284 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003285 reg = FDI_TX_CTL(pipe);
3286 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003287 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003288 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003289 temp &= ~FDI_LINK_TRAIN_NONE;
3290 temp |= FDI_LINK_TRAIN_PATTERN_1;
3291 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3292 /* SNB-B */
3293 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003294 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003295
Daniel Vetterd74cf322012-10-26 10:58:13 +02003296 I915_WRITE(FDI_RX_MISC(pipe),
3297 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3298
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 reg = FDI_RX_CTL(pipe);
3300 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003301 if (HAS_PCH_CPT(dev)) {
3302 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3303 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3304 } else {
3305 temp &= ~FDI_LINK_TRAIN_NONE;
3306 temp |= FDI_LINK_TRAIN_PATTERN_1;
3307 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003308 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3309
3310 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003311 udelay(150);
3312
Akshay Joshi0206e352011-08-16 15:34:10 -04003313 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003314 reg = FDI_TX_CTL(pipe);
3315 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003316 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3317 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003318 I915_WRITE(reg, temp);
3319
3320 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003321 udelay(500);
3322
Sean Paulfa37d392012-03-02 12:53:39 -05003323 for (retry = 0; retry < 5; retry++) {
3324 reg = FDI_RX_IIR(pipe);
3325 temp = I915_READ(reg);
3326 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3327 if (temp & FDI_RX_BIT_LOCK) {
3328 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3329 DRM_DEBUG_KMS("FDI train 1 done.\n");
3330 break;
3331 }
3332 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003333 }
Sean Paulfa37d392012-03-02 12:53:39 -05003334 if (retry < 5)
3335 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003336 }
3337 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003339
3340 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003343 temp &= ~FDI_LINK_TRAIN_NONE;
3344 temp |= FDI_LINK_TRAIN_PATTERN_2;
3345 if (IS_GEN6(dev)) {
3346 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3347 /* SNB-B */
3348 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3349 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003350 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003351
Chris Wilson5eddb702010-09-11 13:48:45 +01003352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003354 if (HAS_PCH_CPT(dev)) {
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3357 } else {
3358 temp &= ~FDI_LINK_TRAIN_NONE;
3359 temp |= FDI_LINK_TRAIN_PATTERN_2;
3360 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003361 I915_WRITE(reg, temp);
3362
3363 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364 udelay(150);
3365
Akshay Joshi0206e352011-08-16 15:34:10 -04003366 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003367 reg = FDI_TX_CTL(pipe);
3368 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003369 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3370 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003371 I915_WRITE(reg, temp);
3372
3373 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003374 udelay(500);
3375
Sean Paulfa37d392012-03-02 12:53:39 -05003376 for (retry = 0; retry < 5; retry++) {
3377 reg = FDI_RX_IIR(pipe);
3378 temp = I915_READ(reg);
3379 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3380 if (temp & FDI_RX_SYMBOL_LOCK) {
3381 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3382 DRM_DEBUG_KMS("FDI train 2 done.\n");
3383 break;
3384 }
3385 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003386 }
Sean Paulfa37d392012-03-02 12:53:39 -05003387 if (retry < 5)
3388 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003389 }
3390 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003392
3393 DRM_DEBUG_KMS("FDI train done.\n");
3394}
3395
Jesse Barnes357555c2011-04-28 15:09:55 -07003396/* Manual link training for Ivy Bridge A0 parts */
3397static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3398{
3399 struct drm_device *dev = crtc->dev;
3400 struct drm_i915_private *dev_priv = dev->dev_private;
3401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3402 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003403 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003404
3405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
3407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
3409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
3411 I915_WRITE(reg, temp);
3412
3413 POSTING_READ(reg);
3414 udelay(150);
3415
Daniel Vetter01a415f2012-10-27 15:58:40 +02003416 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3417 I915_READ(FDI_RX_IIR(pipe)));
3418
Jesse Barnes139ccd32013-08-19 11:04:55 -07003419 /* Try each vswing and preemphasis setting twice before moving on */
3420 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3421 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003422 reg = FDI_TX_CTL(pipe);
3423 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003424 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3425 temp &= ~FDI_TX_ENABLE;
3426 I915_WRITE(reg, temp);
3427
3428 reg = FDI_RX_CTL(pipe);
3429 temp = I915_READ(reg);
3430 temp &= ~FDI_LINK_TRAIN_AUTO;
3431 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3432 temp &= ~FDI_RX_ENABLE;
3433 I915_WRITE(reg, temp);
3434
3435 /* enable CPU FDI TX and PCH FDI RX */
3436 reg = FDI_TX_CTL(pipe);
3437 temp = I915_READ(reg);
3438 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003439 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003440 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003441 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003442 temp |= snb_b_fdi_train_param[j/2];
3443 temp |= FDI_COMPOSITE_SYNC;
3444 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3445
3446 I915_WRITE(FDI_RX_MISC(pipe),
3447 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3448
3449 reg = FDI_RX_CTL(pipe);
3450 temp = I915_READ(reg);
3451 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3452 temp |= FDI_COMPOSITE_SYNC;
3453 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3454
3455 POSTING_READ(reg);
3456 udelay(1); /* should be 0.5us */
3457
3458 for (i = 0; i < 4; i++) {
3459 reg = FDI_RX_IIR(pipe);
3460 temp = I915_READ(reg);
3461 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3462
3463 if (temp & FDI_RX_BIT_LOCK ||
3464 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3465 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3466 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3467 i);
3468 break;
3469 }
3470 udelay(1); /* should be 0.5us */
3471 }
3472 if (i == 4) {
3473 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3474 continue;
3475 }
3476
3477 /* Train 2 */
3478 reg = FDI_TX_CTL(pipe);
3479 temp = I915_READ(reg);
3480 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3481 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3482 I915_WRITE(reg, temp);
3483
3484 reg = FDI_RX_CTL(pipe);
3485 temp = I915_READ(reg);
3486 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3487 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003488 I915_WRITE(reg, temp);
3489
3490 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003491 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003492
Jesse Barnes139ccd32013-08-19 11:04:55 -07003493 for (i = 0; i < 4; i++) {
3494 reg = FDI_RX_IIR(pipe);
3495 temp = I915_READ(reg);
3496 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003497
Jesse Barnes139ccd32013-08-19 11:04:55 -07003498 if (temp & FDI_RX_SYMBOL_LOCK ||
3499 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3500 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3501 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3502 i);
3503 goto train_done;
3504 }
3505 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003506 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003507 if (i == 4)
3508 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003509 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003510
Jesse Barnes139ccd32013-08-19 11:04:55 -07003511train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003512 DRM_DEBUG_KMS("FDI train done.\n");
3513}
3514
Daniel Vetter88cefb62012-08-12 19:27:14 +02003515static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003516{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003517 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003518 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003519 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003520 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003521
Jesse Barnesc64e3112010-09-10 11:27:03 -07003522
Jesse Barnes0e23b992010-09-10 11:10:00 -07003523 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 reg = FDI_RX_CTL(pipe);
3525 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003526 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003527 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003528 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3530
3531 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003532 udelay(200);
3533
3534 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003535 temp = I915_READ(reg);
3536 I915_WRITE(reg, temp | FDI_PCDCLK);
3537
3538 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003539 udelay(200);
3540
Paulo Zanoni20749732012-11-23 15:30:38 -02003541 /* Enable CPU FDI TX PLL, always on for Ironlake */
3542 reg = FDI_TX_CTL(pipe);
3543 temp = I915_READ(reg);
3544 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3545 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003546
Paulo Zanoni20749732012-11-23 15:30:38 -02003547 POSTING_READ(reg);
3548 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003549 }
3550}
3551
Daniel Vetter88cefb62012-08-12 19:27:14 +02003552static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3553{
3554 struct drm_device *dev = intel_crtc->base.dev;
3555 struct drm_i915_private *dev_priv = dev->dev_private;
3556 int pipe = intel_crtc->pipe;
3557 u32 reg, temp;
3558
3559 /* Switch from PCDclk to Rawclk */
3560 reg = FDI_RX_CTL(pipe);
3561 temp = I915_READ(reg);
3562 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3563
3564 /* Disable CPU FDI TX PLL */
3565 reg = FDI_TX_CTL(pipe);
3566 temp = I915_READ(reg);
3567 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3568
3569 POSTING_READ(reg);
3570 udelay(100);
3571
3572 reg = FDI_RX_CTL(pipe);
3573 temp = I915_READ(reg);
3574 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3575
3576 /* Wait for the clocks to turn off. */
3577 POSTING_READ(reg);
3578 udelay(100);
3579}
3580
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003581static void ironlake_fdi_disable(struct drm_crtc *crtc)
3582{
3583 struct drm_device *dev = crtc->dev;
3584 struct drm_i915_private *dev_priv = dev->dev_private;
3585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3586 int pipe = intel_crtc->pipe;
3587 u32 reg, temp;
3588
3589 /* disable CPU FDI tx and PCH FDI rx */
3590 reg = FDI_TX_CTL(pipe);
3591 temp = I915_READ(reg);
3592 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3593 POSTING_READ(reg);
3594
3595 reg = FDI_RX_CTL(pipe);
3596 temp = I915_READ(reg);
3597 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003598 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003599 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3600
3601 POSTING_READ(reg);
3602 udelay(100);
3603
3604 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003605 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003606 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003607
3608 /* still set train pattern 1 */
3609 reg = FDI_TX_CTL(pipe);
3610 temp = I915_READ(reg);
3611 temp &= ~FDI_LINK_TRAIN_NONE;
3612 temp |= FDI_LINK_TRAIN_PATTERN_1;
3613 I915_WRITE(reg, temp);
3614
3615 reg = FDI_RX_CTL(pipe);
3616 temp = I915_READ(reg);
3617 if (HAS_PCH_CPT(dev)) {
3618 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3619 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3620 } else {
3621 temp &= ~FDI_LINK_TRAIN_NONE;
3622 temp |= FDI_LINK_TRAIN_PATTERN_1;
3623 }
3624 /* BPC in FDI rx is consistent with that in PIPECONF */
3625 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003626 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003627 I915_WRITE(reg, temp);
3628
3629 POSTING_READ(reg);
3630 udelay(100);
3631}
3632
Chris Wilson5dce5b932014-01-20 10:17:36 +00003633bool intel_has_pending_fb_unpin(struct drm_device *dev)
3634{
3635 struct intel_crtc *crtc;
3636
3637 /* Note that we don't need to be called with mode_config.lock here
3638 * as our list of CRTC objects is static for the lifetime of the
3639 * device and so cannot disappear as we iterate. Similarly, we can
3640 * happily treat the predicates as racy, atomic checks as userspace
3641 * cannot claim and pin a new fb without at least acquring the
3642 * struct_mutex and so serialising with us.
3643 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003644 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003645 if (atomic_read(&crtc->unpin_work_count) == 0)
3646 continue;
3647
3648 if (crtc->unpin_work)
3649 intel_wait_for_vblank(dev, crtc->pipe);
3650
3651 return true;
3652 }
3653
3654 return false;
3655}
3656
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003657static void page_flip_completed(struct intel_crtc *intel_crtc)
3658{
3659 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3660 struct intel_unpin_work *work = intel_crtc->unpin_work;
3661
3662 /* ensure that the unpin work is consistent wrt ->pending. */
3663 smp_rmb();
3664 intel_crtc->unpin_work = NULL;
3665
3666 if (work->event)
3667 drm_send_vblank_event(intel_crtc->base.dev,
3668 intel_crtc->pipe,
3669 work->event);
3670
3671 drm_crtc_vblank_put(&intel_crtc->base);
3672
3673 wake_up_all(&dev_priv->pending_flip_queue);
3674 queue_work(dev_priv->wq, &work->work);
3675
3676 trace_i915_flip_complete(intel_crtc->plane,
3677 work->pending_flip_obj);
3678}
3679
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003680void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003681{
Chris Wilson0f911282012-04-17 10:05:38 +01003682 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003683 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003684
Daniel Vetter2c10d572012-12-20 21:24:07 +01003685 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003686 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3687 !intel_crtc_has_pending_flip(crtc),
3688 60*HZ) == 0)) {
3689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003690
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003691 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003692 if (intel_crtc->unpin_work) {
3693 WARN_ONCE(1, "Removing stuck page flip\n");
3694 page_flip_completed(intel_crtc);
3695 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003696 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003697 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003698
Chris Wilson975d5682014-08-20 13:13:34 +01003699 if (crtc->primary->fb) {
3700 mutex_lock(&dev->struct_mutex);
3701 intel_finish_fb(crtc->primary->fb);
3702 mutex_unlock(&dev->struct_mutex);
3703 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003704}
3705
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003706/* Program iCLKIP clock to the desired frequency */
3707static void lpt_program_iclkip(struct drm_crtc *crtc)
3708{
3709 struct drm_device *dev = crtc->dev;
3710 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003711 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003712 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3713 u32 temp;
3714
Daniel Vetter09153002012-12-12 14:06:44 +01003715 mutex_lock(&dev_priv->dpio_lock);
3716
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003717 /* It is necessary to ungate the pixclk gate prior to programming
3718 * the divisors, and gate it back when it is done.
3719 */
3720 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3721
3722 /* Disable SSCCTL */
3723 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003724 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3725 SBI_SSCCTL_DISABLE,
3726 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003727
3728 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003729 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003730 auxdiv = 1;
3731 divsel = 0x41;
3732 phaseinc = 0x20;
3733 } else {
3734 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003735 * but the adjusted_mode->crtc_clock in in KHz. To get the
3736 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003737 * convert the virtual clock precision to KHz here for higher
3738 * precision.
3739 */
3740 u32 iclk_virtual_root_freq = 172800 * 1000;
3741 u32 iclk_pi_range = 64;
3742 u32 desired_divisor, msb_divisor_value, pi_value;
3743
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003744 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003745 msb_divisor_value = desired_divisor / iclk_pi_range;
3746 pi_value = desired_divisor % iclk_pi_range;
3747
3748 auxdiv = 0;
3749 divsel = msb_divisor_value - 2;
3750 phaseinc = pi_value;
3751 }
3752
3753 /* This should not happen with any sane values */
3754 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3755 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3756 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3757 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3758
3759 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003760 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003761 auxdiv,
3762 divsel,
3763 phasedir,
3764 phaseinc);
3765
3766 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003767 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003768 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3769 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3770 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3771 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3772 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3773 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003774 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003775
3776 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003777 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003778 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3779 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003780 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003781
3782 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003783 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003784 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003785 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003786
3787 /* Wait for initialization time */
3788 udelay(24);
3789
3790 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003791
3792 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003793}
3794
Daniel Vetter275f01b22013-05-03 11:49:47 +02003795static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3796 enum pipe pch_transcoder)
3797{
3798 struct drm_device *dev = crtc->base.dev;
3799 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003800 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003801
3802 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3803 I915_READ(HTOTAL(cpu_transcoder)));
3804 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3805 I915_READ(HBLANK(cpu_transcoder)));
3806 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3807 I915_READ(HSYNC(cpu_transcoder)));
3808
3809 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3810 I915_READ(VTOTAL(cpu_transcoder)));
3811 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3812 I915_READ(VBLANK(cpu_transcoder)));
3813 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3814 I915_READ(VSYNC(cpu_transcoder)));
3815 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3816 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3817}
3818
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003819static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3820{
3821 struct drm_i915_private *dev_priv = dev->dev_private;
3822 uint32_t temp;
3823
3824 temp = I915_READ(SOUTH_CHICKEN1);
3825 if (temp & FDI_BC_BIFURCATION_SELECT)
3826 return;
3827
3828 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3829 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3830
3831 temp |= FDI_BC_BIFURCATION_SELECT;
3832 DRM_DEBUG_KMS("enabling fdi C rx\n");
3833 I915_WRITE(SOUTH_CHICKEN1, temp);
3834 POSTING_READ(SOUTH_CHICKEN1);
3835}
3836
3837static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3838{
3839 struct drm_device *dev = intel_crtc->base.dev;
3840 struct drm_i915_private *dev_priv = dev->dev_private;
3841
3842 switch (intel_crtc->pipe) {
3843 case PIPE_A:
3844 break;
3845 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003846 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003847 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3848 else
3849 cpt_enable_fdi_bc_bifurcation(dev);
3850
3851 break;
3852 case PIPE_C:
3853 cpt_enable_fdi_bc_bifurcation(dev);
3854
3855 break;
3856 default:
3857 BUG();
3858 }
3859}
3860
Jesse Barnesf67a5592011-01-05 10:31:48 -08003861/*
3862 * Enable PCH resources required for PCH ports:
3863 * - PCH PLLs
3864 * - FDI training & RX/TX
3865 * - update transcoder timings
3866 * - DP transcoding bits
3867 * - transcoder
3868 */
3869static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003870{
3871 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003872 struct drm_i915_private *dev_priv = dev->dev_private;
3873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3874 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003875 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003876
Daniel Vetterab9412b2013-05-03 11:49:46 +02003877 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003878
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003879 if (IS_IVYBRIDGE(dev))
3880 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3881
Daniel Vettercd986ab2012-10-26 10:58:12 +02003882 /* Write the TU size bits before fdi link training, so that error
3883 * detection works. */
3884 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3885 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3886
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003887 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003888 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003889
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003890 /* We need to program the right clock selection before writing the pixel
3891 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003892 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003893 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003894
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003895 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003896 temp |= TRANS_DPLL_ENABLE(pipe);
3897 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003898 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003899 temp |= sel;
3900 else
3901 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003902 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003903 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003904
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003905 /* XXX: pch pll's can be enabled any time before we enable the PCH
3906 * transcoder, and we actually should do this to not upset any PCH
3907 * transcoder that already use the clock when we share it.
3908 *
3909 * Note that enable_shared_dpll tries to do the right thing, but
3910 * get_shared_dpll unconditionally resets the pll - we need that to have
3911 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003912 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003913
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003914 /* set transcoder timing, panel must allow it */
3915 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003916 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003917
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003918 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003919
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003920 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003921 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003922 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003923 reg = TRANS_DP_CTL(pipe);
3924 temp = I915_READ(reg);
3925 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003926 TRANS_DP_SYNC_MASK |
3927 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003928 temp |= (TRANS_DP_OUTPUT_ENABLE |
3929 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003930 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003931
3932 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003933 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003934 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003936
3937 switch (intel_trans_dp_port_sel(crtc)) {
3938 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003939 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003940 break;
3941 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003942 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003943 break;
3944 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003945 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003946 break;
3947 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003948 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003949 }
3950
Chris Wilson5eddb702010-09-11 13:48:45 +01003951 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003952 }
3953
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003954 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003955}
3956
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003957static void lpt_pch_enable(struct drm_crtc *crtc)
3958{
3959 struct drm_device *dev = crtc->dev;
3960 struct drm_i915_private *dev_priv = dev->dev_private;
3961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003962 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003963
Daniel Vetterab9412b2013-05-03 11:49:46 +02003964 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003965
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003966 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003967
Paulo Zanoni0540e482012-10-31 18:12:40 -02003968 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003969 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003970
Paulo Zanoni937bb612012-10-31 18:12:47 -02003971 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003972}
3973
Daniel Vetter716c2e52014-06-25 22:02:02 +03003974void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003975{
Daniel Vettere2b78262013-06-07 23:10:03 +02003976 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003977
3978 if (pll == NULL)
3979 return;
3980
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003981 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003982 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003983 return;
3984 }
3985
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003986 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3987 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003988 WARN_ON(pll->on);
3989 WARN_ON(pll->active);
3990 }
3991
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003992 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003993}
3994
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003995struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3996 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003997{
Daniel Vettere2b78262013-06-07 23:10:03 +02003998 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003999 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004000 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004001
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004002 if (HAS_PCH_IBX(dev_priv->dev)) {
4003 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004004 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004005 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004006
Daniel Vetter46edb022013-06-05 13:34:12 +02004007 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4008 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004009
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004010 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004011
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004012 goto found;
4013 }
4014
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004015 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4016 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004017
4018 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004019 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004020 continue;
4021
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004022 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004023 &pll->new_config->hw_state,
4024 sizeof(pll->new_config->hw_state)) == 0) {
4025 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004026 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004027 pll->new_config->crtc_mask,
4028 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004029 goto found;
4030 }
4031 }
4032
4033 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004034 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4035 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004036 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004037 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4038 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004039 goto found;
4040 }
4041 }
4042
4043 return NULL;
4044
4045found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004046 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004047 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004048
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004049 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004050 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4051 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004052
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004053 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004054
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004055 return pll;
4056}
4057
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004058/**
4059 * intel_shared_dpll_start_config - start a new PLL staged config
4060 * @dev_priv: DRM device
4061 * @clear_pipes: mask of pipes that will have their PLLs freed
4062 *
4063 * Starts a new PLL staged config, copying the current config but
4064 * releasing the references of pipes specified in clear_pipes.
4065 */
4066static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4067 unsigned clear_pipes)
4068{
4069 struct intel_shared_dpll *pll;
4070 enum intel_dpll_id i;
4071
4072 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4073 pll = &dev_priv->shared_dplls[i];
4074
4075 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4076 GFP_KERNEL);
4077 if (!pll->new_config)
4078 goto cleanup;
4079
4080 pll->new_config->crtc_mask &= ~clear_pipes;
4081 }
4082
4083 return 0;
4084
4085cleanup:
4086 while (--i >= 0) {
4087 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004088 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004089 pll->new_config = NULL;
4090 }
4091
4092 return -ENOMEM;
4093}
4094
4095static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4096{
4097 struct intel_shared_dpll *pll;
4098 enum intel_dpll_id i;
4099
4100 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4101 pll = &dev_priv->shared_dplls[i];
4102
4103 WARN_ON(pll->new_config == &pll->config);
4104
4105 pll->config = *pll->new_config;
4106 kfree(pll->new_config);
4107 pll->new_config = NULL;
4108 }
4109}
4110
4111static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4112{
4113 struct intel_shared_dpll *pll;
4114 enum intel_dpll_id i;
4115
4116 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4117 pll = &dev_priv->shared_dplls[i];
4118
4119 WARN_ON(pll->new_config == &pll->config);
4120
4121 kfree(pll->new_config);
4122 pll->new_config = NULL;
4123 }
4124}
4125
Daniel Vettera1520312013-05-03 11:49:50 +02004126static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004127{
4128 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004129 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004130 u32 temp;
4131
4132 temp = I915_READ(dslreg);
4133 udelay(500);
4134 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004135 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004136 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004137 }
4138}
4139
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004140static void skylake_pfit_enable(struct intel_crtc *crtc)
4141{
4142 struct drm_device *dev = crtc->base.dev;
4143 struct drm_i915_private *dev_priv = dev->dev_private;
4144 int pipe = crtc->pipe;
4145
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004146 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004147 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004148 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4149 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004150 }
4151}
4152
Jesse Barnesb074cec2013-04-25 12:55:02 -07004153static void ironlake_pfit_enable(struct intel_crtc *crtc)
4154{
4155 struct drm_device *dev = crtc->base.dev;
4156 struct drm_i915_private *dev_priv = dev->dev_private;
4157 int pipe = crtc->pipe;
4158
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004159 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004160 /* Force use of hard-coded filter coefficients
4161 * as some pre-programmed values are broken,
4162 * e.g. x201.
4163 */
4164 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4165 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4166 PF_PIPE_SEL_IVB(pipe));
4167 else
4168 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004169 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4170 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004171 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004172}
4173
Matt Roper4a3b8762014-12-23 10:41:51 -08004174static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004175{
4176 struct drm_device *dev = crtc->dev;
4177 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004178 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004179 struct intel_plane *intel_plane;
4180
Matt Roperaf2b6532014-04-01 15:22:32 -07004181 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4182 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004183 if (intel_plane->pipe == pipe)
4184 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004185 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004186}
4187
Matt Roper4a3b8762014-12-23 10:41:51 -08004188static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004189{
4190 struct drm_device *dev = crtc->dev;
4191 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004192 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004193 struct intel_plane *intel_plane;
4194
Matt Roperaf2b6532014-04-01 15:22:32 -07004195 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4196 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004197 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004198 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004199 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004200}
4201
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004202void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004203{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004204 struct drm_device *dev = crtc->base.dev;
4205 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004206
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004207 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004208 return;
4209
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004210 /* We can only enable IPS after we enable a plane and wait for a vblank */
4211 intel_wait_for_vblank(dev, crtc->pipe);
4212
Paulo Zanonid77e4532013-09-24 13:52:55 -03004213 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004214 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004215 mutex_lock(&dev_priv->rps.hw_lock);
4216 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4217 mutex_unlock(&dev_priv->rps.hw_lock);
4218 /* Quoting Art Runyan: "its not safe to expect any particular
4219 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004220 * mailbox." Moreover, the mailbox may return a bogus state,
4221 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004222 */
4223 } else {
4224 I915_WRITE(IPS_CTL, IPS_ENABLE);
4225 /* The bit only becomes 1 in the next vblank, so this wait here
4226 * is essentially intel_wait_for_vblank. If we don't have this
4227 * and don't wait for vblanks until the end of crtc_enable, then
4228 * the HW state readout code will complain that the expected
4229 * IPS_CTL value is not the one we read. */
4230 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4231 DRM_ERROR("Timed out waiting for IPS enable\n");
4232 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004233}
4234
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004235void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004236{
4237 struct drm_device *dev = crtc->base.dev;
4238 struct drm_i915_private *dev_priv = dev->dev_private;
4239
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004240 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004241 return;
4242
4243 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004244 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004245 mutex_lock(&dev_priv->rps.hw_lock);
4246 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4247 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004248 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4249 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4250 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004251 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004252 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004253 POSTING_READ(IPS_CTL);
4254 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004255
4256 /* We need to wait for a vblank before we can disable the plane. */
4257 intel_wait_for_vblank(dev, crtc->pipe);
4258}
4259
4260/** Loads the palette/gamma unit for the CRTC with the prepared values */
4261static void intel_crtc_load_lut(struct drm_crtc *crtc)
4262{
4263 struct drm_device *dev = crtc->dev;
4264 struct drm_i915_private *dev_priv = dev->dev_private;
4265 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4266 enum pipe pipe = intel_crtc->pipe;
4267 int palreg = PALETTE(pipe);
4268 int i;
4269 bool reenable_ips = false;
4270
4271 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004272 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004273 return;
4274
4275 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004276 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004277 assert_dsi_pll_enabled(dev_priv);
4278 else
4279 assert_pll_enabled(dev_priv, pipe);
4280 }
4281
4282 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304283 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004284 palreg = LGC_PALETTE(pipe);
4285
4286 /* Workaround : Do not read or write the pipe palette/gamma data while
4287 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4288 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004289 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004290 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4291 GAMMA_MODE_MODE_SPLIT)) {
4292 hsw_disable_ips(intel_crtc);
4293 reenable_ips = true;
4294 }
4295
4296 for (i = 0; i < 256; i++) {
4297 I915_WRITE(palreg + 4 * i,
4298 (intel_crtc->lut_r[i] << 16) |
4299 (intel_crtc->lut_g[i] << 8) |
4300 intel_crtc->lut_b[i]);
4301 }
4302
4303 if (reenable_ips)
4304 hsw_enable_ips(intel_crtc);
4305}
4306
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004307static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4308{
4309 if (!enable && intel_crtc->overlay) {
4310 struct drm_device *dev = intel_crtc->base.dev;
4311 struct drm_i915_private *dev_priv = dev->dev_private;
4312
4313 mutex_lock(&dev->struct_mutex);
4314 dev_priv->mm.interruptible = false;
4315 (void) intel_overlay_switch_off(intel_crtc->overlay);
4316 dev_priv->mm.interruptible = true;
4317 mutex_unlock(&dev->struct_mutex);
4318 }
4319
4320 /* Let userspace switch the overlay on again. In most cases userspace
4321 * has to recompute where to put it anyway.
4322 */
4323}
4324
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004325static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004326{
4327 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4329 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004330
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004331 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004332 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004333 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004334 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004335
4336 hsw_enable_ips(intel_crtc);
4337
4338 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004339 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004340 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004341
4342 /*
4343 * FIXME: Once we grow proper nuclear flip support out of this we need
4344 * to compute the mask of flip planes precisely. For the time being
4345 * consider this a flip from a NULL plane.
4346 */
4347 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004348}
4349
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004350static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004351{
4352 struct drm_device *dev = crtc->dev;
4353 struct drm_i915_private *dev_priv = dev->dev_private;
4354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4355 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004356
4357 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004358
Paulo Zanonie35fef22015-02-09 14:46:29 -02004359 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004360 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004361
4362 hsw_disable_ips(intel_crtc);
4363
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004364 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004365 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004366 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004367 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004368
Daniel Vetterf99d7062014-06-19 16:01:59 +02004369 /*
4370 * FIXME: Once we grow proper nuclear flip support out of this we need
4371 * to compute the mask of flip planes precisely. For the time being
4372 * consider this a flip to a NULL plane.
4373 */
4374 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004375}
4376
Jesse Barnesf67a5592011-01-05 10:31:48 -08004377static void ironlake_crtc_enable(struct drm_crtc *crtc)
4378{
4379 struct drm_device *dev = crtc->dev;
4380 struct drm_i915_private *dev_priv = dev->dev_private;
4381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004382 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004383 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004384
Matt Roper83d65732015-02-25 13:12:16 -08004385 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004386
Jesse Barnesf67a5592011-01-05 10:31:48 -08004387 if (intel_crtc->active)
4388 return;
4389
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004390 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004391 intel_prepare_shared_dpll(intel_crtc);
4392
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004393 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304394 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004395
4396 intel_set_pipe_timings(intel_crtc);
4397
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004398 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004399 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004400 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004401 }
4402
4403 ironlake_set_pipeconf(crtc);
4404
Jesse Barnesf67a5592011-01-05 10:31:48 -08004405 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004406
Daniel Vettera72e4c92014-09-30 10:56:47 +02004407 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4408 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004409
Daniel Vetterf6736a12013-06-05 13:34:30 +02004410 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004411 if (encoder->pre_enable)
4412 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004413
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004414 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004415 /* Note: FDI PLL enabling _must_ be done before we enable the
4416 * cpu pipes, hence this is separate from all the other fdi/pch
4417 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004418 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004419 } else {
4420 assert_fdi_tx_disabled(dev_priv, pipe);
4421 assert_fdi_rx_disabled(dev_priv, pipe);
4422 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004423
Jesse Barnesb074cec2013-04-25 12:55:02 -07004424 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004425
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004426 /*
4427 * On ILK+ LUT must be loaded before the pipe is running but with
4428 * clocks enabled
4429 */
4430 intel_crtc_load_lut(crtc);
4431
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004432 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004433 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004434
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004435 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004436 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004437
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004438 assert_vblank_disabled(crtc);
4439 drm_crtc_vblank_on(crtc);
4440
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004441 for_each_encoder_on_crtc(dev, crtc, encoder)
4442 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004443
4444 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004445 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004446
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004447 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004448}
4449
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004450/* IPS only exists on ULT machines and is tied to pipe A. */
4451static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4452{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004453 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004454}
4455
Paulo Zanonie4916942013-09-20 16:21:19 -03004456/*
4457 * This implements the workaround described in the "notes" section of the mode
4458 * set sequence documentation. When going from no pipes or single pipe to
4459 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4460 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4461 */
4462static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4463{
4464 struct drm_device *dev = crtc->base.dev;
4465 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4466
4467 /* We want to get the other_active_crtc only if there's only 1 other
4468 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004469 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004470 if (!crtc_it->active || crtc_it == crtc)
4471 continue;
4472
4473 if (other_active_crtc)
4474 return;
4475
4476 other_active_crtc = crtc_it;
4477 }
4478 if (!other_active_crtc)
4479 return;
4480
4481 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4482 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4483}
4484
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004485static void haswell_crtc_enable(struct drm_crtc *crtc)
4486{
4487 struct drm_device *dev = crtc->dev;
4488 struct drm_i915_private *dev_priv = dev->dev_private;
4489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4490 struct intel_encoder *encoder;
4491 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004492
Matt Roper83d65732015-02-25 13:12:16 -08004493 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004494
4495 if (intel_crtc->active)
4496 return;
4497
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004498 if (intel_crtc_to_shared_dpll(intel_crtc))
4499 intel_enable_shared_dpll(intel_crtc);
4500
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004501 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304502 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004503
4504 intel_set_pipe_timings(intel_crtc);
4505
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004506 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4507 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4508 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004509 }
4510
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004511 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004512 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004513 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004514 }
4515
4516 haswell_set_pipeconf(crtc);
4517
4518 intel_set_pipe_csc(crtc);
4519
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004520 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004521
Daniel Vettera72e4c92014-09-30 10:56:47 +02004522 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004523 for_each_encoder_on_crtc(dev, crtc, encoder)
4524 if (encoder->pre_enable)
4525 encoder->pre_enable(encoder);
4526
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004527 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004528 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4529 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004530 dev_priv->display.fdi_link_train(crtc);
4531 }
4532
Paulo Zanoni1f544382012-10-24 11:32:00 -02004533 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004534
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004535 if (IS_SKYLAKE(dev))
4536 skylake_pfit_enable(intel_crtc);
4537 else
4538 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004539
4540 /*
4541 * On ILK+ LUT must be loaded before the pipe is running but with
4542 * clocks enabled
4543 */
4544 intel_crtc_load_lut(crtc);
4545
Paulo Zanoni1f544382012-10-24 11:32:00 -02004546 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004547 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004548
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004549 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004550 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004551
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004552 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004553 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004554
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004555 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004556 intel_ddi_set_vc_payload_alloc(crtc, true);
4557
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004558 assert_vblank_disabled(crtc);
4559 drm_crtc_vblank_on(crtc);
4560
Jani Nikula8807e552013-08-30 19:40:32 +03004561 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004562 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004563 intel_opregion_notify_encoder(encoder, true);
4564 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004565
Paulo Zanonie4916942013-09-20 16:21:19 -03004566 /* If we change the relative order between pipe/planes enabling, we need
4567 * to change the workaround. */
4568 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004569 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004570}
4571
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004572static void skylake_pfit_disable(struct intel_crtc *crtc)
4573{
4574 struct drm_device *dev = crtc->base.dev;
4575 struct drm_i915_private *dev_priv = dev->dev_private;
4576 int pipe = crtc->pipe;
4577
4578 /* To avoid upsetting the power well on haswell only disable the pfit if
4579 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004580 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004581 I915_WRITE(PS_CTL(pipe), 0);
4582 I915_WRITE(PS_WIN_POS(pipe), 0);
4583 I915_WRITE(PS_WIN_SZ(pipe), 0);
4584 }
4585}
4586
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004587static void ironlake_pfit_disable(struct intel_crtc *crtc)
4588{
4589 struct drm_device *dev = crtc->base.dev;
4590 struct drm_i915_private *dev_priv = dev->dev_private;
4591 int pipe = crtc->pipe;
4592
4593 /* To avoid upsetting the power well on haswell only disable the pfit if
4594 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004595 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004596 I915_WRITE(PF_CTL(pipe), 0);
4597 I915_WRITE(PF_WIN_POS(pipe), 0);
4598 I915_WRITE(PF_WIN_SZ(pipe), 0);
4599 }
4600}
4601
Jesse Barnes6be4a602010-09-10 10:26:01 -07004602static void ironlake_crtc_disable(struct drm_crtc *crtc)
4603{
4604 struct drm_device *dev = crtc->dev;
4605 struct drm_i915_private *dev_priv = dev->dev_private;
4606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004607 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004608 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004609 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004610
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004611 if (!intel_crtc->active)
4612 return;
4613
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004614 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004615
Daniel Vetterea9d7582012-07-10 10:42:52 +02004616 for_each_encoder_on_crtc(dev, crtc, encoder)
4617 encoder->disable(encoder);
4618
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004619 drm_crtc_vblank_off(crtc);
4620 assert_vblank_disabled(crtc);
4621
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004622 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004623 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004624
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004625 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004626
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004627 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004628
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004629 for_each_encoder_on_crtc(dev, crtc, encoder)
4630 if (encoder->post_disable)
4631 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004632
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004633 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004634 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004635
Daniel Vetterd925c592013-06-05 13:34:04 +02004636 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004637
Daniel Vetterd925c592013-06-05 13:34:04 +02004638 if (HAS_PCH_CPT(dev)) {
4639 /* disable TRANS_DP_CTL */
4640 reg = TRANS_DP_CTL(pipe);
4641 temp = I915_READ(reg);
4642 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4643 TRANS_DP_PORT_SEL_MASK);
4644 temp |= TRANS_DP_PORT_SEL_NONE;
4645 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004646
Daniel Vetterd925c592013-06-05 13:34:04 +02004647 /* disable DPLL_SEL */
4648 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004649 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004650 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004651 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004652
4653 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004654 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004655
4656 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004657 }
4658
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004659 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004660 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004661
4662 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004663 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004664 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004665}
4666
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004667static void haswell_crtc_disable(struct drm_crtc *crtc)
4668{
4669 struct drm_device *dev = crtc->dev;
4670 struct drm_i915_private *dev_priv = dev->dev_private;
4671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4672 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004673 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004674
4675 if (!intel_crtc->active)
4676 return;
4677
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004678 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004679
Jani Nikula8807e552013-08-30 19:40:32 +03004680 for_each_encoder_on_crtc(dev, crtc, encoder) {
4681 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004682 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004683 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004684
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004685 drm_crtc_vblank_off(crtc);
4686 assert_vblank_disabled(crtc);
4687
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004688 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004689 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4690 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004691 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004692
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004693 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004694 intel_ddi_set_vc_payload_alloc(crtc, false);
4695
Paulo Zanoniad80a812012-10-24 16:06:19 -02004696 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004697
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004698 if (IS_SKYLAKE(dev))
4699 skylake_pfit_disable(intel_crtc);
4700 else
4701 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004702
Paulo Zanoni1f544382012-10-24 11:32:00 -02004703 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004704
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004705 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004706 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004707 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004708 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004709
Imre Deak97b040a2014-06-25 22:01:50 +03004710 for_each_encoder_on_crtc(dev, crtc, encoder)
4711 if (encoder->post_disable)
4712 encoder->post_disable(encoder);
4713
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004714 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004715 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004716
4717 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004718 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004719 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004720
4721 if (intel_crtc_to_shared_dpll(intel_crtc))
4722 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004723}
4724
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004725static void ironlake_crtc_off(struct drm_crtc *crtc)
4726{
4727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004728 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004729}
4730
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004731
Jesse Barnes2dd24552013-04-25 12:55:01 -07004732static void i9xx_pfit_enable(struct intel_crtc *crtc)
4733{
4734 struct drm_device *dev = crtc->base.dev;
4735 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004736 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004737
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004738 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004739 return;
4740
Daniel Vetterc0b03412013-05-28 12:05:54 +02004741 /*
4742 * The panel fitter should only be adjusted whilst the pipe is disabled,
4743 * according to register description and PRM.
4744 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004745 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4746 assert_pipe_disabled(dev_priv, crtc->pipe);
4747
Jesse Barnesb074cec2013-04-25 12:55:02 -07004748 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4749 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004750
4751 /* Border color in case we don't scale up to the full screen. Black by
4752 * default, change to something else for debugging. */
4753 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004754}
4755
Dave Airlied05410f2014-06-05 13:22:59 +10004756static enum intel_display_power_domain port_to_power_domain(enum port port)
4757{
4758 switch (port) {
4759 case PORT_A:
4760 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4761 case PORT_B:
4762 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4763 case PORT_C:
4764 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4765 case PORT_D:
4766 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4767 default:
4768 WARN_ON_ONCE(1);
4769 return POWER_DOMAIN_PORT_OTHER;
4770 }
4771}
4772
Imre Deak77d22dc2014-03-05 16:20:52 +02004773#define for_each_power_domain(domain, mask) \
4774 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4775 if ((1 << (domain)) & (mask))
4776
Imre Deak319be8a2014-03-04 19:22:57 +02004777enum intel_display_power_domain
4778intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004779{
Imre Deak319be8a2014-03-04 19:22:57 +02004780 struct drm_device *dev = intel_encoder->base.dev;
4781 struct intel_digital_port *intel_dig_port;
4782
4783 switch (intel_encoder->type) {
4784 case INTEL_OUTPUT_UNKNOWN:
4785 /* Only DDI platforms should ever use this output type */
4786 WARN_ON_ONCE(!HAS_DDI(dev));
4787 case INTEL_OUTPUT_DISPLAYPORT:
4788 case INTEL_OUTPUT_HDMI:
4789 case INTEL_OUTPUT_EDP:
4790 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004791 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004792 case INTEL_OUTPUT_DP_MST:
4793 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4794 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004795 case INTEL_OUTPUT_ANALOG:
4796 return POWER_DOMAIN_PORT_CRT;
4797 case INTEL_OUTPUT_DSI:
4798 return POWER_DOMAIN_PORT_DSI;
4799 default:
4800 return POWER_DOMAIN_PORT_OTHER;
4801 }
4802}
4803
4804static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4805{
4806 struct drm_device *dev = crtc->dev;
4807 struct intel_encoder *intel_encoder;
4808 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4809 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004810 unsigned long mask;
4811 enum transcoder transcoder;
4812
4813 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4814
4815 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4816 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004817 if (intel_crtc->config->pch_pfit.enabled ||
4818 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004819 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4820
Imre Deak319be8a2014-03-04 19:22:57 +02004821 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4822 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4823
Imre Deak77d22dc2014-03-05 16:20:52 +02004824 return mask;
4825}
4826
Imre Deak77d22dc2014-03-05 16:20:52 +02004827static void modeset_update_crtc_power_domains(struct drm_device *dev)
4828{
4829 struct drm_i915_private *dev_priv = dev->dev_private;
4830 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4831 struct intel_crtc *crtc;
4832
4833 /*
4834 * First get all needed power domains, then put all unneeded, to avoid
4835 * any unnecessary toggling of the power wells.
4836 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004837 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004838 enum intel_display_power_domain domain;
4839
Matt Roper83d65732015-02-25 13:12:16 -08004840 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004841 continue;
4842
Imre Deak319be8a2014-03-04 19:22:57 +02004843 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004844
4845 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4846 intel_display_power_get(dev_priv, domain);
4847 }
4848
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004849 if (dev_priv->display.modeset_global_resources)
4850 dev_priv->display.modeset_global_resources(dev);
4851
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004852 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004853 enum intel_display_power_domain domain;
4854
4855 for_each_power_domain(domain, crtc->enabled_power_domains)
4856 intel_display_power_put(dev_priv, domain);
4857
4858 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4859 }
4860
4861 intel_display_set_init_power(dev_priv, false);
4862}
4863
Ville Syrjälädfcab172014-06-13 13:37:47 +03004864/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004865static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004866{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004867 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004868
Jesse Barnes586f49d2013-11-04 16:06:59 -08004869 /* Obtain SKU information */
4870 mutex_lock(&dev_priv->dpio_lock);
4871 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4872 CCK_FUSE_HPLL_FREQ_MASK;
4873 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004874
Ville Syrjälädfcab172014-06-13 13:37:47 +03004875 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004876}
4877
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004878static void vlv_update_cdclk(struct drm_device *dev)
4879{
4880 struct drm_i915_private *dev_priv = dev->dev_private;
4881
4882 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004883 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004884 dev_priv->vlv_cdclk_freq);
4885
4886 /*
4887 * Program the gmbus_freq based on the cdclk frequency.
4888 * BSpec erroneously claims we should aim for 4MHz, but
4889 * in fact 1MHz is the correct frequency.
4890 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004891 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004892}
4893
Jesse Barnes30a970c2013-11-04 13:48:12 -08004894/* Adjust CDclk dividers to allow high res or save power if possible */
4895static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4896{
4897 struct drm_i915_private *dev_priv = dev->dev_private;
4898 u32 val, cmd;
4899
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004900 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004901
Ville Syrjälädfcab172014-06-13 13:37:47 +03004902 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004903 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004904 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004905 cmd = 1;
4906 else
4907 cmd = 0;
4908
4909 mutex_lock(&dev_priv->rps.hw_lock);
4910 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4911 val &= ~DSPFREQGUAR_MASK;
4912 val |= (cmd << DSPFREQGUAR_SHIFT);
4913 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4914 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4915 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4916 50)) {
4917 DRM_ERROR("timed out waiting for CDclk change\n");
4918 }
4919 mutex_unlock(&dev_priv->rps.hw_lock);
4920
Ville Syrjälädfcab172014-06-13 13:37:47 +03004921 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004922 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004923
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004924 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004925
4926 mutex_lock(&dev_priv->dpio_lock);
4927 /* adjust cdclk divider */
4928 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004929 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004930 val |= divider;
4931 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004932
4933 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4934 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4935 50))
4936 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004937 mutex_unlock(&dev_priv->dpio_lock);
4938 }
4939
4940 mutex_lock(&dev_priv->dpio_lock);
4941 /* adjust self-refresh exit latency value */
4942 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4943 val &= ~0x7f;
4944
4945 /*
4946 * For high bandwidth configs, we set a higher latency in the bunit
4947 * so that the core display fetch happens in time to avoid underruns.
4948 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004949 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004950 val |= 4500 / 250; /* 4.5 usec */
4951 else
4952 val |= 3000 / 250; /* 3.0 usec */
4953 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4954 mutex_unlock(&dev_priv->dpio_lock);
4955
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004956 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004957}
4958
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004959static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4960{
4961 struct drm_i915_private *dev_priv = dev->dev_private;
4962 u32 val, cmd;
4963
4964 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4965
4966 switch (cdclk) {
4967 case 400000:
4968 cmd = 3;
4969 break;
4970 case 333333:
4971 case 320000:
4972 cmd = 2;
4973 break;
4974 case 266667:
4975 cmd = 1;
4976 break;
4977 case 200000:
4978 cmd = 0;
4979 break;
4980 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004981 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004982 return;
4983 }
4984
4985 mutex_lock(&dev_priv->rps.hw_lock);
4986 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4987 val &= ~DSPFREQGUAR_MASK_CHV;
4988 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4989 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4990 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4991 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4992 50)) {
4993 DRM_ERROR("timed out waiting for CDclk change\n");
4994 }
4995 mutex_unlock(&dev_priv->rps.hw_lock);
4996
4997 vlv_update_cdclk(dev);
4998}
4999
Jesse Barnes30a970c2013-11-04 13:48:12 -08005000static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5001 int max_pixclk)
5002{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005003 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005004
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005005 /* FIXME: Punit isn't quite ready yet */
5006 if (IS_CHERRYVIEW(dev_priv->dev))
5007 return 400000;
5008
Jesse Barnes30a970c2013-11-04 13:48:12 -08005009 /*
5010 * Really only a few cases to deal with, as only 4 CDclks are supported:
5011 * 200MHz
5012 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005013 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005014 * 400MHz
5015 * So we check to see whether we're above 90% of the lower bin and
5016 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005017 *
5018 * We seem to get an unstable or solid color picture at 200MHz.
5019 * Not sure what's wrong. For now use 200MHz only when all pipes
5020 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005021 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005022 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005023 return 400000;
5024 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005025 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005026 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005027 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005028 else
5029 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005030}
5031
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005032/* compute the max pixel clock for new configuration */
5033static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005034{
5035 struct drm_device *dev = dev_priv->dev;
5036 struct intel_crtc *intel_crtc;
5037 int max_pixclk = 0;
5038
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005039 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005040 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005041 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005042 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005043 }
5044
5045 return max_pixclk;
5046}
5047
5048static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005049 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005050{
5051 struct drm_i915_private *dev_priv = dev->dev_private;
5052 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005053 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005054
Imre Deakd60c4472014-03-27 17:45:10 +02005055 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5056 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005057 return;
5058
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005059 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005060 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005061 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005062 *prepare_pipes |= (1 << intel_crtc->pipe);
5063}
5064
5065static void valleyview_modeset_global_resources(struct drm_device *dev)
5066{
5067 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005068 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005069 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5070
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005071 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005072 /*
5073 * FIXME: We can end up here with all power domains off, yet
5074 * with a CDCLK frequency other than the minimum. To account
5075 * for this take the PIPE-A power domain, which covers the HW
5076 * blocks needed for the following programming. This can be
5077 * removed once it's guaranteed that we get here either with
5078 * the minimum CDCLK set, or the required power domains
5079 * enabled.
5080 */
5081 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5082
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005083 if (IS_CHERRYVIEW(dev))
5084 cherryview_set_cdclk(dev, req_cdclk);
5085 else
5086 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005087
5088 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005089 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005090}
5091
Jesse Barnes89b667f2013-04-18 14:51:36 -07005092static void valleyview_crtc_enable(struct drm_crtc *crtc)
5093{
5094 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005095 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5097 struct intel_encoder *encoder;
5098 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005099 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005100
Matt Roper83d65732015-02-25 13:12:16 -08005101 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005102
5103 if (intel_crtc->active)
5104 return;
5105
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005106 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305107
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005108 if (!is_dsi) {
5109 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005110 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005111 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005112 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005113 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005114
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005115 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305116 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005117
5118 intel_set_pipe_timings(intel_crtc);
5119
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005120 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5121 struct drm_i915_private *dev_priv = dev->dev_private;
5122
5123 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5124 I915_WRITE(CHV_CANVAS(pipe), 0);
5125 }
5126
Daniel Vetter5b18e572014-04-24 23:55:06 +02005127 i9xx_set_pipeconf(intel_crtc);
5128
Jesse Barnes89b667f2013-04-18 14:51:36 -07005129 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005130
Daniel Vettera72e4c92014-09-30 10:56:47 +02005131 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005132
Jesse Barnes89b667f2013-04-18 14:51:36 -07005133 for_each_encoder_on_crtc(dev, crtc, encoder)
5134 if (encoder->pre_pll_enable)
5135 encoder->pre_pll_enable(encoder);
5136
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005137 if (!is_dsi) {
5138 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005139 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005140 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005141 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005142 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005143
5144 for_each_encoder_on_crtc(dev, crtc, encoder)
5145 if (encoder->pre_enable)
5146 encoder->pre_enable(encoder);
5147
Jesse Barnes2dd24552013-04-25 12:55:01 -07005148 i9xx_pfit_enable(intel_crtc);
5149
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005150 intel_crtc_load_lut(crtc);
5151
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005152 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005153 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005154
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005155 assert_vblank_disabled(crtc);
5156 drm_crtc_vblank_on(crtc);
5157
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005158 for_each_encoder_on_crtc(dev, crtc, encoder)
5159 encoder->enable(encoder);
5160
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005161 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005162
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005163 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005164 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005165}
5166
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005167static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5168{
5169 struct drm_device *dev = crtc->base.dev;
5170 struct drm_i915_private *dev_priv = dev->dev_private;
5171
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005172 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5173 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005174}
5175
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005176static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005177{
5178 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005179 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005181 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005182 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005183
Matt Roper83d65732015-02-25 13:12:16 -08005184 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005185
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005186 if (intel_crtc->active)
5187 return;
5188
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005189 i9xx_set_pll_dividers(intel_crtc);
5190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005191 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305192 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005193
5194 intel_set_pipe_timings(intel_crtc);
5195
Daniel Vetter5b18e572014-04-24 23:55:06 +02005196 i9xx_set_pipeconf(intel_crtc);
5197
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005198 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005199
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005200 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005201 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005202
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005203 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005204 if (encoder->pre_enable)
5205 encoder->pre_enable(encoder);
5206
Daniel Vetterf6736a12013-06-05 13:34:30 +02005207 i9xx_enable_pll(intel_crtc);
5208
Jesse Barnes2dd24552013-04-25 12:55:01 -07005209 i9xx_pfit_enable(intel_crtc);
5210
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005211 intel_crtc_load_lut(crtc);
5212
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005213 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005214 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005215
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005216 assert_vblank_disabled(crtc);
5217 drm_crtc_vblank_on(crtc);
5218
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005219 for_each_encoder_on_crtc(dev, crtc, encoder)
5220 encoder->enable(encoder);
5221
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005222 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005223
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005224 /*
5225 * Gen2 reports pipe underruns whenever all planes are disabled.
5226 * So don't enable underrun reporting before at least some planes
5227 * are enabled.
5228 * FIXME: Need to fix the logic to work when we turn off all planes
5229 * but leave the pipe running.
5230 */
5231 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005232 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005233
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005234 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005235 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005236}
5237
Daniel Vetter87476d62013-04-11 16:29:06 +02005238static void i9xx_pfit_disable(struct intel_crtc *crtc)
5239{
5240 struct drm_device *dev = crtc->base.dev;
5241 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005242
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005243 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005244 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005245
5246 assert_pipe_disabled(dev_priv, crtc->pipe);
5247
Daniel Vetter328d8e82013-05-08 10:36:31 +02005248 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5249 I915_READ(PFIT_CONTROL));
5250 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005251}
5252
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005253static void i9xx_crtc_disable(struct drm_crtc *crtc)
5254{
5255 struct drm_device *dev = crtc->dev;
5256 struct drm_i915_private *dev_priv = dev->dev_private;
5257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005258 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005259 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005260
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005261 if (!intel_crtc->active)
5262 return;
5263
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005264 /*
5265 * Gen2 reports pipe underruns whenever all planes are disabled.
5266 * So diasble underrun reporting before all the planes get disabled.
5267 * FIXME: Need to fix the logic to work when we turn off all planes
5268 * but leave the pipe running.
5269 */
5270 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005271 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005272
Imre Deak564ed192014-06-13 14:54:21 +03005273 /*
5274 * Vblank time updates from the shadow to live plane control register
5275 * are blocked if the memory self-refresh mode is active at that
5276 * moment. So to make sure the plane gets truly disabled, disable
5277 * first the self-refresh mode. The self-refresh enable bit in turn
5278 * will be checked/applied by the HW only at the next frame start
5279 * event which is after the vblank start event, so we need to have a
5280 * wait-for-vblank between disabling the plane and the pipe.
5281 */
5282 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005283 intel_crtc_disable_planes(crtc);
5284
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005285 /*
5286 * On gen2 planes are double buffered but the pipe isn't, so we must
5287 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005288 * We also need to wait on all gmch platforms because of the
5289 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005290 */
Imre Deak564ed192014-06-13 14:54:21 +03005291 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005292
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005293 for_each_encoder_on_crtc(dev, crtc, encoder)
5294 encoder->disable(encoder);
5295
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005296 drm_crtc_vblank_off(crtc);
5297 assert_vblank_disabled(crtc);
5298
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005299 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005300
Daniel Vetter87476d62013-04-11 16:29:06 +02005301 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005302
Jesse Barnes89b667f2013-04-18 14:51:36 -07005303 for_each_encoder_on_crtc(dev, crtc, encoder)
5304 if (encoder->post_disable)
5305 encoder->post_disable(encoder);
5306
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005307 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005308 if (IS_CHERRYVIEW(dev))
5309 chv_disable_pll(dev_priv, pipe);
5310 else if (IS_VALLEYVIEW(dev))
5311 vlv_disable_pll(dev_priv, pipe);
5312 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005313 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005314 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005315
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005316 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005317 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005318
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005319 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005320 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005321
Daniel Vetterefa96242014-04-24 23:55:02 +02005322 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005323 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005324 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005325}
5326
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005327static void i9xx_crtc_off(struct drm_crtc *crtc)
5328{
5329}
5330
Borun Fub04c5bd2014-07-12 10:02:27 +05305331/* Master function to enable/disable CRTC and corresponding power wells */
5332void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005333{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005334 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005335 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005337 enum intel_display_power_domain domain;
5338 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005339
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005340 if (enable) {
5341 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005342 domains = get_crtc_power_domains(crtc);
5343 for_each_power_domain(domain, domains)
5344 intel_display_power_get(dev_priv, domain);
5345 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005346
5347 dev_priv->display.crtc_enable(crtc);
5348 }
5349 } else {
5350 if (intel_crtc->active) {
5351 dev_priv->display.crtc_disable(crtc);
5352
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005353 domains = intel_crtc->enabled_power_domains;
5354 for_each_power_domain(domain, domains)
5355 intel_display_power_put(dev_priv, domain);
5356 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005357 }
5358 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305359}
5360
5361/**
5362 * Sets the power management mode of the pipe and plane.
5363 */
5364void intel_crtc_update_dpms(struct drm_crtc *crtc)
5365{
5366 struct drm_device *dev = crtc->dev;
5367 struct intel_encoder *intel_encoder;
5368 bool enable = false;
5369
5370 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5371 enable |= intel_encoder->connectors_active;
5372
5373 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005374}
5375
Daniel Vetter976f8a22012-07-08 22:34:21 +02005376static void intel_crtc_disable(struct drm_crtc *crtc)
5377{
5378 struct drm_device *dev = crtc->dev;
5379 struct drm_connector *connector;
5380 struct drm_i915_private *dev_priv = dev->dev_private;
5381
5382 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005383 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005384
5385 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005386 dev_priv->display.off(crtc);
5387
Gustavo Padovan455a6802014-12-01 15:40:11 -08005388 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005389
5390 /* Update computed state. */
5391 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5392 if (!connector->encoder || !connector->encoder->crtc)
5393 continue;
5394
5395 if (connector->encoder->crtc != crtc)
5396 continue;
5397
5398 connector->dpms = DRM_MODE_DPMS_OFF;
5399 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005400 }
5401}
5402
Chris Wilsonea5b2132010-08-04 13:50:23 +01005403void intel_encoder_destroy(struct drm_encoder *encoder)
5404{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005405 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005406
Chris Wilsonea5b2132010-08-04 13:50:23 +01005407 drm_encoder_cleanup(encoder);
5408 kfree(intel_encoder);
5409}
5410
Damien Lespiau92373292013-08-08 22:28:57 +01005411/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005412 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5413 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005414static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005415{
5416 if (mode == DRM_MODE_DPMS_ON) {
5417 encoder->connectors_active = true;
5418
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005419 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005420 } else {
5421 encoder->connectors_active = false;
5422
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005423 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005424 }
5425}
5426
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005427/* Cross check the actual hw state with our own modeset state tracking (and it's
5428 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005429static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005430{
5431 if (connector->get_hw_state(connector)) {
5432 struct intel_encoder *encoder = connector->encoder;
5433 struct drm_crtc *crtc;
5434 bool encoder_enabled;
5435 enum pipe pipe;
5436
5437 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5438 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005439 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005440
Dave Airlie0e32b392014-05-02 14:02:48 +10005441 /* there is no real hw state for MST connectors */
5442 if (connector->mst_port)
5443 return;
5444
Rob Clarke2c719b2014-12-15 13:56:32 -05005445 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005446 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005447 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005448 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005449
Dave Airlie36cd7442014-05-02 13:44:18 +10005450 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005451 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005452 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005453
Dave Airlie36cd7442014-05-02 13:44:18 +10005454 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005455 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5456 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005457 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005458
Dave Airlie36cd7442014-05-02 13:44:18 +10005459 crtc = encoder->base.crtc;
5460
Matt Roper83d65732015-02-25 13:12:16 -08005461 I915_STATE_WARN(!crtc->state->enable,
5462 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005463 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5464 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005465 "encoder active on the wrong pipe\n");
5466 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005467 }
5468}
5469
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005470/* Even simpler default implementation, if there's really no special case to
5471 * consider. */
5472void intel_connector_dpms(struct drm_connector *connector, int mode)
5473{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005474 /* All the simple cases only support two dpms states. */
5475 if (mode != DRM_MODE_DPMS_ON)
5476 mode = DRM_MODE_DPMS_OFF;
5477
5478 if (mode == connector->dpms)
5479 return;
5480
5481 connector->dpms = mode;
5482
5483 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005484 if (connector->encoder)
5485 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005486
Daniel Vetterb9805142012-08-31 17:37:33 +02005487 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005488}
5489
Daniel Vetterf0947c32012-07-02 13:10:34 +02005490/* Simple connector->get_hw_state implementation for encoders that support only
5491 * one connector and no cloning and hence the encoder state determines the state
5492 * of the connector. */
5493bool intel_connector_get_hw_state(struct intel_connector *connector)
5494{
Daniel Vetter24929352012-07-02 20:28:59 +02005495 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005496 struct intel_encoder *encoder = connector->encoder;
5497
5498 return encoder->get_hw_state(encoder, &pipe);
5499}
5500
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005501static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005502 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005503{
5504 struct drm_i915_private *dev_priv = dev->dev_private;
5505 struct intel_crtc *pipe_B_crtc =
5506 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5507
5508 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5509 pipe_name(pipe), pipe_config->fdi_lanes);
5510 if (pipe_config->fdi_lanes > 4) {
5511 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5512 pipe_name(pipe), pipe_config->fdi_lanes);
5513 return false;
5514 }
5515
Paulo Zanonibafb6552013-11-02 21:07:44 -07005516 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005517 if (pipe_config->fdi_lanes > 2) {
5518 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5519 pipe_config->fdi_lanes);
5520 return false;
5521 } else {
5522 return true;
5523 }
5524 }
5525
5526 if (INTEL_INFO(dev)->num_pipes == 2)
5527 return true;
5528
5529 /* Ivybridge 3 pipe is really complicated */
5530 switch (pipe) {
5531 case PIPE_A:
5532 return true;
5533 case PIPE_B:
5534 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5535 pipe_config->fdi_lanes > 2) {
5536 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5537 pipe_name(pipe), pipe_config->fdi_lanes);
5538 return false;
5539 }
5540 return true;
5541 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005542 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005543 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005544 if (pipe_config->fdi_lanes > 2) {
5545 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5546 pipe_name(pipe), pipe_config->fdi_lanes);
5547 return false;
5548 }
5549 } else {
5550 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5551 return false;
5552 }
5553 return true;
5554 default:
5555 BUG();
5556 }
5557}
5558
Daniel Vettere29c22c2013-02-21 00:00:16 +01005559#define RETRY 1
5560static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005561 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005562{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005563 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005564 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005565 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005566 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005567
Daniel Vettere29c22c2013-02-21 00:00:16 +01005568retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005569 /* FDI is a binary signal running at ~2.7GHz, encoding
5570 * each output octet as 10 bits. The actual frequency
5571 * is stored as a divider into a 100MHz clock, and the
5572 * mode pixel clock is stored in units of 1KHz.
5573 * Hence the bw of each lane in terms of the mode signal
5574 * is:
5575 */
5576 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5577
Damien Lespiau241bfc32013-09-25 16:45:37 +01005578 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005579
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005580 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005581 pipe_config->pipe_bpp);
5582
5583 pipe_config->fdi_lanes = lane;
5584
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005585 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005586 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005587
Daniel Vettere29c22c2013-02-21 00:00:16 +01005588 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5589 intel_crtc->pipe, pipe_config);
5590 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5591 pipe_config->pipe_bpp -= 2*3;
5592 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5593 pipe_config->pipe_bpp);
5594 needs_recompute = true;
5595 pipe_config->bw_constrained = true;
5596
5597 goto retry;
5598 }
5599
5600 if (needs_recompute)
5601 return RETRY;
5602
5603 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005604}
5605
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005606static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005607 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005608{
Jani Nikulad330a952014-01-21 11:24:25 +02005609 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005610 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005611 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005612}
5613
Daniel Vettera43f6e02013-06-07 23:10:32 +02005614static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005615 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005616{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005617 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005618 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005619 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005620
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005621 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005622 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005623 int clock_limit =
5624 dev_priv->display.get_display_clock_speed(dev);
5625
5626 /*
5627 * Enable pixel doubling when the dot clock
5628 * is > 90% of the (display) core speed.
5629 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005630 * GDG double wide on either pipe,
5631 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005632 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005633 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005634 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005635 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005636 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005637 }
5638
Damien Lespiau241bfc32013-09-25 16:45:37 +01005639 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005640 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005641 }
Chris Wilson89749352010-09-12 18:25:19 +01005642
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005643 /*
5644 * Pipe horizontal size must be even in:
5645 * - DVO ganged mode
5646 * - LVDS dual channel mode
5647 * - Double wide pipe
5648 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005649 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005650 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5651 pipe_config->pipe_src_w &= ~1;
5652
Damien Lespiau8693a822013-05-03 18:48:11 +01005653 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5654 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005655 */
5656 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5657 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005658 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005659
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005660 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005661 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005662 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005663 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5664 * for lvds. */
5665 pipe_config->pipe_bpp = 8*3;
5666 }
5667
Damien Lespiauf5adf942013-06-24 18:29:34 +01005668 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005669 hsw_compute_ips_config(crtc, pipe_config);
5670
Daniel Vetter877d48d2013-04-19 11:24:43 +02005671 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005672 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005673
Daniel Vettere29c22c2013-02-21 00:00:16 +01005674 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005675}
5676
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005677static int valleyview_get_display_clock_speed(struct drm_device *dev)
5678{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005679 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005680 u32 val;
5681 int divider;
5682
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005683 /* FIXME: Punit isn't quite ready yet */
5684 if (IS_CHERRYVIEW(dev))
5685 return 400000;
5686
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005687 if (dev_priv->hpll_freq == 0)
5688 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5689
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005690 mutex_lock(&dev_priv->dpio_lock);
5691 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5692 mutex_unlock(&dev_priv->dpio_lock);
5693
5694 divider = val & DISPLAY_FREQUENCY_VALUES;
5695
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005696 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5697 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5698 "cdclk change in progress\n");
5699
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005700 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005701}
5702
Jesse Barnese70236a2009-09-21 10:42:27 -07005703static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005704{
Jesse Barnese70236a2009-09-21 10:42:27 -07005705 return 400000;
5706}
Jesse Barnes79e53942008-11-07 14:24:08 -08005707
Jesse Barnese70236a2009-09-21 10:42:27 -07005708static int i915_get_display_clock_speed(struct drm_device *dev)
5709{
5710 return 333000;
5711}
Jesse Barnes79e53942008-11-07 14:24:08 -08005712
Jesse Barnese70236a2009-09-21 10:42:27 -07005713static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5714{
5715 return 200000;
5716}
Jesse Barnes79e53942008-11-07 14:24:08 -08005717
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005718static int pnv_get_display_clock_speed(struct drm_device *dev)
5719{
5720 u16 gcfgc = 0;
5721
5722 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5723
5724 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5725 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5726 return 267000;
5727 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5728 return 333000;
5729 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5730 return 444000;
5731 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5732 return 200000;
5733 default:
5734 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5735 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5736 return 133000;
5737 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5738 return 167000;
5739 }
5740}
5741
Jesse Barnese70236a2009-09-21 10:42:27 -07005742static int i915gm_get_display_clock_speed(struct drm_device *dev)
5743{
5744 u16 gcfgc = 0;
5745
5746 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5747
5748 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005749 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005750 else {
5751 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5752 case GC_DISPLAY_CLOCK_333_MHZ:
5753 return 333000;
5754 default:
5755 case GC_DISPLAY_CLOCK_190_200_MHZ:
5756 return 190000;
5757 }
5758 }
5759}
Jesse Barnes79e53942008-11-07 14:24:08 -08005760
Jesse Barnese70236a2009-09-21 10:42:27 -07005761static int i865_get_display_clock_speed(struct drm_device *dev)
5762{
5763 return 266000;
5764}
5765
5766static int i855_get_display_clock_speed(struct drm_device *dev)
5767{
5768 u16 hpllcc = 0;
5769 /* Assume that the hardware is in the high speed state. This
5770 * should be the default.
5771 */
5772 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5773 case GC_CLOCK_133_200:
5774 case GC_CLOCK_100_200:
5775 return 200000;
5776 case GC_CLOCK_166_250:
5777 return 250000;
5778 case GC_CLOCK_100_133:
5779 return 133000;
5780 }
5781
5782 /* Shouldn't happen */
5783 return 0;
5784}
5785
5786static int i830_get_display_clock_speed(struct drm_device *dev)
5787{
5788 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005789}
5790
Zhenyu Wang2c072452009-06-05 15:38:42 +08005791static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005792intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005793{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005794 while (*num > DATA_LINK_M_N_MASK ||
5795 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005796 *num >>= 1;
5797 *den >>= 1;
5798 }
5799}
5800
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005801static void compute_m_n(unsigned int m, unsigned int n,
5802 uint32_t *ret_m, uint32_t *ret_n)
5803{
5804 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5805 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5806 intel_reduce_m_n_ratio(ret_m, ret_n);
5807}
5808
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005809void
5810intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5811 int pixel_clock, int link_clock,
5812 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005813{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005814 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005815
5816 compute_m_n(bits_per_pixel * pixel_clock,
5817 link_clock * nlanes * 8,
5818 &m_n->gmch_m, &m_n->gmch_n);
5819
5820 compute_m_n(pixel_clock, link_clock,
5821 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005822}
5823
Chris Wilsona7615032011-01-12 17:04:08 +00005824static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5825{
Jani Nikulad330a952014-01-21 11:24:25 +02005826 if (i915.panel_use_ssc >= 0)
5827 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005828 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005829 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005830}
5831
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005832static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005833{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005834 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005835 struct drm_i915_private *dev_priv = dev->dev_private;
5836 int refclk;
5837
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005838 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005839 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005840 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005841 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005842 refclk = dev_priv->vbt.lvds_ssc_freq;
5843 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005844 } else if (!IS_GEN2(dev)) {
5845 refclk = 96000;
5846 } else {
5847 refclk = 48000;
5848 }
5849
5850 return refclk;
5851}
5852
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005853static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005854{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005855 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005856}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005857
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005858static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5859{
5860 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005861}
5862
Daniel Vetterf47709a2013-03-28 10:42:02 +01005863static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005864 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005865 intel_clock_t *reduced_clock)
5866{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005867 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005868 u32 fp, fp2 = 0;
5869
5870 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005871 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005872 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005873 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005874 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005875 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005876 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005877 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005878 }
5879
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005880 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005881
Daniel Vetterf47709a2013-03-28 10:42:02 +01005882 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005883 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005884 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005885 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005886 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005887 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005888 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005889 }
5890}
5891
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005892static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5893 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005894{
5895 u32 reg_val;
5896
5897 /*
5898 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5899 * and set it to a reasonable value instead.
5900 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005901 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005902 reg_val &= 0xffffff00;
5903 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005904 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005905
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005906 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005907 reg_val &= 0x8cffffff;
5908 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005909 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005910
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005911 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005912 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005913 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005914
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005915 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005916 reg_val &= 0x00ffffff;
5917 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005918 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005919}
5920
Daniel Vetterb5518422013-05-03 11:49:48 +02005921static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5922 struct intel_link_m_n *m_n)
5923{
5924 struct drm_device *dev = crtc->base.dev;
5925 struct drm_i915_private *dev_priv = dev->dev_private;
5926 int pipe = crtc->pipe;
5927
Daniel Vettere3b95f12013-05-03 11:49:49 +02005928 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5929 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5930 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5931 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005932}
5933
5934static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005935 struct intel_link_m_n *m_n,
5936 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005937{
5938 struct drm_device *dev = crtc->base.dev;
5939 struct drm_i915_private *dev_priv = dev->dev_private;
5940 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005941 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005942
5943 if (INTEL_INFO(dev)->gen >= 5) {
5944 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5945 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5946 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5947 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005948 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5949 * for gen < 8) and if DRRS is supported (to make sure the
5950 * registers are not unnecessarily accessed).
5951 */
Durgadoss R44395bf2015-02-13 15:33:02 +05305952 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005953 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005954 I915_WRITE(PIPE_DATA_M2(transcoder),
5955 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5956 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5957 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5958 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5959 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005960 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005961 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5962 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5963 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5964 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005965 }
5966}
5967
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305968void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005969{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305970 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
5971
5972 if (m_n == M1_N1) {
5973 dp_m_n = &crtc->config->dp_m_n;
5974 dp_m2_n2 = &crtc->config->dp_m2_n2;
5975 } else if (m_n == M2_N2) {
5976
5977 /*
5978 * M2_N2 registers are not supported. Hence m2_n2 divider value
5979 * needs to be programmed into M1_N1.
5980 */
5981 dp_m_n = &crtc->config->dp_m2_n2;
5982 } else {
5983 DRM_ERROR("Unsupported divider value\n");
5984 return;
5985 }
5986
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005987 if (crtc->config->has_pch_encoder)
5988 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005989 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305990 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005991}
5992
Ville Syrjäläd288f652014-10-28 13:20:22 +02005993static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005994 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005995{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005996 u32 dpll, dpll_md;
5997
5998 /*
5999 * Enable DPIO clock input. We should never disable the reference
6000 * clock for pipe B, since VGA hotplug / manual detection depends
6001 * on it.
6002 */
6003 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6004 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6005 /* We should never disable this, set it here for state tracking */
6006 if (crtc->pipe == PIPE_B)
6007 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6008 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006009 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006010
Ville Syrjäläd288f652014-10-28 13:20:22 +02006011 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006012 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006013 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006014}
6015
Ville Syrjäläd288f652014-10-28 13:20:22 +02006016static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006017 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006018{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006019 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006020 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006021 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006022 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006023 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006024 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006025
Daniel Vetter09153002012-12-12 14:06:44 +01006026 mutex_lock(&dev_priv->dpio_lock);
6027
Ville Syrjäläd288f652014-10-28 13:20:22 +02006028 bestn = pipe_config->dpll.n;
6029 bestm1 = pipe_config->dpll.m1;
6030 bestm2 = pipe_config->dpll.m2;
6031 bestp1 = pipe_config->dpll.p1;
6032 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006033
Jesse Barnes89b667f2013-04-18 14:51:36 -07006034 /* See eDP HDMI DPIO driver vbios notes doc */
6035
6036 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006037 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006038 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006039
6040 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006041 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006042
6043 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006044 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006045 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006046 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006047
6048 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006049 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006050
6051 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006052 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6053 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6054 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006055 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006056
6057 /*
6058 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6059 * but we don't support that).
6060 * Note: don't use the DAC post divider as it seems unstable.
6061 */
6062 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006063 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006064
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006065 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006066 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006067
Jesse Barnes89b667f2013-04-18 14:51:36 -07006068 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006069 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006070 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6071 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006072 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006073 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006074 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006075 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006076 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006077
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006078 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006079 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006080 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006081 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006082 0x0df40000);
6083 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006084 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006085 0x0df70000);
6086 } else { /* HDMI or VGA */
6087 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006088 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006089 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006090 0x0df70000);
6091 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006092 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006093 0x0df40000);
6094 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006095
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006096 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006097 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006098 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6099 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006100 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006101 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006102
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006103 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006104 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006105}
6106
Ville Syrjäläd288f652014-10-28 13:20:22 +02006107static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006108 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006109{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006110 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006111 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6112 DPLL_VCO_ENABLE;
6113 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006114 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006115
Ville Syrjäläd288f652014-10-28 13:20:22 +02006116 pipe_config->dpll_hw_state.dpll_md =
6117 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006118}
6119
Ville Syrjäläd288f652014-10-28 13:20:22 +02006120static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006121 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006122{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006123 struct drm_device *dev = crtc->base.dev;
6124 struct drm_i915_private *dev_priv = dev->dev_private;
6125 int pipe = crtc->pipe;
6126 int dpll_reg = DPLL(crtc->pipe);
6127 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006128 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006129 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6130 int refclk;
6131
Ville Syrjäläd288f652014-10-28 13:20:22 +02006132 bestn = pipe_config->dpll.n;
6133 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6134 bestm1 = pipe_config->dpll.m1;
6135 bestm2 = pipe_config->dpll.m2 >> 22;
6136 bestp1 = pipe_config->dpll.p1;
6137 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006138
6139 /*
6140 * Enable Refclk and SSC
6141 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006142 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006143 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006144
6145 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006146
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006147 /* p1 and p2 divider */
6148 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6149 5 << DPIO_CHV_S1_DIV_SHIFT |
6150 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6151 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6152 1 << DPIO_CHV_K_DIV_SHIFT);
6153
6154 /* Feedback post-divider - m2 */
6155 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6156
6157 /* Feedback refclk divider - n and m1 */
6158 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6159 DPIO_CHV_M1_DIV_BY_2 |
6160 1 << DPIO_CHV_N_DIV_SHIFT);
6161
6162 /* M2 fraction division */
6163 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6164
6165 /* M2 fraction division enable */
6166 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6167 DPIO_CHV_FRAC_DIV_EN |
6168 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6169
6170 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006171 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006172 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6173 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6174 if (refclk == 100000)
6175 intcoeff = 11;
6176 else if (refclk == 38400)
6177 intcoeff = 10;
6178 else
6179 intcoeff = 9;
6180 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6181 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6182
6183 /* AFC Recal */
6184 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6185 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6186 DPIO_AFC_RECAL);
6187
6188 mutex_unlock(&dev_priv->dpio_lock);
6189}
6190
Ville Syrjäläd288f652014-10-28 13:20:22 +02006191/**
6192 * vlv_force_pll_on - forcibly enable just the PLL
6193 * @dev_priv: i915 private structure
6194 * @pipe: pipe PLL to enable
6195 * @dpll: PLL configuration
6196 *
6197 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6198 * in cases where we need the PLL enabled even when @pipe is not going to
6199 * be enabled.
6200 */
6201void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6202 const struct dpll *dpll)
6203{
6204 struct intel_crtc *crtc =
6205 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006206 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006207 .pixel_multiplier = 1,
6208 .dpll = *dpll,
6209 };
6210
6211 if (IS_CHERRYVIEW(dev)) {
6212 chv_update_pll(crtc, &pipe_config);
6213 chv_prepare_pll(crtc, &pipe_config);
6214 chv_enable_pll(crtc, &pipe_config);
6215 } else {
6216 vlv_update_pll(crtc, &pipe_config);
6217 vlv_prepare_pll(crtc, &pipe_config);
6218 vlv_enable_pll(crtc, &pipe_config);
6219 }
6220}
6221
6222/**
6223 * vlv_force_pll_off - forcibly disable just the PLL
6224 * @dev_priv: i915 private structure
6225 * @pipe: pipe PLL to disable
6226 *
6227 * Disable the PLL for @pipe. To be used in cases where we need
6228 * the PLL enabled even when @pipe is not going to be enabled.
6229 */
6230void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6231{
6232 if (IS_CHERRYVIEW(dev))
6233 chv_disable_pll(to_i915(dev), pipe);
6234 else
6235 vlv_disable_pll(to_i915(dev), pipe);
6236}
6237
Daniel Vetterf47709a2013-03-28 10:42:02 +01006238static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006239 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006240 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006241 int num_connectors)
6242{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006243 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006244 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006245 u32 dpll;
6246 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006247 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006248
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006249 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306250
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006251 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6252 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006253
6254 dpll = DPLL_VGA_MODE_DIS;
6255
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006256 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006257 dpll |= DPLLB_MODE_LVDS;
6258 else
6259 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006260
Daniel Vetteref1b4602013-06-01 17:17:04 +02006261 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006262 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006263 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006264 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006265
6266 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006267 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006268
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006269 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006270 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006271
6272 /* compute bitmask from p1 value */
6273 if (IS_PINEVIEW(dev))
6274 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6275 else {
6276 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6277 if (IS_G4X(dev) && reduced_clock)
6278 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6279 }
6280 switch (clock->p2) {
6281 case 5:
6282 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6283 break;
6284 case 7:
6285 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6286 break;
6287 case 10:
6288 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6289 break;
6290 case 14:
6291 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6292 break;
6293 }
6294 if (INTEL_INFO(dev)->gen >= 4)
6295 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6296
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006297 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006298 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006299 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006300 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6301 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6302 else
6303 dpll |= PLL_REF_INPUT_DREFCLK;
6304
6305 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006306 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006307
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006308 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006309 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006310 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006311 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006312 }
6313}
6314
Daniel Vetterf47709a2013-03-28 10:42:02 +01006315static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006316 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006317 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006318 int num_connectors)
6319{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006320 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006321 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006322 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006323 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006324
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006325 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306326
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006327 dpll = DPLL_VGA_MODE_DIS;
6328
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006329 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006330 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6331 } else {
6332 if (clock->p1 == 2)
6333 dpll |= PLL_P1_DIVIDE_BY_TWO;
6334 else
6335 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6336 if (clock->p2 == 4)
6337 dpll |= PLL_P2_DIVIDE_BY_4;
6338 }
6339
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006340 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006341 dpll |= DPLL_DVO_2X_MODE;
6342
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006343 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006344 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6345 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6346 else
6347 dpll |= PLL_REF_INPUT_DREFCLK;
6348
6349 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006350 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006351}
6352
Daniel Vetter8a654f32013-06-01 17:16:22 +02006353static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006354{
6355 struct drm_device *dev = intel_crtc->base.dev;
6356 struct drm_i915_private *dev_priv = dev->dev_private;
6357 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006358 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006359 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006360 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006361 uint32_t crtc_vtotal, crtc_vblank_end;
6362 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006363
6364 /* We need to be careful not to changed the adjusted mode, for otherwise
6365 * the hw state checker will get angry at the mismatch. */
6366 crtc_vtotal = adjusted_mode->crtc_vtotal;
6367 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006368
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006369 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006370 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006371 crtc_vtotal -= 1;
6372 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006373
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006374 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006375 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6376 else
6377 vsyncshift = adjusted_mode->crtc_hsync_start -
6378 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006379 if (vsyncshift < 0)
6380 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006381 }
6382
6383 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006384 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006385
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006386 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006387 (adjusted_mode->crtc_hdisplay - 1) |
6388 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006389 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006390 (adjusted_mode->crtc_hblank_start - 1) |
6391 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006392 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006393 (adjusted_mode->crtc_hsync_start - 1) |
6394 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6395
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006396 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006397 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006398 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006399 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006400 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006401 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006402 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006403 (adjusted_mode->crtc_vsync_start - 1) |
6404 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6405
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006406 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6407 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6408 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6409 * bits. */
6410 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6411 (pipe == PIPE_B || pipe == PIPE_C))
6412 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6413
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006414 /* pipesrc controls the size that is scaled from, which should
6415 * always be the user's requested size.
6416 */
6417 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006418 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6419 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006420}
6421
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006422static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006423 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006424{
6425 struct drm_device *dev = crtc->base.dev;
6426 struct drm_i915_private *dev_priv = dev->dev_private;
6427 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6428 uint32_t tmp;
6429
6430 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006431 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6432 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006433 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006434 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6435 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006436 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006437 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6438 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006439
6440 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006441 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6442 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006443 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006444 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6445 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006446 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006447 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6448 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006449
6450 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006451 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6452 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6453 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006454 }
6455
6456 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006457 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6458 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6459
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006460 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6461 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006462}
6463
Daniel Vetterf6a83282014-02-11 15:28:57 -08006464void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006465 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006466{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006467 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6468 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6469 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6470 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006471
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006472 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6473 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6474 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6475 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006476
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006477 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006478
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006479 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6480 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006481}
6482
Daniel Vetter84b046f2013-02-19 18:48:54 +01006483static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6484{
6485 struct drm_device *dev = intel_crtc->base.dev;
6486 struct drm_i915_private *dev_priv = dev->dev_private;
6487 uint32_t pipeconf;
6488
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006489 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006490
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006491 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6492 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6493 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006494
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006495 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006496 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006497
Daniel Vetterff9ce462013-04-24 14:57:17 +02006498 /* only g4x and later have fancy bpc/dither controls */
6499 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006500 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006501 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006502 pipeconf |= PIPECONF_DITHER_EN |
6503 PIPECONF_DITHER_TYPE_SP;
6504
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006505 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006506 case 18:
6507 pipeconf |= PIPECONF_6BPC;
6508 break;
6509 case 24:
6510 pipeconf |= PIPECONF_8BPC;
6511 break;
6512 case 30:
6513 pipeconf |= PIPECONF_10BPC;
6514 break;
6515 default:
6516 /* Case prevented by intel_choose_pipe_bpp_dither. */
6517 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006518 }
6519 }
6520
6521 if (HAS_PIPE_CXSR(dev)) {
6522 if (intel_crtc->lowfreq_avail) {
6523 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6524 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6525 } else {
6526 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006527 }
6528 }
6529
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006530 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006531 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006532 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006533 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6534 else
6535 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6536 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006537 pipeconf |= PIPECONF_PROGRESSIVE;
6538
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006539 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006540 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006541
Daniel Vetter84b046f2013-02-19 18:48:54 +01006542 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6543 POSTING_READ(PIPECONF(intel_crtc->pipe));
6544}
6545
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006546static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6547 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006548{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006549 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006550 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006551 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006552 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006553 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006554 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006555 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006556 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006557
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006558 for_each_intel_encoder(dev, encoder) {
6559 if (encoder->new_crtc != crtc)
6560 continue;
6561
Chris Wilson5eddb702010-09-11 13:48:45 +01006562 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006563 case INTEL_OUTPUT_LVDS:
6564 is_lvds = true;
6565 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006566 case INTEL_OUTPUT_DSI:
6567 is_dsi = true;
6568 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006569 default:
6570 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006571 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006572
Eric Anholtc751ce42010-03-25 11:48:48 -07006573 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006574 }
6575
Jani Nikulaf2335332013-09-13 11:03:09 +03006576 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006577 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006578
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006579 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006580 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006581
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006582 /*
6583 * Returns a set of divisors for the desired target clock with
6584 * the given refclk, or FALSE. The returned values represent
6585 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6586 * 2) / p1 / p2.
6587 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006588 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006589 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006590 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006591 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006592 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006593 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6594 return -EINVAL;
6595 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006596
Jani Nikulaf2335332013-09-13 11:03:09 +03006597 if (is_lvds && dev_priv->lvds_downclock_avail) {
6598 /*
6599 * Ensure we match the reduced clock's P to the target
6600 * clock. If the clocks don't match, we can't switch
6601 * the display clock by using the FP0/FP1. In such case
6602 * we will disable the LVDS downclock feature.
6603 */
6604 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006605 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006606 dev_priv->lvds_downclock,
6607 refclk, &clock,
6608 &reduced_clock);
6609 }
6610 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006611 crtc_state->dpll.n = clock.n;
6612 crtc_state->dpll.m1 = clock.m1;
6613 crtc_state->dpll.m2 = clock.m2;
6614 crtc_state->dpll.p1 = clock.p1;
6615 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006616 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006617
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006618 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006619 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306620 has_reduced_clock ? &reduced_clock : NULL,
6621 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006622 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006623 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006624 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006625 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006626 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006627 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006628 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006629 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006630 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006631
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006632 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006633}
6634
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006635static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006636 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006637{
6638 struct drm_device *dev = crtc->base.dev;
6639 struct drm_i915_private *dev_priv = dev->dev_private;
6640 uint32_t tmp;
6641
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006642 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6643 return;
6644
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006645 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006646 if (!(tmp & PFIT_ENABLE))
6647 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006648
Daniel Vetter06922822013-07-11 13:35:40 +02006649 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006650 if (INTEL_INFO(dev)->gen < 4) {
6651 if (crtc->pipe != PIPE_B)
6652 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006653 } else {
6654 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6655 return;
6656 }
6657
Daniel Vetter06922822013-07-11 13:35:40 +02006658 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006659 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6660 if (INTEL_INFO(dev)->gen < 5)
6661 pipe_config->gmch_pfit.lvds_border_bits =
6662 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6663}
6664
Jesse Barnesacbec812013-09-20 11:29:32 -07006665static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006666 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006667{
6668 struct drm_device *dev = crtc->base.dev;
6669 struct drm_i915_private *dev_priv = dev->dev_private;
6670 int pipe = pipe_config->cpu_transcoder;
6671 intel_clock_t clock;
6672 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006673 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006674
Shobhit Kumarf573de52014-07-30 20:32:37 +05306675 /* In case of MIPI DPLL will not even be used */
6676 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6677 return;
6678
Jesse Barnesacbec812013-09-20 11:29:32 -07006679 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006680 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006681 mutex_unlock(&dev_priv->dpio_lock);
6682
6683 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6684 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6685 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6686 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6687 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6688
Ville Syrjäläf6466282013-10-14 14:50:31 +03006689 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006690
Ville Syrjäläf6466282013-10-14 14:50:31 +03006691 /* clock.dot is the fast clock */
6692 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006693}
6694
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006695static void
6696i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6697 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006698{
6699 struct drm_device *dev = crtc->base.dev;
6700 struct drm_i915_private *dev_priv = dev->dev_private;
6701 u32 val, base, offset;
6702 int pipe = crtc->pipe, plane = crtc->plane;
6703 int fourcc, pixel_format;
6704 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006705 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006706 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006707
Damien Lespiau42a7b082015-02-05 19:35:13 +00006708 val = I915_READ(DSPCNTR(plane));
6709 if (!(val & DISPLAY_PLANE_ENABLE))
6710 return;
6711
Damien Lespiaud9806c92015-01-21 14:07:19 +00006712 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006713 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006714 DRM_DEBUG_KMS("failed to alloc fb\n");
6715 return;
6716 }
6717
Damien Lespiau1b842c82015-01-21 13:50:54 +00006718 fb = &intel_fb->base;
6719
Daniel Vetter18c52472015-02-10 17:16:09 +00006720 if (INTEL_INFO(dev)->gen >= 4) {
6721 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006722 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006723 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6724 }
6725 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006726
6727 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006728 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006729 fb->pixel_format = fourcc;
6730 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006731
6732 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006733 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006734 offset = I915_READ(DSPTILEOFF(plane));
6735 else
6736 offset = I915_READ(DSPLINOFF(plane));
6737 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6738 } else {
6739 base = I915_READ(DSPADDR(plane));
6740 }
6741 plane_config->base = base;
6742
6743 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006744 fb->width = ((val >> 16) & 0xfff) + 1;
6745 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006746
6747 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006748 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006749
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006750 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006751 fb->pixel_format,
6752 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006753
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006754 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006755
Damien Lespiau2844a922015-01-20 12:51:48 +00006756 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6757 pipe_name(pipe), plane, fb->width, fb->height,
6758 fb->bits_per_pixel, base, fb->pitches[0],
6759 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006760
Damien Lespiau2d140302015-02-05 17:22:18 +00006761 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006762}
6763
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006764static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006765 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006766{
6767 struct drm_device *dev = crtc->base.dev;
6768 struct drm_i915_private *dev_priv = dev->dev_private;
6769 int pipe = pipe_config->cpu_transcoder;
6770 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6771 intel_clock_t clock;
6772 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6773 int refclk = 100000;
6774
6775 mutex_lock(&dev_priv->dpio_lock);
6776 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6777 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6778 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6779 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6780 mutex_unlock(&dev_priv->dpio_lock);
6781
6782 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6783 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6784 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6785 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6786 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6787
6788 chv_clock(refclk, &clock);
6789
6790 /* clock.dot is the fast clock */
6791 pipe_config->port_clock = clock.dot / 5;
6792}
6793
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006794static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006795 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006796{
6797 struct drm_device *dev = crtc->base.dev;
6798 struct drm_i915_private *dev_priv = dev->dev_private;
6799 uint32_t tmp;
6800
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006801 if (!intel_display_power_is_enabled(dev_priv,
6802 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006803 return false;
6804
Daniel Vettere143a212013-07-04 12:01:15 +02006805 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006806 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006807
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006808 tmp = I915_READ(PIPECONF(crtc->pipe));
6809 if (!(tmp & PIPECONF_ENABLE))
6810 return false;
6811
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006812 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6813 switch (tmp & PIPECONF_BPC_MASK) {
6814 case PIPECONF_6BPC:
6815 pipe_config->pipe_bpp = 18;
6816 break;
6817 case PIPECONF_8BPC:
6818 pipe_config->pipe_bpp = 24;
6819 break;
6820 case PIPECONF_10BPC:
6821 pipe_config->pipe_bpp = 30;
6822 break;
6823 default:
6824 break;
6825 }
6826 }
6827
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006828 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6829 pipe_config->limited_color_range = true;
6830
Ville Syrjälä282740f2013-09-04 18:30:03 +03006831 if (INTEL_INFO(dev)->gen < 4)
6832 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6833
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006834 intel_get_pipe_timings(crtc, pipe_config);
6835
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006836 i9xx_get_pfit_config(crtc, pipe_config);
6837
Daniel Vetter6c49f242013-06-06 12:45:25 +02006838 if (INTEL_INFO(dev)->gen >= 4) {
6839 tmp = I915_READ(DPLL_MD(crtc->pipe));
6840 pipe_config->pixel_multiplier =
6841 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6842 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006843 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006844 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6845 tmp = I915_READ(DPLL(crtc->pipe));
6846 pipe_config->pixel_multiplier =
6847 ((tmp & SDVO_MULTIPLIER_MASK)
6848 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6849 } else {
6850 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6851 * port and will be fixed up in the encoder->get_config
6852 * function. */
6853 pipe_config->pixel_multiplier = 1;
6854 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006855 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6856 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006857 /*
6858 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6859 * on 830. Filter it out here so that we don't
6860 * report errors due to that.
6861 */
6862 if (IS_I830(dev))
6863 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6864
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006865 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6866 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006867 } else {
6868 /* Mask out read-only status bits. */
6869 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6870 DPLL_PORTC_READY_MASK |
6871 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006872 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006873
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006874 if (IS_CHERRYVIEW(dev))
6875 chv_crtc_clock_get(crtc, pipe_config);
6876 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006877 vlv_crtc_clock_get(crtc, pipe_config);
6878 else
6879 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006880
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006881 return true;
6882}
6883
Paulo Zanonidde86e22012-12-01 12:04:25 -02006884static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006885{
6886 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006887 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006888 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006889 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006890 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006891 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006892 bool has_ck505 = false;
6893 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006894
6895 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006896 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006897 switch (encoder->type) {
6898 case INTEL_OUTPUT_LVDS:
6899 has_panel = true;
6900 has_lvds = true;
6901 break;
6902 case INTEL_OUTPUT_EDP:
6903 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006904 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006905 has_cpu_edp = true;
6906 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006907 default:
6908 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006909 }
6910 }
6911
Keith Packard99eb6a02011-09-26 14:29:12 -07006912 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006913 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006914 can_ssc = has_ck505;
6915 } else {
6916 has_ck505 = false;
6917 can_ssc = true;
6918 }
6919
Imre Deak2de69052013-05-08 13:14:04 +03006920 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6921 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006922
6923 /* Ironlake: try to setup display ref clock before DPLL
6924 * enabling. This is only under driver's control after
6925 * PCH B stepping, previous chipset stepping should be
6926 * ignoring this setting.
6927 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006928 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006929
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006930 /* As we must carefully and slowly disable/enable each source in turn,
6931 * compute the final state we want first and check if we need to
6932 * make any changes at all.
6933 */
6934 final = val;
6935 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006936 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006937 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006938 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006939 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6940
6941 final &= ~DREF_SSC_SOURCE_MASK;
6942 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6943 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006944
Keith Packard199e5d72011-09-22 12:01:57 -07006945 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006946 final |= DREF_SSC_SOURCE_ENABLE;
6947
6948 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6949 final |= DREF_SSC1_ENABLE;
6950
6951 if (has_cpu_edp) {
6952 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6953 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6954 else
6955 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6956 } else
6957 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6958 } else {
6959 final |= DREF_SSC_SOURCE_DISABLE;
6960 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6961 }
6962
6963 if (final == val)
6964 return;
6965
6966 /* Always enable nonspread source */
6967 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6968
6969 if (has_ck505)
6970 val |= DREF_NONSPREAD_CK505_ENABLE;
6971 else
6972 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6973
6974 if (has_panel) {
6975 val &= ~DREF_SSC_SOURCE_MASK;
6976 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006977
Keith Packard199e5d72011-09-22 12:01:57 -07006978 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006979 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006980 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006981 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006982 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006983 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006984
6985 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006986 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006987 POSTING_READ(PCH_DREF_CONTROL);
6988 udelay(200);
6989
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006990 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006991
6992 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006993 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006994 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006995 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006996 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006997 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006998 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006999 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007000 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007001
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007002 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007003 POSTING_READ(PCH_DREF_CONTROL);
7004 udelay(200);
7005 } else {
7006 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7007
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007008 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007009
7010 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007011 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007012
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007013 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007014 POSTING_READ(PCH_DREF_CONTROL);
7015 udelay(200);
7016
7017 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007018 val &= ~DREF_SSC_SOURCE_MASK;
7019 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007020
7021 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007022 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007023
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007024 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007025 POSTING_READ(PCH_DREF_CONTROL);
7026 udelay(200);
7027 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007028
7029 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007030}
7031
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007032static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007033{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007034 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007035
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007036 tmp = I915_READ(SOUTH_CHICKEN2);
7037 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7038 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007039
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007040 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7041 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7042 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007043
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007044 tmp = I915_READ(SOUTH_CHICKEN2);
7045 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7046 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007047
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007048 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7049 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7050 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007051}
7052
7053/* WaMPhyProgramming:hsw */
7054static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7055{
7056 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007057
7058 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7059 tmp &= ~(0xFF << 24);
7060 tmp |= (0x12 << 24);
7061 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7062
Paulo Zanonidde86e22012-12-01 12:04:25 -02007063 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7064 tmp |= (1 << 11);
7065 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7066
7067 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7068 tmp |= (1 << 11);
7069 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7070
Paulo Zanonidde86e22012-12-01 12:04:25 -02007071 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7072 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7073 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7074
7075 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7076 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7077 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7078
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007079 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7080 tmp &= ~(7 << 13);
7081 tmp |= (5 << 13);
7082 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007083
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007084 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7085 tmp &= ~(7 << 13);
7086 tmp |= (5 << 13);
7087 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007088
7089 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7090 tmp &= ~0xFF;
7091 tmp |= 0x1C;
7092 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7093
7094 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7095 tmp &= ~0xFF;
7096 tmp |= 0x1C;
7097 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7098
7099 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7100 tmp &= ~(0xFF << 16);
7101 tmp |= (0x1C << 16);
7102 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7103
7104 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7105 tmp &= ~(0xFF << 16);
7106 tmp |= (0x1C << 16);
7107 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7108
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007109 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7110 tmp |= (1 << 27);
7111 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007112
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007113 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7114 tmp |= (1 << 27);
7115 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007116
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007117 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7118 tmp &= ~(0xF << 28);
7119 tmp |= (4 << 28);
7120 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007121
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007122 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7123 tmp &= ~(0xF << 28);
7124 tmp |= (4 << 28);
7125 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007126}
7127
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007128/* Implements 3 different sequences from BSpec chapter "Display iCLK
7129 * Programming" based on the parameters passed:
7130 * - Sequence to enable CLKOUT_DP
7131 * - Sequence to enable CLKOUT_DP without spread
7132 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7133 */
7134static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7135 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007136{
7137 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007138 uint32_t reg, tmp;
7139
7140 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7141 with_spread = true;
7142 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7143 with_fdi, "LP PCH doesn't have FDI\n"))
7144 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007145
7146 mutex_lock(&dev_priv->dpio_lock);
7147
7148 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7149 tmp &= ~SBI_SSCCTL_DISABLE;
7150 tmp |= SBI_SSCCTL_PATHALT;
7151 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7152
7153 udelay(24);
7154
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007155 if (with_spread) {
7156 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7157 tmp &= ~SBI_SSCCTL_PATHALT;
7158 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007159
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007160 if (with_fdi) {
7161 lpt_reset_fdi_mphy(dev_priv);
7162 lpt_program_fdi_mphy(dev_priv);
7163 }
7164 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007165
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007166 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7167 SBI_GEN0 : SBI_DBUFF0;
7168 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7169 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7170 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007171
7172 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007173}
7174
Paulo Zanoni47701c32013-07-23 11:19:25 -03007175/* Sequence to disable CLKOUT_DP */
7176static void lpt_disable_clkout_dp(struct drm_device *dev)
7177{
7178 struct drm_i915_private *dev_priv = dev->dev_private;
7179 uint32_t reg, tmp;
7180
7181 mutex_lock(&dev_priv->dpio_lock);
7182
7183 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7184 SBI_GEN0 : SBI_DBUFF0;
7185 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7186 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7187 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7188
7189 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7190 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7191 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7192 tmp |= SBI_SSCCTL_PATHALT;
7193 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7194 udelay(32);
7195 }
7196 tmp |= SBI_SSCCTL_DISABLE;
7197 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7198 }
7199
7200 mutex_unlock(&dev_priv->dpio_lock);
7201}
7202
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007203static void lpt_init_pch_refclk(struct drm_device *dev)
7204{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007205 struct intel_encoder *encoder;
7206 bool has_vga = false;
7207
Damien Lespiaub2784e12014-08-05 11:29:37 +01007208 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007209 switch (encoder->type) {
7210 case INTEL_OUTPUT_ANALOG:
7211 has_vga = true;
7212 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007213 default:
7214 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007215 }
7216 }
7217
Paulo Zanoni47701c32013-07-23 11:19:25 -03007218 if (has_vga)
7219 lpt_enable_clkout_dp(dev, true, true);
7220 else
7221 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007222}
7223
Paulo Zanonidde86e22012-12-01 12:04:25 -02007224/*
7225 * Initialize reference clocks when the driver loads
7226 */
7227void intel_init_pch_refclk(struct drm_device *dev)
7228{
7229 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7230 ironlake_init_pch_refclk(dev);
7231 else if (HAS_PCH_LPT(dev))
7232 lpt_init_pch_refclk(dev);
7233}
7234
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007235static int ironlake_get_refclk(struct drm_crtc *crtc)
7236{
7237 struct drm_device *dev = crtc->dev;
7238 struct drm_i915_private *dev_priv = dev->dev_private;
7239 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007240 int num_connectors = 0;
7241 bool is_lvds = false;
7242
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007243 for_each_intel_encoder(dev, encoder) {
7244 if (encoder->new_crtc != to_intel_crtc(crtc))
7245 continue;
7246
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007247 switch (encoder->type) {
7248 case INTEL_OUTPUT_LVDS:
7249 is_lvds = true;
7250 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007251 default:
7252 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007253 }
7254 num_connectors++;
7255 }
7256
7257 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007258 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007259 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007260 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007261 }
7262
7263 return 120000;
7264}
7265
Daniel Vetter6ff93602013-04-19 11:24:36 +02007266static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007267{
7268 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7270 int pipe = intel_crtc->pipe;
7271 uint32_t val;
7272
Daniel Vetter78114072013-06-13 00:54:57 +02007273 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007274
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007275 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007276 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007277 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007278 break;
7279 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007280 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007281 break;
7282 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007283 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007284 break;
7285 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007286 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007287 break;
7288 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007289 /* Case prevented by intel_choose_pipe_bpp_dither. */
7290 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007291 }
7292
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007293 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007294 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7295
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007296 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007297 val |= PIPECONF_INTERLACED_ILK;
7298 else
7299 val |= PIPECONF_PROGRESSIVE;
7300
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007301 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007302 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007303
Paulo Zanonic8203562012-09-12 10:06:29 -03007304 I915_WRITE(PIPECONF(pipe), val);
7305 POSTING_READ(PIPECONF(pipe));
7306}
7307
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007308/*
7309 * Set up the pipe CSC unit.
7310 *
7311 * Currently only full range RGB to limited range RGB conversion
7312 * is supported, but eventually this should handle various
7313 * RGB<->YCbCr scenarios as well.
7314 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007315static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007316{
7317 struct drm_device *dev = crtc->dev;
7318 struct drm_i915_private *dev_priv = dev->dev_private;
7319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7320 int pipe = intel_crtc->pipe;
7321 uint16_t coeff = 0x7800; /* 1.0 */
7322
7323 /*
7324 * TODO: Check what kind of values actually come out of the pipe
7325 * with these coeff/postoff values and adjust to get the best
7326 * accuracy. Perhaps we even need to take the bpc value into
7327 * consideration.
7328 */
7329
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007330 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007331 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7332
7333 /*
7334 * GY/GU and RY/RU should be the other way around according
7335 * to BSpec, but reality doesn't agree. Just set them up in
7336 * a way that results in the correct picture.
7337 */
7338 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7339 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7340
7341 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7342 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7343
7344 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7345 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7346
7347 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7348 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7349 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7350
7351 if (INTEL_INFO(dev)->gen > 6) {
7352 uint16_t postoff = 0;
7353
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007354 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007355 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007356
7357 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7358 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7359 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7360
7361 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7362 } else {
7363 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7364
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007365 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007366 mode |= CSC_BLACK_SCREEN_OFFSET;
7367
7368 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7369 }
7370}
7371
Daniel Vetter6ff93602013-04-19 11:24:36 +02007372static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007373{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007374 struct drm_device *dev = crtc->dev;
7375 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007377 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007378 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007379 uint32_t val;
7380
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007381 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007382
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007383 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007384 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7385
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007386 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007387 val |= PIPECONF_INTERLACED_ILK;
7388 else
7389 val |= PIPECONF_PROGRESSIVE;
7390
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007391 I915_WRITE(PIPECONF(cpu_transcoder), val);
7392 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007393
7394 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7395 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007396
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307397 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007398 val = 0;
7399
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007400 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007401 case 18:
7402 val |= PIPEMISC_DITHER_6_BPC;
7403 break;
7404 case 24:
7405 val |= PIPEMISC_DITHER_8_BPC;
7406 break;
7407 case 30:
7408 val |= PIPEMISC_DITHER_10_BPC;
7409 break;
7410 case 36:
7411 val |= PIPEMISC_DITHER_12_BPC;
7412 break;
7413 default:
7414 /* Case prevented by pipe_config_set_bpp. */
7415 BUG();
7416 }
7417
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007418 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007419 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7420
7421 I915_WRITE(PIPEMISC(pipe), val);
7422 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007423}
7424
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007425static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007426 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007427 intel_clock_t *clock,
7428 bool *has_reduced_clock,
7429 intel_clock_t *reduced_clock)
7430{
7431 struct drm_device *dev = crtc->dev;
7432 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007434 int refclk;
7435 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007436 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007437
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007438 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007439
7440 refclk = ironlake_get_refclk(crtc);
7441
7442 /*
7443 * Returns a set of divisors for the desired target clock with the given
7444 * refclk, or FALSE. The returned values represent the clock equation:
7445 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7446 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007447 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007448 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007449 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007450 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007451 if (!ret)
7452 return false;
7453
7454 if (is_lvds && dev_priv->lvds_downclock_avail) {
7455 /*
7456 * Ensure we match the reduced clock's P to the target clock.
7457 * If the clocks don't match, we can't switch the display clock
7458 * by using the FP0/FP1. In such case we will disable the LVDS
7459 * downclock feature.
7460 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007461 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007462 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007463 dev_priv->lvds_downclock,
7464 refclk, clock,
7465 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007466 }
7467
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007468 return true;
7469}
7470
Paulo Zanonid4b19312012-11-29 11:29:32 -02007471int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7472{
7473 /*
7474 * Account for spread spectrum to avoid
7475 * oversubscribing the link. Max center spread
7476 * is 2.5%; use 5% for safety's sake.
7477 */
7478 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007479 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007480}
7481
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007482static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007483{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007484 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007485}
7486
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007487static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007488 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007489 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007490 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007491{
7492 struct drm_crtc *crtc = &intel_crtc->base;
7493 struct drm_device *dev = crtc->dev;
7494 struct drm_i915_private *dev_priv = dev->dev_private;
7495 struct intel_encoder *intel_encoder;
7496 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007497 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007498 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007499
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007500 for_each_intel_encoder(dev, intel_encoder) {
7501 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7502 continue;
7503
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007504 switch (intel_encoder->type) {
7505 case INTEL_OUTPUT_LVDS:
7506 is_lvds = true;
7507 break;
7508 case INTEL_OUTPUT_SDVO:
7509 case INTEL_OUTPUT_HDMI:
7510 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007511 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007512 default:
7513 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007514 }
7515
7516 num_connectors++;
7517 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007518
Chris Wilsonc1858122010-12-03 21:35:48 +00007519 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007520 factor = 21;
7521 if (is_lvds) {
7522 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007523 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007524 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007525 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007526 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007527 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007528
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007529 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007530 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007531
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007532 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7533 *fp2 |= FP_CB_TUNE;
7534
Chris Wilson5eddb702010-09-11 13:48:45 +01007535 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007536
Eric Anholta07d6782011-03-30 13:01:08 -07007537 if (is_lvds)
7538 dpll |= DPLLB_MODE_LVDS;
7539 else
7540 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007541
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007542 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007543 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007544
7545 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007546 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007547 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007548 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007549
Eric Anholta07d6782011-03-30 13:01:08 -07007550 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007551 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007552 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007553 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007554
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007555 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007556 case 5:
7557 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7558 break;
7559 case 7:
7560 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7561 break;
7562 case 10:
7563 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7564 break;
7565 case 14:
7566 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7567 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007568 }
7569
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007570 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007571 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007572 else
7573 dpll |= PLL_REF_INPUT_DREFCLK;
7574
Daniel Vetter959e16d2013-06-05 13:34:21 +02007575 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007576}
7577
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007578static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7579 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007580{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007581 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007582 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007583 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007584 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007585 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007586 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007587
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007588 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007589
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007590 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7591 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7592
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007593 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007594 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007595 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007596 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7597 return -EINVAL;
7598 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007599 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007600 if (!crtc_state->clock_set) {
7601 crtc_state->dpll.n = clock.n;
7602 crtc_state->dpll.m1 = clock.m1;
7603 crtc_state->dpll.m2 = clock.m2;
7604 crtc_state->dpll.p1 = clock.p1;
7605 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007606 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007607
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007608 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007609 if (crtc_state->has_pch_encoder) {
7610 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007611 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007612 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007613
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007614 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007615 &fp, &reduced_clock,
7616 has_reduced_clock ? &fp2 : NULL);
7617
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007618 crtc_state->dpll_hw_state.dpll = dpll;
7619 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007620 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007621 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007622 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007623 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007624
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007625 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007626 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007627 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007628 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007629 return -EINVAL;
7630 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007631 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007632
Jani Nikulad330a952014-01-21 11:24:25 +02007633 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007634 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007635 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007636 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007637
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007638 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007639}
7640
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007641static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7642 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007643{
7644 struct drm_device *dev = crtc->base.dev;
7645 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007646 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007647
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007648 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7649 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7650 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7651 & ~TU_SIZE_MASK;
7652 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7653 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7654 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7655}
7656
7657static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7658 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007659 struct intel_link_m_n *m_n,
7660 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007661{
7662 struct drm_device *dev = crtc->base.dev;
7663 struct drm_i915_private *dev_priv = dev->dev_private;
7664 enum pipe pipe = crtc->pipe;
7665
7666 if (INTEL_INFO(dev)->gen >= 5) {
7667 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7668 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7669 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7670 & ~TU_SIZE_MASK;
7671 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7672 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7673 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007674 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7675 * gen < 8) and if DRRS is supported (to make sure the
7676 * registers are not unnecessarily read).
7677 */
7678 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007679 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007680 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7681 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7682 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7683 & ~TU_SIZE_MASK;
7684 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7685 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7686 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7687 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007688 } else {
7689 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7690 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7691 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7692 & ~TU_SIZE_MASK;
7693 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7694 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7695 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7696 }
7697}
7698
7699void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007700 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007701{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007702 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007703 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7704 else
7705 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007706 &pipe_config->dp_m_n,
7707 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007708}
7709
Daniel Vetter72419202013-04-04 13:28:53 +02007710static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007711 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007712{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007713 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007714 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007715}
7716
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007717static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007718 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007719{
7720 struct drm_device *dev = crtc->base.dev;
7721 struct drm_i915_private *dev_priv = dev->dev_private;
7722 uint32_t tmp;
7723
7724 tmp = I915_READ(PS_CTL(crtc->pipe));
7725
7726 if (tmp & PS_ENABLE) {
7727 pipe_config->pch_pfit.enabled = true;
7728 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7729 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7730 }
7731}
7732
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007733static void
7734skylake_get_initial_plane_config(struct intel_crtc *crtc,
7735 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007736{
7737 struct drm_device *dev = crtc->base.dev;
7738 struct drm_i915_private *dev_priv = dev->dev_private;
7739 u32 val, base, offset, stride_mult;
7740 int pipe = crtc->pipe;
7741 int fourcc, pixel_format;
7742 int aligned_height;
7743 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007744 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007745
Damien Lespiaud9806c92015-01-21 14:07:19 +00007746 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007747 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007748 DRM_DEBUG_KMS("failed to alloc fb\n");
7749 return;
7750 }
7751
Damien Lespiau1b842c82015-01-21 13:50:54 +00007752 fb = &intel_fb->base;
7753
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007754 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007755 if (!(val & PLANE_CTL_ENABLE))
7756 goto error;
7757
Daniel Vetter18c52472015-02-10 17:16:09 +00007758 if (val & PLANE_CTL_TILED_MASK) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007759 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007760 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7761 }
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007762
7763 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7764 fourcc = skl_format_to_fourcc(pixel_format,
7765 val & PLANE_CTL_ORDER_RGBX,
7766 val & PLANE_CTL_ALPHA_MASK);
7767 fb->pixel_format = fourcc;
7768 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7769
7770 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7771 plane_config->base = base;
7772
7773 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7774
7775 val = I915_READ(PLANE_SIZE(pipe, 0));
7776 fb->height = ((val >> 16) & 0xfff) + 1;
7777 fb->width = ((val >> 0) & 0x1fff) + 1;
7778
7779 val = I915_READ(PLANE_STRIDE(pipe, 0));
7780 switch (plane_config->tiling) {
7781 case I915_TILING_NONE:
7782 stride_mult = 64;
7783 break;
7784 case I915_TILING_X:
7785 stride_mult = 512;
7786 break;
7787 default:
7788 MISSING_CASE(plane_config->tiling);
7789 goto error;
7790 }
7791 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7792
7793 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007794 fb->pixel_format,
7795 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007796
7797 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7798
7799 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7800 pipe_name(pipe), fb->width, fb->height,
7801 fb->bits_per_pixel, base, fb->pitches[0],
7802 plane_config->size);
7803
Damien Lespiau2d140302015-02-05 17:22:18 +00007804 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007805 return;
7806
7807error:
7808 kfree(fb);
7809}
7810
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007811static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007812 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007813{
7814 struct drm_device *dev = crtc->base.dev;
7815 struct drm_i915_private *dev_priv = dev->dev_private;
7816 uint32_t tmp;
7817
7818 tmp = I915_READ(PF_CTL(crtc->pipe));
7819
7820 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007821 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007822 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7823 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007824
7825 /* We currently do not free assignements of panel fitters on
7826 * ivb/hsw (since we don't use the higher upscaling modes which
7827 * differentiates them) so just WARN about this case for now. */
7828 if (IS_GEN7(dev)) {
7829 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7830 PF_PIPE_SEL_IVB(crtc->pipe));
7831 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007832 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007833}
7834
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007835static void
7836ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7837 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007838{
7839 struct drm_device *dev = crtc->base.dev;
7840 struct drm_i915_private *dev_priv = dev->dev_private;
7841 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007842 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007843 int fourcc, pixel_format;
7844 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007845 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007846 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007847
Damien Lespiau42a7b082015-02-05 19:35:13 +00007848 val = I915_READ(DSPCNTR(pipe));
7849 if (!(val & DISPLAY_PLANE_ENABLE))
7850 return;
7851
Damien Lespiaud9806c92015-01-21 14:07:19 +00007852 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007853 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007854 DRM_DEBUG_KMS("failed to alloc fb\n");
7855 return;
7856 }
7857
Damien Lespiau1b842c82015-01-21 13:50:54 +00007858 fb = &intel_fb->base;
7859
Daniel Vetter18c52472015-02-10 17:16:09 +00007860 if (INTEL_INFO(dev)->gen >= 4) {
7861 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007862 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007863 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7864 }
7865 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007866
7867 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007868 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007869 fb->pixel_format = fourcc;
7870 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007871
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007872 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007873 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007874 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007875 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007876 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007877 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007878 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007879 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007880 }
7881 plane_config->base = base;
7882
7883 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007884 fb->width = ((val >> 16) & 0xfff) + 1;
7885 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007886
7887 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007888 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007889
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007890 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007891 fb->pixel_format,
7892 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007893
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007894 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007895
Damien Lespiau2844a922015-01-20 12:51:48 +00007896 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7897 pipe_name(pipe), fb->width, fb->height,
7898 fb->bits_per_pixel, base, fb->pitches[0],
7899 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007900
Damien Lespiau2d140302015-02-05 17:22:18 +00007901 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007902}
7903
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007904static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007905 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007906{
7907 struct drm_device *dev = crtc->base.dev;
7908 struct drm_i915_private *dev_priv = dev->dev_private;
7909 uint32_t tmp;
7910
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007911 if (!intel_display_power_is_enabled(dev_priv,
7912 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007913 return false;
7914
Daniel Vettere143a212013-07-04 12:01:15 +02007915 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007916 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007917
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007918 tmp = I915_READ(PIPECONF(crtc->pipe));
7919 if (!(tmp & PIPECONF_ENABLE))
7920 return false;
7921
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007922 switch (tmp & PIPECONF_BPC_MASK) {
7923 case PIPECONF_6BPC:
7924 pipe_config->pipe_bpp = 18;
7925 break;
7926 case PIPECONF_8BPC:
7927 pipe_config->pipe_bpp = 24;
7928 break;
7929 case PIPECONF_10BPC:
7930 pipe_config->pipe_bpp = 30;
7931 break;
7932 case PIPECONF_12BPC:
7933 pipe_config->pipe_bpp = 36;
7934 break;
7935 default:
7936 break;
7937 }
7938
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007939 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7940 pipe_config->limited_color_range = true;
7941
Daniel Vetterab9412b2013-05-03 11:49:46 +02007942 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007943 struct intel_shared_dpll *pll;
7944
Daniel Vetter88adfff2013-03-28 10:42:01 +01007945 pipe_config->has_pch_encoder = true;
7946
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007947 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7948 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7949 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007950
7951 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007952
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007953 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007954 pipe_config->shared_dpll =
7955 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007956 } else {
7957 tmp = I915_READ(PCH_DPLL_SEL);
7958 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7959 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7960 else
7961 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7962 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007963
7964 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7965
7966 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7967 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007968
7969 tmp = pipe_config->dpll_hw_state.dpll;
7970 pipe_config->pixel_multiplier =
7971 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7972 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007973
7974 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007975 } else {
7976 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007977 }
7978
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007979 intel_get_pipe_timings(crtc, pipe_config);
7980
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007981 ironlake_get_pfit_config(crtc, pipe_config);
7982
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007983 return true;
7984}
7985
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007986static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7987{
7988 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007989 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007990
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007991 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007992 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007993 pipe_name(crtc->pipe));
7994
Rob Clarke2c719b2014-12-15 13:56:32 -05007995 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7996 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7997 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7998 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7999 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8000 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008001 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008002 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008003 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008004 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008005 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008006 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008007 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008008 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008009 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008010
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008011 /*
8012 * In theory we can still leave IRQs enabled, as long as only the HPD
8013 * interrupts remain enabled. We used to check for that, but since it's
8014 * gen-specific and since we only disable LCPLL after we fully disable
8015 * the interrupts, the check below should be enough.
8016 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008017 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008018}
8019
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008020static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8021{
8022 struct drm_device *dev = dev_priv->dev;
8023
8024 if (IS_HASWELL(dev))
8025 return I915_READ(D_COMP_HSW);
8026 else
8027 return I915_READ(D_COMP_BDW);
8028}
8029
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008030static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8031{
8032 struct drm_device *dev = dev_priv->dev;
8033
8034 if (IS_HASWELL(dev)) {
8035 mutex_lock(&dev_priv->rps.hw_lock);
8036 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8037 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008038 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008039 mutex_unlock(&dev_priv->rps.hw_lock);
8040 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008041 I915_WRITE(D_COMP_BDW, val);
8042 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008043 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008044}
8045
8046/*
8047 * This function implements pieces of two sequences from BSpec:
8048 * - Sequence for display software to disable LCPLL
8049 * - Sequence for display software to allow package C8+
8050 * The steps implemented here are just the steps that actually touch the LCPLL
8051 * register. Callers should take care of disabling all the display engine
8052 * functions, doing the mode unset, fixing interrupts, etc.
8053 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008054static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8055 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008056{
8057 uint32_t val;
8058
8059 assert_can_disable_lcpll(dev_priv);
8060
8061 val = I915_READ(LCPLL_CTL);
8062
8063 if (switch_to_fclk) {
8064 val |= LCPLL_CD_SOURCE_FCLK;
8065 I915_WRITE(LCPLL_CTL, val);
8066
8067 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8068 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8069 DRM_ERROR("Switching to FCLK failed\n");
8070
8071 val = I915_READ(LCPLL_CTL);
8072 }
8073
8074 val |= LCPLL_PLL_DISABLE;
8075 I915_WRITE(LCPLL_CTL, val);
8076 POSTING_READ(LCPLL_CTL);
8077
8078 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8079 DRM_ERROR("LCPLL still locked\n");
8080
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008081 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008082 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008083 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008084 ndelay(100);
8085
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008086 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8087 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008088 DRM_ERROR("D_COMP RCOMP still in progress\n");
8089
8090 if (allow_power_down) {
8091 val = I915_READ(LCPLL_CTL);
8092 val |= LCPLL_POWER_DOWN_ALLOW;
8093 I915_WRITE(LCPLL_CTL, val);
8094 POSTING_READ(LCPLL_CTL);
8095 }
8096}
8097
8098/*
8099 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8100 * source.
8101 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008102static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008103{
8104 uint32_t val;
8105
8106 val = I915_READ(LCPLL_CTL);
8107
8108 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8109 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8110 return;
8111
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008112 /*
8113 * Make sure we're not on PC8 state before disabling PC8, otherwise
8114 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008115 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008116 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008117
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008118 if (val & LCPLL_POWER_DOWN_ALLOW) {
8119 val &= ~LCPLL_POWER_DOWN_ALLOW;
8120 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008121 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008122 }
8123
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008124 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008125 val |= D_COMP_COMP_FORCE;
8126 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008127 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008128
8129 val = I915_READ(LCPLL_CTL);
8130 val &= ~LCPLL_PLL_DISABLE;
8131 I915_WRITE(LCPLL_CTL, val);
8132
8133 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8134 DRM_ERROR("LCPLL not locked yet\n");
8135
8136 if (val & LCPLL_CD_SOURCE_FCLK) {
8137 val = I915_READ(LCPLL_CTL);
8138 val &= ~LCPLL_CD_SOURCE_FCLK;
8139 I915_WRITE(LCPLL_CTL, val);
8140
8141 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8142 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8143 DRM_ERROR("Switching back to LCPLL failed\n");
8144 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008145
Mika Kuoppala59bad942015-01-16 11:34:40 +02008146 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008147}
8148
Paulo Zanoni765dab672014-03-07 20:08:18 -03008149/*
8150 * Package states C8 and deeper are really deep PC states that can only be
8151 * reached when all the devices on the system allow it, so even if the graphics
8152 * device allows PC8+, it doesn't mean the system will actually get to these
8153 * states. Our driver only allows PC8+ when going into runtime PM.
8154 *
8155 * The requirements for PC8+ are that all the outputs are disabled, the power
8156 * well is disabled and most interrupts are disabled, and these are also
8157 * requirements for runtime PM. When these conditions are met, we manually do
8158 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8159 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8160 * hang the machine.
8161 *
8162 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8163 * the state of some registers, so when we come back from PC8+ we need to
8164 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8165 * need to take care of the registers kept by RC6. Notice that this happens even
8166 * if we don't put the device in PCI D3 state (which is what currently happens
8167 * because of the runtime PM support).
8168 *
8169 * For more, read "Display Sequences for Package C8" on the hardware
8170 * documentation.
8171 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008172void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008173{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008174 struct drm_device *dev = dev_priv->dev;
8175 uint32_t val;
8176
Paulo Zanonic67a4702013-08-19 13:18:09 -03008177 DRM_DEBUG_KMS("Enabling package C8+\n");
8178
Paulo Zanonic67a4702013-08-19 13:18:09 -03008179 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8180 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8181 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8182 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8183 }
8184
8185 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008186 hsw_disable_lcpll(dev_priv, true, true);
8187}
8188
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008189void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008190{
8191 struct drm_device *dev = dev_priv->dev;
8192 uint32_t val;
8193
Paulo Zanonic67a4702013-08-19 13:18:09 -03008194 DRM_DEBUG_KMS("Disabling package C8+\n");
8195
8196 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008197 lpt_init_pch_refclk(dev);
8198
8199 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8200 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8201 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8202 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8203 }
8204
8205 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008206}
8207
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008208static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8209 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008210{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008211 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008212 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008213
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008214 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008215
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008216 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008217}
8218
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008219static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8220 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008221 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008222{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008223 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008224
8225 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8226 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8227
8228 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008229 case SKL_DPLL0:
8230 /*
8231 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8232 * of the shared DPLL framework and thus needs to be read out
8233 * separately
8234 */
8235 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8236 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8237 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008238 case SKL_DPLL1:
8239 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8240 break;
8241 case SKL_DPLL2:
8242 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8243 break;
8244 case SKL_DPLL3:
8245 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8246 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008247 }
8248}
8249
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008250static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8251 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008252 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008253{
8254 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8255
8256 switch (pipe_config->ddi_pll_sel) {
8257 case PORT_CLK_SEL_WRPLL1:
8258 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8259 break;
8260 case PORT_CLK_SEL_WRPLL2:
8261 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8262 break;
8263 }
8264}
8265
Daniel Vetter26804af2014-06-25 22:01:55 +03008266static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008267 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008268{
8269 struct drm_device *dev = crtc->base.dev;
8270 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008271 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008272 enum port port;
8273 uint32_t tmp;
8274
8275 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8276
8277 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8278
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008279 if (IS_SKYLAKE(dev))
8280 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8281 else
8282 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008283
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008284 if (pipe_config->shared_dpll >= 0) {
8285 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8286
8287 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8288 &pipe_config->dpll_hw_state));
8289 }
8290
Daniel Vetter26804af2014-06-25 22:01:55 +03008291 /*
8292 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8293 * DDI E. So just check whether this pipe is wired to DDI E and whether
8294 * the PCH transcoder is on.
8295 */
Damien Lespiauca370452013-12-03 13:56:24 +00008296 if (INTEL_INFO(dev)->gen < 9 &&
8297 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008298 pipe_config->has_pch_encoder = true;
8299
8300 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8301 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8302 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8303
8304 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8305 }
8306}
8307
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008308static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008309 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008310{
8311 struct drm_device *dev = crtc->base.dev;
8312 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008313 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008314 uint32_t tmp;
8315
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008316 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008317 POWER_DOMAIN_PIPE(crtc->pipe)))
8318 return false;
8319
Daniel Vettere143a212013-07-04 12:01:15 +02008320 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008321 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8322
Daniel Vettereccb1402013-05-22 00:50:22 +02008323 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8324 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8325 enum pipe trans_edp_pipe;
8326 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8327 default:
8328 WARN(1, "unknown pipe linked to edp transcoder\n");
8329 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8330 case TRANS_DDI_EDP_INPUT_A_ON:
8331 trans_edp_pipe = PIPE_A;
8332 break;
8333 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8334 trans_edp_pipe = PIPE_B;
8335 break;
8336 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8337 trans_edp_pipe = PIPE_C;
8338 break;
8339 }
8340
8341 if (trans_edp_pipe == crtc->pipe)
8342 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8343 }
8344
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008345 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008346 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008347 return false;
8348
Daniel Vettereccb1402013-05-22 00:50:22 +02008349 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008350 if (!(tmp & PIPECONF_ENABLE))
8351 return false;
8352
Daniel Vetter26804af2014-06-25 22:01:55 +03008353 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008354
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008355 intel_get_pipe_timings(crtc, pipe_config);
8356
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008357 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008358 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8359 if (IS_SKYLAKE(dev))
8360 skylake_get_pfit_config(crtc, pipe_config);
8361 else
8362 ironlake_get_pfit_config(crtc, pipe_config);
8363 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008364
Jesse Barnese59150d2014-01-07 13:30:45 -08008365 if (IS_HASWELL(dev))
8366 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8367 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008368
Clint Taylorebb69c92014-09-30 10:30:22 -07008369 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8370 pipe_config->pixel_multiplier =
8371 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8372 } else {
8373 pipe_config->pixel_multiplier = 1;
8374 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008375
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008376 return true;
8377}
8378
Chris Wilson560b85b2010-08-07 11:01:38 +01008379static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8380{
8381 struct drm_device *dev = crtc->dev;
8382 struct drm_i915_private *dev_priv = dev->dev_private;
8383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008384 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008385
Ville Syrjälädc41c152014-08-13 11:57:05 +03008386 if (base) {
8387 unsigned int width = intel_crtc->cursor_width;
8388 unsigned int height = intel_crtc->cursor_height;
8389 unsigned int stride = roundup_pow_of_two(width) * 4;
8390
8391 switch (stride) {
8392 default:
8393 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8394 width, stride);
8395 stride = 256;
8396 /* fallthrough */
8397 case 256:
8398 case 512:
8399 case 1024:
8400 case 2048:
8401 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008402 }
8403
Ville Syrjälädc41c152014-08-13 11:57:05 +03008404 cntl |= CURSOR_ENABLE |
8405 CURSOR_GAMMA_ENABLE |
8406 CURSOR_FORMAT_ARGB |
8407 CURSOR_STRIDE(stride);
8408
8409 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008410 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008411
Ville Syrjälädc41c152014-08-13 11:57:05 +03008412 if (intel_crtc->cursor_cntl != 0 &&
8413 (intel_crtc->cursor_base != base ||
8414 intel_crtc->cursor_size != size ||
8415 intel_crtc->cursor_cntl != cntl)) {
8416 /* On these chipsets we can only modify the base/size/stride
8417 * whilst the cursor is disabled.
8418 */
8419 I915_WRITE(_CURACNTR, 0);
8420 POSTING_READ(_CURACNTR);
8421 intel_crtc->cursor_cntl = 0;
8422 }
8423
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008424 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008425 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008426 intel_crtc->cursor_base = base;
8427 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008428
8429 if (intel_crtc->cursor_size != size) {
8430 I915_WRITE(CURSIZE, size);
8431 intel_crtc->cursor_size = size;
8432 }
8433
Chris Wilson4b0e3332014-05-30 16:35:26 +03008434 if (intel_crtc->cursor_cntl != cntl) {
8435 I915_WRITE(_CURACNTR, cntl);
8436 POSTING_READ(_CURACNTR);
8437 intel_crtc->cursor_cntl = cntl;
8438 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008439}
8440
8441static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8442{
8443 struct drm_device *dev = crtc->dev;
8444 struct drm_i915_private *dev_priv = dev->dev_private;
8445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8446 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008447 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008448
Chris Wilson4b0e3332014-05-30 16:35:26 +03008449 cntl = 0;
8450 if (base) {
8451 cntl = MCURSOR_GAMMA_ENABLE;
8452 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308453 case 64:
8454 cntl |= CURSOR_MODE_64_ARGB_AX;
8455 break;
8456 case 128:
8457 cntl |= CURSOR_MODE_128_ARGB_AX;
8458 break;
8459 case 256:
8460 cntl |= CURSOR_MODE_256_ARGB_AX;
8461 break;
8462 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008463 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308464 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008465 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008466 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008467
8468 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8469 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008470 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008471
Matt Roper8e7d6882015-01-21 16:35:41 -08008472 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008473 cntl |= CURSOR_ROTATE_180;
8474
Chris Wilson4b0e3332014-05-30 16:35:26 +03008475 if (intel_crtc->cursor_cntl != cntl) {
8476 I915_WRITE(CURCNTR(pipe), cntl);
8477 POSTING_READ(CURCNTR(pipe));
8478 intel_crtc->cursor_cntl = cntl;
8479 }
8480
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008481 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008482 I915_WRITE(CURBASE(pipe), base);
8483 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008484
8485 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008486}
8487
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008488/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008489static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8490 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008491{
8492 struct drm_device *dev = crtc->dev;
8493 struct drm_i915_private *dev_priv = dev->dev_private;
8494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8495 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008496 int x = crtc->cursor_x;
8497 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008498 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008499
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008500 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008501 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008502
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008503 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008504 base = 0;
8505
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008506 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008507 base = 0;
8508
8509 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008510 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008511 base = 0;
8512
8513 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8514 x = -x;
8515 }
8516 pos |= x << CURSOR_X_SHIFT;
8517
8518 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008519 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008520 base = 0;
8521
8522 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8523 y = -y;
8524 }
8525 pos |= y << CURSOR_Y_SHIFT;
8526
Chris Wilson4b0e3332014-05-30 16:35:26 +03008527 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008528 return;
8529
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008530 I915_WRITE(CURPOS(pipe), pos);
8531
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008532 /* ILK+ do this automagically */
8533 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008534 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008535 base += (intel_crtc->cursor_height *
8536 intel_crtc->cursor_width - 1) * 4;
8537 }
8538
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008539 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008540 i845_update_cursor(crtc, base);
8541 else
8542 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008543}
8544
Ville Syrjälädc41c152014-08-13 11:57:05 +03008545static bool cursor_size_ok(struct drm_device *dev,
8546 uint32_t width, uint32_t height)
8547{
8548 if (width == 0 || height == 0)
8549 return false;
8550
8551 /*
8552 * 845g/865g are special in that they are only limited by
8553 * the width of their cursors, the height is arbitrary up to
8554 * the precision of the register. Everything else requires
8555 * square cursors, limited to a few power-of-two sizes.
8556 */
8557 if (IS_845G(dev) || IS_I865G(dev)) {
8558 if ((width & 63) != 0)
8559 return false;
8560
8561 if (width > (IS_845G(dev) ? 64 : 512))
8562 return false;
8563
8564 if (height > 1023)
8565 return false;
8566 } else {
8567 switch (width | height) {
8568 case 256:
8569 case 128:
8570 if (IS_GEN2(dev))
8571 return false;
8572 case 64:
8573 break;
8574 default:
8575 return false;
8576 }
8577 }
8578
8579 return true;
8580}
8581
Jesse Barnes79e53942008-11-07 14:24:08 -08008582static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008583 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008584{
James Simmons72034252010-08-03 01:33:19 +01008585 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008586 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008587
James Simmons72034252010-08-03 01:33:19 +01008588 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008589 intel_crtc->lut_r[i] = red[i] >> 8;
8590 intel_crtc->lut_g[i] = green[i] >> 8;
8591 intel_crtc->lut_b[i] = blue[i] >> 8;
8592 }
8593
8594 intel_crtc_load_lut(crtc);
8595}
8596
Jesse Barnes79e53942008-11-07 14:24:08 -08008597/* VESA 640x480x72Hz mode to set on the pipe */
8598static struct drm_display_mode load_detect_mode = {
8599 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8600 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8601};
8602
Daniel Vettera8bb6812014-02-10 18:00:39 +01008603struct drm_framebuffer *
8604__intel_framebuffer_create(struct drm_device *dev,
8605 struct drm_mode_fb_cmd2 *mode_cmd,
8606 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008607{
8608 struct intel_framebuffer *intel_fb;
8609 int ret;
8610
8611 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8612 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008613 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008614 return ERR_PTR(-ENOMEM);
8615 }
8616
8617 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008618 if (ret)
8619 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008620
8621 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008622err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008623 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008624 kfree(intel_fb);
8625
8626 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008627}
8628
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008629static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008630intel_framebuffer_create(struct drm_device *dev,
8631 struct drm_mode_fb_cmd2 *mode_cmd,
8632 struct drm_i915_gem_object *obj)
8633{
8634 struct drm_framebuffer *fb;
8635 int ret;
8636
8637 ret = i915_mutex_lock_interruptible(dev);
8638 if (ret)
8639 return ERR_PTR(ret);
8640 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8641 mutex_unlock(&dev->struct_mutex);
8642
8643 return fb;
8644}
8645
Chris Wilsond2dff872011-04-19 08:36:26 +01008646static u32
8647intel_framebuffer_pitch_for_width(int width, int bpp)
8648{
8649 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8650 return ALIGN(pitch, 64);
8651}
8652
8653static u32
8654intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8655{
8656 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008657 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008658}
8659
8660static struct drm_framebuffer *
8661intel_framebuffer_create_for_mode(struct drm_device *dev,
8662 struct drm_display_mode *mode,
8663 int depth, int bpp)
8664{
8665 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008666 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008667
8668 obj = i915_gem_alloc_object(dev,
8669 intel_framebuffer_size_for_mode(mode, bpp));
8670 if (obj == NULL)
8671 return ERR_PTR(-ENOMEM);
8672
8673 mode_cmd.width = mode->hdisplay;
8674 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008675 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8676 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008677 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008678
8679 return intel_framebuffer_create(dev, &mode_cmd, obj);
8680}
8681
8682static struct drm_framebuffer *
8683mode_fits_in_fbdev(struct drm_device *dev,
8684 struct drm_display_mode *mode)
8685{
Daniel Vetter4520f532013-10-09 09:18:51 +02008686#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008687 struct drm_i915_private *dev_priv = dev->dev_private;
8688 struct drm_i915_gem_object *obj;
8689 struct drm_framebuffer *fb;
8690
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008691 if (!dev_priv->fbdev)
8692 return NULL;
8693
8694 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008695 return NULL;
8696
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008697 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008698 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008699
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008700 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008701 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8702 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008703 return NULL;
8704
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008705 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008706 return NULL;
8707
8708 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008709#else
8710 return NULL;
8711#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008712}
8713
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008714bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008715 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008716 struct intel_load_detect_pipe *old,
8717 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008718{
8719 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008720 struct intel_encoder *intel_encoder =
8721 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008722 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008723 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008724 struct drm_crtc *crtc = NULL;
8725 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008726 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008727 struct drm_mode_config *config = &dev->mode_config;
8728 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008729
Chris Wilsond2dff872011-04-19 08:36:26 +01008730 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008731 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008732 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008733
Rob Clark51fd3712013-11-19 12:10:12 -05008734retry:
8735 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8736 if (ret)
8737 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008738
Jesse Barnes79e53942008-11-07 14:24:08 -08008739 /*
8740 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008741 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008742 * - if the connector already has an assigned crtc, use it (but make
8743 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008744 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008745 * - try to find the first unused crtc that can drive this connector,
8746 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008747 */
8748
8749 /* See if we already have a CRTC for this connector */
8750 if (encoder->crtc) {
8751 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008752
Rob Clark51fd3712013-11-19 12:10:12 -05008753 ret = drm_modeset_lock(&crtc->mutex, ctx);
8754 if (ret)
8755 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008756 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8757 if (ret)
8758 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008759
Daniel Vetter24218aa2012-08-12 19:27:11 +02008760 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008761 old->load_detect_temp = false;
8762
8763 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008764 if (connector->dpms != DRM_MODE_DPMS_ON)
8765 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008766
Chris Wilson71731882011-04-19 23:10:58 +01008767 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008768 }
8769
8770 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008771 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008772 i++;
8773 if (!(encoder->possible_crtcs & (1 << i)))
8774 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008775 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008776 continue;
8777 /* This can occur when applying the pipe A quirk on resume. */
8778 if (to_intel_crtc(possible_crtc)->new_enabled)
8779 continue;
8780
8781 crtc = possible_crtc;
8782 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008783 }
8784
8785 /*
8786 * If we didn't find an unused CRTC, don't use any.
8787 */
8788 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008789 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008790 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008791 }
8792
Rob Clark51fd3712013-11-19 12:10:12 -05008793 ret = drm_modeset_lock(&crtc->mutex, ctx);
8794 if (ret)
8795 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008796 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8797 if (ret)
8798 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008799 intel_encoder->new_crtc = to_intel_crtc(crtc);
8800 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008801
8802 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008803 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008804 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008805 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008806 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008807 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008808
Chris Wilson64927112011-04-20 07:25:26 +01008809 if (!mode)
8810 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008811
Chris Wilsond2dff872011-04-19 08:36:26 +01008812 /* We need a framebuffer large enough to accommodate all accesses
8813 * that the plane may generate whilst we perform load detection.
8814 * We can not rely on the fbcon either being present (we get called
8815 * during its initialisation to detect all boot displays, or it may
8816 * not even exist) or that it is large enough to satisfy the
8817 * requested mode.
8818 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008819 fb = mode_fits_in_fbdev(dev, mode);
8820 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008821 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008822 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8823 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008824 } else
8825 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008826 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008827 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008828 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008829 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008830
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008831 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008832 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008833 if (old->release_fb)
8834 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008835 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008836 }
Chris Wilson71731882011-04-19 23:10:58 +01008837
Jesse Barnes79e53942008-11-07 14:24:08 -08008838 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008839 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008840 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008841
8842 fail:
Matt Roper83d65732015-02-25 13:12:16 -08008843 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008844 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008845 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008846 else
8847 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008848fail_unlock:
8849 if (ret == -EDEADLK) {
8850 drm_modeset_backoff(ctx);
8851 goto retry;
8852 }
8853
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008854 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008855}
8856
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008857void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008858 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008859{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008860 struct intel_encoder *intel_encoder =
8861 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008862 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008863 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008865
Chris Wilsond2dff872011-04-19 08:36:26 +01008866 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008867 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008868 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008869
Chris Wilson8261b192011-04-19 23:18:09 +01008870 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008871 to_intel_connector(connector)->new_encoder = NULL;
8872 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008873 intel_crtc->new_enabled = false;
8874 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008875 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008876
Daniel Vetter36206362012-12-10 20:42:17 +01008877 if (old->release_fb) {
8878 drm_framebuffer_unregister_private(old->release_fb);
8879 drm_framebuffer_unreference(old->release_fb);
8880 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008881
Chris Wilson0622a532011-04-21 09:32:11 +01008882 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008883 }
8884
Eric Anholtc751ce42010-03-25 11:48:48 -07008885 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008886 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8887 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008888}
8889
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008890static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008891 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008892{
8893 struct drm_i915_private *dev_priv = dev->dev_private;
8894 u32 dpll = pipe_config->dpll_hw_state.dpll;
8895
8896 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008897 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008898 else if (HAS_PCH_SPLIT(dev))
8899 return 120000;
8900 else if (!IS_GEN2(dev))
8901 return 96000;
8902 else
8903 return 48000;
8904}
8905
Jesse Barnes79e53942008-11-07 14:24:08 -08008906/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008907static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008908 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008909{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008910 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008911 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008912 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008913 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008914 u32 fp;
8915 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008916 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008917
8918 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008919 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008920 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008921 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008922
8923 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008924 if (IS_PINEVIEW(dev)) {
8925 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8926 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008927 } else {
8928 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8929 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8930 }
8931
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008932 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008933 if (IS_PINEVIEW(dev))
8934 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8935 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008936 else
8937 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008938 DPLL_FPA01_P1_POST_DIV_SHIFT);
8939
8940 switch (dpll & DPLL_MODE_MASK) {
8941 case DPLLB_MODE_DAC_SERIAL:
8942 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8943 5 : 10;
8944 break;
8945 case DPLLB_MODE_LVDS:
8946 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8947 7 : 14;
8948 break;
8949 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008950 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008951 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008952 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008953 }
8954
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008955 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008956 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008957 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008958 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008959 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008960 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008961 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008962
8963 if (is_lvds) {
8964 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8965 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008966
8967 if (lvds & LVDS_CLKB_POWER_UP)
8968 clock.p2 = 7;
8969 else
8970 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008971 } else {
8972 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8973 clock.p1 = 2;
8974 else {
8975 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8976 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8977 }
8978 if (dpll & PLL_P2_DIVIDE_BY_4)
8979 clock.p2 = 4;
8980 else
8981 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008982 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008983
8984 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008985 }
8986
Ville Syrjälä18442d02013-09-13 16:00:08 +03008987 /*
8988 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008989 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008990 * encoder's get_config() function.
8991 */
8992 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008993}
8994
Ville Syrjälä6878da02013-09-13 15:59:11 +03008995int intel_dotclock_calculate(int link_freq,
8996 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008997{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008998 /*
8999 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009000 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009001 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009002 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009003 *
9004 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009005 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009006 */
9007
Ville Syrjälä6878da02013-09-13 15:59:11 +03009008 if (!m_n->link_n)
9009 return 0;
9010
9011 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9012}
9013
Ville Syrjälä18442d02013-09-13 16:00:08 +03009014static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009015 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009016{
9017 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009018
9019 /* read out port_clock from the DPLL */
9020 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009021
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009022 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009023 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009024 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009025 * agree once we know their relationship in the encoder's
9026 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009027 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009028 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009029 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9030 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009031}
9032
9033/** Returns the currently programmed mode of the given pipe. */
9034struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9035 struct drm_crtc *crtc)
9036{
Jesse Barnes548f2452011-02-17 10:40:53 -08009037 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009038 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009039 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009040 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009041 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009042 int htot = I915_READ(HTOTAL(cpu_transcoder));
9043 int hsync = I915_READ(HSYNC(cpu_transcoder));
9044 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9045 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009046 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009047
9048 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9049 if (!mode)
9050 return NULL;
9051
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009052 /*
9053 * Construct a pipe_config sufficient for getting the clock info
9054 * back out of crtc_clock_get.
9055 *
9056 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9057 * to use a real value here instead.
9058 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009059 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009060 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009061 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9062 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9063 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009064 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9065
Ville Syrjälä773ae032013-09-23 17:48:20 +03009066 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009067 mode->hdisplay = (htot & 0xffff) + 1;
9068 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9069 mode->hsync_start = (hsync & 0xffff) + 1;
9070 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9071 mode->vdisplay = (vtot & 0xffff) + 1;
9072 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9073 mode->vsync_start = (vsync & 0xffff) + 1;
9074 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9075
9076 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009077
9078 return mode;
9079}
9080
Jesse Barnes652c3932009-08-17 13:31:43 -07009081static void intel_decrease_pllclock(struct drm_crtc *crtc)
9082{
9083 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009084 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009086
Sonika Jindalbaff2962014-07-22 11:16:35 +05309087 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009088 return;
9089
9090 if (!dev_priv->lvds_downclock_avail)
9091 return;
9092
9093 /*
9094 * Since this is called by a timer, we should never get here in
9095 * the manual case.
9096 */
9097 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009098 int pipe = intel_crtc->pipe;
9099 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009100 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009101
Zhao Yakui44d98a62009-10-09 11:39:40 +08009102 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009103
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009104 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009105
Chris Wilson074b5e12012-05-02 12:07:06 +01009106 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009107 dpll |= DISPLAY_RATE_SELECT_FPA1;
9108 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009109 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009110 dpll = I915_READ(dpll_reg);
9111 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009112 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009113 }
9114
9115}
9116
Chris Wilsonf047e392012-07-21 12:31:41 +01009117void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009118{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009119 struct drm_i915_private *dev_priv = dev->dev_private;
9120
Chris Wilsonf62a0072014-02-21 17:55:39 +00009121 if (dev_priv->mm.busy)
9122 return;
9123
Paulo Zanoni43694d62014-03-07 20:08:08 -03009124 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009125 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009126 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009127}
9128
9129void intel_mark_idle(struct drm_device *dev)
9130{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009132 struct drm_crtc *crtc;
9133
Chris Wilsonf62a0072014-02-21 17:55:39 +00009134 if (!dev_priv->mm.busy)
9135 return;
9136
9137 dev_priv->mm.busy = false;
9138
Jani Nikulad330a952014-01-21 11:24:25 +02009139 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009140 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009141
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009142 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009143 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009144 continue;
9145
9146 intel_decrease_pllclock(crtc);
9147 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009148
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009149 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009150 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009151
9152out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009153 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009154}
9155
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009156static void intel_crtc_set_state(struct intel_crtc *crtc,
9157 struct intel_crtc_state *crtc_state)
9158{
9159 kfree(crtc->config);
9160 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009161 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009162}
9163
Jesse Barnes79e53942008-11-07 14:24:08 -08009164static void intel_crtc_destroy(struct drm_crtc *crtc)
9165{
9166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009167 struct drm_device *dev = crtc->dev;
9168 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009169
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009170 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009171 work = intel_crtc->unpin_work;
9172 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009173 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009174
9175 if (work) {
9176 cancel_work_sync(&work->work);
9177 kfree(work);
9178 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009179
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009180 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009181 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009182
Jesse Barnes79e53942008-11-07 14:24:08 -08009183 kfree(intel_crtc);
9184}
9185
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009186static void intel_unpin_work_fn(struct work_struct *__work)
9187{
9188 struct intel_unpin_work *work =
9189 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009190 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009191 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009192
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009193 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009194 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009195 drm_gem_object_unreference(&work->pending_flip_obj->base);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009196 drm_framebuffer_unreference(work->old_fb);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009197
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009198 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009199
9200 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009201 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009202 mutex_unlock(&dev->struct_mutex);
9203
Daniel Vetterf99d7062014-06-19 16:01:59 +02009204 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9205
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009206 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9207 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9208
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009209 kfree(work);
9210}
9211
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009212static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009213 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009214{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9216 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009217 unsigned long flags;
9218
9219 /* Ignore early vblank irqs */
9220 if (intel_crtc == NULL)
9221 return;
9222
Daniel Vetterf3260382014-09-15 14:55:23 +02009223 /*
9224 * This is called both by irq handlers and the reset code (to complete
9225 * lost pageflips) so needs the full irqsave spinlocks.
9226 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009227 spin_lock_irqsave(&dev->event_lock, flags);
9228 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009229
9230 /* Ensure we don't miss a work->pending update ... */
9231 smp_rmb();
9232
9233 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009234 spin_unlock_irqrestore(&dev->event_lock, flags);
9235 return;
9236 }
9237
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009238 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009239
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009240 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009241}
9242
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009243void intel_finish_page_flip(struct drm_device *dev, int pipe)
9244{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009245 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009246 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9247
Mario Kleiner49b14a52010-12-09 07:00:07 +01009248 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009249}
9250
9251void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9252{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009253 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009254 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9255
Mario Kleiner49b14a52010-12-09 07:00:07 +01009256 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009257}
9258
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009259/* Is 'a' after or equal to 'b'? */
9260static bool g4x_flip_count_after_eq(u32 a, u32 b)
9261{
9262 return !((a - b) & 0x80000000);
9263}
9264
9265static bool page_flip_finished(struct intel_crtc *crtc)
9266{
9267 struct drm_device *dev = crtc->base.dev;
9268 struct drm_i915_private *dev_priv = dev->dev_private;
9269
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009270 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9271 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9272 return true;
9273
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009274 /*
9275 * The relevant registers doen't exist on pre-ctg.
9276 * As the flip done interrupt doesn't trigger for mmio
9277 * flips on gmch platforms, a flip count check isn't
9278 * really needed there. But since ctg has the registers,
9279 * include it in the check anyway.
9280 */
9281 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9282 return true;
9283
9284 /*
9285 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9286 * used the same base address. In that case the mmio flip might
9287 * have completed, but the CS hasn't even executed the flip yet.
9288 *
9289 * A flip count check isn't enough as the CS might have updated
9290 * the base address just after start of vblank, but before we
9291 * managed to process the interrupt. This means we'd complete the
9292 * CS flip too soon.
9293 *
9294 * Combining both checks should get us a good enough result. It may
9295 * still happen that the CS flip has been executed, but has not
9296 * yet actually completed. But in case the base address is the same
9297 * anyway, we don't really care.
9298 */
9299 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9300 crtc->unpin_work->gtt_offset &&
9301 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9302 crtc->unpin_work->flip_count);
9303}
9304
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009305void intel_prepare_page_flip(struct drm_device *dev, int plane)
9306{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009307 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009308 struct intel_crtc *intel_crtc =
9309 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9310 unsigned long flags;
9311
Daniel Vetterf3260382014-09-15 14:55:23 +02009312
9313 /*
9314 * This is called both by irq handlers and the reset code (to complete
9315 * lost pageflips) so needs the full irqsave spinlocks.
9316 *
9317 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009318 * generate a page-flip completion irq, i.e. every modeset
9319 * is also accompanied by a spurious intel_prepare_page_flip().
9320 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009321 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009322 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009323 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009324 spin_unlock_irqrestore(&dev->event_lock, flags);
9325}
9326
Robin Schroereba905b2014-05-18 02:24:50 +02009327static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009328{
9329 /* Ensure that the work item is consistent when activating it ... */
9330 smp_wmb();
9331 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9332 /* and that it is marked active as soon as the irq could fire. */
9333 smp_wmb();
9334}
9335
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009336static int intel_gen2_queue_flip(struct drm_device *dev,
9337 struct drm_crtc *crtc,
9338 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009339 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009340 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009341 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009344 u32 flip_mask;
9345 int ret;
9346
Daniel Vetter6d90c952012-04-26 23:28:05 +02009347 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009348 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009349 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009350
9351 /* Can't queue multiple flips, so wait for the previous
9352 * one to finish before executing the next.
9353 */
9354 if (intel_crtc->plane)
9355 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9356 else
9357 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009358 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9359 intel_ring_emit(ring, MI_NOOP);
9360 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9361 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9362 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009363 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009364 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009365
9366 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009367 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009368 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009369}
9370
9371static int intel_gen3_queue_flip(struct drm_device *dev,
9372 struct drm_crtc *crtc,
9373 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009374 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009375 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009376 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009377{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009379 u32 flip_mask;
9380 int ret;
9381
Daniel Vetter6d90c952012-04-26 23:28:05 +02009382 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009383 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009384 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009385
9386 if (intel_crtc->plane)
9387 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9388 else
9389 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009390 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9391 intel_ring_emit(ring, MI_NOOP);
9392 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9393 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9394 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009395 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009396 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009397
Chris Wilsone7d841c2012-12-03 11:36:30 +00009398 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009399 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009400 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009401}
9402
9403static int intel_gen4_queue_flip(struct drm_device *dev,
9404 struct drm_crtc *crtc,
9405 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009406 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009407 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009408 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009409{
9410 struct drm_i915_private *dev_priv = dev->dev_private;
9411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9412 uint32_t pf, pipesrc;
9413 int ret;
9414
Daniel Vetter6d90c952012-04-26 23:28:05 +02009415 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009416 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009417 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009418
9419 /* i965+ uses the linear or tiled offsets from the
9420 * Display Registers (which do not change across a page-flip)
9421 * so we need only reprogram the base address.
9422 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009423 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9424 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9425 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009426 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009427 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009428
9429 /* XXX Enabling the panel-fitter across page-flip is so far
9430 * untested on non-native modes, so ignore it for now.
9431 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9432 */
9433 pf = 0;
9434 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009435 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009436
9437 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009438 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009439 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009440}
9441
9442static int intel_gen6_queue_flip(struct drm_device *dev,
9443 struct drm_crtc *crtc,
9444 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009445 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009446 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009447 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009448{
9449 struct drm_i915_private *dev_priv = dev->dev_private;
9450 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9451 uint32_t pf, pipesrc;
9452 int ret;
9453
Daniel Vetter6d90c952012-04-26 23:28:05 +02009454 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009455 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009456 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009457
Daniel Vetter6d90c952012-04-26 23:28:05 +02009458 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9459 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9460 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009461 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009462
Chris Wilson99d9acd2012-04-17 20:37:00 +01009463 /* Contrary to the suggestions in the documentation,
9464 * "Enable Panel Fitter" does not seem to be required when page
9465 * flipping with a non-native mode, and worse causes a normal
9466 * modeset to fail.
9467 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9468 */
9469 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009470 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009471 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009472
9473 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009474 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009475 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009476}
9477
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009478static int intel_gen7_queue_flip(struct drm_device *dev,
9479 struct drm_crtc *crtc,
9480 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009481 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009482 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009483 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009484{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009486 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009487 int len, ret;
9488
Robin Schroereba905b2014-05-18 02:24:50 +02009489 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009490 case PLANE_A:
9491 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9492 break;
9493 case PLANE_B:
9494 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9495 break;
9496 case PLANE_C:
9497 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9498 break;
9499 default:
9500 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009501 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009502 }
9503
Chris Wilsonffe74d72013-08-26 20:58:12 +01009504 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009505 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009506 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009507 /*
9508 * On Gen 8, SRM is now taking an extra dword to accommodate
9509 * 48bits addresses, and we need a NOOP for the batch size to
9510 * stay even.
9511 */
9512 if (IS_GEN8(dev))
9513 len += 2;
9514 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009515
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009516 /*
9517 * BSpec MI_DISPLAY_FLIP for IVB:
9518 * "The full packet must be contained within the same cache line."
9519 *
9520 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9521 * cacheline, if we ever start emitting more commands before
9522 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9523 * then do the cacheline alignment, and finally emit the
9524 * MI_DISPLAY_FLIP.
9525 */
9526 ret = intel_ring_cacheline_align(ring);
9527 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009528 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009529
Chris Wilsonffe74d72013-08-26 20:58:12 +01009530 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009531 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009532 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009533
Chris Wilsonffe74d72013-08-26 20:58:12 +01009534 /* Unmask the flip-done completion message. Note that the bspec says that
9535 * we should do this for both the BCS and RCS, and that we must not unmask
9536 * more than one flip event at any time (or ensure that one flip message
9537 * can be sent by waiting for flip-done prior to queueing new flips).
9538 * Experimentation says that BCS works despite DERRMR masking all
9539 * flip-done completion events and that unmasking all planes at once
9540 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9541 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9542 */
9543 if (ring->id == RCS) {
9544 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9545 intel_ring_emit(ring, DERRMR);
9546 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9547 DERRMR_PIPEB_PRI_FLIP_DONE |
9548 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009549 if (IS_GEN8(dev))
9550 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9551 MI_SRM_LRM_GLOBAL_GTT);
9552 else
9553 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9554 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009555 intel_ring_emit(ring, DERRMR);
9556 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009557 if (IS_GEN8(dev)) {
9558 intel_ring_emit(ring, 0);
9559 intel_ring_emit(ring, MI_NOOP);
9560 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009561 }
9562
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009563 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009564 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009565 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009566 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009567
9568 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009569 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009570 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009571}
9572
Sourab Gupta84c33a62014-06-02 16:47:17 +05309573static bool use_mmio_flip(struct intel_engine_cs *ring,
9574 struct drm_i915_gem_object *obj)
9575{
9576 /*
9577 * This is not being used for older platforms, because
9578 * non-availability of flip done interrupt forces us to use
9579 * CS flips. Older platforms derive flip done using some clever
9580 * tricks involving the flip_pending status bits and vblank irqs.
9581 * So using MMIO flips there would disrupt this mechanism.
9582 */
9583
Chris Wilson8e09bf82014-07-08 10:40:30 +01009584 if (ring == NULL)
9585 return true;
9586
Sourab Gupta84c33a62014-06-02 16:47:17 +05309587 if (INTEL_INFO(ring->dev)->gen < 5)
9588 return false;
9589
9590 if (i915.use_mmio_flip < 0)
9591 return false;
9592 else if (i915.use_mmio_flip > 0)
9593 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009594 else if (i915.enable_execlists)
9595 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309596 else
John Harrison41c52412014-11-24 18:49:43 +00009597 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309598}
9599
Damien Lespiauff944562014-11-20 14:58:16 +00009600static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9601{
9602 struct drm_device *dev = intel_crtc->base.dev;
9603 struct drm_i915_private *dev_priv = dev->dev_private;
9604 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9605 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9606 struct drm_i915_gem_object *obj = intel_fb->obj;
9607 const enum pipe pipe = intel_crtc->pipe;
9608 u32 ctl, stride;
9609
9610 ctl = I915_READ(PLANE_CTL(pipe, 0));
9611 ctl &= ~PLANE_CTL_TILED_MASK;
9612 if (obj->tiling_mode == I915_TILING_X)
9613 ctl |= PLANE_CTL_TILED_X;
9614
9615 /*
9616 * The stride is either expressed as a multiple of 64 bytes chunks for
9617 * linear buffers or in number of tiles for tiled buffers.
9618 */
9619 stride = fb->pitches[0] >> 6;
9620 if (obj->tiling_mode == I915_TILING_X)
9621 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9622
9623 /*
9624 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9625 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9626 */
9627 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9628 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9629
9630 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9631 POSTING_READ(PLANE_SURF(pipe, 0));
9632}
9633
9634static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309635{
9636 struct drm_device *dev = intel_crtc->base.dev;
9637 struct drm_i915_private *dev_priv = dev->dev_private;
9638 struct intel_framebuffer *intel_fb =
9639 to_intel_framebuffer(intel_crtc->base.primary->fb);
9640 struct drm_i915_gem_object *obj = intel_fb->obj;
9641 u32 dspcntr;
9642 u32 reg;
9643
Sourab Gupta84c33a62014-06-02 16:47:17 +05309644 reg = DSPCNTR(intel_crtc->plane);
9645 dspcntr = I915_READ(reg);
9646
Damien Lespiauc5d97472014-10-25 00:11:11 +01009647 if (obj->tiling_mode != I915_TILING_NONE)
9648 dspcntr |= DISPPLANE_TILED;
9649 else
9650 dspcntr &= ~DISPPLANE_TILED;
9651
Sourab Gupta84c33a62014-06-02 16:47:17 +05309652 I915_WRITE(reg, dspcntr);
9653
9654 I915_WRITE(DSPSURF(intel_crtc->plane),
9655 intel_crtc->unpin_work->gtt_offset);
9656 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009657
Damien Lespiauff944562014-11-20 14:58:16 +00009658}
9659
9660/*
9661 * XXX: This is the temporary way to update the plane registers until we get
9662 * around to using the usual plane update functions for MMIO flips
9663 */
9664static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9665{
9666 struct drm_device *dev = intel_crtc->base.dev;
9667 bool atomic_update;
9668 u32 start_vbl_count;
9669
9670 intel_mark_page_flip_active(intel_crtc);
9671
9672 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9673
9674 if (INTEL_INFO(dev)->gen >= 9)
9675 skl_do_mmio_flip(intel_crtc);
9676 else
9677 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9678 ilk_do_mmio_flip(intel_crtc);
9679
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009680 if (atomic_update)
9681 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309682}
9683
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009684static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309685{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009686 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009687 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009688 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309689
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009690 mmio_flip = &crtc->mmio_flip;
9691 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009692 WARN_ON(__i915_wait_request(mmio_flip->req,
9693 crtc->reset_counter,
9694 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309695
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009696 intel_do_mmio_flip(crtc);
9697 if (mmio_flip->req) {
9698 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009699 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009700 mutex_unlock(&crtc->base.dev->struct_mutex);
9701 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309702}
9703
9704static int intel_queue_mmio_flip(struct drm_device *dev,
9705 struct drm_crtc *crtc,
9706 struct drm_framebuffer *fb,
9707 struct drm_i915_gem_object *obj,
9708 struct intel_engine_cs *ring,
9709 uint32_t flags)
9710{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309711 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309712
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009713 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9714 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309715
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009716 schedule_work(&intel_crtc->mmio_flip.work);
9717
Sourab Gupta84c33a62014-06-02 16:47:17 +05309718 return 0;
9719}
9720
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009721static int intel_default_queue_flip(struct drm_device *dev,
9722 struct drm_crtc *crtc,
9723 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009724 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009725 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009726 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009727{
9728 return -ENODEV;
9729}
9730
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009731static bool __intel_pageflip_stall_check(struct drm_device *dev,
9732 struct drm_crtc *crtc)
9733{
9734 struct drm_i915_private *dev_priv = dev->dev_private;
9735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9736 struct intel_unpin_work *work = intel_crtc->unpin_work;
9737 u32 addr;
9738
9739 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9740 return true;
9741
9742 if (!work->enable_stall_check)
9743 return false;
9744
9745 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009746 if (work->flip_queued_req &&
9747 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009748 return false;
9749
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009750 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009751 }
9752
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009753 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009754 return false;
9755
9756 /* Potential stall - if we see that the flip has happened,
9757 * assume a missed interrupt. */
9758 if (INTEL_INFO(dev)->gen >= 4)
9759 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9760 else
9761 addr = I915_READ(DSPADDR(intel_crtc->plane));
9762
9763 /* There is a potential issue here with a false positive after a flip
9764 * to the same address. We could address this by checking for a
9765 * non-incrementing frame counter.
9766 */
9767 return addr == work->gtt_offset;
9768}
9769
9770void intel_check_page_flip(struct drm_device *dev, int pipe)
9771{
9772 struct drm_i915_private *dev_priv = dev->dev_private;
9773 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009775
9776 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009777
9778 if (crtc == NULL)
9779 return;
9780
Daniel Vetterf3260382014-09-15 14:55:23 +02009781 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009782 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9783 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009784 intel_crtc->unpin_work->flip_queued_vblank,
9785 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009786 page_flip_completed(intel_crtc);
9787 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009788 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009789}
9790
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009791static int intel_crtc_page_flip(struct drm_crtc *crtc,
9792 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009793 struct drm_pending_vblank_event *event,
9794 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009795{
9796 struct drm_device *dev = crtc->dev;
9797 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009798 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009799 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009801 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009802 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009803 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009804 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009805 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009806
Matt Roper2ff8fde2014-07-08 07:50:07 -07009807 /*
9808 * drm_mode_page_flip_ioctl() should already catch this, but double
9809 * check to be safe. In the future we may enable pageflipping from
9810 * a disabled primary plane.
9811 */
9812 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9813 return -EBUSY;
9814
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009815 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009816 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009817 return -EINVAL;
9818
9819 /*
9820 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9821 * Note that pitch changes could also affect these register.
9822 */
9823 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009824 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9825 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009826 return -EINVAL;
9827
Chris Wilsonf900db42014-02-20 09:26:13 +00009828 if (i915_terminally_wedged(&dev_priv->gpu_error))
9829 goto out_hang;
9830
Daniel Vetterb14c5672013-09-19 12:18:32 +02009831 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009832 if (work == NULL)
9833 return -ENOMEM;
9834
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009835 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009836 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009837 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009838 INIT_WORK(&work->work, intel_unpin_work_fn);
9839
Daniel Vetter87b6b102014-05-15 15:33:46 +02009840 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009841 if (ret)
9842 goto free_work;
9843
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009844 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009845 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009846 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009847 /* Before declaring the flip queue wedged, check if
9848 * the hardware completed the operation behind our backs.
9849 */
9850 if (__intel_pageflip_stall_check(dev, crtc)) {
9851 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9852 page_flip_completed(intel_crtc);
9853 } else {
9854 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009855 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009856
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009857 drm_crtc_vblank_put(crtc);
9858 kfree(work);
9859 return -EBUSY;
9860 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009861 }
9862 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009863 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009864
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009865 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9866 flush_workqueue(dev_priv->wq);
9867
Chris Wilson79158102012-05-23 11:13:58 +01009868 ret = i915_mutex_lock_interruptible(dev);
9869 if (ret)
9870 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009871
Jesse Barnes75dfca82010-02-10 15:09:44 -08009872 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009873 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009874 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009875
Matt Roperf4510a22014-04-01 15:22:40 -07009876 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009877 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009878
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009879 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009880
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009881 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009882 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009883
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009884 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009885 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009886
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009887 if (IS_VALLEYVIEW(dev)) {
9888 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009889 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009890 /* vlv: DISPLAY_FLIP fails to change tiling */
9891 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009892 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009893 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009894 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009895 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009896 if (ring == NULL || ring->id != RCS)
9897 ring = &dev_priv->ring[BCS];
9898 } else {
9899 ring = &dev_priv->ring[RCS];
9900 }
9901
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009902 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009903 if (ret)
9904 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009905
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009906 work->gtt_offset =
9907 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9908
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009909 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309910 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9911 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009912 if (ret)
9913 goto cleanup_unpin;
9914
John Harrisonf06cc1b2014-11-24 18:49:37 +00009915 i915_gem_request_assign(&work->flip_queued_req,
9916 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009917 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309918 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009919 page_flip_flags);
9920 if (ret)
9921 goto cleanup_unpin;
9922
John Harrisonf06cc1b2014-11-24 18:49:37 +00009923 i915_gem_request_assign(&work->flip_queued_req,
9924 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009925 }
9926
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009927 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009928 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009929
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009930 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02009931 INTEL_FRONTBUFFER_PRIMARY(pipe));
9932
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009933 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009934 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009935 mutex_unlock(&dev->struct_mutex);
9936
Jesse Barnese5510fa2010-07-01 16:48:37 -07009937 trace_i915_flip_request(intel_crtc->plane, obj);
9938
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009939 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009940
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009941cleanup_unpin:
9942 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009943cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009944 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009945 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009946 update_state_fb(crtc->primary);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009947 drm_framebuffer_unreference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009948 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009949 mutex_unlock(&dev->struct_mutex);
9950
Chris Wilson79158102012-05-23 11:13:58 +01009951cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009952 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009953 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009954 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009955
Daniel Vetter87b6b102014-05-15 15:33:46 +02009956 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009957free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009958 kfree(work);
9959
Chris Wilsonf900db42014-02-20 09:26:13 +00009960 if (ret == -EIO) {
9961out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009962 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009963 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009964 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009965 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009966 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009967 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009968 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009969 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009970}
9971
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009972static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009973 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9974 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009975 .atomic_begin = intel_begin_crtc_commit,
9976 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009977};
9978
Daniel Vetter9a935852012-07-05 22:34:27 +02009979/**
9980 * intel_modeset_update_staged_output_state
9981 *
9982 * Updates the staged output configuration state, e.g. after we've read out the
9983 * current hw state.
9984 */
9985static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9986{
Ville Syrjälä76688512014-01-10 11:28:06 +02009987 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009988 struct intel_encoder *encoder;
9989 struct intel_connector *connector;
9990
9991 list_for_each_entry(connector, &dev->mode_config.connector_list,
9992 base.head) {
9993 connector->new_encoder =
9994 to_intel_encoder(connector->base.encoder);
9995 }
9996
Damien Lespiaub2784e12014-08-05 11:29:37 +01009997 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009998 encoder->new_crtc =
9999 to_intel_crtc(encoder->base.crtc);
10000 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010001
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010002 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010003 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010004
10005 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010006 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010007 else
10008 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010009 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010010}
10011
10012/**
10013 * intel_modeset_commit_output_state
10014 *
10015 * This function copies the stage display pipe configuration to the real one.
10016 */
10017static void intel_modeset_commit_output_state(struct drm_device *dev)
10018{
Ville Syrjälä76688512014-01-10 11:28:06 +020010019 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010020 struct intel_encoder *encoder;
10021 struct intel_connector *connector;
10022
10023 list_for_each_entry(connector, &dev->mode_config.connector_list,
10024 base.head) {
10025 connector->base.encoder = &connector->new_encoder->base;
10026 }
10027
Damien Lespiaub2784e12014-08-05 11:29:37 +010010028 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010029 encoder->base.crtc = &encoder->new_crtc->base;
10030 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010031
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010032 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010033 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010034 crtc->base.enabled = crtc->new_enabled;
10035 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010036}
10037
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010038static void
Robin Schroereba905b2014-05-18 02:24:50 +020010039connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010040 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010041{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010042 int bpp = pipe_config->pipe_bpp;
10043
10044 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10045 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010046 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010047
10048 /* Don't use an invalid EDID bpc value */
10049 if (connector->base.display_info.bpc &&
10050 connector->base.display_info.bpc * 3 < bpp) {
10051 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10052 bpp, connector->base.display_info.bpc*3);
10053 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10054 }
10055
10056 /* Clamp bpp to 8 on screens without EDID 1.4 */
10057 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10058 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10059 bpp);
10060 pipe_config->pipe_bpp = 24;
10061 }
10062}
10063
10064static int
10065compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10066 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010067 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010068{
10069 struct drm_device *dev = crtc->base.dev;
10070 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010071 int bpp;
10072
Daniel Vetterd42264b2013-03-28 16:38:08 +010010073 switch (fb->pixel_format) {
10074 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010075 bpp = 8*3; /* since we go through a colormap */
10076 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010077 case DRM_FORMAT_XRGB1555:
10078 case DRM_FORMAT_ARGB1555:
10079 /* checked in intel_framebuffer_init already */
10080 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10081 return -EINVAL;
10082 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010083 bpp = 6*3; /* min is 18bpp */
10084 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010085 case DRM_FORMAT_XBGR8888:
10086 case DRM_FORMAT_ABGR8888:
10087 /* checked in intel_framebuffer_init already */
10088 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10089 return -EINVAL;
10090 case DRM_FORMAT_XRGB8888:
10091 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010092 bpp = 8*3;
10093 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010094 case DRM_FORMAT_XRGB2101010:
10095 case DRM_FORMAT_ARGB2101010:
10096 case DRM_FORMAT_XBGR2101010:
10097 case DRM_FORMAT_ABGR2101010:
10098 /* checked in intel_framebuffer_init already */
10099 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010100 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010101 bpp = 10*3;
10102 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010103 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010104 default:
10105 DRM_DEBUG_KMS("unsupported depth\n");
10106 return -EINVAL;
10107 }
10108
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010109 pipe_config->pipe_bpp = bpp;
10110
10111 /* Clamp display bpp to EDID value */
10112 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010113 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010114 if (!connector->new_encoder ||
10115 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010116 continue;
10117
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010118 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010119 }
10120
10121 return bpp;
10122}
10123
Daniel Vetter644db712013-09-19 14:53:58 +020010124static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10125{
10126 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10127 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010128 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010129 mode->crtc_hdisplay, mode->crtc_hsync_start,
10130 mode->crtc_hsync_end, mode->crtc_htotal,
10131 mode->crtc_vdisplay, mode->crtc_vsync_start,
10132 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10133}
10134
Daniel Vetterc0b03412013-05-28 12:05:54 +020010135static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010136 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010137 const char *context)
10138{
10139 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10140 context, pipe_name(crtc->pipe));
10141
10142 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10143 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10144 pipe_config->pipe_bpp, pipe_config->dither);
10145 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10146 pipe_config->has_pch_encoder,
10147 pipe_config->fdi_lanes,
10148 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10149 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10150 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010151 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10152 pipe_config->has_dp_encoder,
10153 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10154 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10155 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010156
10157 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10158 pipe_config->has_dp_encoder,
10159 pipe_config->dp_m2_n2.gmch_m,
10160 pipe_config->dp_m2_n2.gmch_n,
10161 pipe_config->dp_m2_n2.link_m,
10162 pipe_config->dp_m2_n2.link_n,
10163 pipe_config->dp_m2_n2.tu);
10164
Daniel Vetter55072d12014-11-20 16:10:28 +010010165 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10166 pipe_config->has_audio,
10167 pipe_config->has_infoframe);
10168
Daniel Vetterc0b03412013-05-28 12:05:54 +020010169 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010170 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010171 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010172 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10173 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010174 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010175 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10176 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010177 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10178 pipe_config->gmch_pfit.control,
10179 pipe_config->gmch_pfit.pgm_ratios,
10180 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010181 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010182 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010183 pipe_config->pch_pfit.size,
10184 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010185 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010186 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010187}
10188
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010189static bool encoders_cloneable(const struct intel_encoder *a,
10190 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010191{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010192 /* masks could be asymmetric, so check both ways */
10193 return a == b || (a->cloneable & (1 << b->type) &&
10194 b->cloneable & (1 << a->type));
10195}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010196
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010197static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10198 struct intel_encoder *encoder)
10199{
10200 struct drm_device *dev = crtc->base.dev;
10201 struct intel_encoder *source_encoder;
10202
Damien Lespiaub2784e12014-08-05 11:29:37 +010010203 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010204 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010205 continue;
10206
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010207 if (!encoders_cloneable(encoder, source_encoder))
10208 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010209 }
10210
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010211 return true;
10212}
10213
10214static bool check_encoder_cloning(struct intel_crtc *crtc)
10215{
10216 struct drm_device *dev = crtc->base.dev;
10217 struct intel_encoder *encoder;
10218
Damien Lespiaub2784e12014-08-05 11:29:37 +010010219 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010220 if (encoder->new_crtc != crtc)
10221 continue;
10222
10223 if (!check_single_encoder_cloning(crtc, encoder))
10224 return false;
10225 }
10226
10227 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010228}
10229
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010230static bool check_digital_port_conflicts(struct drm_device *dev)
10231{
10232 struct intel_connector *connector;
10233 unsigned int used_ports = 0;
10234
10235 /*
10236 * Walk the connector list instead of the encoder
10237 * list to detect the problem on ddi platforms
10238 * where there's just one encoder per digital port.
10239 */
10240 list_for_each_entry(connector,
10241 &dev->mode_config.connector_list, base.head) {
10242 struct intel_encoder *encoder = connector->new_encoder;
10243
10244 if (!encoder)
10245 continue;
10246
10247 WARN_ON(!encoder->new_crtc);
10248
10249 switch (encoder->type) {
10250 unsigned int port_mask;
10251 case INTEL_OUTPUT_UNKNOWN:
10252 if (WARN_ON(!HAS_DDI(dev)))
10253 break;
10254 case INTEL_OUTPUT_DISPLAYPORT:
10255 case INTEL_OUTPUT_HDMI:
10256 case INTEL_OUTPUT_EDP:
10257 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10258
10259 /* the same port mustn't appear more than once */
10260 if (used_ports & port_mask)
10261 return false;
10262
10263 used_ports |= port_mask;
10264 default:
10265 break;
10266 }
10267 }
10268
10269 return true;
10270}
10271
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010272static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010273intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010274 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010275 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010276{
10277 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010278 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010279 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010280 int plane_bpp, ret = -EINVAL;
10281 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010282
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010283 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010284 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10285 return ERR_PTR(-EINVAL);
10286 }
10287
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010288 if (!check_digital_port_conflicts(dev)) {
10289 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10290 return ERR_PTR(-EINVAL);
10291 }
10292
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010293 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10294 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010295 return ERR_PTR(-ENOMEM);
10296
Matt Roper07878242015-02-25 11:43:26 -080010297 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010298 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10299 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010300
Daniel Vettere143a212013-07-04 12:01:15 +020010301 pipe_config->cpu_transcoder =
10302 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010303 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010304
Imre Deak2960bc92013-07-30 13:36:32 +030010305 /*
10306 * Sanitize sync polarity flags based on requested ones. If neither
10307 * positive or negative polarity is requested, treat this as meaning
10308 * negative polarity.
10309 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010310 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010311 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010312 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010313
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010314 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010315 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010316 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010317
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010318 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10319 * plane pixel format and any sink constraints into account. Returns the
10320 * source plane bpp so that dithering can be selected on mismatches
10321 * after encoders and crtc also have had their say. */
10322 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10323 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010324 if (plane_bpp < 0)
10325 goto fail;
10326
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010327 /*
10328 * Determine the real pipe dimensions. Note that stereo modes can
10329 * increase the actual pipe size due to the frame doubling and
10330 * insertion of additional space for blanks between the frame. This
10331 * is stored in the crtc timings. We use the requested mode to do this
10332 * computation to clearly distinguish it from the adjusted mode, which
10333 * can be changed by the connectors in the below retry loop.
10334 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010335 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010336 &pipe_config->pipe_src_w,
10337 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010338
Daniel Vettere29c22c2013-02-21 00:00:16 +010010339encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010340 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010341 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010342 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010343
Daniel Vetter135c81b2013-07-21 21:37:09 +020010344 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010345 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10346 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010347
Daniel Vetter7758a112012-07-08 19:40:39 +020010348 /* Pass our mode to the connectors and the CRTC to give them a chance to
10349 * adjust it according to limitations or connector properties, and also
10350 * a chance to reject the mode entirely.
10351 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010352 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010353
10354 if (&encoder->new_crtc->base != crtc)
10355 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010356
Daniel Vetterefea6e82013-07-21 21:36:59 +020010357 if (!(encoder->compute_config(encoder, pipe_config))) {
10358 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010359 goto fail;
10360 }
10361 }
10362
Daniel Vetterff9a6752013-06-01 17:16:21 +020010363 /* Set default port clock if not overwritten by the encoder. Needs to be
10364 * done afterwards in case the encoder adjusts the mode. */
10365 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010366 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010367 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010368
Daniel Vettera43f6e02013-06-07 23:10:32 +020010369 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010370 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010371 DRM_DEBUG_KMS("CRTC fixup failed\n");
10372 goto fail;
10373 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010374
10375 if (ret == RETRY) {
10376 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10377 ret = -EINVAL;
10378 goto fail;
10379 }
10380
10381 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10382 retry = false;
10383 goto encoder_retry;
10384 }
10385
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010386 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10387 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10388 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10389
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010390 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010391fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010392 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010393 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010394}
10395
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010396/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10397 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10398static void
10399intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10400 unsigned *prepare_pipes, unsigned *disable_pipes)
10401{
10402 struct intel_crtc *intel_crtc;
10403 struct drm_device *dev = crtc->dev;
10404 struct intel_encoder *encoder;
10405 struct intel_connector *connector;
10406 struct drm_crtc *tmp_crtc;
10407
10408 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10409
10410 /* Check which crtcs have changed outputs connected to them, these need
10411 * to be part of the prepare_pipes mask. We don't (yet) support global
10412 * modeset across multiple crtcs, so modeset_pipes will only have one
10413 * bit set at most. */
10414 list_for_each_entry(connector, &dev->mode_config.connector_list,
10415 base.head) {
10416 if (connector->base.encoder == &connector->new_encoder->base)
10417 continue;
10418
10419 if (connector->base.encoder) {
10420 tmp_crtc = connector->base.encoder->crtc;
10421
10422 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10423 }
10424
10425 if (connector->new_encoder)
10426 *prepare_pipes |=
10427 1 << connector->new_encoder->new_crtc->pipe;
10428 }
10429
Damien Lespiaub2784e12014-08-05 11:29:37 +010010430 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010431 if (encoder->base.crtc == &encoder->new_crtc->base)
10432 continue;
10433
10434 if (encoder->base.crtc) {
10435 tmp_crtc = encoder->base.crtc;
10436
10437 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10438 }
10439
10440 if (encoder->new_crtc)
10441 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10442 }
10443
Ville Syrjälä76688512014-01-10 11:28:06 +020010444 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010445 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010446 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010447 continue;
10448
Ville Syrjälä76688512014-01-10 11:28:06 +020010449 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010450 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010451 else
10452 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010453 }
10454
10455
10456 /* set_mode is also used to update properties on life display pipes. */
10457 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010458 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010459 *prepare_pipes |= 1 << intel_crtc->pipe;
10460
Daniel Vetterb6c51642013-04-12 18:48:43 +020010461 /*
10462 * For simplicity do a full modeset on any pipe where the output routing
10463 * changed. We could be more clever, but that would require us to be
10464 * more careful with calling the relevant encoder->mode_set functions.
10465 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010466 if (*prepare_pipes)
10467 *modeset_pipes = *prepare_pipes;
10468
10469 /* ... and mask these out. */
10470 *modeset_pipes &= ~(*disable_pipes);
10471 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010472
10473 /*
10474 * HACK: We don't (yet) fully support global modesets. intel_set_config
10475 * obies this rule, but the modeset restore mode of
10476 * intel_modeset_setup_hw_state does not.
10477 */
10478 *modeset_pipes &= 1 << intel_crtc->pipe;
10479 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010480
10481 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10482 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010483}
10484
Daniel Vetterea9d7582012-07-10 10:42:52 +020010485static bool intel_crtc_in_use(struct drm_crtc *crtc)
10486{
10487 struct drm_encoder *encoder;
10488 struct drm_device *dev = crtc->dev;
10489
10490 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10491 if (encoder->crtc == crtc)
10492 return true;
10493
10494 return false;
10495}
10496
10497static void
10498intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10499{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010500 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010501 struct intel_encoder *intel_encoder;
10502 struct intel_crtc *intel_crtc;
10503 struct drm_connector *connector;
10504
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010505 intel_shared_dpll_commit(dev_priv);
10506
Damien Lespiaub2784e12014-08-05 11:29:37 +010010507 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010508 if (!intel_encoder->base.crtc)
10509 continue;
10510
10511 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10512
10513 if (prepare_pipes & (1 << intel_crtc->pipe))
10514 intel_encoder->connectors_active = false;
10515 }
10516
10517 intel_modeset_commit_output_state(dev);
10518
Ville Syrjälä76688512014-01-10 11:28:06 +020010519 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010520 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010521 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010522 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010523 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010524 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010525 }
10526
10527 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10528 if (!connector->encoder || !connector->encoder->crtc)
10529 continue;
10530
10531 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10532
10533 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010534 struct drm_property *dpms_property =
10535 dev->mode_config.dpms_property;
10536
Daniel Vetterea9d7582012-07-10 10:42:52 +020010537 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010538 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010539 dpms_property,
10540 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010541
10542 intel_encoder = to_intel_encoder(connector->encoder);
10543 intel_encoder->connectors_active = true;
10544 }
10545 }
10546
10547}
10548
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010549static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010550{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010551 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010552
10553 if (clock1 == clock2)
10554 return true;
10555
10556 if (!clock1 || !clock2)
10557 return false;
10558
10559 diff = abs(clock1 - clock2);
10560
10561 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10562 return true;
10563
10564 return false;
10565}
10566
Daniel Vetter25c5b262012-07-08 22:08:04 +020010567#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10568 list_for_each_entry((intel_crtc), \
10569 &(dev)->mode_config.crtc_list, \
10570 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010571 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010572
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010573static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010574intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010575 struct intel_crtc_state *current_config,
10576 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010577{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010578#define PIPE_CONF_CHECK_X(name) \
10579 if (current_config->name != pipe_config->name) { \
10580 DRM_ERROR("mismatch in " #name " " \
10581 "(expected 0x%08x, found 0x%08x)\n", \
10582 current_config->name, \
10583 pipe_config->name); \
10584 return false; \
10585 }
10586
Daniel Vetter08a24032013-04-19 11:25:34 +020010587#define PIPE_CONF_CHECK_I(name) \
10588 if (current_config->name != pipe_config->name) { \
10589 DRM_ERROR("mismatch in " #name " " \
10590 "(expected %i, found %i)\n", \
10591 current_config->name, \
10592 pipe_config->name); \
10593 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010594 }
10595
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010596/* This is required for BDW+ where there is only one set of registers for
10597 * switching between high and low RR.
10598 * This macro can be used whenever a comparison has to be made between one
10599 * hw state and multiple sw state variables.
10600 */
10601#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10602 if ((current_config->name != pipe_config->name) && \
10603 (current_config->alt_name != pipe_config->name)) { \
10604 DRM_ERROR("mismatch in " #name " " \
10605 "(expected %i or %i, found %i)\n", \
10606 current_config->name, \
10607 current_config->alt_name, \
10608 pipe_config->name); \
10609 return false; \
10610 }
10611
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010612#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10613 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010614 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010615 "(expected %i, found %i)\n", \
10616 current_config->name & (mask), \
10617 pipe_config->name & (mask)); \
10618 return false; \
10619 }
10620
Ville Syrjälä5e550652013-09-06 23:29:07 +030010621#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10622 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10623 DRM_ERROR("mismatch in " #name " " \
10624 "(expected %i, found %i)\n", \
10625 current_config->name, \
10626 pipe_config->name); \
10627 return false; \
10628 }
10629
Daniel Vetterbb760062013-06-06 14:55:52 +020010630#define PIPE_CONF_QUIRK(quirk) \
10631 ((current_config->quirks | pipe_config->quirks) & (quirk))
10632
Daniel Vettereccb1402013-05-22 00:50:22 +020010633 PIPE_CONF_CHECK_I(cpu_transcoder);
10634
Daniel Vetter08a24032013-04-19 11:25:34 +020010635 PIPE_CONF_CHECK_I(has_pch_encoder);
10636 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010637 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10638 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10639 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10640 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10641 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010642
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010643 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010644
10645 if (INTEL_INFO(dev)->gen < 8) {
10646 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10647 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10648 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10649 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10650 PIPE_CONF_CHECK_I(dp_m_n.tu);
10651
10652 if (current_config->has_drrs) {
10653 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10654 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10655 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10656 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10657 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10658 }
10659 } else {
10660 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10661 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10662 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10663 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10664 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10665 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010666
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010667 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10668 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10669 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10670 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10671 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10672 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010673
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010674 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10675 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10676 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10677 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10678 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10679 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010680
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010681 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010682 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010683 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10684 IS_VALLEYVIEW(dev))
10685 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010686 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010687
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010688 PIPE_CONF_CHECK_I(has_audio);
10689
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010690 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010691 DRM_MODE_FLAG_INTERLACE);
10692
Daniel Vetterbb760062013-06-06 14:55:52 +020010693 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010694 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010695 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010696 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010697 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010698 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010699 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010700 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010701 DRM_MODE_FLAG_NVSYNC);
10702 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010703
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010704 PIPE_CONF_CHECK_I(pipe_src_w);
10705 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010706
Daniel Vetter99535992014-04-13 12:00:33 +020010707 /*
10708 * FIXME: BIOS likes to set up a cloned config with lvds+external
10709 * screen. Since we don't yet re-compute the pipe config when moving
10710 * just the lvds port away to another pipe the sw tracking won't match.
10711 *
10712 * Proper atomic modesets with recomputed global state will fix this.
10713 * Until then just don't check gmch state for inherited modes.
10714 */
10715 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10716 PIPE_CONF_CHECK_I(gmch_pfit.control);
10717 /* pfit ratios are autocomputed by the hw on gen4+ */
10718 if (INTEL_INFO(dev)->gen < 4)
10719 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10720 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10721 }
10722
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010723 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10724 if (current_config->pch_pfit.enabled) {
10725 PIPE_CONF_CHECK_I(pch_pfit.pos);
10726 PIPE_CONF_CHECK_I(pch_pfit.size);
10727 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010728
Jesse Barnese59150d2014-01-07 13:30:45 -080010729 /* BDW+ don't expose a synchronous way to read the state */
10730 if (IS_HASWELL(dev))
10731 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010732
Ville Syrjälä282740f2013-09-04 18:30:03 +030010733 PIPE_CONF_CHECK_I(double_wide);
10734
Daniel Vetter26804af2014-06-25 22:01:55 +030010735 PIPE_CONF_CHECK_X(ddi_pll_sel);
10736
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010737 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010738 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010739 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010740 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10741 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010742 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010743 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10744 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10745 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010746
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010747 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10748 PIPE_CONF_CHECK_I(pipe_bpp);
10749
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010750 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010751 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010752
Daniel Vetter66e985c2013-06-05 13:34:20 +020010753#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010754#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010755#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010756#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010757#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010758#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010759
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010760 return true;
10761}
10762
Damien Lespiau08db6652014-11-04 17:06:52 +000010763static void check_wm_state(struct drm_device *dev)
10764{
10765 struct drm_i915_private *dev_priv = dev->dev_private;
10766 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10767 struct intel_crtc *intel_crtc;
10768 int plane;
10769
10770 if (INTEL_INFO(dev)->gen < 9)
10771 return;
10772
10773 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10774 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10775
10776 for_each_intel_crtc(dev, intel_crtc) {
10777 struct skl_ddb_entry *hw_entry, *sw_entry;
10778 const enum pipe pipe = intel_crtc->pipe;
10779
10780 if (!intel_crtc->active)
10781 continue;
10782
10783 /* planes */
10784 for_each_plane(pipe, plane) {
10785 hw_entry = &hw_ddb.plane[pipe][plane];
10786 sw_entry = &sw_ddb->plane[pipe][plane];
10787
10788 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10789 continue;
10790
10791 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10792 "(expected (%u,%u), found (%u,%u))\n",
10793 pipe_name(pipe), plane + 1,
10794 sw_entry->start, sw_entry->end,
10795 hw_entry->start, hw_entry->end);
10796 }
10797
10798 /* cursor */
10799 hw_entry = &hw_ddb.cursor[pipe];
10800 sw_entry = &sw_ddb->cursor[pipe];
10801
10802 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10803 continue;
10804
10805 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10806 "(expected (%u,%u), found (%u,%u))\n",
10807 pipe_name(pipe),
10808 sw_entry->start, sw_entry->end,
10809 hw_entry->start, hw_entry->end);
10810 }
10811}
10812
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010813static void
10814check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010815{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010816 struct intel_connector *connector;
10817
10818 list_for_each_entry(connector, &dev->mode_config.connector_list,
10819 base.head) {
10820 /* This also checks the encoder/connector hw state with the
10821 * ->get_hw_state callbacks. */
10822 intel_connector_check_state(connector);
10823
Rob Clarke2c719b2014-12-15 13:56:32 -050010824 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010825 "connector's staged encoder doesn't match current encoder\n");
10826 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010827}
10828
10829static void
10830check_encoder_state(struct drm_device *dev)
10831{
10832 struct intel_encoder *encoder;
10833 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010834
Damien Lespiaub2784e12014-08-05 11:29:37 +010010835 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010836 bool enabled = false;
10837 bool active = false;
10838 enum pipe pipe, tracked_pipe;
10839
10840 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10841 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010842 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010843
Rob Clarke2c719b2014-12-15 13:56:32 -050010844 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010845 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010846 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010847 "encoder's active_connectors set, but no crtc\n");
10848
10849 list_for_each_entry(connector, &dev->mode_config.connector_list,
10850 base.head) {
10851 if (connector->base.encoder != &encoder->base)
10852 continue;
10853 enabled = true;
10854 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10855 active = true;
10856 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010857 /*
10858 * for MST connectors if we unplug the connector is gone
10859 * away but the encoder is still connected to a crtc
10860 * until a modeset happens in response to the hotplug.
10861 */
10862 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10863 continue;
10864
Rob Clarke2c719b2014-12-15 13:56:32 -050010865 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010866 "encoder's enabled state mismatch "
10867 "(expected %i, found %i)\n",
10868 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010869 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010870 "active encoder with no crtc\n");
10871
Rob Clarke2c719b2014-12-15 13:56:32 -050010872 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010873 "encoder's computed active state doesn't match tracked active state "
10874 "(expected %i, found %i)\n", active, encoder->connectors_active);
10875
10876 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010877 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010878 "encoder's hw state doesn't match sw tracking "
10879 "(expected %i, found %i)\n",
10880 encoder->connectors_active, active);
10881
10882 if (!encoder->base.crtc)
10883 continue;
10884
10885 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010886 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010887 "active encoder's pipe doesn't match"
10888 "(expected %i, found %i)\n",
10889 tracked_pipe, pipe);
10890
10891 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010892}
10893
10894static void
10895check_crtc_state(struct drm_device *dev)
10896{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010897 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010898 struct intel_crtc *crtc;
10899 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010900 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010901
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010902 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010903 bool enabled = false;
10904 bool active = false;
10905
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010906 memset(&pipe_config, 0, sizeof(pipe_config));
10907
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010908 DRM_DEBUG_KMS("[CRTC:%d]\n",
10909 crtc->base.base.id);
10910
Matt Roper83d65732015-02-25 13:12:16 -080010911 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010912 "active crtc, but not enabled in sw tracking\n");
10913
Damien Lespiaub2784e12014-08-05 11:29:37 +010010914 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010915 if (encoder->base.crtc != &crtc->base)
10916 continue;
10917 enabled = true;
10918 if (encoder->connectors_active)
10919 active = true;
10920 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010921
Rob Clarke2c719b2014-12-15 13:56:32 -050010922 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010923 "crtc's computed active state doesn't match tracked active state "
10924 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080010925 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010926 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080010927 "(expected %i, found %i)\n", enabled,
10928 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010929
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010930 active = dev_priv->display.get_pipe_config(crtc,
10931 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010932
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010933 /* hw state is inconsistent with the pipe quirk */
10934 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10935 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010936 active = crtc->active;
10937
Damien Lespiaub2784e12014-08-05 11:29:37 +010010938 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010939 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010940 if (encoder->base.crtc != &crtc->base)
10941 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010942 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010943 encoder->get_config(encoder, &pipe_config);
10944 }
10945
Rob Clarke2c719b2014-12-15 13:56:32 -050010946 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010947 "crtc active state doesn't match with hw state "
10948 "(expected %i, found %i)\n", crtc->active, active);
10949
Daniel Vetterc0b03412013-05-28 12:05:54 +020010950 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010951 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010952 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010953 intel_dump_pipe_config(crtc, &pipe_config,
10954 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010955 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010956 "[sw state]");
10957 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010958 }
10959}
10960
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010961static void
10962check_shared_dpll_state(struct drm_device *dev)
10963{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010964 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010965 struct intel_crtc *crtc;
10966 struct intel_dpll_hw_state dpll_hw_state;
10967 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010968
10969 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10970 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10971 int enabled_crtcs = 0, active_crtcs = 0;
10972 bool active;
10973
10974 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10975
10976 DRM_DEBUG_KMS("%s\n", pll->name);
10977
10978 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10979
Rob Clarke2c719b2014-12-15 13:56:32 -050010980 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010981 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010982 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010983 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010984 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010985 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010986 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010987 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010988 "pll on state mismatch (expected %i, found %i)\n",
10989 pll->on, active);
10990
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010991 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010992 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020010993 enabled_crtcs++;
10994 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10995 active_crtcs++;
10996 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010997 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010998 "pll active crtcs mismatch (expected %i, found %i)\n",
10999 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011000 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011001 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011002 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011003
Rob Clarke2c719b2014-12-15 13:56:32 -050011004 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011005 sizeof(dpll_hw_state)),
11006 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011007 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011008}
11009
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011010void
11011intel_modeset_check_state(struct drm_device *dev)
11012{
Damien Lespiau08db6652014-11-04 17:06:52 +000011013 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011014 check_connector_state(dev);
11015 check_encoder_state(dev);
11016 check_crtc_state(dev);
11017 check_shared_dpll_state(dev);
11018}
11019
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011020void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011021 int dotclock)
11022{
11023 /*
11024 * FDI already provided one idea for the dotclock.
11025 * Yell if the encoder disagrees.
11026 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011027 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011028 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011029 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011030}
11031
Ville Syrjälä80715b22014-05-15 20:23:23 +030011032static void update_scanline_offset(struct intel_crtc *crtc)
11033{
11034 struct drm_device *dev = crtc->base.dev;
11035
11036 /*
11037 * The scanline counter increments at the leading edge of hsync.
11038 *
11039 * On most platforms it starts counting from vtotal-1 on the
11040 * first active line. That means the scanline counter value is
11041 * always one less than what we would expect. Ie. just after
11042 * start of vblank, which also occurs at start of hsync (on the
11043 * last active line), the scanline counter will read vblank_start-1.
11044 *
11045 * On gen2 the scanline counter starts counting from 1 instead
11046 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11047 * to keep the value positive), instead of adding one.
11048 *
11049 * On HSW+ the behaviour of the scanline counter depends on the output
11050 * type. For DP ports it behaves like most other platforms, but on HDMI
11051 * there's an extra 1 line difference. So we need to add two instead of
11052 * one to the value.
11053 */
11054 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011055 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011056 int vtotal;
11057
11058 vtotal = mode->crtc_vtotal;
11059 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11060 vtotal /= 2;
11061
11062 crtc->scanline_offset = vtotal - 1;
11063 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011064 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011065 crtc->scanline_offset = 2;
11066 } else
11067 crtc->scanline_offset = 1;
11068}
11069
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011070static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011071intel_modeset_compute_config(struct drm_crtc *crtc,
11072 struct drm_display_mode *mode,
11073 struct drm_framebuffer *fb,
11074 unsigned *modeset_pipes,
11075 unsigned *prepare_pipes,
11076 unsigned *disable_pipes)
11077{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011078 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011079
11080 intel_modeset_affected_pipes(crtc, modeset_pipes,
11081 prepare_pipes, disable_pipes);
11082
11083 if ((*modeset_pipes) == 0)
11084 goto out;
11085
11086 /*
11087 * Note this needs changes when we start tracking multiple modes
11088 * and crtcs. At that point we'll need to compute the whole config
11089 * (i.e. one pipe_config for each crtc) rather than just the one
11090 * for this crtc.
11091 */
11092 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11093 if (IS_ERR(pipe_config)) {
11094 goto out;
11095 }
11096 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11097 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011098
11099out:
11100 return pipe_config;
11101}
11102
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011103static int __intel_set_mode_setup_plls(struct drm_device *dev,
11104 unsigned modeset_pipes,
11105 unsigned disable_pipes)
11106{
11107 struct drm_i915_private *dev_priv = to_i915(dev);
11108 unsigned clear_pipes = modeset_pipes | disable_pipes;
11109 struct intel_crtc *intel_crtc;
11110 int ret = 0;
11111
11112 if (!dev_priv->display.crtc_compute_clock)
11113 return 0;
11114
11115 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11116 if (ret)
11117 goto done;
11118
11119 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11120 struct intel_crtc_state *state = intel_crtc->new_config;
11121 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11122 state);
11123 if (ret) {
11124 intel_shared_dpll_abort_config(dev_priv);
11125 goto done;
11126 }
11127 }
11128
11129done:
11130 return ret;
11131}
11132
Daniel Vetterf30da182013-04-11 20:22:50 +020011133static int __intel_set_mode(struct drm_crtc *crtc,
11134 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011135 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011136 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011137 unsigned modeset_pipes,
11138 unsigned prepare_pipes,
11139 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011140{
11141 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011142 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011143 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011144 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011145 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011146
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011147 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011148 if (!saved_mode)
11149 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011150
Tim Gardner3ac18232012-12-07 07:54:26 -070011151 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011152
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011153 if (modeset_pipes)
11154 to_intel_crtc(crtc)->new_config = pipe_config;
11155
Jesse Barnes30a970c2013-11-04 13:48:12 -080011156 /*
11157 * See if the config requires any additional preparation, e.g.
11158 * to adjust global state with pipes off. We need to do this
11159 * here so we can get the modeset_pipe updated config for the new
11160 * mode set on this crtc. For other crtcs we need to use the
11161 * adjusted_mode bits in the crtc directly.
11162 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011163 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011164 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011165
Ville Syrjäläc164f832013-11-05 22:34:12 +020011166 /* may have added more to prepare_pipes than we should */
11167 prepare_pipes &= ~disable_pipes;
11168 }
11169
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011170 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11171 if (ret)
11172 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011173
Daniel Vetter460da9162013-03-27 00:44:51 +010011174 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11175 intel_crtc_disable(&intel_crtc->base);
11176
Daniel Vetterea9d7582012-07-10 10:42:52 +020011177 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011178 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011179 dev_priv->display.crtc_disable(&intel_crtc->base);
11180 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011181
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011182 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11183 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011184 *
11185 * Note we'll need to fix this up when we start tracking multiple
11186 * pipes; here we assume a single modeset_pipe and only track the
11187 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011188 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011189 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011190 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011191 /* mode_set/enable/disable functions rely on a correct pipe
11192 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011193 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011194
11195 /*
11196 * Calculate and store various constants which
11197 * are later needed by vblank and swap-completion
11198 * timestamping. They are derived from true hwmode.
11199 */
11200 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011201 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011202 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011203
Daniel Vetterea9d7582012-07-10 10:42:52 +020011204 /* Only after disabling all output pipelines that will be changed can we
11205 * update the the output configuration. */
11206 intel_modeset_update_state(dev, prepare_pipes);
11207
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011208 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011209
Daniel Vettera6778b32012-07-02 09:56:42 +020011210 /* Set up the DPLL and any encoders state that needs to adjust or depend
11211 * on the DPLL.
11212 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011213 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011214 struct drm_plane *primary = intel_crtc->base.primary;
11215 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011216
Gustavo Padovan455a6802014-12-01 15:40:11 -080011217 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11218 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11219 fb, 0, 0,
11220 hdisplay, vdisplay,
11221 x << 16, y << 16,
11222 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011223 }
11224
11225 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011226 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11227 update_scanline_offset(intel_crtc);
11228
Daniel Vetter25c5b262012-07-08 22:08:04 +020011229 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011230 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011231
Daniel Vettera6778b32012-07-02 09:56:42 +020011232 /* FIXME: add subpixel order */
11233done:
Matt Roper83d65732015-02-25 13:12:16 -080011234 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011235 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011236
Tim Gardner3ac18232012-12-07 07:54:26 -070011237 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011238 return ret;
11239}
11240
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011241static int intel_set_mode_pipes(struct drm_crtc *crtc,
11242 struct drm_display_mode *mode,
11243 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011244 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011245 unsigned modeset_pipes,
11246 unsigned prepare_pipes,
11247 unsigned disable_pipes)
11248{
11249 int ret;
11250
11251 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11252 prepare_pipes, disable_pipes);
11253
11254 if (ret == 0)
11255 intel_modeset_check_state(crtc->dev);
11256
11257 return ret;
11258}
11259
Damien Lespiaue7457a92013-08-08 22:28:59 +010011260static int intel_set_mode(struct drm_crtc *crtc,
11261 struct drm_display_mode *mode,
11262 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011263{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011264 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011265 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011266
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011267 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11268 &modeset_pipes,
11269 &prepare_pipes,
11270 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011271
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011272 if (IS_ERR(pipe_config))
11273 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011274
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011275 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11276 modeset_pipes, prepare_pipes,
11277 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011278}
11279
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011280void intel_crtc_restore_mode(struct drm_crtc *crtc)
11281{
Matt Roperf4510a22014-04-01 15:22:40 -070011282 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011283}
11284
Daniel Vetter25c5b262012-07-08 22:08:04 +020011285#undef for_each_intel_crtc_masked
11286
Daniel Vetterd9e55602012-07-04 22:16:09 +020011287static void intel_set_config_free(struct intel_set_config *config)
11288{
11289 if (!config)
11290 return;
11291
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011292 kfree(config->save_connector_encoders);
11293 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011294 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011295 kfree(config);
11296}
11297
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011298static int intel_set_config_save_state(struct drm_device *dev,
11299 struct intel_set_config *config)
11300{
Ville Syrjälä76688512014-01-10 11:28:06 +020011301 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011302 struct drm_encoder *encoder;
11303 struct drm_connector *connector;
11304 int count;
11305
Ville Syrjälä76688512014-01-10 11:28:06 +020011306 config->save_crtc_enabled =
11307 kcalloc(dev->mode_config.num_crtc,
11308 sizeof(bool), GFP_KERNEL);
11309 if (!config->save_crtc_enabled)
11310 return -ENOMEM;
11311
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011312 config->save_encoder_crtcs =
11313 kcalloc(dev->mode_config.num_encoder,
11314 sizeof(struct drm_crtc *), GFP_KERNEL);
11315 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011316 return -ENOMEM;
11317
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011318 config->save_connector_encoders =
11319 kcalloc(dev->mode_config.num_connector,
11320 sizeof(struct drm_encoder *), GFP_KERNEL);
11321 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011322 return -ENOMEM;
11323
11324 /* Copy data. Note that driver private data is not affected.
11325 * Should anything bad happen only the expected state is
11326 * restored, not the drivers personal bookkeeping.
11327 */
11328 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011329 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011330 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011331 }
11332
11333 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011334 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011335 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011336 }
11337
11338 count = 0;
11339 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011340 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011341 }
11342
11343 return 0;
11344}
11345
11346static void intel_set_config_restore_state(struct drm_device *dev,
11347 struct intel_set_config *config)
11348{
Ville Syrjälä76688512014-01-10 11:28:06 +020011349 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011350 struct intel_encoder *encoder;
11351 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011352 int count;
11353
11354 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011355 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011356 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011357
11358 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011359 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011360 else
11361 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011362 }
11363
11364 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011365 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011366 encoder->new_crtc =
11367 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011368 }
11369
11370 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011371 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11372 connector->new_encoder =
11373 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011374 }
11375}
11376
Imre Deake3de42b2013-05-03 19:44:07 +020011377static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011378is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011379{
11380 int i;
11381
Chris Wilson2e57f472013-07-17 12:14:40 +010011382 if (set->num_connectors == 0)
11383 return false;
11384
11385 if (WARN_ON(set->connectors == NULL))
11386 return false;
11387
11388 for (i = 0; i < set->num_connectors; i++)
11389 if (set->connectors[i]->encoder &&
11390 set->connectors[i]->encoder->crtc == set->crtc &&
11391 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011392 return true;
11393
11394 return false;
11395}
11396
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011397static void
11398intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11399 struct intel_set_config *config)
11400{
11401
11402 /* We should be able to check here if the fb has the same properties
11403 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011404 if (is_crtc_connector_off(set)) {
11405 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011406 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011407 /*
11408 * If we have no fb, we can only flip as long as the crtc is
11409 * active, otherwise we need a full mode set. The crtc may
11410 * be active if we've only disabled the primary plane, or
11411 * in fastboot situations.
11412 */
Matt Roperf4510a22014-04-01 15:22:40 -070011413 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011414 struct intel_crtc *intel_crtc =
11415 to_intel_crtc(set->crtc);
11416
Matt Roper3b150f02014-05-29 08:06:53 -070011417 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011418 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11419 config->fb_changed = true;
11420 } else {
11421 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11422 config->mode_changed = true;
11423 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011424 } else if (set->fb == NULL) {
11425 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011426 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011427 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011428 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011429 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011430 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011431 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011432 }
11433
Daniel Vetter835c5872012-07-10 18:11:08 +020011434 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011435 config->fb_changed = true;
11436
11437 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11438 DRM_DEBUG_KMS("modes are different, full mode set\n");
11439 drm_mode_debug_printmodeline(&set->crtc->mode);
11440 drm_mode_debug_printmodeline(set->mode);
11441 config->mode_changed = true;
11442 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011443
11444 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11445 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011446}
11447
Daniel Vetter2e431052012-07-04 22:42:15 +020011448static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011449intel_modeset_stage_output_state(struct drm_device *dev,
11450 struct drm_mode_set *set,
11451 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011452{
Daniel Vetter9a935852012-07-05 22:34:27 +020011453 struct intel_connector *connector;
11454 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011455 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011456 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011457
Damien Lespiau9abdda72013-02-13 13:29:23 +000011458 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011459 * of connectors. For paranoia, double-check this. */
11460 WARN_ON(!set->fb && (set->num_connectors != 0));
11461 WARN_ON(set->fb && (set->num_connectors == 0));
11462
Daniel Vetter9a935852012-07-05 22:34:27 +020011463 list_for_each_entry(connector, &dev->mode_config.connector_list,
11464 base.head) {
11465 /* Otherwise traverse passed in connector list and get encoders
11466 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011467 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011468 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011469 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011470 break;
11471 }
11472 }
11473
Daniel Vetter9a935852012-07-05 22:34:27 +020011474 /* If we disable the crtc, disable all its connectors. Also, if
11475 * the connector is on the changing crtc but not on the new
11476 * connector list, disable it. */
11477 if ((!set->fb || ro == set->num_connectors) &&
11478 connector->base.encoder &&
11479 connector->base.encoder->crtc == set->crtc) {
11480 connector->new_encoder = NULL;
11481
11482 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11483 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011484 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011485 }
11486
11487
11488 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011489 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011490 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011491 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011492 }
11493 /* connector->new_encoder is now updated for all connectors. */
11494
11495 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011496 list_for_each_entry(connector, &dev->mode_config.connector_list,
11497 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011498 struct drm_crtc *new_crtc;
11499
Daniel Vetter9a935852012-07-05 22:34:27 +020011500 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011501 continue;
11502
Daniel Vetter9a935852012-07-05 22:34:27 +020011503 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011504
11505 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011506 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011507 new_crtc = set->crtc;
11508 }
11509
11510 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011511 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11512 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011513 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011514 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011515 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011516
11517 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11518 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011519 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011520 new_crtc->base.id);
11521 }
11522
11523 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011524 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011525 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011526 list_for_each_entry(connector,
11527 &dev->mode_config.connector_list,
11528 base.head) {
11529 if (connector->new_encoder == encoder) {
11530 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011531 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011532 }
11533 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011534
11535 if (num_connectors == 0)
11536 encoder->new_crtc = NULL;
11537 else if (num_connectors > 1)
11538 return -EINVAL;
11539
Daniel Vetter9a935852012-07-05 22:34:27 +020011540 /* Only now check for crtc changes so we don't miss encoders
11541 * that will be disabled. */
11542 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011543 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011544 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011545 }
11546 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011547 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011548 list_for_each_entry(connector, &dev->mode_config.connector_list,
11549 base.head) {
11550 if (connector->new_encoder)
11551 if (connector->new_encoder != connector->encoder)
11552 connector->encoder = connector->new_encoder;
11553 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011554 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011555 crtc->new_enabled = false;
11556
Damien Lespiaub2784e12014-08-05 11:29:37 +010011557 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011558 if (encoder->new_crtc == crtc) {
11559 crtc->new_enabled = true;
11560 break;
11561 }
11562 }
11563
Matt Roper83d65732015-02-25 13:12:16 -080011564 if (crtc->new_enabled != crtc->base.state->enable) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011565 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11566 crtc->new_enabled ? "en" : "dis");
11567 config->mode_changed = true;
11568 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011569
11570 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011571 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011572 else
11573 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011574 }
11575
Daniel Vetter2e431052012-07-04 22:42:15 +020011576 return 0;
11577}
11578
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011579static void disable_crtc_nofb(struct intel_crtc *crtc)
11580{
11581 struct drm_device *dev = crtc->base.dev;
11582 struct intel_encoder *encoder;
11583 struct intel_connector *connector;
11584
11585 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11586 pipe_name(crtc->pipe));
11587
11588 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11589 if (connector->new_encoder &&
11590 connector->new_encoder->new_crtc == crtc)
11591 connector->new_encoder = NULL;
11592 }
11593
Damien Lespiaub2784e12014-08-05 11:29:37 +010011594 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011595 if (encoder->new_crtc == crtc)
11596 encoder->new_crtc = NULL;
11597 }
11598
11599 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011600 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011601}
11602
Daniel Vetter2e431052012-07-04 22:42:15 +020011603static int intel_crtc_set_config(struct drm_mode_set *set)
11604{
11605 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011606 struct drm_mode_set save_set;
11607 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011608 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011609 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011610 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011611
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011612 BUG_ON(!set);
11613 BUG_ON(!set->crtc);
11614 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011615
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011616 /* Enforce sane interface api - has been abused by the fb helper. */
11617 BUG_ON(!set->mode && set->fb);
11618 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011619
Daniel Vetter2e431052012-07-04 22:42:15 +020011620 if (set->fb) {
11621 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11622 set->crtc->base.id, set->fb->base.id,
11623 (int)set->num_connectors, set->x, set->y);
11624 } else {
11625 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011626 }
11627
11628 dev = set->crtc->dev;
11629
11630 ret = -ENOMEM;
11631 config = kzalloc(sizeof(*config), GFP_KERNEL);
11632 if (!config)
11633 goto out_config;
11634
11635 ret = intel_set_config_save_state(dev, config);
11636 if (ret)
11637 goto out_config;
11638
11639 save_set.crtc = set->crtc;
11640 save_set.mode = &set->crtc->mode;
11641 save_set.x = set->crtc->x;
11642 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011643 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011644
11645 /* Compute whether we need a full modeset, only an fb base update or no
11646 * change at all. In the future we might also check whether only the
11647 * mode changed, e.g. for LVDS where we only change the panel fitter in
11648 * such cases. */
11649 intel_set_config_compute_mode_changes(set, config);
11650
Daniel Vetter9a935852012-07-05 22:34:27 +020011651 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011652 if (ret)
11653 goto fail;
11654
Jesse Barnes50f52752014-11-07 13:11:00 -080011655 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11656 set->fb,
11657 &modeset_pipes,
11658 &prepare_pipes,
11659 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011660 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011661 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011662 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011663 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011664 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011665 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011666 config->mode_changed = true;
11667
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011668 /*
11669 * Note we have an issue here with infoframes: current code
11670 * only updates them on the full mode set path per hw
11671 * requirements. So here we should be checking for any
11672 * required changes and forcing a mode set.
11673 */
Jesse Barnes20664592014-11-05 14:26:09 -080011674 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011675
11676 /* set_mode will free it in the mode_changed case */
11677 if (!config->mode_changed)
11678 kfree(pipe_config);
11679
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011680 intel_update_pipe_size(to_intel_crtc(set->crtc));
11681
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011682 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011683 ret = intel_set_mode_pipes(set->crtc, set->mode,
11684 set->x, set->y, set->fb, pipe_config,
11685 modeset_pipes, prepare_pipes,
11686 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011687 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011688 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011689 struct drm_plane *primary = set->crtc->primary;
11690 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011691
Gustavo Padovan455a6802014-12-01 15:40:11 -080011692 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11693 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11694 0, 0, hdisplay, vdisplay,
11695 set->x << 16, set->y << 16,
11696 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011697
11698 /*
11699 * We need to make sure the primary plane is re-enabled if it
11700 * has previously been turned off.
11701 */
11702 if (!intel_crtc->primary_enabled && ret == 0) {
11703 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011704 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011705 }
11706
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011707 /*
11708 * In the fastboot case this may be our only check of the
11709 * state after boot. It would be better to only do it on
11710 * the first update, but we don't have a nice way of doing that
11711 * (and really, set_config isn't used much for high freq page
11712 * flipping, so increasing its cost here shouldn't be a big
11713 * deal).
11714 */
Jani Nikulad330a952014-01-21 11:24:25 +020011715 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011716 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011717 }
11718
Chris Wilson2d05eae2013-05-03 17:36:25 +010011719 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011720 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11721 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011722fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011723 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011724
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011725 /*
11726 * HACK: if the pipe was on, but we didn't have a framebuffer,
11727 * force the pipe off to avoid oopsing in the modeset code
11728 * due to fb==NULL. This should only happen during boot since
11729 * we don't yet reconstruct the FB from the hardware state.
11730 */
11731 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11732 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11733
Chris Wilson2d05eae2013-05-03 17:36:25 +010011734 /* Try to restore the config */
11735 if (config->mode_changed &&
11736 intel_set_mode(save_set.crtc, save_set.mode,
11737 save_set.x, save_set.y, save_set.fb))
11738 DRM_ERROR("failed to restore config after modeset failure\n");
11739 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011740
Daniel Vetterd9e55602012-07-04 22:16:09 +020011741out_config:
11742 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011743 return ret;
11744}
11745
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011746static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011747 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011748 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011749 .destroy = intel_crtc_destroy,
11750 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011751 .atomic_duplicate_state = intel_crtc_duplicate_state,
11752 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011753};
11754
Daniel Vetter53589012013-06-05 13:34:16 +020011755static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11756 struct intel_shared_dpll *pll,
11757 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011758{
Daniel Vetter53589012013-06-05 13:34:16 +020011759 uint32_t val;
11760
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011761 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011762 return false;
11763
Daniel Vetter53589012013-06-05 13:34:16 +020011764 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011765 hw_state->dpll = val;
11766 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11767 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011768
11769 return val & DPLL_VCO_ENABLE;
11770}
11771
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011772static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11773 struct intel_shared_dpll *pll)
11774{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011775 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11776 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011777}
11778
Daniel Vettere7b903d2013-06-05 13:34:14 +020011779static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11780 struct intel_shared_dpll *pll)
11781{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011782 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011783 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011784
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011785 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011786
11787 /* Wait for the clocks to stabilize. */
11788 POSTING_READ(PCH_DPLL(pll->id));
11789 udelay(150);
11790
11791 /* The pixel multiplier can only be updated once the
11792 * DPLL is enabled and the clocks are stable.
11793 *
11794 * So write it again.
11795 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011796 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011797 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011798 udelay(200);
11799}
11800
11801static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11802 struct intel_shared_dpll *pll)
11803{
11804 struct drm_device *dev = dev_priv->dev;
11805 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011806
11807 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011808 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011809 if (intel_crtc_to_shared_dpll(crtc) == pll)
11810 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11811 }
11812
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011813 I915_WRITE(PCH_DPLL(pll->id), 0);
11814 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011815 udelay(200);
11816}
11817
Daniel Vetter46edb022013-06-05 13:34:12 +020011818static char *ibx_pch_dpll_names[] = {
11819 "PCH DPLL A",
11820 "PCH DPLL B",
11821};
11822
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011823static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011824{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011825 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011826 int i;
11827
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011828 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011829
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011830 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011831 dev_priv->shared_dplls[i].id = i;
11832 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011833 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011834 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11835 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011836 dev_priv->shared_dplls[i].get_hw_state =
11837 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011838 }
11839}
11840
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011841static void intel_shared_dpll_init(struct drm_device *dev)
11842{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011843 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011844
Daniel Vetter9cd86932014-06-25 22:01:57 +030011845 if (HAS_DDI(dev))
11846 intel_ddi_pll_init(dev);
11847 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011848 ibx_pch_dpll_init(dev);
11849 else
11850 dev_priv->num_shared_dpll = 0;
11851
11852 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011853}
11854
Matt Roper6beb8c232014-12-01 15:40:14 -080011855/**
11856 * intel_prepare_plane_fb - Prepare fb for usage on plane
11857 * @plane: drm plane to prepare for
11858 * @fb: framebuffer to prepare for presentation
11859 *
11860 * Prepares a framebuffer for usage on a display plane. Generally this
11861 * involves pinning the underlying object and updating the frontbuffer tracking
11862 * bits. Some older platforms need special physical address handling for
11863 * cursor planes.
11864 *
11865 * Returns 0 on success, negative error code on failure.
11866 */
11867int
11868intel_prepare_plane_fb(struct drm_plane *plane,
11869 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011870{
11871 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011872 struct intel_plane *intel_plane = to_intel_plane(plane);
11873 enum pipe pipe = intel_plane->pipe;
11874 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11875 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11876 unsigned frontbuffer_bits = 0;
11877 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011878
Matt Roperea2c67b2014-12-23 10:41:52 -080011879 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011880 return 0;
11881
Matt Roper6beb8c232014-12-01 15:40:14 -080011882 switch (plane->type) {
11883 case DRM_PLANE_TYPE_PRIMARY:
11884 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11885 break;
11886 case DRM_PLANE_TYPE_CURSOR:
11887 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11888 break;
11889 case DRM_PLANE_TYPE_OVERLAY:
11890 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11891 break;
11892 }
Matt Roper465c1202014-05-29 08:06:54 -070011893
Matt Roper4c345742014-07-09 16:22:10 -070011894 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011895
Matt Roper6beb8c232014-12-01 15:40:14 -080011896 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11897 INTEL_INFO(dev)->cursor_needs_physical) {
11898 int align = IS_I830(dev) ? 16 * 1024 : 256;
11899 ret = i915_gem_object_attach_phys(obj, align);
11900 if (ret)
11901 DRM_DEBUG_KMS("failed to attach phys object\n");
11902 } else {
11903 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11904 }
11905
11906 if (ret == 0)
11907 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11908
11909 mutex_unlock(&dev->struct_mutex);
11910
11911 return ret;
11912}
11913
Matt Roper38f3ce32014-12-02 07:45:25 -080011914/**
11915 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11916 * @plane: drm plane to clean up for
11917 * @fb: old framebuffer that was on plane
11918 *
11919 * Cleans up a framebuffer that has just been removed from a plane.
11920 */
11921void
11922intel_cleanup_plane_fb(struct drm_plane *plane,
11923 struct drm_framebuffer *fb)
11924{
11925 struct drm_device *dev = plane->dev;
11926 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11927
11928 if (WARN_ON(!obj))
11929 return;
11930
11931 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11932 !INTEL_INFO(dev)->cursor_needs_physical) {
11933 mutex_lock(&dev->struct_mutex);
11934 intel_unpin_fb_obj(obj);
11935 mutex_unlock(&dev->struct_mutex);
11936 }
Matt Roper465c1202014-05-29 08:06:54 -070011937}
11938
11939static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011940intel_check_primary_plane(struct drm_plane *plane,
11941 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011942{
Matt Roper32b7eee2014-12-24 07:59:06 -080011943 struct drm_device *dev = plane->dev;
11944 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011945 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011946 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011947 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011948 struct drm_rect *dest = &state->dst;
11949 struct drm_rect *src = &state->src;
11950 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011951 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011952
Matt Roperea2c67b2014-12-23 10:41:52 -080011953 crtc = crtc ? crtc : plane->crtc;
11954 intel_crtc = to_intel_crtc(crtc);
11955
Matt Roperc59cb172014-12-01 15:40:16 -080011956 ret = drm_plane_helper_check_update(plane, crtc, fb,
11957 src, dest, clip,
11958 DRM_PLANE_HELPER_NO_SCALING,
11959 DRM_PLANE_HELPER_NO_SCALING,
11960 false, true, &state->visible);
11961 if (ret)
11962 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011963
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011964 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011965 intel_crtc->atomic.wait_for_flips = true;
11966
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011967 /*
11968 * FBC does not work on some platforms for rotated
11969 * planes, so disable it when rotation is not 0 and
11970 * update it when rotation is set back to 0.
11971 *
11972 * FIXME: This is redundant with the fbc update done in
11973 * the primary plane enable function except that that
11974 * one is done too late. We eventually need to unify
11975 * this.
11976 */
11977 if (intel_crtc->primary_enabled &&
11978 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020011979 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080011980 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011981 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011982 }
11983
11984 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011985 /*
11986 * BDW signals flip done immediately if the plane
11987 * is disabled, even if the plane enable is already
11988 * armed to occur at the next vblank :(
11989 */
11990 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11991 intel_crtc->atomic.wait_vblank = true;
11992 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011993
Matt Roper32b7eee2014-12-24 07:59:06 -080011994 intel_crtc->atomic.fb_bits |=
11995 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11996
11997 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011998 }
11999
12000 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012001}
12002
Sonika Jindal48404c12014-08-22 14:06:04 +053012003static void
12004intel_commit_primary_plane(struct drm_plane *plane,
12005 struct intel_plane_state *state)
12006{
Matt Roper2b875c22014-12-01 15:40:13 -080012007 struct drm_crtc *crtc = state->base.crtc;
12008 struct drm_framebuffer *fb = state->base.fb;
12009 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012010 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012011 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053012012 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053012013 struct intel_plane *intel_plane = to_intel_plane(plane);
12014 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012015
Matt Roperea2c67b2014-12-23 10:41:52 -080012016 crtc = crtc ? crtc : plane->crtc;
12017 intel_crtc = to_intel_crtc(crtc);
12018
Matt Ropercf4c7c12014-12-04 10:27:42 -080012019 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012020 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012021 crtc->y = src->y1 >> 16;
12022
Sonika Jindalce54d852014-08-21 11:44:39 +053012023 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070012024
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012025 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012026 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012027 /* FIXME: kill this fastboot hack */
12028 intel_update_pipe_size(intel_crtc);
12029
12030 intel_crtc->primary_enabled = true;
12031
12032 dev_priv->display.update_primary_plane(crtc, plane->fb,
12033 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012034 } else {
12035 /*
12036 * If clipping results in a non-visible primary plane,
12037 * we'll disable the primary plane. Note that this is
12038 * a bit different than what happens if userspace
12039 * explicitly disables the plane by passing fb=0
12040 * because plane->fb still gets set and pinned.
12041 */
12042 intel_disable_primary_hw_plane(plane, crtc);
12043 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012044 }
12045}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012046
Matt Roper32b7eee2014-12-24 07:59:06 -080012047static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12048{
12049 struct drm_device *dev = crtc->dev;
12050 struct drm_i915_private *dev_priv = dev->dev_private;
12051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012052 struct intel_plane *intel_plane;
12053 struct drm_plane *p;
12054 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012055
Matt Roperea2c67b2014-12-23 10:41:52 -080012056 /* Track fb's for any planes being disabled */
12057 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12058 intel_plane = to_intel_plane(p);
12059
12060 if (intel_crtc->atomic.disabled_planes &
12061 (1 << drm_plane_index(p))) {
12062 switch (p->type) {
12063 case DRM_PLANE_TYPE_PRIMARY:
12064 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12065 break;
12066 case DRM_PLANE_TYPE_CURSOR:
12067 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12068 break;
12069 case DRM_PLANE_TYPE_OVERLAY:
12070 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12071 break;
12072 }
12073
12074 mutex_lock(&dev->struct_mutex);
12075 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12076 mutex_unlock(&dev->struct_mutex);
12077 }
12078 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012079
Matt Roper32b7eee2014-12-24 07:59:06 -080012080 if (intel_crtc->atomic.wait_for_flips)
12081 intel_crtc_wait_for_pending_flips(crtc);
12082
12083 if (intel_crtc->atomic.disable_fbc)
12084 intel_fbc_disable(dev);
12085
12086 if (intel_crtc->atomic.pre_disable_primary)
12087 intel_pre_disable_primary(crtc);
12088
12089 if (intel_crtc->atomic.update_wm)
12090 intel_update_watermarks(crtc);
12091
12092 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012093
12094 /* Perform vblank evasion around commit operation */
12095 if (intel_crtc->active)
12096 intel_crtc->atomic.evade =
12097 intel_pipe_update_start(intel_crtc,
12098 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012099}
12100
12101static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12102{
12103 struct drm_device *dev = crtc->dev;
12104 struct drm_i915_private *dev_priv = dev->dev_private;
12105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12106 struct drm_plane *p;
12107
Matt Roperc34c9ee2014-12-23 10:41:50 -080012108 if (intel_crtc->atomic.evade)
12109 intel_pipe_update_end(intel_crtc,
12110 intel_crtc->atomic.start_vbl_count);
12111
Matt Roper32b7eee2014-12-24 07:59:06 -080012112 intel_runtime_pm_put(dev_priv);
12113
12114 if (intel_crtc->atomic.wait_vblank)
12115 intel_wait_for_vblank(dev, intel_crtc->pipe);
12116
12117 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12118
12119 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012120 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012121 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012122 mutex_unlock(&dev->struct_mutex);
12123 }
Matt Roper465c1202014-05-29 08:06:54 -070012124
Matt Roper32b7eee2014-12-24 07:59:06 -080012125 if (intel_crtc->atomic.post_enable_primary)
12126 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012127
Matt Roper32b7eee2014-12-24 07:59:06 -080012128 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12129 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12130 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12131 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012132
Matt Roper32b7eee2014-12-24 07:59:06 -080012133 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012134}
12135
Matt Ropercf4c7c12014-12-04 10:27:42 -080012136/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012137 * intel_plane_destroy - destroy a plane
12138 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012139 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012140 * Common destruction function for all types of planes (primary, cursor,
12141 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012142 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012143void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012144{
12145 struct intel_plane *intel_plane = to_intel_plane(plane);
12146 drm_plane_cleanup(plane);
12147 kfree(intel_plane);
12148}
12149
Matt Roper65a3fea2015-01-21 16:35:42 -080012150const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper3f678c92015-01-30 16:22:37 -080012151 .update_plane = drm_atomic_helper_update_plane,
12152 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012153 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012154 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012155 .atomic_get_property = intel_plane_atomic_get_property,
12156 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012157 .atomic_duplicate_state = intel_plane_duplicate_state,
12158 .atomic_destroy_state = intel_plane_destroy_state,
12159
Matt Roper465c1202014-05-29 08:06:54 -070012160};
12161
12162static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12163 int pipe)
12164{
12165 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012166 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012167 const uint32_t *intel_primary_formats;
12168 int num_formats;
12169
12170 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12171 if (primary == NULL)
12172 return NULL;
12173
Matt Roper8e7d6882015-01-21 16:35:41 -080012174 state = intel_create_plane_state(&primary->base);
12175 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012176 kfree(primary);
12177 return NULL;
12178 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012179 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012180
Matt Roper465c1202014-05-29 08:06:54 -070012181 primary->can_scale = false;
12182 primary->max_downscale = 1;
12183 primary->pipe = pipe;
12184 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012185 primary->check_plane = intel_check_primary_plane;
12186 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012187 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12188 primary->plane = !pipe;
12189
12190 if (INTEL_INFO(dev)->gen <= 3) {
12191 intel_primary_formats = intel_primary_formats_gen2;
12192 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12193 } else {
12194 intel_primary_formats = intel_primary_formats_gen4;
12195 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12196 }
12197
12198 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012199 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012200 intel_primary_formats, num_formats,
12201 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012202
12203 if (INTEL_INFO(dev)->gen >= 4) {
12204 if (!dev->mode_config.rotation_property)
12205 dev->mode_config.rotation_property =
12206 drm_mode_create_rotation_property(dev,
12207 BIT(DRM_ROTATE_0) |
12208 BIT(DRM_ROTATE_180));
12209 if (dev->mode_config.rotation_property)
12210 drm_object_attach_property(&primary->base.base,
12211 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012212 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012213 }
12214
Matt Roperea2c67b2014-12-23 10:41:52 -080012215 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12216
Matt Roper465c1202014-05-29 08:06:54 -070012217 return &primary->base;
12218}
12219
Matt Roper3d7d6512014-06-10 08:28:13 -070012220static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012221intel_check_cursor_plane(struct drm_plane *plane,
12222 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012223{
Matt Roper2b875c22014-12-01 15:40:13 -080012224 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012225 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012226 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012227 struct drm_rect *dest = &state->dst;
12228 struct drm_rect *src = &state->src;
12229 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012230 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012231 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012232 unsigned stride;
12233 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012234
Matt Roperea2c67b2014-12-23 10:41:52 -080012235 crtc = crtc ? crtc : plane->crtc;
12236 intel_crtc = to_intel_crtc(crtc);
12237
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012238 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012239 src, dest, clip,
12240 DRM_PLANE_HELPER_NO_SCALING,
12241 DRM_PLANE_HELPER_NO_SCALING,
12242 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012243 if (ret)
12244 return ret;
12245
12246
12247 /* if we want to turn off the cursor ignore width and height */
12248 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012249 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012250
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012251 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012252 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12253 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12254 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012255 return -EINVAL;
12256 }
12257
Matt Roperea2c67b2014-12-23 10:41:52 -080012258 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12259 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012260 DRM_DEBUG_KMS("buffer is too small\n");
12261 return -ENOMEM;
12262 }
12263
Gustavo Padovane391ea82014-09-24 14:20:25 -030012264 if (fb == crtc->cursor->fb)
12265 return 0;
12266
Tvrtko Ursulin6a418fc2015-02-10 17:16:14 +000012267 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012268 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12269 ret = -EINVAL;
12270 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012271
Matt Roper32b7eee2014-12-24 07:59:06 -080012272finish:
12273 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012274 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012275 intel_crtc->atomic.update_wm = true;
12276
12277 intel_crtc->atomic.fb_bits |=
12278 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12279 }
12280
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012281 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012282}
12283
Matt Roperf4a2cf22014-12-01 15:40:12 -080012284static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012285intel_commit_cursor_plane(struct drm_plane *plane,
12286 struct intel_plane_state *state)
12287{
Matt Roper2b875c22014-12-01 15:40:13 -080012288 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012289 struct drm_device *dev = plane->dev;
12290 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012291 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012292 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012293 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012294
Matt Roperea2c67b2014-12-23 10:41:52 -080012295 crtc = crtc ? crtc : plane->crtc;
12296 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012297
Matt Roperea2c67b2014-12-23 10:41:52 -080012298 plane->fb = state->base.fb;
12299 crtc->cursor_x = state->base.crtc_x;
12300 crtc->cursor_y = state->base.crtc_y;
12301
Sonika Jindala919db92014-10-23 07:41:33 -070012302 intel_plane->obj = obj;
12303
Gustavo Padovana912f122014-12-01 15:40:10 -080012304 if (intel_crtc->cursor_bo == obj)
12305 goto update;
12306
Matt Roperf4a2cf22014-12-01 15:40:12 -080012307 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012308 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012309 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012310 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012311 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012312 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012313
Gustavo Padovana912f122014-12-01 15:40:10 -080012314 intel_crtc->cursor_addr = addr;
12315 intel_crtc->cursor_bo = obj;
12316update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012317 intel_crtc->cursor_width = state->base.crtc_w;
12318 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012319
Matt Roper32b7eee2014-12-24 07:59:06 -080012320 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012321 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012322}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012323
Matt Roper3d7d6512014-06-10 08:28:13 -070012324static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12325 int pipe)
12326{
12327 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012328 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012329
12330 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12331 if (cursor == NULL)
12332 return NULL;
12333
Matt Roper8e7d6882015-01-21 16:35:41 -080012334 state = intel_create_plane_state(&cursor->base);
12335 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012336 kfree(cursor);
12337 return NULL;
12338 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012339 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012340
Matt Roper3d7d6512014-06-10 08:28:13 -070012341 cursor->can_scale = false;
12342 cursor->max_downscale = 1;
12343 cursor->pipe = pipe;
12344 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012345 cursor->check_plane = intel_check_cursor_plane;
12346 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012347
12348 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012349 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012350 intel_cursor_formats,
12351 ARRAY_SIZE(intel_cursor_formats),
12352 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012353
12354 if (INTEL_INFO(dev)->gen >= 4) {
12355 if (!dev->mode_config.rotation_property)
12356 dev->mode_config.rotation_property =
12357 drm_mode_create_rotation_property(dev,
12358 BIT(DRM_ROTATE_0) |
12359 BIT(DRM_ROTATE_180));
12360 if (dev->mode_config.rotation_property)
12361 drm_object_attach_property(&cursor->base.base,
12362 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012363 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012364 }
12365
Matt Roperea2c67b2014-12-23 10:41:52 -080012366 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12367
Matt Roper3d7d6512014-06-10 08:28:13 -070012368 return &cursor->base;
12369}
12370
Hannes Ederb358d0a2008-12-18 21:18:47 +010012371static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012372{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012373 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012374 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012375 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012376 struct drm_plane *primary = NULL;
12377 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012378 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012379
Daniel Vetter955382f2013-09-19 14:05:45 +020012380 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012381 if (intel_crtc == NULL)
12382 return;
12383
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012384 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12385 if (!crtc_state)
12386 goto fail;
12387 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012388 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012389
Matt Roper465c1202014-05-29 08:06:54 -070012390 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012391 if (!primary)
12392 goto fail;
12393
12394 cursor = intel_cursor_plane_create(dev, pipe);
12395 if (!cursor)
12396 goto fail;
12397
Matt Roper465c1202014-05-29 08:06:54 -070012398 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012399 cursor, &intel_crtc_funcs);
12400 if (ret)
12401 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012402
12403 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012404 for (i = 0; i < 256; i++) {
12405 intel_crtc->lut_r[i] = i;
12406 intel_crtc->lut_g[i] = i;
12407 intel_crtc->lut_b[i] = i;
12408 }
12409
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012410 /*
12411 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012412 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012413 */
Jesse Barnes80824002009-09-10 15:28:06 -070012414 intel_crtc->pipe = pipe;
12415 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012416 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012417 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012418 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012419 }
12420
Chris Wilson4b0e3332014-05-30 16:35:26 +030012421 intel_crtc->cursor_base = ~0;
12422 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012423 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012424
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012425 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12426 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12427 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12428 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12429
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012430 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12431
Jesse Barnes79e53942008-11-07 14:24:08 -080012432 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012433
12434 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012435 return;
12436
12437fail:
12438 if (primary)
12439 drm_plane_cleanup(primary);
12440 if (cursor)
12441 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012442 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012443 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012444}
12445
Jesse Barnes752aa882013-10-31 18:55:49 +020012446enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12447{
12448 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012449 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012450
Rob Clark51fd3712013-11-19 12:10:12 -050012451 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012452
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012453 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012454 return INVALID_PIPE;
12455
12456 return to_intel_crtc(encoder->crtc)->pipe;
12457}
12458
Carl Worth08d7b3d2009-04-29 14:43:54 -070012459int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012460 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012461{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012462 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012463 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012464 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012465
Rob Clark7707e652014-07-17 23:30:04 -040012466 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012467
Rob Clark7707e652014-07-17 23:30:04 -040012468 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012469 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012470 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012471 }
12472
Rob Clark7707e652014-07-17 23:30:04 -040012473 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012474 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012475
Daniel Vetterc05422d2009-08-11 16:05:30 +020012476 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012477}
12478
Daniel Vetter66a92782012-07-12 20:08:18 +020012479static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012480{
Daniel Vetter66a92782012-07-12 20:08:18 +020012481 struct drm_device *dev = encoder->base.dev;
12482 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012483 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012484 int entry = 0;
12485
Damien Lespiaub2784e12014-08-05 11:29:37 +010012486 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012487 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012488 index_mask |= (1 << entry);
12489
Jesse Barnes79e53942008-11-07 14:24:08 -080012490 entry++;
12491 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012492
Jesse Barnes79e53942008-11-07 14:24:08 -080012493 return index_mask;
12494}
12495
Chris Wilson4d302442010-12-14 19:21:29 +000012496static bool has_edp_a(struct drm_device *dev)
12497{
12498 struct drm_i915_private *dev_priv = dev->dev_private;
12499
12500 if (!IS_MOBILE(dev))
12501 return false;
12502
12503 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12504 return false;
12505
Damien Lespiaue3589902014-02-07 19:12:50 +000012506 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012507 return false;
12508
12509 return true;
12510}
12511
Jesse Barnes84b4e042014-06-25 08:24:29 -070012512static bool intel_crt_present(struct drm_device *dev)
12513{
12514 struct drm_i915_private *dev_priv = dev->dev_private;
12515
Damien Lespiau884497e2013-12-03 13:56:23 +000012516 if (INTEL_INFO(dev)->gen >= 9)
12517 return false;
12518
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012519 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012520 return false;
12521
12522 if (IS_CHERRYVIEW(dev))
12523 return false;
12524
12525 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12526 return false;
12527
12528 return true;
12529}
12530
Jesse Barnes79e53942008-11-07 14:24:08 -080012531static void intel_setup_outputs(struct drm_device *dev)
12532{
Eric Anholt725e30a2009-01-22 13:01:02 -080012533 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012534 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012535 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012536 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012537
Daniel Vetterc9093352013-06-06 22:22:47 +020012538 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012539
Jesse Barnes84b4e042014-06-25 08:24:29 -070012540 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012541 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012542
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012543 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012544 int found;
12545
12546 /* Haswell uses DDI functions to detect digital outputs */
12547 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12548 /* DDI A only supports eDP */
12549 if (found)
12550 intel_ddi_init(dev, PORT_A);
12551
12552 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12553 * register */
12554 found = I915_READ(SFUSE_STRAP);
12555
12556 if (found & SFUSE_STRAP_DDIB_DETECTED)
12557 intel_ddi_init(dev, PORT_B);
12558 if (found & SFUSE_STRAP_DDIC_DETECTED)
12559 intel_ddi_init(dev, PORT_C);
12560 if (found & SFUSE_STRAP_DDID_DETECTED)
12561 intel_ddi_init(dev, PORT_D);
12562 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012563 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012564 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012565
12566 if (has_edp_a(dev))
12567 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012568
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012569 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012570 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012571 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012572 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012573 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012574 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012575 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012576 }
12577
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012578 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012579 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012580
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012581 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012582 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012583
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012584 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012585 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012586
Daniel Vetter270b3042012-10-27 15:52:05 +020012587 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012588 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012589 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012590 /*
12591 * The DP_DETECTED bit is the latched state of the DDC
12592 * SDA pin at boot. However since eDP doesn't require DDC
12593 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12594 * eDP ports may have been muxed to an alternate function.
12595 * Thus we can't rely on the DP_DETECTED bit alone to detect
12596 * eDP ports. Consult the VBT as well as DP_DETECTED to
12597 * detect eDP ports.
12598 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012599 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12600 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012601 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12602 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012603 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12604 intel_dp_is_edp(dev, PORT_B))
12605 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012606
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012607 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12608 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012609 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12610 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012611 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12612 intel_dp_is_edp(dev, PORT_C))
12613 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012614
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012615 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012616 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012617 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12618 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012619 /* eDP not supported on port D, so don't check VBT */
12620 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12621 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012622 }
12623
Jani Nikula3cfca972013-08-27 15:12:26 +030012624 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012625 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012626 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012627
Paulo Zanonie2debe92013-02-18 19:00:27 -030012628 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012629 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012630 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012631 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12632 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012633 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012634 }
Ma Ling27185ae2009-08-24 13:50:23 +080012635
Imre Deake7281ea2013-05-08 13:14:08 +030012636 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012637 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012638 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012639
12640 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012641
Paulo Zanonie2debe92013-02-18 19:00:27 -030012642 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012643 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012644 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012645 }
Ma Ling27185ae2009-08-24 13:50:23 +080012646
Paulo Zanonie2debe92013-02-18 19:00:27 -030012647 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012648
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012649 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12650 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012651 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012652 }
Imre Deake7281ea2013-05-08 13:14:08 +030012653 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012654 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012655 }
Ma Ling27185ae2009-08-24 13:50:23 +080012656
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012657 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012658 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012659 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012660 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012661 intel_dvo_init(dev);
12662
Zhenyu Wang103a1962009-11-27 11:44:36 +080012663 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012664 intel_tv_init(dev);
12665
Matt Roperc6f95f22015-01-22 16:50:32 -080012666 /*
12667 * FIXME: We don't have full atomic support yet, but we want to be
12668 * able to enable/test plane updates via the atomic interface in the
12669 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12670 * will take some atomic codepaths to lookup properties during
12671 * drmModeGetConnector() that unconditionally dereference
12672 * connector->state.
12673 *
12674 * We create a dummy connector state here for each connector to ensure
12675 * the DRM core doesn't try to dereference a NULL connector->state.
12676 * The actual connector properties will never be updated or contain
12677 * useful information, but since we're doing this specifically for
12678 * testing/debug of the plane operations (and only when a specific
12679 * kernel module option is given), that shouldn't really matter.
12680 *
12681 * Once atomic support for crtc's + connectors lands, this loop should
12682 * be removed since we'll be setting up real connector state, which
12683 * will contain Intel-specific properties.
12684 */
12685 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12686 list_for_each_entry(connector,
12687 &dev->mode_config.connector_list,
12688 head) {
12689 if (!WARN_ON(connector->state)) {
12690 connector->state =
12691 kzalloc(sizeof(*connector->state),
12692 GFP_KERNEL);
12693 }
12694 }
12695 }
12696
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012697 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012698
Damien Lespiaub2784e12014-08-05 11:29:37 +010012699 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012700 encoder->base.possible_crtcs = encoder->crtc_mask;
12701 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012702 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012703 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012704
Paulo Zanonidde86e22012-12-01 12:04:25 -020012705 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012706
12707 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012708}
12709
12710static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12711{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012712 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012713 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012714
Daniel Vetteref2d6332014-02-10 18:00:38 +010012715 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012716 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012717 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012718 drm_gem_object_unreference(&intel_fb->obj->base);
12719 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012720 kfree(intel_fb);
12721}
12722
12723static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012724 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012725 unsigned int *handle)
12726{
12727 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012728 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012729
Chris Wilson05394f32010-11-08 19:18:58 +000012730 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012731}
12732
12733static const struct drm_framebuffer_funcs intel_fb_funcs = {
12734 .destroy = intel_user_framebuffer_destroy,
12735 .create_handle = intel_user_framebuffer_create_handle,
12736};
12737
Damien Lespiaub3218032015-02-27 11:15:18 +000012738static
12739u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12740 uint32_t pixel_format)
12741{
12742 u32 gen = INTEL_INFO(dev)->gen;
12743
12744 if (gen >= 9) {
12745 /* "The stride in bytes must not exceed the of the size of 8K
12746 * pixels and 32K bytes."
12747 */
12748 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12749 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12750 return 32*1024;
12751 } else if (gen >= 4) {
12752 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12753 return 16*1024;
12754 else
12755 return 32*1024;
12756 } else if (gen >= 3) {
12757 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12758 return 8*1024;
12759 else
12760 return 16*1024;
12761 } else {
12762 /* XXX DSPC is limited to 4k tiled */
12763 return 8*1024;
12764 }
12765}
12766
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012767static int intel_framebuffer_init(struct drm_device *dev,
12768 struct intel_framebuffer *intel_fb,
12769 struct drm_mode_fb_cmd2 *mode_cmd,
12770 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012771{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012772 int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012773 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012774 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012775
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012776 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12777
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012778 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12779 /* Enforce that fb modifier and tiling mode match, but only for
12780 * X-tiled. This is needed for FBC. */
12781 if (!!(obj->tiling_mode == I915_TILING_X) !=
12782 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12783 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12784 return -EINVAL;
12785 }
12786 } else {
12787 if (obj->tiling_mode == I915_TILING_X)
12788 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12789 else if (obj->tiling_mode == I915_TILING_Y) {
12790 DRM_DEBUG("No Y tiling for legacy addfb\n");
12791 return -EINVAL;
12792 }
12793 }
12794
12795 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_Y_TILED) {
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012796 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012797 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012798 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012799
Damien Lespiaub3218032015-02-27 11:15:18 +000012800 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12801 mode_cmd->pixel_format);
12802 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12803 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12804 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010012805 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012806 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012807
Damien Lespiaub3218032015-02-27 11:15:18 +000012808 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
12809 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012810 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000012811 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
12812 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012813 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012814 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012815 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012816 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012817
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012818 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012819 mode_cmd->pitches[0] != obj->stride) {
12820 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12821 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012822 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012823 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012824
Ville Syrjälä57779d02012-10-31 17:50:14 +020012825 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012826 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012827 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012828 case DRM_FORMAT_RGB565:
12829 case DRM_FORMAT_XRGB8888:
12830 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012831 break;
12832 case DRM_FORMAT_XRGB1555:
12833 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012834 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012835 DRM_DEBUG("unsupported pixel format: %s\n",
12836 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012837 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012838 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012839 break;
12840 case DRM_FORMAT_XBGR8888:
12841 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012842 case DRM_FORMAT_XRGB2101010:
12843 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012844 case DRM_FORMAT_XBGR2101010:
12845 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012846 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012847 DRM_DEBUG("unsupported pixel format: %s\n",
12848 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012849 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012850 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012851 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012852 case DRM_FORMAT_YUYV:
12853 case DRM_FORMAT_UYVY:
12854 case DRM_FORMAT_YVYU:
12855 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012856 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012857 DRM_DEBUG("unsupported pixel format: %s\n",
12858 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012859 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012860 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012861 break;
12862 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012863 DRM_DEBUG("unsupported pixel format: %s\n",
12864 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012865 return -EINVAL;
12866 }
12867
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012868 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12869 if (mode_cmd->offsets[0] != 0)
12870 return -EINVAL;
12871
Damien Lespiauec2c9812015-01-20 12:51:45 +000012872 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000012873 mode_cmd->pixel_format,
12874 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020012875 /* FIXME drm helper for size checks (especially planar formats)? */
12876 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12877 return -EINVAL;
12878
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012879 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12880 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012881 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012882
Jesse Barnes79e53942008-11-07 14:24:08 -080012883 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12884 if (ret) {
12885 DRM_ERROR("framebuffer init failed %d\n", ret);
12886 return ret;
12887 }
12888
Jesse Barnes79e53942008-11-07 14:24:08 -080012889 return 0;
12890}
12891
Jesse Barnes79e53942008-11-07 14:24:08 -080012892static struct drm_framebuffer *
12893intel_user_framebuffer_create(struct drm_device *dev,
12894 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012895 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012896{
Chris Wilson05394f32010-11-08 19:18:58 +000012897 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012898
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012899 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12900 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012901 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012902 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012903
Chris Wilsond2dff872011-04-19 08:36:26 +010012904 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012905}
12906
Daniel Vetter4520f532013-10-09 09:18:51 +020012907#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012908static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012909{
12910}
12911#endif
12912
Jesse Barnes79e53942008-11-07 14:24:08 -080012913static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012914 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012915 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080012916 .atomic_check = intel_atomic_check,
12917 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080012918};
12919
Jesse Barnese70236a2009-09-21 10:42:27 -070012920/* Set up chip specific display functions */
12921static void intel_init_display(struct drm_device *dev)
12922{
12923 struct drm_i915_private *dev_priv = dev->dev_private;
12924
Daniel Vetteree9300b2013-06-03 22:40:22 +020012925 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12926 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012927 else if (IS_CHERRYVIEW(dev))
12928 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012929 else if (IS_VALLEYVIEW(dev))
12930 dev_priv->display.find_dpll = vlv_find_best_dpll;
12931 else if (IS_PINEVIEW(dev))
12932 dev_priv->display.find_dpll = pnv_find_best_dpll;
12933 else
12934 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12935
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012936 if (INTEL_INFO(dev)->gen >= 9) {
12937 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012938 dev_priv->display.get_initial_plane_config =
12939 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012940 dev_priv->display.crtc_compute_clock =
12941 haswell_crtc_compute_clock;
12942 dev_priv->display.crtc_enable = haswell_crtc_enable;
12943 dev_priv->display.crtc_disable = haswell_crtc_disable;
12944 dev_priv->display.off = ironlake_crtc_off;
12945 dev_priv->display.update_primary_plane =
12946 skylake_update_primary_plane;
12947 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012948 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012949 dev_priv->display.get_initial_plane_config =
12950 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012951 dev_priv->display.crtc_compute_clock =
12952 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012953 dev_priv->display.crtc_enable = haswell_crtc_enable;
12954 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012955 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012956 dev_priv->display.update_primary_plane =
12957 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012958 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012959 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012960 dev_priv->display.get_initial_plane_config =
12961 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012962 dev_priv->display.crtc_compute_clock =
12963 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012964 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12965 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012966 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012967 dev_priv->display.update_primary_plane =
12968 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012969 } else if (IS_VALLEYVIEW(dev)) {
12970 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012971 dev_priv->display.get_initial_plane_config =
12972 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012973 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012974 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12975 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12976 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012977 dev_priv->display.update_primary_plane =
12978 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012979 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012980 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012981 dev_priv->display.get_initial_plane_config =
12982 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012983 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012984 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12985 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012986 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012987 dev_priv->display.update_primary_plane =
12988 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012989 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012990
Jesse Barnese70236a2009-09-21 10:42:27 -070012991 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012992 if (IS_VALLEYVIEW(dev))
12993 dev_priv->display.get_display_clock_speed =
12994 valleyview_get_display_clock_speed;
12995 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012996 dev_priv->display.get_display_clock_speed =
12997 i945_get_display_clock_speed;
12998 else if (IS_I915G(dev))
12999 dev_priv->display.get_display_clock_speed =
13000 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013001 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013002 dev_priv->display.get_display_clock_speed =
13003 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013004 else if (IS_PINEVIEW(dev))
13005 dev_priv->display.get_display_clock_speed =
13006 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013007 else if (IS_I915GM(dev))
13008 dev_priv->display.get_display_clock_speed =
13009 i915gm_get_display_clock_speed;
13010 else if (IS_I865G(dev))
13011 dev_priv->display.get_display_clock_speed =
13012 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013013 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013014 dev_priv->display.get_display_clock_speed =
13015 i855_get_display_clock_speed;
13016 else /* 852, 830 */
13017 dev_priv->display.get_display_clock_speed =
13018 i830_get_display_clock_speed;
13019
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013020 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013021 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013022 } else if (IS_GEN6(dev)) {
13023 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013024 } else if (IS_IVYBRIDGE(dev)) {
13025 /* FIXME: detect B0+ stepping and use auto training */
13026 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013027 dev_priv->display.modeset_global_resources =
13028 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013029 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013030 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013031 } else if (IS_VALLEYVIEW(dev)) {
13032 dev_priv->display.modeset_global_resources =
13033 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013034 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013035
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013036 switch (INTEL_INFO(dev)->gen) {
13037 case 2:
13038 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13039 break;
13040
13041 case 3:
13042 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13043 break;
13044
13045 case 4:
13046 case 5:
13047 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13048 break;
13049
13050 case 6:
13051 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13052 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013053 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013054 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013055 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13056 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013057 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013058 /* Drop through - unsupported since execlist only. */
13059 default:
13060 /* Default just returns -ENODEV to indicate unsupported */
13061 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013062 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013063
13064 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013065
13066 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013067}
13068
Jesse Barnesb690e962010-07-19 13:53:12 -070013069/*
13070 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13071 * resume, or other times. This quirk makes sure that's the case for
13072 * affected systems.
13073 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013074static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013075{
13076 struct drm_i915_private *dev_priv = dev->dev_private;
13077
13078 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013079 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013080}
13081
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013082static void quirk_pipeb_force(struct drm_device *dev)
13083{
13084 struct drm_i915_private *dev_priv = dev->dev_private;
13085
13086 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13087 DRM_INFO("applying pipe b force quirk\n");
13088}
13089
Keith Packard435793d2011-07-12 14:56:22 -070013090/*
13091 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13092 */
13093static void quirk_ssc_force_disable(struct drm_device *dev)
13094{
13095 struct drm_i915_private *dev_priv = dev->dev_private;
13096 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013097 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013098}
13099
Carsten Emde4dca20e2012-03-15 15:56:26 +010013100/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013101 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13102 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013103 */
13104static void quirk_invert_brightness(struct drm_device *dev)
13105{
13106 struct drm_i915_private *dev_priv = dev->dev_private;
13107 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013108 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013109}
13110
Scot Doyle9c72cc62014-07-03 23:27:50 +000013111/* Some VBT's incorrectly indicate no backlight is present */
13112static void quirk_backlight_present(struct drm_device *dev)
13113{
13114 struct drm_i915_private *dev_priv = dev->dev_private;
13115 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13116 DRM_INFO("applying backlight present quirk\n");
13117}
13118
Jesse Barnesb690e962010-07-19 13:53:12 -070013119struct intel_quirk {
13120 int device;
13121 int subsystem_vendor;
13122 int subsystem_device;
13123 void (*hook)(struct drm_device *dev);
13124};
13125
Egbert Eich5f85f172012-10-14 15:46:38 +020013126/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13127struct intel_dmi_quirk {
13128 void (*hook)(struct drm_device *dev);
13129 const struct dmi_system_id (*dmi_id_list)[];
13130};
13131
13132static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13133{
13134 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13135 return 1;
13136}
13137
13138static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13139 {
13140 .dmi_id_list = &(const struct dmi_system_id[]) {
13141 {
13142 .callback = intel_dmi_reverse_brightness,
13143 .ident = "NCR Corporation",
13144 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13145 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13146 },
13147 },
13148 { } /* terminating entry */
13149 },
13150 .hook = quirk_invert_brightness,
13151 },
13152};
13153
Ben Widawskyc43b5632012-04-16 14:07:40 -070013154static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013155 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013156 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013157
Jesse Barnesb690e962010-07-19 13:53:12 -070013158 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13159 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13160
Jesse Barnesb690e962010-07-19 13:53:12 -070013161 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13162 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13163
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013164 /* 830 needs to leave pipe A & dpll A up */
13165 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13166
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013167 /* 830 needs to leave pipe B & dpll B up */
13168 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13169
Keith Packard435793d2011-07-12 14:56:22 -070013170 /* Lenovo U160 cannot use SSC on LVDS */
13171 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013172
13173 /* Sony Vaio Y cannot use SSC on LVDS */
13174 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013175
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013176 /* Acer Aspire 5734Z must invert backlight brightness */
13177 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13178
13179 /* Acer/eMachines G725 */
13180 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13181
13182 /* Acer/eMachines e725 */
13183 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13184
13185 /* Acer/Packard Bell NCL20 */
13186 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13187
13188 /* Acer Aspire 4736Z */
13189 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013190
13191 /* Acer Aspire 5336 */
13192 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013193
13194 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13195 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013196
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013197 /* Acer C720 Chromebook (Core i3 4005U) */
13198 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13199
jens steinb2a96012014-10-28 20:25:53 +010013200 /* Apple Macbook 2,1 (Core 2 T7400) */
13201 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13202
Scot Doyled4967d82014-07-03 23:27:52 +000013203 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13204 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013205
13206 /* HP Chromebook 14 (Celeron 2955U) */
13207 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013208};
13209
13210static void intel_init_quirks(struct drm_device *dev)
13211{
13212 struct pci_dev *d = dev->pdev;
13213 int i;
13214
13215 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13216 struct intel_quirk *q = &intel_quirks[i];
13217
13218 if (d->device == q->device &&
13219 (d->subsystem_vendor == q->subsystem_vendor ||
13220 q->subsystem_vendor == PCI_ANY_ID) &&
13221 (d->subsystem_device == q->subsystem_device ||
13222 q->subsystem_device == PCI_ANY_ID))
13223 q->hook(dev);
13224 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013225 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13226 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13227 intel_dmi_quirks[i].hook(dev);
13228 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013229}
13230
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013231/* Disable the VGA plane that we never use */
13232static void i915_disable_vga(struct drm_device *dev)
13233{
13234 struct drm_i915_private *dev_priv = dev->dev_private;
13235 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013236 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013237
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013238 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013239 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013240 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013241 sr1 = inb(VGA_SR_DATA);
13242 outb(sr1 | 1<<5, VGA_SR_DATA);
13243 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13244 udelay(300);
13245
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013246 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013247 POSTING_READ(vga_reg);
13248}
13249
Daniel Vetterf8175862012-04-10 15:50:11 +020013250void intel_modeset_init_hw(struct drm_device *dev)
13251{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013252 intel_prepare_ddi(dev);
13253
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013254 if (IS_VALLEYVIEW(dev))
13255 vlv_update_cdclk(dev);
13256
Daniel Vetterf8175862012-04-10 15:50:11 +020013257 intel_init_clock_gating(dev);
13258
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013259 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013260}
13261
Jesse Barnes79e53942008-11-07 14:24:08 -080013262void intel_modeset_init(struct drm_device *dev)
13263{
Jesse Barnes652c3932009-08-17 13:31:43 -070013264 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013265 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013266 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013267 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013268
13269 drm_mode_config_init(dev);
13270
13271 dev->mode_config.min_width = 0;
13272 dev->mode_config.min_height = 0;
13273
Dave Airlie019d96c2011-09-29 16:20:42 +010013274 dev->mode_config.preferred_depth = 24;
13275 dev->mode_config.prefer_shadow = 1;
13276
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013277 dev->mode_config.allow_fb_modifiers = true;
13278
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013279 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013280
Jesse Barnesb690e962010-07-19 13:53:12 -070013281 intel_init_quirks(dev);
13282
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013283 intel_init_pm(dev);
13284
Ben Widawskye3c74752013-04-05 13:12:39 -070013285 if (INTEL_INFO(dev)->num_pipes == 0)
13286 return;
13287
Jesse Barnese70236a2009-09-21 10:42:27 -070013288 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013289 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013290
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013291 if (IS_GEN2(dev)) {
13292 dev->mode_config.max_width = 2048;
13293 dev->mode_config.max_height = 2048;
13294 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013295 dev->mode_config.max_width = 4096;
13296 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013297 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013298 dev->mode_config.max_width = 8192;
13299 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013300 }
Damien Lespiau068be562014-03-28 14:17:49 +000013301
Ville Syrjälädc41c152014-08-13 11:57:05 +030013302 if (IS_845G(dev) || IS_I865G(dev)) {
13303 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13304 dev->mode_config.cursor_height = 1023;
13305 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013306 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13307 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13308 } else {
13309 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13310 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13311 }
13312
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013313 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013314
Zhao Yakui28c97732009-10-09 11:39:41 +080013315 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013316 INTEL_INFO(dev)->num_pipes,
13317 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013318
Damien Lespiau055e3932014-08-18 13:49:10 +010013319 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013320 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013321 for_each_sprite(pipe, sprite) {
13322 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013323 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013324 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013325 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013326 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013327 }
13328
Jesse Barnesf42bb702013-12-16 16:34:23 -080013329 intel_init_dpio(dev);
13330
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013331 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013332
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013333 /* Just disable it once at startup */
13334 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013335 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013336
13337 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013338 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013339
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013340 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013341 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013342 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013343
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013344 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013345 if (!crtc->active)
13346 continue;
13347
Jesse Barnes46f297f2014-03-07 08:57:48 -080013348 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013349 * Note that reserving the BIOS fb up front prevents us
13350 * from stuffing other stolen allocations like the ring
13351 * on top. This prevents some ugliness at boot time, and
13352 * can even allow for smooth boot transitions if the BIOS
13353 * fb is large enough for the active pipe configuration.
13354 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013355 if (dev_priv->display.get_initial_plane_config) {
13356 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013357 &crtc->plane_config);
13358 /*
13359 * If the fb is shared between multiple heads, we'll
13360 * just get the first one.
13361 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013362 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013363 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013364 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013365}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013366
Daniel Vetter7fad7982012-07-04 17:51:47 +020013367static void intel_enable_pipe_a(struct drm_device *dev)
13368{
13369 struct intel_connector *connector;
13370 struct drm_connector *crt = NULL;
13371 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013372 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013373
13374 /* We can't just switch on the pipe A, we need to set things up with a
13375 * proper mode and output configuration. As a gross hack, enable pipe A
13376 * by enabling the load detect pipe once. */
13377 list_for_each_entry(connector,
13378 &dev->mode_config.connector_list,
13379 base.head) {
13380 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13381 crt = &connector->base;
13382 break;
13383 }
13384 }
13385
13386 if (!crt)
13387 return;
13388
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013389 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13390 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013391}
13392
Daniel Vetterfa555832012-10-10 23:14:00 +020013393static bool
13394intel_check_plane_mapping(struct intel_crtc *crtc)
13395{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013396 struct drm_device *dev = crtc->base.dev;
13397 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013398 u32 reg, val;
13399
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013400 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013401 return true;
13402
13403 reg = DSPCNTR(!crtc->plane);
13404 val = I915_READ(reg);
13405
13406 if ((val & DISPLAY_PLANE_ENABLE) &&
13407 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13408 return false;
13409
13410 return true;
13411}
13412
Daniel Vetter24929352012-07-02 20:28:59 +020013413static void intel_sanitize_crtc(struct intel_crtc *crtc)
13414{
13415 struct drm_device *dev = crtc->base.dev;
13416 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013417 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013418
Daniel Vetter24929352012-07-02 20:28:59 +020013419 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013420 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013421 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13422
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013423 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013424 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013425 if (crtc->active) {
13426 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013427 drm_crtc_vblank_on(&crtc->base);
13428 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013429
Daniel Vetter24929352012-07-02 20:28:59 +020013430 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013431 * disable the crtc (and hence change the state) if it is wrong. Note
13432 * that gen4+ has a fixed plane -> pipe mapping. */
13433 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013434 struct intel_connector *connector;
13435 bool plane;
13436
Daniel Vetter24929352012-07-02 20:28:59 +020013437 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13438 crtc->base.base.id);
13439
13440 /* Pipe has the wrong plane attached and the plane is active.
13441 * Temporarily change the plane mapping and disable everything
13442 * ... */
13443 plane = crtc->plane;
13444 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013445 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013446 dev_priv->display.crtc_disable(&crtc->base);
13447 crtc->plane = plane;
13448
13449 /* ... and break all links. */
13450 list_for_each_entry(connector, &dev->mode_config.connector_list,
13451 base.head) {
13452 if (connector->encoder->base.crtc != &crtc->base)
13453 continue;
13454
Egbert Eich7f1950f2014-04-25 10:56:22 +020013455 connector->base.dpms = DRM_MODE_DPMS_OFF;
13456 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013457 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013458 /* multiple connectors may have the same encoder:
13459 * handle them and break crtc link separately */
13460 list_for_each_entry(connector, &dev->mode_config.connector_list,
13461 base.head)
13462 if (connector->encoder->base.crtc == &crtc->base) {
13463 connector->encoder->base.crtc = NULL;
13464 connector->encoder->connectors_active = false;
13465 }
Daniel Vetter24929352012-07-02 20:28:59 +020013466
13467 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013468 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013469 crtc->base.enabled = false;
13470 }
Daniel Vetter24929352012-07-02 20:28:59 +020013471
Daniel Vetter7fad7982012-07-04 17:51:47 +020013472 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13473 crtc->pipe == PIPE_A && !crtc->active) {
13474 /* BIOS forgot to enable pipe A, this mostly happens after
13475 * resume. Force-enable the pipe to fix this, the update_dpms
13476 * call below we restore the pipe to the right state, but leave
13477 * the required bits on. */
13478 intel_enable_pipe_a(dev);
13479 }
13480
Daniel Vetter24929352012-07-02 20:28:59 +020013481 /* Adjust the state of the output pipe according to whether we
13482 * have active connectors/encoders. */
13483 intel_crtc_update_dpms(&crtc->base);
13484
Matt Roper83d65732015-02-25 13:12:16 -080013485 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013486 struct intel_encoder *encoder;
13487
13488 /* This can happen either due to bugs in the get_hw_state
13489 * functions or because the pipe is force-enabled due to the
13490 * pipe A quirk. */
13491 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13492 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013493 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013494 crtc->active ? "enabled" : "disabled");
13495
Matt Roper83d65732015-02-25 13:12:16 -080013496 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013497 crtc->base.enabled = crtc->active;
13498
13499 /* Because we only establish the connector -> encoder ->
13500 * crtc links if something is active, this means the
13501 * crtc is now deactivated. Break the links. connector
13502 * -> encoder links are only establish when things are
13503 * actually up, hence no need to break them. */
13504 WARN_ON(crtc->active);
13505
13506 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13507 WARN_ON(encoder->connectors_active);
13508 encoder->base.crtc = NULL;
13509 }
13510 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013511
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013512 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013513 /*
13514 * We start out with underrun reporting disabled to avoid races.
13515 * For correct bookkeeping mark this on active crtcs.
13516 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013517 * Also on gmch platforms we dont have any hardware bits to
13518 * disable the underrun reporting. Which means we need to start
13519 * out with underrun reporting disabled also on inactive pipes,
13520 * since otherwise we'll complain about the garbage we read when
13521 * e.g. coming up after runtime pm.
13522 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013523 * No protection against concurrent access is required - at
13524 * worst a fifo underrun happens which also sets this to false.
13525 */
13526 crtc->cpu_fifo_underrun_disabled = true;
13527 crtc->pch_fifo_underrun_disabled = true;
13528 }
Daniel Vetter24929352012-07-02 20:28:59 +020013529}
13530
13531static void intel_sanitize_encoder(struct intel_encoder *encoder)
13532{
13533 struct intel_connector *connector;
13534 struct drm_device *dev = encoder->base.dev;
13535
13536 /* We need to check both for a crtc link (meaning that the
13537 * encoder is active and trying to read from a pipe) and the
13538 * pipe itself being active. */
13539 bool has_active_crtc = encoder->base.crtc &&
13540 to_intel_crtc(encoder->base.crtc)->active;
13541
13542 if (encoder->connectors_active && !has_active_crtc) {
13543 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13544 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013545 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013546
13547 /* Connector is active, but has no active pipe. This is
13548 * fallout from our resume register restoring. Disable
13549 * the encoder manually again. */
13550 if (encoder->base.crtc) {
13551 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13552 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013553 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013554 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013555 if (encoder->post_disable)
13556 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013557 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013558 encoder->base.crtc = NULL;
13559 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013560
13561 /* Inconsistent output/port/pipe state happens presumably due to
13562 * a bug in one of the get_hw_state functions. Or someplace else
13563 * in our code, like the register restore mess on resume. Clamp
13564 * things to off as a safer default. */
13565 list_for_each_entry(connector,
13566 &dev->mode_config.connector_list,
13567 base.head) {
13568 if (connector->encoder != encoder)
13569 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013570 connector->base.dpms = DRM_MODE_DPMS_OFF;
13571 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013572 }
13573 }
13574 /* Enabled encoders without active connectors will be fixed in
13575 * the crtc fixup. */
13576}
13577
Imre Deak04098752014-02-18 00:02:16 +020013578void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013579{
13580 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013581 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013582
Imre Deak04098752014-02-18 00:02:16 +020013583 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13584 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13585 i915_disable_vga(dev);
13586 }
13587}
13588
13589void i915_redisable_vga(struct drm_device *dev)
13590{
13591 struct drm_i915_private *dev_priv = dev->dev_private;
13592
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013593 /* This function can be called both from intel_modeset_setup_hw_state or
13594 * at a very early point in our resume sequence, where the power well
13595 * structures are not yet restored. Since this function is at a very
13596 * paranoid "someone might have enabled VGA while we were not looking"
13597 * level, just check if the power well is enabled instead of trying to
13598 * follow the "don't touch the power well if we don't need it" policy
13599 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013600 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013601 return;
13602
Imre Deak04098752014-02-18 00:02:16 +020013603 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013604}
13605
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013606static bool primary_get_hw_state(struct intel_crtc *crtc)
13607{
13608 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13609
13610 if (!crtc->active)
13611 return false;
13612
13613 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13614}
13615
Daniel Vetter30e984d2013-06-05 13:34:17 +020013616static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013617{
13618 struct drm_i915_private *dev_priv = dev->dev_private;
13619 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013620 struct intel_crtc *crtc;
13621 struct intel_encoder *encoder;
13622 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013623 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013624
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013625 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013626 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013627
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013628 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013629
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013630 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013631 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013632
Matt Roper83d65732015-02-25 13:12:16 -080013633 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013634 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013635 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013636
13637 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13638 crtc->base.base.id,
13639 crtc->active ? "enabled" : "disabled");
13640 }
13641
Daniel Vetter53589012013-06-05 13:34:16 +020013642 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13643 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13644
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013645 pll->on = pll->get_hw_state(dev_priv, pll,
13646 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013647 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013648 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013649 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013650 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013651 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013652 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013653 }
Daniel Vetter53589012013-06-05 13:34:16 +020013654 }
Daniel Vetter53589012013-06-05 13:34:16 +020013655
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013656 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013657 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013658
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013659 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013660 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013661 }
13662
Damien Lespiaub2784e12014-08-05 11:29:37 +010013663 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013664 pipe = 0;
13665
13666 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013667 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13668 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013669 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013670 } else {
13671 encoder->base.crtc = NULL;
13672 }
13673
13674 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013675 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013676 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013677 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013678 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013679 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013680 }
13681
13682 list_for_each_entry(connector, &dev->mode_config.connector_list,
13683 base.head) {
13684 if (connector->get_hw_state(connector)) {
13685 connector->base.dpms = DRM_MODE_DPMS_ON;
13686 connector->encoder->connectors_active = true;
13687 connector->base.encoder = &connector->encoder->base;
13688 } else {
13689 connector->base.dpms = DRM_MODE_DPMS_OFF;
13690 connector->base.encoder = NULL;
13691 }
13692 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13693 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013694 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013695 connector->base.encoder ? "enabled" : "disabled");
13696 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013697}
13698
13699/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13700 * and i915 state tracking structures. */
13701void intel_modeset_setup_hw_state(struct drm_device *dev,
13702 bool force_restore)
13703{
13704 struct drm_i915_private *dev_priv = dev->dev_private;
13705 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013706 struct intel_crtc *crtc;
13707 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013708 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013709
13710 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013711
Jesse Barnesbabea612013-06-26 18:57:38 +030013712 /*
13713 * Now that we have the config, copy it to each CRTC struct
13714 * Note that this could go away if we move to using crtc_config
13715 * checking everywhere.
13716 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013717 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013718 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013719 intel_mode_from_pipe_config(&crtc->base.mode,
13720 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013721 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13722 crtc->base.base.id);
13723 drm_mode_debug_printmodeline(&crtc->base.mode);
13724 }
13725 }
13726
Daniel Vetter24929352012-07-02 20:28:59 +020013727 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013728 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013729 intel_sanitize_encoder(encoder);
13730 }
13731
Damien Lespiau055e3932014-08-18 13:49:10 +010013732 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013733 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13734 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013735 intel_dump_pipe_config(crtc, crtc->config,
13736 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013737 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013738
Daniel Vetter35c95372013-07-17 06:55:04 +020013739 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13740 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13741
13742 if (!pll->on || pll->active)
13743 continue;
13744
13745 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13746
13747 pll->disable(dev_priv, pll);
13748 pll->on = false;
13749 }
13750
Pradeep Bhat30789992014-11-04 17:06:45 +000013751 if (IS_GEN9(dev))
13752 skl_wm_get_hw_state(dev);
13753 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013754 ilk_wm_get_hw_state(dev);
13755
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013756 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013757 i915_redisable_vga(dev);
13758
Daniel Vetterf30da182013-04-11 20:22:50 +020013759 /*
13760 * We need to use raw interfaces for restoring state to avoid
13761 * checking (bogus) intermediate states.
13762 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013763 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013764 struct drm_crtc *crtc =
13765 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013766
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013767 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13768 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013769 }
13770 } else {
13771 intel_modeset_update_staged_output_state(dev);
13772 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013773
13774 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013775}
13776
13777void intel_modeset_gem_init(struct drm_device *dev)
13778{
Jesse Barnes92122782014-10-09 12:57:42 -070013779 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013780 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013781 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013782
Imre Deakae484342014-03-31 15:10:44 +030013783 mutex_lock(&dev->struct_mutex);
13784 intel_init_gt_powersave(dev);
13785 mutex_unlock(&dev->struct_mutex);
13786
Jesse Barnes92122782014-10-09 12:57:42 -070013787 /*
13788 * There may be no VBT; and if the BIOS enabled SSC we can
13789 * just keep using it to avoid unnecessary flicker. Whereas if the
13790 * BIOS isn't using it, don't assume it will work even if the VBT
13791 * indicates as much.
13792 */
13793 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13794 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13795 DREF_SSC1_ENABLE);
13796
Chris Wilson1833b132012-05-09 11:56:28 +010013797 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013798
13799 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013800
13801 /*
13802 * Make sure any fbs we allocated at startup are properly
13803 * pinned & fenced. When we do the allocation it's too early
13804 * for this.
13805 */
13806 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013807 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013808 obj = intel_fb_obj(c->primary->fb);
13809 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013810 continue;
13811
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013812 if (intel_pin_and_fence_fb_obj(c->primary,
13813 c->primary->fb,
13814 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013815 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13816 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013817 drm_framebuffer_unreference(c->primary->fb);
13818 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013819 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013820 }
13821 }
13822 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013823
13824 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013825}
13826
Imre Deak4932e2c2014-02-11 17:12:48 +020013827void intel_connector_unregister(struct intel_connector *intel_connector)
13828{
13829 struct drm_connector *connector = &intel_connector->base;
13830
13831 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013832 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013833}
13834
Jesse Barnes79e53942008-11-07 14:24:08 -080013835void intel_modeset_cleanup(struct drm_device *dev)
13836{
Jesse Barnes652c3932009-08-17 13:31:43 -070013837 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013838 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013839
Imre Deak2eb52522014-11-19 15:30:05 +020013840 intel_disable_gt_powersave(dev);
13841
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013842 intel_backlight_unregister(dev);
13843
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013844 /*
13845 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013846 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013847 * experience fancy races otherwise.
13848 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013849 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013850
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013851 /*
13852 * Due to the hpd irq storm handling the hotplug work can re-arm the
13853 * poll handlers. Hence disable polling after hpd handling is shut down.
13854 */
Keith Packardf87ea762010-10-03 19:36:26 -070013855 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013856
Jesse Barnes652c3932009-08-17 13:31:43 -070013857 mutex_lock(&dev->struct_mutex);
13858
Jesse Barnes723bfd72010-10-07 16:01:13 -070013859 intel_unregister_dsm_handler();
13860
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013861 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013862
Daniel Vetter930ebb42012-06-29 23:32:16 +020013863 ironlake_teardown_rc6(dev);
13864
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013865 mutex_unlock(&dev->struct_mutex);
13866
Chris Wilson1630fe72011-07-08 12:22:42 +010013867 /* flush any delayed tasks or pending work */
13868 flush_scheduled_work();
13869
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013870 /* destroy the backlight and sysfs files before encoders/connectors */
13871 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013872 struct intel_connector *intel_connector;
13873
13874 intel_connector = to_intel_connector(connector);
13875 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013876 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013877
Jesse Barnes79e53942008-11-07 14:24:08 -080013878 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013879
13880 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013881
13882 mutex_lock(&dev->struct_mutex);
13883 intel_cleanup_gt_powersave(dev);
13884 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013885}
13886
Dave Airlie28d52042009-09-21 14:33:58 +100013887/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013888 * Return which encoder is currently attached for connector.
13889 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013890struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013891{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013892 return &intel_attached_encoder(connector)->base;
13893}
Jesse Barnes79e53942008-11-07 14:24:08 -080013894
Chris Wilsondf0e9242010-09-09 16:20:55 +010013895void intel_connector_attach_encoder(struct intel_connector *connector,
13896 struct intel_encoder *encoder)
13897{
13898 connector->encoder = encoder;
13899 drm_mode_connector_attach_encoder(&connector->base,
13900 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013901}
Dave Airlie28d52042009-09-21 14:33:58 +100013902
13903/*
13904 * set vga decode state - true == enable VGA decode
13905 */
13906int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13907{
13908 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013909 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013910 u16 gmch_ctrl;
13911
Chris Wilson75fa0412014-02-07 18:37:02 -020013912 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13913 DRM_ERROR("failed to read control word\n");
13914 return -EIO;
13915 }
13916
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013917 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13918 return 0;
13919
Dave Airlie28d52042009-09-21 14:33:58 +100013920 if (state)
13921 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13922 else
13923 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013924
13925 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13926 DRM_ERROR("failed to write control word\n");
13927 return -EIO;
13928 }
13929
Dave Airlie28d52042009-09-21 14:33:58 +100013930 return 0;
13931}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013932
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013933struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013934
13935 u32 power_well_driver;
13936
Chris Wilson63b66e52013-08-08 15:12:06 +020013937 int num_transcoders;
13938
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013939 struct intel_cursor_error_state {
13940 u32 control;
13941 u32 position;
13942 u32 base;
13943 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013944 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013945
13946 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013947 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013948 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013949 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013950 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013951
13952 struct intel_plane_error_state {
13953 u32 control;
13954 u32 stride;
13955 u32 size;
13956 u32 pos;
13957 u32 addr;
13958 u32 surface;
13959 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013960 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013961
13962 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013963 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013964 enum transcoder cpu_transcoder;
13965
13966 u32 conf;
13967
13968 u32 htotal;
13969 u32 hblank;
13970 u32 hsync;
13971 u32 vtotal;
13972 u32 vblank;
13973 u32 vsync;
13974 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013975};
13976
13977struct intel_display_error_state *
13978intel_display_capture_error_state(struct drm_device *dev)
13979{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013980 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013981 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013982 int transcoders[] = {
13983 TRANSCODER_A,
13984 TRANSCODER_B,
13985 TRANSCODER_C,
13986 TRANSCODER_EDP,
13987 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013988 int i;
13989
Chris Wilson63b66e52013-08-08 15:12:06 +020013990 if (INTEL_INFO(dev)->num_pipes == 0)
13991 return NULL;
13992
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013993 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013994 if (error == NULL)
13995 return NULL;
13996
Imre Deak190be112013-11-25 17:15:31 +020013997 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013998 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13999
Damien Lespiau055e3932014-08-18 13:49:10 +010014000 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014001 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014002 __intel_display_power_is_enabled(dev_priv,
14003 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014004 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014005 continue;
14006
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014007 error->cursor[i].control = I915_READ(CURCNTR(i));
14008 error->cursor[i].position = I915_READ(CURPOS(i));
14009 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014010
14011 error->plane[i].control = I915_READ(DSPCNTR(i));
14012 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014013 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014014 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014015 error->plane[i].pos = I915_READ(DSPPOS(i));
14016 }
Paulo Zanonica291362013-03-06 20:03:14 -030014017 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14018 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014019 if (INTEL_INFO(dev)->gen >= 4) {
14020 error->plane[i].surface = I915_READ(DSPSURF(i));
14021 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14022 }
14023
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014024 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014025
Sonika Jindal3abfce72014-07-21 15:23:43 +053014026 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014027 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014028 }
14029
14030 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14031 if (HAS_DDI(dev_priv->dev))
14032 error->num_transcoders++; /* Account for eDP. */
14033
14034 for (i = 0; i < error->num_transcoders; i++) {
14035 enum transcoder cpu_transcoder = transcoders[i];
14036
Imre Deakddf9c532013-11-27 22:02:02 +020014037 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014038 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014039 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014040 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014041 continue;
14042
Chris Wilson63b66e52013-08-08 15:12:06 +020014043 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14044
14045 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14046 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14047 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14048 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14049 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14050 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14051 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014052 }
14053
14054 return error;
14055}
14056
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014057#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14058
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014059void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014060intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014061 struct drm_device *dev,
14062 struct intel_display_error_state *error)
14063{
Damien Lespiau055e3932014-08-18 13:49:10 +010014064 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014065 int i;
14066
Chris Wilson63b66e52013-08-08 15:12:06 +020014067 if (!error)
14068 return;
14069
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014070 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014071 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014072 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014073 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014074 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014075 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014076 err_printf(m, " Power: %s\n",
14077 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014078 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014079 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014080
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014081 err_printf(m, "Plane [%d]:\n", i);
14082 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14083 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014084 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014085 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14086 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014087 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014088 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014089 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014090 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014091 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14092 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014093 }
14094
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014095 err_printf(m, "Cursor [%d]:\n", i);
14096 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14097 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14098 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014099 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014100
14101 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014102 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014103 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014104 err_printf(m, " Power: %s\n",
14105 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014106 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14107 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14108 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14109 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14110 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14111 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14112 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14113 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014114}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014115
14116void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14117{
14118 struct intel_crtc *crtc;
14119
14120 for_each_intel_crtc(dev, crtc) {
14121 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014122
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014123 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014124
14125 work = crtc->unpin_work;
14126
14127 if (work && work->event &&
14128 work->event->base.file_priv == file) {
14129 kfree(work->event);
14130 work->event = NULL;
14131 }
14132
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014133 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014134 }
14135}