blob: 5770f7739ae6d7d731e4bd7d9c61a58aac8acdc0 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000017#include "ARMBaseInstrInfo.h"
Craig Topper0e5233a2012-03-26 00:45:15 +000018#include "ARMBaseRegisterInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000029#include "llvm/CodeGen/SelectionDAGNodes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000030#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000033#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000034#include "llvm/Support/ErrorHandling.h"
Andrew Trick95bc85e2011-11-11 22:18:09 +000035#include "llvm/Support/Debug.h"
NAKAMURA Takumi70aaf372011-11-25 09:19:57 +000036#include "llvm/Support/raw_ostream.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000037#include "llvm/ADT/DenseMap.h"
38#include "llvm/ADT/STLExtras.h"
39#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000040#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000041#include "llvm/ADT/SmallVector.h"
42#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043using namespace llvm;
44
45STATISTIC(NumLDMGened , "Number of ldm instructions generated");
46STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000047STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
48STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000049STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000050STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
51STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
52STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
53STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
54STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
55STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000056
57/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
58/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000059
60namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000061 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000062 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000063 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000064
Evan Chenga8e29892007-01-19 07:51:42 +000065 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000066 const TargetRegisterInfo *TRI;
Evan Cheng3568a102011-11-08 21:21:09 +000067 const ARMSubtarget *STI;
Evan Cheng603b83e2007-03-07 20:30:36 +000068 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000069 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000070 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000071
72 virtual bool runOnMachineFunction(MachineFunction &Fn);
73
74 virtual const char *getPassName() const {
75 return "ARM load / store optimization pass";
76 }
77
78 private:
79 struct MemOpQueueEntry {
80 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000081 unsigned Reg;
82 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000083 unsigned Position;
84 MachineBasicBlock::iterator MBBI;
85 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000086 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000087 MachineBasicBlock::iterator i)
88 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000089 };
90 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
91 typedef MemOpQueue::iterator MemOpQueueIter;
92
Evan Cheng92549222009-06-05 19:08:58 +000093 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000094 int Offset, unsigned Base, bool BaseKill, int Opcode,
95 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +000096 DebugLoc dl,
97 ArrayRef<std::pair<unsigned, bool> > Regs,
98 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000099 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000100 MemOpQueue &MemOps,
101 unsigned memOpsBegin,
102 unsigned memOpsEnd,
103 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000104 int Offset,
105 unsigned Base,
106 bool BaseKill,
107 int Opcode,
108 ARMCC::CondCodes Pred,
109 unsigned PredReg,
110 unsigned Scratch,
111 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000112 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000113 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
114 int Opcode, unsigned Size,
115 ARMCC::CondCodes Pred, unsigned PredReg,
116 unsigned Scratch, MemOpQueue &MemOps,
117 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000118
Evan Cheng11788fd2007-03-08 02:55:08 +0000119 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000120 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
121 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000122 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
123 MachineBasicBlock::iterator MBBI,
124 const TargetInstrInfo *TII,
125 bool &Advance,
126 MachineBasicBlock::iterator &I);
127 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
128 MachineBasicBlock::iterator MBBI,
129 bool &Advance,
130 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000131 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
132 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
133 };
Devang Patel19974732007-05-03 01:11:54 +0000134 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000135}
136
Bill Wendling73fe34a2010-11-16 01:16:36 +0000137static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000138 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000139 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000140 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000141 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000142 switch (Mode) {
143 default: llvm_unreachable("Unhandled submode!");
144 case ARM_AM::ia: return ARM::LDMIA;
145 case ARM_AM::da: return ARM::LDMDA;
146 case ARM_AM::db: return ARM::LDMDB;
147 case ARM_AM::ib: return ARM::LDMIB;
148 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000149 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000150 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000151 switch (Mode) {
152 default: llvm_unreachable("Unhandled submode!");
153 case ARM_AM::ia: return ARM::STMIA;
154 case ARM_AM::da: return ARM::STMDA;
155 case ARM_AM::db: return ARM::STMDB;
156 case ARM_AM::ib: return ARM::STMIB;
157 }
Evan Cheng45032f22009-07-09 23:11:34 +0000158 case ARM::t2LDRi8:
159 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000160 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000161 switch (Mode) {
162 default: llvm_unreachable("Unhandled submode!");
163 case ARM_AM::ia: return ARM::t2LDMIA;
164 case ARM_AM::db: return ARM::t2LDMDB;
165 }
Evan Cheng45032f22009-07-09 23:11:34 +0000166 case ARM::t2STRi8:
167 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000168 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000169 switch (Mode) {
170 default: llvm_unreachable("Unhandled submode!");
171 case ARM_AM::ia: return ARM::t2STMIA;
172 case ARM_AM::db: return ARM::t2STMDB;
173 }
Jim Grosbache5165492009-11-09 00:11:35 +0000174 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000175 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000176 switch (Mode) {
177 default: llvm_unreachable("Unhandled submode!");
178 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000179 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000180 }
Jim Grosbache5165492009-11-09 00:11:35 +0000181 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000182 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000183 switch (Mode) {
184 default: llvm_unreachable("Unhandled submode!");
185 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000186 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000187 }
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000193 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000194 }
Jim Grosbache5165492009-11-09 00:11:35 +0000195 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000196 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000197 switch (Mode) {
198 default: llvm_unreachable("Unhandled submode!");
199 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000200 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000201 }
Evan Chenga8e29892007-01-19 07:51:42 +0000202 }
Evan Chenga8e29892007-01-19 07:51:42 +0000203}
204
Bill Wendling2567eec2010-11-17 05:31:09 +0000205namespace llvm {
206 namespace ARM_AM {
207
208AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000209 switch (Opcode) {
210 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000211 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000212 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000213 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000214 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000215 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000216 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000217 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000218 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000219 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000220 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000228 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000229 return ARM_AM::ia;
230
231 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000234 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000235 return ARM_AM::da;
236
237 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000240 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000241 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000243 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000245 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000247 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000248 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249 return ARM_AM::db;
250
251 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000254 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000255 return ARM_AM::ib;
256 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000257}
258
Bill Wendling2567eec2010-11-17 05:31:09 +0000259 } // end namespace ARM_AM
260} // end namespace llvm
261
Evan Cheng27934da2009-08-04 01:43:45 +0000262static bool isT2i32Load(unsigned Opc) {
263 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
264}
265
Evan Cheng45032f22009-07-09 23:11:34 +0000266static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000267 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000268}
269
270static bool isT2i32Store(unsigned Opc) {
271 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000272}
273
274static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000275 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000276}
277
Evan Cheng92549222009-06-05 19:08:58 +0000278/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000279/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000280/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000281bool
Evan Cheng92549222009-06-05 19:08:58 +0000282ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000283 MachineBasicBlock::iterator MBBI,
284 int Offset, unsigned Base, bool BaseKill,
285 int Opcode, ARMCC::CondCodes Pred,
286 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000287 ArrayRef<std::pair<unsigned, bool> > Regs,
288 ArrayRef<unsigned> ImpDefs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000289 // Only a single register to load / store. Don't bother.
290 unsigned NumRegs = Regs.size();
291 if (NumRegs <= 1)
292 return false;
293
294 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000295 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000296 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000297 bool haveIBAndDA = isNotVFP && !isThumb2;
298 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000299 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000300 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000301 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000302 else if (Offset == -4 * (int)NumRegs && isNotVFP)
303 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000304 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000305 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000306 // Check if this is a supported opcode before we insert instructions to
307 // calculate a new base register.
308 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
309
Evan Chenga8e29892007-01-19 07:51:42 +0000310 // If starting offset isn't zero, insert a MI to materialize a new base.
311 // But only do so if it is cost effective, i.e. merging more than two
312 // loads / stores.
313 if (NumRegs <= 2)
314 return false;
315
316 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000317 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000318 // If it is a load, then just use one of the destination register to
319 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000320 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000321 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000322 // Use the scratch register to use as a new base.
323 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000324 if (NewBase == 0)
325 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000326 }
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000327 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Chenga8e29892007-01-19 07:51:42 +0000328 if (Offset < 0) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000329 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Chenga8e29892007-01-19 07:51:42 +0000330 Offset = - Offset;
331 }
Evan Cheng45032f22009-07-09 23:11:34 +0000332 int ImmedOffset = isThumb2
333 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
334 if (ImmedOffset == -1)
335 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000336 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000337
Dale Johannesenb6728402009-02-13 02:25:56 +0000338 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000339 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000340 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000341 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000342 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000343 }
344
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000345 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
346 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000347 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000348 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000349 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
350 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000351 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000352 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000353 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
354 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000355
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000356 // Add implicit defs for super-registers.
357 for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i)
358 MIB.addReg(ImpDefs[i], RegState::ImplicitDefine);
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360 return true;
361}
362
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000363// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
364// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000365void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
366 MemOpQueue &memOps,
367 unsigned memOpsBegin, unsigned memOpsEnd,
368 unsigned insertAfter, int Offset,
369 unsigned Base, bool BaseKill,
370 int Opcode,
371 ARMCC::CondCodes Pred, unsigned PredReg,
372 unsigned Scratch,
373 DebugLoc dl,
374 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000375 // First calculate which of the registers should be killed by the merged
376 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000377 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000378 SmallSet<unsigned, 4> KilledRegs;
379 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000380 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
381 if (i == memOpsBegin) {
382 i = memOpsEnd;
383 if (i == e)
384 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000385 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000386 if (memOps[i].Position < insertPos && memOps[i].isKill) {
387 unsigned Reg = memOps[i].Reg;
388 KilledRegs.insert(Reg);
389 Killer[Reg] = i;
390 }
391 }
392
393 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000394 SmallVector<unsigned, 8> ImpDefs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000395 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000396 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000397 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000398 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000399 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000400 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000401
402 // Collect any implicit defs of super-registers. They must be preserved.
403 for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) {
404 if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead())
405 continue;
406 unsigned DefReg = MO->getReg();
407 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
408 ImpDefs.push_back(DefReg);
409 }
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000410 }
411
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000412 // Try to do the merge.
413 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000414 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000415 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesendc909bf2012-03-28 22:50:56 +0000416 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000417 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000418
419 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000420 Merges.push_back(prior(Loc));
421 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000422 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000423 if (Regs[i-memOpsBegin].second) {
424 unsigned Reg = Regs[i-memOpsBegin].first;
425 if (KilledRegs.count(Reg)) {
426 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000427 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
428 assert(Idx >= 0 && "Cannot find killing operand");
429 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000430 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000431 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000432 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000433 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000434 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000435 // Update this memop to refer to the merged instruction.
436 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000437 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000438 memOps[i].MBBI = Merges.back();
439 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000440 }
441}
442
Evan Chenga90f3402007-03-06 21:59:20 +0000443/// MergeLDR_STR - Merge a number of load / store instructions into one or more
444/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000445void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000446ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000447 unsigned Base, int Opcode, unsigned Size,
448 ARMCC::CondCodes Pred, unsigned PredReg,
449 unsigned Scratch, MemOpQueue &MemOps,
450 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000451 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000452 int Offset = MemOps[SIndex].Offset;
453 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000454 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000455 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000456 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000457 const MachineOperand &PMO = Loc->getOperand(0);
458 unsigned PReg = PMO.getReg();
459 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000460 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000461 unsigned Count = 1;
Bob Wilson61f3cf32011-04-05 23:03:25 +0000462 unsigned Limit = ~0U;
463
464 // vldm / vstm limit are 32 for S variants, 16 for D variants.
465
466 switch (Opcode) {
467 default: break;
468 case ARM::VSTRS:
469 Limit = 32;
470 break;
471 case ARM::VSTRD:
472 Limit = 16;
473 break;
474 case ARM::VLDRD:
475 Limit = 16;
476 break;
477 case ARM::VLDRS:
478 Limit = 32;
479 break;
480 }
Evan Cheng44bec522007-05-15 01:29:07 +0000481
Evan Chenga8e29892007-01-19 07:51:42 +0000482 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
483 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000484 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
485 unsigned Reg = MO.getReg();
486 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000487 : getARMRegisterNumbering(Reg);
Bob Wilson61f3cf32011-04-05 23:03:25 +0000488 // Register numbers must be in ascending order. For VFP / NEON load and
489 // store multiples, the registers must also be consecutive and within the
490 // limit on the number of registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000491 if (Reg != ARM::SP &&
492 NewOffset == Offset + (int)Size &&
Bob Wilson61f3cf32011-04-05 23:03:25 +0000493 ((isNotVFP && RegNum > PRegNum) ||
494 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000495 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000496 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000497 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000498 } else {
499 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000500 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
501 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000502 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
503 MemOps, Merges);
504 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000505 }
506
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000507 if (MemOps[i].Position > MemOps[insertAfter].Position)
508 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000509 }
510
Evan Chengfaa51072007-04-26 19:00:32 +0000511 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000512 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
513 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000514 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000517static bool definesCPSR(MachineInstr *MI) {
518 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
519 const MachineOperand &MO = MI->getOperand(i);
520 if (!MO.isReg())
521 continue;
522 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
523 // If the instruction has live CPSR def, then it's not safe to fold it
524 // into load / store.
525 return true;
526 }
527
528 return false;
529}
530
531static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
532 unsigned Bytes, unsigned Limit,
533 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000534 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000535 if (!MI)
536 return false;
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000537
538 bool CheckCPSRDef = false;
539 switch (MI->getOpcode()) {
540 default: return false;
541 case ARM::t2SUBri:
542 case ARM::SUBri:
543 CheckCPSRDef = true;
544 // fallthrough
545 case ARM::tSUBspi:
546 break;
547 }
Evan Cheng27934da2009-08-04 01:43:45 +0000548
549 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000550 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000551 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000552
Evan Cheng86198642009-08-07 00:34:42 +0000553 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000554 if (!(MI->getOperand(0).getReg() == Base &&
555 MI->getOperand(1).getReg() == Base &&
556 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperc89c7442012-03-27 07:21:54 +0000557 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000558 MyPredReg == PredReg))
559 return false;
560
561 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Chenga8e29892007-01-19 07:51:42 +0000562}
563
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000564static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
565 unsigned Bytes, unsigned Limit,
566 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000567 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000568 if (!MI)
569 return false;
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000570
571 bool CheckCPSRDef = false;
572 switch (MI->getOpcode()) {
573 default: return false;
574 case ARM::t2ADDri:
575 case ARM::ADDri:
576 CheckCPSRDef = true;
577 // fallthrough
578 case ARM::tADDspi:
579 break;
580 }
Evan Cheng27934da2009-08-04 01:43:45 +0000581
Bob Wilson3d38e832010-08-27 21:44:35 +0000582 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000583 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000584 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000585
Evan Cheng86198642009-08-07 00:34:42 +0000586 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000587 if (!(MI->getOperand(0).getReg() == Base &&
588 MI->getOperand(1).getReg() == Base &&
589 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Craig Topperc89c7442012-03-27 07:21:54 +0000590 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000591 MyPredReg == PredReg))
592 return false;
593
594 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Chenga8e29892007-01-19 07:51:42 +0000595}
596
597static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
598 switch (MI->getOpcode()) {
599 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000600 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000601 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000602 case ARM::t2LDRi8:
603 case ARM::t2LDRi12:
604 case ARM::t2STRi8:
605 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000606 case ARM::VLDRS:
607 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000608 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000609 case ARM::VLDRD:
610 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000611 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000612 case ARM::LDMIA:
613 case ARM::LDMDA:
614 case ARM::LDMDB:
615 case ARM::LDMIB:
616 case ARM::STMIA:
617 case ARM::STMDA:
618 case ARM::STMDB:
619 case ARM::STMIB:
620 case ARM::t2LDMIA:
621 case ARM::t2LDMDB:
622 case ARM::t2STMIA:
623 case ARM::t2STMDB:
624 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000625 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000626 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000627 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000628 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000629 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000630 }
631}
632
Bill Wendling73fe34a2010-11-16 01:16:36 +0000633static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
634 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000635 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000636 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000637 case ARM::LDMIA:
638 case ARM::LDMDA:
639 case ARM::LDMDB:
640 case ARM::LDMIB:
641 switch (Mode) {
642 default: llvm_unreachable("Unhandled submode!");
643 case ARM_AM::ia: return ARM::LDMIA_UPD;
644 case ARM_AM::ib: return ARM::LDMIB_UPD;
645 case ARM_AM::da: return ARM::LDMDA_UPD;
646 case ARM_AM::db: return ARM::LDMDB_UPD;
647 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000648 case ARM::STMIA:
649 case ARM::STMDA:
650 case ARM::STMDB:
651 case ARM::STMIB:
652 switch (Mode) {
653 default: llvm_unreachable("Unhandled submode!");
654 case ARM_AM::ia: return ARM::STMIA_UPD;
655 case ARM_AM::ib: return ARM::STMIB_UPD;
656 case ARM_AM::da: return ARM::STMDA_UPD;
657 case ARM_AM::db: return ARM::STMDB_UPD;
658 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000659 case ARM::t2LDMIA:
660 case ARM::t2LDMDB:
661 switch (Mode) {
662 default: llvm_unreachable("Unhandled submode!");
663 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
664 case ARM_AM::db: return ARM::t2LDMDB_UPD;
665 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000666 case ARM::t2STMIA:
667 case ARM::t2STMDB:
668 switch (Mode) {
669 default: llvm_unreachable("Unhandled submode!");
670 case ARM_AM::ia: return ARM::t2STMIA_UPD;
671 case ARM_AM::db: return ARM::t2STMDB_UPD;
672 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000673 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000674 switch (Mode) {
675 default: llvm_unreachable("Unhandled submode!");
676 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
677 case ARM_AM::db: return ARM::VLDMSDB_UPD;
678 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000679 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000680 switch (Mode) {
681 default: llvm_unreachable("Unhandled submode!");
682 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
683 case ARM_AM::db: return ARM::VLDMDDB_UPD;
684 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000685 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000686 switch (Mode) {
687 default: llvm_unreachable("Unhandled submode!");
688 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
689 case ARM_AM::db: return ARM::VSTMSDB_UPD;
690 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000691 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000692 switch (Mode) {
693 default: llvm_unreachable("Unhandled submode!");
694 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
695 case ARM_AM::db: return ARM::VSTMDDB_UPD;
696 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000697 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000698}
699
Evan Cheng45032f22009-07-09 23:11:34 +0000700/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000701/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000702///
703/// stmia rn, <ra, rb, rc>
704/// rn := rn + 4 * 3;
705/// =>
706/// stmia rn!, <ra, rb, rc>
707///
708/// rn := rn - 4 * 3;
709/// ldmia rn, <ra, rb, rc>
710/// =>
711/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000712bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
713 MachineBasicBlock::iterator MBBI,
714 bool &Advance,
715 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000716 MachineInstr *MI = MBBI;
717 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000718 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000719 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000720 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000721 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000722 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000723 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000724
Bob Wilsond4bfd542010-08-27 23:18:17 +0000725 // Can't use an updating ld/st if the base register is also a dest
726 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000727 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000728 if (MI->getOperand(i).getReg() == Base)
729 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000730
731 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000732 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000733
Bob Wilson815baeb2010-03-13 01:08:20 +0000734 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000735 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
736 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000737 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000738 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
739 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000740 if (Mode == ARM_AM::ia &&
741 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
742 Mode = ARM_AM::db;
743 DoMerge = true;
744 } else if (Mode == ARM_AM::ib &&
745 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
746 Mode = ARM_AM::da;
747 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000748 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000749 if (DoMerge)
750 MBB.erase(PrevMBBI);
751 }
Evan Chenga8e29892007-01-19 07:51:42 +0000752
Bob Wilson815baeb2010-03-13 01:08:20 +0000753 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000754 MachineBasicBlock::iterator EndMBBI = MBB.end();
755 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000756 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000757 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
758 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000759 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
760 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
761 DoMerge = true;
762 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
763 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
764 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000765 }
766 if (DoMerge) {
767 if (NextMBBI == I) {
768 Advance = true;
769 ++I;
770 }
771 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000772 }
773 }
774
Bob Wilson815baeb2010-03-13 01:08:20 +0000775 if (!DoMerge)
776 return false;
777
Bill Wendling73fe34a2010-11-16 01:16:36 +0000778 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000779 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
780 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000781 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000782 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000783
Bob Wilson815baeb2010-03-13 01:08:20 +0000784 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000785 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000786 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000787
Bob Wilson815baeb2010-03-13 01:08:20 +0000788 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000789 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson815baeb2010-03-13 01:08:20 +0000790
791 MBB.erase(MBBI);
792 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000793}
794
Bill Wendling73fe34a2010-11-16 01:16:36 +0000795static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
796 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000797 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000798 case ARM::LDRi12:
Owen Anderson9ab0f252011-08-26 20:43:14 +0000799 return ARM::LDR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000800 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000801 return ARM::STR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000802 case ARM::VLDRS:
803 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
804 case ARM::VLDRD:
805 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
806 case ARM::VSTRS:
807 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
808 case ARM::VSTRD:
809 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000810 case ARM::t2LDRi8:
811 case ARM::t2LDRi12:
812 return ARM::t2LDR_PRE;
813 case ARM::t2STRi8:
814 case ARM::t2STRi12:
815 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000816 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000817 }
Evan Chenga8e29892007-01-19 07:51:42 +0000818}
819
Bill Wendling73fe34a2010-11-16 01:16:36 +0000820static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
821 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000822 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000823 case ARM::LDRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000824 return ARM::LDR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000825 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000826 return ARM::STR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000827 case ARM::VLDRS:
828 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
829 case ARM::VLDRD:
830 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
831 case ARM::VSTRS:
832 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
833 case ARM::VSTRD:
834 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000835 case ARM::t2LDRi8:
836 case ARM::t2LDRi12:
837 return ARM::t2LDR_POST;
838 case ARM::t2STRi8:
839 case ARM::t2STRi12:
840 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000841 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000842 }
Evan Chenga8e29892007-01-19 07:51:42 +0000843}
844
Evan Cheng45032f22009-07-09 23:11:34 +0000845/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000846/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000847bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
848 MachineBasicBlock::iterator MBBI,
849 const TargetInstrInfo *TII,
850 bool &Advance,
851 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000852 MachineInstr *MI = MBBI;
853 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000854 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000855 unsigned Bytes = getLSMultipleTransferSize(MI);
856 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000857 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000858 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
859 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000860 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
861 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000862 if (MI->getOperand(2).getImm() != 0)
863 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000864 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000865 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000866
Jim Grosbache5165492009-11-09 00:11:35 +0000867 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000868 // Can't do the merge if the destination register is the same as the would-be
869 // writeback register.
870 if (isLd && MI->getOperand(0).getReg() == Base)
871 return false;
872
Evan Cheng0e1d3792007-07-05 07:18:20 +0000873 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000874 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000875 bool DoMerge = false;
876 ARM_AM::AddrOpc AddSub = ARM_AM::add;
877 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000878 // AM2 - 12 bits, thumb2 - 8 bits.
879 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000880
881 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000882 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
883 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000884 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000885 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
886 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000887 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000888 DoMerge = true;
889 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000890 } else if (!isAM5 &&
891 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000892 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000893 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000894 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000895 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000896 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000897 }
Evan Chenga8e29892007-01-19 07:51:42 +0000898 }
899
Bob Wilsone4193b22010-03-12 22:50:09 +0000900 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000901 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000902 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000903 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000904 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
905 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000906 if (!isAM5 &&
907 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000908 DoMerge = true;
909 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000910 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000911 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000912 }
Evan Chenge71bff72007-09-19 21:48:07 +0000913 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000914 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000915 if (NextMBBI == I) {
916 Advance = true;
917 ++I;
918 }
Evan Chenga8e29892007-01-19 07:51:42 +0000919 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000920 }
Evan Chenga8e29892007-01-19 07:51:42 +0000921 }
922
923 if (!DoMerge)
924 return false;
925
Bob Wilson3943ac32010-03-13 00:43:32 +0000926 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000927 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000928 // (There are no base-updating versions of VLDR/VSTR instructions, but the
929 // updating load/store-multiple instructions can be used with only one
930 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000931 MachineOperand &MO = MI->getOperand(0);
932 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000933 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000934 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000935 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000936 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
937 getKillRegState(MO.isKill())));
938 } else if (isLd) {
Jim Grosbach10342122011-08-12 22:20:41 +0000939 if (isAM2) {
Owen Anderson07700d42011-08-29 17:59:41 +0000940 // LDR_PRE, LDR_POST
941 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Andersonacb274b2011-08-29 21:14:19 +0000942 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson07700d42011-08-29 17:59:41 +0000943 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
944 .addReg(Base, RegState::Define)
945 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
946 } else {
Owen Andersonacb274b2011-08-29 21:14:19 +0000947 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson07700d42011-08-29 17:59:41 +0000948 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
949 .addReg(Base, RegState::Define)
950 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
951 }
Jim Grosbach10342122011-08-12 22:20:41 +0000952 } else {
953 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000954 // t2LDR_PRE, t2LDR_POST
955 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
956 .addReg(Base, RegState::Define)
957 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000958 }
Evan Cheng27934da2009-08-04 01:43:45 +0000959 } else {
960 MachineOperand &MO = MI->getOperand(0);
Jim Grosbach19dec202011-08-05 20:35:44 +0000961 // FIXME: post-indexed stores use am2offset_imm, which still encodes
962 // the vestigal zero-reg offset register. When that's fixed, this clause
963 // can be removed entirely.
Jim Grosbach10342122011-08-12 22:20:41 +0000964 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
965 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng27934da2009-08-04 01:43:45 +0000966 // STR_PRE, STR_POST
967 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
968 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
969 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000970 } else {
971 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000972 // t2STR_PRE, t2STR_POST
973 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
974 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
975 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000976 }
Evan Chenga8e29892007-01-19 07:51:42 +0000977 }
978 MBB.erase(MBBI);
979
980 return true;
981}
982
Eric Christopher7bb1c402011-05-25 21:19:19 +0000983/// isMemoryOp - Returns true if instruction is a memory operation that this
984/// pass is capable of operating on.
Evan Cheng45032f22009-07-09 23:11:34 +0000985static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000986 // When no memory operands are present, conservatively assume unaligned,
987 // volatile, unfoldable.
988 if (!MI->hasOneMemOperand())
989 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000990
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000991 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000992
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000993 // Don't touch volatile memory accesses - we may be changing their order.
994 if (MMO->isVolatile())
995 return false;
996
997 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
998 // not.
999 if (MMO->getAlignment() < 4)
1000 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +00001001
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +00001002 // str <undef> could probably be eliminated entirely, but for now we just want
1003 // to avoid making a mess of it.
1004 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1005 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1006 MI->getOperand(0).isUndef())
1007 return false;
1008
Bob Wilsonbbf39b02010-03-04 21:04:38 +00001009 // Likewise don't mess with references to undefined addresses.
1010 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1011 MI->getOperand(1).isUndef())
1012 return false;
1013
Evan Chengcc1c4272007-03-06 18:02:41 +00001014 int Opcode = MI->getOpcode();
1015 switch (Opcode) {
1016 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +00001017 case ARM::VLDRS:
1018 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +00001019 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +00001020 case ARM::VLDRD:
1021 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +00001022 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +00001023 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001024 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +00001025 case ARM::t2LDRi8:
1026 case ARM::t2LDRi12:
1027 case ARM::t2STRi8:
1028 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +00001029 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +00001030 }
1031 return false;
1032}
1033
Evan Cheng11788fd2007-03-08 02:55:08 +00001034/// AdvanceRS - Advance register scavenger to just before the earliest memory
1035/// op that is being merged.
1036void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1037 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1038 unsigned Position = MemOps[0].Position;
1039 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1040 if (MemOps[i].Position < Position) {
1041 Position = MemOps[i].Position;
1042 Loc = MemOps[i].MBBI;
1043 }
1044 }
1045
1046 if (Loc != MBB.begin())
1047 RS->forward(prior(Loc));
1048}
1049
Evan Chenge7d6df72009-06-13 09:12:55 +00001050static int getMemoryOpOffset(const MachineInstr *MI) {
1051 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001052 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001053 unsigned NumOperands = MI->getDesc().getNumOperands();
1054 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001055
1056 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1057 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001058 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001059 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001060 return OffField;
1061
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001062 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1063 : ARM_AM::getAM5Offset(OffField) * 4;
1064 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001065 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1066 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001067 } else {
1068 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1069 Offset = -Offset;
1070 }
1071 return Offset;
1072}
1073
Evan Cheng358dec52009-06-15 08:28:29 +00001074static void InsertLDR_STR(MachineBasicBlock &MBB,
1075 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001076 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001077 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001078 unsigned Reg, bool RegDeadKill, bool RegUndef,
1079 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001080 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001081 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001082 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001083 if (isDef) {
1084 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1085 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001086 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001087 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001088 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1089 } else {
1090 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1091 TII->get(NewOpc))
1092 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1093 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001094 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1095 }
Evan Cheng358dec52009-06-15 08:28:29 +00001096}
1097
1098bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1099 MachineBasicBlock::iterator &MBBI) {
1100 MachineInstr *MI = &*MBBI;
1101 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001102 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1103 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng3568a102011-11-08 21:21:09 +00001104 const MachineOperand &BaseOp = MI->getOperand(2);
1105 unsigned BaseReg = BaseOp.getReg();
Evan Cheng358dec52009-06-15 08:28:29 +00001106 unsigned EvenReg = MI->getOperand(0).getReg();
1107 unsigned OddReg = MI->getOperand(1).getReg();
1108 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1109 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng3568a102011-11-08 21:21:09 +00001110 // ARM errata 602117: LDRD with base in list may result in incorrect base
1111 // register when interrupted or faulted.
Evan Cheng44ee4712011-11-09 01:57:03 +00001112 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Cheng3568a102011-11-08 21:21:09 +00001113 if (!Errata602117 &&
1114 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng358dec52009-06-15 08:28:29 +00001115 return false;
1116
Evan Chengd95ea2d2010-06-21 21:21:14 +00001117 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001118 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1119 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001120 bool EvenDeadKill = isLd ?
1121 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001122 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001123 bool OddDeadKill = isLd ?
1124 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001125 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001126 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001127 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001128 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1129 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001130 int OffImm = getMemoryOpOffset(MI);
1131 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +00001132 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001133
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001134 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001135 // Ascending register numbers and no offset. It's safe to change it to a
1136 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001137 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001138 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1139 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001140 if (isLd) {
1141 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1142 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001143 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001144 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001145 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001146 ++NumLDRD2LDM;
1147 } else {
1148 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1149 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001150 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001151 .addReg(EvenReg,
1152 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1153 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001154 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001155 ++NumSTRD2STM;
1156 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001157 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001158 } else {
1159 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001160 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001161 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001162 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001163 DebugLoc dl = MBBI->getDebugLoc();
1164 // If this is a load and base register is killed, it may have been
1165 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001166 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001167 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001168 (TRI->regsOverlap(EvenReg, BaseReg))) {
1169 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001170 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1171 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001172 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001173 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001174 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001175 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1176 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001177 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001178 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001179 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001180 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001181 // If the two source operands are the same, the kill marker is
1182 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001183 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1184 EvenDeadKill = false;
1185 OddDeadKill = true;
1186 }
Jakob Stoklund Olesen892143f2012-03-28 23:07:03 +00001187 // Never kill the base register in the first instruction.
1188 // <rdar://problem/11101911>
1189 if (EvenReg == BaseReg)
1190 EvenDeadKill = false;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001191 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001192 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001193 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001194 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001195 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001196 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001197 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001198 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001199 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001200 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001201 if (isLd)
1202 ++NumLDRD2LDR;
1203 else
1204 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001205 }
1206
Evan Cheng358dec52009-06-15 08:28:29 +00001207 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001208 MBBI = NewBBI;
1209 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001210 }
1211 return false;
1212}
1213
Evan Chenga8e29892007-01-19 07:51:42 +00001214/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1215/// ops of the same base and incrementing offset into LDM / STM ops.
1216bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1217 unsigned NumMerges = 0;
1218 unsigned NumMemOps = 0;
1219 MemOpQueue MemOps;
1220 unsigned CurrBase = 0;
1221 int CurrOpc = -1;
1222 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001223 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001224 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001225 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001226 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001227
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001228 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001229 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1230 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001231 if (FixInvalidRegPairOp(MBB, MBBI))
1232 continue;
1233
Evan Chenga8e29892007-01-19 07:51:42 +00001234 bool Advance = false;
1235 bool TryMerge = false;
1236 bool Clobber = false;
1237
Evan Chengcc1c4272007-03-06 18:02:41 +00001238 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001239 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001240 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001241 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001242 const MachineOperand &MO = MBBI->getOperand(0);
1243 unsigned Reg = MO.getReg();
1244 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001245 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001246 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +00001247 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001248 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001249 // Watch out for:
1250 // r4 := ldr [r5]
1251 // r5 := ldr [r5, #4]
1252 // r6 := ldr [r5, #8]
1253 //
1254 // The second ldr has effectively broken the chain even though it
1255 // looks like the later ldr(s) use the same base register. Try to
1256 // merge the ldr's so far, including this one. But don't try to
1257 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001258 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001259 if (CurrBase == 0 && !Clobber) {
1260 // Start of a new chain.
1261 CurrBase = Base;
1262 CurrOpc = Opcode;
1263 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001264 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001265 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001266 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001267 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001268 Advance = true;
1269 } else {
1270 if (Clobber) {
1271 TryMerge = true;
1272 Advance = true;
1273 }
1274
Evan Cheng44bec522007-05-15 01:29:07 +00001275 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001276 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001277 // Continue adding to the queue.
1278 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001279 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1280 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001281 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001282 Advance = true;
1283 } else {
1284 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1285 I != E; ++I) {
1286 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001287 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1288 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001289 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001290 Advance = true;
1291 break;
1292 } else if (Offset == I->Offset) {
1293 // Collision! This can't be merged!
1294 break;
1295 }
1296 }
1297 }
1298 }
1299 }
1300 }
1301
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001302 if (MBBI->isDebugValue()) {
1303 ++MBBI;
1304 if (MBBI == E)
1305 // Reach the end of the block, try merging the memory instructions.
1306 TryMerge = true;
1307 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001308 ++Position;
1309 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001310 if (MBBI == E)
1311 // Reach the end of the block, try merging the memory instructions.
1312 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001313 } else
1314 TryMerge = true;
1315
1316 if (TryMerge) {
1317 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001318 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001319 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001320 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001321 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001322 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001323 // Process the load / store instructions.
1324 RS->forward(prior(MBBI));
1325
1326 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001327 Merges.clear();
1328 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1329 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001330
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001331 // Try folding preceding/trailing base inc/dec into the generated
Evan Chenga8e29892007-01-19 07:51:42 +00001332 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001333 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001334 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001335 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001336 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001337
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001338 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001339 // that were not merged to form LDM/STM ops.
1340 for (unsigned i = 0; i != NumMemOps; ++i)
1341 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001342 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001343 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001344
Jim Grosbach764ab522009-08-11 15:33:49 +00001345 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001346 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001347 } else if (NumMemOps == 1) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001348 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng14883262009-06-04 01:15:28 +00001349 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001350 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001351 ++NumMerges;
1352 RS->forward(prior(MBBI));
1353 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001354 }
Evan Chenga8e29892007-01-19 07:51:42 +00001355
1356 CurrBase = 0;
1357 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001358 CurrSize = 0;
1359 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001360 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001361 if (NumMemOps) {
1362 MemOps.clear();
1363 NumMemOps = 0;
1364 }
1365
1366 // If iterator hasn't been advanced and this is not a memory op, skip it.
1367 // It can't start a new chain anyway.
1368 if (!Advance && !isMemOp && MBBI != E) {
1369 ++Position;
1370 ++MBBI;
1371 }
1372 }
1373 }
1374 return NumMerges > 0;
1375}
1376
Bob Wilsonc88d0722010-03-20 22:20:40 +00001377/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001378/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilsonc88d0722010-03-20 22:20:40 +00001379/// directly restore the value of LR into pc.
1380/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001381/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001382/// or
1383/// ldmfd sp!, {..., lr}
1384/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001385/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001386/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001387bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1388 if (MBB.empty()) return false;
1389
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001390 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001391 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001392 (MBBI->getOpcode() == ARM::BX_RET ||
1393 MBBI->getOpcode() == ARM::tBX_RET ||
1394 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001395 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001396 unsigned Opcode = PrevMI->getOpcode();
1397 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1398 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1399 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001400 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001401 if (MO.getReg() != ARM::LR)
1402 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001403 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1404 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1405 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001406 PrevMI->setDesc(TII->get(NewOpc));
1407 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001408 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001409 MBB.erase(MBBI);
1410 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001411 }
1412 }
1413 return false;
1414}
1415
1416bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001417 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001418 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001419 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001420 TRI = TM.getRegisterInfo();
Evan Cheng3568a102011-11-08 21:21:09 +00001421 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001422 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001423 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001424
Evan Chenga8e29892007-01-19 07:51:42 +00001425 bool Modified = false;
1426 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1427 ++MFI) {
1428 MachineBasicBlock &MBB = *MFI;
1429 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001430 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1431 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001432 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001433
1434 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001435 return Modified;
1436}
Evan Chenge7d6df72009-06-13 09:12:55 +00001437
1438
1439/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1440/// load / stores from consecutive locations close to make it more
1441/// likely they will be combined later.
1442
1443namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001444 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001445 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001446 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001447
Evan Cheng358dec52009-06-15 08:28:29 +00001448 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001449 const TargetInstrInfo *TII;
1450 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001451 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001452 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001453 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001454
1455 virtual bool runOnMachineFunction(MachineFunction &Fn);
1456
1457 virtual const char *getPassName() const {
1458 return "ARM pre- register allocation load / store optimization pass";
1459 }
1460
1461 private:
Evan Chengd780f352009-06-15 20:54:56 +00001462 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1463 unsigned &NewOpc, unsigned &EvenReg,
1464 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001465 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001466 unsigned &PredReg, ARMCC::CondCodes &Pred,
1467 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001468 bool RescheduleOps(MachineBasicBlock *MBB,
1469 SmallVector<MachineInstr*, 4> &Ops,
1470 unsigned Base, bool isLd,
1471 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1472 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1473 };
1474 char ARMPreAllocLoadStoreOpt::ID = 0;
1475}
1476
1477bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001478 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001479 TII = Fn.getTarget().getInstrInfo();
1480 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001481 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001482 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001483 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001484
1485 bool Modified = false;
1486 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1487 ++MFI)
1488 Modified |= RescheduleLoadStoreInstrs(MFI);
1489
1490 return Modified;
1491}
1492
Evan Chengae69a2a2009-06-19 23:17:27 +00001493static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1494 MachineBasicBlock::iterator I,
1495 MachineBasicBlock::iterator E,
1496 SmallPtrSet<MachineInstr*, 4> &MemOps,
1497 SmallSet<unsigned, 4> &MemRegs,
1498 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001499 // Are there stores / loads / calls between them?
1500 // FIXME: This is overly conservative. We should make use of alias information
1501 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001502 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001503 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001504 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001505 continue;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001506 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001507 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001508 if (isLd && I->mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001509 return false;
1510 if (!isLd) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001511 if (I->mayLoad())
Evan Chenge7d6df72009-06-13 09:12:55 +00001512 return false;
1513 // It's not safe to move the first 'str' down.
1514 // str r1, [r0]
1515 // strh r5, [r0]
1516 // str r4, [r0, #+4]
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001517 if (I->mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001518 return false;
1519 }
1520 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1521 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001522 if (!MO.isReg())
1523 continue;
1524 unsigned Reg = MO.getReg();
1525 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001526 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001527 if (Reg != Base && !MemRegs.count(Reg))
1528 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001529 }
1530 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001531
1532 // Estimate register pressure increase due to the transformation.
1533 if (MemRegs.size() <= 4)
1534 // Ok if we are moving small number of instructions.
1535 return true;
1536 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001537}
1538
Andrew Trick95bc85e2011-11-11 22:18:09 +00001539
1540/// Copy Op0 and Op1 operands into a new array assigned to MI.
1541static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1542 MachineInstr *Op1) {
1543 assert(MI->memoperands_empty() && "expected a new machineinstr");
1544 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1545 + (Op1->memoperands_end() - Op1->memoperands_begin());
1546
1547 MachineFunction *MF = MI->getParent()->getParent();
1548 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1549 MachineSDNode::mmo_iterator MemEnd =
1550 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1551 MemEnd =
1552 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1553 MI->setMemRefs(MemBegin, MemEnd);
1554}
1555
Evan Chengd780f352009-06-15 20:54:56 +00001556bool
1557ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1558 DebugLoc &dl,
1559 unsigned &NewOpc, unsigned &EvenReg,
1560 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001561 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001562 ARMCC::CondCodes &Pred,
1563 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001564 // Make sure we're allowed to generate LDRD/STRD.
1565 if (!STI->hasV5TEOps())
1566 return false;
1567
Jim Grosbache5165492009-11-09 00:11:35 +00001568 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001569 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001570 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001571 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001572 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001573 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001574 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001575 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1576 NewOpc = ARM::t2LDRDi8;
1577 Scale = 4;
1578 isT2 = true;
1579 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1580 NewOpc = ARM::t2STRDi8;
1581 Scale = 4;
1582 isT2 = true;
1583 } else
1584 return false;
1585
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001586 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001587 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001588 !(*Op0->memoperands_begin())->getValue() ||
1589 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001590 return false;
1591
Dan Gohmanc76909a2009-09-25 20:36:54 +00001592 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001593 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001594 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001595 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001596 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001597 if (Align < ReqAlign)
1598 return false;
1599
1600 // Then make sure the immediate offset fits.
1601 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001602 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001603 int Limit = (1 << 8) * Scale;
1604 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1605 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001606 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001607 } else {
1608 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1609 if (OffImm < 0) {
1610 AddSub = ARM_AM::sub;
1611 OffImm = - OffImm;
1612 }
1613 int Limit = (1 << 8) * Scale;
1614 if (OffImm >= Limit || (OffImm & (Scale-1)))
1615 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001616 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001617 }
Evan Chengd780f352009-06-15 20:54:56 +00001618 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001619 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001620 if (EvenReg == OddReg)
1621 return false;
1622 BaseReg = Op0->getOperand(1).getReg();
Craig Topperc89c7442012-03-27 07:21:54 +00001623 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001624 dl = Op0->getDebugLoc();
1625 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001626}
1627
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001628namespace {
1629 struct OffsetCompare {
1630 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1631 int LOffset = getMemoryOpOffset(LHS);
1632 int ROffset = getMemoryOpOffset(RHS);
1633 assert(LHS == RHS || LOffset != ROffset);
1634 return LOffset > ROffset;
1635 }
1636 };
1637}
1638
Evan Chenge7d6df72009-06-13 09:12:55 +00001639bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1640 SmallVector<MachineInstr*, 4> &Ops,
1641 unsigned Base, bool isLd,
1642 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1643 bool RetVal = false;
1644
1645 // Sort by offset (in reverse order).
1646 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1647
1648 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001649 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001650 // 1. Any def of base.
1651 // 2. Any gaps.
1652 while (Ops.size() > 1) {
1653 unsigned FirstLoc = ~0U;
1654 unsigned LastLoc = 0;
1655 MachineInstr *FirstOp = 0;
1656 MachineInstr *LastOp = 0;
1657 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001658 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001659 unsigned LastBytes = 0;
1660 unsigned NumMove = 0;
1661 for (int i = Ops.size() - 1; i >= 0; --i) {
1662 MachineInstr *Op = Ops[i];
1663 unsigned Loc = MI2LocMap[Op];
1664 if (Loc <= FirstLoc) {
1665 FirstLoc = Loc;
1666 FirstOp = Op;
1667 }
1668 if (Loc >= LastLoc) {
1669 LastLoc = Loc;
1670 LastOp = Op;
1671 }
1672
Andrew Trick08c66642012-01-11 03:56:08 +00001673 unsigned LSMOpcode
1674 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
1675 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Chengf9f1da12009-06-18 02:04:01 +00001676 break;
1677
Evan Chenge7d6df72009-06-13 09:12:55 +00001678 int Offset = getMemoryOpOffset(Op);
1679 unsigned Bytes = getLSMultipleTransferSize(Op);
1680 if (LastBytes) {
1681 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1682 break;
1683 }
1684 LastOffset = Offset;
1685 LastBytes = Bytes;
Andrew Trick08c66642012-01-11 03:56:08 +00001686 LastOpcode = LSMOpcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001687 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001688 break;
1689 }
1690
1691 if (NumMove <= 1)
1692 Ops.pop_back();
1693 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001694 SmallPtrSet<MachineInstr*, 4> MemOps;
1695 SmallSet<unsigned, 4> MemRegs;
1696 for (int i = NumMove-1; i >= 0; --i) {
1697 MemOps.insert(Ops[i]);
1698 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1699 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001700
1701 // Be conservative, if the instructions are too far apart, don't
1702 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001703 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001704 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001705 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1706 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001707 if (!DoMove) {
1708 for (unsigned i = 0; i != NumMove; ++i)
1709 Ops.pop_back();
1710 } else {
1711 // This is the new location for the loads / stores.
1712 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001713 while (InsertPos != MBB->end()
1714 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001715 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001716
1717 // If we are moving a pair of loads / stores, see if it makes sense
1718 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001719 MachineInstr *Op0 = Ops.back();
1720 MachineInstr *Op1 = Ops[Ops.size()-2];
1721 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001722 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001723 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001724 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001725 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001726 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001727 DebugLoc dl;
1728 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001729 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001730 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001731 Ops.pop_back();
1732 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001733
Evan Chenge837dea2011-06-28 19:10:37 +00001734 const MCInstrDesc &MCID = TII->get(NewOpc);
1735 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI);
Cameron Zwarich955db422011-05-18 21:25:14 +00001736 MRI->constrainRegClass(EvenReg, TRC);
1737 MRI->constrainRegClass(OddReg, TRC);
1738
Evan Chengd780f352009-06-15 20:54:56 +00001739 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001740 if (isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001741 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001742 .addReg(EvenReg, RegState::Define)
1743 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001744 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001745 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001746 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001747 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001748 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001749 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001750 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001751 concatenateMemOperands(MIB, Op0, Op1);
1752 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001753 ++NumLDRDFormed;
1754 } else {
Evan Chenge837dea2011-06-28 19:10:37 +00001755 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001756 .addReg(EvenReg)
1757 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001758 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001759 // FIXME: We're converting from LDRi12 to an insn that still
1760 // uses addrmode2, so we need an explicit offset reg. It should
1761 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001762 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001763 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001764 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001765 concatenateMemOperands(MIB, Op0, Op1);
1766 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001767 ++NumSTRDFormed;
1768 }
1769 MBB->erase(Op0);
1770 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001771
1772 // Add register allocation hints to form register pairs.
1773 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1774 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001775 } else {
1776 for (unsigned i = 0; i != NumMove; ++i) {
1777 MachineInstr *Op = Ops.back();
1778 Ops.pop_back();
1779 MBB->splice(InsertPos, MBB, Op);
1780 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001781 }
1782
1783 NumLdStMoved += NumMove;
1784 RetVal = true;
1785 }
1786 }
1787 }
1788
1789 return RetVal;
1790}
1791
1792bool
1793ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1794 bool RetVal = false;
1795
1796 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1797 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1798 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1799 SmallVector<unsigned, 4> LdBases;
1800 SmallVector<unsigned, 4> StBases;
1801
1802 unsigned Loc = 0;
1803 MachineBasicBlock::iterator MBBI = MBB->begin();
1804 MachineBasicBlock::iterator E = MBB->end();
1805 while (MBBI != E) {
1806 for (; MBBI != E; ++MBBI) {
1807 MachineInstr *MI = MBBI;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001808 if (MI->isCall() || MI->isTerminator()) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001809 // Stop at barriers.
1810 ++MBBI;
1811 break;
1812 }
1813
Jim Grosbach958e4e12010-06-04 01:23:30 +00001814 if (!MI->isDebugValue())
1815 MI2LocMap[MI] = ++Loc;
1816
Evan Chenge7d6df72009-06-13 09:12:55 +00001817 if (!isMemoryOp(MI))
1818 continue;
1819 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +00001820 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001821 continue;
1822
Evan Chengeef490f2009-09-25 21:44:53 +00001823 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001824 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001825 unsigned Base = MI->getOperand(1).getReg();
1826 int Offset = getMemoryOpOffset(MI);
1827
1828 bool StopHere = false;
1829 if (isLd) {
1830 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1831 Base2LdsMap.find(Base);
1832 if (BI != Base2LdsMap.end()) {
1833 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1834 if (Offset == getMemoryOpOffset(BI->second[i])) {
1835 StopHere = true;
1836 break;
1837 }
1838 }
1839 if (!StopHere)
1840 BI->second.push_back(MI);
1841 } else {
1842 SmallVector<MachineInstr*, 4> MIs;
1843 MIs.push_back(MI);
1844 Base2LdsMap[Base] = MIs;
1845 LdBases.push_back(Base);
1846 }
1847 } else {
1848 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1849 Base2StsMap.find(Base);
1850 if (BI != Base2StsMap.end()) {
1851 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1852 if (Offset == getMemoryOpOffset(BI->second[i])) {
1853 StopHere = true;
1854 break;
1855 }
1856 }
1857 if (!StopHere)
1858 BI->second.push_back(MI);
1859 } else {
1860 SmallVector<MachineInstr*, 4> MIs;
1861 MIs.push_back(MI);
1862 Base2StsMap[Base] = MIs;
1863 StBases.push_back(Base);
1864 }
1865 }
1866
1867 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001868 // Found a duplicate (a base+offset combination that's seen earlier).
1869 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001870 --Loc;
1871 break;
1872 }
1873 }
1874
1875 // Re-schedule loads.
1876 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1877 unsigned Base = LdBases[i];
1878 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1879 if (Lds.size() > 1)
1880 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1881 }
1882
1883 // Re-schedule stores.
1884 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1885 unsigned Base = StBases[i];
1886 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1887 if (Sts.size() > 1)
1888 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1889 }
1890
1891 if (MBBI != E) {
1892 Base2LdsMap.clear();
1893 Base2StsMap.clear();
1894 LdBases.clear();
1895 StBases.clear();
1896 }
1897 }
1898
1899 return RetVal;
1900}
1901
1902
1903/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1904/// optimization pass.
1905FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1906 if (PreAlloc)
1907 return new ARMPreAllocLoadStoreOpt();
1908 return new ARMLoadStoreOpt();
1909}