Jia Liu | 31d157a | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a pass that performs load / store related peephole |
| 11 | // optimizations. This pass should be run after register allocation. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #define DEBUG_TYPE "arm-ldst-opt" |
| 16 | #include "ARM.h" |
Evan Cheng | 8fb9036 | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 17 | #include "ARMBaseInstrInfo.h" |
Craig Topper | 0e5233a | 2012-03-26 00:45:15 +0000 | [diff] [blame] | 18 | #include "ARMBaseRegisterInfo.h" |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 19 | #include "ARMMachineFunctionInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 20 | #include "MCTargetDesc/ARMAddressingModes.h" |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" |
Owen Anderson | 1d0be15 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 22 | #include "llvm/Function.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 24 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 25 | #include "llvm/CodeGen/MachineInstr.h" |
| 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/RegisterScavenging.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/SelectionDAGNodes.h" |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetData.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetInstrInfo.h" |
| 32 | #include "llvm/Target/TargetMachine.h" |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetRegisterInfo.h" |
Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 34 | #include "llvm/Support/ErrorHandling.h" |
Andrew Trick | 95bc85e | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
NAKAMURA Takumi | 70aaf37 | 2011-11-25 09:19:57 +0000 | [diff] [blame] | 36 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 37 | #include "llvm/ADT/DenseMap.h" |
| 38 | #include "llvm/ADT/STLExtras.h" |
| 39 | #include "llvm/ADT/SmallPtrSet.h" |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 40 | #include "llvm/ADT/SmallSet.h" |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 41 | #include "llvm/ADT/SmallVector.h" |
| 42 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 43 | using namespace llvm; |
| 44 | |
| 45 | STATISTIC(NumLDMGened , "Number of ldm instructions generated"); |
| 46 | STATISTIC(NumSTMGened , "Number of stm instructions generated"); |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 47 | STATISTIC(NumVLDMGened, "Number of vldm instructions generated"); |
| 48 | STATISTIC(NumVSTMGened, "Number of vstm instructions generated"); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 49 | STATISTIC(NumLdStMoved, "Number of load / store instructions moved"); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 50 | STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation"); |
| 51 | STATISTIC(NumSTRDFormed,"Number of strd created before allocation"); |
| 52 | STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm"); |
| 53 | STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm"); |
| 54 | STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's"); |
| 55 | STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's"); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 56 | |
| 57 | /// ARMAllocLoadStoreOpt - Post- register allocation pass the combine |
| 58 | /// load / store instructions to form ldm / stm instructions. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 59 | |
| 60 | namespace { |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 61 | struct ARMLoadStoreOpt : public MachineFunctionPass { |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 62 | static char ID; |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 63 | ARMLoadStoreOpt() : MachineFunctionPass(ID) {} |
Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 64 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 65 | const TargetInstrInfo *TII; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 66 | const TargetRegisterInfo *TRI; |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 67 | const ARMSubtarget *STI; |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 68 | ARMFunctionInfo *AFI; |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 69 | RegScavenger *RS; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 70 | bool isThumb2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 71 | |
| 72 | virtual bool runOnMachineFunction(MachineFunction &Fn); |
| 73 | |
| 74 | virtual const char *getPassName() const { |
| 75 | return "ARM load / store optimization pass"; |
| 76 | } |
| 77 | |
| 78 | private: |
| 79 | struct MemOpQueueEntry { |
| 80 | int Offset; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 81 | unsigned Reg; |
| 82 | bool isKill; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 | unsigned Position; |
| 84 | MachineBasicBlock::iterator MBBI; |
| 85 | bool Merged; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 86 | MemOpQueueEntry(int o, unsigned r, bool k, unsigned p, |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 87 | MachineBasicBlock::iterator i) |
| 88 | : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 89 | }; |
| 90 | typedef SmallVector<MemOpQueueEntry,8> MemOpQueue; |
| 91 | typedef MemOpQueue::iterator MemOpQueueIter; |
| 92 | |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 93 | bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 94 | int Offset, unsigned Base, bool BaseKill, int Opcode, |
| 95 | ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch, |
Jakob Stoklund Olesen | dc909bf | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 96 | DebugLoc dl, |
| 97 | ArrayRef<std::pair<unsigned, bool> > Regs, |
| 98 | ArrayRef<unsigned> ImpDefs); |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 99 | void MergeOpsUpdate(MachineBasicBlock &MBB, |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 100 | MemOpQueue &MemOps, |
| 101 | unsigned memOpsBegin, |
| 102 | unsigned memOpsEnd, |
| 103 | unsigned insertAfter, |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 104 | int Offset, |
| 105 | unsigned Base, |
| 106 | bool BaseKill, |
| 107 | int Opcode, |
| 108 | ARMCC::CondCodes Pred, |
| 109 | unsigned PredReg, |
| 110 | unsigned Scratch, |
| 111 | DebugLoc dl, |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 112 | SmallVector<MachineBasicBlock::iterator, 4> &Merges); |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 113 | void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base, |
| 114 | int Opcode, unsigned Size, |
| 115 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 116 | unsigned Scratch, MemOpQueue &MemOps, |
| 117 | SmallVector<MachineBasicBlock::iterator, 4> &Merges); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 118 | |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 119 | void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 120 | bool FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 121 | MachineBasicBlock::iterator &MBBI); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 122 | bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 123 | MachineBasicBlock::iterator MBBI, |
| 124 | const TargetInstrInfo *TII, |
| 125 | bool &Advance, |
| 126 | MachineBasicBlock::iterator &I); |
| 127 | bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 128 | MachineBasicBlock::iterator MBBI, |
| 129 | bool &Advance, |
| 130 | MachineBasicBlock::iterator &I); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 131 | bool LoadStoreMultipleOpti(MachineBasicBlock &MBB); |
| 132 | bool MergeReturnIntoLDM(MachineBasicBlock &MBB); |
| 133 | }; |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 134 | char ARMLoadStoreOpt::ID = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 135 | } |
| 136 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 137 | static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 138 | switch (Opcode) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 139 | default: llvm_unreachable("Unhandled opcode!"); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 140 | case ARM::LDRi12: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 141 | ++NumLDMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 142 | switch (Mode) { |
| 143 | default: llvm_unreachable("Unhandled submode!"); |
| 144 | case ARM_AM::ia: return ARM::LDMIA; |
| 145 | case ARM_AM::da: return ARM::LDMDA; |
| 146 | case ARM_AM::db: return ARM::LDMDB; |
| 147 | case ARM_AM::ib: return ARM::LDMIB; |
| 148 | } |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 149 | case ARM::STRi12: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 150 | ++NumSTMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 151 | switch (Mode) { |
| 152 | default: llvm_unreachable("Unhandled submode!"); |
| 153 | case ARM_AM::ia: return ARM::STMIA; |
| 154 | case ARM_AM::da: return ARM::STMDA; |
| 155 | case ARM_AM::db: return ARM::STMDB; |
| 156 | case ARM_AM::ib: return ARM::STMIB; |
| 157 | } |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 158 | case ARM::t2LDRi8: |
| 159 | case ARM::t2LDRi12: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 160 | ++NumLDMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 161 | switch (Mode) { |
| 162 | default: llvm_unreachable("Unhandled submode!"); |
| 163 | case ARM_AM::ia: return ARM::t2LDMIA; |
| 164 | case ARM_AM::db: return ARM::t2LDMDB; |
| 165 | } |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 166 | case ARM::t2STRi8: |
| 167 | case ARM::t2STRi12: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 168 | ++NumSTMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 169 | switch (Mode) { |
| 170 | default: llvm_unreachable("Unhandled submode!"); |
| 171 | case ARM_AM::ia: return ARM::t2STMIA; |
| 172 | case ARM_AM::db: return ARM::t2STMDB; |
| 173 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 174 | case ARM::VLDRS: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 175 | ++NumVLDMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 176 | switch (Mode) { |
| 177 | default: llvm_unreachable("Unhandled submode!"); |
| 178 | case ARM_AM::ia: return ARM::VLDMSIA; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 179 | case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 180 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 181 | case ARM::VSTRS: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 182 | ++NumVSTMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 183 | switch (Mode) { |
| 184 | default: llvm_unreachable("Unhandled submode!"); |
| 185 | case ARM_AM::ia: return ARM::VSTMSIA; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 186 | case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 187 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 188 | case ARM::VLDRD: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 189 | ++NumVLDMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 190 | switch (Mode) { |
| 191 | default: llvm_unreachable("Unhandled submode!"); |
| 192 | case ARM_AM::ia: return ARM::VLDMDIA; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 193 | case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 194 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 195 | case ARM::VSTRD: |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 196 | ++NumVSTMGened; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 197 | switch (Mode) { |
| 198 | default: llvm_unreachable("Unhandled submode!"); |
| 199 | case ARM_AM::ia: return ARM::VSTMDIA; |
Owen Anderson | 848b0c3 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 200 | case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 201 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 202 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 203 | } |
| 204 | |
Bill Wendling | 2567eec | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 205 | namespace llvm { |
| 206 | namespace ARM_AM { |
| 207 | |
| 208 | AMSubMode getLoadStoreMultipleSubMode(int Opcode) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 209 | switch (Opcode) { |
| 210 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | 7071200 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 211 | case ARM::LDMIA_RET: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 212 | case ARM::LDMIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 213 | case ARM::LDMIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 214 | case ARM::STMIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 215 | case ARM::STMIA_UPD: |
Bill Wendling | 7071200 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 216 | case ARM::t2LDMIA_RET: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 217 | case ARM::t2LDMIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 218 | case ARM::t2LDMIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 219 | case ARM::t2STMIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 220 | case ARM::t2STMIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 221 | case ARM::VLDMSIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 222 | case ARM::VLDMSIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 223 | case ARM::VSTMSIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 224 | case ARM::VSTMSIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 225 | case ARM::VLDMDIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 226 | case ARM::VLDMDIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 227 | case ARM::VSTMDIA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 228 | case ARM::VSTMDIA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 229 | return ARM_AM::ia; |
| 230 | |
| 231 | case ARM::LDMDA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 232 | case ARM::LDMDA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 233 | case ARM::STMDA: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 234 | case ARM::STMDA_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 235 | return ARM_AM::da; |
| 236 | |
| 237 | case ARM::LDMDB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 238 | case ARM::LDMDB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 239 | case ARM::STMDB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 240 | case ARM::STMDB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 241 | case ARM::t2LDMDB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 242 | case ARM::t2LDMDB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 243 | case ARM::t2STMDB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 244 | case ARM::t2STMDB_UPD: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 245 | case ARM::VLDMSDB_UPD: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 246 | case ARM::VSTMSDB_UPD: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 247 | case ARM::VLDMDDB_UPD: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 248 | case ARM::VSTMDDB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 249 | return ARM_AM::db; |
| 250 | |
| 251 | case ARM::LDMIB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 252 | case ARM::LDMIB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 253 | case ARM::STMIB: |
Bill Wendling | df8d94d | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 254 | case ARM::STMIB_UPD: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 255 | return ARM_AM::ib; |
| 256 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 257 | } |
| 258 | |
Bill Wendling | 2567eec | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 259 | } // end namespace ARM_AM |
| 260 | } // end namespace llvm |
| 261 | |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 262 | static bool isT2i32Load(unsigned Opc) { |
| 263 | return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8; |
| 264 | } |
| 265 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 266 | static bool isi32Load(unsigned Opc) { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 267 | return Opc == ARM::LDRi12 || isT2i32Load(Opc); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 268 | } |
| 269 | |
| 270 | static bool isT2i32Store(unsigned Opc) { |
| 271 | return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 272 | } |
| 273 | |
| 274 | static bool isi32Store(unsigned Opc) { |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 275 | return Opc == ARM::STRi12 || isT2i32Store(Opc); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 276 | } |
| 277 | |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 278 | /// MergeOps - Create and insert a LDM or STM with Base as base register and |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 279 | /// registers in Regs as the register operands that would be loaded / stored. |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 280 | /// It returns true if the transformation is done. |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 281 | bool |
Evan Cheng | 9254922 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 282 | ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB, |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 283 | MachineBasicBlock::iterator MBBI, |
| 284 | int Offset, unsigned Base, bool BaseKill, |
| 285 | int Opcode, ARMCC::CondCodes Pred, |
| 286 | unsigned PredReg, unsigned Scratch, DebugLoc dl, |
Jakob Stoklund Olesen | dc909bf | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 287 | ArrayRef<std::pair<unsigned, bool> > Regs, |
| 288 | ArrayRef<unsigned> ImpDefs) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 289 | // Only a single register to load / store. Don't bother. |
| 290 | unsigned NumRegs = Regs.size(); |
| 291 | if (NumRegs <= 1) |
| 292 | return false; |
| 293 | |
| 294 | ARM_AM::AMSubMode Mode = ARM_AM::ia; |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 295 | // VFP and Thumb2 do not support IB or DA modes. |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 296 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 297 | bool haveIBAndDA = isNotVFP && !isThumb2; |
| 298 | if (Offset == 4 && haveIBAndDA) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 299 | Mode = ARM_AM::ib; |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 300 | else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 301 | Mode = ARM_AM::da; |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 302 | else if (Offset == -4 * (int)NumRegs && isNotVFP) |
| 303 | // VLDM/VSTM do not support DB mode without also updating the base reg. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 304 | Mode = ARM_AM::db; |
Bob Wilson | 14805e2 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 305 | else if (Offset != 0) { |
Owen Anderson | d0cfc99 | 2011-03-29 20:27:38 +0000 | [diff] [blame] | 306 | // Check if this is a supported opcode before we insert instructions to |
| 307 | // calculate a new base register. |
| 308 | if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false; |
| 309 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 310 | // If starting offset isn't zero, insert a MI to materialize a new base. |
| 311 | // But only do so if it is cost effective, i.e. merging more than two |
| 312 | // loads / stores. |
| 313 | if (NumRegs <= 2) |
| 314 | return false; |
| 315 | |
| 316 | unsigned NewBase; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 317 | if (isi32Load(Opcode)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 318 | // If it is a load, then just use one of the destination register to |
| 319 | // use as the new base. |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 320 | NewBase = Regs[NumRegs-1].first; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 321 | else { |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 322 | // Use the scratch register to use as a new base. |
| 323 | NewBase = Scratch; |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 324 | if (NewBase == 0) |
| 325 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 326 | } |
Jim Grosbach | f6fd909 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 327 | int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 328 | if (Offset < 0) { |
Jim Grosbach | f6fd909 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 329 | BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 330 | Offset = - Offset; |
| 331 | } |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 332 | int ImmedOffset = isThumb2 |
| 333 | ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset); |
| 334 | if (ImmedOffset == -1) |
| 335 | // FIXME: Try t2ADDri12 or t2SUBri12? |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 336 | return false; // Probably not worth it then. |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 337 | |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 338 | BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase) |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 339 | .addReg(Base, getKillRegState(BaseKill)).addImm(Offset) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 340 | .addImm(Pred).addReg(PredReg).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 341 | Base = NewBase; |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 342 | BaseKill = true; // New base is always killed right its use. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 343 | } |
| 344 | |
Bob Wilson | 8d95e0b | 2010-03-16 00:31:15 +0000 | [diff] [blame] | 345 | bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS || |
| 346 | Opcode == ARM::VLDRD); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 347 | Opcode = getLoadStoreMultipleOpcode(Opcode, Mode); |
Owen Anderson | 9eae800 | 2011-03-29 17:42:25 +0000 | [diff] [blame] | 348 | if (!Opcode) return false; |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 349 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode)) |
| 350 | .addReg(Base, getKillRegState(BaseKill)) |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 351 | .addImm(Pred).addReg(PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 352 | for (unsigned i = 0; i != NumRegs; ++i) |
Bill Wendling | 587daed | 2009-05-13 21:33:08 +0000 | [diff] [blame] | 353 | MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef) |
| 354 | | getKillRegState(Regs[i].second)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 355 | |
Jakob Stoklund Olesen | dc909bf | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 356 | // Add implicit defs for super-registers. |
| 357 | for (unsigned i = 0, e = ImpDefs.size(); i != e; ++i) |
| 358 | MIB.addReg(ImpDefs[i], RegState::ImplicitDefine); |
| 359 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 360 | return true; |
| 361 | } |
| 362 | |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 363 | // MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on |
| 364 | // success. |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 365 | void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB, |
| 366 | MemOpQueue &memOps, |
| 367 | unsigned memOpsBegin, unsigned memOpsEnd, |
| 368 | unsigned insertAfter, int Offset, |
| 369 | unsigned Base, bool BaseKill, |
| 370 | int Opcode, |
| 371 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 372 | unsigned Scratch, |
| 373 | DebugLoc dl, |
| 374 | SmallVector<MachineBasicBlock::iterator, 4> &Merges) { |
Jakob Stoklund Olesen | 3063aed | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 375 | // First calculate which of the registers should be killed by the merged |
| 376 | // instruction. |
Jakob Stoklund Olesen | 1dbc38f | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 377 | const unsigned insertPos = memOps[insertAfter].Position; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 378 | SmallSet<unsigned, 4> KilledRegs; |
| 379 | DenseMap<unsigned, unsigned> Killer; |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 380 | for (unsigned i = 0, e = memOps.size(); i != e; ++i) { |
| 381 | if (i == memOpsBegin) { |
| 382 | i = memOpsEnd; |
| 383 | if (i == e) |
| 384 | break; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 385 | } |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 386 | if (memOps[i].Position < insertPos && memOps[i].isKill) { |
| 387 | unsigned Reg = memOps[i].Reg; |
| 388 | KilledRegs.insert(Reg); |
| 389 | Killer[Reg] = i; |
| 390 | } |
| 391 | } |
| 392 | |
| 393 | SmallVector<std::pair<unsigned, bool>, 8> Regs; |
Jakob Stoklund Olesen | dc909bf | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 394 | SmallVector<unsigned, 8> ImpDefs; |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 395 | for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) { |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 396 | unsigned Reg = memOps[i].Reg; |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 397 | // If we are inserting the merged operation after an operation that |
Jakob Stoklund Olesen | 1dbc38f | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 398 | // uses the same register, make sure to transfer any kill flag. |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 399 | bool isKill = memOps[i].isKill || KilledRegs.count(Reg); |
Jakob Stoklund Olesen | 1dbc38f | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 400 | Regs.push_back(std::make_pair(Reg, isKill)); |
Jakob Stoklund Olesen | dc909bf | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 401 | |
| 402 | // Collect any implicit defs of super-registers. They must be preserved. |
| 403 | for (MIOperands MO(memOps[i].MBBI); MO.isValid(); ++MO) { |
| 404 | if (!MO->isReg() || !MO->isDef() || !MO->isImplicit() || MO->isDead()) |
| 405 | continue; |
| 406 | unsigned DefReg = MO->getReg(); |
| 407 | if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end()) |
| 408 | ImpDefs.push_back(DefReg); |
| 409 | } |
Jakob Stoklund Olesen | 3063aed | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 410 | } |
| 411 | |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 412 | // Try to do the merge. |
| 413 | MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI; |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 414 | ++Loc; |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 415 | if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode, |
Jakob Stoklund Olesen | dc909bf | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 416 | Pred, PredReg, Scratch, dl, Regs, ImpDefs)) |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 417 | return; |
Jakob Stoklund Olesen | 3063aed | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 418 | |
| 419 | // Merge succeeded, update records. |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 420 | Merges.push_back(prior(Loc)); |
| 421 | for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) { |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 422 | // Remove kill flags from any memops that come before insertPos. |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 423 | if (Regs[i-memOpsBegin].second) { |
| 424 | unsigned Reg = Regs[i-memOpsBegin].first; |
| 425 | if (KilledRegs.count(Reg)) { |
| 426 | unsigned j = Killer[Reg]; |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 427 | int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true); |
| 428 | assert(Idx >= 0 && "Cannot find killing operand"); |
| 429 | memOps[j].MBBI->getOperand(Idx).setIsKill(false); |
Jakob Stoklund Olesen | 2536279 | 2010-08-30 21:52:40 +0000 | [diff] [blame] | 430 | memOps[j].isKill = false; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 431 | } |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 432 | memOps[i].isKill = true; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 433 | } |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 434 | MBB.erase(memOps[i].MBBI); |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 435 | // Update this memop to refer to the merged instruction. |
| 436 | // We may need to move kill flags again. |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 437 | memOps[i].Merged = true; |
Jakob Stoklund Olesen | 79bb6dd | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 438 | memOps[i].MBBI = Merges.back(); |
| 439 | memOps[i].Position = insertPos; |
Jakob Stoklund Olesen | f8e33e5 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 440 | } |
| 441 | } |
| 442 | |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 443 | /// MergeLDR_STR - Merge a number of load / store instructions into one or more |
| 444 | /// load / store multiple instructions. |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 445 | void |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 446 | ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 447 | unsigned Base, int Opcode, unsigned Size, |
| 448 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 449 | unsigned Scratch, MemOpQueue &MemOps, |
| 450 | SmallVector<MachineBasicBlock::iterator, 4> &Merges) { |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 451 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 452 | int Offset = MemOps[SIndex].Offset; |
| 453 | int SOffset = Offset; |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 454 | unsigned insertAfter = SIndex; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 455 | MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI; |
Evan Cheng | 87d59e4 | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 456 | DebugLoc dl = Loc->getDebugLoc(); |
Jakob Stoklund Olesen | 158a226 | 2009-12-23 21:28:42 +0000 | [diff] [blame] | 457 | const MachineOperand &PMO = Loc->getOperand(0); |
| 458 | unsigned PReg = PMO.getReg(); |
| 459 | unsigned PRegNum = PMO.isUndef() ? UINT_MAX |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 460 | : getARMRegisterNumbering(PReg); |
Jim Grosbach | 9a52d0c | 2010-03-26 18:41:09 +0000 | [diff] [blame] | 461 | unsigned Count = 1; |
Bob Wilson | 61f3cf3 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 462 | unsigned Limit = ~0U; |
| 463 | |
| 464 | // vldm / vstm limit are 32 for S variants, 16 for D variants. |
| 465 | |
| 466 | switch (Opcode) { |
| 467 | default: break; |
| 468 | case ARM::VSTRS: |
| 469 | Limit = 32; |
| 470 | break; |
| 471 | case ARM::VSTRD: |
| 472 | Limit = 16; |
| 473 | break; |
| 474 | case ARM::VLDRD: |
| 475 | Limit = 16; |
| 476 | break; |
| 477 | case ARM::VLDRS: |
| 478 | Limit = 32; |
| 479 | break; |
| 480 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 481 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 482 | for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) { |
| 483 | int NewOffset = MemOps[i].Offset; |
Jakob Stoklund Olesen | 158a226 | 2009-12-23 21:28:42 +0000 | [diff] [blame] | 484 | const MachineOperand &MO = MemOps[i].MBBI->getOperand(0); |
| 485 | unsigned Reg = MO.getReg(); |
| 486 | unsigned RegNum = MO.isUndef() ? UINT_MAX |
Jim Grosbach | a4c3c8f | 2010-09-15 20:26:25 +0000 | [diff] [blame] | 487 | : getARMRegisterNumbering(Reg); |
Bob Wilson | 61f3cf3 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 488 | // Register numbers must be in ascending order. For VFP / NEON load and |
| 489 | // store multiples, the registers must also be consecutive and within the |
| 490 | // limit on the number of registers per instruction. |
Evan Cheng | 3f7aa79 | 2010-02-12 22:17:21 +0000 | [diff] [blame] | 491 | if (Reg != ARM::SP && |
| 492 | NewOffset == Offset + (int)Size && |
Bob Wilson | 61f3cf3 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 493 | ((isNotVFP && RegNum > PRegNum) || |
| 494 | ((Count < Limit) && RegNum == PRegNum+1))) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 495 | Offset += Size; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 496 | PRegNum = RegNum; |
Jim Grosbach | 9a52d0c | 2010-03-26 18:41:09 +0000 | [diff] [blame] | 497 | ++Count; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 498 | } else { |
| 499 | // Can't merge this in. Try merge the earlier ones first. |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 500 | MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset, |
| 501 | Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges); |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 502 | MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch, |
| 503 | MemOps, Merges); |
| 504 | return; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 505 | } |
| 506 | |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 507 | if (MemOps[i].Position > MemOps[insertAfter].Position) |
| 508 | insertAfter = i; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 509 | } |
| 510 | |
Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 511 | bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1; |
Jakob Stoklund Olesen | 6528966 | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 512 | MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset, |
| 513 | Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges); |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 514 | return; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 515 | } |
| 516 | |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 517 | static bool definesCPSR(MachineInstr *MI) { |
| 518 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 519 | const MachineOperand &MO = MI->getOperand(i); |
| 520 | if (!MO.isReg()) |
| 521 | continue; |
| 522 | if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead()) |
| 523 | // If the instruction has live CPSR def, then it's not safe to fold it |
| 524 | // into load / store. |
| 525 | return true; |
| 526 | } |
| 527 | |
| 528 | return false; |
| 529 | } |
| 530 | |
| 531 | static bool isMatchingDecrement(MachineInstr *MI, unsigned Base, |
| 532 | unsigned Bytes, unsigned Limit, |
| 533 | ARMCC::CondCodes Pred, unsigned PredReg) { |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 534 | unsigned MyPredReg = 0; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 535 | if (!MI) |
| 536 | return false; |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 537 | |
| 538 | bool CheckCPSRDef = false; |
| 539 | switch (MI->getOpcode()) { |
| 540 | default: return false; |
| 541 | case ARM::t2SUBri: |
| 542 | case ARM::SUBri: |
| 543 | CheckCPSRDef = true; |
| 544 | // fallthrough |
| 545 | case ARM::tSUBspi: |
| 546 | break; |
| 547 | } |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 548 | |
| 549 | // Make sure the offset fits in 8 bits. |
Bob Wilson | 3d38e83 | 2010-08-27 21:44:35 +0000 | [diff] [blame] | 550 | if (Bytes == 0 || (Limit && Bytes >= Limit)) |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 551 | return false; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 552 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 553 | unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 554 | if (!(MI->getOperand(0).getReg() == Base && |
| 555 | MI->getOperand(1).getReg() == Base && |
| 556 | (MI->getOperand(2).getImm()*Scale) == Bytes && |
Craig Topper | c89c744 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 557 | getInstrPredicate(MI, MyPredReg) == Pred && |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 558 | MyPredReg == PredReg)) |
| 559 | return false; |
| 560 | |
| 561 | return CheckCPSRDef ? !definesCPSR(MI) : true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 562 | } |
| 563 | |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 564 | static bool isMatchingIncrement(MachineInstr *MI, unsigned Base, |
| 565 | unsigned Bytes, unsigned Limit, |
| 566 | ARMCC::CondCodes Pred, unsigned PredReg) { |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 567 | unsigned MyPredReg = 0; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 568 | if (!MI) |
| 569 | return false; |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 570 | |
| 571 | bool CheckCPSRDef = false; |
| 572 | switch (MI->getOpcode()) { |
| 573 | default: return false; |
| 574 | case ARM::t2ADDri: |
| 575 | case ARM::ADDri: |
| 576 | CheckCPSRDef = true; |
| 577 | // fallthrough |
| 578 | case ARM::tADDspi: |
| 579 | break; |
| 580 | } |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 581 | |
Bob Wilson | 3d38e83 | 2010-08-27 21:44:35 +0000 | [diff] [blame] | 582 | if (Bytes == 0 || (Limit && Bytes >= Limit)) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 583 | // Make sure the offset fits in 8 bits. |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 584 | return false; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 585 | |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 586 | unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 587 | if (!(MI->getOperand(0).getReg() == Base && |
| 588 | MI->getOperand(1).getReg() == Base && |
| 589 | (MI->getOperand(2).getImm()*Scale) == Bytes && |
Craig Topper | c89c744 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 590 | getInstrPredicate(MI, MyPredReg) == Pred && |
Evan Cheng | 4ee1c5c | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 591 | MyPredReg == PredReg)) |
| 592 | return false; |
| 593 | |
| 594 | return CheckCPSRDef ? !definesCPSR(MI) : true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 595 | } |
| 596 | |
| 597 | static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) { |
| 598 | switch (MI->getOpcode()) { |
| 599 | default: return 0; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 600 | case ARM::LDRi12: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 601 | case ARM::STRi12: |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 602 | case ARM::t2LDRi8: |
| 603 | case ARM::t2LDRi12: |
| 604 | case ARM::t2STRi8: |
| 605 | case ARM::t2STRi12: |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 606 | case ARM::VLDRS: |
| 607 | case ARM::VSTRS: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 | return 4; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 609 | case ARM::VLDRD: |
| 610 | case ARM::VSTRD: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 611 | return 8; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 612 | case ARM::LDMIA: |
| 613 | case ARM::LDMDA: |
| 614 | case ARM::LDMDB: |
| 615 | case ARM::LDMIB: |
| 616 | case ARM::STMIA: |
| 617 | case ARM::STMDA: |
| 618 | case ARM::STMDB: |
| 619 | case ARM::STMIB: |
| 620 | case ARM::t2LDMIA: |
| 621 | case ARM::t2LDMDB: |
| 622 | case ARM::t2STMIA: |
| 623 | case ARM::t2STMDB: |
| 624 | case ARM::VLDMSIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 625 | case ARM::VSTMSIA: |
Bob Wilson | 979927a | 2010-09-10 18:25:35 +0000 | [diff] [blame] | 626 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 627 | case ARM::VLDMDIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 628 | case ARM::VSTMDIA: |
Bob Wilson | 979927a | 2010-09-10 18:25:35 +0000 | [diff] [blame] | 629 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 630 | } |
| 631 | } |
| 632 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 633 | static unsigned getUpdatingLSMultipleOpcode(unsigned Opc, |
| 634 | ARM_AM::AMSubMode Mode) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 635 | switch (Opc) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 636 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 637 | case ARM::LDMIA: |
| 638 | case ARM::LDMDA: |
| 639 | case ARM::LDMDB: |
| 640 | case ARM::LDMIB: |
| 641 | switch (Mode) { |
| 642 | default: llvm_unreachable("Unhandled submode!"); |
| 643 | case ARM_AM::ia: return ARM::LDMIA_UPD; |
| 644 | case ARM_AM::ib: return ARM::LDMIB_UPD; |
| 645 | case ARM_AM::da: return ARM::LDMDA_UPD; |
| 646 | case ARM_AM::db: return ARM::LDMDB_UPD; |
| 647 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 648 | case ARM::STMIA: |
| 649 | case ARM::STMDA: |
| 650 | case ARM::STMDB: |
| 651 | case ARM::STMIB: |
| 652 | switch (Mode) { |
| 653 | default: llvm_unreachable("Unhandled submode!"); |
| 654 | case ARM_AM::ia: return ARM::STMIA_UPD; |
| 655 | case ARM_AM::ib: return ARM::STMIB_UPD; |
| 656 | case ARM_AM::da: return ARM::STMDA_UPD; |
| 657 | case ARM_AM::db: return ARM::STMDB_UPD; |
| 658 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 659 | case ARM::t2LDMIA: |
| 660 | case ARM::t2LDMDB: |
| 661 | switch (Mode) { |
| 662 | default: llvm_unreachable("Unhandled submode!"); |
| 663 | case ARM_AM::ia: return ARM::t2LDMIA_UPD; |
| 664 | case ARM_AM::db: return ARM::t2LDMDB_UPD; |
| 665 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 666 | case ARM::t2STMIA: |
| 667 | case ARM::t2STMDB: |
| 668 | switch (Mode) { |
| 669 | default: llvm_unreachable("Unhandled submode!"); |
| 670 | case ARM_AM::ia: return ARM::t2STMIA_UPD; |
| 671 | case ARM_AM::db: return ARM::t2STMDB_UPD; |
| 672 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 673 | case ARM::VLDMSIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 674 | switch (Mode) { |
| 675 | default: llvm_unreachable("Unhandled submode!"); |
| 676 | case ARM_AM::ia: return ARM::VLDMSIA_UPD; |
| 677 | case ARM_AM::db: return ARM::VLDMSDB_UPD; |
| 678 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 679 | case ARM::VLDMDIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 680 | switch (Mode) { |
| 681 | default: llvm_unreachable("Unhandled submode!"); |
| 682 | case ARM_AM::ia: return ARM::VLDMDIA_UPD; |
| 683 | case ARM_AM::db: return ARM::VLDMDDB_UPD; |
| 684 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 685 | case ARM::VSTMSIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 686 | switch (Mode) { |
| 687 | default: llvm_unreachable("Unhandled submode!"); |
| 688 | case ARM_AM::ia: return ARM::VSTMSIA_UPD; |
| 689 | case ARM_AM::db: return ARM::VSTMSDB_UPD; |
| 690 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 691 | case ARM::VSTMDIA: |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 692 | switch (Mode) { |
| 693 | default: llvm_unreachable("Unhandled submode!"); |
| 694 | case ARM_AM::ia: return ARM::VSTMDIA_UPD; |
| 695 | case ARM_AM::db: return ARM::VSTMDDB_UPD; |
| 696 | } |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 697 | } |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 698 | } |
| 699 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 700 | /// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 701 | /// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 702 | /// |
| 703 | /// stmia rn, <ra, rb, rc> |
| 704 | /// rn := rn + 4 * 3; |
| 705 | /// => |
| 706 | /// stmia rn!, <ra, rb, rc> |
| 707 | /// |
| 708 | /// rn := rn - 4 * 3; |
| 709 | /// ldmia rn, <ra, rb, rc> |
| 710 | /// => |
| 711 | /// ldmdb rn!, <ra, rb, rc> |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 712 | bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 713 | MachineBasicBlock::iterator MBBI, |
| 714 | bool &Advance, |
| 715 | MachineBasicBlock::iterator &I) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 716 | MachineInstr *MI = MBBI; |
| 717 | unsigned Base = MI->getOperand(0).getReg(); |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 718 | bool BaseKill = MI->getOperand(0).isKill(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 719 | unsigned Bytes = getLSMultipleTransferSize(MI); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 720 | unsigned PredReg = 0; |
Craig Topper | c89c744 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 721 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 722 | int Opcode = MI->getOpcode(); |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 723 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 724 | |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 725 | // Can't use an updating ld/st if the base register is also a dest |
| 726 | // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 727 | for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i) |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 728 | if (MI->getOperand(i).getReg() == Base) |
| 729 | return false; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 730 | |
| 731 | bool DoMerge = false; |
Bill Wendling | 2567eec | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 732 | ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 733 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 734 | // Try merging with the previous instruction. |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 735 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 736 | if (MBBI != BeginMBBI) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 737 | MachineBasicBlock::iterator PrevMBBI = prior(MBBI); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 738 | while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue()) |
| 739 | --PrevMBBI; |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 740 | if (Mode == ARM_AM::ia && |
| 741 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 742 | Mode = ARM_AM::db; |
| 743 | DoMerge = true; |
| 744 | } else if (Mode == ARM_AM::ib && |
| 745 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 746 | Mode = ARM_AM::da; |
| 747 | DoMerge = true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 748 | } |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 749 | if (DoMerge) |
| 750 | MBB.erase(PrevMBBI); |
| 751 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 752 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 753 | // Try merging with the next instruction. |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 754 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
| 755 | if (!DoMerge && MBBI != EndMBBI) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 756 | MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 757 | while (NextMBBI != EndMBBI && NextMBBI->isDebugValue()) |
| 758 | ++NextMBBI; |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 759 | if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) && |
| 760 | isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 761 | DoMerge = true; |
| 762 | } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) && |
| 763 | isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 764 | DoMerge = true; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 765 | } |
| 766 | if (DoMerge) { |
| 767 | if (NextMBBI == I) { |
| 768 | Advance = true; |
| 769 | ++I; |
| 770 | } |
| 771 | MBB.erase(NextMBBI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 772 | } |
| 773 | } |
| 774 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 775 | if (!DoMerge) |
| 776 | return false; |
| 777 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 778 | unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode); |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 779 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc)) |
| 780 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 781 | .addReg(Base, getKillRegState(BaseKill)) |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 782 | .addImm(Pred).addReg(PredReg); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 783 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 784 | // Transfer the rest of operands. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 785 | for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum) |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 786 | MIB.addOperand(MI->getOperand(OpNum)); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 787 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 788 | // Transfer memoperands. |
Chris Lattner | d7d030a | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 789 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 790 | |
| 791 | MBB.erase(MBBI); |
| 792 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 793 | } |
| 794 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 795 | static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc, |
| 796 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 797 | switch (Opc) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 798 | case ARM::LDRi12: |
Owen Anderson | 9ab0f25 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 799 | return ARM::LDR_PRE_IMM; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 800 | case ARM::STRi12: |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 801 | return ARM::STR_PRE_IMM; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 802 | case ARM::VLDRS: |
| 803 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 804 | case ARM::VLDRD: |
| 805 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 806 | case ARM::VSTRS: |
| 807 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 808 | case ARM::VSTRD: |
| 809 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 810 | case ARM::t2LDRi8: |
| 811 | case ARM::t2LDRi12: |
| 812 | return ARM::t2LDR_PRE; |
| 813 | case ARM::t2STRi8: |
| 814 | case ARM::t2STRi12: |
| 815 | return ARM::t2STR_PRE; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 816 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 817 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 818 | } |
| 819 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 820 | static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc, |
| 821 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 822 | switch (Opc) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 823 | case ARM::LDRi12: |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 824 | return ARM::LDR_POST_IMM; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 825 | case ARM::STRi12: |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 826 | return ARM::STR_POST_IMM; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 827 | case ARM::VLDRS: |
| 828 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 829 | case ARM::VLDRD: |
| 830 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 831 | case ARM::VSTRS: |
| 832 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 833 | case ARM::VSTRD: |
| 834 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 835 | case ARM::t2LDRi8: |
| 836 | case ARM::t2LDRi12: |
| 837 | return ARM::t2LDR_POST; |
| 838 | case ARM::t2STRi8: |
| 839 | case ARM::t2STRi12: |
| 840 | return ARM::t2STR_POST; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 841 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 842 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 843 | } |
| 844 | |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 845 | /// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 846 | /// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible: |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 847 | bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 848 | MachineBasicBlock::iterator MBBI, |
| 849 | const TargetInstrInfo *TII, |
| 850 | bool &Advance, |
| 851 | MachineBasicBlock::iterator &I) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 852 | MachineInstr *MI = MBBI; |
| 853 | unsigned Base = MI->getOperand(1).getReg(); |
Evan Cheng | a90f340 | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 854 | bool BaseKill = MI->getOperand(1).isKill(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 855 | unsigned Bytes = getLSMultipleTransferSize(MI); |
| 856 | int Opcode = MI->getOpcode(); |
Dale Johannesen | b672840 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 857 | DebugLoc dl = MI->getDebugLoc(); |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 858 | bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS || |
| 859 | Opcode == ARM::VSTRD || Opcode == ARM::VSTRS); |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 860 | bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12); |
| 861 | if (isi32Load(Opcode) || isi32Store(Opcode)) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 862 | if (MI->getOperand(2).getImm() != 0) |
| 863 | return false; |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 864 | if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 865 | return false; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 866 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 867 | bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 868 | // Can't do the merge if the destination register is the same as the would-be |
| 869 | // writeback register. |
| 870 | if (isLd && MI->getOperand(0).getReg() == Base) |
| 871 | return false; |
| 872 | |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 873 | unsigned PredReg = 0; |
Craig Topper | c89c744 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 874 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 875 | bool DoMerge = false; |
| 876 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 877 | unsigned NewOpc = 0; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 878 | // AM2 - 12 bits, thumb2 - 8 bits. |
| 879 | unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100); |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 880 | |
| 881 | // Try merging with the previous instruction. |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 882 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 883 | if (MBBI != BeginMBBI) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 884 | MachineBasicBlock::iterator PrevMBBI = prior(MBBI); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 885 | while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue()) |
| 886 | --PrevMBBI; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 887 | if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 888 | DoMerge = true; |
| 889 | AddSub = ARM_AM::sub; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 890 | } else if (!isAM5 && |
| 891 | isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 892 | DoMerge = true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 893 | } |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 894 | if (DoMerge) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 895 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 896 | MBB.erase(PrevMBBI); |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 897 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 898 | } |
| 899 | |
Bob Wilson | e4193b2 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 900 | // Try merging with the next instruction. |
Jim Grosbach | 6335ac6 | 2010-06-08 22:53:32 +0000 | [diff] [blame] | 901 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 902 | if (!DoMerge && MBBI != EndMBBI) { |
Chris Lattner | 7896c9f | 2009-12-03 00:50:42 +0000 | [diff] [blame] | 903 | MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI); |
Jim Grosbach | 3de755b | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 904 | while (NextMBBI != EndMBBI && NextMBBI->isDebugValue()) |
| 905 | ++NextMBBI; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 906 | if (!isAM5 && |
| 907 | isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 908 | DoMerge = true; |
| 909 | AddSub = ARM_AM::sub; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 910 | } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 911 | DoMerge = true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 912 | } |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 913 | if (DoMerge) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 914 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub); |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 915 | if (NextMBBI == I) { |
| 916 | Advance = true; |
| 917 | ++I; |
| 918 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 919 | MBB.erase(NextMBBI); |
Evan Cheng | e71bff7 | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 920 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 921 | } |
| 922 | |
| 923 | if (!DoMerge) |
| 924 | return false; |
| 925 | |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 926 | if (isAM5) { |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 927 | // VLDM[SD}_UPD, VSTM[SD]_UPD |
Bob Wilson | d4bfd54 | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 928 | // (There are no base-updating versions of VLDR/VSTR instructions, but the |
| 929 | // updating load/store-multiple instructions can be used with only one |
| 930 | // register.) |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 931 | MachineOperand &MO = MI->getOperand(0); |
| 932 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc)) |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 933 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 934 | .addReg(Base, getKillRegState(isLd ? BaseKill : false)) |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 935 | .addImm(Pred).addReg(PredReg) |
Bob Wilson | 3943ac3 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 936 | .addReg(MO.getReg(), (isLd ? getDefRegState(true) : |
| 937 | getKillRegState(MO.isKill()))); |
| 938 | } else if (isLd) { |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 939 | if (isAM2) { |
Owen Anderson | 07700d4 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 940 | // LDR_PRE, LDR_POST |
| 941 | if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) { |
Owen Anderson | acb274b | 2011-08-29 21:14:19 +0000 | [diff] [blame] | 942 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Owen Anderson | 07700d4 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 943 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 944 | .addReg(Base, RegState::Define) |
| 945 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 946 | } else { |
Owen Anderson | acb274b | 2011-08-29 21:14:19 +0000 | [diff] [blame] | 947 | int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Owen Anderson | 07700d4 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 948 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 949 | .addReg(Base, RegState::Define) |
| 950 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 951 | } |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 952 | } else { |
| 953 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 954 | // t2LDR_PRE, t2LDR_POST |
| 955 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 956 | .addReg(Base, RegState::Define) |
| 957 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 958 | } |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 959 | } else { |
| 960 | MachineOperand &MO = MI->getOperand(0); |
Jim Grosbach | 19dec20 | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 961 | // FIXME: post-indexed stores use am2offset_imm, which still encodes |
| 962 | // the vestigal zero-reg offset register. When that's fixed, this clause |
| 963 | // can be removed entirely. |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 964 | if (isAM2 && NewOpc == ARM::STR_POST_IMM) { |
| 965 | int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 966 | // STR_PRE, STR_POST |
| 967 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 968 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 969 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 970 | } else { |
| 971 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 972 | // t2STR_PRE, t2STR_POST |
| 973 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 974 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 975 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 1034212 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 976 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 977 | } |
| 978 | MBB.erase(MBBI); |
| 979 | |
| 980 | return true; |
| 981 | } |
| 982 | |
Eric Christopher | 7bb1c40 | 2011-05-25 21:19:19 +0000 | [diff] [blame] | 983 | /// isMemoryOp - Returns true if instruction is a memory operation that this |
| 984 | /// pass is capable of operating on. |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 985 | static bool isMemoryOp(const MachineInstr *MI) { |
Jakob Stoklund Olesen | 628a797 | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 986 | // When no memory operands are present, conservatively assume unaligned, |
| 987 | // volatile, unfoldable. |
| 988 | if (!MI->hasOneMemOperand()) |
| 989 | return false; |
Jakob Stoklund Olesen | 069e100 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 990 | |
Jakob Stoklund Olesen | 628a797 | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 991 | const MachineMemOperand *MMO = *MI->memoperands_begin(); |
Jakob Stoklund Olesen | 069e100 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 992 | |
Jakob Stoklund Olesen | 628a797 | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 993 | // Don't touch volatile memory accesses - we may be changing their order. |
| 994 | if (MMO->isVolatile()) |
| 995 | return false; |
| 996 | |
| 997 | // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is |
| 998 | // not. |
| 999 | if (MMO->getAlignment() < 4) |
| 1000 | return false; |
Jakob Stoklund Olesen | 069e100 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 1001 | |
Jakob Stoklund Olesen | 9e6396d | 2010-02-24 18:57:08 +0000 | [diff] [blame] | 1002 | // str <undef> could probably be eliminated entirely, but for now we just want |
| 1003 | // to avoid making a mess of it. |
| 1004 | // FIXME: Use str <undef> as a wildcard to enable better stm folding. |
| 1005 | if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() && |
| 1006 | MI->getOperand(0).isUndef()) |
| 1007 | return false; |
| 1008 | |
Bob Wilson | bbf39b0 | 2010-03-04 21:04:38 +0000 | [diff] [blame] | 1009 | // Likewise don't mess with references to undefined addresses. |
| 1010 | if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() && |
| 1011 | MI->getOperand(1).isUndef()) |
| 1012 | return false; |
| 1013 | |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1014 | int Opcode = MI->getOpcode(); |
| 1015 | switch (Opcode) { |
| 1016 | default: break; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1017 | case ARM::VLDRS: |
| 1018 | case ARM::VSTRS: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1019 | return MI->getOperand(1).isReg(); |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1020 | case ARM::VLDRD: |
| 1021 | case ARM::VSTRD: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1022 | return MI->getOperand(1).isReg(); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1023 | case ARM::LDRi12: |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1024 | case ARM::STRi12: |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1025 | case ARM::t2LDRi8: |
| 1026 | case ARM::t2LDRi12: |
| 1027 | case ARM::t2STRi8: |
| 1028 | case ARM::t2STRi12: |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1029 | return MI->getOperand(1).isReg(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1030 | } |
| 1031 | return false; |
| 1032 | } |
| 1033 | |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1034 | /// AdvanceRS - Advance register scavenger to just before the earliest memory |
| 1035 | /// op that is being merged. |
| 1036 | void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) { |
| 1037 | MachineBasicBlock::iterator Loc = MemOps[0].MBBI; |
| 1038 | unsigned Position = MemOps[0].Position; |
| 1039 | for (unsigned i = 1, e = MemOps.size(); i != e; ++i) { |
| 1040 | if (MemOps[i].Position < Position) { |
| 1041 | Position = MemOps[i].Position; |
| 1042 | Loc = MemOps[i].MBBI; |
| 1043 | } |
| 1044 | } |
| 1045 | |
| 1046 | if (Loc != MBB.begin()) |
| 1047 | RS->forward(prior(Loc)); |
| 1048 | } |
| 1049 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1050 | static int getMemoryOpOffset(const MachineInstr *MI) { |
| 1051 | int Opcode = MI->getOpcode(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1052 | bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1053 | unsigned NumOperands = MI->getDesc().getNumOperands(); |
| 1054 | unsigned OffField = MI->getOperand(NumOperands-3).getImm(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1055 | |
| 1056 | if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 || |
| 1057 | Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 || |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1058 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 || |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1059 | Opcode == ARM::LDRi12 || Opcode == ARM::STRi12) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1060 | return OffField; |
| 1061 | |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1062 | int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField) |
| 1063 | : ARM_AM::getAM5Offset(OffField) * 4; |
| 1064 | if (isAM3) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1065 | if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub) |
| 1066 | Offset = -Offset; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1067 | } else { |
| 1068 | if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub) |
| 1069 | Offset = -Offset; |
| 1070 | } |
| 1071 | return Offset; |
| 1072 | } |
| 1073 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1074 | static void InsertLDR_STR(MachineBasicBlock &MBB, |
| 1075 | MachineBasicBlock::iterator &MBBI, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1076 | int Offset, bool isDef, |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1077 | DebugLoc dl, unsigned NewOpc, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1078 | unsigned Reg, bool RegDeadKill, bool RegUndef, |
| 1079 | unsigned BaseReg, bool BaseKill, bool BaseUndef, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1080 | bool OffKill, bool OffUndef, |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1081 | ARMCC::CondCodes Pred, unsigned PredReg, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1082 | const TargetInstrInfo *TII, bool isT2) { |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1083 | if (isDef) { |
| 1084 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1085 | TII->get(NewOpc)) |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1086 | .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill)) |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1087 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1088 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1089 | } else { |
| 1090 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1091 | TII->get(NewOpc)) |
| 1092 | .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef)) |
| 1093 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1094 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1095 | } |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1096 | } |
| 1097 | |
| 1098 | bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 1099 | MachineBasicBlock::iterator &MBBI) { |
| 1100 | MachineInstr *MI = &*MBBI; |
| 1101 | unsigned Opcode = MI->getOpcode(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1102 | if (Opcode == ARM::LDRD || Opcode == ARM::STRD || |
| 1103 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) { |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1104 | const MachineOperand &BaseOp = MI->getOperand(2); |
| 1105 | unsigned BaseReg = BaseOp.getReg(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1106 | unsigned EvenReg = MI->getOperand(0).getReg(); |
| 1107 | unsigned OddReg = MI->getOperand(1).getReg(); |
| 1108 | unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false); |
| 1109 | unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false); |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1110 | // ARM errata 602117: LDRD with base in list may result in incorrect base |
| 1111 | // register when interrupted or faulted. |
Evan Cheng | 44ee471 | 2011-11-09 01:57:03 +0000 | [diff] [blame] | 1112 | bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3(); |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1113 | if (!Errata602117 && |
| 1114 | ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1115 | return false; |
| 1116 | |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1117 | MachineBasicBlock::iterator NewBBI = MBBI; |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1118 | bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8; |
| 1119 | bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8; |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1120 | bool EvenDeadKill = isLd ? |
| 1121 | MI->getOperand(0).isDead() : MI->getOperand(0).isKill(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1122 | bool EvenUndef = MI->getOperand(0).isUndef(); |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1123 | bool OddDeadKill = isLd ? |
| 1124 | MI->getOperand(1).isDead() : MI->getOperand(1).isKill(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1125 | bool OddUndef = MI->getOperand(1).isUndef(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1126 | bool BaseKill = BaseOp.isKill(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1127 | bool BaseUndef = BaseOp.isUndef(); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1128 | bool OffKill = isT2 ? false : MI->getOperand(3).isKill(); |
| 1129 | bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1130 | int OffImm = getMemoryOpOffset(MI); |
| 1131 | unsigned PredReg = 0; |
Craig Topper | c89c744 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1132 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1133 | |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1134 | if (OddRegNum > EvenRegNum && OffImm == 0) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1135 | // Ascending register numbers and no offset. It's safe to change it to a |
| 1136 | // ldm or stm. |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1137 | unsigned NewOpc = (isLd) |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1138 | ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA) |
| 1139 | : (isT2 ? ARM::t2STMIA : ARM::STMIA); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1140 | if (isLd) { |
| 1141 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1142 | .addReg(BaseReg, getKillRegState(BaseKill)) |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1143 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1144 | .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill)) |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1145 | .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill)); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1146 | ++NumLDRD2LDM; |
| 1147 | } else { |
| 1148 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1149 | .addReg(BaseReg, getKillRegState(BaseKill)) |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1150 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1151 | .addReg(EvenReg, |
| 1152 | getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef)) |
| 1153 | .addReg(OddReg, |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1154 | getKillRegState(OddDeadKill) | getUndefRegState(OddUndef)); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1155 | ++NumSTRD2STM; |
| 1156 | } |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1157 | NewBBI = llvm::prior(MBBI); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1158 | } else { |
| 1159 | // Split into two instructions. |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1160 | unsigned NewOpc = (isLd) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1161 | ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1162 | : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1163 | DebugLoc dl = MBBI->getDebugLoc(); |
| 1164 | // If this is a load and base register is killed, it may have been |
| 1165 | // re-defed by the load, make sure the first load does not clobber it. |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1166 | if (isLd && |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1167 | (BaseKill || OffKill) && |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1168 | (TRI->regsOverlap(EvenReg, BaseReg))) { |
| 1169 | assert(!TRI->regsOverlap(OddReg, BaseReg)); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1170 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, |
| 1171 | OddReg, OddDeadKill, false, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1172 | BaseReg, false, BaseUndef, false, OffUndef, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1173 | Pred, PredReg, TII, isT2); |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1174 | NewBBI = llvm::prior(MBBI); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1175 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
| 1176 | EvenReg, EvenDeadKill, false, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1177 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1178 | Pred, PredReg, TII, isT2); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1179 | } else { |
Evan Cheng | 0cd22dd | 2009-11-14 01:50:00 +0000 | [diff] [blame] | 1180 | if (OddReg == EvenReg && EvenDeadKill) { |
Jim Grosbach | 18f30e6 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 1181 | // If the two source operands are the same, the kill marker is |
| 1182 | // probably on the first one. e.g. |
Evan Cheng | 0cd22dd | 2009-11-14 01:50:00 +0000 | [diff] [blame] | 1183 | // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0 |
| 1184 | EvenDeadKill = false; |
| 1185 | OddDeadKill = true; |
| 1186 | } |
Jakob Stoklund Olesen | 892143f | 2012-03-28 23:07:03 +0000 | [diff] [blame^] | 1187 | // Never kill the base register in the first instruction. |
| 1188 | // <rdar://problem/11101911> |
| 1189 | if (EvenReg == BaseReg) |
| 1190 | EvenDeadKill = false; |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1191 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1192 | EvenReg, EvenDeadKill, EvenUndef, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1193 | BaseReg, false, BaseUndef, false, OffUndef, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1194 | Pred, PredReg, TII, isT2); |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1195 | NewBBI = llvm::prior(MBBI); |
Evan Cheng | 974fe5d | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1196 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1197 | OddReg, OddDeadKill, OddUndef, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1198 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1199 | Pred, PredReg, TII, isT2); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1200 | } |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1201 | if (isLd) |
| 1202 | ++NumLDRD2LDR; |
| 1203 | else |
| 1204 | ++NumSTRD2STR; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1205 | } |
| 1206 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1207 | MBB.erase(MI); |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1208 | MBBI = NewBBI; |
| 1209 | return true; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1210 | } |
| 1211 | return false; |
| 1212 | } |
| 1213 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1214 | /// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR |
| 1215 | /// ops of the same base and incrementing offset into LDM / STM ops. |
| 1216 | bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) { |
| 1217 | unsigned NumMerges = 0; |
| 1218 | unsigned NumMemOps = 0; |
| 1219 | MemOpQueue MemOps; |
| 1220 | unsigned CurrBase = 0; |
| 1221 | int CurrOpc = -1; |
| 1222 | unsigned CurrSize = 0; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1223 | ARMCC::CondCodes CurrPred = ARMCC::AL; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1224 | unsigned CurrPredReg = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1225 | unsigned Position = 0; |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1226 | SmallVector<MachineBasicBlock::iterator,4> Merges; |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1227 | |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1228 | RS->enterBasicBlock(&MBB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1229 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 1230 | while (MBBI != E) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1231 | if (FixInvalidRegPairOp(MBB, MBBI)) |
| 1232 | continue; |
| 1233 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1234 | bool Advance = false; |
| 1235 | bool TryMerge = false; |
| 1236 | bool Clobber = false; |
| 1237 | |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1238 | bool isMemOp = isMemoryOp(MBBI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1239 | if (isMemOp) { |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1240 | int Opcode = MBBI->getOpcode(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1241 | unsigned Size = getLSMultipleTransferSize(MBBI); |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1242 | const MachineOperand &MO = MBBI->getOperand(0); |
| 1243 | unsigned Reg = MO.getReg(); |
| 1244 | bool isKill = MO.isDef() ? false : MO.isKill(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1245 | unsigned Base = MBBI->getOperand(1).getReg(); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1246 | unsigned PredReg = 0; |
Craig Topper | c89c744 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1247 | ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1248 | int Offset = getMemoryOpOffset(MBBI); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1249 | // Watch out for: |
| 1250 | // r4 := ldr [r5] |
| 1251 | // r5 := ldr [r5, #4] |
| 1252 | // r6 := ldr [r5, #8] |
| 1253 | // |
| 1254 | // The second ldr has effectively broken the chain even though it |
| 1255 | // looks like the later ldr(s) use the same base register. Try to |
| 1256 | // merge the ldr's so far, including this one. But don't try to |
| 1257 | // combine the following ldr(s). |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1258 | Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1259 | if (CurrBase == 0 && !Clobber) { |
| 1260 | // Start of a new chain. |
| 1261 | CurrBase = Base; |
| 1262 | CurrOpc = Opcode; |
| 1263 | CurrSize = Size; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1264 | CurrPred = Pred; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1265 | CurrPredReg = PredReg; |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1266 | MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI)); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1267 | ++NumMemOps; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1268 | Advance = true; |
| 1269 | } else { |
| 1270 | if (Clobber) { |
| 1271 | TryMerge = true; |
| 1272 | Advance = true; |
| 1273 | } |
| 1274 | |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1275 | if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) { |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1276 | // No need to match PredReg. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1277 | // Continue adding to the queue. |
| 1278 | if (Offset > MemOps.back().Offset) { |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1279 | MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, |
| 1280 | Position, MBBI)); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1281 | ++NumMemOps; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1282 | Advance = true; |
| 1283 | } else { |
| 1284 | for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); |
| 1285 | I != E; ++I) { |
| 1286 | if (Offset < I->Offset) { |
Evan Cheng | d95ea2d | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1287 | MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill, |
| 1288 | Position, MBBI)); |
Dan Gohman | fe60104 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1289 | ++NumMemOps; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1290 | Advance = true; |
| 1291 | break; |
| 1292 | } else if (Offset == I->Offset) { |
| 1293 | // Collision! This can't be merged! |
| 1294 | break; |
| 1295 | } |
| 1296 | } |
| 1297 | } |
| 1298 | } |
| 1299 | } |
| 1300 | } |
| 1301 | |
Jim Grosbach | db03adb | 2010-06-09 22:21:24 +0000 | [diff] [blame] | 1302 | if (MBBI->isDebugValue()) { |
| 1303 | ++MBBI; |
| 1304 | if (MBBI == E) |
| 1305 | // Reach the end of the block, try merging the memory instructions. |
| 1306 | TryMerge = true; |
| 1307 | } else if (Advance) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1308 | ++Position; |
| 1309 | ++MBBI; |
Evan Cheng | faf93aa | 2009-10-22 06:47:35 +0000 | [diff] [blame] | 1310 | if (MBBI == E) |
| 1311 | // Reach the end of the block, try merging the memory instructions. |
| 1312 | TryMerge = true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1313 | } else |
| 1314 | TryMerge = true; |
| 1315 | |
| 1316 | if (TryMerge) { |
| 1317 | if (NumMemOps > 1) { |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1318 | // Try to find a free register to use as a new base in case it's needed. |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1319 | // First advance to the instruction just before the start of the chain. |
Evan Cheng | 11788fd | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1320 | AdvanceRS(MBB, MemOps); |
Jakob Stoklund Olesen | c0823fe | 2009-08-18 21:14:54 +0000 | [diff] [blame] | 1321 | // Find a scratch register. |
Jim Grosbach | e11a8f5 | 2009-09-11 19:49:06 +0000 | [diff] [blame] | 1322 | unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass); |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1323 | // Process the load / store instructions. |
| 1324 | RS->forward(prior(MBBI)); |
| 1325 | |
| 1326 | // Merge ops. |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1327 | Merges.clear(); |
| 1328 | MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize, |
| 1329 | CurrPred, CurrPredReg, Scratch, MemOps, Merges); |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1330 | |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1331 | // Try folding preceding/trailing base inc/dec into the generated |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1332 | // LDM/STM ops. |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1333 | for (unsigned i = 0, e = Merges.size(); i < e; ++i) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1334 | if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI)) |
Evan Cheng | 9d5fb98 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 1335 | ++NumMerges; |
Evan Cheng | 5ba7188 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1336 | NumMerges += Merges.size(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1337 | |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1338 | // Try folding preceding/trailing base inc/dec into those load/store |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1339 | // that were not merged to form LDM/STM ops. |
| 1340 | for (unsigned i = 0; i != NumMemOps; ++i) |
| 1341 | if (!MemOps[i].Merged) |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1342 | if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI)) |
Evan Cheng | 9d5fb98 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 1343 | ++NumMerges; |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1344 | |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1345 | // RS may be pointing to an instruction that's deleted. |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1346 | RS->skipTo(prior(MBBI)); |
Evan Cheng | 1488326 | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1347 | } else if (NumMemOps == 1) { |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1348 | // Try folding preceding/trailing base inc/dec into the single |
Evan Cheng | 1488326 | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1349 | // load/store. |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1350 | if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) { |
Evan Cheng | 1488326 | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1351 | ++NumMerges; |
| 1352 | RS->forward(prior(MBBI)); |
| 1353 | } |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1354 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1355 | |
| 1356 | CurrBase = 0; |
| 1357 | CurrOpc = -1; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1358 | CurrSize = 0; |
| 1359 | CurrPred = ARMCC::AL; |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1360 | CurrPredReg = 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1361 | if (NumMemOps) { |
| 1362 | MemOps.clear(); |
| 1363 | NumMemOps = 0; |
| 1364 | } |
| 1365 | |
| 1366 | // If iterator hasn't been advanced and this is not a memory op, skip it. |
| 1367 | // It can't start a new chain anyway. |
| 1368 | if (!Advance && !isMemOp && MBBI != E) { |
| 1369 | ++Position; |
| 1370 | ++MBBI; |
| 1371 | } |
| 1372 | } |
| 1373 | } |
| 1374 | return NumMerges > 0; |
| 1375 | } |
| 1376 | |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1377 | /// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1378 | /// ("bx lr" and "mov pc, lr") into the preceding stack restore so it |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1379 | /// directly restore the value of LR into pc. |
| 1380 | /// ldmfd sp!, {..., lr} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1381 | /// bx lr |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1382 | /// or |
| 1383 | /// ldmfd sp!, {..., lr} |
| 1384 | /// mov pc, lr |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1385 | /// => |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1386 | /// ldmfd sp!, {..., pc} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1387 | bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) { |
| 1388 | if (MBB.empty()) return false; |
| 1389 | |
Jakob Stoklund Olesen | f7ca976 | 2011-01-13 22:47:43 +0000 | [diff] [blame] | 1390 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1391 | if (MBBI != MBB.begin() && |
Bob Wilson | c88d072 | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1392 | (MBBI->getOpcode() == ARM::BX_RET || |
| 1393 | MBBI->getOpcode() == ARM::tBX_RET || |
| 1394 | MBBI->getOpcode() == ARM::MOVPCLR)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1395 | MachineInstr *PrevMI = prior(MBBI); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1396 | unsigned Opcode = PrevMI->getOpcode(); |
| 1397 | if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD || |
| 1398 | Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD || |
| 1399 | Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1400 | MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1401 | if (MO.getReg() != ARM::LR) |
| 1402 | return false; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1403 | unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET); |
| 1404 | assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) || |
| 1405 | Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!"); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1406 | PrevMI->setDesc(TII->get(NewOpc)); |
| 1407 | MO.setReg(ARM::PC); |
Evan Cheng | b179b46 | 2010-10-22 21:29:58 +0000 | [diff] [blame] | 1408 | PrevMI->copyImplicitOps(&*MBBI); |
Evan Cheng | 27934da | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1409 | MBB.erase(MBBI); |
| 1410 | return true; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1411 | } |
| 1412 | } |
| 1413 | return false; |
| 1414 | } |
| 1415 | |
| 1416 | bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1417 | const TargetMachine &TM = Fn.getTarget(); |
Evan Cheng | 603b83e | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 1418 | AFI = Fn.getInfo<ARMFunctionInfo>(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1419 | TII = TM.getInstrInfo(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1420 | TRI = TM.getRegisterInfo(); |
Evan Cheng | 3568a10 | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1421 | STI = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 0ea12ec | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1422 | RS = new RegScavenger(); |
Evan Cheng | 45032f2 | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1423 | isThumb2 = AFI->isThumb2Function(); |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1424 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1425 | bool Modified = false; |
| 1426 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1427 | ++MFI) { |
| 1428 | MachineBasicBlock &MBB = *MFI; |
| 1429 | Modified |= LoadStoreMultipleOpti(MBB); |
Bob Wilson | 6819dbb | 2011-01-06 19:24:41 +0000 | [diff] [blame] | 1430 | if (TM.getSubtarget<ARMSubtarget>().hasV5TOps()) |
| 1431 | Modified |= MergeReturnIntoLDM(MBB); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1432 | } |
Evan Cheng | cc1c427 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1433 | |
| 1434 | delete RS; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1435 | return Modified; |
| 1436 | } |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1437 | |
| 1438 | |
| 1439 | /// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move |
| 1440 | /// load / stores from consecutive locations close to make it more |
| 1441 | /// likely they will be combined later. |
| 1442 | |
| 1443 | namespace { |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 1444 | struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{ |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1445 | static char ID; |
Owen Anderson | 90c579d | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 1446 | ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {} |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1447 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1448 | const TargetData *TD; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1449 | const TargetInstrInfo *TII; |
| 1450 | const TargetRegisterInfo *TRI; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1451 | const ARMSubtarget *STI; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1452 | MachineRegisterInfo *MRI; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1453 | MachineFunction *MF; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1454 | |
| 1455 | virtual bool runOnMachineFunction(MachineFunction &Fn); |
| 1456 | |
| 1457 | virtual const char *getPassName() const { |
| 1458 | return "ARM pre- register allocation load / store optimization pass"; |
| 1459 | } |
| 1460 | |
| 1461 | private: |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1462 | bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl, |
| 1463 | unsigned &NewOpc, unsigned &EvenReg, |
| 1464 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1465 | int &Offset, |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1466 | unsigned &PredReg, ARMCC::CondCodes &Pred, |
| 1467 | bool &isT2); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1468 | bool RescheduleOps(MachineBasicBlock *MBB, |
| 1469 | SmallVector<MachineInstr*, 4> &Ops, |
| 1470 | unsigned Base, bool isLd, |
| 1471 | DenseMap<MachineInstr*, unsigned> &MI2LocMap); |
| 1472 | bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB); |
| 1473 | }; |
| 1474 | char ARMPreAllocLoadStoreOpt::ID = 0; |
| 1475 | } |
| 1476 | |
| 1477 | bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1478 | TD = Fn.getTarget().getTargetData(); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1479 | TII = Fn.getTarget().getInstrInfo(); |
| 1480 | TRI = Fn.getTarget().getRegisterInfo(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1481 | STI = &Fn.getTarget().getSubtarget<ARMSubtarget>(); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1482 | MRI = &Fn.getRegInfo(); |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1483 | MF = &Fn; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1484 | |
| 1485 | bool Modified = false; |
| 1486 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1487 | ++MFI) |
| 1488 | Modified |= RescheduleLoadStoreInstrs(MFI); |
| 1489 | |
| 1490 | return Modified; |
| 1491 | } |
| 1492 | |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1493 | static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base, |
| 1494 | MachineBasicBlock::iterator I, |
| 1495 | MachineBasicBlock::iterator E, |
| 1496 | SmallPtrSet<MachineInstr*, 4> &MemOps, |
| 1497 | SmallSet<unsigned, 4> &MemRegs, |
| 1498 | const TargetRegisterInfo *TRI) { |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1499 | // Are there stores / loads / calls between them? |
| 1500 | // FIXME: This is overly conservative. We should make use of alias information |
| 1501 | // some day. |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1502 | SmallSet<unsigned, 4> AddedRegPressure; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1503 | while (++I != E) { |
Jim Grosbach | 958e4e1 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 1504 | if (I->isDebugValue() || MemOps.count(&*I)) |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1505 | continue; |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1506 | if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects()) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1507 | return false; |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1508 | if (isLd && I->mayStore()) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1509 | return false; |
| 1510 | if (!isLd) { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1511 | if (I->mayLoad()) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1512 | return false; |
| 1513 | // It's not safe to move the first 'str' down. |
| 1514 | // str r1, [r0] |
| 1515 | // strh r5, [r0] |
| 1516 | // str r4, [r0, #+4] |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1517 | if (I->mayStore()) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1518 | return false; |
| 1519 | } |
| 1520 | for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) { |
| 1521 | MachineOperand &MO = I->getOperand(j); |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1522 | if (!MO.isReg()) |
| 1523 | continue; |
| 1524 | unsigned Reg = MO.getReg(); |
| 1525 | if (MO.isDef() && TRI->regsOverlap(Reg, Base)) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1526 | return false; |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1527 | if (Reg != Base && !MemRegs.count(Reg)) |
| 1528 | AddedRegPressure.insert(Reg); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1529 | } |
| 1530 | } |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1531 | |
| 1532 | // Estimate register pressure increase due to the transformation. |
| 1533 | if (MemRegs.size() <= 4) |
| 1534 | // Ok if we are moving small number of instructions. |
| 1535 | return true; |
| 1536 | return AddedRegPressure.size() <= MemRegs.size() * 2; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1537 | } |
| 1538 | |
Andrew Trick | 95bc85e | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 1539 | |
| 1540 | /// Copy Op0 and Op1 operands into a new array assigned to MI. |
| 1541 | static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0, |
| 1542 | MachineInstr *Op1) { |
| 1543 | assert(MI->memoperands_empty() && "expected a new machineinstr"); |
| 1544 | size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin()) |
| 1545 | + (Op1->memoperands_end() - Op1->memoperands_begin()); |
| 1546 | |
| 1547 | MachineFunction *MF = MI->getParent()->getParent(); |
| 1548 | MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs); |
| 1549 | MachineSDNode::mmo_iterator MemEnd = |
| 1550 | std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin); |
| 1551 | MemEnd = |
| 1552 | std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd); |
| 1553 | MI->setMemRefs(MemBegin, MemEnd); |
| 1554 | } |
| 1555 | |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1556 | bool |
| 1557 | ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, |
| 1558 | DebugLoc &dl, |
| 1559 | unsigned &NewOpc, unsigned &EvenReg, |
| 1560 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1561 | int &Offset, unsigned &PredReg, |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1562 | ARMCC::CondCodes &Pred, |
| 1563 | bool &isT2) { |
Evan Cheng | fa1be5d | 2009-09-29 07:07:30 +0000 | [diff] [blame] | 1564 | // Make sure we're allowed to generate LDRD/STRD. |
| 1565 | if (!STI->hasV5TEOps()) |
| 1566 | return false; |
| 1567 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1568 | // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1569 | unsigned Scale = 1; |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1570 | unsigned Opcode = Op0->getOpcode(); |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1571 | if (Opcode == ARM::LDRi12) |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1572 | NewOpc = ARM::LDRD; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1573 | else if (Opcode == ARM::STRi12) |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1574 | NewOpc = ARM::STRD; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1575 | else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) { |
| 1576 | NewOpc = ARM::t2LDRDi8; |
| 1577 | Scale = 4; |
| 1578 | isT2 = true; |
| 1579 | } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) { |
| 1580 | NewOpc = ARM::t2STRDi8; |
| 1581 | Scale = 4; |
| 1582 | isT2 = true; |
| 1583 | } else |
| 1584 | return false; |
| 1585 | |
Jim Grosbach | 0eb7d06 | 2010-10-26 19:34:41 +0000 | [diff] [blame] | 1586 | // Make sure the base address satisfies i64 ld / st alignment requirement. |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1587 | if (!Op0->hasOneMemOperand() || |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1588 | !(*Op0->memoperands_begin())->getValue() || |
| 1589 | (*Op0->memoperands_begin())->isVolatile()) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1590 | return false; |
| 1591 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1592 | unsigned Align = (*Op0->memoperands_begin())->getAlignment(); |
Dan Gohman | ae541aa | 2010-04-15 04:33:49 +0000 | [diff] [blame] | 1593 | const Function *Func = MF->getFunction(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1594 | unsigned ReqAlign = STI->hasV6Ops() |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1595 | ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext())) |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1596 | : 8; // Pre-v6 need 8-byte align |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1597 | if (Align < ReqAlign) |
| 1598 | return false; |
| 1599 | |
| 1600 | // Then make sure the immediate offset fits. |
| 1601 | int OffImm = getMemoryOpOffset(Op0); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1602 | if (isT2) { |
Evan Cheng | 0191952 | 2011-03-15 18:41:52 +0000 | [diff] [blame] | 1603 | int Limit = (1 << 8) * Scale; |
| 1604 | if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1))) |
| 1605 | return false; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1606 | Offset = OffImm; |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1607 | } else { |
| 1608 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 1609 | if (OffImm < 0) { |
| 1610 | AddSub = ARM_AM::sub; |
| 1611 | OffImm = - OffImm; |
| 1612 | } |
| 1613 | int Limit = (1 << 8) * Scale; |
| 1614 | if (OffImm >= Limit || (OffImm & (Scale-1))) |
| 1615 | return false; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1616 | Offset = ARM_AM::getAM3Opc(AddSub, OffImm); |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1617 | } |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1618 | EvenReg = Op0->getOperand(0).getReg(); |
Evan Cheng | 6758607 | 2009-06-15 21:18:20 +0000 | [diff] [blame] | 1619 | OddReg = Op1->getOperand(0).getReg(); |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1620 | if (EvenReg == OddReg) |
| 1621 | return false; |
| 1622 | BaseReg = Op0->getOperand(1).getReg(); |
Craig Topper | c89c744 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1623 | Pred = getInstrPredicate(Op0, PredReg); |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1624 | dl = Op0->getDebugLoc(); |
| 1625 | return true; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1626 | } |
| 1627 | |
Bob Wilson | 4e97e8e | 2011-02-07 17:43:03 +0000 | [diff] [blame] | 1628 | namespace { |
| 1629 | struct OffsetCompare { |
| 1630 | bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const { |
| 1631 | int LOffset = getMemoryOpOffset(LHS); |
| 1632 | int ROffset = getMemoryOpOffset(RHS); |
| 1633 | assert(LHS == RHS || LOffset != ROffset); |
| 1634 | return LOffset > ROffset; |
| 1635 | } |
| 1636 | }; |
| 1637 | } |
| 1638 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1639 | bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB, |
| 1640 | SmallVector<MachineInstr*, 4> &Ops, |
| 1641 | unsigned Base, bool isLd, |
| 1642 | DenseMap<MachineInstr*, unsigned> &MI2LocMap) { |
| 1643 | bool RetVal = false; |
| 1644 | |
| 1645 | // Sort by offset (in reverse order). |
| 1646 | std::sort(Ops.begin(), Ops.end(), OffsetCompare()); |
| 1647 | |
| 1648 | // The loads / stores of the same base are in order. Scan them from first to |
Jim Grosbach | d089a7a | 2010-06-04 00:15:00 +0000 | [diff] [blame] | 1649 | // last and check for the following: |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1650 | // 1. Any def of base. |
| 1651 | // 2. Any gaps. |
| 1652 | while (Ops.size() > 1) { |
| 1653 | unsigned FirstLoc = ~0U; |
| 1654 | unsigned LastLoc = 0; |
| 1655 | MachineInstr *FirstOp = 0; |
| 1656 | MachineInstr *LastOp = 0; |
| 1657 | int LastOffset = 0; |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1658 | unsigned LastOpcode = 0; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1659 | unsigned LastBytes = 0; |
| 1660 | unsigned NumMove = 0; |
| 1661 | for (int i = Ops.size() - 1; i >= 0; --i) { |
| 1662 | MachineInstr *Op = Ops[i]; |
| 1663 | unsigned Loc = MI2LocMap[Op]; |
| 1664 | if (Loc <= FirstLoc) { |
| 1665 | FirstLoc = Loc; |
| 1666 | FirstOp = Op; |
| 1667 | } |
| 1668 | if (Loc >= LastLoc) { |
| 1669 | LastLoc = Loc; |
| 1670 | LastOp = Op; |
| 1671 | } |
| 1672 | |
Andrew Trick | 08c6664 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 1673 | unsigned LSMOpcode |
| 1674 | = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia); |
| 1675 | if (LastOpcode && LSMOpcode != LastOpcode) |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1676 | break; |
| 1677 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1678 | int Offset = getMemoryOpOffset(Op); |
| 1679 | unsigned Bytes = getLSMultipleTransferSize(Op); |
| 1680 | if (LastBytes) { |
| 1681 | if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes)) |
| 1682 | break; |
| 1683 | } |
| 1684 | LastOffset = Offset; |
| 1685 | LastBytes = Bytes; |
Andrew Trick | 08c6664 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 1686 | LastOpcode = LSMOpcode; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1687 | if (++NumMove == 8) // FIXME: Tune this limit. |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1688 | break; |
| 1689 | } |
| 1690 | |
| 1691 | if (NumMove <= 1) |
| 1692 | Ops.pop_back(); |
| 1693 | else { |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1694 | SmallPtrSet<MachineInstr*, 4> MemOps; |
| 1695 | SmallSet<unsigned, 4> MemRegs; |
| 1696 | for (int i = NumMove-1; i >= 0; --i) { |
| 1697 | MemOps.insert(Ops[i]); |
| 1698 | MemRegs.insert(Ops[i]->getOperand(0).getReg()); |
| 1699 | } |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1700 | |
| 1701 | // Be conservative, if the instructions are too far apart, don't |
| 1702 | // move them. We want to limit the increase of register pressure. |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1703 | bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this. |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1704 | if (DoMove) |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1705 | DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp, |
| 1706 | MemOps, MemRegs, TRI); |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1707 | if (!DoMove) { |
| 1708 | for (unsigned i = 0; i != NumMove; ++i) |
| 1709 | Ops.pop_back(); |
| 1710 | } else { |
| 1711 | // This is the new location for the loads / stores. |
| 1712 | MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp; |
Jim Grosbach | 400c95f | 2010-06-15 00:41:09 +0000 | [diff] [blame] | 1713 | while (InsertPos != MBB->end() |
| 1714 | && (MemOps.count(InsertPos) || InsertPos->isDebugValue())) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1715 | ++InsertPos; |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1716 | |
| 1717 | // If we are moving a pair of loads / stores, see if it makes sense |
| 1718 | // to try to allocate a pair of registers that can form register pairs. |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1719 | MachineInstr *Op0 = Ops.back(); |
| 1720 | MachineInstr *Op1 = Ops[Ops.size()-2]; |
| 1721 | unsigned EvenReg = 0, OddReg = 0; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1722 | unsigned BaseReg = 0, PredReg = 0; |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1723 | ARMCC::CondCodes Pred = ARMCC::AL; |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1724 | bool isT2 = false; |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1725 | unsigned NewOpc = 0; |
Evan Cheng | e298ab2 | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1726 | int Offset = 0; |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1727 | DebugLoc dl; |
| 1728 | if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1729 | EvenReg, OddReg, BaseReg, |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1730 | Offset, PredReg, Pred, isT2)) { |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1731 | Ops.pop_back(); |
| 1732 | Ops.pop_back(); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1733 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1734 | const MCInstrDesc &MCID = TII->get(NewOpc); |
| 1735 | const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI); |
Cameron Zwarich | 955db42 | 2011-05-18 21:25:14 +0000 | [diff] [blame] | 1736 | MRI->constrainRegClass(EvenReg, TRC); |
| 1737 | MRI->constrainRegClass(OddReg, TRC); |
| 1738 | |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1739 | // Form the pair instruction. |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1740 | if (isLd) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1741 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1742 | .addReg(EvenReg, RegState::Define) |
| 1743 | .addReg(OddReg, RegState::Define) |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1744 | .addReg(BaseReg); |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1745 | // FIXME: We're converting from LDRi12 to an insn that still |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1746 | // uses addrmode2, so we need an explicit offset reg. It should |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1747 | // always by reg0 since we're transforming LDRi12s. |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1748 | if (!isT2) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1749 | MIB.addReg(0); |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1750 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Andrew Trick | 95bc85e | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 1751 | concatenateMemOperands(MIB, Op0, Op1); |
| 1752 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1753 | ++NumLDRDFormed; |
| 1754 | } else { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1755 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1756 | .addReg(EvenReg) |
| 1757 | .addReg(OddReg) |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1758 | .addReg(BaseReg); |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1759 | // FIXME: We're converting from LDRi12 to an insn that still |
| 1760 | // uses addrmode2, so we need an explicit offset reg. It should |
| 1761 | // always by reg0 since we're transforming STRi12s. |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1762 | if (!isT2) |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1763 | MIB.addReg(0); |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1764 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Andrew Trick | 95bc85e | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 1765 | concatenateMemOperands(MIB, Op0, Op1); |
| 1766 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | f9f1da1 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1767 | ++NumSTRDFormed; |
| 1768 | } |
| 1769 | MBB->erase(Op0); |
| 1770 | MBB->erase(Op1); |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1771 | |
| 1772 | // Add register allocation hints to form register pairs. |
| 1773 | MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg); |
| 1774 | MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg); |
Evan Cheng | d780f35 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1775 | } else { |
| 1776 | for (unsigned i = 0; i != NumMove; ++i) { |
| 1777 | MachineInstr *Op = Ops.back(); |
| 1778 | Ops.pop_back(); |
| 1779 | MBB->splice(InsertPos, MBB, Op); |
| 1780 | } |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1781 | } |
| 1782 | |
| 1783 | NumLdStMoved += NumMove; |
| 1784 | RetVal = true; |
| 1785 | } |
| 1786 | } |
| 1787 | } |
| 1788 | |
| 1789 | return RetVal; |
| 1790 | } |
| 1791 | |
| 1792 | bool |
| 1793 | ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) { |
| 1794 | bool RetVal = false; |
| 1795 | |
| 1796 | DenseMap<MachineInstr*, unsigned> MI2LocMap; |
| 1797 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap; |
| 1798 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap; |
| 1799 | SmallVector<unsigned, 4> LdBases; |
| 1800 | SmallVector<unsigned, 4> StBases; |
| 1801 | |
| 1802 | unsigned Loc = 0; |
| 1803 | MachineBasicBlock::iterator MBBI = MBB->begin(); |
| 1804 | MachineBasicBlock::iterator E = MBB->end(); |
| 1805 | while (MBBI != E) { |
| 1806 | for (; MBBI != E; ++MBBI) { |
| 1807 | MachineInstr *MI = MBBI; |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1808 | if (MI->isCall() || MI->isTerminator()) { |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1809 | // Stop at barriers. |
| 1810 | ++MBBI; |
| 1811 | break; |
| 1812 | } |
| 1813 | |
Jim Grosbach | 958e4e1 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 1814 | if (!MI->isDebugValue()) |
| 1815 | MI2LocMap[MI] = ++Loc; |
| 1816 | |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1817 | if (!isMemoryOp(MI)) |
| 1818 | continue; |
| 1819 | unsigned PredReg = 0; |
Craig Topper | c89c744 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1820 | if (getInstrPredicate(MI, PredReg) != ARMCC::AL) |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1821 | continue; |
| 1822 | |
Evan Cheng | eef490f | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1823 | int Opc = MI->getOpcode(); |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1824 | bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD; |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1825 | unsigned Base = MI->getOperand(1).getReg(); |
| 1826 | int Offset = getMemoryOpOffset(MI); |
| 1827 | |
| 1828 | bool StopHere = false; |
| 1829 | if (isLd) { |
| 1830 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 1831 | Base2LdsMap.find(Base); |
| 1832 | if (BI != Base2LdsMap.end()) { |
| 1833 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 1834 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 1835 | StopHere = true; |
| 1836 | break; |
| 1837 | } |
| 1838 | } |
| 1839 | if (!StopHere) |
| 1840 | BI->second.push_back(MI); |
| 1841 | } else { |
| 1842 | SmallVector<MachineInstr*, 4> MIs; |
| 1843 | MIs.push_back(MI); |
| 1844 | Base2LdsMap[Base] = MIs; |
| 1845 | LdBases.push_back(Base); |
| 1846 | } |
| 1847 | } else { |
| 1848 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 1849 | Base2StsMap.find(Base); |
| 1850 | if (BI != Base2StsMap.end()) { |
| 1851 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 1852 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 1853 | StopHere = true; |
| 1854 | break; |
| 1855 | } |
| 1856 | } |
| 1857 | if (!StopHere) |
| 1858 | BI->second.push_back(MI); |
| 1859 | } else { |
| 1860 | SmallVector<MachineInstr*, 4> MIs; |
| 1861 | MIs.push_back(MI); |
| 1862 | Base2StsMap[Base] = MIs; |
| 1863 | StBases.push_back(Base); |
| 1864 | } |
| 1865 | } |
| 1866 | |
| 1867 | if (StopHere) { |
Evan Cheng | ae69a2a | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1868 | // Found a duplicate (a base+offset combination that's seen earlier). |
| 1869 | // Backtrack. |
Evan Cheng | e7d6df7 | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1870 | --Loc; |
| 1871 | break; |
| 1872 | } |
| 1873 | } |
| 1874 | |
| 1875 | // Re-schedule loads. |
| 1876 | for (unsigned i = 0, e = LdBases.size(); i != e; ++i) { |
| 1877 | unsigned Base = LdBases[i]; |
| 1878 | SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base]; |
| 1879 | if (Lds.size() > 1) |
| 1880 | RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap); |
| 1881 | } |
| 1882 | |
| 1883 | // Re-schedule stores. |
| 1884 | for (unsigned i = 0, e = StBases.size(); i != e; ++i) { |
| 1885 | unsigned Base = StBases[i]; |
| 1886 | SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base]; |
| 1887 | if (Sts.size() > 1) |
| 1888 | RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap); |
| 1889 | } |
| 1890 | |
| 1891 | if (MBBI != E) { |
| 1892 | Base2LdsMap.clear(); |
| 1893 | Base2StsMap.clear(); |
| 1894 | LdBases.clear(); |
| 1895 | StBases.clear(); |
| 1896 | } |
| 1897 | } |
| 1898 | |
| 1899 | return RetVal; |
| 1900 | } |
| 1901 | |
| 1902 | |
| 1903 | /// createARMLoadStoreOptimizationPass - returns an instance of the load / store |
| 1904 | /// optimization pass. |
| 1905 | FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) { |
| 1906 | if (PreAlloc) |
| 1907 | return new ARMPreAllocLoadStoreOpt(); |
| 1908 | return new ARMLoadStoreOpt(); |
| 1909 | } |