blob: c057e613bec6f48b72353e2916b7a58a88ff71ad [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000017#include "ARMBaseInstrInfo.h"
Craig Topper0e5233a2012-03-26 00:45:15 +000018#include "ARMBaseRegisterInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000029#include "llvm/CodeGen/SelectionDAGNodes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000030#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000033#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000034#include "llvm/Support/ErrorHandling.h"
Andrew Trick95bc85e2011-11-11 22:18:09 +000035#include "llvm/Support/Debug.h"
NAKAMURA Takumi70aaf372011-11-25 09:19:57 +000036#include "llvm/Support/raw_ostream.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000037#include "llvm/ADT/DenseMap.h"
38#include "llvm/ADT/STLExtras.h"
39#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000040#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000041#include "llvm/ADT/SmallVector.h"
42#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043using namespace llvm;
44
45STATISTIC(NumLDMGened , "Number of ldm instructions generated");
46STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000047STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
48STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000049STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000050STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
51STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
52STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
53STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
54STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
55STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000056
57/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
58/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000059
60namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000061 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000062 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000063 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000064
Evan Chenga8e29892007-01-19 07:51:42 +000065 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000066 const TargetRegisterInfo *TRI;
Evan Cheng3568a102011-11-08 21:21:09 +000067 const ARMSubtarget *STI;
Evan Cheng603b83e2007-03-07 20:30:36 +000068 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000069 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000070 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000071
72 virtual bool runOnMachineFunction(MachineFunction &Fn);
73
74 virtual const char *getPassName() const {
75 return "ARM load / store optimization pass";
76 }
77
78 private:
79 struct MemOpQueueEntry {
80 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000081 unsigned Reg;
82 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000083 unsigned Position;
84 MachineBasicBlock::iterator MBBI;
85 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000086 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000087 MachineBasicBlock::iterator i)
88 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000089 };
90 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
91 typedef MemOpQueue::iterator MemOpQueueIter;
92
Evan Cheng92549222009-06-05 19:08:58 +000093 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000094 int Offset, unsigned Base, bool BaseKill, int Opcode,
95 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
96 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000097 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000098 MemOpQueue &MemOps,
99 unsigned memOpsBegin,
100 unsigned memOpsEnd,
101 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000102 int Offset,
103 unsigned Base,
104 bool BaseKill,
105 int Opcode,
106 ARMCC::CondCodes Pred,
107 unsigned PredReg,
108 unsigned Scratch,
109 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000110 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000111 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
112 int Opcode, unsigned Size,
113 ARMCC::CondCodes Pred, unsigned PredReg,
114 unsigned Scratch, MemOpQueue &MemOps,
115 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000116
Evan Cheng11788fd2007-03-08 02:55:08 +0000117 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000118 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000120 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
121 MachineBasicBlock::iterator MBBI,
122 const TargetInstrInfo *TII,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
125 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
126 MachineBasicBlock::iterator MBBI,
127 bool &Advance,
128 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000129 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
130 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
131 };
Devang Patel19974732007-05-03 01:11:54 +0000132 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000133}
134
Bill Wendling73fe34a2010-11-16 01:16:36 +0000135static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000136 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000137 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000138 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000139 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000140 switch (Mode) {
141 default: llvm_unreachable("Unhandled submode!");
142 case ARM_AM::ia: return ARM::LDMIA;
143 case ARM_AM::da: return ARM::LDMDA;
144 case ARM_AM::db: return ARM::LDMDB;
145 case ARM_AM::ib: return ARM::LDMIB;
146 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000147 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000148 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000149 switch (Mode) {
150 default: llvm_unreachable("Unhandled submode!");
151 case ARM_AM::ia: return ARM::STMIA;
152 case ARM_AM::da: return ARM::STMDA;
153 case ARM_AM::db: return ARM::STMDB;
154 case ARM_AM::ib: return ARM::STMIB;
155 }
Evan Cheng45032f22009-07-09 23:11:34 +0000156 case ARM::t2LDRi8:
157 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000158 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000159 switch (Mode) {
160 default: llvm_unreachable("Unhandled submode!");
161 case ARM_AM::ia: return ARM::t2LDMIA;
162 case ARM_AM::db: return ARM::t2LDMDB;
163 }
Evan Cheng45032f22009-07-09 23:11:34 +0000164 case ARM::t2STRi8:
165 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000166 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000167 switch (Mode) {
168 default: llvm_unreachable("Unhandled submode!");
169 case ARM_AM::ia: return ARM::t2STMIA;
170 case ARM_AM::db: return ARM::t2STMDB;
171 }
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000177 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000178 }
Jim Grosbache5165492009-11-09 00:11:35 +0000179 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000180 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000181 switch (Mode) {
182 default: llvm_unreachable("Unhandled submode!");
183 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000184 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000185 }
Jim Grosbache5165492009-11-09 00:11:35 +0000186 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000187 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000188 switch (Mode) {
189 default: llvm_unreachable("Unhandled submode!");
190 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000191 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000192 }
Jim Grosbache5165492009-11-09 00:11:35 +0000193 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000194 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000195 switch (Mode) {
196 default: llvm_unreachable("Unhandled submode!");
197 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000198 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000199 }
Evan Chenga8e29892007-01-19 07:51:42 +0000200 }
Evan Chenga8e29892007-01-19 07:51:42 +0000201}
202
Bill Wendling2567eec2010-11-17 05:31:09 +0000203namespace llvm {
204 namespace ARM_AM {
205
206AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000207 switch (Opcode) {
208 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000209 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000210 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000211 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000212 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000213 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000214 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000215 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000216 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000217 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000218 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000219 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000220 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 return ARM_AM::ia;
228
229 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000230 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000231 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 return ARM_AM::da;
234
235 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000236 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000237 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000240 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000241 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000243 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000245 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247 return ARM_AM::db;
248
249 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000251 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 return ARM_AM::ib;
254 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000255}
256
Bill Wendling2567eec2010-11-17 05:31:09 +0000257 } // end namespace ARM_AM
258} // end namespace llvm
259
Evan Cheng27934da2009-08-04 01:43:45 +0000260static bool isT2i32Load(unsigned Opc) {
261 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
262}
263
Evan Cheng45032f22009-07-09 23:11:34 +0000264static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000265 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000266}
267
268static bool isT2i32Store(unsigned Opc) {
269 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000270}
271
272static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000273 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000274}
275
Evan Cheng92549222009-06-05 19:08:58 +0000276/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000277/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000278/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000279bool
Evan Cheng92549222009-06-05 19:08:58 +0000280ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000281 MachineBasicBlock::iterator MBBI,
282 int Offset, unsigned Base, bool BaseKill,
283 int Opcode, ARMCC::CondCodes Pred,
284 unsigned PredReg, unsigned Scratch, DebugLoc dl,
285 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000286 // Only a single register to load / store. Don't bother.
287 unsigned NumRegs = Regs.size();
288 if (NumRegs <= 1)
289 return false;
290
291 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000292 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000293 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000294 bool haveIBAndDA = isNotVFP && !isThumb2;
295 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000296 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000297 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000298 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000299 else if (Offset == -4 * (int)NumRegs && isNotVFP)
300 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000301 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000302 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000303 // Check if this is a supported opcode before we insert instructions to
304 // calculate a new base register.
305 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307 // If starting offset isn't zero, insert a MI to materialize a new base.
308 // But only do so if it is cost effective, i.e. merging more than two
309 // loads / stores.
310 if (NumRegs <= 2)
311 return false;
312
313 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000314 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000315 // If it is a load, then just use one of the destination register to
316 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000317 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000318 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000319 // Use the scratch register to use as a new base.
320 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000321 if (NewBase == 0)
322 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000323 }
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000324 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Chenga8e29892007-01-19 07:51:42 +0000325 if (Offset < 0) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000326 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Chenga8e29892007-01-19 07:51:42 +0000327 Offset = - Offset;
328 }
Evan Cheng45032f22009-07-09 23:11:34 +0000329 int ImmedOffset = isThumb2
330 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
331 if (ImmedOffset == -1)
332 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000333 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000334
Dale Johannesenb6728402009-02-13 02:25:56 +0000335 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000336 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000337 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000338 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000339 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000340 }
341
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000342 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
343 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000344 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000345 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000346 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
347 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000348 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000349 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000350 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
351 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000352
353 return true;
354}
355
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000356// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
357// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000358void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
359 MemOpQueue &memOps,
360 unsigned memOpsBegin, unsigned memOpsEnd,
361 unsigned insertAfter, int Offset,
362 unsigned Base, bool BaseKill,
363 int Opcode,
364 ARMCC::CondCodes Pred, unsigned PredReg,
365 unsigned Scratch,
366 DebugLoc dl,
367 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000368 // First calculate which of the registers should be killed by the merged
369 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000370 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000371 SmallSet<unsigned, 4> KilledRegs;
372 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000373 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
374 if (i == memOpsBegin) {
375 i = memOpsEnd;
376 if (i == e)
377 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000378 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000379 if (memOps[i].Position < insertPos && memOps[i].isKill) {
380 unsigned Reg = memOps[i].Reg;
381 KilledRegs.insert(Reg);
382 Killer[Reg] = i;
383 }
384 }
385
386 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000387 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000388 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000389 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000390 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000391 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000392 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000393 }
394
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000395 // Try to do the merge.
396 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000397 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000398 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000399 Pred, PredReg, Scratch, dl, Regs))
400 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000401
402 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000403 Merges.push_back(prior(Loc));
404 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000405 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000406 if (Regs[i-memOpsBegin].second) {
407 unsigned Reg = Regs[i-memOpsBegin].first;
408 if (KilledRegs.count(Reg)) {
409 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000410 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
411 assert(Idx >= 0 && "Cannot find killing operand");
412 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000413 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000414 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000415 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000416 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000417 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000418 // Update this memop to refer to the merged instruction.
419 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000420 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000421 memOps[i].MBBI = Merges.back();
422 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000423 }
424}
425
Evan Chenga90f3402007-03-06 21:59:20 +0000426/// MergeLDR_STR - Merge a number of load / store instructions into one or more
427/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000428void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000429ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000430 unsigned Base, int Opcode, unsigned Size,
431 ARMCC::CondCodes Pred, unsigned PredReg,
432 unsigned Scratch, MemOpQueue &MemOps,
433 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000434 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000435 int Offset = MemOps[SIndex].Offset;
436 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000437 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000438 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000439 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000440 const MachineOperand &PMO = Loc->getOperand(0);
441 unsigned PReg = PMO.getReg();
442 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000443 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000444 unsigned Count = 1;
Bob Wilson61f3cf32011-04-05 23:03:25 +0000445 unsigned Limit = ~0U;
446
447 // vldm / vstm limit are 32 for S variants, 16 for D variants.
448
449 switch (Opcode) {
450 default: break;
451 case ARM::VSTRS:
452 Limit = 32;
453 break;
454 case ARM::VSTRD:
455 Limit = 16;
456 break;
457 case ARM::VLDRD:
458 Limit = 16;
459 break;
460 case ARM::VLDRS:
461 Limit = 32;
462 break;
463 }
Evan Cheng44bec522007-05-15 01:29:07 +0000464
Evan Chenga8e29892007-01-19 07:51:42 +0000465 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
466 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000467 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
468 unsigned Reg = MO.getReg();
469 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000470 : getARMRegisterNumbering(Reg);
Bob Wilson61f3cf32011-04-05 23:03:25 +0000471 // Register numbers must be in ascending order. For VFP / NEON load and
472 // store multiples, the registers must also be consecutive and within the
473 // limit on the number of registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000474 if (Reg != ARM::SP &&
475 NewOffset == Offset + (int)Size &&
Bob Wilson61f3cf32011-04-05 23:03:25 +0000476 ((isNotVFP && RegNum > PRegNum) ||
477 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000478 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000479 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000480 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000481 } else {
482 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000483 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
484 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000485 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
486 MemOps, Merges);
487 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000488 }
489
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000490 if (MemOps[i].Position > MemOps[insertAfter].Position)
491 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000492 }
493
Evan Chengfaa51072007-04-26 19:00:32 +0000494 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000495 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
496 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000497 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000498}
499
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000500static bool definesCPSR(MachineInstr *MI) {
501 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
502 const MachineOperand &MO = MI->getOperand(i);
503 if (!MO.isReg())
504 continue;
505 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
506 // If the instruction has live CPSR def, then it's not safe to fold it
507 // into load / store.
508 return true;
509 }
510
511 return false;
512}
513
514static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
515 unsigned Bytes, unsigned Limit,
516 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000517 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000518 if (!MI)
519 return false;
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000520
521 bool CheckCPSRDef = false;
522 switch (MI->getOpcode()) {
523 default: return false;
524 case ARM::t2SUBri:
525 case ARM::SUBri:
526 CheckCPSRDef = true;
527 // fallthrough
528 case ARM::tSUBspi:
529 break;
530 }
Evan Cheng27934da2009-08-04 01:43:45 +0000531
532 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000533 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000534 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000535
Evan Cheng86198642009-08-07 00:34:42 +0000536 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000537 if (!(MI->getOperand(0).getReg() == Base &&
538 MI->getOperand(1).getReg() == Base &&
539 (MI->getOperand(2).getImm()*Scale) == Bytes &&
540 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
541 MyPredReg == PredReg))
542 return false;
543
544 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Chenga8e29892007-01-19 07:51:42 +0000545}
546
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000547static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
548 unsigned Bytes, unsigned Limit,
549 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000550 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000551 if (!MI)
552 return false;
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000553
554 bool CheckCPSRDef = false;
555 switch (MI->getOpcode()) {
556 default: return false;
557 case ARM::t2ADDri:
558 case ARM::ADDri:
559 CheckCPSRDef = true;
560 // fallthrough
561 case ARM::tADDspi:
562 break;
563 }
Evan Cheng27934da2009-08-04 01:43:45 +0000564
Bob Wilson3d38e832010-08-27 21:44:35 +0000565 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000566 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000567 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000568
Evan Cheng86198642009-08-07 00:34:42 +0000569 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng4ee1c5c2012-02-07 07:09:28 +0000570 if (!(MI->getOperand(0).getReg() == Base &&
571 MI->getOperand(1).getReg() == Base &&
572 (MI->getOperand(2).getImm()*Scale) == Bytes &&
573 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
574 MyPredReg == PredReg))
575 return false;
576
577 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Chenga8e29892007-01-19 07:51:42 +0000578}
579
580static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
581 switch (MI->getOpcode()) {
582 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000583 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000584 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000585 case ARM::t2LDRi8:
586 case ARM::t2LDRi12:
587 case ARM::t2STRi8:
588 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000589 case ARM::VLDRS:
590 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000591 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000592 case ARM::VLDRD:
593 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000594 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000595 case ARM::LDMIA:
596 case ARM::LDMDA:
597 case ARM::LDMDB:
598 case ARM::LDMIB:
599 case ARM::STMIA:
600 case ARM::STMDA:
601 case ARM::STMDB:
602 case ARM::STMIB:
603 case ARM::t2LDMIA:
604 case ARM::t2LDMDB:
605 case ARM::t2STMIA:
606 case ARM::t2STMDB:
607 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000608 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000609 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000610 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000611 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000612 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000613 }
614}
615
Bill Wendling73fe34a2010-11-16 01:16:36 +0000616static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
617 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000618 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000619 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000620 case ARM::LDMIA:
621 case ARM::LDMDA:
622 case ARM::LDMDB:
623 case ARM::LDMIB:
624 switch (Mode) {
625 default: llvm_unreachable("Unhandled submode!");
626 case ARM_AM::ia: return ARM::LDMIA_UPD;
627 case ARM_AM::ib: return ARM::LDMIB_UPD;
628 case ARM_AM::da: return ARM::LDMDA_UPD;
629 case ARM_AM::db: return ARM::LDMDB_UPD;
630 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000631 case ARM::STMIA:
632 case ARM::STMDA:
633 case ARM::STMDB:
634 case ARM::STMIB:
635 switch (Mode) {
636 default: llvm_unreachable("Unhandled submode!");
637 case ARM_AM::ia: return ARM::STMIA_UPD;
638 case ARM_AM::ib: return ARM::STMIB_UPD;
639 case ARM_AM::da: return ARM::STMDA_UPD;
640 case ARM_AM::db: return ARM::STMDB_UPD;
641 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000642 case ARM::t2LDMIA:
643 case ARM::t2LDMDB:
644 switch (Mode) {
645 default: llvm_unreachable("Unhandled submode!");
646 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
647 case ARM_AM::db: return ARM::t2LDMDB_UPD;
648 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000649 case ARM::t2STMIA:
650 case ARM::t2STMDB:
651 switch (Mode) {
652 default: llvm_unreachable("Unhandled submode!");
653 case ARM_AM::ia: return ARM::t2STMIA_UPD;
654 case ARM_AM::db: return ARM::t2STMDB_UPD;
655 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000656 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000657 switch (Mode) {
658 default: llvm_unreachable("Unhandled submode!");
659 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
660 case ARM_AM::db: return ARM::VLDMSDB_UPD;
661 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000662 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000663 switch (Mode) {
664 default: llvm_unreachable("Unhandled submode!");
665 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
666 case ARM_AM::db: return ARM::VLDMDDB_UPD;
667 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000668 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000669 switch (Mode) {
670 default: llvm_unreachable("Unhandled submode!");
671 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
672 case ARM_AM::db: return ARM::VSTMSDB_UPD;
673 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000674 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000675 switch (Mode) {
676 default: llvm_unreachable("Unhandled submode!");
677 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
678 case ARM_AM::db: return ARM::VSTMDDB_UPD;
679 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000680 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000681}
682
Evan Cheng45032f22009-07-09 23:11:34 +0000683/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000684/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000685///
686/// stmia rn, <ra, rb, rc>
687/// rn := rn + 4 * 3;
688/// =>
689/// stmia rn!, <ra, rb, rc>
690///
691/// rn := rn - 4 * 3;
692/// ldmia rn, <ra, rb, rc>
693/// =>
694/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000695bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
696 MachineBasicBlock::iterator MBBI,
697 bool &Advance,
698 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000699 MachineInstr *MI = MBBI;
700 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000701 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000702 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000703 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000704 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000705 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000706 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000707
Bob Wilsond4bfd542010-08-27 23:18:17 +0000708 // Can't use an updating ld/st if the base register is also a dest
709 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000710 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000711 if (MI->getOperand(i).getReg() == Base)
712 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000713
714 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000715 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000716
Bob Wilson815baeb2010-03-13 01:08:20 +0000717 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000718 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
719 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000720 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000721 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
722 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000723 if (Mode == ARM_AM::ia &&
724 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
725 Mode = ARM_AM::db;
726 DoMerge = true;
727 } else if (Mode == ARM_AM::ib &&
728 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
729 Mode = ARM_AM::da;
730 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000731 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000732 if (DoMerge)
733 MBB.erase(PrevMBBI);
734 }
Evan Chenga8e29892007-01-19 07:51:42 +0000735
Bob Wilson815baeb2010-03-13 01:08:20 +0000736 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000737 MachineBasicBlock::iterator EndMBBI = MBB.end();
738 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000739 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000740 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
741 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000742 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
743 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
744 DoMerge = true;
745 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
746 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
747 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000748 }
749 if (DoMerge) {
750 if (NextMBBI == I) {
751 Advance = true;
752 ++I;
753 }
754 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000755 }
756 }
757
Bob Wilson815baeb2010-03-13 01:08:20 +0000758 if (!DoMerge)
759 return false;
760
Bill Wendling73fe34a2010-11-16 01:16:36 +0000761 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000762 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
763 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000764 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000765 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000766
Bob Wilson815baeb2010-03-13 01:08:20 +0000767 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000768 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000769 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000770
Bob Wilson815baeb2010-03-13 01:08:20 +0000771 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000772 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson815baeb2010-03-13 01:08:20 +0000773
774 MBB.erase(MBBI);
775 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000776}
777
Bill Wendling73fe34a2010-11-16 01:16:36 +0000778static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
779 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000780 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000781 case ARM::LDRi12:
Owen Anderson9ab0f252011-08-26 20:43:14 +0000782 return ARM::LDR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000783 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000784 return ARM::STR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000785 case ARM::VLDRS:
786 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
787 case ARM::VLDRD:
788 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
789 case ARM::VSTRS:
790 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
791 case ARM::VSTRD:
792 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000793 case ARM::t2LDRi8:
794 case ARM::t2LDRi12:
795 return ARM::t2LDR_PRE;
796 case ARM::t2STRi8:
797 case ARM::t2STRi12:
798 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000799 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000800 }
Evan Chenga8e29892007-01-19 07:51:42 +0000801}
802
Bill Wendling73fe34a2010-11-16 01:16:36 +0000803static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
804 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000805 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000806 case ARM::LDRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000807 return ARM::LDR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000808 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000809 return ARM::STR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000810 case ARM::VLDRS:
811 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
812 case ARM::VLDRD:
813 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
814 case ARM::VSTRS:
815 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
816 case ARM::VSTRD:
817 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000818 case ARM::t2LDRi8:
819 case ARM::t2LDRi12:
820 return ARM::t2LDR_POST;
821 case ARM::t2STRi8:
822 case ARM::t2STRi12:
823 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000824 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000825 }
Evan Chenga8e29892007-01-19 07:51:42 +0000826}
827
Evan Cheng45032f22009-07-09 23:11:34 +0000828/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000829/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000830bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
831 MachineBasicBlock::iterator MBBI,
832 const TargetInstrInfo *TII,
833 bool &Advance,
834 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000835 MachineInstr *MI = MBBI;
836 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000837 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000838 unsigned Bytes = getLSMultipleTransferSize(MI);
839 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000840 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000841 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
842 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000843 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
844 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000845 if (MI->getOperand(2).getImm() != 0)
846 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000847 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000848 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000849
Jim Grosbache5165492009-11-09 00:11:35 +0000850 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000851 // Can't do the merge if the destination register is the same as the would-be
852 // writeback register.
853 if (isLd && MI->getOperand(0).getReg() == Base)
854 return false;
855
Evan Cheng0e1d3792007-07-05 07:18:20 +0000856 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000857 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000858 bool DoMerge = false;
859 ARM_AM::AddrOpc AddSub = ARM_AM::add;
860 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000861 // AM2 - 12 bits, thumb2 - 8 bits.
862 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000863
864 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000865 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
866 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000867 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000868 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
869 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000870 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000871 DoMerge = true;
872 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000873 } else if (!isAM5 &&
874 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000875 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000876 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000877 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000878 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000879 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000880 }
Evan Chenga8e29892007-01-19 07:51:42 +0000881 }
882
Bob Wilsone4193b22010-03-12 22:50:09 +0000883 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000884 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000885 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000886 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000887 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
888 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000889 if (!isAM5 &&
890 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000891 DoMerge = true;
892 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000893 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000894 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000895 }
Evan Chenge71bff72007-09-19 21:48:07 +0000896 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000897 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000898 if (NextMBBI == I) {
899 Advance = true;
900 ++I;
901 }
Evan Chenga8e29892007-01-19 07:51:42 +0000902 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000903 }
Evan Chenga8e29892007-01-19 07:51:42 +0000904 }
905
906 if (!DoMerge)
907 return false;
908
Bob Wilson3943ac32010-03-13 00:43:32 +0000909 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000910 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000911 // (There are no base-updating versions of VLDR/VSTR instructions, but the
912 // updating load/store-multiple instructions can be used with only one
913 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000914 MachineOperand &MO = MI->getOperand(0);
915 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000916 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000917 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000918 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000919 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
920 getKillRegState(MO.isKill())));
921 } else if (isLd) {
Jim Grosbach10342122011-08-12 22:20:41 +0000922 if (isAM2) {
Owen Anderson07700d42011-08-29 17:59:41 +0000923 // LDR_PRE, LDR_POST
924 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Andersonacb274b2011-08-29 21:14:19 +0000925 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson07700d42011-08-29 17:59:41 +0000926 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
927 .addReg(Base, RegState::Define)
928 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
929 } else {
Owen Andersonacb274b2011-08-29 21:14:19 +0000930 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson07700d42011-08-29 17:59:41 +0000931 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
932 .addReg(Base, RegState::Define)
933 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
934 }
Jim Grosbach10342122011-08-12 22:20:41 +0000935 } else {
936 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000937 // t2LDR_PRE, t2LDR_POST
938 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
939 .addReg(Base, RegState::Define)
940 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000941 }
Evan Cheng27934da2009-08-04 01:43:45 +0000942 } else {
943 MachineOperand &MO = MI->getOperand(0);
Jim Grosbach19dec202011-08-05 20:35:44 +0000944 // FIXME: post-indexed stores use am2offset_imm, which still encodes
945 // the vestigal zero-reg offset register. When that's fixed, this clause
946 // can be removed entirely.
Jim Grosbach10342122011-08-12 22:20:41 +0000947 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
948 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng27934da2009-08-04 01:43:45 +0000949 // STR_PRE, STR_POST
950 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
951 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
952 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000953 } else {
954 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000955 // t2STR_PRE, t2STR_POST
956 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
957 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
958 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000959 }
Evan Chenga8e29892007-01-19 07:51:42 +0000960 }
961 MBB.erase(MBBI);
962
963 return true;
964}
965
Eric Christopher7bb1c402011-05-25 21:19:19 +0000966/// isMemoryOp - Returns true if instruction is a memory operation that this
967/// pass is capable of operating on.
Evan Cheng45032f22009-07-09 23:11:34 +0000968static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000969 // When no memory operands are present, conservatively assume unaligned,
970 // volatile, unfoldable.
971 if (!MI->hasOneMemOperand())
972 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000973
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000974 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000975
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000976 // Don't touch volatile memory accesses - we may be changing their order.
977 if (MMO->isVolatile())
978 return false;
979
980 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
981 // not.
982 if (MMO->getAlignment() < 4)
983 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000984
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000985 // str <undef> could probably be eliminated entirely, but for now we just want
986 // to avoid making a mess of it.
987 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
988 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
989 MI->getOperand(0).isUndef())
990 return false;
991
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000992 // Likewise don't mess with references to undefined addresses.
993 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
994 MI->getOperand(1).isUndef())
995 return false;
996
Evan Chengcc1c4272007-03-06 18:02:41 +0000997 int Opcode = MI->getOpcode();
998 switch (Opcode) {
999 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +00001000 case ARM::VLDRS:
1001 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +00001002 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +00001003 case ARM::VLDRD:
1004 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +00001005 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +00001006 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001007 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +00001008 case ARM::t2LDRi8:
1009 case ARM::t2LDRi12:
1010 case ARM::t2STRi8:
1011 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +00001012 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +00001013 }
1014 return false;
1015}
1016
Evan Cheng11788fd2007-03-08 02:55:08 +00001017/// AdvanceRS - Advance register scavenger to just before the earliest memory
1018/// op that is being merged.
1019void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1020 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1021 unsigned Position = MemOps[0].Position;
1022 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1023 if (MemOps[i].Position < Position) {
1024 Position = MemOps[i].Position;
1025 Loc = MemOps[i].MBBI;
1026 }
1027 }
1028
1029 if (Loc != MBB.begin())
1030 RS->forward(prior(Loc));
1031}
1032
Evan Chenge7d6df72009-06-13 09:12:55 +00001033static int getMemoryOpOffset(const MachineInstr *MI) {
1034 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001035 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001036 unsigned NumOperands = MI->getDesc().getNumOperands();
1037 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001038
1039 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1040 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001041 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001042 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001043 return OffField;
1044
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001045 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1046 : ARM_AM::getAM5Offset(OffField) * 4;
1047 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001048 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1049 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001050 } else {
1051 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1052 Offset = -Offset;
1053 }
1054 return Offset;
1055}
1056
Evan Cheng358dec52009-06-15 08:28:29 +00001057static void InsertLDR_STR(MachineBasicBlock &MBB,
1058 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001059 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001060 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001061 unsigned Reg, bool RegDeadKill, bool RegUndef,
1062 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001063 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001064 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001065 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001066 if (isDef) {
1067 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1068 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001069 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001070 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001071 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1072 } else {
1073 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1074 TII->get(NewOpc))
1075 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1076 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001077 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1078 }
Evan Cheng358dec52009-06-15 08:28:29 +00001079}
1080
1081bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1082 MachineBasicBlock::iterator &MBBI) {
1083 MachineInstr *MI = &*MBBI;
1084 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001085 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1086 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng3568a102011-11-08 21:21:09 +00001087 const MachineOperand &BaseOp = MI->getOperand(2);
1088 unsigned BaseReg = BaseOp.getReg();
Evan Cheng358dec52009-06-15 08:28:29 +00001089 unsigned EvenReg = MI->getOperand(0).getReg();
1090 unsigned OddReg = MI->getOperand(1).getReg();
1091 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1092 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng3568a102011-11-08 21:21:09 +00001093 // ARM errata 602117: LDRD with base in list may result in incorrect base
1094 // register when interrupted or faulted.
Evan Cheng44ee4712011-11-09 01:57:03 +00001095 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Cheng3568a102011-11-08 21:21:09 +00001096 if (!Errata602117 &&
1097 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng358dec52009-06-15 08:28:29 +00001098 return false;
1099
Evan Chengd95ea2d2010-06-21 21:21:14 +00001100 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001101 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1102 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001103 bool EvenDeadKill = isLd ?
1104 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001105 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001106 bool OddDeadKill = isLd ?
1107 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001108 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001109 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001110 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001111 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1112 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001113 int OffImm = getMemoryOpOffset(MI);
1114 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001115 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001116
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001117 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001118 // Ascending register numbers and no offset. It's safe to change it to a
1119 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001120 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001121 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1122 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001123 if (isLd) {
1124 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1125 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001126 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001127 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001128 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001129 ++NumLDRD2LDM;
1130 } else {
1131 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1132 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001133 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001134 .addReg(EvenReg,
1135 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1136 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001137 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001138 ++NumSTRD2STM;
1139 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001140 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001141 } else {
1142 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001143 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001144 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001145 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001146 DebugLoc dl = MBBI->getDebugLoc();
1147 // If this is a load and base register is killed, it may have been
1148 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001149 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001150 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001151 (TRI->regsOverlap(EvenReg, BaseReg))) {
1152 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001153 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1154 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001155 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001156 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001157 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001158 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1159 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001160 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001161 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001162 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001163 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001164 // If the two source operands are the same, the kill marker is
1165 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001166 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1167 EvenDeadKill = false;
1168 OddDeadKill = true;
1169 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001170 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001171 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001172 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001173 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001174 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001175 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001176 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001177 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001178 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001179 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001180 if (isLd)
1181 ++NumLDRD2LDR;
1182 else
1183 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001184 }
1185
Evan Cheng358dec52009-06-15 08:28:29 +00001186 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001187 MBBI = NewBBI;
1188 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001189 }
1190 return false;
1191}
1192
Evan Chenga8e29892007-01-19 07:51:42 +00001193/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1194/// ops of the same base and incrementing offset into LDM / STM ops.
1195bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1196 unsigned NumMerges = 0;
1197 unsigned NumMemOps = 0;
1198 MemOpQueue MemOps;
1199 unsigned CurrBase = 0;
1200 int CurrOpc = -1;
1201 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001202 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001203 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001204 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001205 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001206
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001207 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001208 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1209 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001210 if (FixInvalidRegPairOp(MBB, MBBI))
1211 continue;
1212
Evan Chenga8e29892007-01-19 07:51:42 +00001213 bool Advance = false;
1214 bool TryMerge = false;
1215 bool Clobber = false;
1216
Evan Chengcc1c4272007-03-06 18:02:41 +00001217 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001218 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001219 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001220 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001221 const MachineOperand &MO = MBBI->getOperand(0);
1222 unsigned Reg = MO.getReg();
1223 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001224 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001225 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001226 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001227 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001228 // Watch out for:
1229 // r4 := ldr [r5]
1230 // r5 := ldr [r5, #4]
1231 // r6 := ldr [r5, #8]
1232 //
1233 // The second ldr has effectively broken the chain even though it
1234 // looks like the later ldr(s) use the same base register. Try to
1235 // merge the ldr's so far, including this one. But don't try to
1236 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001237 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001238 if (CurrBase == 0 && !Clobber) {
1239 // Start of a new chain.
1240 CurrBase = Base;
1241 CurrOpc = Opcode;
1242 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001243 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001244 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001245 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001246 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001247 Advance = true;
1248 } else {
1249 if (Clobber) {
1250 TryMerge = true;
1251 Advance = true;
1252 }
1253
Evan Cheng44bec522007-05-15 01:29:07 +00001254 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001255 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001256 // Continue adding to the queue.
1257 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001258 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1259 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001260 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001261 Advance = true;
1262 } else {
1263 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1264 I != E; ++I) {
1265 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001266 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1267 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001268 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001269 Advance = true;
1270 break;
1271 } else if (Offset == I->Offset) {
1272 // Collision! This can't be merged!
1273 break;
1274 }
1275 }
1276 }
1277 }
1278 }
1279 }
1280
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001281 if (MBBI->isDebugValue()) {
1282 ++MBBI;
1283 if (MBBI == E)
1284 // Reach the end of the block, try merging the memory instructions.
1285 TryMerge = true;
1286 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001287 ++Position;
1288 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001289 if (MBBI == E)
1290 // Reach the end of the block, try merging the memory instructions.
1291 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001292 } else
1293 TryMerge = true;
1294
1295 if (TryMerge) {
1296 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001297 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001298 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001299 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001300 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001301 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001302 // Process the load / store instructions.
1303 RS->forward(prior(MBBI));
1304
1305 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001306 Merges.clear();
1307 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1308 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001309
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001310 // Try folding preceding/trailing base inc/dec into the generated
Evan Chenga8e29892007-01-19 07:51:42 +00001311 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001312 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001313 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001314 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001315 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001316
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001317 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001318 // that were not merged to form LDM/STM ops.
1319 for (unsigned i = 0; i != NumMemOps; ++i)
1320 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001321 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001322 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001323
Jim Grosbach764ab522009-08-11 15:33:49 +00001324 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001325 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001326 } else if (NumMemOps == 1) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001327 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng14883262009-06-04 01:15:28 +00001328 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001329 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001330 ++NumMerges;
1331 RS->forward(prior(MBBI));
1332 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001333 }
Evan Chenga8e29892007-01-19 07:51:42 +00001334
1335 CurrBase = 0;
1336 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001337 CurrSize = 0;
1338 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001339 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001340 if (NumMemOps) {
1341 MemOps.clear();
1342 NumMemOps = 0;
1343 }
1344
1345 // If iterator hasn't been advanced and this is not a memory op, skip it.
1346 // It can't start a new chain anyway.
1347 if (!Advance && !isMemOp && MBBI != E) {
1348 ++Position;
1349 ++MBBI;
1350 }
1351 }
1352 }
1353 return NumMerges > 0;
1354}
1355
Bob Wilsonc88d0722010-03-20 22:20:40 +00001356/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001357/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilsonc88d0722010-03-20 22:20:40 +00001358/// directly restore the value of LR into pc.
1359/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001360/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001361/// or
1362/// ldmfd sp!, {..., lr}
1363/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001364/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001365/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001366bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1367 if (MBB.empty()) return false;
1368
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001369 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001370 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001371 (MBBI->getOpcode() == ARM::BX_RET ||
1372 MBBI->getOpcode() == ARM::tBX_RET ||
1373 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001374 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001375 unsigned Opcode = PrevMI->getOpcode();
1376 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1377 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1378 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001379 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001380 if (MO.getReg() != ARM::LR)
1381 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001382 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1383 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1384 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001385 PrevMI->setDesc(TII->get(NewOpc));
1386 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001387 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001388 MBB.erase(MBBI);
1389 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001390 }
1391 }
1392 return false;
1393}
1394
1395bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001396 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001397 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001398 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001399 TRI = TM.getRegisterInfo();
Evan Cheng3568a102011-11-08 21:21:09 +00001400 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001401 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001402 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001403
Evan Chenga8e29892007-01-19 07:51:42 +00001404 bool Modified = false;
1405 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1406 ++MFI) {
1407 MachineBasicBlock &MBB = *MFI;
1408 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001409 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1410 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001411 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001412
1413 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001414 return Modified;
1415}
Evan Chenge7d6df72009-06-13 09:12:55 +00001416
1417
1418/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1419/// load / stores from consecutive locations close to make it more
1420/// likely they will be combined later.
1421
1422namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001423 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001424 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001425 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001426
Evan Cheng358dec52009-06-15 08:28:29 +00001427 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001428 const TargetInstrInfo *TII;
1429 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001430 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001431 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001432 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001433
1434 virtual bool runOnMachineFunction(MachineFunction &Fn);
1435
1436 virtual const char *getPassName() const {
1437 return "ARM pre- register allocation load / store optimization pass";
1438 }
1439
1440 private:
Evan Chengd780f352009-06-15 20:54:56 +00001441 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1442 unsigned &NewOpc, unsigned &EvenReg,
1443 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001444 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001445 unsigned &PredReg, ARMCC::CondCodes &Pred,
1446 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001447 bool RescheduleOps(MachineBasicBlock *MBB,
1448 SmallVector<MachineInstr*, 4> &Ops,
1449 unsigned Base, bool isLd,
1450 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1451 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1452 };
1453 char ARMPreAllocLoadStoreOpt::ID = 0;
1454}
1455
1456bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001457 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001458 TII = Fn.getTarget().getInstrInfo();
1459 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001460 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001461 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001462 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001463
1464 bool Modified = false;
1465 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1466 ++MFI)
1467 Modified |= RescheduleLoadStoreInstrs(MFI);
1468
1469 return Modified;
1470}
1471
Evan Chengae69a2a2009-06-19 23:17:27 +00001472static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1473 MachineBasicBlock::iterator I,
1474 MachineBasicBlock::iterator E,
1475 SmallPtrSet<MachineInstr*, 4> &MemOps,
1476 SmallSet<unsigned, 4> &MemRegs,
1477 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001478 // Are there stores / loads / calls between them?
1479 // FIXME: This is overly conservative. We should make use of alias information
1480 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001481 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001482 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001483 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001484 continue;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001485 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001486 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001487 if (isLd && I->mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001488 return false;
1489 if (!isLd) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001490 if (I->mayLoad())
Evan Chenge7d6df72009-06-13 09:12:55 +00001491 return false;
1492 // It's not safe to move the first 'str' down.
1493 // str r1, [r0]
1494 // strh r5, [r0]
1495 // str r4, [r0, #+4]
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001496 if (I->mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001497 return false;
1498 }
1499 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1500 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001501 if (!MO.isReg())
1502 continue;
1503 unsigned Reg = MO.getReg();
1504 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001505 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001506 if (Reg != Base && !MemRegs.count(Reg))
1507 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001508 }
1509 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001510
1511 // Estimate register pressure increase due to the transformation.
1512 if (MemRegs.size() <= 4)
1513 // Ok if we are moving small number of instructions.
1514 return true;
1515 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001516}
1517
Andrew Trick95bc85e2011-11-11 22:18:09 +00001518
1519/// Copy Op0 and Op1 operands into a new array assigned to MI.
1520static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1521 MachineInstr *Op1) {
1522 assert(MI->memoperands_empty() && "expected a new machineinstr");
1523 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1524 + (Op1->memoperands_end() - Op1->memoperands_begin());
1525
1526 MachineFunction *MF = MI->getParent()->getParent();
1527 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1528 MachineSDNode::mmo_iterator MemEnd =
1529 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1530 MemEnd =
1531 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1532 MI->setMemRefs(MemBegin, MemEnd);
1533}
1534
Evan Chengd780f352009-06-15 20:54:56 +00001535bool
1536ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1537 DebugLoc &dl,
1538 unsigned &NewOpc, unsigned &EvenReg,
1539 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001540 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001541 ARMCC::CondCodes &Pred,
1542 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001543 // Make sure we're allowed to generate LDRD/STRD.
1544 if (!STI->hasV5TEOps())
1545 return false;
1546
Jim Grosbache5165492009-11-09 00:11:35 +00001547 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001548 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001549 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001550 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001551 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001552 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001553 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001554 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1555 NewOpc = ARM::t2LDRDi8;
1556 Scale = 4;
1557 isT2 = true;
1558 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1559 NewOpc = ARM::t2STRDi8;
1560 Scale = 4;
1561 isT2 = true;
1562 } else
1563 return false;
1564
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001565 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001566 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001567 !(*Op0->memoperands_begin())->getValue() ||
1568 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001569 return false;
1570
Dan Gohmanc76909a2009-09-25 20:36:54 +00001571 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001572 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001573 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001574 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001575 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001576 if (Align < ReqAlign)
1577 return false;
1578
1579 // Then make sure the immediate offset fits.
1580 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001581 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001582 int Limit = (1 << 8) * Scale;
1583 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1584 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001585 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001586 } else {
1587 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1588 if (OffImm < 0) {
1589 AddSub = ARM_AM::sub;
1590 OffImm = - OffImm;
1591 }
1592 int Limit = (1 << 8) * Scale;
1593 if (OffImm >= Limit || (OffImm & (Scale-1)))
1594 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001595 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001596 }
Evan Chengd780f352009-06-15 20:54:56 +00001597 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001598 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001599 if (EvenReg == OddReg)
1600 return false;
1601 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001602 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001603 dl = Op0->getDebugLoc();
1604 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001605}
1606
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001607namespace {
1608 struct OffsetCompare {
1609 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1610 int LOffset = getMemoryOpOffset(LHS);
1611 int ROffset = getMemoryOpOffset(RHS);
1612 assert(LHS == RHS || LOffset != ROffset);
1613 return LOffset > ROffset;
1614 }
1615 };
1616}
1617
Evan Chenge7d6df72009-06-13 09:12:55 +00001618bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1619 SmallVector<MachineInstr*, 4> &Ops,
1620 unsigned Base, bool isLd,
1621 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1622 bool RetVal = false;
1623
1624 // Sort by offset (in reverse order).
1625 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1626
1627 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001628 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001629 // 1. Any def of base.
1630 // 2. Any gaps.
1631 while (Ops.size() > 1) {
1632 unsigned FirstLoc = ~0U;
1633 unsigned LastLoc = 0;
1634 MachineInstr *FirstOp = 0;
1635 MachineInstr *LastOp = 0;
1636 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001637 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001638 unsigned LastBytes = 0;
1639 unsigned NumMove = 0;
1640 for (int i = Ops.size() - 1; i >= 0; --i) {
1641 MachineInstr *Op = Ops[i];
1642 unsigned Loc = MI2LocMap[Op];
1643 if (Loc <= FirstLoc) {
1644 FirstLoc = Loc;
1645 FirstOp = Op;
1646 }
1647 if (Loc >= LastLoc) {
1648 LastLoc = Loc;
1649 LastOp = Op;
1650 }
1651
Andrew Trick08c66642012-01-11 03:56:08 +00001652 unsigned LSMOpcode
1653 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
1654 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Chengf9f1da12009-06-18 02:04:01 +00001655 break;
1656
Evan Chenge7d6df72009-06-13 09:12:55 +00001657 int Offset = getMemoryOpOffset(Op);
1658 unsigned Bytes = getLSMultipleTransferSize(Op);
1659 if (LastBytes) {
1660 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1661 break;
1662 }
1663 LastOffset = Offset;
1664 LastBytes = Bytes;
Andrew Trick08c66642012-01-11 03:56:08 +00001665 LastOpcode = LSMOpcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001666 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001667 break;
1668 }
1669
1670 if (NumMove <= 1)
1671 Ops.pop_back();
1672 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001673 SmallPtrSet<MachineInstr*, 4> MemOps;
1674 SmallSet<unsigned, 4> MemRegs;
1675 for (int i = NumMove-1; i >= 0; --i) {
1676 MemOps.insert(Ops[i]);
1677 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1678 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001679
1680 // Be conservative, if the instructions are too far apart, don't
1681 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001682 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001683 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001684 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1685 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001686 if (!DoMove) {
1687 for (unsigned i = 0; i != NumMove; ++i)
1688 Ops.pop_back();
1689 } else {
1690 // This is the new location for the loads / stores.
1691 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001692 while (InsertPos != MBB->end()
1693 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001694 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001695
1696 // If we are moving a pair of loads / stores, see if it makes sense
1697 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001698 MachineInstr *Op0 = Ops.back();
1699 MachineInstr *Op1 = Ops[Ops.size()-2];
1700 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001701 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001702 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001703 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001704 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001705 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001706 DebugLoc dl;
1707 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001708 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001709 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001710 Ops.pop_back();
1711 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001712
Evan Chenge837dea2011-06-28 19:10:37 +00001713 const MCInstrDesc &MCID = TII->get(NewOpc);
1714 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI);
Cameron Zwarich955db422011-05-18 21:25:14 +00001715 MRI->constrainRegClass(EvenReg, TRC);
1716 MRI->constrainRegClass(OddReg, TRC);
1717
Evan Chengd780f352009-06-15 20:54:56 +00001718 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001719 if (isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001720 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001721 .addReg(EvenReg, RegState::Define)
1722 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001723 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001724 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001725 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001726 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001727 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001728 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001729 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001730 concatenateMemOperands(MIB, Op0, Op1);
1731 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001732 ++NumLDRDFormed;
1733 } else {
Evan Chenge837dea2011-06-28 19:10:37 +00001734 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001735 .addReg(EvenReg)
1736 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001737 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001738 // FIXME: We're converting from LDRi12 to an insn that still
1739 // uses addrmode2, so we need an explicit offset reg. It should
1740 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001741 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001742 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001743 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick95bc85e2011-11-11 22:18:09 +00001744 concatenateMemOperands(MIB, Op0, Op1);
1745 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Chengf9f1da12009-06-18 02:04:01 +00001746 ++NumSTRDFormed;
1747 }
1748 MBB->erase(Op0);
1749 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001750
1751 // Add register allocation hints to form register pairs.
1752 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1753 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001754 } else {
1755 for (unsigned i = 0; i != NumMove; ++i) {
1756 MachineInstr *Op = Ops.back();
1757 Ops.pop_back();
1758 MBB->splice(InsertPos, MBB, Op);
1759 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001760 }
1761
1762 NumLdStMoved += NumMove;
1763 RetVal = true;
1764 }
1765 }
1766 }
1767
1768 return RetVal;
1769}
1770
1771bool
1772ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1773 bool RetVal = false;
1774
1775 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1776 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1777 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1778 SmallVector<unsigned, 4> LdBases;
1779 SmallVector<unsigned, 4> StBases;
1780
1781 unsigned Loc = 0;
1782 MachineBasicBlock::iterator MBBI = MBB->begin();
1783 MachineBasicBlock::iterator E = MBB->end();
1784 while (MBBI != E) {
1785 for (; MBBI != E; ++MBBI) {
1786 MachineInstr *MI = MBBI;
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001787 if (MI->isCall() || MI->isTerminator()) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001788 // Stop at barriers.
1789 ++MBBI;
1790 break;
1791 }
1792
Jim Grosbach958e4e12010-06-04 01:23:30 +00001793 if (!MI->isDebugValue())
1794 MI2LocMap[MI] = ++Loc;
1795
Evan Chenge7d6df72009-06-13 09:12:55 +00001796 if (!isMemoryOp(MI))
1797 continue;
1798 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001799 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001800 continue;
1801
Evan Chengeef490f2009-09-25 21:44:53 +00001802 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001803 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001804 unsigned Base = MI->getOperand(1).getReg();
1805 int Offset = getMemoryOpOffset(MI);
1806
1807 bool StopHere = false;
1808 if (isLd) {
1809 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1810 Base2LdsMap.find(Base);
1811 if (BI != Base2LdsMap.end()) {
1812 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1813 if (Offset == getMemoryOpOffset(BI->second[i])) {
1814 StopHere = true;
1815 break;
1816 }
1817 }
1818 if (!StopHere)
1819 BI->second.push_back(MI);
1820 } else {
1821 SmallVector<MachineInstr*, 4> MIs;
1822 MIs.push_back(MI);
1823 Base2LdsMap[Base] = MIs;
1824 LdBases.push_back(Base);
1825 }
1826 } else {
1827 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1828 Base2StsMap.find(Base);
1829 if (BI != Base2StsMap.end()) {
1830 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1831 if (Offset == getMemoryOpOffset(BI->second[i])) {
1832 StopHere = true;
1833 break;
1834 }
1835 }
1836 if (!StopHere)
1837 BI->second.push_back(MI);
1838 } else {
1839 SmallVector<MachineInstr*, 4> MIs;
1840 MIs.push_back(MI);
1841 Base2StsMap[Base] = MIs;
1842 StBases.push_back(Base);
1843 }
1844 }
1845
1846 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001847 // Found a duplicate (a base+offset combination that's seen earlier).
1848 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001849 --Loc;
1850 break;
1851 }
1852 }
1853
1854 // Re-schedule loads.
1855 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1856 unsigned Base = LdBases[i];
1857 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1858 if (Lds.size() > 1)
1859 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1860 }
1861
1862 // Re-schedule stores.
1863 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1864 unsigned Base = StBases[i];
1865 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1866 if (Sts.size() > 1)
1867 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1868 }
1869
1870 if (MBBI != E) {
1871 Base2LdsMap.clear();
1872 Base2StsMap.clear();
1873 LdBases.clear();
1874 StBases.clear();
1875 }
1876 }
1877
1878 return RetVal;
1879}
1880
1881
1882/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1883/// optimization pass.
1884FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1885 if (PreAlloc)
1886 return new ARMPreAllocLoadStoreOpt();
1887 return new ARMLoadStoreOpt();
1888}