blob: f778ff0ea0a90ba73d97d986c490fe3f8b3040a1 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
77 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000078
79 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000080 // Note: For EltSize < 32, FloatVT is illegal and TableGen
81 // fails to compile, so we choose FloatVT = VT
82 ValueType FloatVT = !cast<ValueType>(
83 !if (!eq (!srl(EltSize,5),0),
84 VTName,
85 !if (!eq(TypeVariantName, "i"),
86 "v" # NumElts # "f" # EltSize,
87 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000088
89 // The string to specify embedded broadcast in assembly.
90 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000091
Adam Nemet449b3f02014-10-15 23:42:09 +000092 // 8-bit compressed displacement tuple/subvector format. This is only
93 // defined for NumElts <= 8.
94 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
95 !cast<CD8VForm>("CD8VT" # NumElts), ?);
96
Adam Nemet55536c62014-09-25 23:48:45 +000097 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
98 !if (!eq (Size, 256), sub_ymm, ?));
99
100 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
101 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
102 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000103
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000104 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
105
Adam Nemet09377232014-10-08 23:25:31 +0000106 // A vector type of the same width with element type i32. This is used to
107 // create the canonical constant zero node ImmAllZerosV.
108 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
109 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000110}
111
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000112def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
113def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000114def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
115def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000116def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
117def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000118
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000119// "x" in v32i8x_info means RC = VR256X
120def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
121def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
122def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
123def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000124def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
125def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000126
127def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
128def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
129def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
130def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000131def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
132def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000133
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000134// We map scalar types to the smallest (128-bit) vector type
135// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000136def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
137def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
140 X86VectorVTInfo i128> {
141 X86VectorVTInfo info512 = i512;
142 X86VectorVTInfo info256 = i256;
143 X86VectorVTInfo info128 = i128;
144}
145
146def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
147 v16i8x_info>;
148def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
149 v8i16x_info>;
150def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
151 v4i32x_info>;
152def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
153 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000154def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
155 v4f32x_info>;
156def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
157 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000158
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000159// This multiclass generates the masking variants from the non-masking
160// variant. It only provides the assembly pieces for the masking variants.
161// It assumes custom ISel patterns for masking which can be provided as
162// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000163multiclass AVX512_maskable_custom<bits<8> O, Format F,
164 dag Outs,
165 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
166 string OpcodeStr,
167 string AttSrcAsm, string IntelSrcAsm,
168 list<dag> Pattern,
169 list<dag> MaskingPattern,
170 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000171 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000172 string MaskingConstraint = "",
173 InstrItinClass itin = NoItinerary,
174 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000175 let isCommutable = IsCommutable in
176 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000177 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
178 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000179 Pattern, itin>;
180
181 // Prefer over VMOV*rrk Pat<>
182 let AddedComplexity = 20 in
183 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000184 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
185 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000186 MaskingPattern, itin>,
187 EVEX_K {
188 // In case of the 3src subclass this is overridden with a let.
189 string Constraints = MaskingConstraint;
190 }
191 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
192 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000193 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
194 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000195 ZeroMaskingPattern,
196 itin>,
197 EVEX_KZ;
198}
199
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000200
Adam Nemet34801422014-10-08 23:25:39 +0000201// Common base class of AVX512_maskable and AVX512_maskable_3src.
202multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
203 dag Outs,
204 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
205 string OpcodeStr,
206 string AttSrcAsm, string IntelSrcAsm,
207 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000208 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000209 string MaskingConstraint = "",
210 InstrItinClass itin = NoItinerary,
211 bit IsCommutable = 0> :
212 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
213 AttSrcAsm, IntelSrcAsm,
214 [(set _.RC:$dst, RHS)],
215 [(set _.RC:$dst, MaskingRHS)],
216 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000217 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000218 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000219
Adam Nemet2e91ee52014-08-14 17:13:19 +0000220// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000221// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000222// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000223multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
224 dag Outs, dag Ins, string OpcodeStr,
225 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000226 dag RHS, string Round = "",
227 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000228 bit IsCommutable = 0> :
229 AVX512_maskable_common<O, F, _, Outs, Ins,
230 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
231 !con((ins _.KRCWM:$mask), Ins),
232 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000233 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
234 Round, "$src0 = $dst", itin, IsCommutable>;
235
236// This multiclass generates the unconditional/non-masking, the masking and
237// the zero-masking variant of the scalar instruction.
238multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
239 dag Outs, dag Ins, string OpcodeStr,
240 string AttSrcAsm, string IntelSrcAsm,
241 dag RHS, string Round = "",
242 InstrItinClass itin = NoItinerary,
243 bit IsCommutable = 0> :
244 AVX512_maskable_common<O, F, _, Outs, Ins,
245 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
246 !con((ins _.KRCWM:$mask), Ins),
247 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
248 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
249 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000250
Adam Nemet34801422014-10-08 23:25:39 +0000251// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000252// ($src1) is already tied to $dst so we just use that for the preserved
253// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
254// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000255multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
256 dag Outs, dag NonTiedIns, string OpcodeStr,
257 string AttSrcAsm, string IntelSrcAsm,
258 dag RHS> :
259 AVX512_maskable_common<O, F, _, Outs,
260 !con((ins _.RC:$src1), NonTiedIns),
261 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
262 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
263 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
264 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000265
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000266
Adam Nemet34801422014-10-08 23:25:39 +0000267multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
268 dag Outs, dag Ins,
269 string OpcodeStr,
270 string AttSrcAsm, string IntelSrcAsm,
271 list<dag> Pattern> :
272 AVX512_maskable_custom<O, F, Outs, Ins,
273 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
274 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000275 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000276 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000277
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000278// Bitcasts between 512-bit vector types. Return the original type since
279// no instruction is needed for the conversion
280let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000281 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000282 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000283 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
284 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
285 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000286 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000287 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
288 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
289 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000290 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000291 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000292 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
293 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000294 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000295 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
296 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000297 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000298 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
299 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000300 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000301 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
302 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
303 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
304 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
305 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
306 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
307 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
308 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
309 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
310 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
311 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000312
313 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
314 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
315 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
316 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
317 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
318 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
319 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
320 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
321 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
322 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
323 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
324 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
325 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
326 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
327 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
328 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
329 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
330 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
331 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
332 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
333 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
334 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
335 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
336 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
337 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
338 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
339 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
340 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
341 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
342 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
343
344// Bitcasts between 256-bit vector types. Return the original type since
345// no instruction is needed for the conversion
346 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
347 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
348 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
349 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
350 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
351 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
352 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
353 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
354 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
355 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
356 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
357 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
358 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
359 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
360 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
361 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
362 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
363 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
364 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
365 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
366 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
367 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
368 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
369 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
370 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
371 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
372 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
373 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
374 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
375 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
376}
377
378//
379// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
380//
381
382let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
383 isPseudo = 1, Predicates = [HasAVX512] in {
384def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
385 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
386}
387
Craig Topperfb1746b2014-01-30 06:03:19 +0000388let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000389def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
390def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
391def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000392}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000393
394//===----------------------------------------------------------------------===//
395// AVX-512 - VECTOR INSERT
396//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000397
Adam Nemet4285c1f2014-10-15 23:42:17 +0000398multiclass vinsert_for_size_no_alt<int Opcode,
399 X86VectorVTInfo From, X86VectorVTInfo To,
400 PatFrag vinsert_insert,
401 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000402 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
403 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000404 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000405 "vinsert" # From.EltTypeName # "x" # From.NumElts #
406 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000407 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000408 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
409 (From.VT From.RC:$src2),
410 (iPTR imm)))]>,
411 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000412
413 let mayLoad = 1 in
414 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000415 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000416 "vinsert" # From.EltTypeName # "x" # From.NumElts #
417 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000418 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000419 []>,
420 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000421 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000422}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000423
Adam Nemet4285c1f2014-10-15 23:42:17 +0000424multiclass vinsert_for_size<int Opcode,
425 X86VectorVTInfo From, X86VectorVTInfo To,
426 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
427 PatFrag vinsert_insert,
428 SDNodeXForm INSERT_get_vinsert_imm> :
429 vinsert_for_size_no_alt<Opcode, From, To,
430 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000431 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000432 // vinserti32x4. Only add this if 64x2 and friends are not supported
433 // natively via AVX512DQ.
434 let Predicates = [NoDQI] in
435 def : Pat<(vinsert_insert:$ins
436 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
437 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
438 VR512:$src1, From.RC:$src2,
439 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440}
441
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000442multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
443 ValueType EltVT64, int Opcode256> {
444 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000445 X86VectorVTInfo< 4, EltVT32, VR128X>,
446 X86VectorVTInfo<16, EltVT32, VR512>,
447 X86VectorVTInfo< 2, EltVT64, VR128X>,
448 X86VectorVTInfo< 8, EltVT64, VR512>,
449 vinsert128_insert,
450 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000451 let Predicates = [HasDQI] in
452 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
453 X86VectorVTInfo< 2, EltVT64, VR128X>,
454 X86VectorVTInfo< 8, EltVT64, VR512>,
455 vinsert128_insert,
456 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000457 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000458 X86VectorVTInfo< 4, EltVT64, VR256X>,
459 X86VectorVTInfo< 8, EltVT64, VR512>,
460 X86VectorVTInfo< 8, EltVT32, VR256>,
461 X86VectorVTInfo<16, EltVT32, VR512>,
462 vinsert256_insert,
463 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000464 let Predicates = [HasDQI] in
465 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
466 X86VectorVTInfo< 8, EltVT32, VR256X>,
467 X86VectorVTInfo<16, EltVT32, VR512>,
468 vinsert256_insert,
469 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470}
471
Adam Nemet4e2ef472014-10-02 23:18:28 +0000472defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
473defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000474
475// vinsertps - insert f32 to XMM
476def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000477 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000478 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000479 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000480 EVEX_4V;
481def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000482 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000483 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000484 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
486 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
487
488//===----------------------------------------------------------------------===//
489// AVX-512 VECTOR EXTRACT
490//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000491
Adam Nemet55536c62014-09-25 23:48:45 +0000492multiclass vextract_for_size<int Opcode,
493 X86VectorVTInfo From, X86VectorVTInfo To,
494 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
495 PatFrag vextract_extract,
496 SDNodeXForm EXTRACT_get_vextract_imm> {
497 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000498 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000499 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000500 "vextract" # To.EltTypeName # "x4",
501 "$idx, $src1", "$src1, $idx",
502 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
503 (iPTR imm)))]>,
504 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000505 let mayStore = 1 in
506 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000507 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000508 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
509 "$dst, $src1, $src2}",
510 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
511 }
512
Adam Nemet55536c62014-09-25 23:48:45 +0000513 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
514 // vextracti32x4
515 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
516 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
517 VR512:$src1,
518 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
519
520 // A 128/256-bit subvector extract from the first 512-bit vector position is
521 // a subregister copy that needs no instruction.
522 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
523 (To.VT
524 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
525
526 // And for the alternative types.
527 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
528 (AltTo.VT
529 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000530
531 // Intrinsic call with masking.
532 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
533 "x4_512")
534 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
535 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
536 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
537 VR512:$src1, imm:$idx)>;
538
539 // Intrinsic call with zero-masking.
540 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
541 "x4_512")
542 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
543 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
544 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
545 VR512:$src1, imm:$idx)>;
546
547 // Intrinsic call without masking.
548 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
549 "x4_512")
550 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
551 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
552 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000553}
554
Adam Nemet55536c62014-09-25 23:48:45 +0000555multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
556 ValueType EltVT64, int Opcode64> {
557 defm NAME # "32x4" : vextract_for_size<Opcode32,
558 X86VectorVTInfo<16, EltVT32, VR512>,
559 X86VectorVTInfo< 4, EltVT32, VR128X>,
560 X86VectorVTInfo< 8, EltVT64, VR512>,
561 X86VectorVTInfo< 2, EltVT64, VR128X>,
562 vextract128_extract,
563 EXTRACT_get_vextract128_imm>;
564 defm NAME # "64x4" : vextract_for_size<Opcode64,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
566 X86VectorVTInfo< 4, EltVT64, VR256X>,
567 X86VectorVTInfo<16, EltVT32, VR512>,
568 X86VectorVTInfo< 8, EltVT32, VR256>,
569 vextract256_extract,
570 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000571}
572
Adam Nemet55536c62014-09-25 23:48:45 +0000573defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
574defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000575
576// A 128-bit subvector insert to the first 512-bit vector position
577// is a subregister copy that needs no instruction.
578def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
579 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
580 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
581 sub_ymm)>;
582def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
583 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
584 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
585 sub_ymm)>;
586def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
587 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
588 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
589 sub_ymm)>;
590def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
591 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
592 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
593 sub_ymm)>;
594
595def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
596 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
597def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
598 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
599def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
600 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
601def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
602 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
603
604// vextractps - extract 32 bits from XMM
605def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000606 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000607 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000608 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
609 EVEX;
610
611def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000612 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000613 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000614 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000615 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616
617//===---------------------------------------------------------------------===//
618// AVX-512 BROADCAST
619//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000620multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
621 ValueType svt, X86VectorVTInfo _> {
622 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
623 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
624 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
625 T8PD, EVEX;
626
627 let mayLoad = 1 in {
628 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
629 (ins _.ScalarMemOp:$src),
630 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
631 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
632 T8PD, EVEX;
633 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000634}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000635
636multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
637 AVX512VLVectorVTInfo _> {
638 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
639 EVEX_V512;
640
641 let Predicates = [HasVLX] in {
642 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
643 EVEX_V256;
644 }
645}
646
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000647let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000648 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
649 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
650 let Predicates = [HasVLX] in {
651 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
652 v4f32, v4f32x_info>, EVEX_V128,
653 EVEX_CD8<32, CD8VT1>;
654 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000655}
656
657let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000658 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
659 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000660}
661
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000662// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
663// Later, we can canonize broadcast instructions before ISel phase and
664// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000665// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
666// representations of source
667multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
668 X86VectorVTInfo _, RegisterClass SrcRC_v,
669 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000670 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000671 (!cast<Instruction>(InstName##"r")
672 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
673
674 let AddedComplexity = 30 in {
675 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000676 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000677 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
678 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
679
680 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000681 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000682 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
683 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
684 }
685}
686
687defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
688 VR128X, FR32X>;
689defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
690 VR128X, FR64X>;
691
692let Predicates = [HasVLX] in {
693 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
694 v8f32x_info, VR128X, FR32X>;
695 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
696 v4f32x_info, VR128X, FR32X>;
697 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
698 v4f64x_info, VR128X, FR64X>;
699}
700
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000701def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000703def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000704 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000705
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000706def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000707 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000708def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000709 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000710
Robert Khasanovcbc57032014-12-09 16:38:41 +0000711multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
712 RegisterClass SrcRC> {
713 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
714 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
715 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000716}
717
Robert Khasanovcbc57032014-12-09 16:38:41 +0000718multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
719 RegisterClass SrcRC, Predicate prd> {
720 let Predicates = [prd] in
721 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
722 let Predicates = [prd, HasVLX] in {
723 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
724 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
725 }
726}
727
728defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
729 HasBWI>;
730defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
731 HasBWI>;
732defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
733 HasAVX512>;
734defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
735 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000736
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000737def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000738 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000739
740def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000741 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000742
743def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000744 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000745def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000746 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000748 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000749def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000750 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Cameron McInally394d5572013-10-31 13:56:31 +0000752def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000753 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000754def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000755 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000756
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000757def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
758 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000759 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000760def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
761 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000762 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000763
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000764multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
765 X86MemOperand x86memop, PatFrag ld_frag,
766 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
767 RegisterClass KRC> {
768 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000769 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770 [(set DstRC:$dst,
771 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
772 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
773 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000774 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000775 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776 [(set DstRC:$dst,
777 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
778 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000779 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000781 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000782 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
784 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
785 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000786 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000787 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000788 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000790 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791}
792
793defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
794 loadi32, VR512, v16i32, v4i32, VK16WM>,
795 EVEX_V512, EVEX_CD8<32, CD8VT1>;
796defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
797 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
798 EVEX_CD8<64, CD8VT1>;
799
Adam Nemet73f72e12014-06-27 00:43:38 +0000800multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
801 X86MemOperand x86memop, PatFrag ld_frag,
802 RegisterClass KRC> {
803 let mayLoad = 1 in {
804 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000805 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000806 []>, EVEX;
807 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
808 x86memop:$src),
809 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000810 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000811 []>, EVEX, EVEX_KZ;
812 }
813}
814
815defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
816 i128mem, loadv2i64, VK16WM>,
817 EVEX_V512, EVEX_CD8<32, CD8VT4>;
818defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
819 i256mem, loadv4i64, VK16WM>, VEX_W,
820 EVEX_V512, EVEX_CD8<64, CD8VT4>;
821
Cameron McInally394d5572013-10-31 13:56:31 +0000822def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
823 (VPBROADCASTDZrr VR128X:$src)>;
824def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
825 (VPBROADCASTQZrr VR128X:$src)>;
826
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000827def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000828 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000829def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000830 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000831
832def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
833 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
834def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
835 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
836
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000837def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000838 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000839def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000840 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000841
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842// Provide fallback in case the load node that is used in the patterns above
843// is used by additional users, which prevents the pattern selection.
844def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000845 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000847 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000848
849
850let Predicates = [HasAVX512] in {
851def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000852 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
854 addr:$src)), sub_ymm)>;
855}
856//===----------------------------------------------------------------------===//
857// AVX-512 BROADCAST MASK TO VECTOR REGISTER
858//---
859
860multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000861 RegisterClass KRC> {
862let Predicates = [HasCDI] in
863def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000864 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000865 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000866
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000867let Predicates = [HasCDI, HasVLX] in {
868def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000869 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000870 []>, EVEX, EVEX_V128;
871def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000872 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000873 []>, EVEX, EVEX_V256;
874}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000875}
876
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000877let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000878defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
879 VK16>;
880defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
881 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000882}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000883
884//===----------------------------------------------------------------------===//
885// AVX-512 - VPERM
886//
887// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000888multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
889 X86VectorVTInfo _> {
890 let ExeDomain = _.ExeDomain in {
891 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000892 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000894 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000895 [(set _.RC:$dst,
896 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000897 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000898 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000899 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000901 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000902 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000903 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000904 (i8 imm:$src2))))]>,
905 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
906}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000907}
908
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000909multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
910 X86VectorVTInfo Ctrl> :
911 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
912 let ExeDomain = _.ExeDomain in {
913 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
914 (ins _.RC:$src1, _.RC:$src2),
915 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000916 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000917 [(set _.RC:$dst,
918 (_.VT (X86VPermilpv _.RC:$src1,
919 (Ctrl.VT Ctrl.RC:$src2))))]>,
920 EVEX_4V;
921 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
922 (ins _.RC:$src1, Ctrl.MemOp:$src2),
923 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000924 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000925 [(set _.RC:$dst,
926 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000927 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000928 EVEX_4V;
929 }
930}
931
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000932defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
933 EVEX_V512, VEX_W;
934defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
935 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000936
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000937defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000938 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000939defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000940 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000941
942def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
943 (VPERMILPSZri VR512:$src1, imm:$imm)>;
944def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
945 (VPERMILPDZri VR512:$src1, imm:$imm)>;
946
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000947// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +0000948multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
950
951 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
952 (ins RC:$src1, RC:$src2),
953 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000954 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000955 [(set RC:$dst,
956 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
957
958 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
959 (ins RC:$src1, x86memop:$src2),
960 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000961 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962 [(set RC:$dst,
963 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
964 EVEX_4V;
965}
966
Craig Topper820d4922015-02-09 04:04:50 +0000967defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000968 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +0000969defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000970 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
971let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +0000972defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000973 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
974let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +0000975defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000976 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
977
978// -- VPERM2I - 3 source operands form --
979multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
980 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000981 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982let Constraints = "$src1 = $dst" in {
983 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
984 (ins RC:$src1, RC:$src2, RC:$src3),
985 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000986 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000987 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000988 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989 EVEX_4V;
990
Adam Nemet2415a492014-07-02 21:25:54 +0000991 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
992 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
993 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000994 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000995 "$dst {${mask}}, $src2, $src3}"),
996 [(set RC:$dst, (OpVT (vselect KRC:$mask,
997 (OpNode RC:$src1, RC:$src2,
998 RC:$src3),
999 RC:$src1)))]>,
1000 EVEX_4V, EVEX_K;
1001
1002 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1003 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1004 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1005 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001006 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001007 "$dst {${mask}} {z}, $src2, $src3}"),
1008 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1009 (OpNode RC:$src1, RC:$src2,
1010 RC:$src3),
1011 (OpVT (bitconvert
1012 (v16i32 immAllZerosV))))))]>,
1013 EVEX_4V, EVEX_KZ;
1014
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001015 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1016 (ins RC:$src1, RC:$src2, x86memop:$src3),
1017 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001018 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001019 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001020 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001021 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001022
1023 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1024 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1025 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001026 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001027 "$dst {${mask}}, $src2, $src3}"),
1028 [(set RC:$dst,
1029 (OpVT (vselect KRC:$mask,
1030 (OpNode RC:$src1, RC:$src2,
1031 (mem_frag addr:$src3)),
1032 RC:$src1)))]>,
1033 EVEX_4V, EVEX_K;
1034
1035 let AddedComplexity = 10 in // Prefer over the rrkz variant
1036 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1037 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1038 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001039 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001040 "$dst {${mask}} {z}, $src2, $src3}"),
1041 [(set RC:$dst,
1042 (OpVT (vselect KRC:$mask,
1043 (OpNode RC:$src1, RC:$src2,
1044 (mem_frag addr:$src3)),
1045 (OpVT (bitconvert
1046 (v16i32 immAllZerosV))))))]>,
1047 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001048 }
1049}
Craig Topper820d4922015-02-09 04:04:50 +00001050defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001051 i512mem, X86VPermiv3, v16i32, VK16WM>,
1052 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001053defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001054 i512mem, X86VPermiv3, v8i64, VK8WM>,
1055 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001056defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001057 i512mem, X86VPermiv3, v16f32, VK16WM>,
1058 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001059defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001060 i512mem, X86VPermiv3, v8f64, VK8WM>,
1061 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001062
Adam Nemetefe9c982014-07-02 21:25:58 +00001063multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1064 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001065 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1066 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001067 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1068 OpVT, KRC> {
1069 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1070 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1071 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001072
1073 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1074 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1075 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1076 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001077}
1078
Craig Topper820d4922015-02-09 04:04:50 +00001079defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001080 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1081 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001082defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001083 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1084 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001085defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001086 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1087 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001088defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001089 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1090 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001091
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001092//===----------------------------------------------------------------------===//
1093// AVX-512 - BLEND using mask
1094//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001095multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1096 let ExeDomain = _.ExeDomain in {
1097 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1098 (ins _.RC:$src1, _.RC:$src2),
1099 !strconcat(OpcodeStr,
1100 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1101 []>, EVEX_4V;
1102 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1103 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001104 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001105 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001106 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1107 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1108 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1109 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1110 !strconcat(OpcodeStr,
1111 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1112 []>, EVEX_4V, EVEX_KZ;
1113 let mayLoad = 1 in {
1114 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1115 (ins _.RC:$src1, _.MemOp:$src2),
1116 !strconcat(OpcodeStr,
1117 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1118 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1119 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1120 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001121 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001122 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001123 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1124 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1125 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1126 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1127 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1128 !strconcat(OpcodeStr,
1129 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1130 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1131 }
1132 }
1133}
1134multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1135
1136 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1137 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1138 !strconcat(OpcodeStr,
1139 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1140 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1141 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1142 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001143 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001144
1145 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1146 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1147 !strconcat(OpcodeStr,
1148 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1149 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001150 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001151
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001152}
1153
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001154multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1155 AVX512VLVectorVTInfo VTInfo> {
1156 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1157 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001158
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001159 let Predicates = [HasVLX] in {
1160 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1161 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1162 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1163 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1164 }
1165}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001166
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001167multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1168 AVX512VLVectorVTInfo VTInfo> {
1169 let Predicates = [HasBWI] in
1170 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001171
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001172 let Predicates = [HasBWI, HasVLX] in {
1173 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1174 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1175 }
1176}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001177
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001178
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001179defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1180defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1181defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1182defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1183defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1184defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001185
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001186
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001187let Predicates = [HasAVX512] in {
1188def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1189 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001190 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001191 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1193 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1194
1195def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1196 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001197 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001198 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001199 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1200 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1201}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001202//===----------------------------------------------------------------------===//
1203// Compare Instructions
1204//===----------------------------------------------------------------------===//
1205
1206// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1207multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001208 SDNode OpNode, ValueType VT,
1209 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001210 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001211 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1212 !strconcat("vcmp${cc}", Suffix,
1213 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001214 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001215 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1216 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001217 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1218 !strconcat("vcmp${cc}", Suffix,
1219 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001220 [(set VK1:$dst, (OpNode (VT RC:$src1),
1221 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001222 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001223 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001224 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001225 !strconcat("vcmp", Suffix,
1226 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1227 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001228 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001229 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001230 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001231 !strconcat("vcmp", Suffix,
1232 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1233 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001234 }
1235}
1236
1237let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001238defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1239 XS;
1240defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1241 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001242}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001244multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1245 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001247 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1248 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1249 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001250 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001251 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001252 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001253 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1254 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1255 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1256 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001257 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001258 def rrk : AVX512BI<opc, MRMSrcReg,
1259 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1260 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1261 "$dst {${mask}}, $src1, $src2}"),
1262 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1263 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1264 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1265 let mayLoad = 1 in
1266 def rmk : AVX512BI<opc, MRMSrcMem,
1267 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1268 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1269 "$dst {${mask}}, $src1, $src2}"),
1270 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1271 (OpNode (_.VT _.RC:$src1),
1272 (_.VT (bitconvert
1273 (_.LdFrag addr:$src2))))))],
1274 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001275}
1276
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001277multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001278 X86VectorVTInfo _> :
1279 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001280 let mayLoad = 1 in {
1281 def rmb : AVX512BI<opc, MRMSrcMem,
1282 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1283 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1284 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1285 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1286 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1287 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1288 def rmbk : AVX512BI<opc, MRMSrcMem,
1289 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1290 _.ScalarMemOp:$src2),
1291 !strconcat(OpcodeStr,
1292 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1293 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1294 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1295 (OpNode (_.VT _.RC:$src1),
1296 (X86VBroadcast
1297 (_.ScalarLdFrag addr:$src2)))))],
1298 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1299 }
1300}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001301
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001302multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1303 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1304 let Predicates = [prd] in
1305 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1306 EVEX_V512;
1307
1308 let Predicates = [prd, HasVLX] in {
1309 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1310 EVEX_V256;
1311 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1312 EVEX_V128;
1313 }
1314}
1315
1316multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1317 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1318 Predicate prd> {
1319 let Predicates = [prd] in
1320 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1321 EVEX_V512;
1322
1323 let Predicates = [prd, HasVLX] in {
1324 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1325 EVEX_V256;
1326 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1327 EVEX_V128;
1328 }
1329}
1330
1331defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1332 avx512vl_i8_info, HasBWI>,
1333 EVEX_CD8<8, CD8VF>;
1334
1335defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1336 avx512vl_i16_info, HasBWI>,
1337 EVEX_CD8<16, CD8VF>;
1338
Robert Khasanovf70f7982014-09-18 14:06:55 +00001339defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001340 avx512vl_i32_info, HasAVX512>,
1341 EVEX_CD8<32, CD8VF>;
1342
Robert Khasanovf70f7982014-09-18 14:06:55 +00001343defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001344 avx512vl_i64_info, HasAVX512>,
1345 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1346
1347defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1348 avx512vl_i8_info, HasBWI>,
1349 EVEX_CD8<8, CD8VF>;
1350
1351defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1352 avx512vl_i16_info, HasBWI>,
1353 EVEX_CD8<16, CD8VF>;
1354
Robert Khasanovf70f7982014-09-18 14:06:55 +00001355defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001356 avx512vl_i32_info, HasAVX512>,
1357 EVEX_CD8<32, CD8VF>;
1358
Robert Khasanovf70f7982014-09-18 14:06:55 +00001359defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001360 avx512vl_i64_info, HasAVX512>,
1361 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001362
1363def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001364 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1366 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1367
1368def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001369 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001370 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1371 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1372
Robert Khasanov29e3b962014-08-27 09:34:37 +00001373multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1374 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001375 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001376 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001377 !strconcat("vpcmp${cc}", Suffix,
1378 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001379 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1380 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001381 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001382 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001384 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001385 !strconcat("vpcmp${cc}", Suffix,
1386 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001387 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1388 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001389 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001390 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1391 def rrik : AVX512AIi8<opc, MRMSrcReg,
1392 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001393 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001394 !strconcat("vpcmp${cc}", Suffix,
1395 "\t{$src2, $src1, $dst {${mask}}|",
1396 "$dst {${mask}}, $src1, $src2}"),
1397 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1398 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001399 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001400 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1401 let mayLoad = 1 in
1402 def rmik : AVX512AIi8<opc, MRMSrcMem,
1403 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001404 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001405 !strconcat("vpcmp${cc}", Suffix,
1406 "\t{$src2, $src1, $dst {${mask}}|",
1407 "$dst {${mask}}, $src1, $src2}"),
1408 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1409 (OpNode (_.VT _.RC:$src1),
1410 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001411 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001412 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1413
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001414 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001415 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001416 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001417 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001418 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1419 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001420 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001421 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001422 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001423 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001424 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1425 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001426 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001427 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1428 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001429 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001430 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001431 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1432 "$dst {${mask}}, $src1, $src2, $cc}"),
1433 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001434 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001435 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1436 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001437 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001438 !strconcat("vpcmp", Suffix,
1439 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1440 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001441 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442 }
1443}
1444
Robert Khasanov29e3b962014-08-27 09:34:37 +00001445multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001446 X86VectorVTInfo _> :
1447 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001448 def rmib : AVX512AIi8<opc, MRMSrcMem,
1449 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001450 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001451 !strconcat("vpcmp${cc}", Suffix,
1452 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1453 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1454 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1455 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001456 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001457 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1458 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1459 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001460 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001461 !strconcat("vpcmp${cc}", Suffix,
1462 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1463 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1464 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1465 (OpNode (_.VT _.RC:$src1),
1466 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001467 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001468 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001469
Robert Khasanov29e3b962014-08-27 09:34:37 +00001470 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001471 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001472 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1473 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001474 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001475 !strconcat("vpcmp", Suffix,
1476 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1477 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1478 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1479 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1480 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001481 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001482 !strconcat("vpcmp", Suffix,
1483 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1484 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1485 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1486 }
1487}
1488
1489multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1490 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1491 let Predicates = [prd] in
1492 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1493
1494 let Predicates = [prd, HasVLX] in {
1495 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1496 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1497 }
1498}
1499
1500multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1501 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1502 let Predicates = [prd] in
1503 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1504 EVEX_V512;
1505
1506 let Predicates = [prd, HasVLX] in {
1507 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1508 EVEX_V256;
1509 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1510 EVEX_V128;
1511 }
1512}
1513
1514defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1515 HasBWI>, EVEX_CD8<8, CD8VF>;
1516defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1517 HasBWI>, EVEX_CD8<8, CD8VF>;
1518
1519defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1520 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1521defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1522 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1523
Robert Khasanovf70f7982014-09-18 14:06:55 +00001524defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001525 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001526defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001527 HasAVX512>, EVEX_CD8<32, CD8VF>;
1528
Robert Khasanovf70f7982014-09-18 14:06:55 +00001529defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001530 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001531defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001532 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001533
Adam Nemet905832b2014-06-26 00:21:12 +00001534// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001535multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001536 X86MemOperand x86memop, ValueType vt,
1537 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001538 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001539 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1540 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001541 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001542 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001543 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001544 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001545 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001546 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001547 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001548 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001550 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001551 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001552 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001553 [(set KRC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001554 (X86cmpm (vt RC:$src1), (load addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001555
1556 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001557 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001558 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001559 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001560 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001561 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001562 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001563 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001564 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001565 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001566 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567 }
1568}
1569
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001570defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001571 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001572 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001573defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001574 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001575 EVEX_CD8<64, CD8VF>;
1576
1577def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1578 (COPY_TO_REGCLASS (VCMPPSZrri
1579 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1580 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1581 imm:$cc), VK8)>;
1582def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1583 (COPY_TO_REGCLASS (VPCMPDZrri
1584 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1585 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1586 imm:$cc), VK8)>;
1587def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1588 (COPY_TO_REGCLASS (VPCMPUDZrri
1589 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1590 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1591 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001592
1593def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001594 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001595 FROUND_NO_EXC)),
1596 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001597 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001598
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001599def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001600 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001601 FROUND_NO_EXC)),
1602 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001603 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001604
1605def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001606 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001607 FROUND_CURRENT)),
1608 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1609 (I8Imm imm:$cc)), GR16)>;
1610
1611def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001612 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001613 FROUND_CURRENT)),
1614 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1615 (I8Imm imm:$cc)), GR8)>;
1616
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001617// Mask register copy, including
1618// - copy between mask registers
1619// - load/store mask registers
1620// - copy from GPR to mask register and vice versa
1621//
1622multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1623 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001624 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001625 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001626 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001627 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001628 let mayLoad = 1 in
1629 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001630 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001631 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 let mayStore = 1 in
1633 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001634 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1635 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001636 }
1637}
1638
1639multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1640 string OpcodeStr,
1641 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001642 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001643 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001644 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001645 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001646 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647 }
1648}
1649
Robert Khasanov74acbb72014-07-23 14:49:42 +00001650let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001651 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001652 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1653 VEX, PD;
1654
1655let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001656 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001657 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001658 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001659
1660let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001661 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1662 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001663 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1664 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665}
1666
Robert Khasanov74acbb72014-07-23 14:49:42 +00001667let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001668 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1669 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001670 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1671 VEX, XD, VEX_W;
1672}
1673
1674// GR from/to mask register
1675let Predicates = [HasDQI] in {
1676 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1677 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1678 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1679 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1680}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001681let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1683 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1684 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1685 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001686}
1687let Predicates = [HasBWI] in {
1688 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1689 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1690}
1691let Predicates = [HasBWI] in {
1692 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1693 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1694}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001695
Robert Khasanov74acbb72014-07-23 14:49:42 +00001696// Load/store kreg
1697let Predicates = [HasDQI] in {
1698 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1699 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001700 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1701 (KMOVBkm addr:$src)>;
1702}
1703let Predicates = [HasAVX512, NoDQI] in {
1704 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1705 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1706 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1707 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001708}
1709let Predicates = [HasAVX512] in {
1710 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001711 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001712 def : Pat<(i1 (load addr:$src)),
1713 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001714 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1715 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001716}
1717let Predicates = [HasBWI] in {
1718 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1719 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001720 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1721 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001722}
1723let Predicates = [HasBWI] in {
1724 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1725 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001726 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1727 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001728}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001729
Robert Khasanov74acbb72014-07-23 14:49:42 +00001730let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001731 def : Pat<(i1 (trunc (i64 GR64:$src))),
1732 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1733 (i32 1))), VK1)>;
1734
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001735 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001736 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001737
1738 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001739 (COPY_TO_REGCLASS
1740 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1741 VK1)>;
1742 def : Pat<(i1 (trunc (i16 GR16:$src))),
1743 (COPY_TO_REGCLASS
1744 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1745 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001746
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001747 def : Pat<(i32 (zext VK1:$src)),
1748 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001749 def : Pat<(i8 (zext VK1:$src)),
1750 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001751 (AND32ri (KMOVWrk
1752 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001753 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001754 (AND64ri8 (SUBREG_TO_REG (i64 0),
1755 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001756 def : Pat<(i16 (zext VK1:$src)),
1757 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001758 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1759 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001760 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1761 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1762 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1763 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001764}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001765let Predicates = [HasBWI] in {
1766 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1767 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1768 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1769 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1770}
1771
1772
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1774let Predicates = [HasAVX512] in {
1775 // GR from/to 8-bit mask without native support
1776 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1777 (COPY_TO_REGCLASS
1778 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1779 VK8)>;
1780 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1781 (EXTRACT_SUBREG
1782 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1783 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001784
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001785 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001786 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001787 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001788 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001789}
1790let Predicates = [HasBWI] in {
1791 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1792 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1793 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1794 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001795}
1796
1797// Mask unary operation
1798// - KNOT
1799multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001800 RegisterClass KRC, SDPatternOperator OpNode,
1801 Predicate prd> {
1802 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001804 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805 [(set KRC:$dst, (OpNode KRC:$src))]>;
1806}
1807
Robert Khasanov74acbb72014-07-23 14:49:42 +00001808multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1809 SDPatternOperator OpNode> {
1810 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1811 HasDQI>, VEX, PD;
1812 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1813 HasAVX512>, VEX, PS;
1814 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1815 HasBWI>, VEX, PD, VEX_W;
1816 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1817 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001818}
1819
Robert Khasanov74acbb72014-07-23 14:49:42 +00001820defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001821
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001822multiclass avx512_mask_unop_int<string IntName, string InstName> {
1823 let Predicates = [HasAVX512] in
1824 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1825 (i16 GR16:$src)),
1826 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1827 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1828}
1829defm : avx512_mask_unop_int<"knot", "KNOT">;
1830
Robert Khasanov74acbb72014-07-23 14:49:42 +00001831let Predicates = [HasDQI] in
1832def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1833let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001834def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001835let Predicates = [HasBWI] in
1836def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1837let Predicates = [HasBWI] in
1838def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1839
1840// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001841let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1843 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1844
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001845def : Pat<(not VK8:$src),
1846 (COPY_TO_REGCLASS
1847 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001848}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001849
1850// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001851// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001852multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001853 RegisterClass KRC, SDPatternOperator OpNode,
1854 Predicate prd> {
1855 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1857 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001858 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001859 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1860}
1861
Robert Khasanov595683d2014-07-28 13:46:45 +00001862multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1863 SDPatternOperator OpNode> {
1864 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1865 HasDQI>, VEX_4V, VEX_L, PD;
1866 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1867 HasAVX512>, VEX_4V, VEX_L, PS;
1868 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1869 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1870 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1871 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001872}
1873
1874def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1875def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1876
1877let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001878 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1879 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1880 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1881 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882}
Robert Khasanov595683d2014-07-28 13:46:45 +00001883let isCommutable = 0 in
1884 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001885
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001886def : Pat<(xor VK1:$src1, VK1:$src2),
1887 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1888 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1889
1890def : Pat<(or VK1:$src1, VK1:$src2),
1891 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1892 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1893
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001894def : Pat<(and VK1:$src1, VK1:$src2),
1895 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1896 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1897
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001898multiclass avx512_mask_binop_int<string IntName, string InstName> {
1899 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001900 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1901 (i16 GR16:$src1), (i16 GR16:$src2)),
1902 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1903 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1904 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001905}
1906
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907defm : avx512_mask_binop_int<"kand", "KAND">;
1908defm : avx512_mask_binop_int<"kandn", "KANDN">;
1909defm : avx512_mask_binop_int<"kor", "KOR">;
1910defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1911defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001912
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001913// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1914multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1915 let Predicates = [HasAVX512] in
1916 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1917 (COPY_TO_REGCLASS
1918 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1919 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1920}
1921
1922defm : avx512_binop_pat<and, KANDWrr>;
1923defm : avx512_binop_pat<andn, KANDNWrr>;
1924defm : avx512_binop_pat<or, KORWrr>;
1925defm : avx512_binop_pat<xnor, KXNORWrr>;
1926defm : avx512_binop_pat<xor, KXORWrr>;
1927
1928// Mask unpacking
1929multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001930 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001931 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001932 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001933 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001934 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001935}
1936
1937multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001938 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001939 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001940}
1941
1942defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001943def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1944 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1945 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1946
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001947
1948multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1949 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001950 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1951 (i16 GR16:$src1), (i16 GR16:$src2)),
1952 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1953 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1954 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001955}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001956defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001957
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001958// Mask bit testing
1959multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1960 SDNode OpNode> {
1961 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1962 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001963 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001964 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1965}
1966
1967multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1968 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001969 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001970 let Predicates = [HasDQI] in
1971 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1972 VEX, PD;
1973 let Predicates = [HasBWI] in {
1974 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
1975 VEX, PS, VEX_W;
1976 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
1977 VEX, PD, VEX_W;
1978 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001979}
1980
1981defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001982
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001983// Mask shift
1984multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1985 SDNode OpNode> {
1986 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00001987 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001989 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1991}
1992
1993multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1994 SDNode OpNode> {
1995 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001996 VEX, TAPD, VEX_W;
1997 let Predicates = [HasDQI] in
1998 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1999 VEX, TAPD;
2000 let Predicates = [HasBWI] in {
2001 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2002 VEX, TAPD, VEX_W;
2003 let Predicates = [HasDQI] in
2004 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2005 VEX, TAPD;
2006 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007}
2008
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002009defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2010defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002011
2012// Mask setting all 0s or 1s
2013multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2014 let Predicates = [HasAVX512] in
2015 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2016 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2017 [(set KRC:$dst, (VT Val))]>;
2018}
2019
2020multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002021 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002022 defm W : avx512_mask_setop<VK16, v16i1, Val>;
2023}
2024
2025defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2026defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2027
2028// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2029let Predicates = [HasAVX512] in {
2030 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2031 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002032 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2033 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2034 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035}
2036def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2037 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2038
2039def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2040 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2041
2042def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2043 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2044
Robert Khasanov5aa44452014-09-30 11:41:54 +00002045let Predicates = [HasVLX] in {
2046 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2047 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2048 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2049 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2050 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2051 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2052 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2053 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2054}
2055
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002056def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002057 (v8i1 (COPY_TO_REGCLASS
2058 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2059 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002060
2061def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002062 (v8i1 (COPY_TO_REGCLASS
2063 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2064 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002065//===----------------------------------------------------------------------===//
2066// AVX-512 - Aligned and unaligned load and store
2067//
2068
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002069multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
2070 RegisterClass KRC, RegisterClass RC,
2071 ValueType vt, ValueType zvt, X86MemOperand memop,
2072 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002073let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002074 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002075 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2076 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002077 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002078 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2079 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002080 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002081 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2082 SchedRW = [WriteLoad] in
2083 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
2084 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2085 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
2086 d>, EVEX;
2087
2088 let AddedComplexity = 20 in {
2089 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
2090 let hasSideEffects = 0 in
2091 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
2092 (ins RC:$src0, KRC:$mask, RC:$src1),
2093 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2094 "${dst} {${mask}}, $src1}"),
2095 [(set RC:$dst, (vt (vselect KRC:$mask,
2096 (vt RC:$src1),
2097 (vt RC:$src0))))],
2098 d>, EVEX, EVEX_K;
2099 let mayLoad = 1, SchedRW = [WriteLoad] in
2100 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2101 (ins RC:$src0, KRC:$mask, memop:$src1),
2102 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2103 "${dst} {${mask}}, $src1}"),
2104 [(set RC:$dst, (vt
2105 (vselect KRC:$mask,
2106 (vt (bitconvert (ld_frag addr:$src1))),
2107 (vt RC:$src0))))],
2108 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002109 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002110 let mayLoad = 1, SchedRW = [WriteLoad] in
2111 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2112 (ins KRC:$mask, memop:$src),
2113 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2114 "${dst} {${mask}} {z}, $src}"),
2115 [(set RC:$dst, (vt
2116 (vselect KRC:$mask,
2117 (vt (bitconvert (ld_frag addr:$src))),
2118 (vt (bitconvert (zvt immAllZerosV))))))],
2119 d>, EVEX, EVEX_KZ;
2120 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121}
2122
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002123multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
2124 string elty, string elsz, string vsz512,
2125 string vsz256, string vsz128, Domain d,
2126 Predicate prd, bit IsReMaterializable = 1> {
2127 let Predicates = [prd] in
2128 defm Z : avx512_load<opc, OpcodeStr,
2129 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
2130 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2131 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
2132 !cast<X86MemOperand>(elty##"512mem"), d,
2133 IsReMaterializable>, EVEX_V512;
2134
2135 let Predicates = [prd, HasVLX] in {
2136 defm Z256 : avx512_load<opc, OpcodeStr,
2137 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2138 "v"##vsz256##elty##elsz, "v4i64")),
2139 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2140 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
2141 !cast<X86MemOperand>(elty##"256mem"), d,
2142 IsReMaterializable>, EVEX_V256;
2143
2144 defm Z128 : avx512_load<opc, OpcodeStr,
2145 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2146 "v"##vsz128##elty##elsz, "v2i64")),
2147 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2148 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
2149 !cast<X86MemOperand>(elty##"128mem"), d,
2150 IsReMaterializable>, EVEX_V128;
2151 }
2152}
2153
2154
2155multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2156 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
2157 X86MemOperand memop, Domain d> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002158 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002159 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002160 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002161 EVEX;
2162 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002163 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
2164 (ins RC:$src1, KRC:$mask, RC:$src2),
2165 !strconcat(OpcodeStr,
2166 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002167 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002168 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002169 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002170 !strconcat(OpcodeStr,
2171 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002172 [], d>, EVEX, EVEX_KZ;
2173 }
2174 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002175 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2176 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2177 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002178 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002179 (ins memop:$dst, KRC:$mask, RC:$src),
2180 !strconcat(OpcodeStr,
2181 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002182 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002183 }
2184}
2185
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002186
2187multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
2188 string st_suff_512, string st_suff_256,
2189 string st_suff_128, string elty, string elsz,
2190 string vsz512, string vsz256, string vsz128,
2191 Domain d, Predicate prd> {
2192 let Predicates = [prd] in
2193 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
2194 !cast<ValueType>("v"##vsz512##elty##elsz),
2195 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2196 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
2197
2198 let Predicates = [prd, HasVLX] in {
2199 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
2200 !cast<ValueType>("v"##vsz256##elty##elsz),
2201 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2202 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
2203
2204 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
2205 !cast<ValueType>("v"##vsz128##elty##elsz),
2206 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2207 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
2208 }
2209}
2210
2211defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
2212 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2213 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2214 "512", "256", "", "f", "32", "16", "8", "4",
2215 SSEPackedSingle, HasAVX512>,
2216 PS, EVEX_CD8<32, CD8VF>;
2217
2218defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2219 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2220 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2221 "512", "256", "", "f", "64", "8", "4", "2",
2222 SSEPackedDouble, HasAVX512>,
2223 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2224
2225defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2226 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2227 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2228 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2229 PS, EVEX_CD8<32, CD8VF>;
2230
2231defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2232 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2233 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2234 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2235 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2236
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002237def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002238 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002239 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002241def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2242 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2243 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002244
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002245def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2246 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2247 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2248
2249def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2250 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2251 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2252
2253def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2254 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2255 (VMOVAPDZrm addr:$ptr)>;
2256
2257def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2258 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2259 (VMOVAPSZrm addr:$ptr)>;
2260
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002261def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2262 GR16:$mask),
2263 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2264 VR512:$src)>;
2265def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2266 GR8:$mask),
2267 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2268 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002269
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002270def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2271 GR16:$mask),
2272 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2273 VR512:$src)>;
2274def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2275 GR8:$mask),
2276 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2277 VR512:$src)>;
2278
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002279def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2280 (VMOVUPSZmrk addr:$ptr,
2281 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2282 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2283
2284def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2285 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2286 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2287
2288def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src)),
2289 (VMOVUPSZmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2290
2291def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src)),
2292 (VMOVUPDZmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2293
2294def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2295 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2296
2297def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask,
2298 (bc_v16f32 (v16i32 immAllZerosV)))),
2299 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2300
2301def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src0))),
2302 (VMOVUPSZrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2303
2304def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2305 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2306
2307def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask,
2308 (bc_v8f64 (v16i32 immAllZerosV)))),
2309 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2310
2311def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src0))),
2312 (VMOVUPDZrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2313
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002314def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2315 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2316 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2317 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2318
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002319defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2320 "16", "8", "4", SSEPackedInt, HasAVX512>,
2321 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2322 "512", "256", "", "i", "32", "16", "8", "4",
2323 SSEPackedInt, HasAVX512>,
2324 PD, EVEX_CD8<32, CD8VF>;
2325
2326defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2327 "8", "4", "2", SSEPackedInt, HasAVX512>,
2328 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2329 "512", "256", "", "i", "64", "8", "4", "2",
2330 SSEPackedInt, HasAVX512>,
2331 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2332
2333defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2334 "64", "32", "16", SSEPackedInt, HasBWI>,
2335 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2336 "i", "8", "64", "32", "16", SSEPackedInt,
2337 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2338
2339defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2340 "32", "16", "8", SSEPackedInt, HasBWI>,
2341 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2342 "i", "16", "32", "16", "8", SSEPackedInt,
2343 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2344
2345defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2346 "16", "8", "4", SSEPackedInt, HasAVX512>,
2347 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2348 "i", "32", "16", "8", "4", SSEPackedInt,
2349 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2350
2351defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2352 "8", "4", "2", SSEPackedInt, HasAVX512>,
2353 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2354 "i", "64", "8", "4", "2", SSEPackedInt,
2355 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002356
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002357def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2358 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002359 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002360
2361def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002362 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2363 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002364
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002365def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002366 GR16:$mask),
2367 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002368 VR512:$src)>;
2369def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002370 GR8:$mask),
2371 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002372 VR512:$src)>;
2373
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002375def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002376 (bc_v8i64 (v16i32 immAllZerosV)))),
2377 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002378
2379def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002380 (v8i64 VR512:$src))),
2381 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002382 VK8), VR512:$src)>;
2383
2384def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2385 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002386 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002387
2388def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002389 (v16i32 VR512:$src))),
2390 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002391}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002392
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002393def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 immAllZerosV))),
2394 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2395
2396def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2397 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2398
2399def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src0))),
2400 (VMOVDQU32Zrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2401
2402def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask,
2403 (bc_v8i64 (v16i32 immAllZerosV)))),
2404 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2405
2406def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2407 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2408
2409def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src0))),
2410 (VMOVDQU64Zrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2411
2412def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src)),
2413 (VMOVDQU32Zmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2414
2415def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src)),
2416 (VMOVDQU64Zmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2417
2418// SKX replacement
2419def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2420 (VMOVDQU32Z256mrk addr:$ptr, VK8WM:$mask, VR256:$src)>;
2421
2422// KNL replacement
2423def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2424 (VMOVDQU32Zmrk addr:$ptr,
2425 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2426 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2427
2428def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2429 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2430 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2431
2432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433// Move Int Doubleword to Packed Double Int
2434//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002435def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002436 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437 [(set VR128X:$dst,
2438 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2439 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002440def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002441 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442 [(set VR128X:$dst,
2443 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2444 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002445def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002446 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002447 [(set VR128X:$dst,
2448 (v2i64 (scalar_to_vector GR64:$src)))],
2449 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002450let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002451def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002452 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453 [(set FR64:$dst, (bitconvert GR64:$src))],
2454 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002455def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002456 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457 [(set GR64:$dst, (bitconvert FR64:$src))],
2458 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002459}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002460def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002461 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2463 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2464 EVEX_CD8<64, CD8VT1>;
2465
2466// Move Int Doubleword to Single Scalar
2467//
Craig Topper88adf2a2013-10-12 05:41:08 +00002468let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002469def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002470 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471 [(set FR32X:$dst, (bitconvert GR32:$src))],
2472 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2473
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002474def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002475 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2477 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002478}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002480// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002482def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002483 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2485 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2486 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002487def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002489 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2491 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2492 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2493
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002494// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495//
2496def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002497 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2499 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002500 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501 Requires<[HasAVX512, In64BitMode]>;
2502
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002503def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002505 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2507 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002508 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002509 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2510
2511// Move Scalar Single to Double Int
2512//
Craig Topper88adf2a2013-10-12 05:41:08 +00002513let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002514def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002515 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002516 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517 [(set GR32:$dst, (bitconvert FR32X:$src))],
2518 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002519def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002520 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002521 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002522 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2523 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002524}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002525
2526// Move Quadword Int to Packed Quadword Int
2527//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002528def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002530 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531 [(set VR128X:$dst,
2532 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2533 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2534
2535//===----------------------------------------------------------------------===//
2536// AVX-512 MOVSS, MOVSD
2537//===----------------------------------------------------------------------===//
2538
Michael Liao5bf95782014-12-04 05:20:33 +00002539multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002540 SDNode OpNode, ValueType vt,
2541 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002542 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002543 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002544 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002545 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2546 (scalar_to_vector RC:$src2))))],
2547 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002548 let Constraints = "$src1 = $dst" in
2549 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2550 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2551 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002552 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002553 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002554 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002555 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2557 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002558 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002559 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002560 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2562 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002563 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002564 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002565 [], IIC_SSE_MOV_S_MR>,
2566 EVEX, VEX_LIG, EVEX_K;
2567 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002568 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002569}
2570
2571let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002572defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2574
2575let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002576defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002577 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2578
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002579def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2580 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2581 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2582
2583def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2584 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2585 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002586
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002587def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2588 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2589 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2590
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002592let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2594 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002595 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002596 IIC_SSE_MOV_S_RR>,
2597 XS, EVEX_4V, VEX_LIG;
2598 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2599 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002600 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601 IIC_SSE_MOV_S_RR>,
2602 XD, EVEX_4V, VEX_LIG, VEX_W;
2603}
2604
2605let Predicates = [HasAVX512] in {
2606 let AddedComplexity = 15 in {
2607 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2608 // MOVS{S,D} to the lower bits.
2609 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2610 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2611 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2612 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2613 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2614 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2615 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2616 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2617
2618 // Move low f32 and clear high bits.
2619 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2620 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002621 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002622 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2623 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2624 (SUBREG_TO_REG (i32 0),
2625 (VMOVSSZrr (v4i32 (V_SET0)),
2626 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2627 }
2628
2629 let AddedComplexity = 20 in {
2630 // MOVSSrm zeros the high parts of the register; represent this
2631 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2632 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2633 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2634 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2635 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2636 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2637 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2638
2639 // MOVSDrm zeros the high parts of the register; represent this
2640 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2641 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2642 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2643 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2644 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2645 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2646 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2647 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2648 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2649 def : Pat<(v2f64 (X86vzload addr:$src)),
2650 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2651
2652 // Represent the same patterns above but in the form they appear for
2653 // 256-bit types
2654 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2655 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002656 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2658 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2659 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2660 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2661 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2662 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2663 }
2664 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2665 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2666 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2667 FR32X:$src)), sub_xmm)>;
2668 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2669 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2670 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2671 FR64X:$src)), sub_xmm)>;
2672 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2673 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002674 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002675
2676 // Move low f64 and clear high bits.
2677 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2678 (SUBREG_TO_REG (i32 0),
2679 (VMOVSDZrr (v2f64 (V_SET0)),
2680 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2681
2682 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2683 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2684 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2685
2686 // Extract and store.
2687 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2688 addr:$dst),
2689 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2690 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2691 addr:$dst),
2692 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2693
2694 // Shuffle with VMOVSS
2695 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2696 (VMOVSSZrr (v4i32 VR128X:$src1),
2697 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2698 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2699 (VMOVSSZrr (v4f32 VR128X:$src1),
2700 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2701
2702 // 256-bit variants
2703 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2704 (SUBREG_TO_REG (i32 0),
2705 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2706 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2707 sub_xmm)>;
2708 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2709 (SUBREG_TO_REG (i32 0),
2710 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2711 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2712 sub_xmm)>;
2713
2714 // Shuffle with VMOVSD
2715 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2716 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2717 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2718 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2719 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2720 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2721 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2722 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2723
2724 // 256-bit variants
2725 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2726 (SUBREG_TO_REG (i32 0),
2727 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2728 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2729 sub_xmm)>;
2730 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2731 (SUBREG_TO_REG (i32 0),
2732 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2733 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2734 sub_xmm)>;
2735
2736 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2737 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2738 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2739 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2740 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2741 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2742 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2743 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2744}
2745
2746let AddedComplexity = 15 in
2747def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2748 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002749 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002750 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002751 (v2i64 VR128X:$src))))],
2752 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2753
2754let AddedComplexity = 20 in
2755def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2756 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002757 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002758 [(set VR128X:$dst, (v2i64 (X86vzmovl
2759 (loadv2i64 addr:$src))))],
2760 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2761 EVEX_CD8<8, CD8VT8>;
2762
2763let Predicates = [HasAVX512] in {
2764 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2765 let AddedComplexity = 20 in {
2766 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2767 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002768 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2769 (VMOV64toPQIZrr GR64:$src)>;
2770 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2771 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002772
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002773 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2774 (VMOVDI2PDIZrm addr:$src)>;
2775 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2776 (VMOVDI2PDIZrm addr:$src)>;
2777 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2778 (VMOVZPQILo2PQIZrm addr:$src)>;
2779 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2780 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002781 def : Pat<(v2i64 (X86vzload addr:$src)),
2782 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002783 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002784
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002785 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2786 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2787 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2788 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2789 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2790 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2791 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2792}
2793
2794def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2795 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2796
2797def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2798 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2799
2800def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2801 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2802
2803def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2804 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2805
2806//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002807// AVX-512 - Non-temporals
2808//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002809let SchedRW = [WriteLoad] in {
2810 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2811 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2812 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2813 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2814 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002815
Robert Khasanoved882972014-08-13 10:46:00 +00002816 let Predicates = [HasAVX512, HasVLX] in {
2817 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2818 (ins i256mem:$src),
2819 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2820 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2821 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002822
Robert Khasanoved882972014-08-13 10:46:00 +00002823 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2824 (ins i128mem:$src),
2825 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2826 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2827 EVEX_CD8<64, CD8VF>;
2828 }
Adam Nemetefd07852014-06-18 16:51:10 +00002829}
2830
Robert Khasanoved882972014-08-13 10:46:00 +00002831multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2832 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2833 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2834 let SchedRW = [WriteStore], mayStore = 1,
2835 AddedComplexity = 400 in
2836 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2837 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2838 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2839}
2840
2841multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2842 string elty, string elsz, string vsz512,
2843 string vsz256, string vsz128, Domain d,
2844 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2845 let Predicates = [prd] in
2846 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2847 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2848 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2849 EVEX_V512;
2850
2851 let Predicates = [prd, HasVLX] in {
2852 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2853 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2854 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2855 EVEX_V256;
2856
2857 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2858 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2859 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2860 EVEX_V128;
2861 }
2862}
2863
2864defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2865 "i", "64", "8", "4", "2", SSEPackedInt,
2866 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2867
2868defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2869 "f", "64", "8", "4", "2", SSEPackedDouble,
2870 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2871
2872defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2873 "f", "32", "16", "8", "4", SSEPackedSingle,
2874 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2875
Adam Nemet7f62b232014-06-10 16:39:53 +00002876//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002877// AVX-512 - Integer arithmetic
2878//
2879multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002880 X86VectorVTInfo _, OpndItins itins,
2881 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002882 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002883 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2884 "$src2, $src1", "$src1, $src2",
2885 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002886 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002887 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002888
Robert Khasanov545d1b72014-10-14 14:36:19 +00002889 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002890 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002891 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2892 "$src2, $src1", "$src1, $src2",
2893 (_.VT (OpNode _.RC:$src1,
2894 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002895 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002896 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002897}
2898
2899multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2900 X86VectorVTInfo _, OpndItins itins,
2901 bit IsCommutable = 0> :
2902 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2903 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002904 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002905 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2906 "${src2}"##_.BroadcastStr##", $src1",
2907 "$src1, ${src2}"##_.BroadcastStr,
2908 (_.VT (OpNode _.RC:$src1,
2909 (X86VBroadcast
2910 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002911 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002912 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002914
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002915multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2916 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2917 Predicate prd, bit IsCommutable = 0> {
2918 let Predicates = [prd] in
2919 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2920 IsCommutable>, EVEX_V512;
2921
2922 let Predicates = [prd, HasVLX] in {
2923 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2924 IsCommutable>, EVEX_V256;
2925 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2926 IsCommutable>, EVEX_V128;
2927 }
2928}
2929
Robert Khasanov545d1b72014-10-14 14:36:19 +00002930multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2931 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2932 Predicate prd, bit IsCommutable = 0> {
2933 let Predicates = [prd] in
2934 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2935 IsCommutable>, EVEX_V512;
2936
2937 let Predicates = [prd, HasVLX] in {
2938 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2939 IsCommutable>, EVEX_V256;
2940 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2941 IsCommutable>, EVEX_V128;
2942 }
2943}
2944
2945multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2946 OpndItins itins, Predicate prd,
2947 bit IsCommutable = 0> {
2948 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2949 itins, prd, IsCommutable>,
2950 VEX_W, EVEX_CD8<64, CD8VF>;
2951}
2952
2953multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2954 OpndItins itins, Predicate prd,
2955 bit IsCommutable = 0> {
2956 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2957 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2958}
2959
2960multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2961 OpndItins itins, Predicate prd,
2962 bit IsCommutable = 0> {
2963 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2964 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2965}
2966
2967multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2968 OpndItins itins, Predicate prd,
2969 bit IsCommutable = 0> {
2970 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2971 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2972}
2973
2974multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2975 SDNode OpNode, OpndItins itins, Predicate prd,
2976 bit IsCommutable = 0> {
2977 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2978 IsCommutable>;
2979
2980 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2981 IsCommutable>;
2982}
2983
2984multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2985 SDNode OpNode, OpndItins itins, Predicate prd,
2986 bit IsCommutable = 0> {
2987 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2988 IsCommutable>;
2989
2990 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2991 IsCommutable>;
2992}
2993
2994multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2995 bits<8> opc_d, bits<8> opc_q,
2996 string OpcodeStr, SDNode OpNode,
2997 OpndItins itins, bit IsCommutable = 0> {
2998 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2999 itins, HasAVX512, IsCommutable>,
3000 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3001 itins, HasBWI, IsCommutable>;
3002}
3003
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003004multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
3005 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
3006 PatFrag memop_frag, X86MemOperand x86memop,
3007 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
3008 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003010 {
3011 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003012 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003013 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003014 []>, EVEX_4V;
3015 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3016 (ins KRC:$mask, RC:$src1, RC:$src2),
3017 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003018 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003019 [], itins.rr>, EVEX_4V, EVEX_K;
3020 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3021 (ins KRC:$mask, RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003022 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}} {z}" ,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003023 "|$dst {${mask}} {z}, $src1, $src2}"),
3024 [], itins.rr>, EVEX_4V, EVEX_KZ;
3025 }
3026 let mayLoad = 1 in {
3027 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3028 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003029 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003030 []>, EVEX_4V;
3031 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3032 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3033 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003034 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003035 [], itins.rm>, EVEX_4V, EVEX_K;
3036 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3037 (ins KRC:$mask, RC:$src1, x86memop:$src2),
3038 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003039 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003040 [], itins.rm>, EVEX_4V, EVEX_KZ;
3041 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3042 (ins RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003043 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003044 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
3045 [], itins.rm>, EVEX_4V, EVEX_B;
3046 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3047 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003048 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003049 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
3050 BrdcstStr, "}"),
3051 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
3052 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3053 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003054 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003055 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
3056 BrdcstStr, "}"),
3057 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
3058 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003059}
3060
Robert Khasanov545d1b72014-10-14 14:36:19 +00003061defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3062 SSE_INTALU_ITINS_P, 1>;
3063defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3064 SSE_INTALU_ITINS_P, 0>;
3065defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3066 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3067defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3068 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003069defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3070 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003072defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003073 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003074 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
3075 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003077defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00003078 loadv8i64, i512mem, loadi64, i64mem, "{1to8}",
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003079 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003080
3081def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
3082 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3083
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003084def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
3085 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3086 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3087def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
3088 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3089 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
3090
Robert Khasanov545d1b72014-10-14 14:36:19 +00003091defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3092 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3093defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3094 SSE_INTALU_ITINS_P, HasBWI, 1>;
3095defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3096 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003097
Robert Khasanov545d1b72014-10-14 14:36:19 +00003098defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3099 SSE_INTALU_ITINS_P, HasBWI, 1>;
3100defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3101 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3102defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3103 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003104
Robert Khasanov545d1b72014-10-14 14:36:19 +00003105defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3106 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3107defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3108 SSE_INTALU_ITINS_P, HasBWI, 1>;
3109defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3110 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003111
Robert Khasanov545d1b72014-10-14 14:36:19 +00003112defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3113 SSE_INTALU_ITINS_P, HasBWI, 1>;
3114defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3115 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3116defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3117 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003118
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003119def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3120 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3121 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3122def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3123 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3124 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3125def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3126 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3127 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3128def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3129 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3130 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3131def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3132 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3133 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3134def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3135 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3136 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3137def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3138 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3139 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3140def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3141 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3142 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143//===----------------------------------------------------------------------===//
3144// AVX-512 - Unpack Instructions
3145//===----------------------------------------------------------------------===//
3146
3147multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3148 PatFrag mem_frag, RegisterClass RC,
3149 X86MemOperand x86memop, string asm,
3150 Domain d> {
3151 def rr : AVX512PI<opc, MRMSrcReg,
3152 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3153 asm, [(set RC:$dst,
3154 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003155 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003156 def rm : AVX512PI<opc, MRMSrcMem,
3157 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3158 asm, [(set RC:$dst,
3159 (vt (OpNode RC:$src1,
3160 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003161 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003162}
3163
Craig Topper820d4922015-02-09 04:04:50 +00003164defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003166 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003167defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003169 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003170defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003171 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003172 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003173defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003175 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003176
3177multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3178 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3179 X86MemOperand x86memop> {
3180 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3181 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003182 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003183 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184 IIC_SSE_UNPCK>, EVEX_4V;
3185 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3186 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003187 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003188 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3189 (bitconvert (memop_frag addr:$src2)))))],
3190 IIC_SSE_UNPCK>, EVEX_4V;
3191}
3192defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003193 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194 EVEX_CD8<32, CD8VF>;
3195defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003196 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003197 VEX_W, EVEX_CD8<64, CD8VF>;
3198defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003199 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003200 EVEX_CD8<32, CD8VF>;
3201defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003202 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003203 VEX_W, EVEX_CD8<64, CD8VF>;
3204//===----------------------------------------------------------------------===//
3205// AVX-512 - PSHUFD
3206//
3207
3208multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003209 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210 X86MemOperand x86memop, ValueType OpVT> {
3211 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003212 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003213 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003214 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215 [(set RC:$dst,
3216 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3217 EVEX;
3218 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003219 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003220 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003221 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003222 [(set RC:$dst,
3223 (OpVT (OpNode (mem_frag addr:$src1),
3224 (i8 imm:$src2))))]>, EVEX;
3225}
3226
Craig Topper820d4922015-02-09 04:04:50 +00003227defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003228 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003229
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230//===----------------------------------------------------------------------===//
3231// AVX-512 Logical Instructions
3232//===----------------------------------------------------------------------===//
3233
Robert Khasanov545d1b72014-10-14 14:36:19 +00003234defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3235 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3236defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3237 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3238defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3239 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3240defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
3241 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242
3243//===----------------------------------------------------------------------===//
3244// AVX-512 FP arithmetic
3245//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003246multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3247 SDNode OpNode, SDNode VecNode, OpndItins itins,
3248 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003249
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003250 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3251 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3252 "$src2, $src1", "$src1, $src2",
3253 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3254 (i32 FROUND_CURRENT)),
3255 "", itins.rr, IsCommutable>;
3256
3257 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3258 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3259 "$src2, $src1", "$src1, $src2",
3260 (VecNode (_.VT _.RC:$src1),
3261 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3262 (i32 FROUND_CURRENT)),
3263 "", itins.rm, IsCommutable>;
3264 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3265 Predicates = [HasAVX512] in {
3266 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3267 (ins _.FRC:$src1, _.FRC:$src2),
3268 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3269 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3270 itins.rr>;
3271 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3272 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3273 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3274 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3275 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3276 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003277}
3278
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003279multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3280 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3281
3282 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3283 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3284 "$rc, $src2, $src1", "$src1, $src2, $rc",
3285 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3286 (i32 imm:$rc)), "", itins.rr, IsCommutable>,
3287 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003288}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003289multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3290 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3291
3292 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3293 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3294 "$src2, $src1", "$src1, $src2",
3295 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3296 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003297}
3298
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003299multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3300 SDNode VecNode,
3301 SizeItins itins, bit IsCommutable> {
3302 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3303 itins.s, IsCommutable>,
3304 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3305 itins.s, IsCommutable>,
3306 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3307 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3308 itins.d, IsCommutable>,
3309 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3310 itins.d, IsCommutable>,
3311 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3312}
3313
3314multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3315 SDNode VecNode,
3316 SizeItins itins, bit IsCommutable> {
3317 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3318 itins.s, IsCommutable>,
3319 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3320 itins.s, IsCommutable>,
3321 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3322 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3323 itins.d, IsCommutable>,
3324 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3325 itins.d, IsCommutable>,
3326 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3327}
3328defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3329defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3330defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3331defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3332defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3333defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3334
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003335multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003336 X86VectorVTInfo _, bit IsCommutable> {
3337 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3338 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3339 "$src2, $src1", "$src1, $src2",
3340 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003341 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003342 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3343 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3344 "$src2, $src1", "$src1, $src2",
3345 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3346 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3347 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3348 "${src2}"##_.BroadcastStr##", $src1",
3349 "$src1, ${src2}"##_.BroadcastStr,
3350 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3351 (_.ScalarLdFrag addr:$src2))))>,
3352 EVEX_4V, EVEX_B;
3353 }//let mayLoad = 1
3354}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003355
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003356multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3357 X86VectorVTInfo _, bit IsCommutable> {
3358 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3359 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3360 "$rc, $src2, $src1", "$src1, $src2, $rc",
3361 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3362 EVEX_4V, EVEX_B, EVEX_RC;
3363}
3364
3365multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003366 bit IsCommutable = 0> {
3367 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3368 IsCommutable>, EVEX_V512, PS,
3369 EVEX_CD8<32, CD8VF>;
3370 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3371 IsCommutable>, EVEX_V512, PD, VEX_W,
3372 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003373
Robert Khasanov595e5982014-10-29 15:43:02 +00003374 // Define only if AVX512VL feature is present.
3375 let Predicates = [HasVLX] in {
3376 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3377 IsCommutable>, EVEX_V128, PS,
3378 EVEX_CD8<32, CD8VF>;
3379 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3380 IsCommutable>, EVEX_V256, PS,
3381 EVEX_CD8<32, CD8VF>;
3382 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3383 IsCommutable>, EVEX_V128, PD, VEX_W,
3384 EVEX_CD8<64, CD8VF>;
3385 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3386 IsCommutable>, EVEX_V256, PD, VEX_W,
3387 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003388 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389}
3390
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003391multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3392 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3393 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3394 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3395 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3396}
3397
3398defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3399 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3400defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3401 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3402defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3403 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3404defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3405 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Robert Khasanov595e5982014-10-29 15:43:02 +00003406defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3407defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003408
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003409def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3410 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3411 (i16 -1), FROUND_CURRENT)),
3412 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3413
3414def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3415 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3416 (i8 -1), FROUND_CURRENT)),
3417 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3418
3419def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3420 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3421 (i16 -1), FROUND_CURRENT)),
3422 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3423
3424def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3425 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3426 (i8 -1), FROUND_CURRENT)),
3427 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428//===----------------------------------------------------------------------===//
3429// AVX-512 VPTESTM instructions
3430//===----------------------------------------------------------------------===//
3431
Michael Liao5bf95782014-12-04 05:20:33 +00003432multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3433 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003434 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003435 def rr : AVX512PI<opc, MRMSrcReg,
Michael Liao5bf95782014-12-04 05:20:33 +00003436 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003437 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003438 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3439 SSEPackedInt>, EVEX_4V;
3440 def rm : AVX512PI<opc, MRMSrcMem,
Michael Liao5bf95782014-12-04 05:20:33 +00003441 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003442 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003443 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003444 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003445}
3446
3447defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003448 loadv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003449 EVEX_CD8<32, CD8VF>;
3450defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003451 loadv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452 EVEX_CD8<64, CD8VF>;
3453
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003454let Predicates = [HasCDI] in {
3455defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003456 loadv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003457 EVEX_CD8<32, CD8VF>;
3458defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003459 loadv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003460 EVEX_CD8<64, CD8VF>;
3461}
3462
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003463def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3464 (v16i32 VR512:$src2), (i16 -1))),
3465 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3466
3467def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3468 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003469 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003470
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471//===----------------------------------------------------------------------===//
3472// AVX-512 Shift instructions
3473//===----------------------------------------------------------------------===//
3474multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003475 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003476 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003477 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003478 "$src2, $src1", "$src1, $src2",
3479 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3480 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
3481 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003482 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003483 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003484 (_.VT (OpNode (_.LdFrag addr:$src1), (i8 imm:$src2))),
Cameron McInally04400442014-11-14 15:43:00 +00003485 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486}
3487
3488multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003489 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3490 // src2 is always 128-bit
3491 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3492 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3493 "$src2, $src1", "$src1, $src2",
3494 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3495 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3496 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3497 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3498 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003499 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003500 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, EVEX_4V;
3501}
3502
Cameron McInally5fb084e2014-12-11 17:13:05 +00003503multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003504 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3505 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, _>, EVEX_V512;
3506}
3507
Cameron McInally5fb084e2014-12-11 17:13:05 +00003508multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, string OpcodeStr,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003509 SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003510 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Michael Liao5bf95782014-12-04 05:20:33 +00003511 v16i32_info>, EVEX_CD8<32, CD8VQ>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003512 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003513 v8i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003514}
3515
3516defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003517 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003518 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003519defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003520 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003521 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522
3523defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003524 v16i32_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003525 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003526defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003527 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003528 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529
3530defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003531 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003532 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003534 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535 EVEX_CD8<64, CD8VF>, VEX_W;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003536
Cameron McInally5fb084e2014-12-11 17:13:05 +00003537defm VPSLL : avx512_shift_types<0xF2, 0xF3, "vpsll", X86vshl>;
3538defm VPSRA : avx512_shift_types<0xE2, 0xE2, "vpsra", X86vsra>;
3539defm VPSRL : avx512_shift_types<0xD2, 0xD3, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003540
3541//===-------------------------------------------------------------------===//
3542// Variable Bit Shifts
3543//===-------------------------------------------------------------------===//
3544multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003545 X86VectorVTInfo _> {
3546 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3547 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3548 "$src2, $src1", "$src1, $src2",
3549 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3550 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
3551 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3552 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3553 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003554 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Cameron McInally5fb084e2014-12-11 17:13:05 +00003555 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003556}
3557
Cameron McInally5fb084e2014-12-11 17:13:05 +00003558multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3559 AVX512VLVectorVTInfo _> {
3560 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3561}
3562
3563multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3564 SDNode OpNode> {
3565 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
3566 avx512vl_i32_info>, EVEX_CD8<32, CD8VQ>;
3567 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
3568 avx512vl_i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
3569}
3570
3571defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>;
3572defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>;
3573defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003574
3575//===----------------------------------------------------------------------===//
3576// AVX-512 - MOVDDUP
3577//===----------------------------------------------------------------------===//
3578
Michael Liao5bf95782014-12-04 05:20:33 +00003579multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003580 X86MemOperand x86memop, PatFrag memop_frag> {
3581def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003582 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003583 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3584def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003585 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003586 [(set RC:$dst,
3587 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3588}
3589
Craig Topper820d4922015-02-09 04:04:50 +00003590defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003591 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3592def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3593 (VMOVDDUPZrm addr:$src)>;
3594
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003595//===---------------------------------------------------------------------===//
3596// Replicate Single FP - MOVSHDUP and MOVSLDUP
3597//===---------------------------------------------------------------------===//
3598multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3599 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3600 X86MemOperand x86memop> {
3601 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003602 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003603 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3604 let mayLoad = 1 in
3605 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003606 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003607 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3608}
3609
3610defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003611 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003612 EVEX_CD8<32, CD8VF>;
3613defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003614 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003615 EVEX_CD8<32, CD8VF>;
3616
3617def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003618def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003619 (VMOVSHDUPZrm addr:$src)>;
3620def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003621def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003622 (VMOVSLDUPZrm addr:$src)>;
3623
3624//===----------------------------------------------------------------------===//
3625// Move Low to High and High to Low packed FP Instructions
3626//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003627def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3628 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003629 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003630 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3631 IIC_SSE_MOV_LH>, EVEX_4V;
3632def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3633 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003634 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3636 IIC_SSE_MOV_LH>, EVEX_4V;
3637
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003638let Predicates = [HasAVX512] in {
3639 // MOVLHPS patterns
3640 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3641 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3642 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3643 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003644
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003645 // MOVHLPS patterns
3646 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3647 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3648}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003649
3650//===----------------------------------------------------------------------===//
3651// FMA - Fused Multiply Operations
3652//
Adam Nemet26371ce2014-10-24 00:02:55 +00003653
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003654let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003655// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3656multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3657 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003658 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003659 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003660 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003661 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003662 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003663
3664 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003665 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3666 (ins _.RC:$src2, _.MemOp:$src3),
3667 OpcodeStr, "$src3, $src2", "$src2, $src3",
3668 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3669 AVX512FMA3Base;
3670
3671 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3672 (ins _.RC:$src2, _.ScalarMemOp:$src3),
3673 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), !strconcat("$src2, ${src3}", _.BroadcastStr ),
3674 (OpNode _.RC:$src1, _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
3675 AVX512FMA3Base, EVEX_B;
3676 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003677} // Constraints = "$src1 = $dst"
3678
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003679let Constraints = "$src1 = $dst" in {
3680// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3681multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3682 SDPatternOperator OpNode> {
3683 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3684 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3685 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3686 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3687 AVX512FMA3Base, EVEX_B, EVEX_RC;
3688 }
3689} // Constraints = "$src1 = $dst"
3690
3691multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3692 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3693 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3694 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3695}
3696
Adam Nemet832ec5e2014-10-24 00:03:00 +00003697multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003698 string OpcodeStr, X86VectorVTInfo VTI,
3699 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003700 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3701 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003702
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003703 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3704 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003705}
3706
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003707multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3708 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003709 SDPatternOperator OpNode,
3710 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003711let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003712 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003713 v16f32_info, OpNode>,
3714 avx512_fma3_round_forms<opc213, OpcodeStr,
3715 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003716 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3717 v8f32x_info, OpNode>, EVEX_V256;
3718 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3719 v4f32x_info, OpNode>, EVEX_V128;
3720 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003721let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003722 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003723 v8f64_info, OpNode>,
3724 avx512_fma3_round_forms<opc213, OpcodeStr,
3725 v8f64_info, OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003726 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3727 v4f64x_info, OpNode>, EVEX_V256, VEX_W;
3728 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3729 v2f64x_info, OpNode>, EVEX_V128, VEX_W;
3730 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003731}
3732
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003733defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
3734defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
3735defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
3736defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
3737defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
3738defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003739
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003740let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003741multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3742 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003743 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003744 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3745 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003746 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00003747 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003748 _.RC:$src3)))]>;
3749 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3750 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003751 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003752 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3753 [(set _.RC:$dst,
3754 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3755 (_.ScalarLdFrag addr:$src2))),
3756 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003757}
3758} // Constraints = "$src1 = $dst"
3759
3760
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003761multiclass avx512_fma3p_m132_f<bits<8> opc,
3762 string OpcodeStr,
3763 SDNode OpNode> {
3764
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003765let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003766 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
3767 OpNode,v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3768 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3769 OpNode, v8f32x_info>, EVEX_V256, EVEX_CD8<32, CD8VF>;
3770 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
3771 OpNode, v4f32x_info>, EVEX_V128, EVEX_CD8<32, CD8VF>;
3772 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003773let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003774 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
3775 OpNode, v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VF>;
3776 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3777 OpNode, v4f64x_info>, EVEX_V256, VEX_W, EVEX_CD8<32, CD8VF>;
3778 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
3779 OpNode, v2f64x_info>, EVEX_V128, VEX_W, EVEX_CD8<32, CD8VF>;
3780 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003781}
3782
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003783defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
3784defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
3785defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
3786defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
3787defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
3788defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
3789
3790
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003791// Scalar FMA
3792let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003793multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3794 RegisterClass RC, ValueType OpVT,
3795 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003796 PatFrag mem_frag> {
3797 let isCommutable = 1 in
3798 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3799 (ins RC:$src1, RC:$src2, RC:$src3),
3800 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003801 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003802 [(set RC:$dst,
3803 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3804 let mayLoad = 1 in
3805 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3806 (ins RC:$src1, RC:$src2, f128mem:$src3),
3807 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003808 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003809 [(set RC:$dst,
3810 (OpVT (OpNode RC:$src2, RC:$src1,
3811 (mem_frag addr:$src3))))]>;
3812}
3813
3814} // Constraints = "$src1 = $dst"
3815
Elena Demikhovskycf088092013-12-11 14:31:04 +00003816defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003817 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003818defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003819 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003820defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003821 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003822defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003824defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003825 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003826defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003827 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003828defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003829 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003830defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003831 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3832
3833//===----------------------------------------------------------------------===//
3834// AVX-512 Scalar convert from sign integer to float/double
3835//===----------------------------------------------------------------------===//
3836
3837multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3838 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003839let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003840 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003841 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003842 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003843 let mayLoad = 1 in
3844 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3845 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003846 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003847 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003848} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849}
Andrew Trick15a47742013-10-09 05:11:10 +00003850let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003851defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003852 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003853defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003854 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003855defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003856 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003857defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003858 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3859
3860def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3861 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3862def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003863 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003864def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3865 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3866def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003867 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003868
3869def : Pat<(f32 (sint_to_fp GR32:$src)),
3870 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3871def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003872 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873def : Pat<(f64 (sint_to_fp GR32:$src)),
3874 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3875def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003876 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3877
Elena Demikhovskycf088092013-12-11 14:31:04 +00003878defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003879 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003880defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003881 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003882defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003883 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003884defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003885 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3886
3887def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3888 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3889def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3890 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3891def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3892 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3893def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3894 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3895
3896def : Pat<(f32 (uint_to_fp GR32:$src)),
3897 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3898def : Pat<(f32 (uint_to_fp GR64:$src)),
3899 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3900def : Pat<(f64 (uint_to_fp GR32:$src)),
3901 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3902def : Pat<(f64 (uint_to_fp GR64:$src)),
3903 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003904}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905
3906//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003907// AVX-512 Scalar convert from float/double to integer
3908//===----------------------------------------------------------------------===//
3909multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3910 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3911 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003912let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003913 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003914 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003915 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3916 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003917 let mayLoad = 1 in
3918 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003919 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003920 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003921} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003922}
3923let Predicates = [HasAVX512] in {
3924// Convert float/double to signed/unsigned int 32/64
3925defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003926 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003927 XS, EVEX_CD8<32, CD8VT1>;
3928defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003929 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003930 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3931defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003932 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003933 XS, EVEX_CD8<32, CD8VT1>;
3934defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3935 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003936 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003937 EVEX_CD8<32, CD8VT1>;
3938defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003939 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003940 XD, EVEX_CD8<64, CD8VT1>;
3941defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003942 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003943 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3944defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003945 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003946 XD, EVEX_CD8<64, CD8VT1>;
3947defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3948 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003949 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003950 EVEX_CD8<64, CD8VT1>;
3951
Craig Topper9dd48c82014-01-02 17:28:14 +00003952let isCodeGenOnly = 1 in {
3953 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3954 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3955 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3956 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3957 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3958 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3959 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3960 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3961 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3962 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3963 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3964 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003965
Craig Topper9dd48c82014-01-02 17:28:14 +00003966 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3967 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3968 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3969 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3970 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3971 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3972 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3973 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3974 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3975 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3976 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3977 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3978} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003979
3980// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003981let isCodeGenOnly = 1 in {
3982 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3983 ssmem, sse_load_f32, "cvttss2si">,
3984 XS, EVEX_CD8<32, CD8VT1>;
3985 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3986 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3987 "cvttss2si">, XS, VEX_W,
3988 EVEX_CD8<32, CD8VT1>;
3989 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3990 sdmem, sse_load_f64, "cvttsd2si">, XD,
3991 EVEX_CD8<64, CD8VT1>;
3992 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3993 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3994 "cvttsd2si">, XD, VEX_W,
3995 EVEX_CD8<64, CD8VT1>;
3996 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3997 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3998 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3999 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4000 int_x86_avx512_cvttss2usi64, ssmem,
4001 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4002 EVEX_CD8<32, CD8VT1>;
4003 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4004 int_x86_avx512_cvttsd2usi,
4005 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4006 EVEX_CD8<64, CD8VT1>;
4007 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4008 int_x86_avx512_cvttsd2usi64, sdmem,
4009 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4010 EVEX_CD8<64, CD8VT1>;
4011} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004012
4013multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4014 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4015 string asm> {
4016 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004017 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004018 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4019 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004020 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004021 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4022}
4023
4024defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004025 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004026 EVEX_CD8<32, CD8VT1>;
4027defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004028 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004029 EVEX_CD8<32, CD8VT1>;
4030defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004031 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004032 EVEX_CD8<32, CD8VT1>;
4033defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004034 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004035 EVEX_CD8<32, CD8VT1>;
4036defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004037 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004038 EVEX_CD8<64, CD8VT1>;
4039defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004040 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004041 EVEX_CD8<64, CD8VT1>;
4042defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004043 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004044 EVEX_CD8<64, CD8VT1>;
4045defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004046 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004047 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004048} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004049//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004050// AVX-512 Convert form float to double and back
4051//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004052let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004053def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4054 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004055 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004056 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4057let mayLoad = 1 in
4058def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4059 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004060 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004061 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4062 EVEX_CD8<32, CD8VT1>;
4063
4064// Convert scalar double to scalar single
4065def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4066 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004067 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004068 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4069let mayLoad = 1 in
4070def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4071 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004072 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073 []>, EVEX_4V, VEX_LIG, VEX_W,
4074 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4075}
4076
4077def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4078 Requires<[HasAVX512]>;
4079def : Pat<(fextend (loadf32 addr:$src)),
4080 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4081
4082def : Pat<(extloadf32 addr:$src),
4083 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4084 Requires<[HasAVX512, OptForSize]>;
4085
4086def : Pat<(extloadf32 addr:$src),
4087 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4088 Requires<[HasAVX512, OptForSpeed]>;
4089
4090def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4091 Requires<[HasAVX512]>;
4092
Michael Liao5bf95782014-12-04 05:20:33 +00004093multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4094 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004095 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4096 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004097let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004098 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004099 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004100 [(set DstRC:$dst,
4101 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004102 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004103 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004104 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004105 let mayLoad = 1 in
4106 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004107 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004108 [(set DstRC:$dst,
4109 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004110} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004111}
4112
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004113multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004114 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4115 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4116 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004117let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004118 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004119 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004120 [(set DstRC:$dst,
4121 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4122 let mayLoad = 1 in
4123 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004124 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004125 [(set DstRC:$dst,
4126 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004127} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004128}
4129
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004130defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004131 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004132 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004133 EVEX_CD8<64, CD8VF>;
4134
4135defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004136 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004137 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004138 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004139def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4140 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004141
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004142def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4143 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4144 (VCVTPD2PSZrr VR512:$src)>;
4145
4146def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4147 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4148 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004149
4150//===----------------------------------------------------------------------===//
4151// AVX-512 Vector convert from sign integer to float/double
4152//===----------------------------------------------------------------------===//
4153
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004154defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004155 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004156 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004157 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004158
4159defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004160 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004161 SSEPackedDouble>, EVEX_V512, XS,
4162 EVEX_CD8<32, CD8VH>;
4163
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004164defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004165 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166 SSEPackedSingle>, EVEX_V512, XS,
4167 EVEX_CD8<32, CD8VF>;
4168
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004169defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004170 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004171 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004172 EVEX_CD8<64, CD8VF>;
4173
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004174defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004175 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004176 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177 EVEX_CD8<32, CD8VF>;
4178
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004179// cvttps2udq (src, 0, mask-all-ones, sae-current)
4180def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4181 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4182 (VCVTTPS2UDQZrr VR512:$src)>;
4183
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004184defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004185 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004186 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004187 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004188
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004189// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4190def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4191 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4192 (VCVTTPD2UDQZrr VR512:$src)>;
4193
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004194defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004195 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004196 SSEPackedDouble>, EVEX_V512, XS,
4197 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004198
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004199defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004200 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004201 SSEPackedSingle>, EVEX_V512, XD,
4202 EVEX_CD8<32, CD8VF>;
4203
4204def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004205 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004206 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004207
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004208def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4209 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4210 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4211
4212def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4213 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4214 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004215
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004216def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4217 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4218 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004219
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004220def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4221 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4222 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4223
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004224def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004225 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004226 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004227def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4228 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4229 (VCVTDQ2PDZrr VR256X:$src)>;
4230def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4231 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4232 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4233def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4234 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4235 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004236
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004237multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4238 RegisterClass DstRC, PatFrag mem_frag,
4239 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004240let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004241 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004242 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004243 [], d>, EVEX;
4244 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004245 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004246 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004247 let mayLoad = 1 in
4248 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004249 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004250 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004251} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004252}
4253
4254defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004255 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004256 EVEX_V512, EVEX_CD8<32, CD8VF>;
4257defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004258 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004259 EVEX_V512, EVEX_CD8<64, CD8VF>;
4260
4261def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4262 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4263 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4264
4265def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4266 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4267 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4268
4269defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004270 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004271 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004272defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004273 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004274 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004275
4276def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4277 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4278 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4279
4280def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4281 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4282 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004283
4284let Predicates = [HasAVX512] in {
4285 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4286 (VCVTPD2PSZrm addr:$src)>;
4287 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4288 (VCVTPS2PDZrm addr:$src)>;
4289}
4290
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004291//===----------------------------------------------------------------------===//
4292// Half precision conversion instructions
4293//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004294multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4295 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004296 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4297 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004298 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004299 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004300 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4301 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4302}
4303
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004304multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4305 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004306 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004307 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004308 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004309 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004310 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004311 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004312 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004313 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004314}
4315
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004316defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004317 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004318defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004319 EVEX_CD8<32, CD8VH>;
4320
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004321def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4322 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4323 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4324
4325def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4326 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4327 (VCVTPH2PSZrr VR256X:$src)>;
4328
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004329let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4330 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004331 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004332 EVEX_CD8<32, CD8VT1>;
4333 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004334 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004335 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4336 let Pattern = []<dag> in {
4337 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004338 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004339 EVEX_CD8<32, CD8VT1>;
4340 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004341 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004342 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4343 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004344 let isCodeGenOnly = 1 in {
4345 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004346 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004347 EVEX_CD8<32, CD8VT1>;
4348 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004349 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004350 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004351
Craig Topper9dd48c82014-01-02 17:28:14 +00004352 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004353 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004354 EVEX_CD8<32, CD8VT1>;
4355 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004356 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004357 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4358 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359}
Michael Liao5bf95782014-12-04 05:20:33 +00004360
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004361/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4362multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4363 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004364 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004365 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4366 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004367 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004368 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004369 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004370 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4371 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004372 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004373 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004374 }
4375}
4376}
4377
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004378defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4379 EVEX_CD8<32, CD8VT1>;
4380defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4381 VEX_W, EVEX_CD8<64, CD8VT1>;
4382defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4383 EVEX_CD8<32, CD8VT1>;
4384defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4385 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004386
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004387def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4388 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4389 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4390 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004391
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004392def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4393 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4394 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4395 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004396
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004397def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4398 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4399 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4400 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004401
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004402def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4403 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4404 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4405 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004406
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004407/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4408multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004409 X86VectorVTInfo _> {
4410 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4411 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4412 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4413 let mayLoad = 1 in {
4414 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4415 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4416 (OpNode (_.FloatVT
4417 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4418 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4419 (ins _.ScalarMemOp:$src), OpcodeStr,
4420 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4421 (OpNode (_.FloatVT
4422 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4423 EVEX, T8PD, EVEX_B;
4424 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004425}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004426
4427multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4428 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4429 EVEX_V512, EVEX_CD8<32, CD8VF>;
4430 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4431 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4432
4433 // Define only if AVX512VL feature is present.
4434 let Predicates = [HasVLX] in {
4435 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4436 OpNode, v4f32x_info>,
4437 EVEX_V128, EVEX_CD8<32, CD8VF>;
4438 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4439 OpNode, v8f32x_info>,
4440 EVEX_V256, EVEX_CD8<32, CD8VF>;
4441 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4442 OpNode, v2f64x_info>,
4443 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4444 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4445 OpNode, v4f64x_info>,
4446 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4447 }
4448}
4449
4450defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4451defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004452
4453def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4454 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4455 (VRSQRT14PSZr VR512:$src)>;
4456def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4457 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4458 (VRSQRT14PDZr VR512:$src)>;
4459
4460def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4461 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4462 (VRCP14PSZr VR512:$src)>;
4463def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4464 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4465 (VRCP14PDZr VR512:$src)>;
4466
4467/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004468multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4469 SDNode OpNode> {
4470
4471 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4472 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4473 "$src2, $src1", "$src1, $src2",
4474 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4475 (i32 FROUND_CURRENT))>;
4476
4477 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4478 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4479 "$src2, $src1", "$src1, $src2",
4480 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4481 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4482
4483 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4484 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4485 "$src2, $src1", "$src1, $src2",
4486 (OpNode (_.VT _.RC:$src1),
4487 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4488 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004489}
4490
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004491multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4492 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4493 EVEX_CD8<32, CD8VT1>;
4494 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4495 EVEX_CD8<64, CD8VT1>, VEX_W;
4496}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004497
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004498let hasSideEffects = 0, Predicates = [HasERI] in {
4499 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4500 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4501}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004502/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004503
4504multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4505 SDNode OpNode> {
4506
4507 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4508 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4509 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4510
4511 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4512 (ins _.RC:$src), OpcodeStr,
4513 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004514 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4515 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004516
4517 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4518 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4519 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004520 (bitconvert (_.LdFrag addr:$src))),
4521 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004522
4523 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4524 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4525 (OpNode (_.FloatVT
4526 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4527 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004528}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004529
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004530multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4531 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4532 EVEX_CD8<32, CD8VF>;
4533 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4534 VEX_W, EVEX_CD8<32, CD8VF>;
4535}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004536
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004537let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004538
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004539 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4540 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4541 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4542}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004543
Robert Khasanoveb126392014-10-28 18:15:20 +00004544multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4545 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004546 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004547 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4548 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4549 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004550 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004551 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4552 (OpNode (_.FloatVT
4553 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004554
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004555 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004556 (ins _.ScalarMemOp:$src), OpcodeStr,
4557 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4558 (OpNode (_.FloatVT
4559 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4560 EVEX, EVEX_B;
4561 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004562}
4563
4564multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4565 Intrinsic F32Int, Intrinsic F64Int,
4566 OpndItins itins_s, OpndItins itins_d> {
4567 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4568 (ins FR32X:$src1, FR32X:$src2),
4569 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004570 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004571 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004572 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004573 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4574 (ins VR128X:$src1, VR128X:$src2),
4575 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004576 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004577 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004578 (F32Int VR128X:$src1, VR128X:$src2))],
4579 itins_s.rr>, XS, EVEX_4V;
4580 let mayLoad = 1 in {
4581 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4582 (ins FR32X:$src1, f32mem:$src2),
4583 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004584 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004585 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004586 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004587 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4588 (ins VR128X:$src1, ssmem:$src2),
4589 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004590 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004591 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004592 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4593 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4594 }
4595 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4596 (ins FR64X:$src1, FR64X:$src2),
4597 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004598 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004599 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004600 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004601 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4602 (ins VR128X:$src1, VR128X:$src2),
4603 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004604 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004605 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004606 (F64Int VR128X:$src1, VR128X:$src2))],
4607 itins_s.rr>, XD, EVEX_4V, VEX_W;
4608 let mayLoad = 1 in {
4609 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4610 (ins FR64X:$src1, f64mem:$src2),
4611 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004612 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004613 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004614 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004615 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4616 (ins VR128X:$src1, sdmem:$src2),
4617 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004618 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004619 [(set VR128X:$dst,
4620 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004621 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4622 }
4623}
4624
Robert Khasanoveb126392014-10-28 18:15:20 +00004625multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4626 SDNode OpNode> {
4627 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4628 v16f32_info>,
4629 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4630 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4631 v8f64_info>,
4632 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4633 // Define only if AVX512VL feature is present.
4634 let Predicates = [HasVLX] in {
4635 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4636 OpNode, v4f32x_info>,
4637 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4638 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4639 OpNode, v8f32x_info>,
4640 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4641 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4642 OpNode, v2f64x_info>,
4643 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4644 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4645 OpNode, v4f64x_info>,
4646 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4647 }
4648}
4649
4650defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004651
Michael Liao5bf95782014-12-04 05:20:33 +00004652defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4653 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004654 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004655
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004656let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004657 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4658 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004659 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004660 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4661 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004662 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004663
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004664 def : Pat<(f32 (fsqrt FR32X:$src)),
4665 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4666 def : Pat<(f32 (fsqrt (load addr:$src))),
4667 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4668 Requires<[OptForSize]>;
4669 def : Pat<(f64 (fsqrt FR64X:$src)),
4670 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4671 def : Pat<(f64 (fsqrt (load addr:$src))),
4672 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4673 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004674
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004675 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004676 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004677 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004678 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004679 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004680
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004681 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004682 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004683 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004684 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004685 Requires<[OptForSize]>;
4686
4687 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4688 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4689 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4690 VR128X)>;
4691 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4692 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4693
4694 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4695 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4696 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4697 VR128X)>;
4698 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4699 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4700}
4701
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004702
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004703multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4704 X86MemOperand x86memop, RegisterClass RC,
4705 PatFrag mem_frag, Domain d> {
4706let ExeDomain = d in {
4707 // Intrinsic operation, reg.
4708 // Vector intrinsic operation, reg
4709 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004710 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004711 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004712 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004713 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004714
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004715 // Vector intrinsic operation, mem
4716 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004717 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004718 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004719 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004720 []>, EVEX;
4721} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004722}
4723
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004724defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004725 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004726 EVEX_CD8<32, CD8VF>;
4727
4728def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004729 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004730 FROUND_CURRENT)),
4731 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4732
4733
4734defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004735 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004736 VEX_W, EVEX_CD8<64, CD8VF>;
4737
4738def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004739 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004740 FROUND_CURRENT)),
4741 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4742
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004743multiclass
4744avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004745
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004746 let ExeDomain = _.ExeDomain in {
4747 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4748 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4749 "$src3, $src2, $src1", "$src1, $src2, $src3",
4750 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4751 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4752
4753 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4754 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4755 "$src3, $src2, $src1", "$src1, $src2, $src3",
4756 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4757 (i32 imm:$src3), (i32 FROUND_NO_EXC))), "{sae}">, EVEX_B;
4758
4759 let mayLoad = 1 in
4760 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4761 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
4762 "$src3, $src2, $src1", "$src1, $src2, $src3",
4763 (_.VT (X86RndScale (_.VT _.RC:$src1),
4764 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4765 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4766 }
4767 let Predicates = [HasAVX512] in {
4768 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
4769 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4770 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
4771 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
4772 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4773 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
4774 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
4775 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4776 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
4777 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
4778 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4779 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
4780 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
4781 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4782 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
4783
4784 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4785 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4786 addr:$src, (i32 0x1))), _.FRC)>;
4787 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4788 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4789 addr:$src, (i32 0x2))), _.FRC)>;
4790 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4791 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4792 addr:$src, (i32 0x3))), _.FRC)>;
4793 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4794 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4795 addr:$src, (i32 0x4))), _.FRC)>;
4796 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4797 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4798 addr:$src, (i32 0xc))), _.FRC)>;
4799 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004800}
4801
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004802defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
4803 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004804
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004805defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
4806 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00004807
4808let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004809def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004810 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004811def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004812 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004813def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004814 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004815def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004816 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004817def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004818 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004819
4820def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004821 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004822def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004823 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004825 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004826def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004827 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004828def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004829 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004830}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004831//-------------------------------------------------
4832// Integer truncate and extend operations
4833//-------------------------------------------------
4834
4835multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4836 RegisterClass dstRC, RegisterClass srcRC,
4837 RegisterClass KRC, X86MemOperand x86memop> {
4838 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4839 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004840 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004841 []>, EVEX;
4842
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004843 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4844 (ins KRC:$mask, srcRC:$src),
4845 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004846 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004847 []>, EVEX, EVEX_K;
4848
4849 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004850 (ins KRC:$mask, srcRC:$src),
4851 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004852 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004853 []>, EVEX, EVEX_KZ;
4854
4855 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004856 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004857 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004858
4859 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4860 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004861 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004862 []>, EVEX, EVEX_K;
4863
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004864}
Michael Liao5bf95782014-12-04 05:20:33 +00004865defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004866 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4867defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4868 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4869defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4870 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4871defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4872 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4873defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4874 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4875defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4876 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4877defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4878 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4879defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4880 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4881defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4882 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4883defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4884 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4885defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4886 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4887defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4888 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4889defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4890 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4891defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4892 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4893defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4894 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4895
4896def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4897def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4898def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4899def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4900def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4901
4902def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004903 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004904def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004905 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004906def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004907 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004908def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004909 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910
4911
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004912multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4913 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4914 PatFrag mem_frag, X86MemOperand x86memop,
4915 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004916
4917 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4918 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004919 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004920 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004921
4922 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4923 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004924 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004925 []>, EVEX, EVEX_K;
4926
4927 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4928 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004929 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004930 []>, EVEX, EVEX_KZ;
4931
4932 let mayLoad = 1 in {
4933 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004934 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004935 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004936 [(set DstRC:$dst,
4937 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4938 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004939
4940 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4941 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004942 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004943 []>,
4944 EVEX, EVEX_K;
4945
4946 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4947 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004948 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004949 []>,
4950 EVEX, EVEX_KZ;
4951 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004952}
4953
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004954defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004955 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004956 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004957defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004958 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004959 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004960defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004961 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004962 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004963defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004964 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004965 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004966defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004967 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004968 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004969
4970defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004971 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004972 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004973defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004974 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004975 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004976defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004977 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004978 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004979defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004980 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004981 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004982defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00004983 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004984 EVEX_CD8<32, CD8VH>;
4985
4986//===----------------------------------------------------------------------===//
4987// GATHER - SCATTER Operations
4988
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00004989multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4990 X86MemOperand memop, PatFrag GatherNode> {
4991let mayLoad = 1, hasTwoExplicitDefs = 1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004992 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00004993 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
4994 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004995 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004996 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00004997 [(set _.RC:$dst, _.KRCWM:$mask_wb,
4998 (_.VT (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
4999 vectoraddr:$src2)))]>, EVEX, EVEX_K,
5000 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005001}
Cameron McInally45325962014-03-26 13:50:50 +00005002
5003let ExeDomain = SSEPackedDouble in {
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005004defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", v8f64_info, vy64xmem,
5005 mgatherv8i32>, EVEX_V512, VEX_W;
5006defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", v8f64_info, vz64mem,
5007 mgatherv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005008}
5009
5010let ExeDomain = SSEPackedSingle in {
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005011defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", v16f32_info, vz32mem,
5012 mgatherv16i32>, EVEX_V512;
5013defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", v8f32x_info, vz64mem,
5014 mgatherv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005015}
Michael Liao5bf95782014-12-04 05:20:33 +00005016
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005017defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", v8i64_info, vy64xmem,
5018 mgatherv8i32>, EVEX_V512, VEX_W;
5019defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", v16i32_info, vz32mem,
5020 mgatherv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005021
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005022defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", v8i64_info, vz64mem,
5023 mgatherv8i64>, EVEX_V512, VEX_W;
5024defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", v8i32x_info, vz64mem,
5025 mgatherv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005026
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005027multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5028 X86MemOperand memop, PatFrag ScatterNode> {
5029
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005030let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005031
5032 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5033 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005034 !strconcat(OpcodeStr,
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005035 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5036 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
5037 _.KRCWM:$mask, vectoraddr:$dst))]>,
5038 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005039}
5040
Cameron McInally45325962014-03-26 13:50:50 +00005041let ExeDomain = SSEPackedDouble in {
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005042defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", v8f64_info, vy64xmem,
5043 mscatterv8i32>, EVEX_V512, VEX_W;
5044defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", v8f64_info, vz64mem,
5045 mscatterv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005046}
5047
5048let ExeDomain = SSEPackedSingle in {
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005049defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", v16f32_info, vz32mem,
5050 mscatterv16i32>, EVEX_V512;
5051defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", v8f32x_info, vz64mem,
5052 mscatterv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005053}
5054
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005055defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", v8i64_info, vy64xmem,
5056 mscatterv8i32>, EVEX_V512, VEX_W;
5057defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", v16i32_info, vz32mem,
5058 mscatterv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005059
Elena Demikhovsky56eadcf2015-02-25 09:46:31 +00005060defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", v8i64_info, vz64mem,
5061 mscatterv8i64>, EVEX_V512, VEX_W;
5062defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", v8i32x_info, vz64mem,
5063 mscatterv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005064
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005065// prefetch
5066multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5067 RegisterClass KRC, X86MemOperand memop> {
5068 let Predicates = [HasPFI], hasSideEffects = 1 in
5069 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005070 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005071 []>, EVEX, EVEX_K;
5072}
5073
5074defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5075 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5076
5077defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5078 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5079
5080defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5081 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5082
5083defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5084 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005085
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005086defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5087 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5088
5089defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5090 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5091
5092defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5093 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5094
5095defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5096 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5097
5098defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5099 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5100
5101defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5102 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5103
5104defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5105 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5106
5107defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5108 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5109
5110defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5111 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5112
5113defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5114 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5115
5116defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5117 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5118
5119defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5120 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005121//===----------------------------------------------------------------------===//
5122// VSHUFPS - VSHUFPD Operations
5123
5124multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5125 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5126 Domain d> {
5127 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005128 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005129 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005130 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005131 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5132 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005133 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005134 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005135 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005136 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005137 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005138 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5139 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005140 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005141}
5142
Craig Topper820d4922015-02-09 04:04:50 +00005143defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005144 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005145defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005146 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005147
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005148def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5149 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5150def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005151 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005152 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5153
5154def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5155 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5156def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005157 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005158 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005159
Adam Nemet5ed17da2014-08-21 19:50:07 +00005160multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005161 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005162 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005163 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005164 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005165 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005166 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005167 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005168
Adam Nemetf92139d2014-08-05 17:22:50 +00005169 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005170 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5171 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005172
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005173 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005174 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005175 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005176 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005177 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005178 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005179 []>, EVEX_4V;
5180}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005181defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5182defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005183
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005184// Helper fragments to match sext vXi1 to vXiY.
5185def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5186def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5187
5188multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5189 RegisterClass KRC, RegisterClass RC,
5190 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5191 string BrdcstStr> {
5192 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005193 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005194 []>, EVEX;
5195 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005196 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005197 []>, EVEX, EVEX_K;
5198 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5199 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005200 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005201 []>, EVEX, EVEX_KZ;
5202 let mayLoad = 1 in {
5203 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5204 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005205 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005206 []>, EVEX;
5207 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5208 (ins KRC:$mask, x86memop:$src),
5209 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005210 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005211 []>, EVEX, EVEX_K;
5212 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5213 (ins KRC:$mask, x86memop:$src),
5214 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005215 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005216 []>, EVEX, EVEX_KZ;
5217 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5218 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005219 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005220 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5221 []>, EVEX, EVEX_B;
5222 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5223 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005224 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005225 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5226 []>, EVEX, EVEX_B, EVEX_K;
5227 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5228 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005229 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005230 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5231 BrdcstStr, "}"),
5232 []>, EVEX, EVEX_B, EVEX_KZ;
5233 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005234}
5235
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005236defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5237 i512mem, i32mem, "{1to16}">, EVEX_V512,
5238 EVEX_CD8<32, CD8VF>;
5239defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5240 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5241 EVEX_CD8<64, CD8VF>;
5242
5243def : Pat<(xor
5244 (bc_v16i32 (v16i1sextv16i32)),
5245 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5246 (VPABSDZrr VR512:$src)>;
5247def : Pat<(xor
5248 (bc_v8i64 (v8i1sextv8i64)),
5249 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5250 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005251
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005252def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5253 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005254 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005255def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5256 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005257 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005258
Michael Liao5bf95782014-12-04 05:20:33 +00005259multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005260 RegisterClass RC, RegisterClass KRC,
5261 X86MemOperand x86memop,
5262 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005263 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005264 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5265 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005266 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005267 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005268 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005269 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5270 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005271 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005272 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005273 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005274 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5275 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005276 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005277 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5278 []>, EVEX, EVEX_B;
5279 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5280 (ins KRC:$mask, RC:$src),
5281 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005282 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005283 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005284 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005285 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5286 (ins KRC:$mask, x86memop:$src),
5287 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005288 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005289 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005290 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005291 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5292 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005293 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005294 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5295 BrdcstStr, "}"),
5296 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005297
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005298 let Constraints = "$src1 = $dst" in {
5299 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5300 (ins RC:$src1, KRC:$mask, RC:$src2),
5301 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005302 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005303 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005304 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005305 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5306 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5307 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005308 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005309 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005310 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005311 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5312 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005313 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005314 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5315 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005316 }
5317 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005318}
5319
5320let Predicates = [HasCDI] in {
5321defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005322 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005323 EVEX_V512, EVEX_CD8<32, CD8VF>;
5324
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005325
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005326defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005327 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005328 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005329
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005330}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005331
5332def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5333 GR16:$mask),
5334 (VPCONFLICTDrrk VR512:$src1,
5335 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5336
5337def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5338 GR8:$mask),
5339 (VPCONFLICTQrrk VR512:$src1,
5340 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005341
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005342let Predicates = [HasCDI] in {
5343defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5344 i512mem, i32mem, "{1to16}">,
5345 EVEX_V512, EVEX_CD8<32, CD8VF>;
5346
5347
5348defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5349 i512mem, i64mem, "{1to8}">,
5350 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5351
5352}
5353
5354def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5355 GR16:$mask),
5356 (VPLZCNTDrrk VR512:$src1,
5357 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5358
5359def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5360 GR8:$mask),
5361 (VPLZCNTQrrk VR512:$src1,
5362 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5363
Craig Topper820d4922015-02-09 04:04:50 +00005364def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005365 (VPLZCNTDrm addr:$src)>;
5366def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5367 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005368def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005369 (VPLZCNTQrm addr:$src)>;
5370def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5371 (VPLZCNTQrr VR512:$src)>;
5372
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005373def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5374def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5375def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005376
5377def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005378 (MOV8mr addr:$dst,
5379 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5380 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5381
5382def : Pat<(store VK8:$src, addr:$dst),
5383 (MOV8mr addr:$dst,
5384 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5385 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005386
5387def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5388 (truncstore node:$val, node:$ptr), [{
5389 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5390}]>;
5391
5392def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5393 (MOV8mr addr:$dst, GR8:$src)>;
5394
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005395multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5396def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005397 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005398 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5399}
Michael Liao5bf95782014-12-04 05:20:33 +00005400
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005401multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5402 string OpcodeStr, Predicate prd> {
5403let Predicates = [prd] in
5404 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5405
5406 let Predicates = [prd, HasVLX] in {
5407 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5408 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5409 }
5410}
5411
5412multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5413 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5414 HasBWI>;
5415 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5416 HasBWI>, VEX_W;
5417 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5418 HasDQI>;
5419 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5420 HasDQI>, VEX_W;
5421}
Michael Liao5bf95782014-12-04 05:20:33 +00005422
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005423defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005424
5425//===----------------------------------------------------------------------===//
5426// AVX-512 - COMPRESS and EXPAND
5427//
5428multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5429 string OpcodeStr> {
5430 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5431 (ins _.KRCWM:$mask, _.RC:$src),
5432 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5433 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5434 _.ImmAllZerosV)))]>, EVEX_KZ;
5435
5436 let Constraints = "$src0 = $dst" in
5437 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5438 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5439 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5440 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5441 _.RC:$src0)))]>, EVEX_K;
5442
5443 let mayStore = 1 in {
5444 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5445 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5446 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5447 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5448 addr:$dst)]>,
5449 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5450 }
5451}
5452
5453multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5454 AVX512VLVectorVTInfo VTInfo> {
5455 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5456
5457 let Predicates = [HasVLX] in {
5458 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5459 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5460 }
5461}
5462
5463defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5464 EVEX;
5465defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5466 EVEX, VEX_W;
5467defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5468 EVEX;
5469defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5470 EVEX, VEX_W;
5471
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005472// expand
5473multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5474 string OpcodeStr> {
5475 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5476 (ins _.KRCWM:$mask, _.RC:$src),
5477 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5478 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5479 _.ImmAllZerosV)))]>, EVEX_KZ;
5480
5481 let Constraints = "$src0 = $dst" in
5482 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5483 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5484 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5485 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5486 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5487
5488 let mayLoad = 1, Constraints = "$src0 = $dst" in
5489 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5490 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5491 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5492 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5493 (_.VT (bitconvert
5494 (_.LdFrag addr:$src))),
5495 _.RC:$src0)))]>,
5496 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5497
5498 let mayLoad = 1 in
5499 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5500 (ins _.KRCWM:$mask, _.MemOp:$src),
5501 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5502 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5503 (_.VT (bitconvert (_.LdFrag addr:$src))),
5504 _.ImmAllZerosV)))]>,
5505 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5506
5507}
5508
5509multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5510 AVX512VLVectorVTInfo VTInfo> {
5511 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5512
5513 let Predicates = [HasVLX] in {
5514 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5515 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5516 }
5517}
5518
5519defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5520 EVEX;
5521defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5522 EVEX, VEX_W;
5523defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5524 EVEX;
5525defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5526 EVEX, VEX_W;