| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- SIInstructions.td - SI Instruction Defintions ---------------------===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // This file was originally auto-generated from a GPU register header file and | 
|  | 10 | // all the instruction definitions were originally commented out.  Instructions | 
|  | 11 | // that are not yet supported remain commented out. | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 14 | class InterpSlots { | 
|  | 15 | int P0 = 2; | 
|  | 16 | int P10 = 0; | 
|  | 17 | int P20 = 1; | 
|  | 18 | } | 
|  | 19 | def INTERP : InterpSlots; | 
|  | 20 |  | 
|  | 21 | def InterpSlot : Operand<i32> { | 
|  | 22 | let PrintMethod = "printInterpSlot"; | 
|  | 23 | } | 
|  | 24 |  | 
| Michel Danzer | 6064f57 | 2014-01-27 07:20:44 +0000 | [diff] [blame] | 25 | def SendMsgImm : Operand<i32> { | 
|  | 26 | let PrintMethod = "printSendMsg"; | 
|  | 27 | } | 
|  | 28 |  | 
| Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 29 | def isSI : Predicate<"Subtarget.getGeneration() " | 
| Tom Stellard | 6e1ee47 | 2013-10-29 16:37:28 +0000 | [diff] [blame] | 30 | ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 31 |  | 
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 32 | def isCI : Predicate<"Subtarget.getGeneration() " | 
|  | 33 | ">= AMDGPUSubtarget::SEA_ISLANDS">; | 
|  | 34 |  | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 35 | def isCFDepth0 : Predicate<"isCFDepth0()">; | 
| Vincent Lejeune | d6cbede | 2013-10-13 17:56:28 +0000 | [diff] [blame] | 36 |  | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 37 | def WAIT_FLAG : InstFlag<"printWaitFlag">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 38 |  | 
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 39 | let SubtargetPredicate = isSI in { | 
|  | 40 | let OtherPredicates  = [isCFDepth0] in { | 
|  | 41 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 42 | //===----------------------------------------------------------------------===// | 
|  | 43 | // SMRD Instructions | 
|  | 44 | //===----------------------------------------------------------------------===// | 
|  | 45 |  | 
|  | 46 | let mayLoad = 1 in { | 
|  | 47 |  | 
|  | 48 | // We are using the SGPR_32 and not the SReg_32 register class for 32-bit | 
|  | 49 | // SMRD instructions, because the SGPR_32 register class does not include M0 | 
|  | 50 | // and writing to M0 from an SMRD instruction will hang the GPU. | 
|  | 51 | defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>; | 
|  | 52 | defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>; | 
|  | 53 | defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>; | 
|  | 54 | defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>; | 
|  | 55 | defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>; | 
|  | 56 |  | 
|  | 57 | defm S_BUFFER_LOAD_DWORD : SMRD_Helper < | 
|  | 58 | 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32 | 
|  | 59 | >; | 
|  | 60 |  | 
|  | 61 | defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper < | 
|  | 62 | 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64 | 
|  | 63 | >; | 
|  | 64 |  | 
|  | 65 | defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper < | 
|  | 66 | 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128 | 
|  | 67 | >; | 
|  | 68 |  | 
|  | 69 | defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper < | 
|  | 70 | 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256 | 
|  | 71 | >; | 
|  | 72 |  | 
|  | 73 | defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper < | 
|  | 74 | 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512 | 
|  | 75 | >; | 
|  | 76 |  | 
|  | 77 | } // mayLoad = 1 | 
|  | 78 |  | 
|  | 79 | //def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>; | 
|  | 80 | //def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>; | 
|  | 81 |  | 
|  | 82 | //===----------------------------------------------------------------------===// | 
|  | 83 | // SOP1 Instructions | 
|  | 84 | //===----------------------------------------------------------------------===// | 
|  | 85 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 86 | let isMoveImm = 1 in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 87 | def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>; | 
|  | 88 | def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>; | 
|  | 89 | def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>; | 
|  | 90 | def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 91 | } // End isMoveImm = 1 | 
|  | 92 |  | 
| Matt Arsenault | 2c33562 | 2014-04-09 07:16:16 +0000 | [diff] [blame] | 93 | def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", | 
|  | 94 | [(set i32:$dst, (not i32:$src0))] | 
|  | 95 | >; | 
|  | 96 |  | 
| Matt Arsenault | 689f325 | 2014-06-09 16:36:31 +0000 | [diff] [blame] | 97 | def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", | 
|  | 98 | [(set i64:$dst, (not i64:$src0))] | 
|  | 99 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 100 | def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>; | 
|  | 101 | def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>; | 
| Matt Arsenault | 43160e7 | 2014-06-18 17:13:57 +0000 | [diff] [blame] | 102 | def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", | 
|  | 103 | [(set i32:$dst, (AMDGPUbrev i32:$src0))] | 
|  | 104 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 105 | def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 106 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 107 | ////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>; | 
|  | 108 | ////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>; | 
| Matt Arsenault | b5b5110 | 2014-06-10 19:18:21 +0000 | [diff] [blame] | 109 | def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32", | 
|  | 110 | [(set i32:$dst, (ctpop i32:$src0))] | 
|  | 111 | >; | 
| Matt Arsenault | 8333e43 | 2014-06-10 19:18:24 +0000 | [diff] [blame] | 112 | def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>; | 
|  | 113 |  | 
| Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 114 | ////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 115 | ////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>; | 
| Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 116 | def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32", | 
|  | 117 | [(set i32:$dst, (cttz_zero_undef i32:$src0))] | 
|  | 118 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 119 | ////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>; | 
| Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 120 |  | 
| Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 121 | def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", | 
|  | 122 | [(set i32:$dst, (ctlz_zero_undef i32:$src0))] | 
|  | 123 | >; | 
| Matt Arsenault | 295b86e | 2014-06-17 17:36:27 +0000 | [diff] [blame] | 124 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 125 | //def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>; | 
|  | 126 | def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>; | 
|  | 127 | //def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>; | 
| Matt Arsenault | 27cc958 | 2014-04-18 01:53:18 +0000 | [diff] [blame] | 128 | def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", | 
|  | 129 | [(set i32:$dst, (sext_inreg i32:$src0, i8))] | 
|  | 130 | >; | 
|  | 131 | def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", | 
|  | 132 | [(set i32:$dst, (sext_inreg i32:$src0, i16))] | 
|  | 133 | >; | 
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 134 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 135 | ////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>; | 
|  | 136 | ////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>; | 
|  | 137 | ////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>; | 
|  | 138 | ////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>; | 
| Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 139 | def S_GETPC_B64 : SOP1 < | 
|  | 140 | 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", [] | 
|  | 141 | > { | 
|  | 142 | let SSRC0 = 0; | 
|  | 143 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 144 | def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>; | 
|  | 145 | def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>; | 
|  | 146 | def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>; | 
|  | 147 |  | 
|  | 148 | let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in { | 
|  | 149 |  | 
|  | 150 | def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>; | 
|  | 151 | def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>; | 
|  | 152 | def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>; | 
|  | 153 | def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>; | 
|  | 154 | def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>; | 
|  | 155 | def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>; | 
|  | 156 | def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>; | 
|  | 157 | def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>; | 
|  | 158 |  | 
|  | 159 | } // End hasSideEffects = 1 | 
|  | 160 |  | 
|  | 161 | def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>; | 
|  | 162 | def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>; | 
|  | 163 | def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>; | 
|  | 164 | def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>; | 
|  | 165 | def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>; | 
|  | 166 | def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>; | 
|  | 167 | //def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>; | 
|  | 168 | def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>; | 
|  | 169 | def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>; | 
|  | 170 | def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>; | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 171 |  | 
|  | 172 | //===----------------------------------------------------------------------===// | 
|  | 173 | // SOP2 Instructions | 
|  | 174 | //===----------------------------------------------------------------------===// | 
|  | 175 |  | 
|  | 176 | let Defs = [SCC] in { // Carry out goes to SCC | 
|  | 177 | let isCommutable = 1 in { | 
|  | 178 | def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>; | 
|  | 179 | def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32", | 
|  | 180 | [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))] | 
|  | 181 | >; | 
|  | 182 | } // End isCommutable = 1 | 
|  | 183 |  | 
|  | 184 | def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>; | 
|  | 185 | def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32", | 
|  | 186 | [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))] | 
|  | 187 | >; | 
|  | 188 |  | 
|  | 189 | let Uses = [SCC] in { // Carry in comes from SCC | 
|  | 190 | let isCommutable = 1 in { | 
|  | 191 | def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32", | 
|  | 192 | [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>; | 
|  | 193 | } // End isCommutable = 1 | 
|  | 194 |  | 
|  | 195 | def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32", | 
|  | 196 | [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>; | 
|  | 197 | } // End Uses = [SCC] | 
|  | 198 | } // End Defs = [SCC] | 
|  | 199 |  | 
|  | 200 | def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", | 
|  | 201 | [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))] | 
|  | 202 | >; | 
|  | 203 | def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", | 
|  | 204 | [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))] | 
|  | 205 | >; | 
|  | 206 | def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", | 
|  | 207 | [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))] | 
|  | 208 | >; | 
|  | 209 | def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", | 
|  | 210 | [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))] | 
|  | 211 | >; | 
|  | 212 |  | 
|  | 213 | def S_CSELECT_B32 : SOP2 < | 
|  | 214 | 0x0000000a, (outs SReg_32:$dst), | 
|  | 215 | (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32", | 
|  | 216 | [] | 
|  | 217 | >; | 
|  | 218 |  | 
|  | 219 | def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>; | 
|  | 220 |  | 
|  | 221 | def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", | 
|  | 222 | [(set i32:$dst, (and i32:$src0, i32:$src1))] | 
|  | 223 | >; | 
|  | 224 |  | 
|  | 225 | def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64", | 
|  | 226 | [(set i64:$dst, (and i64:$src0, i64:$src1))] | 
|  | 227 | >; | 
|  | 228 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 229 | def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", | 
|  | 230 | [(set i32:$dst, (or i32:$src0, i32:$src1))] | 
|  | 231 | >; | 
|  | 232 |  | 
|  | 233 | def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", | 
|  | 234 | [(set i64:$dst, (or i64:$src0, i64:$src1))] | 
|  | 235 | >; | 
|  | 236 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 237 | def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", | 
|  | 238 | [(set i32:$dst, (xor i32:$src0, i32:$src1))] | 
|  | 239 | >; | 
|  | 240 |  | 
|  | 241 | def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64", | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 242 | [(set i64:$dst, (xor i64:$src0, i64:$src1))] | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 243 | >; | 
|  | 244 | def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>; | 
|  | 245 | def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>; | 
|  | 246 | def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>; | 
|  | 247 | def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>; | 
|  | 248 | def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>; | 
|  | 249 | def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>; | 
|  | 250 | def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>; | 
|  | 251 | def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>; | 
|  | 252 | def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>; | 
|  | 253 | def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>; | 
|  | 254 |  | 
|  | 255 | // Use added complexity so these patterns are preferred to the VALU patterns. | 
|  | 256 | let AddedComplexity = 1 in { | 
|  | 257 |  | 
|  | 258 | def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32", | 
|  | 259 | [(set i32:$dst, (shl i32:$src0, i32:$src1))] | 
|  | 260 | >; | 
|  | 261 | def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64", | 
|  | 262 | [(set i64:$dst, (shl i64:$src0, i32:$src1))] | 
|  | 263 | >; | 
|  | 264 | def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32", | 
|  | 265 | [(set i32:$dst, (srl i32:$src0, i32:$src1))] | 
|  | 266 | >; | 
|  | 267 | def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64", | 
|  | 268 | [(set i64:$dst, (srl i64:$src0, i32:$src1))] | 
|  | 269 | >; | 
|  | 270 | def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32", | 
|  | 271 | [(set i32:$dst, (sra i32:$src0, i32:$src1))] | 
|  | 272 | >; | 
|  | 273 | def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64", | 
|  | 274 | [(set i64:$dst, (sra i64:$src0, i32:$src1))] | 
|  | 275 | >; | 
|  | 276 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 277 |  | 
|  | 278 | def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>; | 
|  | 279 | def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>; | 
| Matt Arsenault | 869cd07 | 2014-09-03 23:24:35 +0000 | [diff] [blame] | 280 | def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", | 
|  | 281 | [(set i32:$dst, (mul i32:$src0, i32:$src1))] | 
|  | 282 | >; | 
|  | 283 |  | 
|  | 284 | } // End AddedComplexity = 1 | 
|  | 285 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 286 | def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>; | 
|  | 287 | def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>; | 
|  | 288 | def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>; | 
|  | 289 | def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>; | 
|  | 290 | //def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>; | 
|  | 291 | def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>; | 
|  | 292 |  | 
|  | 293 | //===----------------------------------------------------------------------===// | 
|  | 294 | // SOPC Instructions | 
|  | 295 | //===----------------------------------------------------------------------===// | 
|  | 296 |  | 
|  | 297 | def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">; | 
|  | 298 | def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">; | 
|  | 299 | def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">; | 
|  | 300 | def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">; | 
|  | 301 | def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">; | 
|  | 302 | def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">; | 
|  | 303 | def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">; | 
|  | 304 | def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">; | 
|  | 305 | def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">; | 
|  | 306 | def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">; | 
|  | 307 | def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">; | 
|  | 308 | def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">; | 
|  | 309 | ////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>; | 
|  | 310 | ////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>; | 
|  | 311 | ////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>; | 
|  | 312 | ////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>; | 
|  | 313 | //def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>; | 
|  | 314 |  | 
|  | 315 | //===----------------------------------------------------------------------===// | 
|  | 316 | // SOPK Instructions | 
|  | 317 | //===----------------------------------------------------------------------===// | 
|  | 318 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 319 | def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>; | 
|  | 320 | def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>; | 
|  | 321 |  | 
|  | 322 | /* | 
|  | 323 | This instruction is disabled for now until we can figure out how to teach | 
|  | 324 | the instruction selector to correctly use the  S_CMP* vs V_CMP* | 
|  | 325 | instructions. | 
|  | 326 |  | 
|  | 327 | When this instruction is enabled the code generator sometimes produces this | 
|  | 328 | invalid sequence: | 
|  | 329 |  | 
|  | 330 | SCC = S_CMPK_EQ_I32 SGPR0, imm | 
|  | 331 | VCC = COPY SCC | 
|  | 332 | VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1 | 
|  | 333 |  | 
|  | 334 | def S_CMPK_EQ_I32 : SOPK < | 
|  | 335 | 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1), | 
|  | 336 | "S_CMPK_EQ_I32", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 337 | [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 338 | >; | 
|  | 339 | */ | 
|  | 340 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 341 | let isCompare = 1, Defs = [SCC] in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 342 | def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>; | 
|  | 343 | def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>; | 
|  | 344 | def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>; | 
|  | 345 | def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>; | 
|  | 346 | def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>; | 
|  | 347 | def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>; | 
|  | 348 | def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>; | 
|  | 349 | def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>; | 
|  | 350 | def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>; | 
|  | 351 | def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>; | 
|  | 352 | def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>; | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 353 | } // End isCompare = 1, Defs = [SCC] | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 354 |  | 
| Matt Arsenault | 3383eec | 2013-11-14 22:32:49 +0000 | [diff] [blame] | 355 | let Defs = [SCC], isCommutable = 1 in { | 
|  | 356 | def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>; | 
|  | 357 | def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>; | 
|  | 358 | } | 
|  | 359 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 360 | //def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>; | 
|  | 361 | def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>; | 
|  | 362 | def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>; | 
|  | 363 | def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>; | 
|  | 364 | //def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>; | 
|  | 365 | //def EXP : EXP_ <0x00000000, "EXP", []>; | 
|  | 366 |  | 
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 367 | } // End let OtherPredicates = [isCFDepth0] | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 368 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 369 | //===----------------------------------------------------------------------===// | 
|  | 370 | // SOPP Instructions | 
|  | 371 | //===----------------------------------------------------------------------===// | 
|  | 372 |  | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 373 | def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>; | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 374 |  | 
|  | 375 | let isTerminator = 1 in { | 
|  | 376 |  | 
|  | 377 | def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM", | 
|  | 378 | [(IL_retflag)]> { | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 379 | let simm16 = 0; | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 380 | let isBarrier = 1; | 
|  | 381 | let hasCtrlDep = 1; | 
|  | 382 | } | 
|  | 383 |  | 
|  | 384 | let isBranch = 1 in { | 
|  | 385 | def S_BRANCH : SOPP < | 
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 386 | 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16", | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 387 | [(br bb:$simm16)]> { | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 388 | let isBarrier = 1; | 
|  | 389 | } | 
|  | 390 |  | 
|  | 391 | let DisableEncoding = "$scc" in { | 
|  | 392 | def S_CBRANCH_SCC0 : SOPP < | 
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 393 | 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc), | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 394 | "S_CBRANCH_SCC0 $simm16", [] | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 395 | >; | 
|  | 396 | def S_CBRANCH_SCC1 : SOPP < | 
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 397 | 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc), | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 398 | "S_CBRANCH_SCC1 $simm16", | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 399 | [] | 
|  | 400 | >; | 
|  | 401 | } // End DisableEncoding = "$scc" | 
|  | 402 |  | 
|  | 403 | def S_CBRANCH_VCCZ : SOPP < | 
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 404 | 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc), | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 405 | "S_CBRANCH_VCCZ $simm16", | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 406 | [] | 
|  | 407 | >; | 
|  | 408 | def S_CBRANCH_VCCNZ : SOPP < | 
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 409 | 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc), | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 410 | "S_CBRANCH_VCCNZ $simm16", | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 411 | [] | 
|  | 412 | >; | 
|  | 413 |  | 
|  | 414 | let DisableEncoding = "$exec" in { | 
|  | 415 | def S_CBRANCH_EXECZ : SOPP < | 
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 416 | 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec), | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 417 | "S_CBRANCH_EXECZ $simm16", | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 418 | [] | 
|  | 419 | >; | 
|  | 420 | def S_CBRANCH_EXECNZ : SOPP < | 
| Tom Stellard | 01825af | 2014-07-21 14:01:08 +0000 | [diff] [blame] | 421 | 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec), | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 422 | "S_CBRANCH_EXECNZ $simm16", | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 423 | [] | 
|  | 424 | >; | 
|  | 425 | } // End DisableEncoding = "$exec" | 
|  | 426 |  | 
|  | 427 |  | 
|  | 428 | } // End isBranch = 1 | 
|  | 429 | } // End isTerminator = 1 | 
|  | 430 |  | 
|  | 431 | let hasSideEffects = 1 in { | 
|  | 432 | def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER", | 
|  | 433 | [(int_AMDGPU_barrier_local)] | 
|  | 434 | > { | 
| Tom Stellard | e08fe68 | 2014-07-21 14:01:05 +0000 | [diff] [blame] | 435 | let simm16 = 0; | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 436 | let isBarrier = 1; | 
|  | 437 | let hasCtrlDep = 1; | 
|  | 438 | let mayLoad = 1; | 
|  | 439 | let mayStore = 1; | 
|  | 440 | } | 
|  | 441 |  | 
|  | 442 | def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16", | 
|  | 443 | [] | 
|  | 444 | >; | 
|  | 445 | //def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>; | 
|  | 446 | //def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>; | 
|  | 447 | //def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>; | 
|  | 448 |  | 
|  | 449 | let Uses = [EXEC] in { | 
|  | 450 | def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16", | 
|  | 451 | [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)] | 
|  | 452 | > { | 
|  | 453 | let DisableEncoding = "$m0"; | 
|  | 454 | } | 
|  | 455 | } // End Uses = [EXEC] | 
|  | 456 |  | 
|  | 457 | //def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>; | 
|  | 458 | //def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>; | 
|  | 459 | //def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>; | 
|  | 460 | //def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>; | 
|  | 461 | //def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>; | 
|  | 462 | //def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>; | 
|  | 463 | } // End hasSideEffects | 
|  | 464 |  | 
|  | 465 | //===----------------------------------------------------------------------===// | 
|  | 466 | // VOPC Instructions | 
|  | 467 | //===----------------------------------------------------------------------===// | 
|  | 468 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 469 | let isCompare = 1 in { | 
|  | 470 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 471 | defm V_CMP_F_F32 : VOPC_F32 <0x00000000, "V_CMP_F_F32">; | 
|  | 472 | defm V_CMP_LT_F32 : VOPC_F32 <0x00000001, "V_CMP_LT_F32", COND_OLT>; | 
|  | 473 | defm V_CMP_EQ_F32 : VOPC_F32 <0x00000002, "V_CMP_EQ_F32", COND_OEQ>; | 
|  | 474 | defm V_CMP_LE_F32 : VOPC_F32 <0x00000003, "V_CMP_LE_F32", COND_OLE>; | 
|  | 475 | defm V_CMP_GT_F32 : VOPC_F32 <0x00000004, "V_CMP_GT_F32", COND_OGT>; | 
|  | 476 | defm V_CMP_LG_F32 : VOPC_F32 <0x00000005, "V_CMP_LG_F32">; | 
|  | 477 | defm V_CMP_GE_F32 : VOPC_F32 <0x00000006, "V_CMP_GE_F32", COND_OGE>; | 
|  | 478 | defm V_CMP_O_F32 : VOPC_F32 <0x00000007, "V_CMP_O_F32", COND_O>; | 
|  | 479 | defm V_CMP_U_F32 : VOPC_F32 <0x00000008, "V_CMP_U_F32", COND_UO>; | 
|  | 480 | defm V_CMP_NGE_F32 : VOPC_F32 <0x00000009, "V_CMP_NGE_F32">; | 
|  | 481 | defm V_CMP_NLG_F32 : VOPC_F32 <0x0000000a, "V_CMP_NLG_F32">; | 
|  | 482 | defm V_CMP_NGT_F32 : VOPC_F32 <0x0000000b, "V_CMP_NGT_F32">; | 
|  | 483 | defm V_CMP_NLE_F32 : VOPC_F32 <0x0000000c, "V_CMP_NLE_F32">; | 
|  | 484 | defm V_CMP_NEQ_F32 : VOPC_F32 <0x0000000d, "V_CMP_NEQ_F32", COND_UNE>; | 
|  | 485 | defm V_CMP_NLT_F32 : VOPC_F32 <0x0000000e, "V_CMP_NLT_F32">; | 
|  | 486 | defm V_CMP_TRU_F32 : VOPC_F32 <0x0000000f, "V_CMP_TRU_F32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 487 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 488 | let hasSideEffects = 1 in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 489 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 490 | defm V_CMPX_F_F32 : VOPCX_F32 <0x00000010, "V_CMPX_F_F32">; | 
|  | 491 | defm V_CMPX_LT_F32 : VOPCX_F32 <0x00000011, "V_CMPX_LT_F32">; | 
|  | 492 | defm V_CMPX_EQ_F32 : VOPCX_F32 <0x00000012, "V_CMPX_EQ_F32">; | 
|  | 493 | defm V_CMPX_LE_F32 : VOPCX_F32 <0x00000013, "V_CMPX_LE_F32">; | 
|  | 494 | defm V_CMPX_GT_F32 : VOPCX_F32 <0x00000014, "V_CMPX_GT_F32">; | 
|  | 495 | defm V_CMPX_LG_F32 : VOPCX_F32 <0x00000015, "V_CMPX_LG_F32">; | 
|  | 496 | defm V_CMPX_GE_F32 : VOPCX_F32 <0x00000016, "V_CMPX_GE_F32">; | 
|  | 497 | defm V_CMPX_O_F32 : VOPCX_F32 <0x00000017, "V_CMPX_O_F32">; | 
|  | 498 | defm V_CMPX_U_F32 : VOPCX_F32 <0x00000018, "V_CMPX_U_F32">; | 
|  | 499 | defm V_CMPX_NGE_F32 : VOPCX_F32 <0x00000019, "V_CMPX_NGE_F32">; | 
|  | 500 | defm V_CMPX_NLG_F32 : VOPCX_F32 <0x0000001a, "V_CMPX_NLG_F32">; | 
|  | 501 | defm V_CMPX_NGT_F32 : VOPCX_F32 <0x0000001b, "V_CMPX_NGT_F32">; | 
|  | 502 | defm V_CMPX_NLE_F32 : VOPCX_F32 <0x0000001c, "V_CMPX_NLE_F32">; | 
|  | 503 | defm V_CMPX_NEQ_F32 : VOPCX_F32 <0x0000001d, "V_CMPX_NEQ_F32">; | 
|  | 504 | defm V_CMPX_NLT_F32 : VOPCX_F32 <0x0000001e, "V_CMPX_NLT_F32">; | 
|  | 505 | defm V_CMPX_TRU_F32 : VOPCX_F32 <0x0000001f, "V_CMPX_TRU_F32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 506 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 507 | } // End hasSideEffects = 1 | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 508 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 509 | defm V_CMP_F_F64 : VOPC_F64 <0x00000020, "V_CMP_F_F64">; | 
|  | 510 | defm V_CMP_LT_F64 : VOPC_F64 <0x00000021, "V_CMP_LT_F64", COND_OLT>; | 
|  | 511 | defm V_CMP_EQ_F64 : VOPC_F64 <0x00000022, "V_CMP_EQ_F64", COND_OEQ>; | 
|  | 512 | defm V_CMP_LE_F64 : VOPC_F64 <0x00000023, "V_CMP_LE_F64", COND_OLE>; | 
|  | 513 | defm V_CMP_GT_F64 : VOPC_F64 <0x00000024, "V_CMP_GT_F64", COND_OGT>; | 
|  | 514 | defm V_CMP_LG_F64 : VOPC_F64 <0x00000025, "V_CMP_LG_F64">; | 
|  | 515 | defm V_CMP_GE_F64 : VOPC_F64 <0x00000026, "V_CMP_GE_F64", COND_OGE>; | 
|  | 516 | defm V_CMP_O_F64 : VOPC_F64 <0x00000027, "V_CMP_O_F64", COND_O>; | 
|  | 517 | defm V_CMP_U_F64 : VOPC_F64 <0x00000028, "V_CMP_U_F64", COND_UO>; | 
|  | 518 | defm V_CMP_NGE_F64 : VOPC_F64 <0x00000029, "V_CMP_NGE_F64">; | 
|  | 519 | defm V_CMP_NLG_F64 : VOPC_F64 <0x0000002a, "V_CMP_NLG_F64">; | 
|  | 520 | defm V_CMP_NGT_F64 : VOPC_F64 <0x0000002b, "V_CMP_NGT_F64">; | 
|  | 521 | defm V_CMP_NLE_F64 : VOPC_F64 <0x0000002c, "V_CMP_NLE_F64">; | 
|  | 522 | defm V_CMP_NEQ_F64 : VOPC_F64 <0x0000002d, "V_CMP_NEQ_F64", COND_UNE>; | 
|  | 523 | defm V_CMP_NLT_F64 : VOPC_F64 <0x0000002e, "V_CMP_NLT_F64">; | 
|  | 524 | defm V_CMP_TRU_F64 : VOPC_F64 <0x0000002f, "V_CMP_TRU_F64">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 525 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 526 | let hasSideEffects = 1 in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 527 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 528 | defm V_CMPX_F_F64 : VOPCX_F64 <0x00000030, "V_CMPX_F_F64">; | 
|  | 529 | defm V_CMPX_LT_F64 : VOPCX_F64 <0x00000031, "V_CMPX_LT_F64">; | 
|  | 530 | defm V_CMPX_EQ_F64 : VOPCX_F64 <0x00000032, "V_CMPX_EQ_F64">; | 
|  | 531 | defm V_CMPX_LE_F64 : VOPCX_F64 <0x00000033, "V_CMPX_LE_F64">; | 
|  | 532 | defm V_CMPX_GT_F64 : VOPCX_F64 <0x00000034, "V_CMPX_GT_F64">; | 
|  | 533 | defm V_CMPX_LG_F64 : VOPCX_F64 <0x00000035, "V_CMPX_LG_F64">; | 
|  | 534 | defm V_CMPX_GE_F64 : VOPCX_F64 <0x00000036, "V_CMPX_GE_F64">; | 
|  | 535 | defm V_CMPX_O_F64 : VOPCX_F64 <0x00000037, "V_CMPX_O_F64">; | 
|  | 536 | defm V_CMPX_U_F64 : VOPCX_F64 <0x00000038, "V_CMPX_U_F64">; | 
|  | 537 | defm V_CMPX_NGE_F64 : VOPCX_F64 <0x00000039, "V_CMPX_NGE_F64">; | 
|  | 538 | defm V_CMPX_NLG_F64 : VOPCX_F64 <0x0000003a, "V_CMPX_NLG_F64">; | 
|  | 539 | defm V_CMPX_NGT_F64 : VOPCX_F64 <0x0000003b, "V_CMPX_NGT_F64">; | 
|  | 540 | defm V_CMPX_NLE_F64 : VOPCX_F64 <0x0000003c, "V_CMPX_NLE_F64">; | 
|  | 541 | defm V_CMPX_NEQ_F64 : VOPCX_F64 <0x0000003d, "V_CMPX_NEQ_F64">; | 
|  | 542 | defm V_CMPX_NLT_F64 : VOPCX_F64 <0x0000003e, "V_CMPX_NLT_F64">; | 
|  | 543 | defm V_CMPX_TRU_F64 : VOPCX_F64 <0x0000003f, "V_CMPX_TRU_F64">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 544 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 545 | } // End hasSideEffects = 1 | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 546 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 547 | defm V_CMPS_F_F32 : VOPC_F32 <0x00000040, "V_CMPS_F_F32">; | 
|  | 548 | defm V_CMPS_LT_F32 : VOPC_F32 <0x00000041, "V_CMPS_LT_F32">; | 
|  | 549 | defm V_CMPS_EQ_F32 : VOPC_F32 <0x00000042, "V_CMPS_EQ_F32">; | 
|  | 550 | defm V_CMPS_LE_F32 : VOPC_F32 <0x00000043, "V_CMPS_LE_F32">; | 
|  | 551 | defm V_CMPS_GT_F32 : VOPC_F32 <0x00000044, "V_CMPS_GT_F32">; | 
|  | 552 | defm V_CMPS_LG_F32 : VOPC_F32 <0x00000045, "V_CMPS_LG_F32">; | 
|  | 553 | defm V_CMPS_GE_F32 : VOPC_F32 <0x00000046, "V_CMPS_GE_F32">; | 
|  | 554 | defm V_CMPS_O_F32 : VOPC_F32 <0x00000047, "V_CMPS_O_F32">; | 
|  | 555 | defm V_CMPS_U_F32 : VOPC_F32 <0x00000048, "V_CMPS_U_F32">; | 
|  | 556 | defm V_CMPS_NGE_F32 : VOPC_F32 <0x00000049, "V_CMPS_NGE_F32">; | 
|  | 557 | defm V_CMPS_NLG_F32 : VOPC_F32 <0x0000004a, "V_CMPS_NLG_F32">; | 
|  | 558 | defm V_CMPS_NGT_F32 : VOPC_F32 <0x0000004b, "V_CMPS_NGT_F32">; | 
|  | 559 | defm V_CMPS_NLE_F32 : VOPC_F32 <0x0000004c, "V_CMPS_NLE_F32">; | 
|  | 560 | defm V_CMPS_NEQ_F32 : VOPC_F32 <0x0000004d, "V_CMPS_NEQ_F32">; | 
|  | 561 | defm V_CMPS_NLT_F32 : VOPC_F32 <0x0000004e, "V_CMPS_NLT_F32">; | 
|  | 562 | defm V_CMPS_TRU_F32 : VOPC_F32 <0x0000004f, "V_CMPS_TRU_F32">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 563 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 564 | let hasSideEffects = 1 in { | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 565 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 566 | defm V_CMPSX_F_F32 : VOPCX_F32 <0x00000050, "V_CMPSX_F_F32">; | 
|  | 567 | defm V_CMPSX_LT_F32 : VOPCX_F32 <0x00000051, "V_CMPSX_LT_F32">; | 
|  | 568 | defm V_CMPSX_EQ_F32 : VOPCX_F32 <0x00000052, "V_CMPSX_EQ_F32">; | 
|  | 569 | defm V_CMPSX_LE_F32 : VOPCX_F32 <0x00000053, "V_CMPSX_LE_F32">; | 
|  | 570 | defm V_CMPSX_GT_F32 : VOPCX_F32 <0x00000054, "V_CMPSX_GT_F32">; | 
|  | 571 | defm V_CMPSX_LG_F32 : VOPCX_F32 <0x00000055, "V_CMPSX_LG_F32">; | 
|  | 572 | defm V_CMPSX_GE_F32 : VOPCX_F32 <0x00000056, "V_CMPSX_GE_F32">; | 
|  | 573 | defm V_CMPSX_O_F32 : VOPCX_F32 <0x00000057, "V_CMPSX_O_F32">; | 
|  | 574 | defm V_CMPSX_U_F32 : VOPCX_F32 <0x00000058, "V_CMPSX_U_F32">; | 
|  | 575 | defm V_CMPSX_NGE_F32 : VOPCX_F32 <0x00000059, "V_CMPSX_NGE_F32">; | 
|  | 576 | defm V_CMPSX_NLG_F32 : VOPCX_F32 <0x0000005a, "V_CMPSX_NLG_F32">; | 
|  | 577 | defm V_CMPSX_NGT_F32 : VOPCX_F32 <0x0000005b, "V_CMPSX_NGT_F32">; | 
|  | 578 | defm V_CMPSX_NLE_F32 : VOPCX_F32 <0x0000005c, "V_CMPSX_NLE_F32">; | 
|  | 579 | defm V_CMPSX_NEQ_F32 : VOPCX_F32 <0x0000005d, "V_CMPSX_NEQ_F32">; | 
|  | 580 | defm V_CMPSX_NLT_F32 : VOPCX_F32 <0x0000005e, "V_CMPSX_NLT_F32">; | 
|  | 581 | defm V_CMPSX_TRU_F32 : VOPCX_F32 <0x0000005f, "V_CMPSX_TRU_F32">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 582 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 583 | } // End hasSideEffects = 1 | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 584 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 585 | defm V_CMPS_F_F64 : VOPC_F64 <0x00000060, "V_CMPS_F_F64">; | 
|  | 586 | defm V_CMPS_LT_F64 : VOPC_F64 <0x00000061, "V_CMPS_LT_F64">; | 
|  | 587 | defm V_CMPS_EQ_F64 : VOPC_F64 <0x00000062, "V_CMPS_EQ_F64">; | 
|  | 588 | defm V_CMPS_LE_F64 : VOPC_F64 <0x00000063, "V_CMPS_LE_F64">; | 
|  | 589 | defm V_CMPS_GT_F64 : VOPC_F64 <0x00000064, "V_CMPS_GT_F64">; | 
|  | 590 | defm V_CMPS_LG_F64 : VOPC_F64 <0x00000065, "V_CMPS_LG_F64">; | 
|  | 591 | defm V_CMPS_GE_F64 : VOPC_F64 <0x00000066, "V_CMPS_GE_F64">; | 
|  | 592 | defm V_CMPS_O_F64 : VOPC_F64 <0x00000067, "V_CMPS_O_F64">; | 
|  | 593 | defm V_CMPS_U_F64 : VOPC_F64 <0x00000068, "V_CMPS_U_F64">; | 
|  | 594 | defm V_CMPS_NGE_F64 : VOPC_F64 <0x00000069, "V_CMPS_NGE_F64">; | 
|  | 595 | defm V_CMPS_NLG_F64 : VOPC_F64 <0x0000006a, "V_CMPS_NLG_F64">; | 
|  | 596 | defm V_CMPS_NGT_F64 : VOPC_F64 <0x0000006b, "V_CMPS_NGT_F64">; | 
|  | 597 | defm V_CMPS_NLE_F64 : VOPC_F64 <0x0000006c, "V_CMPS_NLE_F64">; | 
|  | 598 | defm V_CMPS_NEQ_F64 : VOPC_F64 <0x0000006d, "V_CMPS_NEQ_F64">; | 
|  | 599 | defm V_CMPS_NLT_F64 : VOPC_F64 <0x0000006e, "V_CMPS_NLT_F64">; | 
|  | 600 | defm V_CMPS_TRU_F64 : VOPC_F64 <0x0000006f, "V_CMPS_TRU_F64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 601 |  | 
|  | 602 | let hasSideEffects = 1, Defs = [EXEC] in { | 
|  | 603 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 604 | defm V_CMPSX_F_F64 : VOPC_F64 <0x00000070, "V_CMPSX_F_F64">; | 
|  | 605 | defm V_CMPSX_LT_F64 : VOPC_F64 <0x00000071, "V_CMPSX_LT_F64">; | 
|  | 606 | defm V_CMPSX_EQ_F64 : VOPC_F64 <0x00000072, "V_CMPSX_EQ_F64">; | 
|  | 607 | defm V_CMPSX_LE_F64 : VOPC_F64 <0x00000073, "V_CMPSX_LE_F64">; | 
|  | 608 | defm V_CMPSX_GT_F64 : VOPC_F64 <0x00000074, "V_CMPSX_GT_F64">; | 
|  | 609 | defm V_CMPSX_LG_F64 : VOPC_F64 <0x00000075, "V_CMPSX_LG_F64">; | 
|  | 610 | defm V_CMPSX_GE_F64 : VOPC_F64 <0x00000076, "V_CMPSX_GE_F64">; | 
|  | 611 | defm V_CMPSX_O_F64 : VOPC_F64 <0x00000077, "V_CMPSX_O_F64">; | 
|  | 612 | defm V_CMPSX_U_F64 : VOPC_F64 <0x00000078, "V_CMPSX_U_F64">; | 
|  | 613 | defm V_CMPSX_NGE_F64 : VOPC_F64 <0x00000079, "V_CMPSX_NGE_F64">; | 
|  | 614 | defm V_CMPSX_NLG_F64 : VOPC_F64 <0x0000007a, "V_CMPSX_NLG_F64">; | 
|  | 615 | defm V_CMPSX_NGT_F64 : VOPC_F64 <0x0000007b, "V_CMPSX_NGT_F64">; | 
|  | 616 | defm V_CMPSX_NLE_F64 : VOPC_F64 <0x0000007c, "V_CMPSX_NLE_F64">; | 
|  | 617 | defm V_CMPSX_NEQ_F64 : VOPC_F64 <0x0000007d, "V_CMPSX_NEQ_F64">; | 
|  | 618 | defm V_CMPSX_NLT_F64 : VOPC_F64 <0x0000007e, "V_CMPSX_NLT_F64">; | 
|  | 619 | defm V_CMPSX_TRU_F64 : VOPC_F64 <0x0000007f, "V_CMPSX_TRU_F64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 620 |  | 
|  | 621 | } // End hasSideEffects = 1, Defs = [EXEC] | 
|  | 622 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 623 | defm V_CMP_F_I32 : VOPC_I32 <0x00000080, "V_CMP_F_I32">; | 
|  | 624 | defm V_CMP_LT_I32 : VOPC_I32 <0x00000081, "V_CMP_LT_I32", COND_SLT>; | 
|  | 625 | defm V_CMP_EQ_I32 : VOPC_I32 <0x00000082, "V_CMP_EQ_I32", COND_EQ>; | 
|  | 626 | defm V_CMP_LE_I32 : VOPC_I32 <0x00000083, "V_CMP_LE_I32", COND_SLE>; | 
|  | 627 | defm V_CMP_GT_I32 : VOPC_I32 <0x00000084, "V_CMP_GT_I32", COND_SGT>; | 
|  | 628 | defm V_CMP_NE_I32 : VOPC_I32 <0x00000085, "V_CMP_NE_I32", COND_NE>; | 
|  | 629 | defm V_CMP_GE_I32 : VOPC_I32 <0x00000086, "V_CMP_GE_I32", COND_SGE>; | 
|  | 630 | defm V_CMP_T_I32 : VOPC_I32 <0x00000087, "V_CMP_T_I32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 631 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 632 | let hasSideEffects = 1 in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 633 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 634 | defm V_CMPX_F_I32 : VOPCX_I32 <0x00000090, "V_CMPX_F_I32">; | 
|  | 635 | defm V_CMPX_LT_I32 : VOPCX_I32 <0x00000091, "V_CMPX_LT_I32">; | 
|  | 636 | defm V_CMPX_EQ_I32 : VOPCX_I32 <0x00000092, "V_CMPX_EQ_I32">; | 
|  | 637 | defm V_CMPX_LE_I32 : VOPCX_I32 <0x00000093, "V_CMPX_LE_I32">; | 
|  | 638 | defm V_CMPX_GT_I32 : VOPCX_I32 <0x00000094, "V_CMPX_GT_I32">; | 
|  | 639 | defm V_CMPX_NE_I32 : VOPCX_I32 <0x00000095, "V_CMPX_NE_I32">; | 
|  | 640 | defm V_CMPX_GE_I32 : VOPCX_I32 <0x00000096, "V_CMPX_GE_I32">; | 
|  | 641 | defm V_CMPX_T_I32 : VOPCX_I32 <0x00000097, "V_CMPX_T_I32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 642 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 643 | } // End hasSideEffects = 1 | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 644 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 645 | defm V_CMP_F_I64 : VOPC_I64 <0x000000a0, "V_CMP_F_I64">; | 
|  | 646 | defm V_CMP_LT_I64 : VOPC_I64 <0x000000a1, "V_CMP_LT_I64", COND_SLT>; | 
|  | 647 | defm V_CMP_EQ_I64 : VOPC_I64 <0x000000a2, "V_CMP_EQ_I64", COND_EQ>; | 
|  | 648 | defm V_CMP_LE_I64 : VOPC_I64 <0x000000a3, "V_CMP_LE_I64", COND_SLE>; | 
|  | 649 | defm V_CMP_GT_I64 : VOPC_I64 <0x000000a4, "V_CMP_GT_I64", COND_SGT>; | 
|  | 650 | defm V_CMP_NE_I64 : VOPC_I64 <0x000000a5, "V_CMP_NE_I64", COND_NE>; | 
|  | 651 | defm V_CMP_GE_I64 : VOPC_I64 <0x000000a6, "V_CMP_GE_I64", COND_SGE>; | 
|  | 652 | defm V_CMP_T_I64 : VOPC_I64 <0x000000a7, "V_CMP_T_I64">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 653 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 654 | let hasSideEffects = 1 in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 655 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 656 | defm V_CMPX_F_I64 : VOPCX_I64 <0x000000b0, "V_CMPX_F_I64">; | 
|  | 657 | defm V_CMPX_LT_I64 : VOPCX_I64 <0x000000b1, "V_CMPX_LT_I64">; | 
|  | 658 | defm V_CMPX_EQ_I64 : VOPCX_I64 <0x000000b2, "V_CMPX_EQ_I64">; | 
|  | 659 | defm V_CMPX_LE_I64 : VOPCX_I64 <0x000000b3, "V_CMPX_LE_I64">; | 
|  | 660 | defm V_CMPX_GT_I64 : VOPCX_I64 <0x000000b4, "V_CMPX_GT_I64">; | 
|  | 661 | defm V_CMPX_NE_I64 : VOPCX_I64 <0x000000b5, "V_CMPX_NE_I64">; | 
|  | 662 | defm V_CMPX_GE_I64 : VOPCX_I64 <0x000000b6, "V_CMPX_GE_I64">; | 
|  | 663 | defm V_CMPX_T_I64 : VOPCX_I64 <0x000000b7, "V_CMPX_T_I64">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 664 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 665 | } // End hasSideEffects = 1 | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 666 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 667 | defm V_CMP_F_U32 : VOPC_I32 <0x000000c0, "V_CMP_F_U32">; | 
|  | 668 | defm V_CMP_LT_U32 : VOPC_I32 <0x000000c1, "V_CMP_LT_U32", COND_ULT>; | 
|  | 669 | defm V_CMP_EQ_U32 : VOPC_I32 <0x000000c2, "V_CMP_EQ_U32", COND_EQ>; | 
|  | 670 | defm V_CMP_LE_U32 : VOPC_I32 <0x000000c3, "V_CMP_LE_U32", COND_ULE>; | 
|  | 671 | defm V_CMP_GT_U32 : VOPC_I32 <0x000000c4, "V_CMP_GT_U32", COND_UGT>; | 
|  | 672 | defm V_CMP_NE_U32 : VOPC_I32 <0x000000c5, "V_CMP_NE_U32", COND_NE>; | 
|  | 673 | defm V_CMP_GE_U32 : VOPC_I32 <0x000000c6, "V_CMP_GE_U32", COND_UGE>; | 
|  | 674 | defm V_CMP_T_U32 : VOPC_I32 <0x000000c7, "V_CMP_T_U32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 675 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 676 | let hasSideEffects = 1 in { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 677 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 678 | defm V_CMPX_F_U32 : VOPCX_I32 <0x000000d0, "V_CMPX_F_U32">; | 
|  | 679 | defm V_CMPX_LT_U32 : VOPCX_I32 <0x000000d1, "V_CMPX_LT_U32">; | 
|  | 680 | defm V_CMPX_EQ_U32 : VOPCX_I32 <0x000000d2, "V_CMPX_EQ_U32">; | 
|  | 681 | defm V_CMPX_LE_U32 : VOPCX_I32 <0x000000d3, "V_CMPX_LE_U32">; | 
|  | 682 | defm V_CMPX_GT_U32 : VOPCX_I32 <0x000000d4, "V_CMPX_GT_U32">; | 
|  | 683 | defm V_CMPX_NE_U32 : VOPCX_I32 <0x000000d5, "V_CMPX_NE_U32">; | 
|  | 684 | defm V_CMPX_GE_U32 : VOPCX_I32 <0x000000d6, "V_CMPX_GE_U32">; | 
|  | 685 | defm V_CMPX_T_U32 : VOPCX_I32 <0x000000d7, "V_CMPX_T_U32">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 686 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 687 | } // End hasSideEffects = 1 | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 688 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 689 | defm V_CMP_F_U64 : VOPC_I64 <0x000000e0, "V_CMP_F_U64">; | 
|  | 690 | defm V_CMP_LT_U64 : VOPC_I64 <0x000000e1, "V_CMP_LT_U64", COND_ULT>; | 
|  | 691 | defm V_CMP_EQ_U64 : VOPC_I64 <0x000000e2, "V_CMP_EQ_U64", COND_EQ>; | 
|  | 692 | defm V_CMP_LE_U64 : VOPC_I64 <0x000000e3, "V_CMP_LE_U64", COND_ULE>; | 
|  | 693 | defm V_CMP_GT_U64 : VOPC_I64 <0x000000e4, "V_CMP_GT_U64", COND_UGT>; | 
|  | 694 | defm V_CMP_NE_U64 : VOPC_I64 <0x000000e5, "V_CMP_NE_U64", COND_NE>; | 
|  | 695 | defm V_CMP_GE_U64 : VOPC_I64 <0x000000e6, "V_CMP_GE_U64", COND_UGE>; | 
|  | 696 | defm V_CMP_T_U64 : VOPC_I64 <0x000000e7, "V_CMP_T_U64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 697 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 698 | let hasSideEffects = 1 in { | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 699 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 700 | defm V_CMPX_F_U64 : VOPCX_I64 <0x000000f0, "V_CMPX_F_U64">; | 
|  | 701 | defm V_CMPX_LT_U64 : VOPCX_I64 <0x000000f1, "V_CMPX_LT_U64">; | 
|  | 702 | defm V_CMPX_EQ_U64 : VOPCX_I64 <0x000000f2, "V_CMPX_EQ_U64">; | 
|  | 703 | defm V_CMPX_LE_U64 : VOPCX_I64 <0x000000f3, "V_CMPX_LE_U64">; | 
|  | 704 | defm V_CMPX_GT_U64 : VOPCX_I64 <0x000000f4, "V_CMPX_GT_U64">; | 
|  | 705 | defm V_CMPX_NE_U64 : VOPCX_I64 <0x000000f5, "V_CMPX_NE_U64">; | 
|  | 706 | defm V_CMPX_GE_U64 : VOPCX_I64 <0x000000f6, "V_CMPX_GE_U64">; | 
|  | 707 | defm V_CMPX_T_U64 : VOPCX_I64 <0x000000f7, "V_CMPX_T_U64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 708 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 709 | } // End hasSideEffects = 1 | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 710 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 711 | defm V_CMP_CLASS_F32 : VOPC_F32 <0x00000088, "V_CMP_CLASS_F32">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 712 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 713 | let hasSideEffects = 1 in { | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 714 | defm V_CMPX_CLASS_F32 : VOPCX_F32 <0x00000098, "V_CMPX_CLASS_F32">; | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 715 | } // End hasSideEffects = 1 | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 716 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 717 | defm V_CMP_CLASS_F64 : VOPC_F64 <0x000000a8, "V_CMP_CLASS_F64">; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 718 |  | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 719 | let hasSideEffects = 1 in { | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 720 | defm V_CMPX_CLASS_F64 : VOPCX_F64 <0x000000b8, "V_CMPX_CLASS_F64">; | 
| Matt Arsenault | 520e7c4 | 2014-06-18 16:53:48 +0000 | [diff] [blame] | 721 | } // End hasSideEffects = 1 | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 722 |  | 
|  | 723 | } // End isCompare = 1 | 
|  | 724 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 725 | //===----------------------------------------------------------------------===// | 
|  | 726 | // DS Instructions | 
|  | 727 | //===----------------------------------------------------------------------===// | 
|  | 728 |  | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 729 |  | 
|  | 730 | def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>; | 
|  | 731 | def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>; | 
|  | 732 | def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>; | 
| Matt Arsenault | 2c81994 | 2014-06-12 08:21:54 +0000 | [diff] [blame] | 733 | def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>; | 
|  | 734 | def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>; | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 735 | def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>; | 
|  | 736 | def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>; | 
|  | 737 | def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>; | 
|  | 738 | def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>; | 
|  | 739 | def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>; | 
|  | 740 | def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>; | 
|  | 741 | def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>; | 
|  | 742 | def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>; | 
|  | 743 | def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>; | 
|  | 744 | def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>; | 
|  | 745 | def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>; | 
|  | 746 | def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>; | 
|  | 747 |  | 
| Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 748 | def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32, "DS_ADD_U32">; | 
|  | 749 | def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32, "DS_SUB_U32">; | 
|  | 750 | def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32, "DS_RSUB_U32">; | 
|  | 751 | def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32, "DS_INC_U32">; | 
|  | 752 | def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32, "DS_DEC_U32">; | 
|  | 753 | def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32, "DS_MIN_I32">; | 
|  | 754 | def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32, "DS_MAX_I32">; | 
|  | 755 | def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32, "DS_MIN_U32">; | 
|  | 756 | def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32, "DS_MAX_U32">; | 
|  | 757 | def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32, "DS_AND_B32">; | 
|  | 758 | def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32, "DS_OR_B32">; | 
|  | 759 | def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32, "DS_XOR_B32">; | 
|  | 760 | def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32, "DS_MSKOR_B32">; | 
| Matt Arsenault | 7ac9c4a | 2014-09-08 15:07:31 +0000 | [diff] [blame^] | 761 | def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>; | 
| Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 762 | //def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2_B32">; | 
|  | 763 | //def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2ST64_B32">; | 
|  | 764 | def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32, "DS_CMPST_B32">; | 
|  | 765 | def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32, "DS_CMPST_F32">; | 
|  | 766 | def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32, "DS_MIN_F32">; | 
|  | 767 | def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32, "DS_MAX_F32">; | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 768 |  | 
|  | 769 | let SubtargetPredicate = isCI in { | 
| Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 770 | def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32, "DS_WRAP_F32">; | 
| Matt Arsenault | 8c6613d | 2014-06-11 18:08:39 +0000 | [diff] [blame] | 771 | } // End isCI | 
|  | 772 |  | 
| Matt Arsenault | 1f10c5e2 | 2014-06-11 18:08:50 +0000 | [diff] [blame] | 773 |  | 
| Matt Arsenault | 76803bd | 2014-09-07 00:46:20 +0000 | [diff] [blame] | 774 | def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_64>; | 
|  | 775 | def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_64>; | 
|  | 776 | def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_64>; | 
|  | 777 | def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_64>; | 
|  | 778 | def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_64>; | 
| Matt Arsenault | 1f10c5e2 | 2014-06-11 18:08:50 +0000 | [diff] [blame] | 779 | def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>; | 
|  | 780 | def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>; | 
|  | 781 | def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>; | 
|  | 782 | def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>; | 
|  | 783 | def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>; | 
|  | 784 | def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>; | 
|  | 785 | def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>; | 
|  | 786 | def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>; | 
|  | 787 | def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>; | 
|  | 788 | def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>; | 
|  | 789 | def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>; | 
|  | 790 | def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>; | 
|  | 791 |  | 
| Matt Arsenault | 9903ccf | 2014-09-08 15:07:27 +0000 | [diff] [blame] | 792 | def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64, "DS_ADD_U64">; | 
|  | 793 | def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64, "DS_SUB_U64">; | 
|  | 794 | def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64, "DS_RSUB_U64">; | 
|  | 795 | def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64, "DS_INC_U64">; | 
|  | 796 | def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64, "DS_DEC_U64">; | 
|  | 797 | def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64, "DS_MIN_I64">; | 
|  | 798 | def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64, "DS_MAX_I64">; | 
|  | 799 | def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64, "DS_MIN_U64">; | 
|  | 800 | def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64, "DS_MAX_U64">; | 
|  | 801 | def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64, "DS_AND_B64">; | 
|  | 802 | def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64, "DS_OR_B64">; | 
|  | 803 | def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64, "DS_XOR_B64">; | 
|  | 804 | def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64, "DS_MSKOR_B64">; | 
|  | 805 | def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64, "DS_WRXCHG_B64">; | 
|  | 806 | //def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2_B64">; | 
|  | 807 | //def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2ST64_B64">; | 
|  | 808 | def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64, "DS_CMPST_B64">; | 
|  | 809 | def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64, "DS_CMPST_F64">; | 
|  | 810 | def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64, "DS_MIN_F64">; | 
|  | 811 | def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64, "DS_MAX_F64">; | 
| Matt Arsenault | 1f10c5e2 | 2014-06-11 18:08:50 +0000 | [diff] [blame] | 812 |  | 
|  | 813 | //let SubtargetPredicate = isCI in { | 
|  | 814 | // DS_CONDXCHG32_RTN_B64 | 
|  | 815 | // DS_CONDXCHG32_RTN_B128 | 
|  | 816 | //} // End isCI | 
|  | 817 |  | 
|  | 818 | // TODO: _SRC2_* forms | 
|  | 819 |  | 
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 820 | def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>; | 
| Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 821 | def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>; | 
|  | 822 | def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>; | 
| Matt Arsenault | d06ebd9 | 2014-03-19 22:19:54 +0000 | [diff] [blame] | 823 | def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>; | 
|  | 824 |  | 
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 825 | def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>; | 
| Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 826 | def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>; | 
|  | 827 | def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>; | 
|  | 828 | def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>; | 
|  | 829 | def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>; | 
| Matt Arsenault | b943348 | 2014-03-19 22:19:52 +0000 | [diff] [blame] | 830 | def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>; | 
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 831 |  | 
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 832 | // 2 forms. | 
| Matt Arsenault | fa097f8 | 2014-08-04 18:49:22 +0000 | [diff] [blame] | 833 | def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_32>; | 
| Matt Arsenault | 1070511 | 2014-08-05 23:53:20 +0000 | [diff] [blame] | 834 | def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "DS_WRITE2ST64_B32", VReg_32>; | 
| Matt Arsenault | fa097f8 | 2014-08-04 18:49:22 +0000 | [diff] [blame] | 835 | def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_64>; | 
| Matt Arsenault | 1070511 | 2014-08-05 23:53:20 +0000 | [diff] [blame] | 836 | def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "DS_WRITE2ST64_B64", VReg_64>; | 
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 837 |  | 
|  | 838 | def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>; | 
| Matt Arsenault | 1070511 | 2014-08-05 23:53:20 +0000 | [diff] [blame] | 839 | def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "DS_READ2ST64_B32", VReg_64>; | 
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 840 | def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>; | 
| Matt Arsenault | 1070511 | 2014-08-05 23:53:20 +0000 | [diff] [blame] | 841 | def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "DS_READ2ST64_B64", VReg_128>; | 
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 842 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 843 | //===----------------------------------------------------------------------===// | 
|  | 844 | // MUBUF Instructions | 
|  | 845 | //===----------------------------------------------------------------------===// | 
| Matt Arsenault | dd78b80 | 2014-03-19 22:19:56 +0000 | [diff] [blame] | 846 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 847 | //def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>; | 
|  | 848 | //def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>; | 
|  | 849 | //def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>; | 
| Tom Stellard | f1ee716 | 2013-05-20 15:02:31 +0000 | [diff] [blame] | 850 | defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 851 | //def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>; | 
|  | 852 | //def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>; | 
|  | 853 | //def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>; | 
|  | 854 | //def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>; | 
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 855 | defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper < | 
|  | 856 | 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global | 
|  | 857 | >; | 
|  | 858 | defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper < | 
|  | 859 | 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global | 
|  | 860 | >; | 
|  | 861 | defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper < | 
|  | 862 | 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global | 
|  | 863 | >; | 
|  | 864 | defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper < | 
|  | 865 | 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global | 
|  | 866 | >; | 
|  | 867 | defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper < | 
|  | 868 | 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load | 
|  | 869 | >; | 
|  | 870 | defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper < | 
|  | 871 | 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load | 
|  | 872 | >; | 
|  | 873 | defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper < | 
|  | 874 | 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load | 
|  | 875 | >; | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 876 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 877 | defm BUFFER_STORE_BYTE : MUBUF_Store_Helper < | 
| Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 878 | 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 879 | >; | 
|  | 880 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 881 | defm BUFFER_STORE_SHORT : MUBUF_Store_Helper < | 
| Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 882 | 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global | 
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 883 | >; | 
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 884 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 885 | defm BUFFER_STORE_DWORD : MUBUF_Store_Helper < | 
| Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 886 | 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store | 
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 887 | >; | 
|  | 888 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 889 | defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper < | 
| Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 890 | 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store | 
| Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 891 | >; | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 892 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 893 | defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper < | 
| Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 894 | 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 895 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 896 | //def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>; | 
|  | 897 | //def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>; | 
|  | 898 | //def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>; | 
|  | 899 | //def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>; | 
|  | 900 | //def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>; | 
|  | 901 | //def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>; | 
|  | 902 | //def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>; | 
|  | 903 | //def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>; | 
|  | 904 | //def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>; | 
|  | 905 | //def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>; | 
|  | 906 | //def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>; | 
|  | 907 | //def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>; | 
|  | 908 | //def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>; | 
|  | 909 | //def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>; | 
|  | 910 | //def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>; | 
|  | 911 | //def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>; | 
|  | 912 | //def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>; | 
|  | 913 | //def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>; | 
|  | 914 | //def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>; | 
|  | 915 | //def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>; | 
|  | 916 | //def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>; | 
|  | 917 | //def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>; | 
|  | 918 | //def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>; | 
|  | 919 | //def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>; | 
|  | 920 | //def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>; | 
|  | 921 | //def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>; | 
|  | 922 | //def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>; | 
|  | 923 | //def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>; | 
|  | 924 | //def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>; | 
|  | 925 | //def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>; | 
|  | 926 | //def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>; | 
|  | 927 | //def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>; | 
|  | 928 | //def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>; | 
|  | 929 | //def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>; | 
|  | 930 | //def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>; | 
|  | 931 | //def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>; | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 932 |  | 
|  | 933 | //===----------------------------------------------------------------------===// | 
|  | 934 | // MTBUF Instructions | 
|  | 935 | //===----------------------------------------------------------------------===// | 
|  | 936 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 937 | //def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>; | 
|  | 938 | //def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>; | 
|  | 939 | //def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>; | 
|  | 940 | def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>; | 
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 941 | def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>; | 
|  | 942 | def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>; | 
|  | 943 | def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>; | 
|  | 944 | def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 945 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 946 | //===----------------------------------------------------------------------===// | 
|  | 947 | // MIMG Instructions | 
|  | 948 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 8909380 | 2013-02-07 19:39:40 +0000 | [diff] [blame] | 949 |  | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 950 | defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">; | 
|  | 951 | defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 952 | //def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>; | 
|  | 953 | //def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>; | 
|  | 954 | //def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>; | 
|  | 955 | //def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>; | 
|  | 956 | //def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>; | 
|  | 957 | //def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>; | 
|  | 958 | //def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>; | 
|  | 959 | //def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>; | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 960 | defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 961 | //def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>; | 
|  | 962 | //def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>; | 
|  | 963 | //def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>; | 
|  | 964 | //def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>; | 
|  | 965 | //def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>; | 
|  | 966 | //def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>; | 
|  | 967 | //def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>; | 
|  | 968 | //def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>; | 
|  | 969 | //def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>; | 
|  | 970 | //def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>; | 
|  | 971 | //def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>; | 
|  | 972 | //def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>; | 
|  | 973 | //def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>; | 
|  | 974 | //def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>; | 
|  | 975 | //def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>; | 
|  | 976 | //def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>; | 
|  | 977 | //def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>; | 
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 978 | defm IMAGE_SAMPLE           : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">; | 
|  | 979 | defm IMAGE_SAMPLE_CL        : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">; | 
|  | 980 | defm IMAGE_SAMPLE_D         : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">; | 
|  | 981 | defm IMAGE_SAMPLE_D_CL      : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">; | 
|  | 982 | defm IMAGE_SAMPLE_L         : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">; | 
|  | 983 | defm IMAGE_SAMPLE_B         : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">; | 
|  | 984 | defm IMAGE_SAMPLE_B_CL      : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">; | 
|  | 985 | defm IMAGE_SAMPLE_LZ        : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">; | 
|  | 986 | defm IMAGE_SAMPLE_C         : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">; | 
|  | 987 | defm IMAGE_SAMPLE_C_CL      : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">; | 
|  | 988 | defm IMAGE_SAMPLE_C_D       : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">; | 
|  | 989 | defm IMAGE_SAMPLE_C_D_CL    : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">; | 
|  | 990 | defm IMAGE_SAMPLE_C_L       : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">; | 
|  | 991 | defm IMAGE_SAMPLE_C_B       : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">; | 
|  | 992 | defm IMAGE_SAMPLE_C_B_CL    : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">; | 
|  | 993 | defm IMAGE_SAMPLE_C_LZ      : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">; | 
|  | 994 | defm IMAGE_SAMPLE_O         : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">; | 
|  | 995 | defm IMAGE_SAMPLE_CL_O      : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">; | 
|  | 996 | defm IMAGE_SAMPLE_D_O       : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">; | 
|  | 997 | defm IMAGE_SAMPLE_D_CL_O    : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">; | 
|  | 998 | defm IMAGE_SAMPLE_L_O       : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">; | 
|  | 999 | defm IMAGE_SAMPLE_B_O       : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">; | 
|  | 1000 | defm IMAGE_SAMPLE_B_CL_O    : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">; | 
|  | 1001 | defm IMAGE_SAMPLE_LZ_O      : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">; | 
|  | 1002 | defm IMAGE_SAMPLE_C_O       : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">; | 
|  | 1003 | defm IMAGE_SAMPLE_C_CL_O    : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">; | 
|  | 1004 | defm IMAGE_SAMPLE_C_D_O     : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">; | 
|  | 1005 | defm IMAGE_SAMPLE_C_D_CL_O  : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">; | 
|  | 1006 | defm IMAGE_SAMPLE_C_L_O     : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">; | 
|  | 1007 | defm IMAGE_SAMPLE_C_B_O     : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">; | 
|  | 1008 | defm IMAGE_SAMPLE_C_B_CL_O  : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">; | 
|  | 1009 | defm IMAGE_SAMPLE_C_LZ_O    : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">; | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 1010 | defm IMAGE_GATHER4          : MIMG_Gather <0x00000040, "IMAGE_GATHER4">; | 
|  | 1011 | defm IMAGE_GATHER4_CL       : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">; | 
|  | 1012 | defm IMAGE_GATHER4_L        : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">; | 
|  | 1013 | defm IMAGE_GATHER4_B        : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">; | 
|  | 1014 | defm IMAGE_GATHER4_B_CL     : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">; | 
|  | 1015 | defm IMAGE_GATHER4_LZ       : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">; | 
|  | 1016 | defm IMAGE_GATHER4_C        : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">; | 
|  | 1017 | defm IMAGE_GATHER4_C_CL     : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">; | 
|  | 1018 | defm IMAGE_GATHER4_C_L      : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">; | 
|  | 1019 | defm IMAGE_GATHER4_C_B      : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">; | 
|  | 1020 | defm IMAGE_GATHER4_C_B_CL   : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">; | 
|  | 1021 | defm IMAGE_GATHER4_C_LZ     : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">; | 
|  | 1022 | defm IMAGE_GATHER4_O        : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">; | 
|  | 1023 | defm IMAGE_GATHER4_CL_O     : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">; | 
|  | 1024 | defm IMAGE_GATHER4_L_O      : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">; | 
|  | 1025 | defm IMAGE_GATHER4_B_O      : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">; | 
|  | 1026 | defm IMAGE_GATHER4_B_CL_O   : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">; | 
|  | 1027 | defm IMAGE_GATHER4_LZ_O     : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">; | 
|  | 1028 | defm IMAGE_GATHER4_C_O      : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">; | 
|  | 1029 | defm IMAGE_GATHER4_C_CL_O   : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">; | 
|  | 1030 | defm IMAGE_GATHER4_C_L_O    : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">; | 
|  | 1031 | defm IMAGE_GATHER4_C_B_O    : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">; | 
|  | 1032 | defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">; | 
|  | 1033 | defm IMAGE_GATHER4_C_LZ_O   : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">; | 
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 1034 | defm IMAGE_GET_LOD          : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">; | 
|  | 1035 | defm IMAGE_SAMPLE_CD        : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">; | 
|  | 1036 | defm IMAGE_SAMPLE_CD_CL     : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">; | 
|  | 1037 | defm IMAGE_SAMPLE_C_CD      : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">; | 
|  | 1038 | defm IMAGE_SAMPLE_C_CD_CL   : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">; | 
|  | 1039 | defm IMAGE_SAMPLE_CD_O      : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">; | 
|  | 1040 | defm IMAGE_SAMPLE_CD_CL_O   : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">; | 
|  | 1041 | defm IMAGE_SAMPLE_C_CD_O    : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">; | 
|  | 1042 | defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1043 | //def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>; | 
|  | 1044 | //def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1045 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1046 | //===----------------------------------------------------------------------===// | 
|  | 1047 | // VOP1 Instructions | 
|  | 1048 | //===----------------------------------------------------------------------===// | 
|  | 1049 |  | 
|  | 1050 | //def V_NOP : VOP1_ <0x00000000, "V_NOP", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1051 |  | 
| Matt Arsenault | f273370 | 2014-07-30 03:18:57 +0000 | [diff] [blame] | 1052 | let isMoveImm = 1 in { | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1053 | defm V_MOV_B32 : VOP1Inst <0x00000001, "V_MOV_B32", VOP_I32_I32>; | 
| Matt Arsenault | f273370 | 2014-07-30 03:18:57 +0000 | [diff] [blame] | 1054 | } // End isMoveImm = 1 | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1055 |  | 
| Tom Stellard | fbe435d | 2014-03-17 17:03:51 +0000 | [diff] [blame] | 1056 | let Uses = [EXEC] in { | 
|  | 1057 |  | 
|  | 1058 | def V_READFIRSTLANE_B32 : VOP1 < | 
|  | 1059 | 0x00000002, | 
|  | 1060 | (outs SReg_32:$vdst), | 
|  | 1061 | (ins VReg_32:$src0), | 
|  | 1062 | "V_READFIRSTLANE_B32 $vdst, $src0", | 
|  | 1063 | [] | 
|  | 1064 | >; | 
|  | 1065 |  | 
|  | 1066 | } | 
|  | 1067 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1068 | defm V_CVT_I32_F64 : VOP1Inst <0x00000003, "V_CVT_I32_F64", | 
|  | 1069 | VOP_I32_F64, fp_to_sint | 
| Niels Ole Salscheider | 4715d88 | 2013-08-08 16:06:08 +0000 | [diff] [blame] | 1070 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1071 | defm V_CVT_F64_I32 : VOP1Inst <0x00000004, "V_CVT_F64_I32", | 
|  | 1072 | VOP_F64_I32, sint_to_fp | 
| Niels Ole Salscheider | 4715d88 | 2013-08-08 16:06:08 +0000 | [diff] [blame] | 1073 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1074 | defm V_CVT_F32_I32 : VOP1Inst <0x00000005, "V_CVT_F32_I32", | 
|  | 1075 | VOP_F32_I32, sint_to_fp | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1076 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1077 | defm V_CVT_F32_U32 : VOP1Inst <0x00000006, "V_CVT_F32_U32", | 
|  | 1078 | VOP_F32_I32, uint_to_fp | 
| Tom Stellard | c932d73 | 2013-05-06 23:02:07 +0000 | [diff] [blame] | 1079 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1080 | defm V_CVT_U32_F32 : VOP1Inst <0x00000007, "V_CVT_U32_F32", | 
|  | 1081 | VOP_I32_F32, fp_to_uint | 
| Tom Stellard | 73c31d5 | 2013-08-14 22:21:57 +0000 | [diff] [blame] | 1082 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1083 | defm V_CVT_I32_F32 : VOP1Inst <0x00000008, "V_CVT_I32_F32", | 
|  | 1084 | VOP_I32_F32, fp_to_sint | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1085 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1086 | defm V_MOV_FED_B32 : VOP1Inst <0x00000009, "V_MOV_FED_B32", VOP_I32_I32>; | 
|  | 1087 | defm V_CVT_F16_F32 : VOP1Inst <0x0000000a, "V_CVT_F16_F32", | 
|  | 1088 | VOP_I32_F32, fp_to_f16 | 
| Matt Arsenault | b0df925 | 2014-07-10 03:22:20 +0000 | [diff] [blame] | 1089 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1090 | defm V_CVT_F32_F16 : VOP1Inst <0x0000000b, "V_CVT_F32_F16", | 
|  | 1091 | VOP_F32_I32, f16_to_fp | 
| Matt Arsenault | b0df925 | 2014-07-10 03:22:20 +0000 | [diff] [blame] | 1092 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1093 | //defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>; | 
|  | 1094 | //defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>; | 
|  | 1095 | //defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1096 | defm V_CVT_F32_F64 : VOP1Inst <0x0000000f, "V_CVT_F32_F64", | 
|  | 1097 | VOP_F32_F64, fround | 
| Niels Ole Salscheider | 719fbc9 | 2013-08-08 16:06:15 +0000 | [diff] [blame] | 1098 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1099 | defm V_CVT_F64_F32 : VOP1Inst <0x00000010, "V_CVT_F64_F32", | 
|  | 1100 | VOP_F64_F32, fextend | 
| Niels Ole Salscheider | 719fbc9 | 2013-08-08 16:06:15 +0000 | [diff] [blame] | 1101 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1102 | defm V_CVT_F32_UBYTE0 : VOP1Inst <0x00000011, "V_CVT_F32_UBYTE0", | 
|  | 1103 | VOP_F32_I32, AMDGPUcvt_f32_ubyte0 | 
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1104 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1105 | defm V_CVT_F32_UBYTE1 : VOP1Inst <0x00000012, "V_CVT_F32_UBYTE1", | 
|  | 1106 | VOP_F32_I32, AMDGPUcvt_f32_ubyte1 | 
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1107 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1108 | defm V_CVT_F32_UBYTE2 : VOP1Inst <0x00000013, "V_CVT_F32_UBYTE2", | 
|  | 1109 | VOP_F32_I32, AMDGPUcvt_f32_ubyte2 | 
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1110 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1111 | defm V_CVT_F32_UBYTE3 : VOP1Inst <0x00000014, "V_CVT_F32_UBYTE3", | 
|  | 1112 | VOP_F32_I32, AMDGPUcvt_f32_ubyte3 | 
| Matt Arsenault | 364a674 | 2014-06-11 17:50:44 +0000 | [diff] [blame] | 1113 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1114 | defm V_CVT_U32_F64 : VOP1Inst <0x00000015, "V_CVT_U32_F64", | 
|  | 1115 | VOP_I32_F64, fp_to_uint | 
| Matt Arsenault | c3a73c3 | 2014-05-22 03:20:30 +0000 | [diff] [blame] | 1116 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1117 | defm V_CVT_F64_U32 : VOP1Inst <0x00000016, "V_CVT_F64_U32", | 
|  | 1118 | VOP_F64_I32, uint_to_fp | 
| Matt Arsenault | c3a73c3 | 2014-05-22 03:20:30 +0000 | [diff] [blame] | 1119 | >; | 
|  | 1120 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1121 | defm V_FRACT_F32 : VOP1Inst <0x00000020, "V_FRACT_F32", | 
|  | 1122 | VOP_F32_F32, AMDGPUfract | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1123 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1124 | defm V_TRUNC_F32 : VOP1Inst <0x00000021, "V_TRUNC_F32", | 
|  | 1125 | VOP_F32_F32, ftrunc | 
| Tom Stellard | 9b3d253 | 2013-05-06 23:02:00 +0000 | [diff] [blame] | 1126 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1127 | defm V_CEIL_F32 : VOP1Inst <0x00000022, "V_CEIL_F32", | 
|  | 1128 | VOP_F32_F32, fceil | 
| Michel Danzer | c3ea404 | 2013-02-22 11:22:49 +0000 | [diff] [blame] | 1129 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1130 | defm V_RNDNE_F32 : VOP1Inst <0x00000023, "V_RNDNE_F32", | 
|  | 1131 | VOP_F32_F32, frint | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1132 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1133 | defm V_FLOOR_F32 : VOP1Inst <0x00000024, "V_FLOOR_F32", | 
|  | 1134 | VOP_F32_F32, ffloor | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1135 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1136 | defm V_EXP_F32 : VOP1Inst <0x00000025, "V_EXP_F32", | 
|  | 1137 | VOP_F32_F32, fexp2 | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1138 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1139 | defm V_LOG_CLAMP_F32 : VOP1Inst <0x00000026, "V_LOG_CLAMP_F32", VOP_F32_F32>; | 
|  | 1140 | defm V_LOG_F32 : VOP1Inst <0x00000027, "V_LOG_F32", | 
|  | 1141 | VOP_F32_F32, flog2 | 
| Michel Danzer | 349cabe | 2013-02-07 14:55:16 +0000 | [diff] [blame] | 1142 | >; | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1143 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1144 | defm V_RCP_CLAMP_F32 : VOP1Inst <0x00000028, "V_RCP_CLAMP_F32", VOP_F32_F32>; | 
|  | 1145 | defm V_RCP_LEGACY_F32 : VOP1Inst <0x00000029, "V_RCP_LEGACY_F32", VOP_F32_F32>; | 
|  | 1146 | defm V_RCP_F32 : VOP1Inst <0x0000002a, "V_RCP_F32", | 
|  | 1147 | VOP_F32_F32, AMDGPUrcp | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1148 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1149 | defm V_RCP_IFLAG_F32 : VOP1Inst <0x0000002b, "V_RCP_IFLAG_F32", VOP_F32_F32>; | 
|  | 1150 | defm V_RSQ_CLAMP_F32 : VOP1Inst <0x0000002c, "V_RSQ_CLAMP_F32", | 
|  | 1151 | VOP_F32_F32, AMDGPUrsq_clamped | 
| Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 1152 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1153 | defm V_RSQ_LEGACY_F32 : VOP1Inst < | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1154 | 0x0000002d, "V_RSQ_LEGACY_F32", | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1155 | VOP_F32_F32, AMDGPUrsq_legacy | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1156 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1157 | defm V_RSQ_F32 : VOP1Inst <0x0000002e, "V_RSQ_F32", | 
|  | 1158 | VOP_F32_F32, AMDGPUrsq | 
| Matt Arsenault | 1513046 | 2014-06-05 00:15:55 +0000 | [diff] [blame] | 1159 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1160 | defm V_RCP_F64 : VOP1Inst <0x0000002f, "V_RCP_F64", | 
|  | 1161 | VOP_F64_F64, AMDGPUrcp | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1162 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1163 | defm V_RCP_CLAMP_F64 : VOP1Inst <0x00000030, "V_RCP_CLAMP_F64", VOP_F64_F64>; | 
|  | 1164 | defm V_RSQ_F64 : VOP1Inst <0x00000031, "V_RSQ_F64", | 
|  | 1165 | VOP_F64_F64, AMDGPUrsq | 
| Matt Arsenault | 1513046 | 2014-06-05 00:15:55 +0000 | [diff] [blame] | 1166 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1167 | defm V_RSQ_CLAMP_F64 : VOP1Inst <0x00000032, "V_RSQ_CLAMP_F64", | 
|  | 1168 | VOP_F64_F64, AMDGPUrsq_clamped | 
| Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 1169 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1170 | defm V_SQRT_F32 : VOP1Inst <0x00000033, "V_SQRT_F32", | 
|  | 1171 | VOP_F32_F32, fsqrt | 
| Tom Stellard | 8ed7b45 | 2013-07-12 18:15:13 +0000 | [diff] [blame] | 1172 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1173 | defm V_SQRT_F64 : VOP1Inst <0x00000034, "V_SQRT_F64", | 
|  | 1174 | VOP_F64_F64, fsqrt | 
| Tom Stellard | 8ed7b45 | 2013-07-12 18:15:13 +0000 | [diff] [blame] | 1175 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1176 | defm V_SIN_F32 : VOP1Inst <0x00000035, "V_SIN_F32", | 
|  | 1177 | VOP_F32_F32, AMDGPUsin | 
| Matt Arsenault | ad14ce8 | 2014-07-19 18:44:39 +0000 | [diff] [blame] | 1178 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1179 | defm V_COS_F32 : VOP1Inst <0x00000036, "V_COS_F32", | 
|  | 1180 | VOP_F32_F32, AMDGPUcos | 
| Matt Arsenault | ad14ce8 | 2014-07-19 18:44:39 +0000 | [diff] [blame] | 1181 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1182 | defm V_NOT_B32 : VOP1Inst <0x00000037, "V_NOT_B32", VOP_I32_I32>; | 
|  | 1183 | defm V_BFREV_B32 : VOP1Inst <0x00000038, "V_BFREV_B32", VOP_I32_I32>; | 
|  | 1184 | defm V_FFBH_U32 : VOP1Inst <0x00000039, "V_FFBH_U32", VOP_I32_I32>; | 
|  | 1185 | defm V_FFBL_B32 : VOP1Inst <0x0000003a, "V_FFBL_B32", VOP_I32_I32>; | 
|  | 1186 | defm V_FFBH_I32 : VOP1Inst <0x0000003b, "V_FFBH_I32", VOP_I32_I32>; | 
|  | 1187 | //defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "V_FREXP_EXP_I32_F64", VOP_I32_F32>; | 
|  | 1188 | defm V_FREXP_MANT_F64 : VOP1Inst <0x0000003d, "V_FREXP_MANT_F64", VOP_F64_F64>; | 
|  | 1189 | defm V_FRACT_F64 : VOP1Inst <0x0000003e, "V_FRACT_F64", VOP_F64_F64>; | 
|  | 1190 | //defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "V_FREXP_EXP_I32_F32", VOP_I32_F32>; | 
|  | 1191 | defm V_FREXP_MANT_F32 : VOP1Inst <0x00000040, "V_FREXP_MANT_F32", VOP_F32_F32>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1192 | //def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1193 | defm V_MOVRELD_B32 : VOP1Inst <0x00000042, "V_MOVRELD_B32", VOP_I32_I32>; | 
|  | 1194 | defm V_MOVRELS_B32 : VOP1Inst <0x00000043, "V_MOVRELS_B32", VOP_I32_I32>; | 
|  | 1195 | defm V_MOVRELSD_B32 : VOP1Inst <0x00000044, "V_MOVRELSD_B32", VOP_I32_I32>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1196 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1197 |  | 
|  | 1198 | //===----------------------------------------------------------------------===// | 
|  | 1199 | // VINTRP Instructions | 
|  | 1200 | //===----------------------------------------------------------------------===// | 
|  | 1201 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1202 | def V_INTERP_P1_F32 : VINTRP < | 
|  | 1203 | 0x00000000, | 
|  | 1204 | (outs VReg_32:$dst), | 
|  | 1205 | (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1206 | "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1207 | []> { | 
|  | 1208 | let DisableEncoding = "$m0"; | 
|  | 1209 | } | 
|  | 1210 |  | 
|  | 1211 | def V_INTERP_P2_F32 : VINTRP < | 
|  | 1212 | 0x00000001, | 
|  | 1213 | (outs VReg_32:$dst), | 
|  | 1214 | (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1215 | "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1216 | []> { | 
|  | 1217 |  | 
|  | 1218 | let Constraints = "$src0 = $dst"; | 
|  | 1219 | let DisableEncoding = "$src0,$m0"; | 
|  | 1220 |  | 
|  | 1221 | } | 
|  | 1222 |  | 
|  | 1223 | def V_INTERP_MOV_F32 : VINTRP < | 
|  | 1224 | 0x00000002, | 
|  | 1225 | (outs VReg_32:$dst), | 
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 1226 | (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1227 | "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1228 | []> { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1229 | let DisableEncoding = "$m0"; | 
|  | 1230 | } | 
|  | 1231 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1232 | //===----------------------------------------------------------------------===// | 
|  | 1233 | // VOP2 Instructions | 
|  | 1234 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1235 |  | 
|  | 1236 | def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1237 | (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc), | 
|  | 1238 | "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]", | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1239 | [] | 
|  | 1240 | >{ | 
|  | 1241 | let DisableEncoding = "$vcc"; | 
|  | 1242 | } | 
|  | 1243 |  | 
|  | 1244 | def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst), | 
| Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 1245 | (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2, | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1246 | InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg), | 
|  | 1247 | "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1248 | [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))] | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 1249 | > { | 
|  | 1250 | let src0_modifiers = 0; | 
|  | 1251 | let src1_modifiers = 0; | 
|  | 1252 | let src2_modifiers = 0; | 
|  | 1253 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1254 |  | 
| Tom Stellard | c149dc0 | 2013-11-27 21:23:35 +0000 | [diff] [blame] | 1255 | def V_READLANE_B32 : VOP2 < | 
|  | 1256 | 0x00000001, | 
|  | 1257 | (outs SReg_32:$vdst), | 
|  | 1258 | (ins VReg_32:$src0, SSrc_32:$vsrc1), | 
|  | 1259 | "V_READLANE_B32 $vdst, $src0, $vsrc1", | 
|  | 1260 | [] | 
|  | 1261 | >; | 
|  | 1262 |  | 
|  | 1263 | def V_WRITELANE_B32 : VOP2 < | 
|  | 1264 | 0x00000002, | 
|  | 1265 | (outs VReg_32:$vdst), | 
|  | 1266 | (ins SReg_32:$src0, SSrc_32:$vsrc1), | 
|  | 1267 | "V_WRITELANE_B32 $vdst, $src0, $vsrc1", | 
|  | 1268 | [] | 
|  | 1269 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1270 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1271 | let isCommutable = 1 in { | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1272 | defm V_ADD_F32 : VOP2Inst <0x00000003, "V_ADD_F32", | 
|  | 1273 | VOP_F32_F32_F32, fadd | 
| Christian Konig | 71088e6 | 2013-02-21 15:17:41 +0000 | [diff] [blame] | 1274 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1275 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1276 | defm V_SUB_F32 : VOP2Inst <0x00000004, "V_SUB_F32", VOP_F32_F32_F32, fsub>; | 
|  | 1277 | defm V_SUBREV_F32 : VOP2Inst <0x00000005, "V_SUBREV_F32", | 
|  | 1278 | VOP_F32_F32_F32, null_frag, "V_SUB_F32" | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1279 | >; | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 1280 | } // End isCommutable = 1 | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1281 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1282 | defm V_MAC_LEGACY_F32 : VOP2Inst <0x00000006, "V_MAC_LEGACY_F32", | 
|  | 1283 | VOP_F32_F32_F32 | 
|  | 1284 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1285 |  | 
|  | 1286 | let isCommutable = 1 in { | 
|  | 1287 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1288 | defm V_MUL_LEGACY_F32 : VOP2Inst < | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1289 | 0x00000007, "V_MUL_LEGACY_F32", | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1290 | VOP_F32_F32_F32, int_AMDGPU_mul | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1291 | >; | 
|  | 1292 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1293 | defm V_MUL_F32 : VOP2Inst <0x00000008, "V_MUL_F32", | 
|  | 1294 | VOP_F32_F32_F32, fmul | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1295 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1296 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1297 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1298 | defm V_MUL_I32_I24 : VOP2Inst <0x00000009, "V_MUL_I32_I24", | 
|  | 1299 | VOP_I32_I32_I32, AMDGPUmul_i24 | 
| Tom Stellard | 41fc785 | 2013-07-23 01:48:42 +0000 | [diff] [blame] | 1300 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1301 | //defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1302 | defm V_MUL_U32_U24 : VOP2Inst <0x0000000b, "V_MUL_U32_U24", | 
|  | 1303 | VOP_I32_I32_I32, AMDGPUmul_u24 | 
| Tom Stellard | 41fc785 | 2013-07-23 01:48:42 +0000 | [diff] [blame] | 1304 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1305 | //defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1306 |  | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1307 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1308 | defm V_MIN_LEGACY_F32 : VOP2Inst <0x0000000d, "V_MIN_LEGACY_F32", | 
|  | 1309 | VOP_F32_F32_F32, AMDGPUfmin | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1310 | >; | 
|  | 1311 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1312 | defm V_MAX_LEGACY_F32 : VOP2Inst <0x0000000e, "V_MAX_LEGACY_F32", | 
|  | 1313 | VOP_F32_F32_F32, AMDGPUfmax | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1314 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1315 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1316 | defm V_MIN_F32 : VOP2Inst <0x0000000f, "V_MIN_F32", VOP_F32_F32_F32>; | 
|  | 1317 | defm V_MAX_F32 : VOP2Inst <0x00000010, "V_MAX_F32", VOP_F32_F32_F32>; | 
|  | 1318 | defm V_MIN_I32 : VOP2Inst <0x00000011, "V_MIN_I32", VOP_I32_I32_I32, AMDGPUsmin>; | 
|  | 1319 | defm V_MAX_I32 : VOP2Inst <0x00000012, "V_MAX_I32", VOP_I32_I32_I32, AMDGPUsmax>; | 
|  | 1320 | defm V_MIN_U32 : VOP2Inst <0x00000013, "V_MIN_U32", VOP_I32_I32_I32, AMDGPUumin>; | 
|  | 1321 | defm V_MAX_U32 : VOP2Inst <0x00000014, "V_MAX_U32", VOP_I32_I32_I32, AMDGPUumax>; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1322 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1323 | defm V_LSHR_B32 : VOP2Inst <0x00000015, "V_LSHR_B32", VOP_I32_I32_I32, srl>; | 
|  | 1324 |  | 
|  | 1325 | defm V_LSHRREV_B32 : VOP2Inst < | 
|  | 1326 | 0x00000016, "V_LSHRREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHR_B32" | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1327 | >; | 
|  | 1328 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1329 | defm V_ASHR_I32 : VOP2Inst <0x00000017, "V_ASHR_I32", | 
|  | 1330 | VOP_I32_I32_I32, sra | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1331 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1332 | defm V_ASHRREV_I32 : VOP2Inst < | 
|  | 1333 | 0x00000018, "V_ASHRREV_I32", VOP_I32_I32_I32, null_frag, "V_ASHR_I32" | 
|  | 1334 | >; | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 1335 |  | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1336 | let hasPostISelHook = 1 in { | 
|  | 1337 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1338 | defm V_LSHL_B32 : VOP2Inst <0x00000019, "V_LSHL_B32", VOP_I32_I32_I32, shl>; | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 1339 |  | 
|  | 1340 | } | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1341 | defm V_LSHLREV_B32 : VOP2Inst < | 
|  | 1342 | 0x0000001a, "V_LSHLREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHL_B32" | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1343 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1344 |  | 
|  | 1345 | defm V_AND_B32 : VOP2Inst <0x0000001b, "V_AND_B32", | 
|  | 1346 | VOP_I32_I32_I32, and>; | 
|  | 1347 | defm V_OR_B32 : VOP2Inst <0x0000001c, "V_OR_B32", | 
|  | 1348 | VOP_I32_I32_I32, or | 
|  | 1349 | >; | 
|  | 1350 | defm V_XOR_B32 : VOP2Inst <0x0000001d, "V_XOR_B32", | 
|  | 1351 | VOP_I32_I32_I32, xor | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1352 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1353 |  | 
|  | 1354 | } // End isCommutable = 1 | 
|  | 1355 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1356 | defm V_BFM_B32 : VOP2Inst <0x0000001e, "V_BFM_B32", | 
|  | 1357 | VOP_I32_I32_I32, AMDGPUbfm>; | 
|  | 1358 | defm V_MAC_F32 : VOP2Inst <0x0000001f, "V_MAC_F32", VOP_F32_F32_F32>; | 
|  | 1359 | defm V_MADMK_F32 : VOP2Inst <0x00000020, "V_MADMK_F32", VOP_F32_F32_F32>; | 
|  | 1360 | defm V_MADAK_F32 : VOP2Inst <0x00000021, "V_MADAK_F32", VOP_F32_F32_F32>; | 
|  | 1361 | defm V_BCNT_U32_B32 : VOP2Inst <0x00000022, "V_BCNT_U32_B32", VOP_I32_I32_I32>; | 
|  | 1362 | defm V_MBCNT_LO_U32_B32 : VOP2Inst <0x00000023, "V_MBCNT_LO_U32_B32", | 
|  | 1363 | VOP_I32_I32_I32 | 
|  | 1364 | >; | 
|  | 1365 | defm V_MBCNT_HI_U32_B32 : VOP2Inst <0x00000024, "V_MBCNT_HI_U32_B32", | 
|  | 1366 | VOP_I32_I32_I32 | 
|  | 1367 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1368 |  | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 1369 | let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC | 
| Matt Arsenault | 43b8e4e | 2013-11-18 20:09:29 +0000 | [diff] [blame] | 1370 | // No patterns so that the scalar instructions are always selected. | 
|  | 1371 | // The scalar versions will be replaced with vector when needed later. | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1372 | defm V_ADD_I32 : VOP2bInst <0x00000025, "V_ADD_I32", | 
|  | 1373 | VOP_I32_I32_I32, add | 
|  | 1374 | >; | 
|  | 1375 | defm V_SUB_I32 : VOP2bInst <0x00000026, "V_SUB_I32", | 
|  | 1376 | VOP_I32_I32_I32, sub | 
|  | 1377 | >; | 
|  | 1378 | defm V_SUBREV_I32 : VOP2bInst <0x00000027, "V_SUBREV_I32", | 
|  | 1379 | VOP_I32_I32_I32, null_frag, "V_SUB_I32" | 
|  | 1380 | >; | 
| Christian Konig | 76edd4f | 2013-02-26 17:52:29 +0000 | [diff] [blame] | 1381 |  | 
| Matt Arsenault | 43b8e4e | 2013-11-18 20:09:29 +0000 | [diff] [blame] | 1382 | let Uses = [VCC] in { // Carry-in comes from VCC | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1383 | defm V_ADDC_U32 : VOP2bInst <0x00000028, "V_ADDC_U32", | 
|  | 1384 | VOP_I32_I32_I32_VCC, adde | 
|  | 1385 | >; | 
|  | 1386 | defm V_SUBB_U32 : VOP2bInst <0x00000029, "V_SUBB_U32", | 
|  | 1387 | VOP_I32_I32_I32_VCC, sube | 
|  | 1388 | >; | 
|  | 1389 | defm V_SUBBREV_U32 : VOP2bInst <0x0000002a, "V_SUBBREV_U32", | 
|  | 1390 | VOP_I32_I32_I32_VCC, null_frag, "V_SUBB_U32" | 
|  | 1391 | >; | 
|  | 1392 |  | 
| Christian Konig | d303996 | 2013-02-26 17:52:09 +0000 | [diff] [blame] | 1393 | } // End Uses = [VCC] | 
| Christian Konig | 3c14580 | 2013-03-27 09:12:59 +0000 | [diff] [blame] | 1394 | } // End isCommutable = 1, Defs = [VCC] | 
|  | 1395 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1396 | defm V_LDEXP_F32 : VOP2Inst <0x0000002b, "V_LDEXP_F32", | 
| Matt Arsenault | 2e7cc48 | 2014-08-15 17:30:25 +0000 | [diff] [blame] | 1397 | VOP_F32_F32_I32, AMDGPUldexp | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1398 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1399 | ////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>; | 
|  | 1400 | ////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>; | 
|  | 1401 | ////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1402 | defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <0x0000002f, "V_CVT_PKRTZ_F16_F32", | 
|  | 1403 | VOP_I32_F32_F32, int_SI_packf16 | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1404 | >; | 
|  | 1405 | ////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>; | 
|  | 1406 | ////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>; | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1407 |  | 
|  | 1408 | //===----------------------------------------------------------------------===// | 
|  | 1409 | // VOP3 Instructions | 
|  | 1410 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1411 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1412 | defm V_MAD_LEGACY_F32 : VOP3Inst <0x00000140, "V_MAD_LEGACY_F32", | 
|  | 1413 | VOP_F32_F32_F32_F32 | 
| Matt Arsenault | f37abc7 | 2014-05-22 17:45:20 +0000 | [diff] [blame] | 1414 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1415 | defm V_MAD_F32 : VOP3Inst <0x00000141, "V_MAD_F32", | 
|  | 1416 | VOP_F32_F32_F32_F32, fmad | 
| Tom Stellard | 5263948 | 2013-07-23 01:48:49 +0000 | [diff] [blame] | 1417 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1418 | defm V_MAD_I32_I24 : VOP3Inst <0x00000142, "V_MAD_I32_I24", | 
|  | 1419 | VOP_I32_I32_I32_I32, AMDGPUmad_i24 | 
|  | 1420 | >; | 
|  | 1421 | defm V_MAD_U32_U24 : VOP3Inst <0x00000143, "V_MAD_U32_U24", | 
|  | 1422 | VOP_I32_I32_I32_I32, AMDGPUmad_u24 | 
| Tom Stellard | 5263948 | 2013-07-23 01:48:49 +0000 | [diff] [blame] | 1423 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1424 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1425 | defm V_CUBEID_F32 : VOP3Inst <0x00000144, "V_CUBEID_F32", | 
|  | 1426 | VOP_F32_F32_F32_F32 | 
| Niels Ole Salscheider | 6509ac6 | 2013-08-10 10:38:47 +0000 | [diff] [blame] | 1427 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1428 | defm V_CUBESC_F32 : VOP3Inst <0x00000145, "V_CUBESC_F32", | 
|  | 1429 | VOP_F32_F32_F32_F32 | 
|  | 1430 | >; | 
|  | 1431 | defm V_CUBETC_F32 : VOP3Inst <0x00000146, "V_CUBETC_F32", | 
|  | 1432 | VOP_F32_F32_F32_F32 | 
|  | 1433 | >; | 
|  | 1434 | defm V_CUBEMA_F32 : VOP3Inst <0x00000147, "V_CUBEMA_F32", | 
|  | 1435 | VOP_F32_F32_F32_F32 | 
|  | 1436 | >; | 
|  | 1437 |  | 
|  | 1438 | let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in { | 
|  | 1439 | defm V_BFE_U32 : VOP3Inst <0x00000148, "V_BFE_U32", | 
|  | 1440 | VOP_I32_I32_I32_I32, AMDGPUbfe_u32 | 
|  | 1441 | >; | 
|  | 1442 | defm V_BFE_I32 : VOP3Inst <0x00000149, "V_BFE_I32", | 
|  | 1443 | VOP_I32_I32_I32_I32, AMDGPUbfe_i32 | 
|  | 1444 | >; | 
|  | 1445 | } | 
|  | 1446 |  | 
|  | 1447 | defm V_BFI_B32 : VOP3Inst <0x0000014a, "V_BFI_B32", | 
|  | 1448 | VOP_I32_I32_I32_I32, AMDGPUbfi | 
|  | 1449 | >; | 
|  | 1450 | defm V_FMA_F32 : VOP3Inst <0x0000014b, "V_FMA_F32", | 
|  | 1451 | VOP_F32_F32_F32_F32, fma | 
|  | 1452 | >; | 
|  | 1453 | defm V_FMA_F64 : VOP3Inst <0x0000014c, "V_FMA_F64", | 
|  | 1454 | VOP_F64_F64_F64_F64, fma | 
| Niels Ole Salscheider | 6509ac6 | 2013-08-10 10:38:47 +0000 | [diff] [blame] | 1455 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1456 | //def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1457 | defm V_ALIGNBIT_B32 : VOP3Inst <0x0000014e, "V_ALIGNBIT_B32", | 
|  | 1458 | VOP_I32_I32_I32_I32 | 
|  | 1459 | >; | 
|  | 1460 | defm V_ALIGNBYTE_B32 : VOP3Inst <0x0000014f, "V_ALIGNBYTE_B32", | 
|  | 1461 | VOP_I32_I32_I32_I32 | 
|  | 1462 | >; | 
|  | 1463 | defm V_MULLIT_F32 : VOP3Inst <0x00000150, "V_MULLIT_F32", | 
|  | 1464 | VOP_F32_F32_F32_F32>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1465 | ////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>; | 
|  | 1466 | ////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>; | 
|  | 1467 | ////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>; | 
|  | 1468 | ////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>; | 
|  | 1469 | ////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>; | 
|  | 1470 | ////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>; | 
|  | 1471 | ////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>; | 
|  | 1472 | ////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>; | 
|  | 1473 | ////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>; | 
|  | 1474 | //def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>; | 
|  | 1475 | //def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>; | 
|  | 1476 | //def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1477 | defm V_SAD_U32 : VOP3Inst <0x0000015d, "V_SAD_U32", | 
|  | 1478 | VOP_I32_I32_I32_I32 | 
|  | 1479 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1480 | ////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1481 | defm V_DIV_FIXUP_F32 : VOP3Inst < | 
|  | 1482 | 0x0000015f, "V_DIV_FIXUP_F32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1483 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1484 | defm V_DIV_FIXUP_F64 : VOP3Inst < | 
|  | 1485 | 0x00000160, "V_DIV_FIXUP_F64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1486 | >; | 
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1487 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1488 | defm V_LSHL_B64 : VOP3Inst <0x00000161, "V_LSHL_B64", | 
|  | 1489 | VOP_I64_I64_I32, shl | 
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1490 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1491 | defm V_LSHR_B64 : VOP3Inst <0x00000162, "V_LSHR_B64", | 
|  | 1492 | VOP_I64_I64_I32, srl | 
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1493 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1494 | defm V_ASHR_I64 : VOP3Inst <0x00000163, "V_ASHR_I64", | 
|  | 1495 | VOP_I64_I64_I32, sra | 
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 1496 | >; | 
| Tom Stellard | 1cfd7a5 | 2013-05-20 15:02:12 +0000 | [diff] [blame] | 1497 |  | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1498 | let isCommutable = 1 in { | 
|  | 1499 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1500 | defm V_ADD_F64 : VOP3Inst <0x00000164, "V_ADD_F64", | 
|  | 1501 | VOP_F64_F64_F64, fadd | 
|  | 1502 | >; | 
|  | 1503 | defm V_MUL_F64 : VOP3Inst <0x00000165, "V_MUL_F64", | 
|  | 1504 | VOP_F64_F64_F64, fmul | 
|  | 1505 | >; | 
|  | 1506 | defm V_MIN_F64 : VOP3Inst <0x00000166, "V_MIN_F64", | 
|  | 1507 | VOP_F64_F64_F64 | 
|  | 1508 | >; | 
|  | 1509 | defm V_MAX_F64 : VOP3Inst <0x00000167, "V_MAX_F64", | 
|  | 1510 | VOP_F64_F64_F64 | 
|  | 1511 | >; | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 1512 |  | 
|  | 1513 | } // isCommutable = 1 | 
|  | 1514 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1515 | defm V_LDEXP_F64 : VOP3Inst <0x00000168, "V_LDEXP_F64", | 
| Matt Arsenault | 2e7cc48 | 2014-08-15 17:30:25 +0000 | [diff] [blame] | 1516 | VOP_F64_F64_I32, AMDGPUldexp | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1517 | >; | 
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1518 |  | 
|  | 1519 | let isCommutable = 1 in { | 
|  | 1520 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1521 | defm V_MUL_LO_U32 : VOP3Inst <0x00000169, "V_MUL_LO_U32", | 
|  | 1522 | VOP_I32_I32_I32 | 
|  | 1523 | >; | 
|  | 1524 | defm V_MUL_HI_U32 : VOP3Inst <0x0000016a, "V_MUL_HI_U32", | 
|  | 1525 | VOP_I32_I32_I32 | 
|  | 1526 | >; | 
|  | 1527 | defm V_MUL_LO_I32 : VOP3Inst <0x0000016b, "V_MUL_LO_I32", | 
|  | 1528 | VOP_I32_I32_I32 | 
|  | 1529 | >; | 
|  | 1530 | defm V_MUL_HI_I32 : VOP3Inst <0x0000016c, "V_MUL_HI_I32", | 
|  | 1531 | VOP_I32_I32_I32 | 
|  | 1532 | >; | 
| Christian Konig | 70a5032 | 2013-03-27 09:12:51 +0000 | [diff] [blame] | 1533 |  | 
|  | 1534 | } // isCommutable = 1 | 
|  | 1535 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1536 | defm V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>; | 
| Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 1537 |  | 
|  | 1538 | // Double precision division pre-scale. | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1539 | defm V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>; | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1540 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1541 | defm V_DIV_FMAS_F32 : VOP3Inst <0x0000016f, "V_DIV_FMAS_F32", | 
|  | 1542 | VOP_F32_F32_F32_F32, AMDGPUdiv_fmas | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1543 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1544 | defm V_DIV_FMAS_F64 : VOP3Inst <0x00000170, "V_DIV_FMAS_F64", | 
|  | 1545 | VOP_F64_F64_F64_F64, AMDGPUdiv_fmas | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1546 | >; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1547 | //def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>; | 
|  | 1548 | //def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>; | 
|  | 1549 | //def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1550 | defm V_TRIG_PREOP_F64 : VOP3Inst < | 
|  | 1551 | 0x00000174, "V_TRIG_PREOP_F64", VOP_F64_F64_I32, AMDGPUtrig_preop | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1552 | >; | 
| Matt Arsenault | e27a41b | 2013-11-18 20:09:32 +0000 | [diff] [blame] | 1553 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1554 | //===----------------------------------------------------------------------===// | 
|  | 1555 | // Pseudo Instructions | 
|  | 1556 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1557 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1558 | let isCodeGenOnly = 1, isPseudo = 1 in { | 
|  | 1559 |  | 
| Tom Stellard | 1bd8072 | 2014-04-30 15:31:33 +0000 | [diff] [blame] | 1560 | def V_MOV_I1 : InstSI < | 
|  | 1561 | (outs VReg_1:$dst), | 
|  | 1562 | (ins i1imm:$src), | 
|  | 1563 | "", [(set i1:$dst, (imm:$src))] | 
|  | 1564 | >; | 
|  | 1565 |  | 
| Tom Stellard | 365a2b4 | 2014-05-15 14:41:50 +0000 | [diff] [blame] | 1566 | def V_AND_I1 : InstSI < | 
|  | 1567 | (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "", | 
|  | 1568 | [(set i1:$dst, (and i1:$src0, i1:$src1))] | 
|  | 1569 | >; | 
|  | 1570 |  | 
|  | 1571 | def V_OR_I1 : InstSI < | 
|  | 1572 | (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "", | 
|  | 1573 | [(set i1:$dst, (or i1:$src0, i1:$src1))] | 
|  | 1574 | >; | 
|  | 1575 |  | 
| Tom Stellard | 54a3b65 | 2014-07-21 14:01:10 +0000 | [diff] [blame] | 1576 | def V_XOR_I1 : InstSI < | 
|  | 1577 | (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "", | 
|  | 1578 | [(set i1:$dst, (xor i1:$src0, i1:$src1))] | 
|  | 1579 | >; | 
|  | 1580 |  | 
| Matt Arsenault | 8fb3738 | 2013-10-11 21:03:36 +0000 | [diff] [blame] | 1581 | // SI pseudo instructions. These are used by the CFG structurizer pass | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1582 | // and should be lowered to ISA instructions prior to codegen. | 
|  | 1583 |  | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1584 | let mayLoad = 1, mayStore = 1, hasSideEffects = 1, | 
|  | 1585 | Uses = [EXEC], Defs = [EXEC] in { | 
|  | 1586 |  | 
|  | 1587 | let isBranch = 1, isTerminator = 1 in { | 
|  | 1588 |  | 
| Tom Stellard | 919bb6b | 2014-04-29 23:12:53 +0000 | [diff] [blame] | 1589 | def SI_IF: InstSI < | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1590 | (outs SReg_64:$dst), | 
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1591 | (ins SReg_64:$vcc, brtarget:$target), | 
| Tom Stellard | 436780b | 2014-05-15 14:41:57 +0000 | [diff] [blame] | 1592 | "", | 
|  | 1593 | [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1594 | >; | 
|  | 1595 |  | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1596 | def SI_ELSE : InstSI < | 
|  | 1597 | (outs SReg_64:$dst), | 
|  | 1598 | (ins SReg_64:$src, brtarget:$target), | 
| Tom Stellard | 436780b | 2014-05-15 14:41:57 +0000 | [diff] [blame] | 1599 | "", | 
|  | 1600 | [(set i64:$dst, (int_SI_else i64:$src, bb:$target))] | 
| Tom Stellard | 919bb6b | 2014-04-29 23:12:53 +0000 | [diff] [blame] | 1601 | > { | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1602 | let Constraints = "$src = $dst"; | 
|  | 1603 | } | 
|  | 1604 |  | 
|  | 1605 | def SI_LOOP : InstSI < | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1606 | (outs), | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1607 | (ins SReg_64:$saved, brtarget:$target), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1608 | "SI_LOOP $saved, $target", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1609 | [(int_SI_loop i64:$saved, bb:$target)] | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1610 | >; | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1611 |  | 
|  | 1612 | } // end isBranch = 1, isTerminator = 1 | 
|  | 1613 |  | 
|  | 1614 | def SI_BREAK : InstSI < | 
|  | 1615 | (outs SReg_64:$dst), | 
|  | 1616 | (ins SReg_64:$src), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1617 | "SI_ELSE $dst, $src", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1618 | [(set i64:$dst, (int_SI_break i64:$src))] | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1619 | >; | 
|  | 1620 |  | 
|  | 1621 | def SI_IF_BREAK : InstSI < | 
|  | 1622 | (outs SReg_64:$dst), | 
| Christian Konig | a881179 | 2013-02-16 11:28:30 +0000 | [diff] [blame] | 1623 | (ins SReg_64:$vcc, SReg_64:$src), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1624 | "SI_IF_BREAK $dst, $vcc, $src", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1625 | [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))] | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1626 | >; | 
|  | 1627 |  | 
|  | 1628 | def SI_ELSE_BREAK : InstSI < | 
|  | 1629 | (outs SReg_64:$dst), | 
|  | 1630 | (ins SReg_64:$src0, SReg_64:$src1), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1631 | "SI_ELSE_BREAK $dst, $src0, $src1", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1632 | [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))] | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1633 | >; | 
|  | 1634 |  | 
|  | 1635 | def SI_END_CF : InstSI < | 
|  | 1636 | (outs), | 
|  | 1637 | (ins SReg_64:$saved), | 
| Christian Konig | bf114b4 | 2013-02-21 15:17:22 +0000 | [diff] [blame] | 1638 | "SI_END_CF $saved", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1639 | [(int_SI_end_cf i64:$saved)] | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1640 | >; | 
|  | 1641 |  | 
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1642 | def SI_KILL : InstSI < | 
|  | 1643 | (outs), | 
| Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 1644 | (ins VSrc_32:$src), | 
| Matt Arsenault | cb34f84 | 2013-12-16 20:58:33 +0000 | [diff] [blame] | 1645 | "SI_KILL $src", | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1646 | [(int_AMDGPU_kill f32:$src)] | 
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1647 | >; | 
|  | 1648 |  | 
| Tom Stellard | f879435 | 2012-12-19 22:10:31 +0000 | [diff] [blame] | 1649 | } // end mayLoad = 1, mayStore = 1, hasSideEffects = 1 | 
|  | 1650 | // Uses = [EXEC], Defs = [EXEC] | 
|  | 1651 |  | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1652 | let Uses = [EXEC], Defs = [EXEC,VCC,M0] in { | 
|  | 1653 |  | 
| Matt Arsenault | a98cd6a | 2013-12-19 05:32:55 +0000 | [diff] [blame] | 1654 | //defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>; | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1655 |  | 
|  | 1656 | let UseNamedOperandTable = 1 in { | 
|  | 1657 |  | 
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 1658 | def SI_RegisterLoad : InstSI < | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1659 | (outs VReg_32:$dst, SReg_64:$temp), | 
| Matt Arsenault | a98cd6a | 2013-12-19 05:32:55 +0000 | [diff] [blame] | 1660 | (ins FRAMEri32:$addr, i32imm:$chan), | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1661 | "", [] | 
|  | 1662 | > { | 
|  | 1663 | let isRegisterLoad = 1; | 
|  | 1664 | let mayLoad = 1; | 
|  | 1665 | } | 
|  | 1666 |  | 
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 1667 | class SIRegStore<dag outs> : InstSI < | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1668 | outs, | 
| Matt Arsenault | a98cd6a | 2013-12-19 05:32:55 +0000 | [diff] [blame] | 1669 | (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan), | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1670 | "", [] | 
|  | 1671 | > { | 
|  | 1672 | let isRegisterStore = 1; | 
|  | 1673 | let mayStore = 1; | 
|  | 1674 | } | 
|  | 1675 |  | 
|  | 1676 | let usesCustomInserter = 1 in { | 
|  | 1677 | def SI_RegisterStorePseudo : SIRegStore<(outs)>; | 
|  | 1678 | } // End usesCustomInserter = 1 | 
|  | 1679 | def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>; | 
|  | 1680 |  | 
|  | 1681 |  | 
|  | 1682 | } // End UseNamedOperandTable = 1 | 
|  | 1683 |  | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1684 | def SI_INDIRECT_SRC : InstSI < | 
|  | 1685 | (outs VReg_32:$dst, SReg_64:$temp), | 
|  | 1686 | (ins unknown:$src, VSrc_32:$idx, i32imm:$off), | 
|  | 1687 | "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off", | 
|  | 1688 | [] | 
|  | 1689 | >; | 
|  | 1690 |  | 
|  | 1691 | class SI_INDIRECT_DST<RegisterClass rc> : InstSI < | 
|  | 1692 | (outs rc:$dst, SReg_64:$temp), | 
|  | 1693 | (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val), | 
|  | 1694 | "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val", | 
|  | 1695 | [] | 
|  | 1696 | > { | 
|  | 1697 | let Constraints = "$src = $dst"; | 
|  | 1698 | } | 
|  | 1699 |  | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 1700 | def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>; | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 1701 | def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>; | 
|  | 1702 | def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>; | 
|  | 1703 | def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>; | 
|  | 1704 | def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>; | 
|  | 1705 |  | 
|  | 1706 | } // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0] | 
|  | 1707 |  | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1708 | let usesCustomInserter = 1 in { | 
|  | 1709 |  | 
| Matt Arsenault | 2265806 | 2013-10-15 23:44:48 +0000 | [diff] [blame] | 1710 | // This pseudo instruction takes a pointer as input and outputs a resource | 
| Tom Stellard | 2a6a6105 | 2013-07-12 18:15:08 +0000 | [diff] [blame] | 1711 | // constant that can be used with the ADDR64 MUBUF instructions. | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1712 | def SI_ADDR64_RSRC : InstSI < | 
|  | 1713 | (outs SReg_128:$srsrc), | 
| Tom Stellard | a305f93 | 2014-07-02 20:53:44 +0000 | [diff] [blame] | 1714 | (ins SSrc_64:$ptr), | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1715 | "", [] | 
|  | 1716 | >; | 
|  | 1717 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1718 | def SI_BUFFER_RSRC : InstSI < | 
|  | 1719 | (outs SReg_128:$srsrc), | 
|  | 1720 | (ins SReg_32:$ptr_lo, SReg_32:$ptr_hi, SSrc_32:$data_lo, SSrc_32:$data_hi), | 
|  | 1721 | "", [] | 
|  | 1722 | >; | 
|  | 1723 |  | 
| Tom Stellard | 2a6a6105 | 2013-07-12 18:15:08 +0000 | [diff] [blame] | 1724 | def V_SUB_F64 : InstSI < | 
|  | 1725 | (outs VReg_64:$dst), | 
|  | 1726 | (ins VReg_64:$src0, VReg_64:$src1), | 
|  | 1727 | "V_SUB_F64 $dst, $src0, $src1", | 
| Matt Arsenault | bd469d5 | 2014-06-24 17:17:06 +0000 | [diff] [blame] | 1728 | [(set f64:$dst, (fsub f64:$src0, f64:$src1))] | 
| Tom Stellard | 2a6a6105 | 2013-07-12 18:15:08 +0000 | [diff] [blame] | 1729 | >; | 
|  | 1730 |  | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 1731 | } // end usesCustomInserter | 
|  | 1732 |  | 
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 1733 | multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> { | 
|  | 1734 |  | 
|  | 1735 | def _SAVE : InstSI < | 
| Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 1736 | (outs), | 
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 1737 | (ins sgpr_class:$src, i32imm:$frame_idx), | 
|  | 1738 | "", [] | 
|  | 1739 | >; | 
|  | 1740 |  | 
|  | 1741 | def _RESTORE : InstSI < | 
|  | 1742 | (outs sgpr_class:$dst), | 
| Tom Stellard | c5cf2f0 | 2014-08-21 20:40:54 +0000 | [diff] [blame] | 1743 | (ins i32imm:$frame_idx), | 
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 1744 | "", [] | 
|  | 1745 | >; | 
|  | 1746 |  | 
|  | 1747 | } | 
|  | 1748 |  | 
| Tom Stellard | 060ae39 | 2014-06-10 21:20:38 +0000 | [diff] [blame] | 1749 | defm SI_SPILL_S32  : SI_SPILL_SGPR <SReg_32>; | 
| Tom Stellard | eba6107 | 2014-05-02 15:41:42 +0000 | [diff] [blame] | 1750 | defm SI_SPILL_S64  : SI_SPILL_SGPR <SReg_64>; | 
|  | 1751 | defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>; | 
|  | 1752 | defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>; | 
|  | 1753 | defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>; | 
|  | 1754 |  | 
| Tom Stellard | 067c815 | 2014-07-21 14:01:14 +0000 | [diff] [blame] | 1755 | let Defs = [SCC] in { | 
|  | 1756 |  | 
|  | 1757 | def SI_CONSTDATA_PTR : InstSI < | 
|  | 1758 | (outs SReg_64:$dst), | 
|  | 1759 | (ins), | 
|  | 1760 | "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))] | 
|  | 1761 | >; | 
|  | 1762 |  | 
|  | 1763 | } // End Defs = [SCC] | 
|  | 1764 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1765 | } // end IsCodeGenOnly, isPseudo | 
|  | 1766 |  | 
| Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 1767 | } // end SubtargetPredicate = SI | 
|  | 1768 |  | 
|  | 1769 | let Predicates = [isSI] in { | 
|  | 1770 |  | 
| Christian Konig | 2aca043 | 2013-02-21 15:17:32 +0000 | [diff] [blame] | 1771 | def : Pat< | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1772 | (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1773 | (V_CNDMASK_B32_e64 $src2, $src1, | 
|  | 1774 | (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0, | 
|  | 1775 | DSTCLAMP.NONE, DSTOMOD.NONE)) | 
| Christian Konig | 2aca043 | 2013-02-21 15:17:32 +0000 | [diff] [blame] | 1776 | >; | 
|  | 1777 |  | 
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1778 | def : Pat < | 
|  | 1779 | (int_AMDGPU_kilp), | 
| Michel Danzer | 9e61c4b | 2014-02-27 01:47:09 +0000 | [diff] [blame] | 1780 | (SI_KILL 0xbf800000) | 
| Tom Stellard | be8ebee | 2013-01-18 21:15:50 +0000 | [diff] [blame] | 1781 | >; | 
|  | 1782 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1783 | /* int_SI_vs_load_input */ | 
|  | 1784 | def : Pat< | 
| Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 1785 | (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr), | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 1786 | (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1787 | >; | 
|  | 1788 |  | 
|  | 1789 | /* int_SI_export */ | 
|  | 1790 | def : Pat < | 
|  | 1791 | (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1792 | f32:$src0, f32:$src1, f32:$src2, f32:$src3), | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1793 | (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1794 | $src0, $src1, $src2, $src3) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1795 | >; | 
|  | 1796 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1797 | //===----------------------------------------------------------------------===// | 
|  | 1798 | // SMRD Patterns | 
|  | 1799 | //===----------------------------------------------------------------------===// | 
|  | 1800 |  | 
|  | 1801 | multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> { | 
|  | 1802 |  | 
|  | 1803 | // 1. Offset as 8bit DWORD immediate | 
|  | 1804 | def : Pat < | 
|  | 1805 | (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))), | 
|  | 1806 | (vt (Instr_IMM $sbase, (as_dword_i32imm $offset))) | 
|  | 1807 | >; | 
|  | 1808 |  | 
|  | 1809 | // 2. Offset loaded in an 32bit SGPR | 
|  | 1810 | def : Pat < | 
| Tom Stellard | d6cb8e8 | 2014-05-09 16:42:21 +0000 | [diff] [blame] | 1811 | (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))), | 
|  | 1812 | (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset))))) | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1813 | >; | 
|  | 1814 |  | 
|  | 1815 | // 3. No offset at all | 
|  | 1816 | def : Pat < | 
|  | 1817 | (constant_load i64:$sbase), | 
|  | 1818 | (vt (Instr_IMM $sbase, 0)) | 
|  | 1819 | >; | 
|  | 1820 | } | 
|  | 1821 |  | 
|  | 1822 | defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>; | 
|  | 1823 | defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>; | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1824 | defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>; | 
|  | 1825 | defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>; | 
|  | 1826 | defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>; | 
|  | 1827 | defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>; | 
|  | 1828 | defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>; | 
|  | 1829 |  | 
|  | 1830 | // 1. Offset as 8bit DWORD immediate | 
|  | 1831 | def : Pat < | 
|  | 1832 | (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset), | 
|  | 1833 | (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset)) | 
|  | 1834 | >; | 
|  | 1835 |  | 
|  | 1836 | // 2. Offset loaded in an 32bit SGPR | 
|  | 1837 | def : Pat < | 
|  | 1838 | (SIload_constant v4i32:$sbase, imm:$offset), | 
|  | 1839 | (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset)) | 
|  | 1840 | >; | 
|  | 1841 |  | 
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 1842 | } // Predicates = [isSI] in { | 
|  | 1843 |  | 
|  | 1844 | //===----------------------------------------------------------------------===// | 
|  | 1845 | // SOP1 Patterns | 
|  | 1846 | //===----------------------------------------------------------------------===// | 
|  | 1847 |  | 
|  | 1848 | let Predicates = [isSI, isCFDepth0] in { | 
|  | 1849 |  | 
|  | 1850 | def : Pat < | 
|  | 1851 | (i64 (ctpop i64:$src)), | 
|  | 1852 | (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 1853 | (S_BCNT1_I32_B64 $src), sub0), | 
|  | 1854 | (S_MOV_B32 0), sub1) | 
|  | 1855 | >; | 
|  | 1856 |  | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1857 | //===----------------------------------------------------------------------===// | 
|  | 1858 | // SOP2 Patterns | 
|  | 1859 | //===----------------------------------------------------------------------===// | 
|  | 1860 |  | 
| Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 1861 | // V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector | 
| Tom Stellard | b2114ca | 2014-07-21 14:01:12 +0000 | [diff] [blame] | 1862 | // case, the sgpr-copies pass will fix this to use the vector version. | 
|  | 1863 | def : Pat < | 
|  | 1864 | (i32 (addc i32:$src0, i32:$src1)), | 
| Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 1865 | (S_ADD_U32 $src0, $src1) | 
| Tom Stellard | b2114ca | 2014-07-21 14:01:12 +0000 | [diff] [blame] | 1866 | >; | 
|  | 1867 |  | 
|  | 1868 | } // Predicates = [isSI, isCFDepth0] | 
|  | 1869 |  | 
|  | 1870 | let  Predicates = [isSI] in { | 
|  | 1871 |  | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1872 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 85ad429 | 2014-06-17 16:53:09 +0000 | [diff] [blame] | 1873 | // SOPP Patterns | 
|  | 1874 | //===----------------------------------------------------------------------===// | 
|  | 1875 |  | 
|  | 1876 | def : Pat < | 
|  | 1877 | (int_AMDGPU_barrier_global), | 
|  | 1878 | (S_BARRIER) | 
|  | 1879 | >; | 
|  | 1880 |  | 
|  | 1881 | //===----------------------------------------------------------------------===// | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1882 | // VOP1 Patterns | 
|  | 1883 | //===----------------------------------------------------------------------===// | 
|  | 1884 |  | 
| Matt Arsenault | 22ca3f8 | 2014-07-15 23:50:10 +0000 | [diff] [blame] | 1885 | let Predicates = [UnsafeFPMath] in { | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1886 | def : RcpPat<V_RCP_F64_e32, f64>; | 
| Matt Arsenault | 257d48d | 2014-06-24 22:13:39 +0000 | [diff] [blame] | 1887 | defm : RsqPat<V_RSQ_F64_e32, f64>; | 
| Matt Arsenault | e9fa3b8 | 2014-07-15 20:18:31 +0000 | [diff] [blame] | 1888 | defm : RsqPat<V_RSQ_F32_e32, f32>; | 
|  | 1889 | } | 
|  | 1890 |  | 
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 1891 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1892 | // VOP2 Patterns | 
|  | 1893 | //===----------------------------------------------------------------------===// | 
|  | 1894 |  | 
| Tom Stellard | c9dedb8 | 2014-06-20 17:05:57 +0000 | [diff] [blame] | 1895 | class BinOp64Pat <SDNode node, Instruction inst> : Pat < | 
|  | 1896 | (node i64:$src0, i64:$src1), | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1897 | (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
| Tom Stellard | c9dedb8 | 2014-06-20 17:05:57 +0000 | [diff] [blame] | 1898 | (inst  (EXTRACT_SUBREG i64:$src0, sub0), | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1899 | (EXTRACT_SUBREG i64:$src1, sub0)), sub0), | 
| Tom Stellard | c9dedb8 | 2014-06-20 17:05:57 +0000 | [diff] [blame] | 1900 | (inst (EXTRACT_SUBREG i64:$src0, sub1), | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1901 | (EXTRACT_SUBREG i64:$src1, sub1)), sub1) | 
|  | 1902 | >; | 
|  | 1903 |  | 
| Tom Stellard | 102c687 | 2014-09-03 15:22:41 +0000 | [diff] [blame] | 1904 | def : BinOp64Pat <and, V_AND_B32_e32>; | 
| Tom Stellard | c9dedb8 | 2014-06-20 17:05:57 +0000 | [diff] [blame] | 1905 | def : BinOp64Pat <or, V_OR_B32_e32>; | 
|  | 1906 | def : BinOp64Pat <xor, V_XOR_B32_e32>; | 
|  | 1907 |  | 
| Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 1908 | class SextInReg <ValueType vt, int ShiftAmt> : Pat < | 
|  | 1909 | (sext_inreg i32:$src0, vt), | 
|  | 1910 | (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0)) | 
|  | 1911 | >; | 
|  | 1912 |  | 
|  | 1913 | def : SextInReg <i8, 24>; | 
|  | 1914 | def : SextInReg <i16, 16>; | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 1915 |  | 
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 1916 | def : Pat < | 
|  | 1917 | (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)), | 
|  | 1918 | (V_BCNT_U32_B32_e32 $popcnt, $val) | 
|  | 1919 | >; | 
|  | 1920 |  | 
|  | 1921 | def : Pat < | 
|  | 1922 | (i32 (ctpop i32:$popcnt)), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1923 | (V_BCNT_U32_B32_e64 $popcnt, 0) | 
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 1924 | >; | 
|  | 1925 |  | 
|  | 1926 | def : Pat < | 
|  | 1927 | (i64 (ctpop i64:$src)), | 
|  | 1928 | (INSERT_SUBREG | 
|  | 1929 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 1930 | (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1931 | (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0)), | 
| Tom Stellard | ae4c9e7 | 2014-06-20 17:06:11 +0000 | [diff] [blame] | 1932 | sub0), | 
|  | 1933 | (V_MOV_B32_e32 0), sub1) | 
|  | 1934 | >; | 
|  | 1935 |  | 
| Tom Stellard | b2114ca | 2014-07-21 14:01:12 +0000 | [diff] [blame] | 1936 | def : Pat < | 
|  | 1937 | (addc i32:$src0, i32:$src1), | 
|  | 1938 | (V_ADD_I32_e32 $src0, $src1) | 
|  | 1939 | >; | 
|  | 1940 |  | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 1941 | /********** ======================= **********/ | 
|  | 1942 | /********** Image sampling patterns **********/ | 
|  | 1943 | /********** ======================= **********/ | 
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 1944 |  | 
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 1945 | // Image + sampler | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 1946 | class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat < | 
| Marek Olsak | eac5062 | 2014-07-11 17:11:52 +0000 | [diff] [blame] | 1947 | (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm, | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 1948 | i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe), | 
|  | 1949 | (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da), | 
|  | 1950 | (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc), | 
|  | 1951 | $addr, $rsrc, $sampler) | 
|  | 1952 | >; | 
|  | 1953 |  | 
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 1954 | multiclass SampleRawPatterns<SDPatternOperator name, string opcode> { | 
|  | 1955 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>; | 
|  | 1956 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>; | 
|  | 1957 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>; | 
|  | 1958 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>; | 
|  | 1959 | def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>; | 
|  | 1960 | } | 
|  | 1961 |  | 
|  | 1962 | // Image only | 
|  | 1963 | class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat < | 
| Marek Olsak | eac5062 | 2014-07-11 17:11:52 +0000 | [diff] [blame] | 1964 | (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm, | 
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 1965 | i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe), | 
|  | 1966 | (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da), | 
|  | 1967 | (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc), | 
|  | 1968 | $addr, $rsrc) | 
|  | 1969 | >; | 
|  | 1970 |  | 
|  | 1971 | multiclass ImagePatterns<SDPatternOperator name, string opcode> { | 
|  | 1972 | def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>; | 
|  | 1973 | def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>; | 
|  | 1974 | def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>; | 
|  | 1975 | } | 
|  | 1976 |  | 
|  | 1977 | // Basic sample | 
|  | 1978 | defm : SampleRawPatterns<int_SI_image_sample,           "IMAGE_SAMPLE">; | 
|  | 1979 | defm : SampleRawPatterns<int_SI_image_sample_cl,        "IMAGE_SAMPLE_CL">; | 
|  | 1980 | defm : SampleRawPatterns<int_SI_image_sample_d,         "IMAGE_SAMPLE_D">; | 
|  | 1981 | defm : SampleRawPatterns<int_SI_image_sample_d_cl,      "IMAGE_SAMPLE_D_CL">; | 
|  | 1982 | defm : SampleRawPatterns<int_SI_image_sample_l,         "IMAGE_SAMPLE_L">; | 
|  | 1983 | defm : SampleRawPatterns<int_SI_image_sample_b,         "IMAGE_SAMPLE_B">; | 
|  | 1984 | defm : SampleRawPatterns<int_SI_image_sample_b_cl,      "IMAGE_SAMPLE_B_CL">; | 
|  | 1985 | defm : SampleRawPatterns<int_SI_image_sample_lz,        "IMAGE_SAMPLE_LZ">; | 
|  | 1986 | defm : SampleRawPatterns<int_SI_image_sample_cd,        "IMAGE_SAMPLE_CD">; | 
|  | 1987 | defm : SampleRawPatterns<int_SI_image_sample_cd_cl,     "IMAGE_SAMPLE_CD_CL">; | 
|  | 1988 |  | 
|  | 1989 | // Sample with comparison | 
|  | 1990 | defm : SampleRawPatterns<int_SI_image_sample_c,         "IMAGE_SAMPLE_C">; | 
|  | 1991 | defm : SampleRawPatterns<int_SI_image_sample_c_cl,      "IMAGE_SAMPLE_C_CL">; | 
|  | 1992 | defm : SampleRawPatterns<int_SI_image_sample_c_d,       "IMAGE_SAMPLE_C_D">; | 
|  | 1993 | defm : SampleRawPatterns<int_SI_image_sample_c_d_cl,    "IMAGE_SAMPLE_C_D_CL">; | 
|  | 1994 | defm : SampleRawPatterns<int_SI_image_sample_c_l,       "IMAGE_SAMPLE_C_L">; | 
|  | 1995 | defm : SampleRawPatterns<int_SI_image_sample_c_b,       "IMAGE_SAMPLE_C_B">; | 
|  | 1996 | defm : SampleRawPatterns<int_SI_image_sample_c_b_cl,    "IMAGE_SAMPLE_C_B_CL">; | 
|  | 1997 | defm : SampleRawPatterns<int_SI_image_sample_c_lz,      "IMAGE_SAMPLE_C_LZ">; | 
|  | 1998 | defm : SampleRawPatterns<int_SI_image_sample_c_cd,      "IMAGE_SAMPLE_C_CD">; | 
|  | 1999 | defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl,   "IMAGE_SAMPLE_C_CD_CL">; | 
|  | 2000 |  | 
|  | 2001 | // Sample with offsets | 
|  | 2002 | defm : SampleRawPatterns<int_SI_image_sample_o,         "IMAGE_SAMPLE_O">; | 
|  | 2003 | defm : SampleRawPatterns<int_SI_image_sample_cl_o,      "IMAGE_SAMPLE_CL_O">; | 
|  | 2004 | defm : SampleRawPatterns<int_SI_image_sample_d_o,       "IMAGE_SAMPLE_D_O">; | 
|  | 2005 | defm : SampleRawPatterns<int_SI_image_sample_d_cl_o,    "IMAGE_SAMPLE_D_CL_O">; | 
|  | 2006 | defm : SampleRawPatterns<int_SI_image_sample_l_o,       "IMAGE_SAMPLE_L_O">; | 
|  | 2007 | defm : SampleRawPatterns<int_SI_image_sample_b_o,       "IMAGE_SAMPLE_B_O">; | 
|  | 2008 | defm : SampleRawPatterns<int_SI_image_sample_b_cl_o,    "IMAGE_SAMPLE_B_CL_O">; | 
|  | 2009 | defm : SampleRawPatterns<int_SI_image_sample_lz_o,      "IMAGE_SAMPLE_LZ_O">; | 
|  | 2010 | defm : SampleRawPatterns<int_SI_image_sample_cd_o,      "IMAGE_SAMPLE_CD_O">; | 
|  | 2011 | defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o,   "IMAGE_SAMPLE_CD_CL_O">; | 
|  | 2012 |  | 
|  | 2013 | // Sample with comparison and offsets | 
|  | 2014 | defm : SampleRawPatterns<int_SI_image_sample_c_o,       "IMAGE_SAMPLE_C_O">; | 
|  | 2015 | defm : SampleRawPatterns<int_SI_image_sample_c_cl_o,    "IMAGE_SAMPLE_C_CL_O">; | 
|  | 2016 | defm : SampleRawPatterns<int_SI_image_sample_c_d_o,     "IMAGE_SAMPLE_C_D_O">; | 
|  | 2017 | defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o,  "IMAGE_SAMPLE_C_D_CL_O">; | 
|  | 2018 | defm : SampleRawPatterns<int_SI_image_sample_c_l_o,     "IMAGE_SAMPLE_C_L_O">; | 
|  | 2019 | defm : SampleRawPatterns<int_SI_image_sample_c_b_o,     "IMAGE_SAMPLE_C_B_O">; | 
|  | 2020 | defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o,  "IMAGE_SAMPLE_C_B_CL_O">; | 
|  | 2021 | defm : SampleRawPatterns<int_SI_image_sample_c_lz_o,    "IMAGE_SAMPLE_C_LZ_O">; | 
|  | 2022 | defm : SampleRawPatterns<int_SI_image_sample_c_cd_o,    "IMAGE_SAMPLE_C_CD_O">; | 
|  | 2023 | defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">; | 
|  | 2024 |  | 
|  | 2025 | // Gather opcodes | 
| Marek Olsak | 51b8e7b | 2014-06-18 22:00:29 +0000 | [diff] [blame] | 2026 | // Only the variants which make sense are defined. | 
|  | 2027 | def : SampleRawPattern<int_SI_gather4,           IMAGE_GATHER4_V4_V2,        v2i32>; | 
|  | 2028 | def : SampleRawPattern<int_SI_gather4,           IMAGE_GATHER4_V4_V4,        v4i32>; | 
|  | 2029 | def : SampleRawPattern<int_SI_gather4_cl,        IMAGE_GATHER4_CL_V4_V4,     v4i32>; | 
|  | 2030 | def : SampleRawPattern<int_SI_gather4_l,         IMAGE_GATHER4_L_V4_V4,      v4i32>; | 
|  | 2031 | def : SampleRawPattern<int_SI_gather4_b,         IMAGE_GATHER4_B_V4_V4,      v4i32>; | 
|  | 2032 | def : SampleRawPattern<int_SI_gather4_b_cl,      IMAGE_GATHER4_B_CL_V4_V4,   v4i32>; | 
|  | 2033 | def : SampleRawPattern<int_SI_gather4_b_cl,      IMAGE_GATHER4_B_CL_V4_V8,   v8i32>; | 
|  | 2034 | def : SampleRawPattern<int_SI_gather4_lz,        IMAGE_GATHER4_LZ_V4_V2,     v2i32>; | 
|  | 2035 | def : SampleRawPattern<int_SI_gather4_lz,        IMAGE_GATHER4_LZ_V4_V4,     v4i32>; | 
|  | 2036 |  | 
|  | 2037 | def : SampleRawPattern<int_SI_gather4_c,         IMAGE_GATHER4_C_V4_V4,      v4i32>; | 
|  | 2038 | def : SampleRawPattern<int_SI_gather4_c_cl,      IMAGE_GATHER4_C_CL_V4_V4,   v4i32>; | 
|  | 2039 | def : SampleRawPattern<int_SI_gather4_c_cl,      IMAGE_GATHER4_C_CL_V4_V8,   v8i32>; | 
|  | 2040 | def : SampleRawPattern<int_SI_gather4_c_l,       IMAGE_GATHER4_C_L_V4_V4,    v4i32>; | 
|  | 2041 | def : SampleRawPattern<int_SI_gather4_c_l,       IMAGE_GATHER4_C_L_V4_V8,    v8i32>; | 
|  | 2042 | def : SampleRawPattern<int_SI_gather4_c_b,       IMAGE_GATHER4_C_B_V4_V4,    v4i32>; | 
|  | 2043 | def : SampleRawPattern<int_SI_gather4_c_b,       IMAGE_GATHER4_C_B_V4_V8,    v8i32>; | 
|  | 2044 | def : SampleRawPattern<int_SI_gather4_c_b_cl,    IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>; | 
|  | 2045 | def : SampleRawPattern<int_SI_gather4_c_lz,      IMAGE_GATHER4_C_LZ_V4_V4,   v4i32>; | 
|  | 2046 |  | 
|  | 2047 | def : SampleRawPattern<int_SI_gather4_o,         IMAGE_GATHER4_O_V4_V4,      v4i32>; | 
|  | 2048 | def : SampleRawPattern<int_SI_gather4_cl_o,      IMAGE_GATHER4_CL_O_V4_V4,   v4i32>; | 
|  | 2049 | def : SampleRawPattern<int_SI_gather4_cl_o,      IMAGE_GATHER4_CL_O_V4_V8,   v8i32>; | 
|  | 2050 | def : SampleRawPattern<int_SI_gather4_l_o,       IMAGE_GATHER4_L_O_V4_V4,    v4i32>; | 
|  | 2051 | def : SampleRawPattern<int_SI_gather4_l_o,       IMAGE_GATHER4_L_O_V4_V8,    v8i32>; | 
|  | 2052 | def : SampleRawPattern<int_SI_gather4_b_o,       IMAGE_GATHER4_B_O_V4_V4,    v4i32>; | 
|  | 2053 | def : SampleRawPattern<int_SI_gather4_b_o,       IMAGE_GATHER4_B_O_V4_V8,    v8i32>; | 
|  | 2054 | def : SampleRawPattern<int_SI_gather4_b_cl_o,    IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>; | 
|  | 2055 | def : SampleRawPattern<int_SI_gather4_lz_o,      IMAGE_GATHER4_LZ_O_V4_V4,   v4i32>; | 
|  | 2056 |  | 
|  | 2057 | def : SampleRawPattern<int_SI_gather4_c_o,       IMAGE_GATHER4_C_O_V4_V4,    v4i32>; | 
|  | 2058 | def : SampleRawPattern<int_SI_gather4_c_o,       IMAGE_GATHER4_C_O_V4_V8,    v8i32>; | 
|  | 2059 | def : SampleRawPattern<int_SI_gather4_c_cl_o,    IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>; | 
|  | 2060 | def : SampleRawPattern<int_SI_gather4_c_l_o,     IMAGE_GATHER4_C_L_O_V4_V8,  v8i32>; | 
|  | 2061 | def : SampleRawPattern<int_SI_gather4_c_b_o,     IMAGE_GATHER4_C_B_O_V4_V8,  v8i32>; | 
|  | 2062 | def : SampleRawPattern<int_SI_gather4_c_b_cl_o,  IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>; | 
|  | 2063 | def : SampleRawPattern<int_SI_gather4_c_lz_o,    IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>; | 
|  | 2064 | def : SampleRawPattern<int_SI_gather4_c_lz_o,    IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>; | 
|  | 2065 |  | 
|  | 2066 | def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>; | 
|  | 2067 | def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>; | 
|  | 2068 | def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>; | 
|  | 2069 |  | 
| Marek Olsak | d8ecaee | 2014-07-11 17:11:46 +0000 | [diff] [blame] | 2070 | def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>; | 
|  | 2071 | defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">; | 
|  | 2072 | defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">; | 
|  | 2073 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2074 | /* SIsample for simple 1D texture lookup */ | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2075 | def : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2076 | (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm), | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2077 | (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2078 | >; | 
|  | 2079 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2080 | class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2081 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2082 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | c9b9031 | 2013-01-21 15:40:48 +0000 | [diff] [blame] | 2083 | >; | 
|  | 2084 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2085 | class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2086 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2087 | (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2088 | >; | 
|  | 2089 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2090 | class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2091 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2092 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 2093 | >; | 
|  | 2094 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2095 | class SampleShadowPattern<SDNode name, MIMG opcode, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2096 | ValueType vt> : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2097 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2098 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 2099 | >; | 
|  | 2100 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2101 | class SampleShadowArrayPattern<SDNode name, MIMG opcode, | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2102 | ValueType vt> : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2103 | (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2104 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler) | 
| Tom Stellard | 462516b | 2013-02-07 17:02:14 +0000 | [diff] [blame] | 2105 | >; | 
|  | 2106 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2107 | /* SIsample* for texture lookups consuming more address parameters */ | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2108 | multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l, | 
|  | 2109 | MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b, | 
|  | 2110 | MIMG sample_d, MIMG sample_c_d, ValueType addr_type> { | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2111 | def : SamplePattern <SIsample, sample, addr_type>; | 
|  | 2112 | def : SampleRectPattern <SIsample, sample, addr_type>; | 
|  | 2113 | def : SampleArrayPattern <SIsample, sample, addr_type>; | 
|  | 2114 | def : SampleShadowPattern <SIsample, sample_c, addr_type>; | 
|  | 2115 | def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>; | 
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2116 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2117 | def : SamplePattern <SIsamplel, sample_l, addr_type>; | 
|  | 2118 | def : SampleArrayPattern <SIsamplel, sample_l, addr_type>; | 
|  | 2119 | def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>; | 
|  | 2120 | def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>; | 
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2121 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2122 | def : SamplePattern <SIsampleb, sample_b, addr_type>; | 
|  | 2123 | def : SampleArrayPattern <SIsampleb, sample_b, addr_type>; | 
|  | 2124 | def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>; | 
|  | 2125 | def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>; | 
| Michel Danzer | 83f87c4 | 2013-07-10 16:36:36 +0000 | [diff] [blame] | 2126 |  | 
| Tom Stellard | 9fa1791 | 2013-08-14 23:24:45 +0000 | [diff] [blame] | 2127 | def : SamplePattern <SIsampled, sample_d, addr_type>; | 
|  | 2128 | def : SampleArrayPattern <SIsampled, sample_d, addr_type>; | 
|  | 2129 | def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>; | 
|  | 2130 | def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>; | 
| Tom Stellard | ae6c06e | 2013-02-07 17:02:13 +0000 | [diff] [blame] | 2131 | } | 
|  | 2132 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2133 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2, | 
|  | 2134 | IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2, | 
|  | 2135 | IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2, | 
|  | 2136 | IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2137 | v2i32>; | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2138 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4, | 
|  | 2139 | IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4, | 
|  | 2140 | IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4, | 
|  | 2141 | IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2142 | v4i32>; | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2143 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8, | 
|  | 2144 | IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8, | 
|  | 2145 | IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8, | 
|  | 2146 | IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2147 | v8i32>; | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2148 | defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16, | 
|  | 2149 | IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16, | 
|  | 2150 | IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16, | 
|  | 2151 | IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16, | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2152 | v16i32>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2153 |  | 
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2154 | /* int_SI_imageload for texture fetches consuming varying address parameters */ | 
|  | 2155 | class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < | 
|  | 2156 | (name addr_type:$addr, v32i8:$rsrc, imm), | 
|  | 2157 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc) | 
|  | 2158 | >; | 
|  | 2159 |  | 
|  | 2160 | class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < | 
|  | 2161 | (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY), | 
|  | 2162 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc) | 
|  | 2163 | >; | 
|  | 2164 |  | 
| Tom Stellard | 3494b7e | 2013-08-14 22:22:14 +0000 | [diff] [blame] | 2165 | class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < | 
|  | 2166 | (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA), | 
|  | 2167 | (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc) | 
|  | 2168 | >; | 
|  | 2169 |  | 
|  | 2170 | class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat < | 
|  | 2171 | (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA), | 
|  | 2172 | (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc) | 
|  | 2173 | >; | 
|  | 2174 |  | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2175 | multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> { | 
|  | 2176 | def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>; | 
|  | 2177 | def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>; | 
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2178 | } | 
|  | 2179 |  | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2180 | multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> { | 
|  | 2181 | def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>; | 
|  | 2182 | def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>; | 
|  | 2183 | } | 
|  | 2184 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2185 | defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>; | 
|  | 2186 | defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>; | 
| Tom Stellard | 16a9a20 | 2013-08-14 23:24:17 +0000 | [diff] [blame] | 2187 |  | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2188 | defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>; | 
|  | 2189 | defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>; | 
| Tom Stellard | 353b336 | 2013-05-06 23:02:12 +0000 | [diff] [blame] | 2190 |  | 
| Tom Stellard | f787ef1 | 2013-05-06 23:02:19 +0000 | [diff] [blame] | 2191 | /* Image resource information */ | 
|  | 2192 | def : Pat < | 
|  | 2193 | (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm), | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2194 | (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc) | 
| Tom Stellard | f787ef1 | 2013-05-06 23:02:19 +0000 | [diff] [blame] | 2195 | >; | 
|  | 2196 |  | 
|  | 2197 | def : Pat < | 
|  | 2198 | (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY), | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2199 | (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc) | 
| Tom Stellard | f787ef1 | 2013-05-06 23:02:19 +0000 | [diff] [blame] | 2200 | >; | 
|  | 2201 |  | 
| Tom Stellard | 3494b7e | 2013-08-14 22:22:14 +0000 | [diff] [blame] | 2202 | def : Pat < | 
|  | 2203 | (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA), | 
| Tom Stellard | 682bfbc | 2013-10-10 17:11:24 +0000 | [diff] [blame] | 2204 | (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc) | 
| Tom Stellard | 3494b7e | 2013-08-14 22:22:14 +0000 | [diff] [blame] | 2205 | >; | 
|  | 2206 |  | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2207 | /********** ============================================ **********/ | 
|  | 2208 | /********** Extraction, Insertion, Building and Casting  **********/ | 
|  | 2209 | /********** ============================================ **********/ | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2210 |  | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2211 | foreach Index = 0-2 in { | 
|  | 2212 | def Extract_Element_v2i32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2213 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2214 | >; | 
|  | 2215 | def Insert_Element_v2i32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2216 | i32, v2i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2217 | >; | 
|  | 2218 |  | 
|  | 2219 | def Extract_Element_v2f32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2220 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2221 | >; | 
|  | 2222 | def Insert_Element_v2f32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2223 | f32, v2f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2224 | >; | 
|  | 2225 | } | 
|  | 2226 |  | 
|  | 2227 | foreach Index = 0-3 in { | 
|  | 2228 | def Extract_Element_v4i32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2229 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2230 | >; | 
|  | 2231 | def Insert_Element_v4i32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2232 | i32, v4i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2233 | >; | 
|  | 2234 |  | 
|  | 2235 | def Extract_Element_v4f32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2236 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2237 | >; | 
|  | 2238 | def Insert_Element_v4f32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2239 | f32, v4f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2240 | >; | 
|  | 2241 | } | 
|  | 2242 |  | 
|  | 2243 | foreach Index = 0-7 in { | 
|  | 2244 | def Extract_Element_v8i32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2245 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2246 | >; | 
|  | 2247 | def Insert_Element_v8i32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2248 | i32, v8i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2249 | >; | 
|  | 2250 |  | 
|  | 2251 | def Extract_Element_v8f32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2252 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2253 | >; | 
|  | 2254 | def Insert_Element_v8f32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2255 | f32, v8f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2256 | >; | 
|  | 2257 | } | 
|  | 2258 |  | 
|  | 2259 | foreach Index = 0-15 in { | 
|  | 2260 | def Extract_Element_v16i32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2261 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2262 | >; | 
|  | 2263 | def Insert_Element_v16i32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2264 | i32, v16i32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2265 | >; | 
|  | 2266 |  | 
|  | 2267 | def Extract_Element_v16f32_#Index : Extract_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2268 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2269 | >; | 
|  | 2270 | def Insert_Element_v16f32_#Index : Insert_Element < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2271 | f32, v16f32, Index, !cast<SubRegIndex>(sub#Index) | 
| Christian Konig | 4a1b9c3 | 2013-03-18 11:34:10 +0000 | [diff] [blame] | 2272 | >; | 
|  | 2273 | } | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2274 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2275 | def : BitConvert <i32, f32, SReg_32>; | 
|  | 2276 | def : BitConvert <i32, f32, VReg_32>; | 
|  | 2277 |  | 
|  | 2278 | def : BitConvert <f32, i32, SReg_32>; | 
|  | 2279 | def : BitConvert <f32, i32, VReg_32>; | 
|  | 2280 |  | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 2281 | def : BitConvert <i64, f64, VReg_64>; | 
|  | 2282 |  | 
|  | 2283 | def : BitConvert <f64, i64, VReg_64>; | 
|  | 2284 |  | 
| Tom Stellard | ed2f614 | 2013-07-18 21:43:42 +0000 | [diff] [blame] | 2285 | def : BitConvert <v2f32, v2i32, VReg_64>; | 
|  | 2286 | def : BitConvert <v2i32, v2f32, VReg_64>; | 
| Tom Stellard | af77543 | 2013-10-23 00:44:32 +0000 | [diff] [blame] | 2287 | def : BitConvert <v2i32, i64, VReg_64>; | 
| Tom Stellard | 7ea3d6d | 2014-03-31 14:01:55 +0000 | [diff] [blame] | 2288 | def : BitConvert <i64, v2i32, VReg_64>; | 
| Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 2289 | def : BitConvert <v2f32, i64, VReg_64>; | 
|  | 2290 | def : BitConvert <i64, v2f32, VReg_64>; | 
| Matt Arsenault | 2acc7a4 | 2014-06-11 19:31:13 +0000 | [diff] [blame] | 2291 | def : BitConvert <v2i32, f64, VReg_64>; | 
|  | 2292 | def : BitConvert <f64, v2i32, VReg_64>; | 
| Tom Stellard | 8374720 | 2013-07-18 21:43:53 +0000 | [diff] [blame] | 2293 | def : BitConvert <v4f32, v4i32, VReg_128>; | 
|  | 2294 | def : BitConvert <v4i32, v4f32, VReg_128>; | 
|  | 2295 |  | 
| Tom Stellard | 967bf58 | 2014-02-13 23:34:15 +0000 | [diff] [blame] | 2296 | def : BitConvert <v8f32, v8i32, SReg_256>; | 
|  | 2297 | def : BitConvert <v8i32, v8f32, SReg_256>; | 
| Tom Stellard | 20ee94f | 2013-08-14 22:22:09 +0000 | [diff] [blame] | 2298 | def : BitConvert <v8i32, v32i8, SReg_256>; | 
|  | 2299 | def : BitConvert <v32i8, v8i32, SReg_256>; | 
|  | 2300 | def : BitConvert <v8i32, v32i8, VReg_256>; | 
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2301 | def : BitConvert <v8i32, v8f32, VReg_256>; | 
|  | 2302 | def : BitConvert <v8f32, v8i32, VReg_256>; | 
| Tom Stellard | 20ee94f | 2013-08-14 22:22:09 +0000 | [diff] [blame] | 2303 | def : BitConvert <v32i8, v8i32, VReg_256>; | 
|  | 2304 |  | 
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2305 | def : BitConvert <v16i32, v16f32, VReg_512>; | 
|  | 2306 | def : BitConvert <v16f32, v16i32, VReg_512>; | 
|  | 2307 |  | 
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2308 | /********** =================== **********/ | 
|  | 2309 | /********** Src & Dst modifiers **********/ | 
|  | 2310 | /********** =================== **********/ | 
|  | 2311 |  | 
| Vincent Lejeune | 79a5834 | 2014-05-10 19:18:25 +0000 | [diff] [blame] | 2312 | def FCLAMP_SI : AMDGPUShaderInst < | 
|  | 2313 | (outs VReg_32:$dst), | 
|  | 2314 | (ins VSrc_32:$src0), | 
|  | 2315 | "FCLAMP_SI $dst, $src0", | 
|  | 2316 | [] | 
|  | 2317 | > { | 
|  | 2318 | let usesCustomInserter = 1; | 
|  | 2319 | } | 
|  | 2320 |  | 
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2321 | def : Pat < | 
| Matt Arsenault | 5d47d4a | 2014-06-12 21:15:44 +0000 | [diff] [blame] | 2322 | (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)), | 
| Vincent Lejeune | 79a5834 | 2014-05-10 19:18:25 +0000 | [diff] [blame] | 2323 | (FCLAMP_SI f32:$src) | 
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2324 | >; | 
|  | 2325 |  | 
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2326 | /********** ================================ **********/ | 
|  | 2327 | /********** Floating point absolute/negative **********/ | 
|  | 2328 | /********** ================================ **********/ | 
|  | 2329 |  | 
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2330 | // Prevent expanding both fneg and fabs. | 
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2331 |  | 
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2332 | // FIXME: Should use S_OR_B32 | 
| Michel Danzer | 624b02a | 2014-02-04 07:12:38 +0000 | [diff] [blame] | 2333 | def : Pat < | 
|  | 2334 | (fneg (fabs f32:$src)), | 
|  | 2335 | (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */ | 
|  | 2336 | >; | 
|  | 2337 |  | 
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2338 | // FIXME: Should use S_OR_B32 | 
| Matt Arsenault | 13623d0 | 2014-08-15 18:42:18 +0000 | [diff] [blame] | 2339 | def : Pat < | 
|  | 2340 | (fneg (fabs f64:$src)), | 
|  | 2341 | (f64 (INSERT_SUBREG | 
|  | 2342 | (INSERT_SUBREG (f64 (IMPLICIT_DEF)), | 
|  | 2343 | (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0), | 
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2344 | (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1), | 
|  | 2345 | (V_MOV_B32_e32 0x80000000)), sub1)) // Set sign bit. | 
| Matt Arsenault | 13623d0 | 2014-08-15 18:42:18 +0000 | [diff] [blame] | 2346 | >; | 
|  | 2347 |  | 
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2348 | def : Pat < | 
|  | 2349 | (fabs f32:$src), | 
|  | 2350 | (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff)) | 
|  | 2351 | >; | 
| Vincent Lejeune | 79a5834 | 2014-05-10 19:18:25 +0000 | [diff] [blame] | 2352 |  | 
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2353 | def : Pat < | 
|  | 2354 | (fneg f32:$src), | 
|  | 2355 | (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) | 
|  | 2356 | >; | 
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2357 |  | 
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2358 | def : Pat < | 
|  | 2359 | (fabs f64:$src), | 
|  | 2360 | (f64 (INSERT_SUBREG | 
|  | 2361 | (INSERT_SUBREG (f64 (IMPLICIT_DEF)), | 
|  | 2362 | (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0), | 
|  | 2363 | (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1), | 
|  | 2364 | (V_MOV_B32_e32 0x7fffffff)), sub1)) // Set sign bit. | 
|  | 2365 | >; | 
| Vincent Lejeune | 79a5834 | 2014-05-10 19:18:25 +0000 | [diff] [blame] | 2366 |  | 
| Matt Arsenault | fabf545 | 2014-08-15 18:42:22 +0000 | [diff] [blame] | 2367 | def : Pat < | 
|  | 2368 | (fneg f64:$src), | 
|  | 2369 | (f64 (INSERT_SUBREG | 
|  | 2370 | (INSERT_SUBREG (f64 (IMPLICIT_DEF)), | 
|  | 2371 | (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0), | 
|  | 2372 | (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1), | 
|  | 2373 | (V_MOV_B32_e32 0x80000000)), sub1)) | 
|  | 2374 | >; | 
| Christian Konig | 8dbe6f6 | 2013-02-21 15:17:27 +0000 | [diff] [blame] | 2375 |  | 
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 2376 | /********** ================== **********/ | 
|  | 2377 | /********** Immediate Patterns **********/ | 
|  | 2378 | /********** ================== **********/ | 
|  | 2379 |  | 
|  | 2380 | def : Pat < | 
| Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 2381 | (SGPRImm<(i32 imm)>:$imm), | 
|  | 2382 | (S_MOV_B32 imm:$imm) | 
|  | 2383 | >; | 
|  | 2384 |  | 
|  | 2385 | def : Pat < | 
|  | 2386 | (SGPRImm<(f32 fpimm)>:$imm), | 
|  | 2387 | (S_MOV_B32 fpimm:$imm) | 
|  | 2388 | >; | 
|  | 2389 |  | 
|  | 2390 | def : Pat < | 
| Christian Konig | c756cb99 | 2013-02-16 11:28:22 +0000 | [diff] [blame] | 2391 | (i32 imm:$imm), | 
|  | 2392 | (V_MOV_B32_e32 imm:$imm) | 
|  | 2393 | >; | 
|  | 2394 |  | 
|  | 2395 | def : Pat < | 
|  | 2396 | (f32 fpimm:$imm), | 
|  | 2397 | (V_MOV_B32_e32 fpimm:$imm) | 
|  | 2398 | >; | 
|  | 2399 |  | 
|  | 2400 | def : Pat < | 
| Christian Konig | b559b07 | 2013-02-16 11:28:36 +0000 | [diff] [blame] | 2401 | (i64 InlineImm<i64>:$imm), | 
|  | 2402 | (S_MOV_B64 InlineImm<i64>:$imm) | 
|  | 2403 | >; | 
|  | 2404 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2405 | /********** ===================== **********/ | 
|  | 2406 | /********** Interpolation Paterns **********/ | 
|  | 2407 | /********** ===================== **********/ | 
|  | 2408 |  | 
|  | 2409 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2410 | (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params), | 
|  | 2411 | (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params) | 
| Michel Danzer | e9bb18b | 2013-02-14 19:03:25 +0000 | [diff] [blame] | 2412 | >; | 
|  | 2413 |  | 
|  | 2414 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2415 | (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij), | 
|  | 2416 | (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0), | 
|  | 2417 | imm:$attr_chan, imm:$attr, i32:$params), | 
|  | 2418 | (EXTRACT_SUBREG $ij, sub1), | 
|  | 2419 | imm:$attr_chan, imm:$attr, $params) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2420 | >; | 
|  | 2421 |  | 
|  | 2422 | /********** ================== **********/ | 
|  | 2423 | /********** Intrinsic Patterns **********/ | 
|  | 2424 | /********** ================== **********/ | 
|  | 2425 |  | 
|  | 2426 | /* llvm.AMDGPU.pow */ | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2427 | def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2428 |  | 
|  | 2429 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2430 | (int_AMDGPU_div f32:$src0, f32:$src1), | 
|  | 2431 | (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1)) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2432 | >; | 
|  | 2433 |  | 
|  | 2434 | def : Pat< | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 2435 | (fdiv f64:$src0, f64:$src1), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2436 | (V_MUL_F64 0 /* src0_modifiers */, $src0, | 
|  | 2437 | 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1), | 
|  | 2438 | 0 /* clamp */, 0 /* omod */) | 
| Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 2439 | >; | 
|  | 2440 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2441 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2442 | (int_AMDGPU_cube v4f32:$src), | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2443 | (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2444 | (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0), | 
|  | 2445 | 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1), | 
|  | 2446 | 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2), | 
|  | 2447 | 0 /* clamp */, 0 /* omod */), | 
|  | 2448 | sub0), | 
|  | 2449 | (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0), | 
|  | 2450 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1), | 
|  | 2451 | 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2), | 
|  | 2452 | 0 /* clamp */, 0 /* omod */), | 
|  | 2453 | sub1), | 
|  | 2454 | (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0), | 
|  | 2455 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1), | 
|  | 2456 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2), | 
|  | 2457 | 0 /* clamp */, 0 /* omod */), | 
|  | 2458 | sub2), | 
|  | 2459 | (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0), | 
|  | 2460 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1), | 
|  | 2461 | 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2), | 
|  | 2462 | 0 /* clamp */, 0 /* omod */), | 
|  | 2463 | sub3) | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2464 | >; | 
|  | 2465 |  | 
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 2466 | def : Pat < | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2467 | (i32 (sext i1:$src0)), | 
|  | 2468 | (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0) | 
| Michel Danzer | 0cc991e | 2013-02-22 11:22:58 +0000 | [diff] [blame] | 2469 | >; | 
|  | 2470 |  | 
| Tom Stellard | f16d38c | 2014-02-13 23:34:13 +0000 | [diff] [blame] | 2471 | class Ext32Pat <SDNode ext> : Pat < | 
|  | 2472 | (i32 (ext i1:$src0)), | 
| Michel Danzer | 5d26fdf | 2014-02-05 09:48:05 +0000 | [diff] [blame] | 2473 | (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0) | 
|  | 2474 | >; | 
|  | 2475 |  | 
| Tom Stellard | f16d38c | 2014-02-13 23:34:13 +0000 | [diff] [blame] | 2476 | def : Ext32Pat <zext>; | 
|  | 2477 | def : Ext32Pat <anyext>; | 
|  | 2478 |  | 
| Tom Stellard | 8d6d449 | 2014-04-22 16:33:57 +0000 | [diff] [blame] | 2479 | // Offset in an 32Bit VGPR | 
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 2480 | def : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2481 | (SIload_constant v4i32:$sbase, i32:$voff), | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2482 | (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0) | 
| Christian Konig | 7a14a47 | 2013-03-18 11:34:00 +0000 | [diff] [blame] | 2483 | >; | 
|  | 2484 |  | 
| Michel Danzer | 8caa904 | 2013-04-10 17:17:56 +0000 | [diff] [blame] | 2485 | // The multiplication scales from [0,1] to the unsigned integer range | 
|  | 2486 | def : Pat < | 
|  | 2487 | (AMDGPUurecip i32:$src0), | 
|  | 2488 | (V_CVT_U32_F32_e32 | 
|  | 2489 | (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1, | 
|  | 2490 | (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0)))) | 
|  | 2491 | >; | 
|  | 2492 |  | 
| Michel Danzer | 8d69617 | 2013-07-10 16:36:52 +0000 | [diff] [blame] | 2493 | def : Pat < | 
|  | 2494 | (int_SI_tid), | 
|  | 2495 | (V_MBCNT_HI_U32_B32_e32 0xffffffff, | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2496 | (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0)) | 
| Michel Danzer | 8d69617 | 2013-07-10 16:36:52 +0000 | [diff] [blame] | 2497 | >; | 
|  | 2498 |  | 
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2499 | //===----------------------------------------------------------------------===// | 
|  | 2500 | // VOP3 Patterns | 
|  | 2501 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2502 |  | 
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 2503 | def : IMad24Pat<V_MAD_I32_I24>; | 
|  | 2504 | def : UMad24Pat<V_MAD_U32_U24>; | 
|  | 2505 |  | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2506 | def : Pat < | 
| Matt Arsenault | 51b7e81 | 2014-09-03 23:28:57 +0000 | [diff] [blame] | 2507 | (mul i32:$src0, i32:$src1), | 
|  | 2508 | (V_MUL_LO_I32 $src0, $src1) | 
|  | 2509 | >; | 
|  | 2510 |  | 
|  | 2511 | def : Pat < | 
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2512 | (mulhu i32:$src0, i32:$src1), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2513 | (V_MUL_HI_U32 $src0, $src1) | 
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2514 | >; | 
|  | 2515 |  | 
|  | 2516 | def : Pat < | 
|  | 2517 | (mulhs i32:$src0, i32:$src1), | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2518 | (V_MUL_HI_I32 $src0, $src1) | 
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2519 | >; | 
|  | 2520 |  | 
| Matt Arsenault | 8675db1 | 2014-08-29 16:01:14 +0000 | [diff] [blame] | 2521 | def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>; | 
|  | 2522 |  | 
|  | 2523 |  | 
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 2524 | defm : BFIPatterns <V_BFI_B32, S_MOV_B32>; | 
| Tom Stellard | 0289ff4 | 2014-05-16 20:56:44 +0000 | [diff] [blame] | 2525 | def : ROTRPattern <V_ALIGNBIT_B32>; | 
|  | 2526 |  | 
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 2527 | /********** ======================= **********/ | 
|  | 2528 | /**********   Load/Store Patterns   **********/ | 
|  | 2529 | /********** ======================= **********/ | 
|  | 2530 |  | 
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2531 | class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat < | 
|  | 2532 | (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))), | 
|  | 2533 | (inst (i1 0), $ptr, (as_i16imm $offset)) | 
|  | 2534 | >; | 
| Tom Stellard | c6f4a29 | 2013-08-26 15:05:59 +0000 | [diff] [blame] | 2535 |  | 
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2536 | def : DSReadPat <DS_READ_I8,  i32, sextloadi8_local>; | 
|  | 2537 | def : DSReadPat <DS_READ_U8,  i32, az_extloadi8_local>; | 
|  | 2538 | def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>; | 
|  | 2539 | def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>; | 
|  | 2540 | def : DSReadPat <DS_READ_B32, i32, local_load>; | 
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 2541 |  | 
|  | 2542 | let AddedComplexity = 100 in { | 
|  | 2543 |  | 
|  | 2544 | def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>; | 
|  | 2545 |  | 
|  | 2546 | } // End AddedComplexity = 100 | 
|  | 2547 |  | 
|  | 2548 | def : Pat < | 
|  | 2549 | (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, | 
|  | 2550 | i8:$offset1))), | 
|  | 2551 | (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1) | 
|  | 2552 | >; | 
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 2553 |  | 
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2554 | class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat < | 
|  | 2555 | (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)), | 
|  | 2556 | (inst (i1 0), $ptr, $value, (as_i16imm $offset)) | 
|  | 2557 | >; | 
| Michel Danzer | 49812b5 | 2013-07-10 16:37:07 +0000 | [diff] [blame] | 2558 |  | 
| Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 2559 | def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>; | 
|  | 2560 | def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>; | 
|  | 2561 | def : DSWritePat <DS_WRITE_B32, i32, local_store>; | 
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 2562 |  | 
|  | 2563 | let AddedComplexity = 100 in { | 
|  | 2564 |  | 
|  | 2565 | def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>; | 
|  | 2566 | } // End AddedComplexity = 100 | 
|  | 2567 |  | 
|  | 2568 | def : Pat < | 
|  | 2569 | (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0, | 
|  | 2570 | i8:$offset1)), | 
|  | 2571 | (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0), | 
|  | 2572 | (EXTRACT_SUBREG $value, sub1), $offset0, $offset1) | 
|  | 2573 | >; | 
| Tom Stellard | f3d166a | 2013-08-26 15:05:49 +0000 | [diff] [blame] | 2574 |  | 
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2575 | class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat < | 
|  | 2576 | (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value), | 
|  | 2577 | (inst (i1 0), $ptr, $value, (as_i16imm $offset)) | 
|  | 2578 | >; | 
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 2579 |  | 
| Matt Arsenault | 9e87454 | 2014-06-11 18:08:45 +0000 | [diff] [blame] | 2580 | // Special case of DSAtomicRetPat for add / sub 1 -> inc / dec | 
| Matt Arsenault | 2c81994 | 2014-06-12 08:21:54 +0000 | [diff] [blame] | 2581 | // | 
|  | 2582 | // We need to use something for the data0, so we set a register to | 
|  | 2583 | // -1. For the non-rtn variants, the manual says it does | 
|  | 2584 | // DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max | 
|  | 2585 | // will always do the increment so I'm assuming it's the same. | 
|  | 2586 | // | 
|  | 2587 | // We also load this -1 with s_mov_b32 / s_mov_b64 even though this | 
|  | 2588 | // needs to be a VGPR. The SGPR copy pass will fix this, and it's | 
|  | 2589 | // easier since there is no v_mov_b64. | 
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2590 | class DSAtomicIncRetPat<DS inst, ValueType vt, | 
|  | 2591 | Instruction LoadImm, PatFrag frag> : Pat < | 
|  | 2592 | (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)), | 
|  | 2593 | (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset)) | 
|  | 2594 | >; | 
| Matt Arsenault | 9e87454 | 2014-06-11 18:08:45 +0000 | [diff] [blame] | 2595 |  | 
| Matt Arsenault | 9e87454 | 2014-06-11 18:08:45 +0000 | [diff] [blame] | 2596 |  | 
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2597 | class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat < | 
|  | 2598 | (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap), | 
|  | 2599 | (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset)) | 
|  | 2600 | >; | 
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2601 |  | 
|  | 2602 |  | 
|  | 2603 | // 32-bit atomics. | 
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2604 | def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32, | 
|  | 2605 | S_MOV_B32, atomic_load_add_local>; | 
|  | 2606 | def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32, | 
|  | 2607 | S_MOV_B32, atomic_load_sub_local>; | 
| Matt Arsenault | 9e87454 | 2014-06-11 18:08:45 +0000 | [diff] [blame] | 2608 |  | 
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2609 | def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>; | 
|  | 2610 | def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>; | 
|  | 2611 | def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>; | 
|  | 2612 | def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>; | 
|  | 2613 | def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>; | 
|  | 2614 | def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>; | 
|  | 2615 | def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>; | 
|  | 2616 | def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>; | 
|  | 2617 | def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>; | 
|  | 2618 | def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>; | 
| Matt Arsenault | 0e69e812 | 2014-06-11 18:08:42 +0000 | [diff] [blame] | 2619 |  | 
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2620 | def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>; | 
| Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 2621 |  | 
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2622 | // 64-bit atomics. | 
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2623 | def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64, | 
|  | 2624 | S_MOV_B64, atomic_load_add_local>; | 
|  | 2625 | def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64, | 
|  | 2626 | S_MOV_B64, atomic_load_sub_local>; | 
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2627 |  | 
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2628 | def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>; | 
|  | 2629 | def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>; | 
|  | 2630 | def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>; | 
|  | 2631 | def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>; | 
|  | 2632 | def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>; | 
|  | 2633 | def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>; | 
|  | 2634 | def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>; | 
|  | 2635 | def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>; | 
|  | 2636 | def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>; | 
|  | 2637 | def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>; | 
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2638 |  | 
| Matt Arsenault | 8ae5961 | 2014-09-05 16:24:58 +0000 | [diff] [blame] | 2639 | def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>; | 
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 2640 |  | 
| Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 2641 |  | 
| Tom Stellard | 556d9aa | 2013-06-03 17:39:37 +0000 | [diff] [blame] | 2642 | //===----------------------------------------------------------------------===// | 
|  | 2643 | // MUBUF Patterns | 
|  | 2644 | //===----------------------------------------------------------------------===// | 
|  | 2645 |  | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 2646 | multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt, | 
| Tom Stellard | 7c1838d | 2014-07-02 20:53:56 +0000 | [diff] [blame] | 2647 | PatFrag constant_ld> { | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 2648 | def : Pat < | 
|  | 2649 | (vt (constant_ld (add i64:$ptr, i64:$offset))), | 
|  | 2650 | (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0) | 
|  | 2651 | >; | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2652 |  | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 2653 | } | 
|  | 2654 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2655 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>; | 
|  | 2656 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>; | 
|  | 2657 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>; | 
|  | 2658 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>; | 
|  | 2659 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>; | 
|  | 2660 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>; | 
|  | 2661 | defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>; | 
|  | 2662 |  | 
|  | 2663 | class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat < | 
|  | 2664 | (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr, | 
|  | 2665 | i32:$soffset, u16imm:$offset))), | 
|  | 2666 | (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0) | 
|  | 2667 | >; | 
|  | 2668 |  | 
|  | 2669 | def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>; | 
|  | 2670 | def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>; | 
|  | 2671 | def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>; | 
|  | 2672 | def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>; | 
|  | 2673 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>; | 
|  | 2674 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>; | 
|  | 2675 | def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>; | 
| Tom Stellard | 07a10a3 | 2013-06-03 17:39:43 +0000 | [diff] [blame] | 2676 |  | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2677 | // BUFFER_LOAD_DWORD*, addr64=0 | 
|  | 2678 | multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen, | 
|  | 2679 | MUBUF bothen> { | 
|  | 2680 |  | 
|  | 2681 | def : Pat < | 
| Tom Stellard | 8e44d94 | 2014-07-21 15:44:55 +0000 | [diff] [blame] | 2682 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset, | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2683 | imm:$offset, 0, 0, imm:$glc, imm:$slc, | 
|  | 2684 | imm:$tfe)), | 
| Tom Stellard | 8e44d94 | 2014-07-21 15:44:55 +0000 | [diff] [blame] | 2685 | (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc), | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2686 | (as_i1imm $slc), (as_i1imm $tfe)) | 
|  | 2687 | >; | 
|  | 2688 |  | 
|  | 2689 | def : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2690 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2691 | imm:$offset, 1, 0, imm:$glc, imm:$slc, | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2692 | imm:$tfe)), | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2693 | (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc), | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2694 | (as_i1imm $tfe)) | 
|  | 2695 | >; | 
|  | 2696 |  | 
|  | 2697 | def : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2698 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset, | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2699 | imm:$offset, 0, 1, imm:$glc, imm:$slc, | 
|  | 2700 | imm:$tfe)), | 
|  | 2701 | (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc), | 
|  | 2702 | (as_i1imm $slc), (as_i1imm $tfe)) | 
|  | 2703 | >; | 
|  | 2704 |  | 
|  | 2705 | def : Pat < | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2706 | (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset, | 
| Michel Danzer | 1373622 | 2014-01-27 07:20:51 +0000 | [diff] [blame] | 2707 | imm, 1, 1, imm:$glc, imm:$slc, | 
|  | 2708 | imm:$tfe)), | 
|  | 2709 | (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc), | 
|  | 2710 | (as_i1imm $tfe)) | 
|  | 2711 | >; | 
|  | 2712 | } | 
|  | 2713 |  | 
|  | 2714 | defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN, | 
|  | 2715 | BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>; | 
|  | 2716 | defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN, | 
|  | 2717 | BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>; | 
|  | 2718 | defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN, | 
|  | 2719 | BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>; | 
|  | 2720 |  | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2721 | class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat < | 
| Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2722 | (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset, | 
|  | 2723 | u16imm:$offset)), | 
|  | 2724 | (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0) | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2725 | >; | 
|  | 2726 |  | 
| Tom Stellard | ddea486 | 2014-08-11 22:18:14 +0000 | [diff] [blame] | 2727 | def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>; | 
|  | 2728 | def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>; | 
|  | 2729 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>; | 
|  | 2730 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>; | 
|  | 2731 | def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>; | 
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 2732 |  | 
|  | 2733 | /* | 
|  | 2734 | class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat < | 
|  | 2735 | (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)), | 
|  | 2736 | (Instr $value, $srsrc, $vaddr, $offset) | 
|  | 2737 | >; | 
|  | 2738 |  | 
|  | 2739 | def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>; | 
|  | 2740 | def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>; | 
|  | 2741 | def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>; | 
|  | 2742 | def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>; | 
|  | 2743 | def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>; | 
|  | 2744 |  | 
|  | 2745 | */ | 
|  | 2746 |  | 
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 2747 | //===----------------------------------------------------------------------===// | 
|  | 2748 | // MTBUF Patterns | 
|  | 2749 | //===----------------------------------------------------------------------===// | 
|  | 2750 |  | 
|  | 2751 | // TBUFFER_STORE_FORMAT_*, addr64=0 | 
|  | 2752 | class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat< | 
| Tom Stellard | 868fd92 | 2014-04-17 21:00:11 +0000 | [diff] [blame] | 2753 | (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr, | 
| Tom Stellard | afcf12f | 2013-09-12 02:55:14 +0000 | [diff] [blame] | 2754 | i32:$soffset, imm:$inst_offset, imm:$dfmt, | 
|  | 2755 | imm:$nfmt, imm:$offen, imm:$idxen, | 
|  | 2756 | imm:$glc, imm:$slc, imm:$tfe), | 
|  | 2757 | (opcode | 
|  | 2758 | $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen), | 
|  | 2759 | (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc, | 
|  | 2760 | (as_i1imm $slc), (as_i1imm $tfe), $soffset) | 
|  | 2761 | >; | 
|  | 2762 |  | 
|  | 2763 | def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>; | 
|  | 2764 | def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>; | 
|  | 2765 | def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>; | 
|  | 2766 | def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>; | 
|  | 2767 |  | 
| Matt Arsenault | 8454382 | 2014-06-11 18:11:34 +0000 | [diff] [blame] | 2768 | let SubtargetPredicate = isCI in { | 
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 2769 |  | 
|  | 2770 | // Sea island new arithmetic instructinos | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2771 | defm V_TRUNC_F64 : VOP1Inst <0x00000017, "V_TRUNC_F64", | 
|  | 2772 | VOP_F64_F64, ftrunc | 
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 2773 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2774 | defm V_CEIL_F64 : VOP1Inst <0x00000018, "V_CEIL_F64", | 
|  | 2775 | VOP_F64_F64, fceil | 
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 2776 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2777 | defm V_FLOOR_F64 : VOP1Inst <0x0000001A, "V_FLOOR_F64", | 
|  | 2778 | VOP_F64_F64, ffloor | 
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 2779 | >; | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2780 | defm V_RNDNE_F64 : VOP1Inst <0x00000019, "V_RNDNE_F64", | 
|  | 2781 | VOP_F64_F64, frint | 
| Matt Arsenault | a90d22f | 2014-04-17 17:06:37 +0000 | [diff] [blame] | 2782 | >; | 
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 2783 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2784 | defm V_QSAD_PK_U16_U8 : VOP3Inst <0x00000173, "V_QSAD_PK_U16_U8", | 
|  | 2785 | VOP_I32_I32_I32 | 
|  | 2786 | >; | 
|  | 2787 | defm V_MQSAD_U16_U8 : VOP3Inst <0x000000172, "V_MQSAD_U16_U8", | 
|  | 2788 | VOP_I32_I32_I32 | 
|  | 2789 | >; | 
|  | 2790 | defm V_MQSAD_U32_U8 : VOP3Inst <0x00000175, "V_MQSAD_U32_U8", | 
|  | 2791 | VOP_I32_I32_I32 | 
|  | 2792 | >; | 
|  | 2793 | defm V_MAD_U64_U32 : VOP3Inst <0x00000176, "V_MAD_U64_U32", | 
|  | 2794 | VOP_I64_I32_I32_I64 | 
|  | 2795 | >; | 
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 2796 |  | 
|  | 2797 | // XXX - Does this set VCC? | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 2798 | defm V_MAD_I64_I32 : VOP3Inst <0x00000177, "V_MAD_I64_I32", | 
|  | 2799 | VOP_I64_I32_I32_I64 | 
|  | 2800 | >; | 
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 2801 |  | 
|  | 2802 | // Remaining instructions: | 
|  | 2803 | // FLAT_* | 
|  | 2804 | // S_CBRANCH_CDBGUSER | 
|  | 2805 | // S_CBRANCH_CDBGSYS | 
|  | 2806 | // S_CBRANCH_CDBGSYS_OR_USER | 
|  | 2807 | // S_CBRANCH_CDBGSYS_AND_USER | 
|  | 2808 | // S_DCACHE_INV_VOL | 
|  | 2809 | // V_EXP_LEGACY_F32 | 
|  | 2810 | // V_LOG_LEGACY_F32 | 
|  | 2811 | // DS_NOP | 
|  | 2812 | // DS_GWS_SEMA_RELEASE_ALL | 
|  | 2813 | // DS_WRAP_RTN_B32 | 
|  | 2814 | // DS_CNDXCHG32_RTN_B64 | 
|  | 2815 | // DS_WRITE_B96 | 
|  | 2816 | // DS_WRITE_B128 | 
|  | 2817 | // DS_CONDXCHG32_RTN_B128 | 
|  | 2818 | // DS_READ_B96 | 
|  | 2819 | // DS_READ_B128 | 
|  | 2820 | // BUFFER_LOAD_DWORDX3 | 
|  | 2821 | // BUFFER_STORE_DWORDX3 | 
|  | 2822 |  | 
| Matt Arsenault | 8454382 | 2014-06-11 18:11:34 +0000 | [diff] [blame] | 2823 | } // End iSCI | 
| Matt Arsenault | 41e2f2b | 2014-02-24 21:01:28 +0000 | [diff] [blame] | 2824 |  | 
|  | 2825 |  | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2826 | /********** ====================== **********/ | 
|  | 2827 | /**********   Indirect adressing   **********/ | 
|  | 2828 | /********** ====================== **********/ | 
|  | 2829 |  | 
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2830 | multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> { | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2831 |  | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2832 | // 1. Extract with offset | 
|  | 2833 | def : Pat< | 
| Tom Stellard | 28d06de | 2013-08-05 22:22:07 +0000 | [diff] [blame] | 2834 | (vector_extract vt:$vec, (add i32:$idx, imm:$off)), | 
| Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 2835 | (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off)) | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2836 | >; | 
|  | 2837 |  | 
|  | 2838 | // 2. Extract without offset | 
|  | 2839 | def : Pat< | 
| Tom Stellard | 28d06de | 2013-08-05 22:22:07 +0000 | [diff] [blame] | 2840 | (vector_extract vt:$vec, i32:$idx), | 
| Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 2841 | (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0)) | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2842 | >; | 
|  | 2843 |  | 
|  | 2844 | // 3. Insert with offset | 
|  | 2845 | def : Pat< | 
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2846 | (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2847 | (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val) | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2848 | >; | 
|  | 2849 |  | 
|  | 2850 | // 4. Insert without offset | 
|  | 2851 | def : Pat< | 
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2852 | (vector_insert vt:$vec, eltvt:$val, i32:$idx), | 
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 2853 | (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val) | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2854 | >; | 
|  | 2855 | } | 
|  | 2856 |  | 
| Matt Arsenault | f5958dd | 2014-02-02 00:05:35 +0000 | [diff] [blame] | 2857 | defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>; | 
|  | 2858 | defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>; | 
|  | 2859 | defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>; | 
|  | 2860 | defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>; | 
|  | 2861 |  | 
|  | 2862 | defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>; | 
|  | 2863 | defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>; | 
|  | 2864 | defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>; | 
|  | 2865 | defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>; | 
| Christian Konig | 2989ffc | 2013-03-18 11:34:16 +0000 | [diff] [blame] | 2866 |  | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2867 | //===----------------------------------------------------------------------===// | 
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 2868 | // Conversion Patterns | 
|  | 2869 | //===----------------------------------------------------------------------===// | 
|  | 2870 |  | 
|  | 2871 | def : Pat<(i32 (sext_inreg i32:$src, i1)), | 
|  | 2872 | (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16 | 
|  | 2873 |  | 
|  | 2874 | // TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it | 
|  | 2875 | // might not be worth the effort, and will need to expand to shifts when | 
|  | 2876 | // fixing SGPR copies. | 
|  | 2877 |  | 
|  | 2878 | // Handle sext_inreg in i64 | 
|  | 2879 | def : Pat < | 
|  | 2880 | (i64 (sext_inreg i64:$src, i1)), | 
|  | 2881 | (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 2882 | (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16 | 
|  | 2883 | (S_MOV_B32 -1), sub1) | 
|  | 2884 | >; | 
|  | 2885 |  | 
|  | 2886 | def : Pat < | 
|  | 2887 | (i64 (sext_inreg i64:$src, i8)), | 
|  | 2888 | (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 2889 | (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0), | 
|  | 2890 | (S_MOV_B32 -1), sub1) | 
|  | 2891 | >; | 
|  | 2892 |  | 
|  | 2893 | def : Pat < | 
|  | 2894 | (i64 (sext_inreg i64:$src, i16)), | 
|  | 2895 | (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 2896 | (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0), | 
|  | 2897 | (S_MOV_B32 -1), sub1) | 
|  | 2898 | >; | 
|  | 2899 |  | 
| Matt Arsenault | b2cbf79 | 2014-06-10 18:54:59 +0000 | [diff] [blame] | 2900 | class ZExt_i64_i32_Pat <SDNode ext> : Pat < | 
|  | 2901 | (i64 (ext i32:$src)), | 
|  | 2902 | (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0), | 
|  | 2903 | (S_MOV_B32 0), sub1) | 
|  | 2904 | >; | 
|  | 2905 |  | 
|  | 2906 | class ZExt_i64_i1_Pat <SDNode ext> : Pat < | 
|  | 2907 | (i64 (ext i1:$src)), | 
|  | 2908 | (INSERT_SUBREG | 
|  | 2909 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), | 
|  | 2910 | (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0), | 
|  | 2911 | (S_MOV_B32 0), sub1) | 
|  | 2912 | >; | 
|  | 2913 |  | 
|  | 2914 |  | 
|  | 2915 | def : ZExt_i64_i32_Pat<zext>; | 
|  | 2916 | def : ZExt_i64_i32_Pat<anyext>; | 
|  | 2917 | def : ZExt_i64_i1_Pat<zext>; | 
|  | 2918 | def : ZExt_i64_i1_Pat<anyext>; | 
|  | 2919 |  | 
|  | 2920 | def : Pat < | 
|  | 2921 | (i64 (sext i32:$src)), | 
|  | 2922 | (INSERT_SUBREG | 
|  | 2923 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0), | 
|  | 2924 | (S_ASHR_I32 $src, 31), sub1) | 
|  | 2925 | >; | 
|  | 2926 |  | 
|  | 2927 | def : Pat < | 
|  | 2928 | (i64 (sext i1:$src)), | 
|  | 2929 | (INSERT_SUBREG | 
|  | 2930 | (INSERT_SUBREG | 
|  | 2931 | (i64 (IMPLICIT_DEF)), | 
|  | 2932 | (V_CNDMASK_B32_e64 0, -1, $src), sub0), | 
|  | 2933 | (V_CNDMASK_B32_e64 0, -1, $src), sub1) | 
|  | 2934 | >; | 
|  | 2935 |  | 
| Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 2936 | def : Pat < | 
|  | 2937 | (f32 (sint_to_fp i1:$src)), | 
|  | 2938 | (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src) | 
|  | 2939 | >; | 
|  | 2940 |  | 
|  | 2941 | def : Pat < | 
|  | 2942 | (f32 (uint_to_fp i1:$src)), | 
|  | 2943 | (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src) | 
|  | 2944 | >; | 
|  | 2945 |  | 
|  | 2946 | def : Pat < | 
|  | 2947 | (f64 (sint_to_fp i1:$src)), | 
|  | 2948 | (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)) | 
|  | 2949 | >; | 
|  | 2950 |  | 
|  | 2951 | def : Pat < | 
|  | 2952 | (f64 (uint_to_fp i1:$src)), | 
|  | 2953 | (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)) | 
|  | 2954 | >; | 
|  | 2955 |  | 
| Matt Arsenault | 5dbd5db | 2014-04-22 03:49:30 +0000 | [diff] [blame] | 2956 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | fb96169 | 2013-10-23 00:44:19 +0000 | [diff] [blame] | 2957 | // Miscellaneous Patterns | 
|  | 2958 | //===----------------------------------------------------------------------===// | 
|  | 2959 |  | 
|  | 2960 | def : Pat < | 
| Tom Stellard | 81d871d | 2013-11-13 23:36:50 +0000 | [diff] [blame] | 2961 | (i32 (trunc i64:$a)), | 
|  | 2962 | (EXTRACT_SUBREG $a, sub0) | 
|  | 2963 | >; | 
|  | 2964 |  | 
| Michel Danzer | bf1a641 | 2014-01-28 03:01:16 +0000 | [diff] [blame] | 2965 | def : Pat < | 
|  | 2966 | (i1 (trunc i32:$a)), | 
|  | 2967 | (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1) | 
|  | 2968 | >; | 
|  | 2969 |  | 
| Tom Stellard | fb96169 | 2013-10-23 00:44:19 +0000 | [diff] [blame] | 2970 | //============================================================================// | 
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 2971 | // Miscellaneous Optimization Patterns | 
|  | 2972 | //============================================================================// | 
|  | 2973 |  | 
|  | 2974 | def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>; | 
|  | 2975 |  | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2976 | } // End isSI predicate |