blob: 8d7d48bd61aafb18e979b56a9a5e91796472d616 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
David Greene03264ef2010-07-12 23:41:28 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
David Greene03264ef2010-07-12 23:41:28 +000041
42def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
43def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000044
45// Commutative and Associative FMIN and FMAX.
46def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
47 [SDNPCommutative, SDNPAssociative]>;
48def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50
David Greene03264ef2010-07-12 23:41:28 +000051def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
52 [SDNPCommutative, SDNPAssociative]>;
53def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000057def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
60def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Asaf Badouheaf2da12015-09-21 10:23:53 +000061def X86frsqrt14s: SDNode<"X86ISD::FRSQRT", SDTFPBinOp>;
62def X86frcp14s : SDNode<"X86ISD::FRCP", SDTFPBinOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000063def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000064def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
65def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000066def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
67def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000068def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
69def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000070def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
71//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000072def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
73 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
74 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000075def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
76 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
77 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000078def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Toppera3ac7382015-11-26 07:58:20 +000079 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i8>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000080 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000081def X86psadbw : SDNode<"X86ISD::PSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000082 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
83 SDTCVecEltisVT<1, i8>,
84 SDTCisSameSizeAs<0,1>,
Cong Houdb6220f2015-11-24 19:51:26 +000085 SDTCisSameAs<1,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000086def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000087 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
88 SDTCVecEltisVT<1, i8>,
89 SDTCisSameSizeAs<0,1>,
Igor Bregerf3ded812015-08-31 13:09:30 +000090 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000091def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000092 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000093 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000094def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000095 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000096 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000097def X86pextrb : SDNode<"X86ISD::PEXTRB",
Craig Toppera3ac7382015-11-26 07:58:20 +000098 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v16i8>,
99 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000100def X86pextrw : SDNode<"X86ISD::PEXTRW",
Craig Toppera3ac7382015-11-26 07:58:20 +0000101 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v8i16>,
102 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000103def X86pinsrb : SDNode<"X86ISD::PINSRB",
104 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
105 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
106def X86pinsrw : SDNode<"X86ISD::PINSRW",
107 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
108 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000109def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000110 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000111 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000112def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
113 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000114
David Greene03264ef2010-07-12 23:41:28 +0000115def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000116 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000117
Michael Liao1be96bb2012-10-23 17:34:00 +0000118def X86vzext : SDNode<"X86ISD::VZEXT",
119 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000120 SDTCisInt<0>, SDTCisInt<1>,
121 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000122
123def X86vsext : SDNode<"X86ISD::VSEXT",
124 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000125 SDTCisInt<0>, SDTCisInt<1>,
126 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000127
Igor Breger074a64e2015-07-24 17:24:15 +0000128def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
129 SDTCisInt<0>, SDTCisInt<1>,
130 SDTCisOpSmallerThanOp<0, 1>]>;
131
132def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
133def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
134def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
135
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000136def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000137 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000139def X86vfpext : SDNode<"X86ISD::VFPEXT",
140 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000141 SDTCisFP<0>, SDTCisFP<1>,
142 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000143def X86vfpround: SDNode<"X86ISD::VFPROUND",
144 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000145 SDTCisFP<0>, SDTCisFP<1>,
146 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000147
Asaf Badouh2744d212015-09-20 14:31:19 +0000148def X86fround: SDNode<"X86ISD::VFPROUND",
149 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
150 SDTCVecEltisVT<0, f32>,
151 SDTCVecEltisVT<1, f64>,
152 SDTCVecEltisVT<2, f64>,
153 SDTCisOpSmallerThanOp<0, 1>]>>;
154def X86froundRnd: SDNode<"X86ISD::VFPROUND",
155 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
156 SDTCVecEltisVT<0, f32>,
157 SDTCVecEltisVT<1, f64>,
158 SDTCVecEltisVT<2, f64>,
159 SDTCisOpSmallerThanOp<0, 1>,
160 SDTCisInt<3>]>>;
161
162def X86fpext : SDNode<"X86ISD::VFPEXT",
163 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
164 SDTCVecEltisVT<0, f64>,
165 SDTCVecEltisVT<1, f32>,
166 SDTCVecEltisVT<2, f32>,
167 SDTCisOpSmallerThanOp<1, 0>]>>;
168
169def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
170 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
171 SDTCVecEltisVT<0, f64>,
172 SDTCVecEltisVT<1, f32>,
173 SDTCVecEltisVT<2, f32>,
174 SDTCisOpSmallerThanOp<1, 0>,
175 SDTCisInt<3>]>>;
176
Craig Topper09462642012-01-22 19:15:14 +0000177def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
178def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000179def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000180def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
181def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000182
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000183def X86IntCmpMask : SDTypeProfile<1, 2,
184 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
185def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
186def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
187
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000188def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000189 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
190 SDTCisVec<1>, SDTCisSameAs<2, 1>,
191 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
192def X86CmpMaskCCRound :
193 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
194 SDTCisVec<1>, SDTCisSameAs<2, 1>,
195 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
196 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000197def X86CmpMaskCCScalar :
198 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
199
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000200def X86CmpMaskCCScalarRound :
201 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
202 SDTCisInt<4>]>;
203
204def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
205def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
206def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
207def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
208def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000209
Craig Topper09462642012-01-22 19:15:14 +0000210def X86vshl : SDNode<"X86ISD::VSHL",
211 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
212 SDTCisVec<2>]>>;
213def X86vsrl : SDNode<"X86ISD::VSRL",
214 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
215 SDTCisVec<2>]>>;
216def X86vsra : SDNode<"X86ISD::VSRA",
217 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
218 SDTCisVec<2>]>>;
219
220def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
221def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
222def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
223
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000224def X86vprot : SDNode<"X86ISD::VPROT",
225 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000226 SDTCisSameAs<0,2>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000227def X86vproti : SDNode<"X86ISD::VPROTI",
228 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000229 SDTCisVT<2, i8>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000230
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000231def X86vpshl : SDNode<"X86ISD::VPSHL",
232 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000233 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000234def X86vpsha : SDNode<"X86ISD::VPSHA",
235 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000236 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000237
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000238def X86vpcom : SDNode<"X86ISD::VPCOM",
239 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000240 SDTCisSameAs<0,2>,
241 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000242def X86vpcomu : SDNode<"X86ISD::VPCOMU",
243 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000244 SDTCisSameAs<0,2>,
245 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000246
David Greene03264ef2010-07-12 23:41:28 +0000247def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000248 SDTCisVec<1>,
249 SDTCisSameAs<2, 1>]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000250def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000251def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000252def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
253def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000254def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000255def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000256def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000257def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000258def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000259def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000260def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000261 SDTCisVec<1>, SDTCisSameAs<2, 1>,
262 SDTCVecEltisVT<0, i1>,
263 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000264def X86testnm : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000265 SDTCisVec<1>, SDTCisSameAs<2, 1>,
266 SDTCVecEltisVT<0, i1>,
267 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000268def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000269
Craig Topper1d471e32012-02-05 03:14:49 +0000270def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000271 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
272 SDTCVecEltisVT<1, i32>,
273 SDTCisSameSizeAs<0,1>,
274 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000275def X86pmuldq : SDNode<"X86ISD::PMULDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000276 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
277 SDTCVecEltisVT<1, i32>,
278 SDTCisSameSizeAs<0,1>,
279 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000280
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000281def X86extrqi : SDNode<"X86ISD::EXTRQI",
282 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
283 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
284def X86insertqi : SDNode<"X86ISD::INSERTQI",
285 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
286 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
287 SDTCisVT<4, i8>]>>;
288
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000289// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
290// translated into one of the target nodes below during lowering.
291// Note: this is a work in progress...
292def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
293def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
294 SDTCisSameAs<0,2>]>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000295def SDTShuff3Op : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
296 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000297
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000298def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000299 SDTCisSameSizeAs<0,2>,
300 SDTCisSameNumEltsAs<0,2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000301def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000302 SDTCisSameAs<0,1>, SDTCisVT<2, i8>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000303def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000304 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000305def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
306 SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000307def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
308 SDTCisInt<2>, SDTCisInt<3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000309
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000310def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000311def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
312 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000313
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000314def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000315 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000316
Igor Bregerb4bb1902015-10-15 12:33:24 +0000317def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
318 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000319 SDTCisVT<4, i8>]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000320
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000321def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
322 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
323
Asaf Badouh402ebb32015-06-03 13:41:48 +0000324def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
325 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
326
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000327def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
328 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000329def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
330 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000331def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000332 SDTCisVec<0>, SDTCisVT<2, i32>]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000333def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000334 SDTCisVec<0>, SDTCisVT<3, i32>]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000335def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000336 SDTCisVec<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000337
Craig Topper8fb09f02013-01-28 06:48:25 +0000338def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000339def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000340
341def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
342def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000343
344def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
345def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
346def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
347
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000348def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
349def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000350
351def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
352def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
353def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
354
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000355def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
356def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
357
358def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000359def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000360def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000361
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000362def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
363def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000364
Craig Toppera3ac7382015-11-26 07:58:20 +0000365def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
366 SDTCisSameSizeAs<0,1>,
367 SDTCisSameAs<1,2>]>;
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000368def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
369def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
370
Craig Topper8d4ba192011-12-06 08:21:25 +0000371def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
372def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000373
Igor Bregerf7fd5472015-07-21 07:11:28 +0000374def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
375def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
376
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000377def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000378def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
Craig Topperecae4762015-11-29 22:53:22 +0000379def X86VPermv : SDNode<"X86ISD::VPERMV",
380 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisInt<1>,
381 SDTCisSameNumEltsAs<0,1>,
382 SDTCisSameSizeAs<0,1>,
383 SDTCisSameAs<0,2>]>>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000384def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Craig Topper05858f52015-11-26 20:02:01 +0000385def X86VPermt2 : SDNode<"X86ISD::VPERMV3",
386 SDTypeProfile<1, 3, [SDTCisVec<0>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000387 SDTCisSameAs<0,1>, SDTCisInt<2>,
388 SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000389 SDTCisSameSizeAs<0,2>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000390 SDTCisSameAs<0,3>]>, []>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000391
392def X86VPermi2X : SDNode<"X86ISD::VPERMIV3", SDTShuff3Op>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000393def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000394
Craig Topper0a672ea2011-11-30 07:47:51 +0000395def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000396
Igor Breger1e58e8a2015-09-02 11:18:55 +0000397def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPBinOpImmRound>;
398def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
399def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
400def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
401def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Craig Topper9d1deb42015-11-26 18:31:19 +0000402def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
Asaf Badouh572bbce2015-09-20 08:46:07 +0000403 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
Craig Topper00096562015-11-26 19:41:34 +0000404 SDTCisVec<1>, SDTCisFP<1>,
405 SDTCisSameNumEltsAs<0,1>,
406 SDTCisVT<2, i32>]>, []>;
407def X86Vfpclasss : SDNode<"X86ISD::VFPCLASSS",
408 SDTypeProfile<1, 2, [SDTCisVT<0, i1>,
409 SDTCisFP<1>, SDTCisVT<2, i32>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000410
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000411def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
412 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
413 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000414// SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
415def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
Craig Topper9d1deb42015-11-26 18:31:19 +0000416 SDTypeProfile<1, 1, [SDTCisVec<0>,
417 SDTCisSameAs<0,1>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000418
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000419def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000420def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000421def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
Craig Topper9d1deb42015-11-26 18:31:19 +0000422 [SDTCisSameAs<0, 1>, SDTCisEltOfVec<2, 1>,
423 SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000424def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
Craig Topper9d1deb42015-11-26 18:31:19 +0000425 [SDTCisEltOfVec<0, 1>, SDTCisVec<1>,
426 SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000427
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000428def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000429
430def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
431
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000432def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
433def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
434def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
435def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000436def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
437def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
438def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
439def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
440def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", STDFp2SrcRm>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000441def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
442def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000443
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000444def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
445def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
446def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
447def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000448def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
449def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000450
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000451def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
452def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
453def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
454def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
455def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
456def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
457
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000458def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", STDFp1SrcRm>;
459def X86rcp28 : SDNode<"X86ISD::RCP28", STDFp1SrcRm>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000460def X86exp2 : SDNode<"X86ISD::EXP2", STDFp1SrcRm>;
461
Igor Breger1e58e8a2015-09-02 11:18:55 +0000462def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", STDFp2SrcRm>;
463def X86rcp28s : SDNode<"X86ISD::RCP28", STDFp2SrcRm>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000464def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000465def X86Reduces : SDNode<"X86ISD::VREDUCE", STDFp3SrcRm>;
466def X86GetMants : SDNode<"X86ISD::VGETMANT", STDFp3SrcRm>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000467
Craig Topperab47fe42012-08-06 06:22:36 +0000468def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
469 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
470 SDTCisVT<4, i8>]>;
471def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
472 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
473 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
474 SDTCisVT<6, i8>]>;
475
476def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
477def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
478
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000479def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
480 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
481def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
482 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000483
Igor Bregerabe4a792015-06-14 12:44:55 +0000484def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000485 SDTCisSameAs<0,1>, SDTCisInt<2>,
486 SDTCisVT<3, i32>]>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000487
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000488def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
489 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
490def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
491 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
492
493def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
494 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000495def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>,
496 SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000497def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
498 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000499def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
500 SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000501def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
502 SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
503 SDTCisInt<2>]>;
504def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
505 SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
506 SDTCisInt<2>]>;
507
508def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
509 SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
510 SDTCisInt<2>]>;
511def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
512 SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
513 SDTCisInt<2>]>;
514
515// Scalar
516def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
517def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
518
Asaf Badouh2744d212015-09-20 14:31:19 +0000519def X86cvttss2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
520def X86cvttss2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
521def X86cvttsd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSDoubleToIntRnd>;
522def X86cvttsd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSDoubleToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000523// Vector with rounding mode
524
525// cvtt fp-to-int staff
526def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToIntRound>;
527def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToIntRound>;
528def X86VFpToSlongRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToLongRound>;
529def X86VFpToUlongRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToLongRound>;
530
531def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
532def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
533def X86VSlongToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVlongToFPRound>;
534def X86VUlongToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVlongToFPRound>;
535
536// cvt fp-to-int staff
537def X86cvtps2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
538def X86cvtps2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
539def X86cvtpd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToIntRnd>;
540def X86cvtpd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToIntRnd>;
541
542// Vector without rounding mode
543def X86cvtps2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
544def X86cvtps2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
545def X86cvtpd2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToInt>;
546def X86cvtpd2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToInt>;
547
Asaf Badouh7c522452015-10-22 14:01:16 +0000548def X86cvtph2ps : SDNode<"ISD::FP16_TO_FP",
549 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
550 SDTCVecEltisVT<0, f32>,
551 SDTCVecEltisVT<1, i16>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000552 SDTCisFP<0>,
553 SDTCisVT<2, i32>]> >;
Asaf Badouh7c522452015-10-22 14:01:16 +0000554
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000555def X86cvtps2ph : SDNode<"ISD::FP_TO_FP16",
556 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
557 SDTCVecEltisVT<0, i16>,
558 SDTCVecEltisVT<1, f32>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000559 SDTCisFP<1>, SDTCisVT<2, i32>,
560 SDTCisVT<3, i32>]> >;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000561def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
562 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
563 SDTCisFP<0>, SDTCisFP<1>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000564 SDTCVecEltisVT<0, f64>,
565 SDTCVecEltisVT<1, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000566 SDTCisOpSmallerThanOp<1, 0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000567 SDTCisVT<2, i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000568def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
569 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
570 SDTCisFP<0>, SDTCisFP<1>,
571 SDTCVecEltisVT<0, f32>,
572 SDTCVecEltisVT<1, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000573 SDTCisOpSmallerThanOp<0, 1>,
574 SDTCisVT<2, i32>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000575
David Greene03264ef2010-07-12 23:41:28 +0000576//===----------------------------------------------------------------------===//
577// SSE Complex Patterns
578//===----------------------------------------------------------------------===//
579
580// These are 'extloads' from a scalar to the low element of a vector, zeroing
581// the top elements. These are used for the SSE 'ss' and 'sd' instruction
582// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000583def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000584 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
585 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000586def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000587 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
588 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000589
590def ssmem : Operand<v4f32> {
591 let PrintMethod = "printf32mem";
592 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000593 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000594 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000595}
596def sdmem : Operand<v2f64> {
597 let PrintMethod = "printf64mem";
598 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000599 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000600 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000601}
602
603//===----------------------------------------------------------------------===//
604// SSE pattern fragments
605//===----------------------------------------------------------------------===//
606
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000607// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000608// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000609def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
610def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000611def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
612
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000613// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000614// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000615def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
616def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000617def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
618
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000619// 512-bit load pattern fragments
620def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
621def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000622def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
623def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000624def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000625def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
626
627// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000628def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
629def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000630def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000631
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000632// These are needed to match a scalar load that is used in a vector-only
633// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
634// The memory operand is required to be a 128-bit load, so it must be converted
635// from a vector to a scalar.
636def loadf32_128 : PatFrag<(ops node:$ptr),
637 (f32 (vector_extract (loadv4f32 node:$ptr), (iPTR 0)))>;
638def loadf64_128 : PatFrag<(ops node:$ptr),
639 (f64 (vector_extract (loadv2f64 node:$ptr), (iPTR 0)))>;
640
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000641// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000642def alignedstore : PatFrag<(ops node:$val, node:$ptr),
643 (store node:$val, node:$ptr), [{
644 return cast<StoreSDNode>(N)->getAlignment() >= 16;
645}]>;
646
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000647// Like 'store', but always requires 256-bit vector alignment.
648def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
649 (store node:$val, node:$ptr), [{
650 return cast<StoreSDNode>(N)->getAlignment() >= 32;
651}]>;
652
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000653// Like 'store', but always requires 512-bit vector alignment.
654def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
655 (store node:$val, node:$ptr), [{
656 return cast<StoreSDNode>(N)->getAlignment() >= 64;
657}]>;
658
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000659// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000660def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
661 return cast<LoadSDNode>(N)->getAlignment() >= 16;
662}]>;
663
Chad Rosiera281afc2012-03-09 02:00:48 +0000664// Like 'X86vzload', but always requires 128-bit vector alignment.
665def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
666 return cast<MemSDNode>(N)->getAlignment() >= 16;
667}]>;
668
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000669// Like 'load', but always requires 256-bit vector alignment.
670def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
671 return cast<LoadSDNode>(N)->getAlignment() >= 32;
672}]>;
673
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000674// Like 'load', but always requires 512-bit vector alignment.
675def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
676 return cast<LoadSDNode>(N)->getAlignment() >= 64;
677}]>;
678
David Greene03264ef2010-07-12 23:41:28 +0000679def alignedloadfsf32 : PatFrag<(ops node:$ptr),
680 (f32 (alignedload node:$ptr))>;
681def alignedloadfsf64 : PatFrag<(ops node:$ptr),
682 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000683
684// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000685// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000686def alignedloadv4f32 : PatFrag<(ops node:$ptr),
687 (v4f32 (alignedload node:$ptr))>;
688def alignedloadv2f64 : PatFrag<(ops node:$ptr),
689 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000690def alignedloadv2i64 : PatFrag<(ops node:$ptr),
691 (v2i64 (alignedload node:$ptr))>;
692
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000693// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000694// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000695def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000696 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000697def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000698 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000699def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000700 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000701
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000702// 512-bit aligned load pattern fragments
703def alignedloadv16f32 : PatFrag<(ops node:$ptr),
704 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000705def alignedloadv16i32 : PatFrag<(ops node:$ptr),
706 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000707def alignedloadv8f64 : PatFrag<(ops node:$ptr),
708 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000709def alignedloadv8i64 : PatFrag<(ops node:$ptr),
710 (v8i64 (alignedload512 node:$ptr))>;
711
David Greene03264ef2010-07-12 23:41:28 +0000712// Like 'load', but uses special alignment checks suitable for use in
713// memory operands in most SSE instructions, which are required to
714// be naturally aligned on some targets but not on others. If the subtarget
715// allows unaligned accesses, match any load, though this may require
716// setting a feature bit in the processor (on startup, for example).
717// Opteron 10h and later implement such a feature.
718def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000719 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000720 || cast<LoadSDNode>(N)->getAlignment() >= 16;
721}]>;
722
723def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
724def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000725
726// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000727// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000728def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
729def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000730def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000731
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000732// These are needed to match a scalar memop that is used in a vector-only
733// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
734// The memory operand is required to be a 128-bit load, so it must be converted
735// from a vector to a scalar.
736def memopfsf32_128 : PatFrag<(ops node:$ptr),
737 (f32 (vector_extract (memopv4f32 node:$ptr), (iPTR 0)))>;
738def memopfsf64_128 : PatFrag<(ops node:$ptr),
739 (f64 (vector_extract (memopv2f64 node:$ptr), (iPTR 0)))>;
740
741
David Greene03264ef2010-07-12 23:41:28 +0000742// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
743// 16-byte boundary.
744// FIXME: 8 byte alignment for mmx reads is not required
745def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
746 return cast<LoadSDNode>(N)->getAlignment() >= 8;
747}]>;
748
Dale Johannesendd224d22010-09-30 23:57:10 +0000749def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000750
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000751def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
752 (masked_gather node:$src1, node:$src2, node:$src3) , [{
753 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
754 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
755 Mgt->getBasePtr().getValueType() == MVT::v4i32);
756 return false;
757}]>;
758
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000759def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
760 (masked_gather node:$src1, node:$src2, node:$src3) , [{
761 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
762 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
763 Mgt->getBasePtr().getValueType() == MVT::v8i32);
764 return false;
765}]>;
766
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000767def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
768 (masked_gather node:$src1, node:$src2, node:$src3) , [{
769 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
770 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
771 Mgt->getBasePtr().getValueType() == MVT::v2i64);
772 return false;
773}]>;
774def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
775 (masked_gather node:$src1, node:$src2, node:$src3) , [{
776 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
777 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
778 Mgt->getBasePtr().getValueType() == MVT::v4i64);
779 return false;
780}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000781def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
782 (masked_gather node:$src1, node:$src2, node:$src3) , [{
783 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
784 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
785 Mgt->getBasePtr().getValueType() == MVT::v8i64);
786 return false;
787}]>;
788def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
789 (masked_gather node:$src1, node:$src2, node:$src3) , [{
790 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
791 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
792 Mgt->getBasePtr().getValueType() == MVT::v16i32);
793 return false;
794}]>;
795
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000796def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
797 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
798 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
799 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
800 Sc->getBasePtr().getValueType() == MVT::v2i64);
801 return false;
802}]>;
803
804def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
805 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
806 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
807 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
808 Sc->getBasePtr().getValueType() == MVT::v4i32);
809 return false;
810}]>;
811
812def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
813 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
814 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
815 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
816 Sc->getBasePtr().getValueType() == MVT::v4i64);
817 return false;
818}]>;
819
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000820def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
821 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
822 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
823 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
824 Sc->getBasePtr().getValueType() == MVT::v8i32);
825 return false;
826}]>;
827
828def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
829 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
830 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
831 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
832 Sc->getBasePtr().getValueType() == MVT::v8i64);
833 return false;
834}]>;
835def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
836 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
837 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
838 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
839 Sc->getBasePtr().getValueType() == MVT::v16i32);
840 return false;
841}]>;
842
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000843// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000844def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
845def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
846def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
847def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
848def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
849def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
850
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000851// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000852def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
853def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000854def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000855def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000856def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000857
Craig Topper8c929622013-08-16 06:07:34 +0000858// 512-bit bitconvert pattern fragments
859def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
860def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000861def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
862def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000863
David Greene03264ef2010-07-12 23:41:28 +0000864def vzmovl_v2i64 : PatFrag<(ops node:$src),
865 (bitconvert (v2i64 (X86vzmovl
866 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
867def vzmovl_v4i32 : PatFrag<(ops node:$src),
868 (bitconvert (v4i32 (X86vzmovl
869 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
870
871def vzload_v2i64 : PatFrag<(ops node:$src),
872 (bitconvert (v2i64 (X86vzload node:$src)))>;
873
874
875def fp32imm0 : PatLeaf<(f32 fpimm), [{
876 return N->isExactlyValue(+0.0);
877}]>;
878
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000879def I8Imm : SDNodeXForm<imm, [{
880 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000881 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000882}]>;
883
884def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000885def FROUND_CURRENT : ImmLeaf<i32, [{
886 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
887}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000888
David Greene03264ef2010-07-12 23:41:28 +0000889// BYTE_imm - Transform bit immediates into byte immediates.
890def BYTE_imm : SDNodeXForm<imm, [{
891 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000892 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000893}]>;
894
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000895// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
896// to VEXTRACTF128/VEXTRACTI128 imm.
897def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000898 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000899}]>;
900
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000901// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
902// VINSERTF128/VINSERTI128 imm.
903def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000904 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000905}]>;
906
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000907// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
908// to VEXTRACTF64x4 imm.
909def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000910 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000911}]>;
912
913// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
914// VINSERTF64x4 imm.
915def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000916 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000917}]>;
918
919def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000920 (extract_subvector node:$bigvec,
921 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000922 return X86::isVEXTRACT128Index(N);
923}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000924
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000925def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000926 node:$index),
927 (insert_subvector node:$bigvec, node:$smallvec,
928 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000929 return X86::isVINSERT128Index(N);
930}], INSERT_get_vinsert128_imm>;
931
932
933def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
934 (extract_subvector node:$bigvec,
935 node:$index), [{
936 return X86::isVEXTRACT256Index(N);
937}], EXTRACT_get_vextract256_imm>;
938
939def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
940 node:$index),
941 (insert_subvector node:$bigvec, node:$smallvec,
942 node:$index), [{
943 return X86::isVINSERT256Index(N);
944}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000945
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000946def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
947 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000948 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
949 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000950 return false;
951}]>;
952
953def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
954 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000955 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
956 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000957 return false;
958}]>;
959
960def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
961 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000962 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
963 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000964 return false;
965}]>;
966
967def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
968 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000969 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000970}]>;
971
Igor Breger074a64e2015-07-24 17:24:15 +0000972// masked store fragments.
973// X86mstore can't be implemented in core DAG files because some targets
974// doesn't support vector type ( llvm-tblgen will fail)
975def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
976 (masked_store node:$src1, node:$src2, node:$src3), [{
977 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
978}]>;
979
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000980def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000981 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000982 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
983 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000984 return false;
985}]>;
986
987def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000988 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000989 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
990 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000991 return false;
992}]>;
993
994def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000995 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000996 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
997 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000998 return false;
999}]>;
1000
1001def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001002 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001003 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001004}]>;
1005
Igor Breger074a64e2015-07-24 17:24:15 +00001006// masked truncstore fragments
1007// X86mtruncstore can't be implemented in core DAG files because some targets
1008// doesn't support vector type ( llvm-tblgen will fail)
1009def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1010 (masked_store node:$src1, node:$src2, node:$src3), [{
1011 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1012}]>;
1013def masked_truncstorevi8 :
1014 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1015 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1016 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
1017}]>;
1018def masked_truncstorevi16 :
1019 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1020 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1021 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
1022}]>;
1023def masked_truncstorevi32 :
1024 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1025 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1026 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1027}]>;