blob: 29a1f2c360a0a3b5b48be28b93a9a886711722c1 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Owen Andersond9668172010-11-03 22:44:51 +000072def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
73 SDTCisVT<2, i32>]>;
74def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
75
Bob Wilsonc1d287b2009-08-14 05:13:08 +000076def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
77
Bob Wilson0ce37102009-08-14 05:08:32 +000078// VDUPLANE can produce a quad-register result from a double-register source,
79// so the result is not constrained to match the source.
80def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
81 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
82 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000083
Bob Wilsonde95c1b82009-08-19 17:03:43 +000084def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
85 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
86def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
87
Bob Wilsond8e17572009-08-12 22:31:50 +000088def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
89def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
90def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
91def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
92
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000093def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000094 SDTCisSameAs<0, 2>,
95 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000096def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
97def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
98def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000099
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000100def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
101 SDTCisSameAs<1, 2>]>;
102def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
103def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
104
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000105def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
106 SDTCisSameAs<0, 2>]>;
107def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
108def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
109
Bob Wilsoncba270d2010-07-13 21:16:48 +0000110def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
111 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000112 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000113 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
114 return (EltBits == 32 && EltVal == 0);
115}]>;
116
117def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 8 && EltVal == 0xff);
122}]>;
123
Bob Wilson5bafff32009-06-22 23:27:02 +0000124//===----------------------------------------------------------------------===//
125// NEON operand definitions
126//===----------------------------------------------------------------------===//
127
Bob Wilson1a913ed2010-06-11 21:34:50 +0000128def nModImm : Operand<i32> {
129 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000130}
131
Bob Wilson5bafff32009-06-22 23:27:02 +0000132//===----------------------------------------------------------------------===//
133// NEON load / store instructions
134//===----------------------------------------------------------------------===//
135
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136// Use VLDM to load a Q register as a D register pair.
137// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000138def VLDMQ
Jim Grosbache6913602010-11-03 01:01:43 +0000139 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn, ldstm_mode:$mode),
140 IIC_fpLoad_m, "",
141 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VSTM to store a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000145def VSTMQ
Jim Grosbache6913602010-11-03 01:01:43 +0000146 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn, ldstm_mode:$mode),
147 IIC_fpStore_m, "",
148 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000149
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000150let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000151
Bob Wilsonffde0802010-09-02 16:00:54 +0000152// Classes for VLD* pseudo-instructions with multi-register operands.
153// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQPseudo<InstrItinClass itin>
161 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
162class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000163 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000164 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000165 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000166class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000167 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000168 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000169 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000170
Bob Wilson205a5ca2009-07-08 18:11:30 +0000171// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000172class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000173 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000174 (ins addrmode6:$Rn), IIC_VLD1,
175 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
176 let Rm = 0b1111;
177 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000178}
Bob Wilson621f1952010-03-23 05:25:43 +0000179class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000180 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000181 (ins addrmode6:$Rn), IIC_VLD1x2,
182 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
183 let Rm = 0b1111;
184 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000185}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186
Owen Andersond9aa7d32010-11-02 00:05:05 +0000187def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
188def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
189def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
190def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000191
Owen Andersond9aa7d32010-11-02 00:05:05 +0000192def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
193def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
194def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
195def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000196
Evan Chengd2ca8132010-10-09 01:03:04 +0000197def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
198def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
199def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
200def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000201
Bob Wilson99493b22010-03-20 17:59:03 +0000202// ...with address register writeback:
203class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000204 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000205 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
206 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
207 "$Rn.addr = $wb", []> {
208 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000209}
Bob Wilson99493b22010-03-20 17:59:03 +0000210class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000211 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000212 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
213 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
214 "$Rn.addr = $wb", []> {
215 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000216}
Bob Wilson99493b22010-03-20 17:59:03 +0000217
Owen Andersone85bd772010-11-02 00:24:52 +0000218def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
219def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
220def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
221def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000222
Owen Andersone85bd772010-11-02 00:24:52 +0000223def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
224def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
225def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
226def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000227
Evan Chengd2ca8132010-10-09 01:03:04 +0000228def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
229def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
230def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
231def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000232
Bob Wilson052ba452010-03-22 18:22:06 +0000233// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000234class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000235 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000236 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
237 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
238 let Rm = 0b1111;
239 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000240}
Bob Wilson99493b22010-03-20 17:59:03 +0000241class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000242 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000243 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
244 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
245 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000246}
Bob Wilson052ba452010-03-22 18:22:06 +0000247
Owen Andersone85bd772010-11-02 00:24:52 +0000248def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
249def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
250def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
251def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000252
Owen Andersone85bd772010-11-02 00:24:52 +0000253def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
254def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
255def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
256def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000257
Evan Chengd2ca8132010-10-09 01:03:04 +0000258def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
259def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000260
Bob Wilson052ba452010-03-22 18:22:06 +0000261// ...with 4 registers (some of these are only for the disassembler):
262class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000263 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000264 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
265 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
266 let Rm = 0b1111;
267 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000268}
Bob Wilson99493b22010-03-20 17:59:03 +0000269class VLD1D4WB<bits<4> op7_4, string Dt>
270 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000271 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000272 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
273 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000274 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000275 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000276}
Johnny Chend7283d92010-02-23 20:51:23 +0000277
Owen Andersone85bd772010-11-02 00:24:52 +0000278def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
279def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
280def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
281def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000282
Owen Andersone85bd772010-11-02 00:24:52 +0000283def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
284def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
285def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
286def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000287
Evan Chengd2ca8132010-10-09 01:03:04 +0000288def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
289def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000290
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000291// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000292class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000293 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000294 (ins addrmode6:$Rn), IIC_VLD2,
295 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
296 let Rm = 0b1111;
297 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000298}
Bob Wilson95808322010-03-18 20:18:39 +0000299class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000300 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000301 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000302 (ins addrmode6:$Rn), IIC_VLD2x2,
303 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
304 let Rm = 0b1111;
305 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000306}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000307
Owen Andersoncf667be2010-11-02 01:24:55 +0000308def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
309def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
310def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000311
Owen Andersoncf667be2010-11-02 01:24:55 +0000312def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
313def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
314def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000315
Bob Wilson9d84fb32010-09-14 20:59:49 +0000316def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
317def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
318def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000319
Evan Chengd2ca8132010-10-09 01:03:04 +0000320def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
321def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
322def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000323
Bob Wilson92cb9322010-03-20 20:10:51 +0000324// ...with address register writeback:
325class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000326 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000327 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
328 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
329 "$Rn.addr = $wb", []> {
330 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000331}
Bob Wilson92cb9322010-03-20 20:10:51 +0000332class VLD2QWB<bits<4> op7_4, string Dt>
333 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000334 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000335 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
336 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
337 "$Rn.addr = $wb", []> {
338 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000339}
Bob Wilson92cb9322010-03-20 20:10:51 +0000340
Owen Andersoncf667be2010-11-02 01:24:55 +0000341def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
342def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
343def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000344
Owen Andersoncf667be2010-11-02 01:24:55 +0000345def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
346def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
347def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000348
Evan Chengd2ca8132010-10-09 01:03:04 +0000349def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
350def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
351def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000352
Evan Chengd2ca8132010-10-09 01:03:04 +0000353def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
354def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
355def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000356
Bob Wilson00bf1d92010-03-20 18:14:26 +0000357// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000358def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
359def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
360def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
361def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
362def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
363def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000364
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000365// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000366class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000367 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000368 (ins addrmode6:$Rn), IIC_VLD3,
369 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
370 let Rm = 0b1111;
371 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000372}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000373
Owen Andersoncf667be2010-11-02 01:24:55 +0000374def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
375def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
376def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000377
Bob Wilson9d84fb32010-09-14 20:59:49 +0000378def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
379def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
380def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000381
Bob Wilson92cb9322010-03-20 20:10:51 +0000382// ...with address register writeback:
383class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
384 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000385 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000386 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
387 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
388 "$Rn.addr = $wb", []> {
389 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000390}
Bob Wilson92cb9322010-03-20 20:10:51 +0000391
Owen Andersoncf667be2010-11-02 01:24:55 +0000392def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
393def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
394def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000395
Evan Cheng84f69e82010-10-09 01:45:34 +0000396def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
397def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
398def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000399
Bob Wilson92cb9322010-03-20 20:10:51 +0000400// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000401def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
402def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
403def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
404def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
405def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
406def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000407
Evan Cheng84f69e82010-10-09 01:45:34 +0000408def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
409def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
410def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000411
Bob Wilson92cb9322010-03-20 20:10:51 +0000412// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000413def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
414def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
415def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000416
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000417// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000418class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
419 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000420 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD4,
422 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
423 let Rm = 0b1111;
424 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000425}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000426
Owen Andersoncf667be2010-11-02 01:24:55 +0000427def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
428def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
429def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000430
Bob Wilson9d84fb32010-09-14 20:59:49 +0000431def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
432def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
433def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000434
Bob Wilson92cb9322010-03-20 20:10:51 +0000435// ...with address register writeback:
436class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
437 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000438 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000439 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
440 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
441 "$Rn.addr = $wb", []> {
442 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000443}
Bob Wilson92cb9322010-03-20 20:10:51 +0000444
Owen Andersoncf667be2010-11-02 01:24:55 +0000445def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
446def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
447def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000448
Bob Wilson9d84fb32010-09-14 20:59:49 +0000449def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
450def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
451def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000452
Bob Wilson92cb9322010-03-20 20:10:51 +0000453// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000454def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
455def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
456def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
457def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
458def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
459def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000460
Bob Wilson9d84fb32010-09-14 20:59:49 +0000461def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
462def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
463def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000464
Bob Wilson92cb9322010-03-20 20:10:51 +0000465// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000466def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
467def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
468def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000469
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000470} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
471
Bob Wilson8466fa12010-09-13 23:01:35 +0000472// Classes for VLD*LN pseudo-instructions with multi-register operands.
473// These are expanded to real instructions after register allocation.
474class VLDQLNPseudo<InstrItinClass itin>
475 : PseudoNLdSt<(outs QPR:$dst),
476 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
477 itin, "$src = $dst">;
478class VLDQLNWBPseudo<InstrItinClass itin>
479 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
480 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
481 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
482class VLDQQLNPseudo<InstrItinClass itin>
483 : PseudoNLdSt<(outs QQPR:$dst),
484 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
485 itin, "$src = $dst">;
486class VLDQQLNWBPseudo<InstrItinClass itin>
487 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
488 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
489 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
490class VLDQQQQLNPseudo<InstrItinClass itin>
491 : PseudoNLdSt<(outs QQQQPR:$dst),
492 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
493 itin, "$src = $dst">;
494class VLDQQQQLNWBPseudo<InstrItinClass itin>
495 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
496 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
497 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
498
Bob Wilsonb07c1712009-10-07 21:53:04 +0000499// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000500class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
501 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000502 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000503 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
504 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000505 "$src = $Vd",
506 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000507 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000508 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000509 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000510}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000511class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
512 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
513 (i32 (LoadOp addrmode6:$addr)),
514 imm:$lane))];
515}
516
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000517def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
518 let Inst{7-5} = lane{2-0};
519}
520def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
521 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000523}
524def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
525 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000526 let Inst{5} = Rn{4};
527 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000528}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000529
530def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
531def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
532def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
533
534let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
535
536// ...with address register writeback:
537class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000538 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000539 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000540 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000541 "\\{$Vd[$lane]\\}, $Rn$Rm",
542 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000543
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000544def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
545 let Inst{7-5} = lane{2-0};
546}
547def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
548 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000549 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000550}
551def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
552 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000553 let Inst{5} = Rn{4};
554 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000555}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000556
557def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
558def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
559def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000560
Bob Wilson243fcc52009-09-01 04:26:28 +0000561// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000562class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000563 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000564 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
565 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000566 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000567 let Rm = 0b1111;
568 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000569}
Bob Wilson243fcc52009-09-01 04:26:28 +0000570
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000571def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
572 let Inst{7-5} = lane{2-0};
573}
574def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
575 let Inst{7-6} = lane{1-0};
576}
577def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
578 let Inst{7} = lane{0};
579}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000580
Evan Chengd2ca8132010-10-09 01:03:04 +0000581def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
582def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
583def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000584
Bob Wilson41315282010-03-20 20:39:53 +0000585// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000586def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
587 let Inst{7-6} = lane{1-0};
588}
589def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
590 let Inst{7} = lane{0};
591}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000592
Evan Chengd2ca8132010-10-09 01:03:04 +0000593def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
594def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000595
Bob Wilsona1023642010-03-20 20:47:18 +0000596// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000597class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000598 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000599 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000600 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000601 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
602 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
603 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000604}
Bob Wilsona1023642010-03-20 20:47:18 +0000605
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000606def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
607 let Inst{7-5} = lane{2-0};
608}
609def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
610 let Inst{7-6} = lane{1-0};
611}
612def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
613 let Inst{7} = lane{0};
614}
Bob Wilsona1023642010-03-20 20:47:18 +0000615
Evan Chengd2ca8132010-10-09 01:03:04 +0000616def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
617def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
618def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000619
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000620def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
621 let Inst{7-6} = lane{1-0};
622}
623def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
624 let Inst{7} = lane{0};
625}
Bob Wilsona1023642010-03-20 20:47:18 +0000626
Evan Chengd2ca8132010-10-09 01:03:04 +0000627def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
628def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000629
Bob Wilson243fcc52009-09-01 04:26:28 +0000630// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000631class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000632 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000633 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000634 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000635 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000636 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000637 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000638}
Bob Wilson243fcc52009-09-01 04:26:28 +0000639
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000640def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
641 let Inst{7-5} = lane{2-0};
642}
643def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
644 let Inst{7-6} = lane{1-0};
645}
646def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
647 let Inst{7} = lane{0};
648}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000649
Evan Cheng84f69e82010-10-09 01:45:34 +0000650def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
651def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
652def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000653
Bob Wilson41315282010-03-20 20:39:53 +0000654// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000655def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
656 let Inst{7-6} = lane{1-0};
657}
658def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
659 let Inst{7} = lane{0};
660}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000661
Evan Cheng84f69e82010-10-09 01:45:34 +0000662def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
663def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000664
Bob Wilsona1023642010-03-20 20:47:18 +0000665// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000666class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000667 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000668 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000669 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000670 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000671 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000672 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
673 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000674 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000675
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000676def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
677 let Inst{7-5} = lane{2-0};
678}
679def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
680 let Inst{7-6} = lane{1-0};
681}
682def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
683 let Inst{7} = lane{0};
684}
Bob Wilsona1023642010-03-20 20:47:18 +0000685
Evan Cheng84f69e82010-10-09 01:45:34 +0000686def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
687def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
688def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000689
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000690def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
691 let Inst{7-6} = lane{1-0};
692}
693def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
694 let Inst{7} = lane{0};
695}
Bob Wilsona1023642010-03-20 20:47:18 +0000696
Evan Cheng84f69e82010-10-09 01:45:34 +0000697def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
698def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000699
Bob Wilson243fcc52009-09-01 04:26:28 +0000700// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000701class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000702 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000703 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000704 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000705 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000706 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000707 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000708 let Rm = 0b1111;
709 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000710}
Bob Wilson243fcc52009-09-01 04:26:28 +0000711
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000712def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
713 let Inst{7-5} = lane{2-0};
714}
715def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
716 let Inst{7-6} = lane{1-0};
717}
718def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
719 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000720 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000721}
Bob Wilson62e053e2009-10-08 22:53:57 +0000722
Evan Cheng10dc63f2010-10-09 04:07:58 +0000723def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
724def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
725def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000726
Bob Wilson41315282010-03-20 20:39:53 +0000727// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000728def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
729 let Inst{7-6} = lane{1-0};
730}
731def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
732 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000733 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000734}
Bob Wilson62e053e2009-10-08 22:53:57 +0000735
Evan Cheng10dc63f2010-10-09 04:07:58 +0000736def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
737def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000738
Bob Wilsona1023642010-03-20 20:47:18 +0000739// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000740class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000741 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000742 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000743 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000744 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000745 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000746"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
747"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000748 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000749 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750}
Bob Wilsona1023642010-03-20 20:47:18 +0000751
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000752def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
753 let Inst{7-5} = lane{2-0};
754}
755def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
756 let Inst{7-6} = lane{1-0};
757}
758def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
759 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000760 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761}
Bob Wilsona1023642010-03-20 20:47:18 +0000762
Evan Cheng10dc63f2010-10-09 04:07:58 +0000763def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
764def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
765def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
768 let Inst{7-6} = lane{1-0};
769}
770def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
771 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000772 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000773}
Bob Wilsona1023642010-03-20 20:47:18 +0000774
Evan Cheng10dc63f2010-10-09 04:07:58 +0000775def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
776def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000777
Bob Wilsonb07c1712009-10-07 21:53:04 +0000778// VLD1DUP : Vector Load (single element to all lanes)
779// VLD2DUP : Vector Load (single 2-element structure to all lanes)
780// VLD3DUP : Vector Load (single 3-element structure to all lanes)
781// VLD4DUP : Vector Load (single 4-element structure to all lanes)
782// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000783} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000784
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000785let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000786
Bob Wilson709d5922010-08-25 23:27:42 +0000787// Classes for VST* pseudo-instructions with multi-register operands.
788// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000789class VSTQPseudo<InstrItinClass itin>
790 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
791class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000792 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000793 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000794 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000795class VSTQQPseudo<InstrItinClass itin>
796 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
797class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000798 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000799 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000800 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000801class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000802 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000803 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000804 "$addr.addr = $wb">;
805
Bob Wilson11d98992010-03-23 06:20:33 +0000806// VST1 : Vector Store (multiple single elements)
807class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +0000808 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
809 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
810 let Rm = 0b1111;
811 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000812}
Bob Wilson11d98992010-03-23 06:20:33 +0000813class VST1Q<bits<4> op7_4, string Dt>
814 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000815 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
816 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
817 let Rm = 0b1111;
818 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000819}
Bob Wilson11d98992010-03-23 06:20:33 +0000820
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000821def VST1d8 : VST1D<{0,0,0,?}, "8">;
822def VST1d16 : VST1D<{0,1,0,?}, "16">;
823def VST1d32 : VST1D<{1,0,0,?}, "32">;
824def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000825
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000826def VST1q8 : VST1Q<{0,0,?,?}, "8">;
827def VST1q16 : VST1Q<{0,1,?,?}, "16">;
828def VST1q32 : VST1Q<{1,0,?,?}, "32">;
829def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000830
Evan Cheng60ff8792010-10-11 22:03:18 +0000831def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
832def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
833def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
834def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000835
Bob Wilson25eb5012010-03-20 20:54:36 +0000836// ...with address register writeback:
837class VST1DWB<bits<4> op7_4, string Dt>
838 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000839 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
840 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
841 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000842}
Bob Wilson25eb5012010-03-20 20:54:36 +0000843class VST1QWB<bits<4> op7_4, string Dt>
844 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000845 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
846 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
847 "$Rn.addr = $wb", []> {
848 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000849}
Bob Wilson25eb5012010-03-20 20:54:36 +0000850
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000851def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
852def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
853def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
854def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000855
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000856def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
857def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
858def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
859def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000860
Evan Cheng60ff8792010-10-11 22:03:18 +0000861def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
862def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
863def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
864def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000865
Bob Wilson052ba452010-03-22 18:22:06 +0000866// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000867class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000868 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000869 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
870 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
871 let Rm = 0b1111;
872 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000873}
Bob Wilson25eb5012010-03-20 20:54:36 +0000874class VST1D3WB<bits<4> op7_4, string Dt>
875 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000876 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000877 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000878 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
879 "$Rn.addr = $wb", []> {
880 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000881}
Bob Wilson052ba452010-03-22 18:22:06 +0000882
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000883def VST1d8T : VST1D3<{0,0,0,?}, "8">;
884def VST1d16T : VST1D3<{0,1,0,?}, "16">;
885def VST1d32T : VST1D3<{1,0,0,?}, "32">;
886def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000887
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000888def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
889def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
890def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
891def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000892
Evan Cheng60ff8792010-10-11 22:03:18 +0000893def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
894def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000895
Bob Wilson052ba452010-03-22 18:22:06 +0000896// ...with 4 registers (some of these are only for the disassembler):
897class VST1D4<bits<4> op7_4, string Dt>
898 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000899 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
900 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000901 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000902 let Rm = 0b1111;
903 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000904}
Bob Wilson25eb5012010-03-20 20:54:36 +0000905class VST1D4WB<bits<4> op7_4, string Dt>
906 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000907 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000908 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000909 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
910 "$Rn.addr = $wb", []> {
911 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000912}
Bob Wilson25eb5012010-03-20 20:54:36 +0000913
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000914def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
915def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
916def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
917def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000918
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000919def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
920def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
921def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
922def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000923
Evan Cheng60ff8792010-10-11 22:03:18 +0000924def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
925def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000926
Bob Wilsonb36ec862009-08-06 18:47:44 +0000927// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000928class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
929 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000930 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
931 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
932 let Rm = 0b1111;
933 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000934}
Bob Wilson95808322010-03-18 20:18:39 +0000935class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000936 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000937 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
938 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +0000939 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000940 let Rm = 0b1111;
941 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000942}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000943
Owen Andersond2f37942010-11-02 21:16:58 +0000944def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
945def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
946def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000947
Owen Andersond2f37942010-11-02 21:16:58 +0000948def VST2q8 : VST2Q<{0,0,?,?}, "8">;
949def VST2q16 : VST2Q<{0,1,?,?}, "16">;
950def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000951
Evan Cheng60ff8792010-10-11 22:03:18 +0000952def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
953def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
954def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000955
Evan Cheng60ff8792010-10-11 22:03:18 +0000956def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
957def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
958def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000959
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000960// ...with address register writeback:
961class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
962 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000963 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
964 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
965 "$Rn.addr = $wb", []> {
966 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000967}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000968class VST2QWB<bits<4> op7_4, string Dt>
969 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000970 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +0000971 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000972 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
973 "$Rn.addr = $wb", []> {
974 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000975}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000976
Owen Andersond2f37942010-11-02 21:16:58 +0000977def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
978def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
979def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000980
Owen Andersond2f37942010-11-02 21:16:58 +0000981def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
982def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
983def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000984
Evan Cheng60ff8792010-10-11 22:03:18 +0000985def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
986def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
987def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000988
Evan Cheng60ff8792010-10-11 22:03:18 +0000989def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
990def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
991def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000992
Bob Wilson068b18b2010-03-20 21:15:48 +0000993// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +0000994def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
995def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
996def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
997def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
998def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
999def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001000
Bob Wilsonb36ec862009-08-06 18:47:44 +00001001// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001002class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1003 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001004 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1005 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1006 let Rm = 0b1111;
1007 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001008}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001009
Owen Andersona1a45fd2010-11-02 21:47:03 +00001010def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1011def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1012def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001013
Evan Cheng60ff8792010-10-11 22:03:18 +00001014def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1015def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1016def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001017
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001018// ...with address register writeback:
1019class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1020 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001021 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001022 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001023 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1024 "$Rn.addr = $wb", []> {
1025 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001026}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001027
Owen Andersona1a45fd2010-11-02 21:47:03 +00001028def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1029def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1030def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001031
Evan Cheng60ff8792010-10-11 22:03:18 +00001032def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1033def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1034def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001035
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001036// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001037def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1038def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1039def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1040def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1041def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1042def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001043
Evan Cheng60ff8792010-10-11 22:03:18 +00001044def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1045def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1046def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001047
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001048// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001049def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1050def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1051def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001052
Bob Wilsonb36ec862009-08-06 18:47:44 +00001053// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001054class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1055 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001056 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1057 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001058 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001059 let Rm = 0b1111;
1060 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001061}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001062
Owen Andersona1a45fd2010-11-02 21:47:03 +00001063def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1064def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1065def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001066
Evan Cheng60ff8792010-10-11 22:03:18 +00001067def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1068def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1069def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001070
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001071// ...with address register writeback:
1072class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1073 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001074 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001075 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001076 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1077 "$Rn.addr = $wb", []> {
1078 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001079}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001080
Owen Andersona1a45fd2010-11-02 21:47:03 +00001081def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1082def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1083def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001084
Evan Cheng60ff8792010-10-11 22:03:18 +00001085def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1086def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1087def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001088
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001089// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001090def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1091def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1092def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1093def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1094def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1095def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001096
Evan Cheng60ff8792010-10-11 22:03:18 +00001097def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1098def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1099def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001100
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001101// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001102def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1103def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1104def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001105
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001106} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1107
Bob Wilson8466fa12010-09-13 23:01:35 +00001108// Classes for VST*LN pseudo-instructions with multi-register operands.
1109// These are expanded to real instructions after register allocation.
1110class VSTQLNPseudo<InstrItinClass itin>
1111 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1112 itin, "">;
1113class VSTQLNWBPseudo<InstrItinClass itin>
1114 : PseudoNLdSt<(outs GPR:$wb),
1115 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1116 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1117class VSTQQLNPseudo<InstrItinClass itin>
1118 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1119 itin, "">;
1120class VSTQQLNWBPseudo<InstrItinClass itin>
1121 : PseudoNLdSt<(outs GPR:$wb),
1122 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1123 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1124class VSTQQQQLNPseudo<InstrItinClass itin>
1125 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1126 itin, "">;
1127class VSTQQQQLNWBPseudo<InstrItinClass itin>
1128 : PseudoNLdSt<(outs GPR:$wb),
1129 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1130 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1131
Bob Wilsonb07c1712009-10-07 21:53:04 +00001132// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001133class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1134 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001135 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001136 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001137 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1138 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001139 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001140}
Bob Wilsond168cef2010-11-03 16:24:53 +00001141class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1142 : VSTQLNPseudo<IIC_VST1ln> {
1143 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1144 addrmode6:$addr)];
1145}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001146
Bob Wilsond168cef2010-11-03 16:24:53 +00001147def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1148 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001149 let Inst{7-5} = lane{2-0};
1150}
Bob Wilsond168cef2010-11-03 16:24:53 +00001151def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1152 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001153 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001154 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001155}
Bob Wilsond168cef2010-11-03 16:24:53 +00001156def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001157 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001158 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001159}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001160
Bob Wilsond168cef2010-11-03 16:24:53 +00001161def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1162def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1163def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001164
1165let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1166
1167// ...with address register writeback:
1168class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001169 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001170 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001171 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001172 "\\{$Vd[$lane]\\}, $Rn$Rm",
1173 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001174
Owen Andersone95c9462010-11-02 21:54:45 +00001175def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1176 let Inst{7-5} = lane{2-0};
1177}
1178def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1179 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001180 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001181}
1182def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1183 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001184 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001185}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001186
1187def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1188def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1189def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001190
Bob Wilson8a3198b2009-09-01 18:51:56 +00001191// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001192class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001193 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001194 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1195 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001196 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001197 let Rm = 0b1111;
1198 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001199}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001200
Owen Andersonb20594f2010-11-02 22:18:18 +00001201def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1202 let Inst{7-5} = lane{2-0};
1203}
1204def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1205 let Inst{7-6} = lane{1-0};
1206}
1207def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1208 let Inst{7} = lane{0};
1209}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001210
Evan Cheng60ff8792010-10-11 22:03:18 +00001211def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1212def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1213def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001214
Bob Wilson41315282010-03-20 20:39:53 +00001215// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001216def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1217 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001218 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001219}
1220def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1221 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001222 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001223}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001224
Evan Cheng60ff8792010-10-11 22:03:18 +00001225def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1226def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001227
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001228// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001229class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001230 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001231 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001232 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001233 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001234 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001235 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001236}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001237
Owen Andersonb20594f2010-11-02 22:18:18 +00001238def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1239 let Inst{7-5} = lane{2-0};
1240}
1241def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1242 let Inst{7-6} = lane{1-0};
1243}
1244def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1245 let Inst{7} = lane{0};
1246}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001247
Evan Cheng60ff8792010-10-11 22:03:18 +00001248def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1249def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1250def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001251
Owen Andersonb20594f2010-11-02 22:18:18 +00001252def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1253 let Inst{7-6} = lane{1-0};
1254}
1255def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1256 let Inst{7} = lane{0};
1257}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001258
Evan Cheng60ff8792010-10-11 22:03:18 +00001259def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1260def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001261
Bob Wilson8a3198b2009-09-01 18:51:56 +00001262// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001263class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001264 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001265 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001266 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001267 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1268 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001269}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001270
Owen Andersonb20594f2010-11-02 22:18:18 +00001271def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1272 let Inst{7-5} = lane{2-0};
1273}
1274def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1275 let Inst{7-6} = lane{1-0};
1276}
1277def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1278 let Inst{7} = lane{0};
1279}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001280
Evan Cheng60ff8792010-10-11 22:03:18 +00001281def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1282def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1283def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001284
Bob Wilson41315282010-03-20 20:39:53 +00001285// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001286def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1287 let Inst{7-6} = lane{1-0};
1288}
1289def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1290 let Inst{7} = lane{0};
1291}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001292
Evan Cheng60ff8792010-10-11 22:03:18 +00001293def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1294def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001295
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001296// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001297class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001298 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001299 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001300 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001301 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001302 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1303 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001304
Owen Andersonb20594f2010-11-02 22:18:18 +00001305def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1306 let Inst{7-5} = lane{2-0};
1307}
1308def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1309 let Inst{7-6} = lane{1-0};
1310}
1311def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1312 let Inst{7} = lane{0};
1313}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001314
Evan Cheng60ff8792010-10-11 22:03:18 +00001315def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1316def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1317def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001318
Owen Andersonb20594f2010-11-02 22:18:18 +00001319def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1320 let Inst{7-6} = lane{1-0};
1321}
1322def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1323 let Inst{7} = lane{0};
1324}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001325
Evan Cheng60ff8792010-10-11 22:03:18 +00001326def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1327def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001328
Bob Wilson8a3198b2009-09-01 18:51:56 +00001329// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001330class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001331 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001332 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001333 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001334 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001335 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001336 let Rm = 0b1111;
1337 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001338}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001339
Owen Andersonb20594f2010-11-02 22:18:18 +00001340def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1341 let Inst{7-5} = lane{2-0};
1342}
1343def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1344 let Inst{7-6} = lane{1-0};
1345}
1346def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1347 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001348 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001349}
Bob Wilson56311392009-10-09 00:01:36 +00001350
Evan Cheng60ff8792010-10-11 22:03:18 +00001351def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1352def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1353def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001354
Bob Wilson41315282010-03-20 20:39:53 +00001355// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001356def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1357 let Inst{7-6} = lane{1-0};
1358}
1359def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1360 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001361 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001362}
Bob Wilson56311392009-10-09 00:01:36 +00001363
Evan Cheng60ff8792010-10-11 22:03:18 +00001364def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1365def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001366
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001367// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001368class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001369 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001370 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001371 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001372 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001373 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1374 "$Rn.addr = $wb", []> {
1375 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001376}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001377
Owen Andersonb20594f2010-11-02 22:18:18 +00001378def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1379 let Inst{7-5} = lane{2-0};
1380}
1381def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1382 let Inst{7-6} = lane{1-0};
1383}
1384def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1385 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001386 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001387}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001388
Evan Cheng60ff8792010-10-11 22:03:18 +00001389def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1390def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1391def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001392
Owen Andersonb20594f2010-11-02 22:18:18 +00001393def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1394 let Inst{7-6} = lane{1-0};
1395}
1396def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1397 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001398 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001399}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001400
Evan Cheng60ff8792010-10-11 22:03:18 +00001401def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1402def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001403
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001404} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001405
Bob Wilson205a5ca2009-07-08 18:11:30 +00001406
Bob Wilson5bafff32009-06-22 23:27:02 +00001407//===----------------------------------------------------------------------===//
1408// NEON pattern fragments
1409//===----------------------------------------------------------------------===//
1410
1411// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001412def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001413 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1414 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001415}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001416def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001417 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1418 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001419}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001420def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001421 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1422 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001423}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001424def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001425 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1426 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001427}]>;
1428
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001429// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001430def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001431 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1432 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001433}]>;
1434
Bob Wilson5bafff32009-06-22 23:27:02 +00001435// Translate lane numbers from Q registers to D subregs.
1436def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001438}]>;
1439def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001440 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001441}]>;
1442def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001444}]>;
1445
1446//===----------------------------------------------------------------------===//
1447// Instruction Classes
1448//===----------------------------------------------------------------------===//
1449
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001450// Basic 2-register operations: single-, double- and quad-register.
1451class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1452 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1453 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001454 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1455 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1456 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001457class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001458 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1459 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001460 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1461 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1462 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001463class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001464 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1465 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001466 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1467 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1468 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001469
Bob Wilson69bfbd62010-02-17 22:42:54 +00001470// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001471class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001472 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001473 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001474 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1475 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001476 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001477 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1478class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001479 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001480 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001481 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1482 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001483 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001484 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1485
Bob Wilson973a0742010-08-30 20:02:30 +00001486// Narrow 2-register operations.
1487class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1488 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1489 InstrItinClass itin, string OpcodeStr, string Dt,
1490 ValueType TyD, ValueType TyQ, SDNode OpNode>
1491 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1492 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1493 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1494
Bob Wilson5bafff32009-06-22 23:27:02 +00001495// Narrow 2-register intrinsics.
1496class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1497 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001498 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001499 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001500 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001501 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1503
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001504// Long 2-register operations (currently only used for VMOVL).
1505class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1506 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1507 InstrItinClass itin, string OpcodeStr, string Dt,
1508 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001509 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001510 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001511 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001512
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001513// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001514class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001515 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001516 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001517 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001518 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001519class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001520 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001521 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001522 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001523 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001524
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001525// Basic 3-register operations: single-, double- and quad-register.
1526class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1527 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1528 SDNode OpNode, bit Commutable>
1529 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001530 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1531 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001532 let isCommutable = Commutable;
1533}
1534
Bob Wilson5bafff32009-06-22 23:27:02 +00001535class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001536 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001537 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001538 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001539 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1540 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1541 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001542 let isCommutable = Commutable;
1543}
1544// Same as N3VD but no data type.
1545class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1546 InstrItinClass itin, string OpcodeStr,
1547 ValueType ResTy, ValueType OpTy,
1548 SDNode OpNode, bit Commutable>
1549 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001550 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001551 OpcodeStr, "$dst, $src1, $src2", "",
1552 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001553 let isCommutable = Commutable;
1554}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001555
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001556class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001557 InstrItinClass itin, string OpcodeStr, string Dt,
1558 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001559 : N3V<0, 1, op21_20, op11_8, 1, 0,
1560 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1561 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1562 [(set (Ty DPR:$dst),
1563 (Ty (ShOp (Ty DPR:$src1),
1564 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001565 let isCommutable = 0;
1566}
1567class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001568 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001569 : N3V<0, 1, op21_20, op11_8, 1, 0,
1570 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1571 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1572 [(set (Ty DPR:$dst),
1573 (Ty (ShOp (Ty DPR:$src1),
1574 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001575 let isCommutable = 0;
1576}
1577
Bob Wilson5bafff32009-06-22 23:27:02 +00001578class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001579 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001580 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001581 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001582 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1583 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1584 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001585 let isCommutable = Commutable;
1586}
1587class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1588 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001589 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001590 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001591 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001592 OpcodeStr, "$dst, $src1, $src2", "",
1593 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001594 let isCommutable = Commutable;
1595}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001596class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001597 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001598 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001599 : N3V<1, 1, op21_20, op11_8, 1, 0,
1600 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1601 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1602 [(set (ResTy QPR:$dst),
1603 (ResTy (ShOp (ResTy QPR:$src1),
1604 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1605 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001606 let isCommutable = 0;
1607}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001608class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001609 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001610 : N3V<1, 1, op21_20, op11_8, 1, 0,
1611 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1612 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1613 [(set (ResTy QPR:$dst),
1614 (ResTy (ShOp (ResTy QPR:$src1),
1615 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1616 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001617 let isCommutable = 0;
1618}
Bob Wilson5bafff32009-06-22 23:27:02 +00001619
1620// Basic 3-register intrinsics, both double- and quad-register.
1621class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001622 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001623 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001624 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001625 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1626 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1627 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001628 let isCommutable = Commutable;
1629}
David Goodwin658ea602009-09-25 18:38:29 +00001630class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001631 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001632 : N3V<0, 1, op21_20, op11_8, 1, 0,
1633 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1634 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1635 [(set (Ty DPR:$dst),
1636 (Ty (IntOp (Ty DPR:$src1),
1637 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1638 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001639 let isCommutable = 0;
1640}
David Goodwin658ea602009-09-25 18:38:29 +00001641class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001642 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001643 : N3V<0, 1, op21_20, op11_8, 1, 0,
1644 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1645 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1646 [(set (Ty DPR:$dst),
1647 (Ty (IntOp (Ty DPR:$src1),
1648 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001649 let isCommutable = 0;
1650}
Owen Anderson3557d002010-10-26 20:56:57 +00001651class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1652 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001653 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001654 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1655 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1656 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1657 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001658 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001659}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001660
Bob Wilson5bafff32009-06-22 23:27:02 +00001661class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001662 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001663 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001664 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001665 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1666 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1667 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001668 let isCommutable = Commutable;
1669}
David Goodwin658ea602009-09-25 18:38:29 +00001670class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001671 string OpcodeStr, string Dt,
1672 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001673 : N3V<1, 1, op21_20, op11_8, 1, 0,
1674 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1675 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1676 [(set (ResTy QPR:$dst),
1677 (ResTy (IntOp (ResTy QPR:$src1),
1678 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1679 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001680 let isCommutable = 0;
1681}
David Goodwin658ea602009-09-25 18:38:29 +00001682class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001683 string OpcodeStr, string Dt,
1684 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001685 : N3V<1, 1, op21_20, op11_8, 1, 0,
1686 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1687 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1688 [(set (ResTy QPR:$dst),
1689 (ResTy (IntOp (ResTy QPR:$src1),
1690 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1691 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001692 let isCommutable = 0;
1693}
Owen Anderson3557d002010-10-26 20:56:57 +00001694class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1695 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001696 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001697 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1698 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1699 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1700 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001701 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001702}
Bob Wilson5bafff32009-06-22 23:27:02 +00001703
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001704// Multiply-Add/Sub operations: single-, double- and quad-register.
1705class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1706 InstrItinClass itin, string OpcodeStr, string Dt,
1707 ValueType Ty, SDNode MulOp, SDNode OpNode>
1708 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1709 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001710 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001711 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1712
Bob Wilson5bafff32009-06-22 23:27:02 +00001713class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001714 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001715 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001716 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001717 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1718 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1719 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1720 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1721
David Goodwin658ea602009-09-25 18:38:29 +00001722class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001723 string OpcodeStr, string Dt,
1724 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001725 : N3V<0, 1, op21_20, op11_8, 1, 0,
1726 (outs DPR:$dst),
1727 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1728 NVMulSLFrm, itin,
1729 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1730 [(set (Ty DPR:$dst),
1731 (Ty (ShOp (Ty DPR:$src1),
1732 (Ty (MulOp DPR:$src2,
1733 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1734 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001735class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001736 string OpcodeStr, string Dt,
1737 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001738 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001739 (outs DPR:$Vd),
1740 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001741 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001742 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1743 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001744 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001745 (Ty (MulOp DPR:$Vn,
1746 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001747 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001748
Bob Wilson5bafff32009-06-22 23:27:02 +00001749class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001750 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001751 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001752 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001753 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1754 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1755 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1756 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001757class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001758 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001759 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001760 : N3V<1, 1, op21_20, op11_8, 1, 0,
1761 (outs QPR:$dst),
1762 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1763 NVMulSLFrm, itin,
1764 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1765 [(set (ResTy QPR:$dst),
1766 (ResTy (ShOp (ResTy QPR:$src1),
1767 (ResTy (MulOp QPR:$src2,
1768 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1769 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001770class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001771 string OpcodeStr, string Dt,
1772 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001773 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001774 : N3V<1, 1, op21_20, op11_8, 1, 0,
1775 (outs QPR:$dst),
1776 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1777 NVMulSLFrm, itin,
1778 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1779 [(set (ResTy QPR:$dst),
1780 (ResTy (ShOp (ResTy QPR:$src1),
1781 (ResTy (MulOp QPR:$src2,
1782 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1783 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001784
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001785// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1786class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1787 InstrItinClass itin, string OpcodeStr, string Dt,
1788 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1789 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001790 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1791 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1792 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1793 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001794class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1795 InstrItinClass itin, string OpcodeStr, string Dt,
1796 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1797 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001798 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1799 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1800 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1801 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001802
Bob Wilson5bafff32009-06-22 23:27:02 +00001803// Neon 3-argument intrinsics, both double- and quad-register.
1804// The destination register is also used as the first source operand register.
1805class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001806 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001807 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001808 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001809 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001810 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001811 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1812 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1813class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001814 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001815 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001816 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001817 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001819 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1820 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1821
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001822// Long Multiply-Add/Sub operations.
1823class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1824 InstrItinClass itin, string OpcodeStr, string Dt,
1825 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1826 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001827 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1828 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1829 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1830 (TyQ (MulOp (TyD DPR:$Vn),
1831 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001832class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1833 InstrItinClass itin, string OpcodeStr, string Dt,
1834 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1835 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1836 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1837 NVMulSLFrm, itin,
1838 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1839 [(set QPR:$dst,
1840 (OpNode (TyQ QPR:$src1),
1841 (TyQ (MulOp (TyD DPR:$src2),
1842 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1843 imm:$lane))))))]>;
1844class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1845 InstrItinClass itin, string OpcodeStr, string Dt,
1846 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1847 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1848 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1849 NVMulSLFrm, itin,
1850 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1851 [(set QPR:$dst,
1852 (OpNode (TyQ QPR:$src1),
1853 (TyQ (MulOp (TyD DPR:$src2),
1854 (TyD (NEONvduplane (TyD DPR_8:$src3),
1855 imm:$lane))))))]>;
1856
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001857// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1858class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1859 InstrItinClass itin, string OpcodeStr, string Dt,
1860 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1861 SDNode OpNode>
1862 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001863 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1864 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1865 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1866 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1867 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001868
Bob Wilson5bafff32009-06-22 23:27:02 +00001869// Neon Long 3-argument intrinsic. The destination register is
1870// a quad-register and is also used as the first source operand register.
1871class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001873 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001874 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001875 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1876 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1877 [(set QPR:$Vd,
1878 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001879class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001880 string OpcodeStr, string Dt,
1881 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001882 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1883 (outs QPR:$dst),
1884 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1885 NVMulSLFrm, itin,
1886 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1887 [(set (ResTy QPR:$dst),
1888 (ResTy (IntOp (ResTy QPR:$src1),
1889 (OpTy DPR:$src2),
1890 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1891 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001892class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1893 InstrItinClass itin, string OpcodeStr, string Dt,
1894 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001895 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1896 (outs QPR:$dst),
1897 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1898 NVMulSLFrm, itin,
1899 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1900 [(set (ResTy QPR:$dst),
1901 (ResTy (IntOp (ResTy QPR:$src1),
1902 (OpTy DPR:$src2),
1903 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1904 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001905
Bob Wilson5bafff32009-06-22 23:27:02 +00001906// Narrowing 3-register intrinsics.
1907class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001908 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001909 Intrinsic IntOp, bit Commutable>
1910 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001911 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001912 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001913 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1914 let isCommutable = Commutable;
1915}
1916
Bob Wilson04d6c282010-08-29 05:57:34 +00001917// Long 3-register operations.
1918class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1919 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001920 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1921 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1922 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1923 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1924 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1925 let isCommutable = Commutable;
1926}
1927class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1928 InstrItinClass itin, string OpcodeStr, string Dt,
1929 ValueType TyQ, ValueType TyD, SDNode OpNode>
1930 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1931 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1932 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1933 [(set QPR:$dst,
1934 (TyQ (OpNode (TyD DPR:$src1),
1935 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1936class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1937 InstrItinClass itin, string OpcodeStr, string Dt,
1938 ValueType TyQ, ValueType TyD, SDNode OpNode>
1939 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1940 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1941 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1942 [(set QPR:$dst,
1943 (TyQ (OpNode (TyD DPR:$src1),
1944 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1945
1946// Long 3-register operations with explicitly extended operands.
1947class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1948 InstrItinClass itin, string OpcodeStr, string Dt,
1949 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1950 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001951 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001952 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1953 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1954 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1955 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1956 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001957}
1958
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001959// Long 3-register intrinsics with explicit extend (VABDL).
1960class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1961 InstrItinClass itin, string OpcodeStr, string Dt,
1962 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1963 bit Commutable>
1964 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1965 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1966 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1967 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1968 (TyD DPR:$src2))))))]> {
1969 let isCommutable = Commutable;
1970}
1971
Bob Wilson5bafff32009-06-22 23:27:02 +00001972// Long 3-register intrinsics.
1973class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001974 InstrItinClass itin, string OpcodeStr, string Dt,
1975 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001976 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001977 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001978 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001979 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1980 let isCommutable = Commutable;
1981}
David Goodwin658ea602009-09-25 18:38:29 +00001982class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001983 string OpcodeStr, string Dt,
1984 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001985 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1986 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1987 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1988 [(set (ResTy QPR:$dst),
1989 (ResTy (IntOp (OpTy DPR:$src1),
1990 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1991 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001992class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1993 InstrItinClass itin, string OpcodeStr, string Dt,
1994 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001995 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1996 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1997 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1998 [(set (ResTy QPR:$dst),
1999 (ResTy (IntOp (OpTy DPR:$src1),
2000 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
2001 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002002
Bob Wilson04d6c282010-08-29 05:57:34 +00002003// Wide 3-register operations.
2004class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2005 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2006 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002007 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00002008 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
2009 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
2010 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
2011 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002012 let isCommutable = Commutable;
2013}
2014
2015// Pairwise long 2-register intrinsics, both double- and quad-register.
2016class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002017 bits<2> op17_16, bits<5> op11_7, bit op4,
2018 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002019 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2020 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002021 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002022 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2023class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002024 bits<2> op17_16, bits<5> op11_7, bit op4,
2025 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002026 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2027 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002028 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002029 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2030
2031// Pairwise long 2-register accumulate intrinsics,
2032// both double- and quad-register.
2033// The destination register is also used as the first source operand register.
2034class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002035 bits<2> op17_16, bits<5> op11_7, bit op4,
2036 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002037 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2038 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002039 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2040 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2041 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002042class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002043 bits<2> op17_16, bits<5> op11_7, bit op4,
2044 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002045 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2046 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002047 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2048 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2049 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002050
2051// Shift by immediate,
2052// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002053class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002054 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002055 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002056 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002057 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002058 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002059 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002060class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002061 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002063 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002064 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002066 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2067
Johnny Chen6c8648b2010-03-17 23:26:50 +00002068// Long shift by immediate.
2069class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2070 string OpcodeStr, string Dt,
2071 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2072 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002073 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002074 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002075 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2076 (i32 imm:$SIMM))))]>;
2077
Bob Wilson5bafff32009-06-22 23:27:02 +00002078// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002079class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002080 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002081 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002082 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002083 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002084 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002085 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2086 (i32 imm:$SIMM))))]>;
2087
2088// Shift right by immediate and accumulate,
2089// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002090class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002091 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002092 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2093 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2094 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2095 [(set DPR:$Vd, (Ty (add DPR:$src1,
2096 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002097class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002098 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002099 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2100 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2101 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2102 [(set QPR:$Vd, (Ty (add QPR:$src1,
2103 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002104
2105// Shift by immediate and insert,
2106// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002107class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002108 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002109 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2110 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2111 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2112 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002113class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002114 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002115 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2116 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2117 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2118 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002119
2120// Convert, with fractional bits immediate,
2121// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002122class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002123 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002125 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002126 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2127 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2128 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002129class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002130 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002131 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002132 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002133 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2134 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2135 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002136
2137//===----------------------------------------------------------------------===//
2138// Multiclasses
2139//===----------------------------------------------------------------------===//
2140
Bob Wilson916ac5b2009-10-03 04:44:16 +00002141// Abbreviations used in multiclass suffixes:
2142// Q = quarter int (8 bit) elements
2143// H = half int (16 bit) elements
2144// S = single int (32 bit) elements
2145// D = double int (64 bit) elements
2146
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002147// Neon 2-register vector operations -- for disassembly only.
2148
2149// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002150multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2151 bits<5> op11_7, bit op4, string opc, string Dt,
2152 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002153 // 64-bit vector types.
2154 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2155 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002156 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002157 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2158 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002159 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002160 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2161 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002162 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002163 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2164 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2165 opc, "f32", asm, "", []> {
2166 let Inst{10} = 1; // overwrite F = 1
2167 }
2168
2169 // 128-bit vector types.
2170 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2171 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002172 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002173 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2174 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002175 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002176 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2177 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002178 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002179 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2180 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2181 opc, "f32", asm, "", []> {
2182 let Inst{10} = 1; // overwrite F = 1
2183 }
2184}
2185
Bob Wilson5bafff32009-06-22 23:27:02 +00002186// Neon 3-register vector operations.
2187
2188// First with only element sizes of 8, 16 and 32 bits:
2189multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002190 InstrItinClass itinD16, InstrItinClass itinD32,
2191 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002192 string OpcodeStr, string Dt,
2193 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002194 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002195 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002196 OpcodeStr, !strconcat(Dt, "8"),
2197 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002198 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002199 OpcodeStr, !strconcat(Dt, "16"),
2200 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002201 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002202 OpcodeStr, !strconcat(Dt, "32"),
2203 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002204
2205 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002206 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002207 OpcodeStr, !strconcat(Dt, "8"),
2208 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002209 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002210 OpcodeStr, !strconcat(Dt, "16"),
2211 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002212 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002213 OpcodeStr, !strconcat(Dt, "32"),
2214 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002215}
2216
Evan Chengf81bf152009-11-23 21:57:23 +00002217multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2218 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2219 v4i16, ShOp>;
2220 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002221 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002222 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002223 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002224 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002225 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002226}
2227
Bob Wilson5bafff32009-06-22 23:27:02 +00002228// ....then also with element size 64 bits:
2229multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002230 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002231 string OpcodeStr, string Dt,
2232 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002233 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002234 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002235 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002236 OpcodeStr, !strconcat(Dt, "64"),
2237 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002238 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002239 OpcodeStr, !strconcat(Dt, "64"),
2240 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002241}
2242
2243
Bob Wilson973a0742010-08-30 20:02:30 +00002244// Neon Narrowing 2-register vector operations,
2245// source operand element sizes of 16, 32 and 64 bits:
2246multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2247 bits<5> op11_7, bit op6, bit op4,
2248 InstrItinClass itin, string OpcodeStr, string Dt,
2249 SDNode OpNode> {
2250 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2251 itin, OpcodeStr, !strconcat(Dt, "16"),
2252 v8i8, v8i16, OpNode>;
2253 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2254 itin, OpcodeStr, !strconcat(Dt, "32"),
2255 v4i16, v4i32, OpNode>;
2256 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2257 itin, OpcodeStr, !strconcat(Dt, "64"),
2258 v2i32, v2i64, OpNode>;
2259}
2260
Bob Wilson5bafff32009-06-22 23:27:02 +00002261// Neon Narrowing 2-register vector intrinsics,
2262// source operand element sizes of 16, 32 and 64 bits:
2263multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002264 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002265 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002266 Intrinsic IntOp> {
2267 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002268 itin, OpcodeStr, !strconcat(Dt, "16"),
2269 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002270 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002271 itin, OpcodeStr, !strconcat(Dt, "32"),
2272 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002273 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 itin, OpcodeStr, !strconcat(Dt, "64"),
2275 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002276}
2277
2278
2279// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2280// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002281multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2282 string OpcodeStr, string Dt, SDNode OpNode> {
2283 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2284 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2285 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2286 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2287 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2288 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002289}
2290
2291
2292// Neon 3-register vector intrinsics.
2293
2294// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002295multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002296 InstrItinClass itinD16, InstrItinClass itinD32,
2297 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002298 string OpcodeStr, string Dt,
2299 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002300 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002301 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002302 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002303 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002304 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002305 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 v2i32, v2i32, IntOp, Commutable>;
2307
2308 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002309 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002310 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002311 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002312 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002313 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002314 v4i32, v4i32, IntOp, Commutable>;
2315}
Owen Anderson3557d002010-10-26 20:56:57 +00002316multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2317 InstrItinClass itinD16, InstrItinClass itinD32,
2318 InstrItinClass itinQ16, InstrItinClass itinQ32,
2319 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002320 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002321 // 64-bit vector types.
2322 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2323 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002324 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002325 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2326 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002327 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002328
2329 // 128-bit vector types.
2330 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2331 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002332 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002333 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2334 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002335 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002336}
Bob Wilson5bafff32009-06-22 23:27:02 +00002337
David Goodwin658ea602009-09-25 18:38:29 +00002338multiclass N3VIntSL_HS<bits<4> op11_8,
2339 InstrItinClass itinD16, InstrItinClass itinD32,
2340 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002341 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002342 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002344 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002345 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002346 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002347 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002348 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002349 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002350}
2351
Bob Wilson5bafff32009-06-22 23:27:02 +00002352// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002353multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002354 InstrItinClass itinD16, InstrItinClass itinD32,
2355 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002356 string OpcodeStr, string Dt,
2357 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002358 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002359 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002360 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002361 OpcodeStr, !strconcat(Dt, "8"),
2362 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002363 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002364 OpcodeStr, !strconcat(Dt, "8"),
2365 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002366}
Owen Anderson3557d002010-10-26 20:56:57 +00002367multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2368 InstrItinClass itinD16, InstrItinClass itinD32,
2369 InstrItinClass itinQ16, InstrItinClass itinQ32,
2370 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002371 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002372 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002373 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002374 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2375 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002376 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002377 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2378 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002379 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002380}
2381
Bob Wilson5bafff32009-06-22 23:27:02 +00002382
2383// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002384multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002385 InstrItinClass itinD16, InstrItinClass itinD32,
2386 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002387 string OpcodeStr, string Dt,
2388 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002389 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002391 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002392 OpcodeStr, !strconcat(Dt, "64"),
2393 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002394 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002395 OpcodeStr, !strconcat(Dt, "64"),
2396 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002397}
Owen Anderson3557d002010-10-26 20:56:57 +00002398multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2399 InstrItinClass itinD16, InstrItinClass itinD32,
2400 InstrItinClass itinQ16, InstrItinClass itinQ32,
2401 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002402 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002403 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002404 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002405 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2406 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002407 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002408 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2409 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002410 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002411}
Bob Wilson5bafff32009-06-22 23:27:02 +00002412
Bob Wilson5bafff32009-06-22 23:27:02 +00002413// Neon Narrowing 3-register vector intrinsics,
2414// source operand element sizes of 16, 32 and 64 bits:
2415multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 string OpcodeStr, string Dt,
2417 Intrinsic IntOp, bit Commutable = 0> {
2418 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2419 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002420 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002421 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2422 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002423 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002424 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2425 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002426 v2i32, v2i64, IntOp, Commutable>;
2427}
2428
2429
Bob Wilson04d6c282010-08-29 05:57:34 +00002430// Neon Long 3-register vector operations.
2431
2432multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2433 InstrItinClass itin16, InstrItinClass itin32,
2434 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002435 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002436 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2437 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002438 v8i16, v8i8, OpNode, Commutable>;
2439 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2440 OpcodeStr, !strconcat(Dt, "16"),
2441 v4i32, v4i16, OpNode, Commutable>;
2442 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2443 OpcodeStr, !strconcat(Dt, "32"),
2444 v2i64, v2i32, OpNode, Commutable>;
2445}
2446
2447multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2448 InstrItinClass itin, string OpcodeStr, string Dt,
2449 SDNode OpNode> {
2450 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2451 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2452 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2453 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2454}
2455
2456multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2457 InstrItinClass itin16, InstrItinClass itin32,
2458 string OpcodeStr, string Dt,
2459 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2460 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2461 OpcodeStr, !strconcat(Dt, "8"),
2462 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2463 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2464 OpcodeStr, !strconcat(Dt, "16"),
2465 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2466 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2467 OpcodeStr, !strconcat(Dt, "32"),
2468 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002469}
2470
Bob Wilson5bafff32009-06-22 23:27:02 +00002471// Neon Long 3-register vector intrinsics.
2472
2473// First with only element sizes of 16 and 32 bits:
2474multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002475 InstrItinClass itin16, InstrItinClass itin32,
2476 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002477 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002478 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 OpcodeStr, !strconcat(Dt, "16"),
2480 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002481 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 OpcodeStr, !strconcat(Dt, "32"),
2483 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002484}
2485
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002486multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002487 InstrItinClass itin, string OpcodeStr, string Dt,
2488 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002489 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002491 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002492 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002493}
2494
Bob Wilson5bafff32009-06-22 23:27:02 +00002495// ....then also with element size of 8 bits:
2496multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002497 InstrItinClass itin16, InstrItinClass itin32,
2498 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002499 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002500 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002501 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002502 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002503 OpcodeStr, !strconcat(Dt, "8"),
2504 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002505}
2506
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002507// ....with explicit extend (VABDL).
2508multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2509 InstrItinClass itin, string OpcodeStr, string Dt,
2510 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2511 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2512 OpcodeStr, !strconcat(Dt, "8"),
2513 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2514 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2515 OpcodeStr, !strconcat(Dt, "16"),
2516 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2517 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2518 OpcodeStr, !strconcat(Dt, "32"),
2519 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2520}
2521
Bob Wilson5bafff32009-06-22 23:27:02 +00002522
2523// Neon Wide 3-register vector intrinsics,
2524// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002525multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2526 string OpcodeStr, string Dt,
2527 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2528 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2529 OpcodeStr, !strconcat(Dt, "8"),
2530 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2531 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2532 OpcodeStr, !strconcat(Dt, "16"),
2533 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2534 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2535 OpcodeStr, !strconcat(Dt, "32"),
2536 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002537}
2538
2539
2540// Neon Multiply-Op vector operations,
2541// element sizes of 8, 16 and 32 bits:
2542multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002543 InstrItinClass itinD16, InstrItinClass itinD32,
2544 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002545 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002546 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002547 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002548 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002549 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002550 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002551 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002552 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002553
2554 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002555 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002556 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002557 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002558 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002559 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002560 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002561}
2562
David Goodwin658ea602009-09-25 18:38:29 +00002563multiclass N3VMulOpSL_HS<bits<4> op11_8,
2564 InstrItinClass itinD16, InstrItinClass itinD32,
2565 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002566 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002567 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002568 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002569 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002571 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002572 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2573 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002574 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002575 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2576 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002577}
Bob Wilson5bafff32009-06-22 23:27:02 +00002578
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002579// Neon Intrinsic-Op vector operations,
2580// element sizes of 8, 16 and 32 bits:
2581multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2582 InstrItinClass itinD, InstrItinClass itinQ,
2583 string OpcodeStr, string Dt, Intrinsic IntOp,
2584 SDNode OpNode> {
2585 // 64-bit vector types.
2586 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2587 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2588 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2589 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2590 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2591 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2592
2593 // 128-bit vector types.
2594 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2595 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2596 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2597 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2598 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2599 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2600}
2601
Bob Wilson5bafff32009-06-22 23:27:02 +00002602// Neon 3-argument intrinsics,
2603// element sizes of 8, 16 and 32 bits:
2604multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002605 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002606 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002607 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002608 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002609 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002610 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002611 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002612 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002613 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002614
2615 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002616 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002617 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002618 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002619 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002620 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002621 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002622}
2623
2624
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002625// Neon Long Multiply-Op vector operations,
2626// element sizes of 8, 16 and 32 bits:
2627multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2628 InstrItinClass itin16, InstrItinClass itin32,
2629 string OpcodeStr, string Dt, SDNode MulOp,
2630 SDNode OpNode> {
2631 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2632 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2633 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2634 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2635 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2636 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2637}
2638
2639multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2640 string Dt, SDNode MulOp, SDNode OpNode> {
2641 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2642 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2643 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2644 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2645}
2646
2647
Bob Wilson5bafff32009-06-22 23:27:02 +00002648// Neon Long 3-argument intrinsics.
2649
2650// First with only element sizes of 16 and 32 bits:
2651multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002652 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002654 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002655 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002656 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002657 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002658}
2659
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002660multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002661 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002662 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002663 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002664 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002665 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002666}
2667
Bob Wilson5bafff32009-06-22 23:27:02 +00002668// ....then also with element size of 8 bits:
2669multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002670 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002671 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002672 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2673 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002674 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002675}
2676
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002677// ....with explicit extend (VABAL).
2678multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2679 InstrItinClass itin, string OpcodeStr, string Dt,
2680 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2681 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2682 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2683 IntOp, ExtOp, OpNode>;
2684 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2685 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2686 IntOp, ExtOp, OpNode>;
2687 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2688 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2689 IntOp, ExtOp, OpNode>;
2690}
2691
Bob Wilson5bafff32009-06-22 23:27:02 +00002692
2693// Neon 2-register vector intrinsics,
2694// element sizes of 8, 16 and 32 bits:
2695multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002696 bits<5> op11_7, bit op4,
2697 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002698 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002699 // 64-bit vector types.
2700 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002701 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002702 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002703 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002704 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002705 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002706
2707 // 128-bit vector types.
2708 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002709 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002710 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002711 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002712 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002713 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714}
2715
2716
2717// Neon Pairwise long 2-register intrinsics,
2718// element sizes of 8, 16 and 32 bits:
2719multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2720 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002722 // 64-bit vector types.
2723 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002725 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002726 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002727 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002729
2730 // 128-bit vector types.
2731 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002734 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002735 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002737}
2738
2739
2740// Neon Pairwise long 2-register accumulate intrinsics,
2741// element sizes of 8, 16 and 32 bits:
2742multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2743 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002744 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002745 // 64-bit vector types.
2746 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002747 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002748 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002749 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002750 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002751 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002752
2753 // 128-bit vector types.
2754 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002755 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002757 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002758 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002759 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002760}
2761
2762
2763// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002764// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002765// element sizes of 8, 16, 32 and 64 bits:
2766multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002767 InstrItinClass itin, string OpcodeStr, string Dt,
2768 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002769 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002770 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002771 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002772 let Inst{21-19} = 0b001; // imm6 = 001xxx
2773 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002774 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002776 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2777 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002778 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002780 let Inst{21} = 0b1; // imm6 = 1xxxxx
2781 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002782 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002784 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002785
2786 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002787 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002788 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002789 let Inst{21-19} = 0b001; // imm6 = 001xxx
2790 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002791 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002792 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002793 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2794 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002795 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002796 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002797 let Inst{21} = 0b1; // imm6 = 1xxxxx
2798 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002799 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002800 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002801 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002802}
2803
Bob Wilson5bafff32009-06-22 23:27:02 +00002804// Neon Shift-Accumulate vector operations,
2805// element sizes of 8, 16, 32 and 64 bits:
2806multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002809 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002810 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002811 let Inst{21-19} = 0b001; // imm6 = 001xxx
2812 }
2813 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002814 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002815 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2816 }
2817 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002819 let Inst{21} = 0b1; // imm6 = 1xxxxx
2820 }
2821 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002822 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002823 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002824
2825 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002826 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002828 let Inst{21-19} = 0b001; // imm6 = 001xxx
2829 }
2830 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002831 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002832 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2833 }
2834 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002835 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002836 let Inst{21} = 0b1; // imm6 = 1xxxxx
2837 }
2838 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002839 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002840 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002841}
2842
2843
2844// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002845// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002846// element sizes of 8, 16, 32 and 64 bits:
2847multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002848 string OpcodeStr, SDNode ShOp,
2849 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002850 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002851 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002852 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002853 let Inst{21-19} = 0b001; // imm6 = 001xxx
2854 }
2855 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002856 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002857 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2858 }
2859 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002860 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002861 let Inst{21} = 0b1; // imm6 = 1xxxxx
2862 }
2863 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002864 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002865 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002866
2867 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002868 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002869 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002870 let Inst{21-19} = 0b001; // imm6 = 001xxx
2871 }
2872 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002873 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002874 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2875 }
2876 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002877 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002878 let Inst{21} = 0b1; // imm6 = 1xxxxx
2879 }
2880 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002881 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002882 // imm6 = xxxxxx
2883}
2884
2885// Neon Shift Long operations,
2886// element sizes of 8, 16, 32 bits:
2887multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002888 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002889 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002890 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002891 let Inst{21-19} = 0b001; // imm6 = 001xxx
2892 }
2893 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002895 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2896 }
2897 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002898 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002899 let Inst{21} = 0b1; // imm6 = 1xxxxx
2900 }
2901}
2902
2903// Neon Shift Narrow operations,
2904// element sizes of 16, 32, 64 bits:
2905multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002906 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002907 SDNode OpNode> {
2908 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002909 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002910 let Inst{21-19} = 0b001; // imm6 = 001xxx
2911 }
2912 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002913 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002914 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2915 }
2916 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002917 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002918 let Inst{21} = 0b1; // imm6 = 1xxxxx
2919 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002920}
2921
2922//===----------------------------------------------------------------------===//
2923// Instruction Definitions.
2924//===----------------------------------------------------------------------===//
2925
2926// Vector Add Operations.
2927
2928// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002929defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002930 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002931def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002932 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002933def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002934 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002936defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2937 "vaddl", "s", add, sext, 1>;
2938defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2939 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002940// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002941defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2942defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002943// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002944defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2945 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2946 "vhadd", "s", int_arm_neon_vhadds, 1>;
2947defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2948 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2949 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002950// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002951defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2952 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2953 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2954defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2955 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2956 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002957// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002958defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2959 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2960 "vqadd", "s", int_arm_neon_vqadds, 1>;
2961defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2962 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2963 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002964// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002965defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2966 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002967// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002968defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2969 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
2971// Vector Multiply Operations.
2972
2973// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002974defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002976def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2977 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2978def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2979 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002980def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002981 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002982def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002983 v4f32, v4f32, fmul, 1>;
2984defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2985def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2986def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2987 v2f32, fmul>;
2988
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002989def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2990 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2991 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2992 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002993 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002994 (SubReg_i16_lane imm:$lane)))>;
2995def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2996 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2997 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2998 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002999 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003000 (SubReg_i32_lane imm:$lane)))>;
3001def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3002 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3003 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3004 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003005 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003006 (SubReg_i32_lane imm:$lane)))>;
3007
Bob Wilson5bafff32009-06-22 23:27:02 +00003008// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003009defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00003010 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003011 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003012defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3013 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003014 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003015def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003016 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3017 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003018 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3019 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003020 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003021 (SubReg_i16_lane imm:$lane)))>;
3022def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003023 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3024 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003025 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3026 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003027 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003028 (SubReg_i32_lane imm:$lane)))>;
3029
Bob Wilson5bafff32009-06-22 23:27:02 +00003030// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003031defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3032 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003033 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003034defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3035 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003036 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003037def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003038 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3039 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003040 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3041 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003042 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003043 (SubReg_i16_lane imm:$lane)))>;
3044def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003045 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3046 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003047 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3048 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003049 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003050 (SubReg_i32_lane imm:$lane)))>;
3051
Bob Wilson5bafff32009-06-22 23:27:02 +00003052// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003053defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3054 "vmull", "s", NEONvmulls, 1>;
3055defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3056 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003057def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003058 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003059defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3060defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003061
Bob Wilson5bafff32009-06-22 23:27:02 +00003062// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003063defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3064 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3065defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3066 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003067
3068// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3069
3070// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003071defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003072 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3073def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003074 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003075def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003076 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003077defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003078 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3079def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003080 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003081def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003082 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003083
3084def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003085 (mul (v8i16 QPR:$src2),
3086 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3087 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003088 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003089 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003090 (SubReg_i16_lane imm:$lane)))>;
3091
3092def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003093 (mul (v4i32 QPR:$src2),
3094 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3095 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003096 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003097 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003098 (SubReg_i32_lane imm:$lane)))>;
3099
3100def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003101 (fmul (v4f32 QPR:$src2),
3102 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003103 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3104 (v4f32 QPR:$src2),
3105 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003106 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003107 (SubReg_i32_lane imm:$lane)))>;
3108
Bob Wilson5bafff32009-06-22 23:27:02 +00003109// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003110defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3111 "vmlal", "s", NEONvmulls, add>;
3112defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3113 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003114
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003115defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3116defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003117
Bob Wilson5bafff32009-06-22 23:27:02 +00003118// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003119defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003120 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003121defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003122
Bob Wilson5bafff32009-06-22 23:27:02 +00003123// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003124defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3126def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003127 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003128def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003129 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003130defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3132def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003133 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003134def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003135 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003136
3137def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003138 (mul (v8i16 QPR:$src2),
3139 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3140 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003141 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003142 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003143 (SubReg_i16_lane imm:$lane)))>;
3144
3145def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003146 (mul (v4i32 QPR:$src2),
3147 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3148 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003149 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003150 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003151 (SubReg_i32_lane imm:$lane)))>;
3152
3153def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003154 (fmul (v4f32 QPR:$src2),
3155 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3156 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003157 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003158 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003159 (SubReg_i32_lane imm:$lane)))>;
3160
Bob Wilson5bafff32009-06-22 23:27:02 +00003161// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003162defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3163 "vmlsl", "s", NEONvmulls, sub>;
3164defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3165 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003166
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003167defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3168defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003169
Bob Wilson5bafff32009-06-22 23:27:02 +00003170// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003171defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003172 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003173defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003174
3175// Vector Subtract Operations.
3176
3177// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003178defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003179 "vsub", "i", sub, 0>;
3180def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003181 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003182def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003183 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003184// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003185defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3186 "vsubl", "s", sub, sext, 0>;
3187defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3188 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003189// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003190defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3191defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003192// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003193defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003194 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003196defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003197 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003198 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003199// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003200defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003201 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003203defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003204 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003205 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003206// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003207defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3208 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003209// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003210defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3211 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003212
3213// Vector Comparisons.
3214
3215// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003216defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3217 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003218def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003219 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003220def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003221 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003222// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00003223defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00003224 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003225
Bob Wilson5bafff32009-06-22 23:27:02 +00003226// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003227defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3228 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
3229defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3230 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003231def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3232 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003233def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003234 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003235// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00003236// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003237defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
3238 "$dst, $src, #0">;
3239// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00003240// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003241defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
3242 "$dst, $src, #0">;
3243
Bob Wilson5bafff32009-06-22 23:27:02 +00003244// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003245defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3246 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3247defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3248 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003249def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003250 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003251def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003252 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003253// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003254// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003255defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
3256 "$dst, $src, #0">;
3257// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003258// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003259defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
3260 "$dst, $src, #0">;
3261
Bob Wilson5bafff32009-06-22 23:27:02 +00003262// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003263def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3264 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3265def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3266 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003267// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003268def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3269 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3270def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3271 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003272// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00003273defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003274 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003275
3276// Vector Bitwise Operations.
3277
Bob Wilsoncba270d2010-07-13 21:16:48 +00003278def vnotd : PatFrag<(ops node:$in),
3279 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3280def vnotq : PatFrag<(ops node:$in),
3281 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003282
3283
Bob Wilson5bafff32009-06-22 23:27:02 +00003284// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003285def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3286 v2i32, v2i32, and, 1>;
3287def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3288 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003289
3290// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003291def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3292 v2i32, v2i32, xor, 1>;
3293def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3294 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003295
3296// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003297def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3298 v2i32, v2i32, or, 1>;
3299def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3300 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003301
Owen Andersond9668172010-11-03 22:44:51 +00003302def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3303 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3304 IIC_VMOVImm,
3305 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3306 [(set DPR:$Vd,
3307 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3308 let Inst{9} = SIMM{9};
3309}
3310
3311def VORRiv2i32 : N1ModImm<1, 0b000, {?,?,?,1}, 0, 0, 0, 1,
3312 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3313 IIC_VMOVImm,
3314 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3315 [(set DPR:$Vd,
3316 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3317 let Inst{11-9} = SIMM{11-9};
3318}
3319
3320def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3321 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3322 IIC_VMOVImm,
3323 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3324 [(set QPR:$Vd,
3325 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3326 let Inst{9} = SIMM{9};
3327}
3328
3329def VORRiv4i32 : N1ModImm<1, 0b000, {?,?,?,1}, 0, 1, 0, 1,
3330 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3331 IIC_VMOVImm,
3332 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3333 [(set QPR:$Vd,
3334 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3335 let Inst{11-9} = SIMM{11-9};
3336}
3337
3338
Bob Wilson5bafff32009-06-22 23:27:02 +00003339// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003340def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003341 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3342 "vbic", "$dst, $src1, $src2", "",
3343 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003344 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003345def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003346 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3347 "vbic", "$dst, $src1, $src2", "",
3348 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003349 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003350
3351// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003352def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003353 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3354 "vorn", "$dst, $src1, $src2", "",
3355 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003356 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003357def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003358 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3359 "vorn", "$dst, $src1, $src2", "",
3360 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003361 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003362
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003363// VMVN : Vector Bitwise NOT (Immediate)
3364
3365let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003366
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003367def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3368 (ins nModImm:$SIMM), IIC_VMOVImm,
3369 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003370 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3371 let Inst{9} = SIMM{9};
3372}
3373
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003374def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3375 (ins nModImm:$SIMM), IIC_VMOVImm,
3376 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003377 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3378 let Inst{9} = SIMM{9};
3379}
3380
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003381def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3382 (ins nModImm:$SIMM), IIC_VMOVImm,
3383 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003384 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3385 let Inst{11-8} = SIMM{11-8};
3386}
3387
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003388def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3389 (ins nModImm:$SIMM), IIC_VMOVImm,
3390 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003391 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3392 let Inst{11-8} = SIMM{11-8};
3393}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003394}
3395
Bob Wilson5bafff32009-06-22 23:27:02 +00003396// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003397def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003398 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003399 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003400 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003401def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003402 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003403 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003404 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3405def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3406def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003407
3408// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003409def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3410 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003411 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003412 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3413 [(set DPR:$Vd,
3414 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3415 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3416def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3417 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003418 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003419 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3420 [(set QPR:$Vd,
3421 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3422 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003423
3424// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003425// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003426// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003427def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003428 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003429 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003430 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003431 [/* For disassembly only; pattern left blank */]>;
3432def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003433 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003434 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003435 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003436 [/* For disassembly only; pattern left blank */]>;
3437
Bob Wilson5bafff32009-06-22 23:27:02 +00003438// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003439// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003440// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003441def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003442 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003443 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003444 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003445 [/* For disassembly only; pattern left blank */]>;
3446def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003447 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003448 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003449 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003450 [/* For disassembly only; pattern left blank */]>;
3451
3452// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003453// for equivalent operations with different register constraints; it just
3454// inserts copies.
3455
3456// Vector Absolute Differences.
3457
3458// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003459defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003460 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003461 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003462defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003463 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003464 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003465def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003466 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003467def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003468 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003469
3470// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003471defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3472 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3473defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3474 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003475
3476// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003477defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3478 "vaba", "s", int_arm_neon_vabds, add>;
3479defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3480 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003481
3482// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003483defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3484 "vabal", "s", int_arm_neon_vabds, zext, add>;
3485defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3486 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003487
3488// Vector Maximum and Minimum.
3489
3490// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003491defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003492 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003493 "vmax", "s", int_arm_neon_vmaxs, 1>;
3494defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003495 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003496 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003497def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3498 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003499 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003500def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3501 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003502 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3503
3504// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003505defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3506 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3507 "vmin", "s", int_arm_neon_vmins, 1>;
3508defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3509 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3510 "vmin", "u", int_arm_neon_vminu, 1>;
3511def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3512 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003513 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003514def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3515 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003516 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003517
3518// Vector Pairwise Operations.
3519
3520// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003521def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3522 "vpadd", "i8",
3523 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3524def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3525 "vpadd", "i16",
3526 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3527def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3528 "vpadd", "i32",
3529 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003530def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003531 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003532 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003533
3534// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003535defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003536 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003537defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003538 int_arm_neon_vpaddlu>;
3539
3540// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003541defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003542 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003543defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003544 int_arm_neon_vpadalu>;
3545
3546// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003547def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003548 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003549def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003550 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003551def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003552 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003553def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003554 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003555def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003556 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003557def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003558 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003559def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003560 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003561
3562// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003563def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003564 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003565def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003566 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003567def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003568 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003569def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003570 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003571def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003572 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003573def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003574 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003575def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003576 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003577
3578// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3579
3580// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003581def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003582 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003583 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003584def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003585 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003586 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003587def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003588 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003589 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003590def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003591 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003592 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003593
3594// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003595def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003596 IIC_VRECSD, "vrecps", "f32",
3597 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003598def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003599 IIC_VRECSQ, "vrecps", "f32",
3600 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003601
3602// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003603def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003604 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003605 v2i32, v2i32, int_arm_neon_vrsqrte>;
3606def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003607 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003608 v4i32, v4i32, int_arm_neon_vrsqrte>;
3609def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003610 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003611 v2f32, v2f32, int_arm_neon_vrsqrte>;
3612def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003613 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003614 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003615
3616// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003617def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003618 IIC_VRECSD, "vrsqrts", "f32",
3619 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003620def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003621 IIC_VRECSQ, "vrsqrts", "f32",
3622 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003623
3624// Vector Shifts.
3625
3626// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003627defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003628 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003629 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003630defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003631 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003632 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003633// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003634defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3635 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003636// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003637defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3638 N2RegVShRFrm>;
3639defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3640 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003641
3642// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003643defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3644defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003645
3646// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003647class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003648 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003649 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003650 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3651 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003652 let Inst{21-16} = op21_16;
3653}
Evan Chengf81bf152009-11-23 21:57:23 +00003654def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003655 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003656def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003657 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003658def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003659 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003660
3661// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003662defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003663 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003664
3665// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003666defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003667 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003668 "vrshl", "s", int_arm_neon_vrshifts>;
3669defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003670 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003671 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003672// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003673defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3674 N2RegVShRFrm>;
3675defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3676 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003677
3678// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003679defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003680 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003681
3682// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003683defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003684 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003685 "vqshl", "s", int_arm_neon_vqshifts>;
3686defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003687 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003688 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003689// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003690defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3691 N2RegVShLFrm>;
3692defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3693 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003694// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003695defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3696 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003697
3698// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003699defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003700 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003701defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003702 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003703
3704// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003705defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003706 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003707
3708// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003709defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003710 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003711 "vqrshl", "s", int_arm_neon_vqrshifts>;
3712defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003713 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003714 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003715
3716// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003717defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003718 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003719defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003720 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003721
3722// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003723defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003724 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003725
3726// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003727defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3728defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003729// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003730defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3731defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003732
3733// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003734defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003735// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003736defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003737
3738// Vector Absolute and Saturating Absolute.
3739
3740// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003741defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003742 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003743 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003744def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003745 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003746 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003747def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003748 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003749 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003750
3751// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003752defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003753 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003754 int_arm_neon_vqabs>;
3755
3756// Vector Negate.
3757
Bob Wilsoncba270d2010-07-13 21:16:48 +00003758def vnegd : PatFrag<(ops node:$in),
3759 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3760def vnegq : PatFrag<(ops node:$in),
3761 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003762
Evan Chengf81bf152009-11-23 21:57:23 +00003763class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003764 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003765 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003766 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003767class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003768 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003769 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003770 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003771
Chris Lattner0a00ed92010-03-28 08:39:10 +00003772// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003773def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3774def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3775def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3776def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3777def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3778def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003779
3780// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003781def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003782 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003783 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003784 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3785def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003786 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003787 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003788 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3789
Bob Wilsoncba270d2010-07-13 21:16:48 +00003790def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3791def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3792def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3793def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3794def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3795def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003796
3797// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003798defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003799 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003800 int_arm_neon_vqneg>;
3801
3802// Vector Bit Counting Operations.
3803
3804// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003805defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003806 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003807 int_arm_neon_vcls>;
3808// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003809defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003810 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003811 int_arm_neon_vclz>;
3812// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003813def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003814 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003815 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003816def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003817 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003818 v16i8, v16i8, int_arm_neon_vcnt>;
3819
Johnny Chend8836042010-02-24 20:06:07 +00003820// Vector Swap -- for disassembly only.
3821def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3822 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3823 "vswp", "$dst, $src", "", []>;
3824def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3825 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3826 "vswp", "$dst, $src", "", []>;
3827
Bob Wilson5bafff32009-06-22 23:27:02 +00003828// Vector Move Operations.
3829
3830// VMOV : Vector Move (Register)
3831
Evan Cheng020cc1b2010-05-13 00:16:46 +00003832let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003833def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003834 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003835def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003836 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003837
Evan Cheng22c687b2010-05-14 02:13:41 +00003838// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003839// be expanded after register allocation is completed.
3840def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003841 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003842
3843def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003844 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003845} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003846
Bob Wilson5bafff32009-06-22 23:27:02 +00003847// VMOV : Vector Move (Immediate)
3848
Evan Cheng47006be2010-05-17 21:54:50 +00003849let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003850def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003851 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003852 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003853 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003854def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003855 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003856 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003857 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003858
Bob Wilson1a913ed2010-06-11 21:34:50 +00003859def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3860 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003861 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003862 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3863 let Inst{9} = SIMM{9};
3864}
3865
Bob Wilson1a913ed2010-06-11 21:34:50 +00003866def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3867 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003868 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003869 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3870 let Inst{9} = SIMM{9};
3871}
Bob Wilson5bafff32009-06-22 23:27:02 +00003872
Bob Wilson046afdb2010-07-14 06:30:44 +00003873def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003874 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003875 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003876 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3877 let Inst{11-8} = SIMM{11-8};
3878}
3879
Bob Wilson046afdb2010-07-14 06:30:44 +00003880def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003881 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003882 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003883 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3884 let Inst{11-8} = SIMM{11-8};
3885}
Bob Wilson5bafff32009-06-22 23:27:02 +00003886
3887def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003888 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003889 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003890 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003892 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003893 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003894 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003895} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003896
3897// VMOV : Vector Get Lane (move scalar to ARM core register)
3898
Johnny Chen131c4a52009-11-23 17:48:17 +00003899def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003900 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3901 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3902 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3903 imm:$lane))]> {
3904 let Inst{21} = lane{2};
3905 let Inst{6-5} = lane{1-0};
3906}
Johnny Chen131c4a52009-11-23 17:48:17 +00003907def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003908 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3909 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3910 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3911 imm:$lane))]> {
3912 let Inst{21} = lane{1};
3913 let Inst{6} = lane{0};
3914}
Johnny Chen131c4a52009-11-23 17:48:17 +00003915def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003916 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3917 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3918 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3919 imm:$lane))]> {
3920 let Inst{21} = lane{2};
3921 let Inst{6-5} = lane{1-0};
3922}
Johnny Chen131c4a52009-11-23 17:48:17 +00003923def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003924 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3925 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3926 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3927 imm:$lane))]> {
3928 let Inst{21} = lane{1};
3929 let Inst{6} = lane{0};
3930}
Johnny Chen131c4a52009-11-23 17:48:17 +00003931def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003932 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3933 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3934 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3935 imm:$lane))]> {
3936 let Inst{21} = lane{0};
3937}
Bob Wilson5bafff32009-06-22 23:27:02 +00003938// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3939def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3940 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003941 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003942 (SubReg_i8_lane imm:$lane))>;
3943def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3944 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003945 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003946 (SubReg_i16_lane imm:$lane))>;
3947def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3948 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003949 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003950 (SubReg_i8_lane imm:$lane))>;
3951def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3952 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003953 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003954 (SubReg_i16_lane imm:$lane))>;
3955def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3956 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003957 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003958 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003959def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003960 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003961 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003962def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003963 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003964 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003965//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003966// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003967def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003968 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003969
3970
3971// VMOV : Vector Set Lane (move ARM core register to scalar)
3972
Owen Andersond2fbdb72010-10-27 21:28:09 +00003973let Constraints = "$src1 = $V" in {
3974def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3975 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3976 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3977 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3978 GPR:$R, imm:$lane))]> {
3979 let Inst{21} = lane{2};
3980 let Inst{6-5} = lane{1-0};
3981}
3982def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3983 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3984 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3985 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3986 GPR:$R, imm:$lane))]> {
3987 let Inst{21} = lane{1};
3988 let Inst{6} = lane{0};
3989}
3990def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3991 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3992 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3993 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3994 GPR:$R, imm:$lane))]> {
3995 let Inst{21} = lane{0};
3996}
Bob Wilson5bafff32009-06-22 23:27:02 +00003997}
3998def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3999 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004000 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004001 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004002 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004003 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004004def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
4005 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004006 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004007 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004008 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004009 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004010def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
4011 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004012 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004013 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004014 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004015 (DSubReg_i32_reg imm:$lane)))>;
4016
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004017def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004018 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4019 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004020def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004021 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4022 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004023
4024//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004025// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004026def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004027 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004028
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004029def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004030 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004031def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004032 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004033def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004034 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004035
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004036def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4037 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4038def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4039 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4040def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4041 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4042
4043def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4044 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4045 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004046 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004047def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4048 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4049 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004050 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004051def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4052 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4053 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004054 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004055
Bob Wilson5bafff32009-06-22 23:27:02 +00004056// VDUP : Vector Duplicate (from ARM core register to all elements)
4057
Evan Chengf81bf152009-11-23 21:57:23 +00004058class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004059 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004060 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004061 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004062class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004063 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004064 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004065 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004066
Evan Chengf81bf152009-11-23 21:57:23 +00004067def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4068def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4069def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4070def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4071def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4072def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004073
4074def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004075 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004076 [(set DPR:$dst, (v2f32 (NEONvdup
4077 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004078def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004079 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004080 [(set QPR:$dst, (v4f32 (NEONvdup
4081 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004082
4083// VDUP : Vector Duplicate Lane (from scalar to all elements)
4084
Johnny Chene4614f72010-03-25 17:01:27 +00004085class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4086 ValueType Ty>
4087 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4088 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4089 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004090
Johnny Chene4614f72010-03-25 17:01:27 +00004091class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004092 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004093 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004094 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004095 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4096 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004097
Bob Wilson507df402009-10-21 02:15:46 +00004098// Inst{19-16} is partially specified depending on the element size.
4099
Owen Andersonf587a932010-10-27 19:25:54 +00004100def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4101 let Inst{19-17} = lane{2-0};
4102}
4103def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4104 let Inst{19-18} = lane{1-0};
4105}
4106def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4107 let Inst{19} = lane{0};
4108}
4109def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4110 let Inst{19} = lane{0};
4111}
4112def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4113 let Inst{19-17} = lane{2-0};
4114}
4115def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4116 let Inst{19-18} = lane{1-0};
4117}
4118def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4119 let Inst{19} = lane{0};
4120}
4121def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4122 let Inst{19} = lane{0};
4123}
Bob Wilson5bafff32009-06-22 23:27:02 +00004124
Bob Wilson0ce37102009-08-14 05:08:32 +00004125def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4126 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4127 (DSubReg_i8_reg imm:$lane))),
4128 (SubReg_i8_lane imm:$lane)))>;
4129def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4130 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4131 (DSubReg_i16_reg imm:$lane))),
4132 (SubReg_i16_lane imm:$lane)))>;
4133def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4134 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4135 (DSubReg_i32_reg imm:$lane))),
4136 (SubReg_i32_lane imm:$lane)))>;
4137def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4138 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4139 (DSubReg_i32_reg imm:$lane))),
4140 (SubReg_i32_lane imm:$lane)))>;
4141
Jim Grosbach65dc3032010-10-06 21:16:16 +00004142def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004143 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004144def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004145 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004146
Bob Wilson5bafff32009-06-22 23:27:02 +00004147// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004148defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004149 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004150// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004151defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4152 "vqmovn", "s", int_arm_neon_vqmovns>;
4153defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4154 "vqmovn", "u", int_arm_neon_vqmovnu>;
4155defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4156 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004157// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004158defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4159defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004160
4161// Vector Conversions.
4162
Johnny Chen9e088762010-03-17 17:52:21 +00004163// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004164def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4165 v2i32, v2f32, fp_to_sint>;
4166def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4167 v2i32, v2f32, fp_to_uint>;
4168def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4169 v2f32, v2i32, sint_to_fp>;
4170def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4171 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004172
Johnny Chen6c8648b2010-03-17 23:26:50 +00004173def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4174 v4i32, v4f32, fp_to_sint>;
4175def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4176 v4i32, v4f32, fp_to_uint>;
4177def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4178 v4f32, v4i32, sint_to_fp>;
4179def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4180 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004181
4182// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004183def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004184 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004185def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004186 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004187def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004188 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004189def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004190 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4191
Evan Chengf81bf152009-11-23 21:57:23 +00004192def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004193 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004194def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004195 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004196def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004197 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004198def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004199 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4200
Bob Wilsond8e17572009-08-12 22:31:50 +00004201// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004202
4203// VREV64 : Vector Reverse elements within 64-bit doublewords
4204
Evan Chengf81bf152009-11-23 21:57:23 +00004205class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004206 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004207 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004208 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004209 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004210class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004211 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004212 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004213 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004214 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004215
Evan Chengf81bf152009-11-23 21:57:23 +00004216def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4217def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4218def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4219def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004220
Evan Chengf81bf152009-11-23 21:57:23 +00004221def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4222def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4223def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4224def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004225
4226// VREV32 : Vector Reverse elements within 32-bit words
4227
Evan Chengf81bf152009-11-23 21:57:23 +00004228class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004229 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004230 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004231 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004232 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004233class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004234 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004235 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004236 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004237 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004238
Evan Chengf81bf152009-11-23 21:57:23 +00004239def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4240def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004241
Evan Chengf81bf152009-11-23 21:57:23 +00004242def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4243def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004244
4245// VREV16 : Vector Reverse elements within 16-bit halfwords
4246
Evan Chengf81bf152009-11-23 21:57:23 +00004247class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004248 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004249 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004250 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004251 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004252class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004253 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004254 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004255 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004256 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004257
Evan Chengf81bf152009-11-23 21:57:23 +00004258def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4259def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004260
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004261// Other Vector Shuffles.
4262
4263// VEXT : Vector Extract
4264
Evan Chengf81bf152009-11-23 21:57:23 +00004265class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004266 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
4267 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
4268 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4269 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004270 (Ty DPR:$rhs), imm:$index)))]> {
4271 bits<4> index;
4272 let Inst{11-8} = index{3-0};
4273}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004274
Evan Chengf81bf152009-11-23 21:57:23 +00004275class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004276 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
4277 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
4278 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4279 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004280 (Ty QPR:$rhs), imm:$index)))]> {
4281 bits<4> index;
4282 let Inst{11-8} = index{3-0};
4283}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004284
Owen Anderson7a258252010-11-03 18:16:27 +00004285def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4286 let Inst{11-8} = index{3-0};
4287}
4288def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4289 let Inst{11-9} = index{2-0};
4290 let Inst{8} = 0b0;
4291}
4292def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4293 let Inst{11-10} = index{1-0};
4294 let Inst{9-8} = 0b00;
4295}
4296def VEXTdf : VEXTd<"vext", "32", v2f32> {
4297 let Inst{11} = index{0};
4298 let Inst{10-8} = 0b000;
4299}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004300
Owen Anderson7a258252010-11-03 18:16:27 +00004301def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4302 let Inst{11-8} = index{3-0};
4303}
4304def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4305 let Inst{11-9} = index{2-0};
4306 let Inst{8} = 0b0;
4307}
4308def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4309 let Inst{11-10} = index{1-0};
4310 let Inst{9-8} = 0b00;
4311}
4312def VEXTqf : VEXTq<"vext", "32", v4f32> {
4313 let Inst{11} = index{0};
4314 let Inst{10-8} = 0b000;
4315}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004316
Bob Wilson64efd902009-08-08 05:53:00 +00004317// VTRN : Vector Transpose
4318
Evan Chengf81bf152009-11-23 21:57:23 +00004319def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4320def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4321def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004322
Evan Chengf81bf152009-11-23 21:57:23 +00004323def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4324def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4325def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004326
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004327// VUZP : Vector Unzip (Deinterleave)
4328
Evan Chengf81bf152009-11-23 21:57:23 +00004329def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4330def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4331def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004332
Evan Chengf81bf152009-11-23 21:57:23 +00004333def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4334def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4335def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004336
4337// VZIP : Vector Zip (Interleave)
4338
Evan Chengf81bf152009-11-23 21:57:23 +00004339def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4340def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4341def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004342
Evan Chengf81bf152009-11-23 21:57:23 +00004343def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4344def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4345def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004346
Bob Wilson114a2662009-08-12 20:51:55 +00004347// Vector Table Lookup and Table Extension.
4348
4349// VTBL : Vector Table Lookup
4350def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004351 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4352 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4353 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4354 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004355let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004356def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004357 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4358 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4359 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004360def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004361 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4362 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4363 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004364def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004365 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4366 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004367 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004368 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004369} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004370
Bob Wilsonbd916c52010-09-13 23:55:10 +00004371def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004372 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004373def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004374 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004375def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004376 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004377
Bob Wilson114a2662009-08-12 20:51:55 +00004378// VTBX : Vector Table Extension
4379def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004380 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4381 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4382 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4383 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4384 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004385let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004386def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004387 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4388 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4389 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004390def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004391 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4392 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004393 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004394 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4395 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004396def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004397 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4398 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4399 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4400 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004401} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004402
Bob Wilsonbd916c52010-09-13 23:55:10 +00004403def VTBX2Pseudo
4404 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004405 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004406def VTBX3Pseudo
4407 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004408 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004409def VTBX4Pseudo
4410 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004411 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004412
Bob Wilson5bafff32009-06-22 23:27:02 +00004413//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004414// NEON instructions for single-precision FP math
4415//===----------------------------------------------------------------------===//
4416
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004417class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4418 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004419 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004420 SPR:$a, ssub_0))),
4421 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004422
4423class N3VSPat<SDNode OpNode, NeonI Inst>
4424 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004425 (EXTRACT_SUBREG (v2f32
4426 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004427 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004428 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004429 SPR:$b, ssub_0))),
4430 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004431
4432class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4433 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4434 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004435 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004436 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004437 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004438 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004439 SPR:$b, ssub_0)),
4440 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004441
Evan Cheng1d2426c2009-08-07 19:30:41 +00004442// These need separate instructions because they must use DPR_VFP2 register
4443// class which have SPR sub-registers.
4444
4445// Vector Add Operations used for single-precision FP
4446let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004447def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4448def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004449
David Goodwin338268c2009-08-10 22:17:39 +00004450// Vector Sub Operations used for single-precision FP
4451let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004452def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4453def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004454
Evan Cheng1d2426c2009-08-07 19:30:41 +00004455// Vector Multiply Operations used for single-precision FP
4456let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004457def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4458def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004459
4460// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004461// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4462// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004463
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004464//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004465//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004466// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004467//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004468
4469//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004470//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004471// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004472//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004473
David Goodwin338268c2009-08-10 22:17:39 +00004474// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004475let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004476def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4477 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4478 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004479def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004480
David Goodwin338268c2009-08-10 22:17:39 +00004481// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004482let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004483def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4484 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4485 "vneg", "f32", "$dst, $src", "", []>;
4486def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004487
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004488// Vector Maximum used for single-precision FP
4489let neverHasSideEffects = 1 in
4490def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004491 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004492 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4493def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4494
4495// Vector Minimum used for single-precision FP
4496let neverHasSideEffects = 1 in
4497def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004498 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004499 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4500def : N3VSPat<NEONfmin, VMINfd_sfp>;
4501
David Goodwin338268c2009-08-10 22:17:39 +00004502// Vector Convert between single-precision FP and integer
4503let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004504def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4505 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004506def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004507
4508let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004509def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4510 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004511def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004512
4513let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004514def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4515 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004516def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004517
4518let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004519def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4520 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004521def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004522
Evan Cheng1d2426c2009-08-07 19:30:41 +00004523//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004524// Non-Instruction Patterns
4525//===----------------------------------------------------------------------===//
4526
4527// bit_convert
4528def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4529def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4530def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4531def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4532def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4533def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4534def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4535def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4536def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4537def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4538def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4539def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4540def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4541def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4542def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4543def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4544def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4545def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4546def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4547def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4548def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4549def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4550def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4551def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4552def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4553def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4554def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4555def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4556def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4557def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4558
4559def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4560def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4561def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4562def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4563def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4564def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4565def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4566def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4567def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4568def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4569def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4570def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4571def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4572def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4573def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4574def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4575def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4576def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4577def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4578def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4579def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4580def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4581def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4582def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4583def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4584def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4585def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4586def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4587def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4588def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;