blob: c1192910113f0c9b8550ed7c9bd6723769d60f15 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Jim Grosbache2467172010-12-10 18:21:33 +000077def t_brtarget : Operand<OtherVT> {
78 let EncoderMethod = "getThumbBRTargetOpValue";
79}
80
Jim Grosbach01086452010-12-10 17:13:40 +000081def t_bcctarget : Operand<i32> {
82 let EncoderMethod = "getThumbBCCTargetOpValue";
83}
84
Jim Grosbachcf6220a2010-12-09 19:01:46 +000085def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000086 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000087}
88
Jim Grosbach662a8162010-12-06 23:57:07 +000089def t_bltarget : Operand<i32> {
90 let EncoderMethod = "getThumbBLTargetOpValue";
91}
92
Bill Wendling09aa3f02010-12-09 00:39:08 +000093def t_blxtarget : Operand<i32> {
94 let EncoderMethod = "getThumbBLXTargetOpValue";
95}
96
Bill Wendlingef4a68b2010-11-30 07:44:32 +000097def MemModeThumbAsmOperand : AsmOperandClass {
98 let Name = "MemModeThumb";
99 let SuperClasses = [];
100}
101
Evan Chenga8e29892007-01-19 07:51:42 +0000102// t_addrmode_rr := reg + reg
103//
104def t_addrmode_rr : Operand<i32>,
105 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Owen Anderson0f4b60d2010-12-10 22:11:13 +0000106 let EncoderMethod = "getTAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000107 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000109}
110
Evan Chengc38f2bc2007-01-23 22:59:13 +0000111// t_addrmode_s4 := reg + reg
112// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +0000113//
Evan Chengc38f2bc2007-01-23 22:59:13 +0000114def t_addrmode_s4 : Operand<i32>,
115 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
Bill Wendling272df512010-12-09 21:49:07 +0000116 let EncoderMethod = "getAddrModeSOpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000117 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000118 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000119 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000120}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000121
122// t_addrmode_s2 := reg + reg
123// reg + imm5 * 2
124//
125def t_addrmode_s2 : Operand<i32>,
126 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
Bill Wendling272df512010-12-09 21:49:07 +0000127 let EncoderMethod = "getAddrModeSOpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000128 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000129 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000130 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000131}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000132
133// t_addrmode_s1 := reg + reg
134// reg + imm5
135//
136def t_addrmode_s1 : Operand<i32>,
137 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
Bill Wendling272df512010-12-09 21:49:07 +0000138 let EncoderMethod = "getAddrModeSOpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000139 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000140 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000141 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000142}
143
144// t_addrmode_sp := sp + imm8 * 4
145//
146def t_addrmode_sp : Operand<i32>,
147 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000148 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000149 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000150 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000151 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000152}
153
Bill Wendlingb8958b02010-12-08 01:57:09 +0000154// t_addrmode_pc := <label> => pc + imm8 * 4
155//
156def t_addrmode_pc : Operand<i32> {
157 let EncoderMethod = "getAddrModePCOpValue";
158 let ParserMatchClass = MemModeThumbAsmOperand;
159}
160
Evan Chenga8e29892007-01-19 07:51:42 +0000161//===----------------------------------------------------------------------===//
162// Miscellaneous Instructions.
163//
164
Jim Grosbach4642ad32010-02-22 23:10:38 +0000165// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
166// from removing one half of the matched pairs. That breaks PEI, which assumes
167// these will always be in pairs, and asserts if it finds otherwise. Better way?
168let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000169def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000170 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
171 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
172 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000173
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000174def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000175 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
176 [(ARMcallseq_start imm:$amt)]>,
177 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000178}
Evan Cheng44bec522007-05-15 01:29:07 +0000179
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000180// T1Disassembly - A simple class to make encoding some disassembly patterns
181// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000182class T1Disassembly<bits<2> op1, bits<8> op2>
183 : T1Encoding<0b101111> {
184 let Inst{9-8} = op1;
185 let Inst{7-0} = op2;
186}
187
Johnny Chenbd2c6232010-02-25 03:28:51 +0000188def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
189 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000190 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000191
Johnny Chend86d2692010-02-25 17:51:03 +0000192def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
193 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000194 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000195
196def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
197 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000198 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000199
200def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
201 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000202 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000203
204def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
205 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000206 T1Disassembly<0b11, 0x40>; // A8.6.157
207
208// The i32imm operand $val can be used by a debugger to store more information
209// about the breakpoint.
210def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
211 [/* For disassembly only; pattern left blank */]>,
212 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
213 // A8.6.22
214 bits<8> val;
215 let Inst{7-0} = val;
216}
Johnny Chend86d2692010-02-25 17:51:03 +0000217
218def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
219 [/* For disassembly only; pattern left blank */]>,
220 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000221 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000222 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000223 let Inst{4} = 1;
224 let Inst{3} = 1; // Big-Endian
225 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000226}
227
228def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
229 [/* For disassembly only; pattern left blank */]>,
230 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000231 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000232 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000233 let Inst{4} = 1;
234 let Inst{3} = 0; // Little-Endian
235 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000236}
237
Johnny Chen93042d12010-03-02 18:14:57 +0000238// Change Processor State is a system instruction -- for disassembly only.
239// The singleton $opt operand contains the following information:
Bill Wendling0480e282010-12-01 02:36:55 +0000240//
241// opt{4-0} = mode ==> don't care
242// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
243// opt{8-6} = AIF from Inst{2-0}
244// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
Johnny Chen93042d12010-03-02 18:14:57 +0000245//
246// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
247// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000248def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000249 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000250 T1Misc<0b0110011> {
251 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000252 let Inst{3} = 0;
253 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000254}
Johnny Chen93042d12010-03-02 18:14:57 +0000255
Evan Cheng35d6c412009-08-04 23:47:55 +0000256// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000257let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000258def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000259 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000260 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000261 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000262 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000263 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000264 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000265}
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000267// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000268def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000269 "add\t$dst, pc, $rhs", []>,
270 T1Encoding<{1,0,1,0,0,?}> {
271 // A6.2 & A8.6.10
272 bits<3> dst;
273 bits<8> rhs;
274 let Inst{10-8} = dst;
275 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000276}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000277
Bill Wendling0ae28e42010-11-19 22:37:33 +0000278// ADD <Rd>, sp, #<imm8>
279// This is rematerializable, which is particularly useful for taking the
280// address of locals.
281let isReMaterializable = 1 in
282def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
283 "add\t$dst, $sp, $rhs", []>,
284 T1Encoding<{1,0,1,0,1,?}> {
285 // A6.2 & A8.6.8
286 bits<3> dst;
287 bits<8> rhs;
288 let Inst{10-8} = dst;
289 let Inst{7-0} = rhs;
290}
291
292// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000293def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000294 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000295 T1Misc<{0,0,0,0,0,?,?}> {
296 // A6.2.5 & A8.6.8
297 bits<7> rhs;
298 let Inst{6-0} = rhs;
299}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000300
Bill Wendling0ae28e42010-11-19 22:37:33 +0000301// SUB sp, sp, #<imm7>
302// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000303def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000304 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305 T1Misc<{0,0,0,0,1,?,?}> {
306 // A6.2.5 & A8.6.214
307 bits<7> rhs;
308 let Inst{6-0} = rhs;
309}
Evan Cheng86198642009-08-07 00:34:42 +0000310
Bill Wendling0ae28e42010-11-19 22:37:33 +0000311// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000312def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000313 "add\t$dst, $rhs", []>,
314 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000315 // A8.6.9 Encoding T1
316 bits<4> dst;
317 let Inst{7} = dst{3};
318 let Inst{6-3} = 0b1101;
319 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000320}
Evan Cheng86198642009-08-07 00:34:42 +0000321
Bill Wendling0ae28e42010-11-19 22:37:33 +0000322// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000323def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000324 "add\t$dst, $rhs", []>,
325 T1Special<{0,0,?,?}> {
326 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000327 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000328 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000329 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000330 let Inst{2-0} = 0b101;
331}
Evan Cheng86198642009-08-07 00:34:42 +0000332
Evan Chenga8e29892007-01-19 07:51:42 +0000333//===----------------------------------------------------------------------===//
334// Control Flow Instructions.
335//
336
Jim Grosbachc732adf2009-09-30 01:35:11 +0000337let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000338 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
339 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000340 T1Special<{1,1,0,?}> {
341 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000342 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000343 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000344 }
Bill Wendling602890d2010-11-19 01:33:10 +0000345
Evan Cheng9d945f72007-02-01 01:49:46 +0000346 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000347 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
348 IIC_Br, "bx\t$Rm",
349 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000350 T1Special<{1,1,0,?}> {
351 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000352 bits<4> Rm;
353 let Inst{6-3} = Rm;
354 let Inst{2-0} = 0b000;
355 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000356}
Evan Chenga8e29892007-01-19 07:51:42 +0000357
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000358// Indirect branches
359let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000360 def tBRIND : TI<(outs), (ins GPR:$Rm),
361 IIC_Br,
362 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000363 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000364 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000365 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000366 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000367 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000368 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000369 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000370 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000371}
372
Evan Chenga8e29892007-01-19 07:51:42 +0000373// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000374let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
375 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000376def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000377 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000378 "pop${p}\t$regs", []>,
379 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000380 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000381 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000382 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000383 let Inst{7-0} = regs{7-0};
384}
Evan Chenga8e29892007-01-19 07:51:42 +0000385
Bill Wendling0480e282010-12-01 02:36:55 +0000386// All calls clobber the non-callee saved registers. SP is marked as a use to
387// prevent stack-pointer assignments that appear immediately before calls from
388// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000389let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000390 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000391 Defs = [R0, R1, R2, R3, R12, LR,
392 D0, D1, D2, D3, D4, D5, D6, D7,
393 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000394 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
395 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000396 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000397 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000398 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000399 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000400 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000401 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000402 bits<21> func;
403 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000404 let Inst{13} = 1;
405 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000406 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000407 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000408
Evan Chengb6207242009-08-01 00:16:10 +0000409 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000410 def tBLXi : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000411 (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000412 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000413 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000414 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000415 bits<21> func;
416 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000417 let Inst{13} = 1;
418 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000419 let Inst{10-1} = func{10-1};
420 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000421 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000422
Evan Chengb6207242009-08-01 00:16:10 +0000423 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000424 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000425 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000426 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000427 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
428 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000429
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000430 // ARMv4T
Jim Grosbachd2535452010-12-03 18:37:17 +0000431 // FIXME: Should be a pseudo.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000432 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000433 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000434 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000435 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000436 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000437 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000438}
439
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000440let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000441 // On Darwin R9 is call-clobbered.
442 // R7 is marked as a use to prevent frame-pointer assignments from being
443 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000444 Defs = [R0, R1, R2, R3, R9, R12, LR,
445 D0, D1, D2, D3, D4, D5, D6, D7,
446 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000447 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
448 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000449 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000450 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000451 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
452 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000453 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000454 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000455 bits<21> func;
456 let Inst{25-16} = func{20-11};
457 let Inst{13} = 1;
458 let Inst{11} = 1;
459 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000460 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000461
Evan Chengb6207242009-08-01 00:16:10 +0000462 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000463 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000464 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
Jim Grosbach662a8162010-12-06 23:57:07 +0000465 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000466 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000467 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000468 bits<21> func;
469 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000470 let Inst{13} = 1;
471 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000472 let Inst{10-1} = func{10-1};
473 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000474 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000475
Evan Chengb6207242009-08-01 00:16:10 +0000476 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000477 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
478 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000479 [(ARMtcall GPR:$func)]>,
480 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000481 T1Special<{1,1,1,?}> {
482 // A6.2.3 & A8.6.24
483 bits<4> func;
484 let Inst{6-3} = func;
485 let Inst{2-0} = 0b000;
486 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000487
488 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000489 let isCodeGenOnly = 1 in
Jim Grosbachd2535452010-12-03 18:37:17 +0000490 // FIXME: Should be a pseudo.
Johnny Chend68e1192009-12-15 17:24:14 +0000491 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000492 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000493 "mov\tlr, pc\n\tbx\t$func",
494 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000495 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
Bill Wendling0480e282010-12-01 02:36:55 +0000498let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
499 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000500 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000501 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000502 T1Encoding<{1,1,1,0,0,?}> {
503 bits<11> target;
504 let Inst{10-0} = target;
505 }
Evan Chenga8e29892007-01-19 07:51:42 +0000506
Evan Cheng225dfe92007-01-30 01:13:37 +0000507 // Far jump
Jim Grosbache2467172010-12-10 18:21:33 +0000508 // FIXME: Encoding. This should probably be a pseudo for tBL
Evan Cheng53c67c02009-08-07 05:45:07 +0000509 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000510 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000511 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000512
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000513 def tBR_JTr : tPseudoInst<(outs),
514 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
515 Size2Bytes, IIC_Br,
516 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
517 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000518 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000519}
520
Evan Chengc85e8322007-07-05 07:13:32 +0000521// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000522// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000523let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000524 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000525 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000526 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Jim Grosbachceab5012010-12-04 00:20:40 +0000527 T1Encoding<{1,1,0,1,?,?}> {
528 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000529 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000530 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000531 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000532}
Evan Chenga8e29892007-01-19 07:51:42 +0000533
Evan Chengde17fb62009-10-31 23:46:45 +0000534// Compare and branch on zero / non-zero
535let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000536 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000537 "cbz\t$Rn, $target", []>,
538 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000539 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000540 bits<6> target;
541 bits<3> Rn;
542 let Inst{9} = target{5};
543 let Inst{7-3} = target{4-0};
544 let Inst{2-0} = Rn;
545 }
Evan Chengde17fb62009-10-31 23:46:45 +0000546
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000547 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000548 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000549 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000550 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000551 bits<6> target;
552 bits<3> Rn;
553 let Inst{9} = target{5};
554 let Inst{7-3} = target{4-0};
555 let Inst{2-0} = Rn;
556 }
Evan Chengde17fb62009-10-31 23:46:45 +0000557}
558
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000559// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
560// A8.6.16 B: Encoding T1
561// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000562let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000563def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
564 "svc", "\t$imm", []>, Encoding16 {
565 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000566 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000567 let Inst{11-8} = 0b1111;
568 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000569}
570
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000571// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000572let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000573def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000574 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000575 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000576}
577
Evan Chenga8e29892007-01-19 07:51:42 +0000578//===----------------------------------------------------------------------===//
579// Load Store Instructions.
580//
581
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000582let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000583def tLDR : // A8.6.60
Bill Wendling40062fb2010-12-01 01:38:08 +0000584 T1pILdStEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
585 AddrModeT1_4, IIC_iLoad_r,
586 "ldr", "\t$Rt, $addr",
587 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>;
Bill Wendling6179c312010-11-20 00:53:35 +0000588
Bill Wendlingdff2f712010-12-08 23:01:43 +0000589def tLDRi : // A8.6.57
Bill Wendling40062fb2010-12-01 01:38:08 +0000590 T1pILdStEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
591 AddrModeT1_4, IIC_iLoad_r,
592 "ldr", "\t$Rt, $addr",
593 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000594
Bill Wendling1fd374e2010-11-30 22:57:21 +0000595def tLDRB : // A8.6.64
Bill Wendling40062fb2010-12-01 01:38:08 +0000596 T1pILdStEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
597 AddrModeT1_1, IIC_iLoad_bh_r,
598 "ldrb", "\t$Rt, $addr",
599 [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000600
601def tLDRBi : // A8.6.61
Bill Wendlingfb62d552010-12-03 23:44:24 +0000602 T1pILdStEncodeImm<0b0111, 1, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000603 AddrModeT1_1, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000604 "ldrb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000605 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000606
Bill Wendling1fd374e2010-11-30 22:57:21 +0000607def tLDRH : // A8.6.76
Bill Wendling40062fb2010-12-01 01:38:08 +0000608 T1pILdStEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr),
609 AddrModeT1_2, IIC_iLoad_bh_r,
610 "ldrh", "\t$dst, $addr",
611 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000612
Bill Wendlingdff2f712010-12-08 23:01:43 +0000613def tLDRHi : // A8.6.73
Bill Wendlingfb62d552010-12-03 23:44:24 +0000614 T1pILdStEncodeImm<0b1000, 1, (outs tGPR:$Rt), (ins t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000615 AddrModeT1_2, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000616 "ldrh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000617 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000618
Evan Cheng2f297df2009-07-11 07:08:13 +0000619let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000620def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000621 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
622 AddrModeT1_1, IIC_iLoad_bh_r,
623 "ldrsb", "\t$dst, $addr",
624 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000625
Evan Cheng2f297df2009-07-11 07:08:13 +0000626let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000627def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000628 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
629 AddrModeT1_2, IIC_iLoad_bh_r,
630 "ldrsh", "\t$dst, $addr",
631 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000632
Dan Gohman15511cf2008-12-03 18:15:48 +0000633let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000634def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
635 "ldr", "\t$Rt, $addr",
636 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
637 T1LdStSP<{1,?,?}> {
638 bits<3> Rt;
639 bits<8> addr;
640 let Inst{10-8} = Rt;
641 let Inst{7-0} = addr;
642}
Evan Cheng012f2d92007-01-24 08:53:17 +0000643
Evan Cheng8e59ea92007-02-07 00:06:56 +0000644// Special instruction for restore. It cannot clobber condition register
645// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000646let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000647// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000648def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000649 "ldr", "\t$dst, $addr", []>,
650 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000651
Evan Cheng012f2d92007-01-24 08:53:17 +0000652// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000653// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000654let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000655def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000656 "ldr", ".n\t$Rt, $addr",
657 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
658 T1Encoding<{0,1,0,0,1,?}> {
659 // A6.2 & A8.6.59
660 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000661 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000662 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000663 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000664}
Evan Chengfa775d02007-03-19 07:20:03 +0000665
666// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000667let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
668 isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000669def tLDRcp : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i,
670 "ldr", "\t$Rt, $addr", []>,
671 T1LdStSP<{1,?,?}> {
672 // A6.2 & A8.6.57 T2
673 bits<3> Rt;
674 bits<8> addr;
675 let Inst{10-8} = Rt;
676 let Inst{7-0} = addr;
677}
Evan Chenga8e29892007-01-19 07:51:42 +0000678
Bill Wendling1fd374e2010-11-30 22:57:21 +0000679def tSTR : // A8.6.194
Bill Wendling40062fb2010-12-01 01:38:08 +0000680 T1pILdStEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr),
681 AddrModeT1_4, IIC_iStore_r,
682 "str", "\t$src, $addr",
683 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000684
Bill Wendling1fd374e2010-11-30 22:57:21 +0000685def tSTRi : // A8.6.192
Bill Wendlingfb62d552010-12-03 23:44:24 +0000686 T1pILdStEncodeImm<0b0110, 0, (outs), (ins tGPR:$Rt, t_addrmode_s4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000687 AddrModeT1_4, IIC_iStore_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000688 "str", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000689 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000690
Bill Wendling1fd374e2010-11-30 22:57:21 +0000691def tSTRB : // A8.6.197
Bill Wendling40062fb2010-12-01 01:38:08 +0000692 T1pILdStEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr),
693 AddrModeT1_1, IIC_iStore_bh_r,
694 "strb", "\t$src, $addr",
695 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000696
697def tSTRBi : // A8.6.195
Bill Wendlingfb62d552010-12-03 23:44:24 +0000698 T1pILdStEncodeImm<0b0111, 0, (outs), (ins tGPR:$Rt, t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000699 AddrModeT1_1, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000700 "strb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000701 []>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000702
703def tSTRH : // A8.6.207
Bill Wendling40062fb2010-12-01 01:38:08 +0000704 T1pILdStEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr),
705 AddrModeT1_2, IIC_iStore_bh_r,
706 "strh", "\t$src, $addr",
707 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000708
709def tSTRHi : // A8.6.205
Bill Wendlingfb62d552010-12-03 23:44:24 +0000710 T1pILdStEncodeImm<0b1000, 0, (outs), (ins tGPR:$Rt, t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000711 AddrModeT1_2, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000712 "strh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000713 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000714
Jim Grosbachd967cd02010-12-07 21:50:47 +0000715def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
716 "str", "\t$Rt, $addr",
717 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
718 T1LdStSP<{0,?,?}> {
719 bits<3> Rt;
720 bits<8> addr;
721 let Inst{10-8} = Rt;
722 let Inst{7-0} = addr;
723}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000724
Bill Wendling3f8c1102010-11-30 23:54:45 +0000725let mayStore = 1, neverHasSideEffects = 1 in
726// Special instruction for spill. It cannot clobber condition register when it's
727// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000728// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000729def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000730 "str", "\t$src, $addr", []>,
731 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000732
733//===----------------------------------------------------------------------===//
734// Load / store multiple Instructions.
735//
736
Bill Wendling6c470b82010-11-13 09:09:38 +0000737multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
738 InstrItinClass itin_upd, bits<6> T1Enc,
739 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000740 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000741 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000742 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000743 T1Encoding<T1Enc> {
744 bits<3> Rn;
745 bits<8> regs;
746 let Inst{10-8} = Rn;
747 let Inst{7-0} = regs;
748 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000749 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000750 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000751 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000752 T1Encoding<T1Enc> {
753 bits<3> Rn;
754 bits<8> regs;
755 let Inst{10-8} = Rn;
756 let Inst{7-0} = regs;
757 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000758}
759
Bill Wendling73fe34a2010-11-16 01:16:36 +0000760// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000761let neverHasSideEffects = 1 in {
762
763let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
764defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
765 {1,1,0,0,1,?}, 1>;
766
767let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
768defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
769 {1,1,0,0,0,?}, 0>;
770
771} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000772
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000773let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000774def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000775 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000776 "pop${p}\t$regs", []>,
777 T1Misc<{1,1,0,?,?,?,?}> {
778 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000779 let Inst{8} = regs{15};
780 let Inst{7-0} = regs{7-0};
781}
Evan Cheng4b322e52009-08-11 21:11:32 +0000782
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000783let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000784def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000785 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000786 "push${p}\t$regs", []>,
787 T1Misc<{0,1,0,?,?,?,?}> {
788 bits<16> regs;
789 let Inst{8} = regs{14};
790 let Inst{7-0} = regs{7-0};
791}
Evan Chenga8e29892007-01-19 07:51:42 +0000792
793//===----------------------------------------------------------------------===//
794// Arithmetic Instructions.
795//
796
Bill Wendling1d045ee2010-12-01 02:28:08 +0000797// Helper classes for encoding T1pI patterns:
798class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
799 string opc, string asm, list<dag> pattern>
800 : T1pI<oops, iops, itin, opc, asm, pattern>,
801 T1DataProcessing<opA> {
802 bits<3> Rm;
803 bits<3> Rn;
804 let Inst{5-3} = Rm;
805 let Inst{2-0} = Rn;
806}
807class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
808 string opc, string asm, list<dag> pattern>
809 : T1pI<oops, iops, itin, opc, asm, pattern>,
810 T1Misc<opA> {
811 bits<3> Rm;
812 bits<3> Rd;
813 let Inst{5-3} = Rm;
814 let Inst{2-0} = Rd;
815}
816
Bill Wendling76f4e102010-12-01 01:20:15 +0000817// Helper classes for encoding T1sI patterns:
818class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
819 string opc, string asm, list<dag> pattern>
820 : T1sI<oops, iops, itin, opc, asm, pattern>,
821 T1DataProcessing<opA> {
822 bits<3> Rd;
823 bits<3> Rn;
824 let Inst{5-3} = Rn;
825 let Inst{2-0} = Rd;
826}
827class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
828 string opc, string asm, list<dag> pattern>
829 : T1sI<oops, iops, itin, opc, asm, pattern>,
830 T1General<opA> {
831 bits<3> Rm;
832 bits<3> Rn;
833 bits<3> Rd;
834 let Inst{8-6} = Rm;
835 let Inst{5-3} = Rn;
836 let Inst{2-0} = Rd;
837}
838class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
839 string opc, string asm, list<dag> pattern>
840 : T1sI<oops, iops, itin, opc, asm, pattern>,
841 T1General<opA> {
842 bits<3> Rd;
843 bits<3> Rm;
844 let Inst{5-3} = Rm;
845 let Inst{2-0} = Rd;
846}
847
848// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000849class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
850 string opc, string asm, list<dag> pattern>
851 : T1sIt<oops, iops, itin, opc, asm, pattern>,
852 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000853 bits<3> Rdn;
854 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000855 let Inst{5-3} = Rm;
856 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000857}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000858class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
859 string opc, string asm, list<dag> pattern>
860 : T1sIt<oops, iops, itin, opc, asm, pattern>,
861 T1General<opA> {
862 bits<3> Rdn;
863 bits<8> imm8;
864 let Inst{10-8} = Rdn;
865 let Inst{7-0} = imm8;
866}
867
868// Add with carry register
869let isCommutable = 1, Uses = [CPSR] in
870def tADC : // A8.6.2
871 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
872 "adc", "\t$Rdn, $Rm",
873 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000874
David Goodwinc9ee1182009-06-25 22:49:55 +0000875// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000876def tADDi3 : // A8.6.4 T1
877 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
878 "add", "\t$Rd, $Rm, $imm3",
879 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000880 bits<3> imm3;
881 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000882}
Evan Chenga8e29892007-01-19 07:51:42 +0000883
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000884def tADDi8 : // A8.6.4 T2
885 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
886 IIC_iALUi,
887 "add", "\t$Rdn, $imm8",
888 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000889
David Goodwinc9ee1182009-06-25 22:49:55 +0000890// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000891let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000892def tADDrr : // A8.6.6 T1
893 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
894 IIC_iALUr,
895 "add", "\t$Rd, $Rn, $Rm",
896 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000897
Evan Chengcd799b92009-06-12 20:46:18 +0000898let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000899def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
900 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000901 T1Special<{0,0,?,?}> {
902 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000903 bits<4> Rdn;
904 bits<4> Rm;
905 let Inst{7} = Rdn{3};
906 let Inst{6-3} = Rm;
907 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000908}
Evan Chenga8e29892007-01-19 07:51:42 +0000909
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000910// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000911let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000912def tAND : // A8.6.12
913 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
914 IIC_iBITr,
915 "and", "\t$Rdn, $Rm",
916 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000917
David Goodwinc9ee1182009-06-25 22:49:55 +0000918// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000919def tASRri : // A8.6.14
920 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
921 IIC_iMOVsi,
922 "asr", "\t$Rd, $Rm, $imm5",
923 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000924 bits<5> imm5;
925 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000926}
Evan Chenga8e29892007-01-19 07:51:42 +0000927
David Goodwinc9ee1182009-06-25 22:49:55 +0000928// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000929def tASRrr : // A8.6.15
930 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
931 IIC_iMOVsr,
932 "asr", "\t$Rdn, $Rm",
933 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000934
David Goodwinc9ee1182009-06-25 22:49:55 +0000935// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000936def tBIC : // A8.6.20
937 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
938 IIC_iBITr,
939 "bic", "\t$Rdn, $Rm",
940 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000941
David Goodwinc9ee1182009-06-25 22:49:55 +0000942// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000943let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000944//FIXME: Disable CMN, as CCodes are backwards from compare expectations
945// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000946//def tCMN : // A8.6.33
947// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
948// IIC_iCMPr,
949// "cmn", "\t$lhs, $rhs",
950// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000951
952def tCMNz : // A8.6.33
953 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
954 IIC_iCMPr,
955 "cmn", "\t$Rn, $Rm",
956 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
957
958} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000959
David Goodwinc9ee1182009-06-25 22:49:55 +0000960// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000961let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000962def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
963 "cmp", "\t$Rn, $imm8",
964 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
965 T1General<{1,0,1,?,?}> {
966 // A8.6.35
967 bits<3> Rn;
968 bits<8> imm8;
969 let Inst{10-8} = Rn;
970 let Inst{7-0} = imm8;
971}
972
David Goodwinc9ee1182009-06-25 22:49:55 +0000973// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000974def tCMPr : // A8.6.36 T1
975 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
976 IIC_iCMPr,
977 "cmp", "\t$Rn, $Rm",
978 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
979
Bill Wendling849f2e32010-11-29 00:18:15 +0000980def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
981 "cmp", "\t$Rn, $Rm", []>,
982 T1Special<{0,1,?,?}> {
983 // A8.6.36 T2
984 bits<4> Rm;
985 bits<4> Rn;
986 let Inst{7} = Rn{3};
987 let Inst{6-3} = Rm;
988 let Inst{2-0} = Rn{2-0};
989}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000990} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000991
Evan Chenga8e29892007-01-19 07:51:42 +0000992
David Goodwinc9ee1182009-06-25 22:49:55 +0000993// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000994let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000995def tEOR : // A8.6.45
996 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
997 IIC_iBITr,
998 "eor", "\t$Rdn, $Rm",
999 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001000
David Goodwinc9ee1182009-06-25 22:49:55 +00001001// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001002def tLSLri : // A8.6.88
1003 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1004 IIC_iMOVsi,
1005 "lsl", "\t$Rd, $Rm, $imm5",
1006 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001007 bits<5> imm5;
1008 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001009}
Evan Chenga8e29892007-01-19 07:51:42 +00001010
David Goodwinc9ee1182009-06-25 22:49:55 +00001011// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001012def tLSLrr : // A8.6.89
1013 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1014 IIC_iMOVsr,
1015 "lsl", "\t$Rdn, $Rm",
1016 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001017
David Goodwinc9ee1182009-06-25 22:49:55 +00001018// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001019def tLSRri : // A8.6.90
1020 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1021 IIC_iMOVsi,
1022 "lsr", "\t$Rd, $Rm, $imm5",
1023 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001024 bits<5> imm5;
1025 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001026}
Evan Chenga8e29892007-01-19 07:51:42 +00001027
David Goodwinc9ee1182009-06-25 22:49:55 +00001028// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001029def tLSRrr : // A8.6.91
1030 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1031 IIC_iMOVsr,
1032 "lsr", "\t$Rdn, $Rm",
1033 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001034
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001035// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001036let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001037def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
1038 "mov", "\t$Rd, $imm8",
1039 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1040 T1General<{1,0,0,?,?}> {
1041 // A8.6.96
1042 bits<3> Rd;
1043 bits<8> imm8;
1044 let Inst{10-8} = Rd;
1045 let Inst{7-0} = imm8;
1046}
Evan Chenga8e29892007-01-19 07:51:42 +00001047
1048// TODO: A7-73: MOV(2) - mov setting flag.
1049
Evan Chengcd799b92009-06-12 20:46:18 +00001050let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001051// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001052def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1053 "mov\t$Rd, $Rm", []>,
1054 T1Special<0b1000> {
1055 // A8.6.97
1056 bits<4> Rd;
1057 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001058 // Bits {7-6} are encoded by the T1Special value.
1059 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001060 let Inst{2-0} = Rd{2-0};
1061}
Evan Cheng446c4282009-07-11 06:43:01 +00001062let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001063def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1064 "movs\t$Rd, $Rm", []>, Encoding16 {
1065 // A8.6.97
1066 bits<3> Rd;
1067 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001068 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001069 let Inst{5-3} = Rm;
1070 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001071}
Evan Cheng446c4282009-07-11 06:43:01 +00001072
1073// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001074def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1075 "mov\t$Rd, $Rm", []>,
1076 T1Special<{1,0,0,?}> {
1077 // A8.6.97
1078 bits<4> Rd;
1079 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001080 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001081 let Inst{6-3} = Rm;
1082 let Inst{2-0} = Rd{2-0};
1083}
1084def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1085 "mov\t$Rd, $Rm", []>,
1086 T1Special<{1,0,?,0}> {
1087 // A8.6.97
1088 bits<4> Rd;
1089 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001090 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001091 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001092 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001093 let Inst{2-0} = Rd{2-0};
1094}
1095def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1096 "mov\t$Rd, $Rm", []>,
1097 T1Special<{1,0,?,?}> {
1098 // A8.6.97
1099 bits<4> Rd;
1100 bits<4> Rm;
1101 let Inst{7} = Rd{3};
1102 let Inst{6-3} = Rm;
1103 let Inst{2-0} = Rd{2-0};
1104}
Evan Chengcd799b92009-06-12 20:46:18 +00001105} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001106
Bill Wendling0480e282010-12-01 02:36:55 +00001107// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001108let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001109def tMUL : // A8.6.105 T1
1110 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1111 IIC_iMUL32,
1112 "mul", "\t$Rdn, $Rm, $Rdn",
1113 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001114
Bill Wendling76f4e102010-12-01 01:20:15 +00001115// Move inverse register
1116def tMVN : // A8.6.107
1117 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1118 "mvn", "\t$Rd, $Rn",
1119 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001120
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001121// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001122let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001123def tORR : // A8.6.114
1124 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1125 IIC_iBITr,
1126 "orr", "\t$Rdn, $Rm",
1127 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001128
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001129// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001130def tREV : // A8.6.134
1131 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1132 IIC_iUNAr,
1133 "rev", "\t$Rd, $Rm",
1134 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1135 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001136
Bill Wendling1d045ee2010-12-01 02:28:08 +00001137def tREV16 : // A8.6.135
1138 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1139 IIC_iUNAr,
1140 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001141 [(set tGPR:$Rd,
1142 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1143 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1144 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1145 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001146 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001147
Bill Wendling1d045ee2010-12-01 02:28:08 +00001148def tREVSH : // A8.6.136
1149 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1150 IIC_iUNAr,
1151 "revsh", "\t$Rd, $Rm",
1152 [(set tGPR:$Rd,
1153 (sext_inreg
1154 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1155 (shl tGPR:$Rm, (i32 8))), i16))]>,
1156 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001157
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001158// Rotate right register
1159def tROR : // A8.6.139
1160 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1161 IIC_iMOVsr,
1162 "ror", "\t$Rdn, $Rm",
1163 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001164
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001165// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001166def tRSB : // A8.6.141
1167 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1168 IIC_iALUi,
1169 "rsb", "\t$Rd, $Rn, #0",
1170 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001171
David Goodwinc9ee1182009-06-25 22:49:55 +00001172// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001173let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001174def tSBC : // A8.6.151
1175 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1176 IIC_iALUr,
1177 "sbc", "\t$Rdn, $Rm",
1178 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001179
David Goodwinc9ee1182009-06-25 22:49:55 +00001180// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001181def tSUBi3 : // A8.6.210 T1
1182 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1183 IIC_iALUi,
1184 "sub", "\t$Rd, $Rm, $imm3",
1185 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001186 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001187 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001188}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001189
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001190def tSUBi8 : // A8.6.210 T2
1191 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1192 IIC_iALUi,
1193 "sub", "\t$Rdn, $imm8",
1194 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001195
Bill Wendling76f4e102010-12-01 01:20:15 +00001196// Subtract register
1197def tSUBrr : // A8.6.212
1198 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1199 IIC_iALUr,
1200 "sub", "\t$Rd, $Rn, $Rm",
1201 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001202
1203// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001204
Bill Wendling76f4e102010-12-01 01:20:15 +00001205// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001206def tSXTB : // A8.6.222
1207 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1208 IIC_iUNAr,
1209 "sxtb", "\t$Rd, $Rm",
1210 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1211 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001212
Bill Wendling1d045ee2010-12-01 02:28:08 +00001213// Sign-extend short
1214def tSXTH : // A8.6.224
1215 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1216 IIC_iUNAr,
1217 "sxth", "\t$Rd, $Rm",
1218 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1219 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001220
Bill Wendling1d045ee2010-12-01 02:28:08 +00001221// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001222let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001223def tTST : // A8.6.230
1224 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1225 "tst", "\t$Rn, $Rm",
1226 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001227
Bill Wendling1d045ee2010-12-01 02:28:08 +00001228// Zero-extend byte
1229def tUXTB : // A8.6.262
1230 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1231 IIC_iUNAr,
1232 "uxtb", "\t$Rd, $Rm",
1233 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1234 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001235
Bill Wendling1d045ee2010-12-01 02:28:08 +00001236// Zero-extend short
1237def tUXTH : // A8.6.264
1238 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1239 IIC_iUNAr,
1240 "uxth", "\t$Rd, $Rm",
1241 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1242 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001243
Jim Grosbach80dc1162010-02-16 21:23:02 +00001244// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001245// Expanded after instruction selection into a branch sequence.
1246let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001247 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001248 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001249 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001250 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001251
Evan Cheng007ea272009-08-12 05:17:19 +00001252
1253// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001254let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001255def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1256 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001257 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001258 bits<4> Rdn;
1259 bits<4> Rm;
1260 let Inst{7} = Rdn{3};
1261 let Inst{6-3} = Rm;
1262 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001263}
Evan Cheng007ea272009-08-12 05:17:19 +00001264
Evan Chengc4af4632010-11-17 20:13:28 +00001265let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001266def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1267 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001268 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001269 bits<3> Rdn;
1270 bits<8> Rm;
1271 let Inst{10-8} = Rdn;
1272 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001273}
1274
Owen Andersonf523e472010-09-23 23:45:25 +00001275} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001276
Evan Chenga8e29892007-01-19 07:51:42 +00001277// tLEApcrel - Load a pc-relative address into a register without offending the
1278// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001279let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001280def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1281 "adr${p}\t$Rd, #$label", []>,
1282 T1Encoding<{1,0,1,0,0,?}> {
1283 // A6.2 & A8.6.10
1284 bits<3> Rd;
1285 let Inst{10-8} = Rd;
1286 // FIXME: Add label encoding/fixup
1287}
Evan Chenga8e29892007-01-19 07:51:42 +00001288
Bill Wendling67077412010-11-30 00:18:30 +00001289def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001290 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001291 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1292 T1Encoding<{1,0,1,0,0,?}> {
1293 // A6.2 & A8.6.10
1294 bits<3> Rd;
1295 let Inst{10-8} = Rd;
1296 // FIXME: Add label encoding/fixup
1297}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001298
Evan Chenga8e29892007-01-19 07:51:42 +00001299//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001300// TLS Instructions
1301//
1302
1303// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001304let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1305def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1306 "bl\t__aeabi_read_tp",
1307 [(set R0, ARMthread_pointer)]> {
1308 // Encoding is 0xf7fffffe.
1309 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001310}
1311
Bill Wendling0480e282010-12-01 02:36:55 +00001312//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001313// SJLJ Exception handling intrinsics
Bill Wendling0480e282010-12-01 02:36:55 +00001314//
1315
1316// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1317// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1318// from some other function to get here, and we're using the stack frame for the
1319// containing function to save/restore registers, we can't keep anything live in
1320// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
1321// tromped upon when we get here from a longjmp(). We force everthing out of
1322// registers except for our own input by listing the relevant registers in
1323// Defs. By doing so, we also cause the prologue/epilogue code to actively
1324// preserve all of the callee-saved resgisters, which is exactly what we want.
1325// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001326let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1327 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1328def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1329 AddrModeNone, SizeSpecial, NoItinerary, "","",
1330 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001331
1332// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001333let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001334 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001335def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001336 AddrModeNone, SizeSpecial, IndexModeNone,
1337 Pseudo, NoItinerary, "", "",
1338 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1339 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001340
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001341//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001342// Non-Instruction Patterns
1343//
1344
Jim Grosbach97a884d2010-12-07 20:41:06 +00001345// Comparisons
1346def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1347 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1348def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1349 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1350
Evan Cheng892837a2009-07-10 02:09:04 +00001351// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001352def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1353 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1354def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001355 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001356def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1357 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001358
1359// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001360def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1361 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1362def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1363 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1364def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1365 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001366
Evan Chenga8e29892007-01-19 07:51:42 +00001367// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001368def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1369def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001370
Evan Chengd85ac4d2007-01-27 02:29:45 +00001371// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001372def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1373 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001374
Evan Chenga8e29892007-01-19 07:51:42 +00001375// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001376def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001377 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001378def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001379 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001380
1381def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001382 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001383def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001384 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001385
1386// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001387def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1388 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1389def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1390 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001391
1392// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001393def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1394 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001395
Evan Chengb60c02e2007-01-26 19:13:16 +00001396// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001397def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1398def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1399def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001400
Evan Cheng0e87e232009-08-28 00:31:43 +00001401// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001402// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001403def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001404 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001405 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001406def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001407 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001408 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001409
Evan Cheng0e87e232009-08-28 00:31:43 +00001410def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1411 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1412def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1413 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001414
Evan Chenga8e29892007-01-19 07:51:42 +00001415// Large immediate handling.
1416
1417// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001418def : T1Pat<(i32 thumb_immshifted:$src),
1419 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1420 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001421
Evan Cheng9cb9e672009-06-27 02:26:13 +00001422def : T1Pat<(i32 imm0_255_comp:$src),
1423 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001424
1425// Pseudo instruction that combines ldr from constpool and add pc. This should
1426// be expanded into two instructions late to allow if-conversion and
1427// scheduling.
1428let isReMaterializable = 1 in
1429def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001430 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001431 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1432 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001433 Requires<[IsThumb, IsThumb1Only]>;