blob: a021388994f9f49cd1fc1eede4aa558b4dfb4c9a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000116def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
117def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
118def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000119def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000120def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
122def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
123def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
124def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000125def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
126def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000128def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000129def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000131def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
132def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000133def CarryDefIsUnused : Predicate<"!N->hasAnyUseOfValue(1)">;
134def CarryDefIsUsed : Predicate<"N->hasAnyUseOfValue(1)">;
Evan Chenga8e29892007-01-19 07:51:42 +0000135
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000136// FIXME: Eventually this will be just "hasV6T2Ops".
137def UseMovt : Predicate<"Subtarget->useMovt()">;
138def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000141// ARM Flag Definitions.
142
143class RegConstraint<string C> {
144 string Constraints = C;
145}
146
147//===----------------------------------------------------------------------===//
148// ARM specific transformation functions and pattern fragments.
149//
150
Evan Chenga8e29892007-01-19 07:51:42 +0000151// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
152// so_imm_neg def below.
153def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000155}]>;
156
157// so_imm_not_XFORM - Return a so_imm value packed into the format described for
158// so_imm_not def below.
159def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000161}]>;
162
163// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
164def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000165 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000166 return v == 8 || v == 16 || v == 24;
167}]>;
168
169/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
170def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000171 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000172}]>;
173
174/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
175def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000176 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000177}]>;
178
179def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000180 PatLeaf<(imm), [{
181 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
182 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Chenga2515702007-03-19 07:09:02 +0000184def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000185 PatLeaf<(imm), [{
186 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
187 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000188
189// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
190def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000191 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000192}]>;
193
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000194/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
195/// e.g., 0xf000ffff
196def bf_inv_mask_imm : Operand<i32>,
197 PatLeaf<(imm), [{
198 uint32_t v = (uint32_t)N->getZExtValue();
199 if (v == 0xffffffff)
200 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000201 // there can be 1's on either or both "outsides", all the "inside"
202 // bits must be 0's
203 unsigned int lsb = 0, msb = 31;
204 while (v & (1 << msb)) --msb;
205 while (v & (1 << lsb)) ++lsb;
206 for (unsigned int i = lsb; i <= msb; ++i) {
207 if (v & (1 << i))
208 return 0;
209 }
210 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000211}] > {
212 let PrintMethod = "printBitfieldInvMaskImmOperand";
213}
214
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000215/// Split a 32-bit immediate into two 16 bit parts.
216def lo16 : SDNodeXForm<imm, [{
217 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
218 MVT::i32);
219}]>;
220
221def hi16 : SDNodeXForm<imm, [{
222 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
223}]>;
224
225def lo16AllZero : PatLeaf<(i32 imm), [{
226 // Returns true if all low 16-bits are 0.
227 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000228}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229
230/// imm0_65535 predicate - True if the 32-bit immediate is in the range
231/// [0.65535].
232def imm0_65535 : PatLeaf<(i32 imm), [{
233 return (uint32_t)N->getZExtValue() < 65536;
234}]>;
235
Evan Cheng37f25d92008-08-28 23:39:26 +0000236class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
237class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000238
239//===----------------------------------------------------------------------===//
240// Operand Definitions.
241//
242
243// Branch target.
244def brtarget : Operand<OtherVT>;
245
Evan Chenga8e29892007-01-19 07:51:42 +0000246// A list of registers separated by comma. Used by load/store multiple.
247def reglist : Operand<i32> {
248 let PrintMethod = "printRegisterList";
249}
250
251// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
252def cpinst_operand : Operand<i32> {
253 let PrintMethod = "printCPInstOperand";
254}
255
256def jtblock_operand : Operand<i32> {
257 let PrintMethod = "printJTBlockOperand";
258}
Evan Cheng66ac5312009-07-25 00:33:29 +0000259def jt2block_operand : Operand<i32> {
260 let PrintMethod = "printJT2BlockOperand";
261}
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263// Local PC labels.
264def pclabel : Operand<i32> {
265 let PrintMethod = "printPCLabel";
266}
267
268// shifter_operand operands: so_reg and so_imm.
269def so_reg : Operand<i32>, // reg reg imm
270 ComplexPattern<i32, 3, "SelectShifterOperandReg",
271 [shl,srl,sra,rotr]> {
272 let PrintMethod = "printSORegOperand";
273 let MIOperandInfo = (ops GPR, GPR, i32imm);
274}
275
276// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
277// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
278// represented in the imm field in the same 12-bit form that they are encoded
279// into so_imm instructions: the 8-bit immediate is the least significant bits
280// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
281def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000282 PatLeaf<(imm), [{
283 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
284 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000285 let PrintMethod = "printSOImmOperand";
286}
287
Evan Chengc70d1842007-03-20 08:11:30 +0000288// Break so_imm's up into two pieces. This handles immediates with up to 16
289// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
290// get the first/second pieces.
291def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000292 PatLeaf<(imm), [{
293 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
294 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000295 let PrintMethod = "printSOImm2PartOperand";
296}
297
298def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000299 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000301}]>;
302
303def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000304 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000306}]>;
307
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000308def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
309 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
310 }]> {
311 let PrintMethod = "printSOImm2PartOperand";
312}
313
314def so_neg_imm2part_1 : SDNodeXForm<imm, [{
315 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
316 return CurDAG->getTargetConstant(V, MVT::i32);
317}]>;
318
319def so_neg_imm2part_2 : SDNodeXForm<imm, [{
320 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
321 return CurDAG->getTargetConstant(V, MVT::i32);
322}]>;
323
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000324/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
325def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
326 return (int32_t)N->getZExtValue() < 32;
327}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000328
329// Define ARM specific addressing modes.
330
331// addrmode2 := reg +/- reg shop imm
332// addrmode2 := reg +/- imm12
333//
334def addrmode2 : Operand<i32>,
335 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
336 let PrintMethod = "printAddrMode2Operand";
337 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
338}
339
340def am2offset : Operand<i32>,
341 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
342 let PrintMethod = "printAddrMode2OffsetOperand";
343 let MIOperandInfo = (ops GPR, i32imm);
344}
345
346// addrmode3 := reg +/- reg
347// addrmode3 := reg +/- imm8
348//
349def addrmode3 : Operand<i32>,
350 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
351 let PrintMethod = "printAddrMode3Operand";
352 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
353}
354
355def am3offset : Operand<i32>,
356 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
357 let PrintMethod = "printAddrMode3OffsetOperand";
358 let MIOperandInfo = (ops GPR, i32imm);
359}
360
361// addrmode4 := reg, <mode|W>
362//
363def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000364 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000365 let PrintMethod = "printAddrMode4Operand";
366 let MIOperandInfo = (ops GPR, i32imm);
367}
368
369// addrmode5 := reg +/- imm8*4
370//
371def addrmode5 : Operand<i32>,
372 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
373 let PrintMethod = "printAddrMode5Operand";
374 let MIOperandInfo = (ops GPR, i32imm);
375}
376
Bob Wilson8b024a52009-07-01 23:16:05 +0000377// addrmode6 := reg with optional writeback
378//
379def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000380 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000381 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000382 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000383}
384
Evan Chenga8e29892007-01-19 07:51:42 +0000385// addrmodepc := pc + reg
386//
387def addrmodepc : Operand<i32>,
388 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
389 let PrintMethod = "printAddrModePCOperand";
390 let MIOperandInfo = (ops GPR, i32imm);
391}
392
Bob Wilson4f38b382009-08-21 21:58:55 +0000393def nohash_imm : Operand<i32> {
394 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000398
Evan Cheng37f25d92008-08-28 23:39:26 +0000399include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000400
401//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000402// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000403//
404
Evan Cheng3924f782008-08-29 07:36:24 +0000405/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000406/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000407multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
408 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000409 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000410 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000411 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
412 let Inst{25} = 1;
413 }
Evan Chengedda31c2008-11-05 18:35:52 +0000414 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000415 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000416 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000417 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000418 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000419 let isCommutable = Commutable;
420 }
Evan Chengedda31c2008-11-05 18:35:52 +0000421 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000422 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000423 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
424 let Inst{25} = 0;
425 }
Evan Chenga8e29892007-01-19 07:51:42 +0000426}
427
Evan Cheng1e249e32009-06-25 20:59:23 +0000428/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000429/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000430let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000431multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
432 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000433 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000434 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000435 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000436 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000437 let Inst{25} = 1;
438 }
Evan Chengedda31c2008-11-05 18:35:52 +0000439 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000440 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000441 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
442 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000443 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000444 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000445 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000446 }
Evan Chengedda31c2008-11-05 18:35:52 +0000447 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000448 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000449 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000450 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000451 let Inst{25} = 0;
452 }
Evan Cheng071a2792007-09-11 19:55:27 +0000453}
Evan Chengc85e8322007-07-05 07:13:32 +0000454}
455
456/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000457/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000458/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000459let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000460multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
461 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000462 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000463 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000465 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000466 let Inst{25} = 1;
467 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000468 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000469 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000470 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000471 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000472 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000473 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000474 let isCommutable = Commutable;
475 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000476 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000477 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000478 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000479 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000480 let Inst{25} = 0;
481 }
Evan Cheng071a2792007-09-11 19:55:27 +0000482}
Evan Chenga8e29892007-01-19 07:51:42 +0000483}
484
Evan Chenga8e29892007-01-19 07:51:42 +0000485/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
486/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000487/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
488multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000490 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000491 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000492 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000493 let Inst{11-10} = 0b00;
494 let Inst{19-16} = 0b1111;
495 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000496 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000497 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000498 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000499 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000500 let Inst{19-16} = 0b1111;
501 }
Evan Chenga8e29892007-01-19 07:51:42 +0000502}
503
504/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
505/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000506multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
507 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000508 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000509 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000510 Requires<[IsARM, HasV6]> {
511 let Inst{11-10} = 0b00;
512 }
Evan Cheng97f48c32008-11-06 22:15:19 +0000513 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000514 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000515 [(set GPR:$dst, (opnode GPR:$LHS,
516 (rotr GPR:$RHS, rot_imm:$rot)))]>,
517 Requires<[IsARM, HasV6]>;
518}
519
Evan Cheng62674222009-06-25 23:34:10 +0000520/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
521let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000522multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
523 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000524 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000525 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000526 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000527 Requires<[IsARM, CarryDefIsUnused]> {
528 let Inst{25} = 1;
529 }
Evan Cheng62674222009-06-25 23:34:10 +0000530 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000531 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000532 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Evan Cheng8de898a2009-06-26 00:19:44 +0000533 Requires<[IsARM, CarryDefIsUnused]> {
534 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000535 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000536 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000537 }
Evan Cheng62674222009-06-25 23:34:10 +0000538 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000539 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000540 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Evan Chengbc8a9452009-07-07 23:40:25 +0000541 Requires<[IsARM, CarryDefIsUnused]> {
542 let Inst{25} = 0;
543 }
Jim Grosbache5165492009-11-09 00:11:35 +0000544}
545// Carry setting variants
546let Defs = [CPSR] in {
547multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
548 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000549 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000550 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000551 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
552 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000553 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000554 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000555 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000556 }
Evan Cheng62674222009-06-25 23:34:10 +0000557 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000558 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000559 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
560 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000561 let Defs = [CPSR];
Johnny Chen04301522009-11-07 00:54:36 +0000562 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000563 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000564 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000565 }
Evan Cheng62674222009-06-25 23:34:10 +0000566 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000567 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000568 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
569 Requires<[IsARM, CarryDefIsUsed]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000570 let Defs = [CPSR];
Bob Wilson7e053bb2009-10-26 22:34:44 +0000571 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000572 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000573 }
Evan Cheng071a2792007-09-11 19:55:27 +0000574}
Evan Chengc85e8322007-07-05 07:13:32 +0000575}
Jim Grosbache5165492009-11-09 00:11:35 +0000576}
Evan Chengc85e8322007-07-05 07:13:32 +0000577
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000578//===----------------------------------------------------------------------===//
579// Instructions
580//===----------------------------------------------------------------------===//
581
Evan Chenga8e29892007-01-19 07:51:42 +0000582//===----------------------------------------------------------------------===//
583// Miscellaneous Instructions.
584//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000585
Evan Chenga8e29892007-01-19 07:51:42 +0000586/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
587/// the function. The first operand is the ID# for this instruction, the second
588/// is the index into the MachineConstantPool that this is, the third is the
589/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000590let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000591def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000592PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000593 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000594 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000595
Evan Cheng071a2792007-09-11 19:55:27 +0000596let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000597def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000598PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000599 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000600 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000601
Evan Chenga8e29892007-01-19 07:51:42 +0000602def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000603PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000604 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000605 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000606}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000607
Johnny Chenf4d81052010-02-12 22:53:19 +0000608def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000609 [/* For disassembly only; pattern left blank */]>,
610 Requires<[IsARM, HasV6T2]> {
611 let Inst{27-16} = 0b001100100000;
612 let Inst{7-0} = 0b00000000;
613}
614
Johnny Chenf4d81052010-02-12 22:53:19 +0000615def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
616 [/* For disassembly only; pattern left blank */]>,
617 Requires<[IsARM, HasV6T2]> {
618 let Inst{27-16} = 0b001100100000;
619 let Inst{7-0} = 0b00000001;
620}
621
622def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
623 [/* For disassembly only; pattern left blank */]>,
624 Requires<[IsARM, HasV6T2]> {
625 let Inst{27-16} = 0b001100100000;
626 let Inst{7-0} = 0b00000010;
627}
628
629def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
630 [/* For disassembly only; pattern left blank */]>,
631 Requires<[IsARM, HasV6T2]> {
632 let Inst{27-16} = 0b001100100000;
633 let Inst{7-0} = 0b00000011;
634}
635
636def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
637 [/* For disassembly only; pattern left blank */]>,
638 Requires<[IsARM, HasV6T2]> {
639 let Inst{27-16} = 0b001100100000;
640 let Inst{7-0} = 0b00000100;
641}
642
Johnny Chenc6f7b272010-02-11 18:12:29 +0000643// The i32imm operand $val can be used by a debugger to store more information
644// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000645def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000646 [/* For disassembly only; pattern left blank */]>,
647 Requires<[IsARM]> {
648 let Inst{27-20} = 0b00010010;
649 let Inst{7-4} = 0b0111;
650}
651
Johnny Chenb98e1602010-02-12 18:55:33 +0000652// Change Processor State is a system instruction -- for disassembly only.
653// The singleton $opt operand contains the following information:
654// opt{4-0} = mode from Inst{4-0}
655// opt{5} = changemode from Inst{17}
656// opt{8-6} = AIF from Inst{8-6}
657// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000658def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000659 [/* For disassembly only; pattern left blank */]>,
660 Requires<[IsARM]> {
661 let Inst{31-28} = 0b1111;
662 let Inst{27-20} = 0b00010000;
663 let Inst{16} = 0;
664 let Inst{5} = 0;
665}
666
Johnny Chena1e76212010-02-13 02:51:09 +0000667def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
668 [/* For disassembly only; pattern left blank */]>,
669 Requires<[IsARM]> {
670 let Inst{31-28} = 0b1111;
671 let Inst{27-20} = 0b00010000;
672 let Inst{16} = 1;
673 let Inst{9} = 1;
674 let Inst{7-4} = 0b0000;
675}
676
677def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
678 [/* For disassembly only; pattern left blank */]>,
679 Requires<[IsARM]> {
680 let Inst{31-28} = 0b1111;
681 let Inst{27-20} = 0b00010000;
682 let Inst{16} = 1;
683 let Inst{9} = 0;
684 let Inst{7-4} = 0b0000;
685}
686
Johnny Chenf4d81052010-02-12 22:53:19 +0000687def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000688 [/* For disassembly only; pattern left blank */]>,
689 Requires<[IsARM, HasV7]> {
690 let Inst{27-16} = 0b001100100000;
691 let Inst{7-4} = 0b1111;
692}
693
Johnny Chenba6e0332010-02-11 17:14:31 +0000694// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000695def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000696 [/* For disassembly only; pattern left blank */]>,
697 Requires<[IsARM]> {
698 let Inst{27-25} = 0b011;
699 let Inst{24-20} = 0b11111;
700 let Inst{7-5} = 0b111;
701 let Inst{4} = 0b1;
702}
703
Evan Cheng12c3a532008-11-06 17:48:05 +0000704// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000705let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000706def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000707 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000708 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000709
Evan Cheng325474e2008-01-07 23:56:57 +0000710let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000711def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000712 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000713 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000714
Evan Chengd87293c2008-11-06 08:47:38 +0000715def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000716 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000717 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
718
Evan Chengd87293c2008-11-06 08:47:38 +0000719def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000720 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000721 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
722
Evan Chengd87293c2008-11-06 08:47:38 +0000723def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000724 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000725 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
726
Evan Chengd87293c2008-11-06 08:47:38 +0000727def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000728 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000729 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
730}
Chris Lattner13c63102008-01-06 05:55:01 +0000731let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000732def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000733 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000734 [(store GPR:$src, addrmodepc:$addr)]>;
735
Evan Chengd87293c2008-11-06 08:47:38 +0000736def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000737 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000738 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
739
Evan Chengd87293c2008-11-06 08:47:38 +0000740def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000741 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000742 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
743}
Evan Cheng12c3a532008-11-06 17:48:05 +0000744} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000745
Evan Chenge07715c2009-06-23 05:25:29 +0000746
747// LEApcrel - Load a pc-relative address into a register without offending the
748// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000749def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000750 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000751 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
752 "${:private}PCRELL${:uid}+8))\n"),
753 !strconcat("${:private}PCRELL${:uid}:\n\t",
754 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000755 []>;
756
Evan Cheng023dd3f2009-06-24 23:14:45 +0000757def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000758 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000759 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000760 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000761 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000762 "${:private}PCRELL${:uid}+8))\n"),
763 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng162e3092009-10-26 23:45:59 +0000764 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000765 []> {
766 let Inst{25} = 1;
767}
Evan Chenge07715c2009-06-23 05:25:29 +0000768
Evan Chenga8e29892007-01-19 07:51:42 +0000769//===----------------------------------------------------------------------===//
770// Control Flow Instructions.
771//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000772
Jim Grosbachc732adf2009-09-30 01:35:11 +0000773let isReturn = 1, isTerminator = 1, isBarrier = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000774 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000775 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000776 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000777 let Inst{7-4} = 0b0001;
778 let Inst{19-8} = 0b111111111111;
779 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000780}
Rafael Espindola27185192006-09-29 21:20:16 +0000781
Bob Wilson04ea6e52009-10-28 00:37:03 +0000782// Indirect branches
783let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000784 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000785 [(brind GPR:$dst)]> {
786 let Inst{7-4} = 0b0001;
787 let Inst{19-8} = 0b111111111111;
788 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000789 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000790 }
791}
792
Evan Chenga8e29892007-01-19 07:51:42 +0000793// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000794// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000795let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
796 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000797 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000798 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000799 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000800 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000801
Bob Wilson54fc1242009-06-22 21:01:46 +0000802// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000803let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000804 Defs = [R0, R1, R2, R3, R12, LR,
805 D0, D1, D2, D3, D4, D5, D6, D7,
806 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000807 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000808 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000809 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000810 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000811 Requires<[IsARM, IsNotDarwin]> {
812 let Inst{31-28} = 0b1110;
813 }
Evan Cheng277f0742007-06-19 21:05:09 +0000814
Evan Cheng12c3a532008-11-06 17:48:05 +0000815 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000816 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000817 [(ARMcall_pred tglobaladdr:$func)]>,
818 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000819
Evan Chenga8e29892007-01-19 07:51:42 +0000820 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000821 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000822 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000823 [(ARMcall GPR:$func)]>,
824 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000825 let Inst{7-4} = 0b0011;
826 let Inst{19-8} = 0b111111111111;
827 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000828 }
829
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000830 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000831 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
832 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000833 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000834 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000835 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000836 let Inst{7-4} = 0b0001;
837 let Inst{19-8} = 0b111111111111;
838 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000839 }
840}
841
842// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000843let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000844 Defs = [R0, R1, R2, R3, R9, R12, LR,
845 D0, D1, D2, D3, D4, D5, D6, D7,
846 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000847 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000848 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000849 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000850 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
851 let Inst{31-28} = 0b1110;
852 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000853
854 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000855 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000856 [(ARMcall_pred tglobaladdr:$func)]>,
857 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000858
859 // ARMv5T and above
860 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000861 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000862 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
863 let Inst{7-4} = 0b0011;
864 let Inst{19-8} = 0b111111111111;
865 let Inst{27-20} = 0b00010010;
866 }
867
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000868 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000869 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
870 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000871 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000872 [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000873 let Inst{7-4} = 0b0001;
874 let Inst{19-8} = 0b111111111111;
875 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000876 }
Rafael Espindola35574632006-07-18 17:00:30 +0000877}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000878
David Goodwin1a8f36e2009-08-12 18:31:53 +0000879let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000880 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000881 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000882 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000883 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000884 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000885
Owen Anderson20ab2902007-11-12 07:39:39 +0000886 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000887 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000888 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000889 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000890 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000891 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000892 let Inst{20} = 0; // S Bit
893 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000894 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000895 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000896 def BR_JTm : JTI<(outs),
897 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000898 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000899 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
900 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000901 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000902 let Inst{20} = 1; // L bit
903 let Inst{21} = 0; // W bit
904 let Inst{22} = 0; // B bit
905 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000906 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000907 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000908 def BR_JTadd : JTI<(outs),
909 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000910 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000911 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
912 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000913 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000914 let Inst{20} = 0; // S bit
915 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000916 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000917 }
918 } // isNotDuplicable = 1, isIndirectBranch = 1
919 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000920
Evan Chengc85e8322007-07-05 07:13:32 +0000921 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
922 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000923 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000924 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000925 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000926}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000927
Johnny Chena1e76212010-02-13 02:51:09 +0000928// Branch and Exchange Jazelle -- for disassembly only
929def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
930 [/* For disassembly only; pattern left blank */]> {
931 let Inst{23-20} = 0b0010;
932 //let Inst{19-8} = 0xfff;
933 let Inst{7-4} = 0b0010;
934}
935
Johnny Chen85d5a892010-02-10 18:02:25 +0000936// Supervisor call (software interrupt) -- for disassembly only
937let isCall = 1 in {
938def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
939 [/* For disassembly only; pattern left blank */]>;
940}
941
Evan Chenga8e29892007-01-19 07:51:42 +0000942//===----------------------------------------------------------------------===//
943// Load / store Instructions.
944//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000945
Evan Chenga8e29892007-01-19 07:51:42 +0000946// Load
Evan Cheng4aedb612009-11-20 19:57:15 +0000947let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000948def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000949 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000950 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000951
Evan Chengfa775d02007-03-19 07:20:03 +0000952// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000953let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
954 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000955def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000956 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000957
Evan Chenga8e29892007-01-19 07:51:42 +0000958// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000959def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000960 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000961 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000962
David Goodwin5d598aa2009-08-19 18:00:44 +0000963def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000964 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000965 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000966
Evan Chenga8e29892007-01-19 07:51:42 +0000967// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000968def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000969 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000970 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000971
David Goodwin5d598aa2009-08-19 18:00:44 +0000972def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000973 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000974 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000975
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000976let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000977// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000978def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000979 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +0000980 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000981
Evan Chenga8e29892007-01-19 07:51:42 +0000982// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000983def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000984 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000985 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000986
Evan Chengd87293c2008-11-06 08:47:38 +0000987def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000988 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +0000989 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000990
Evan Chengd87293c2008-11-06 08:47:38 +0000991def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000992 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000993 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000994
Evan Chengd87293c2008-11-06 08:47:38 +0000995def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +0000996 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +0000997 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000998
Evan Chengd87293c2008-11-06 08:47:38 +0000999def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001000 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001001 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001002
Evan Chengd87293c2008-11-06 08:47:38 +00001003def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001004 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001005 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001006
Evan Chengd87293c2008-11-06 08:47:38 +00001007def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001008 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001009 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001010
Evan Chengd87293c2008-11-06 08:47:38 +00001011def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001012 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001013 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001014
Evan Chengd87293c2008-11-06 08:47:38 +00001015def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001016 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001017 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001018
Evan Chengd87293c2008-11-06 08:47:38 +00001019def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001020 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001021 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001022}
Evan Chenga8e29892007-01-19 07:51:42 +00001023
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001024// LDRT and LDRBT are for disassembly only.
1025
1026def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1027 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1028 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1029 let Inst{21} = 1; // overwrite
1030}
1031
1032def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
1033 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1034 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1035 let Inst{21} = 1; // overwrite
1036}
1037
Evan Chenga8e29892007-01-19 07:51:42 +00001038// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001039def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001040 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001041 [(store GPR:$src, addrmode2:$addr)]>;
1042
1043// Stores with truncate
David Goodwin5d598aa2009-08-19 18:00:44 +00001044def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001045 "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001046 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1047
David Goodwin5d598aa2009-08-19 18:00:44 +00001048def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001049 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001050 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1051
1052// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001053let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001054def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001055 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001056 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001057
1058// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001059def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001060 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001061 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001062 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001063 [(set GPR:$base_wb,
1064 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1065
Evan Chengd87293c2008-11-06 08:47:38 +00001066def STR_POST : AI2stwpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001067 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001068 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001069 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001070 [(set GPR:$base_wb,
1071 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1072
Evan Chengd87293c2008-11-06 08:47:38 +00001073def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001074 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001075 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001076 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001077 [(set GPR:$base_wb,
1078 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1079
Evan Chengd87293c2008-11-06 08:47:38 +00001080def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001081 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001082 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001083 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001084 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1085 GPR:$base, am3offset:$offset))]>;
1086
Evan Chengd87293c2008-11-06 08:47:38 +00001087def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001088 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001089 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001090 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001091 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1092 GPR:$base, am2offset:$offset))]>;
1093
Evan Chengd87293c2008-11-06 08:47:38 +00001094def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001095 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001096 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001097 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001098 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1099 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001100
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001101// STRT and STRBT are for disassembly only.
1102
1103def STRT : AI2stwpo<(outs GPR:$base_wb),
1104 (ins GPR:$src, GPR:$base,am2offset:$offset),
1105 StFrm, IIC_iStoreru,
1106 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1107 [/* For disassembly only; pattern left blank */]> {
1108 let Inst{21} = 1; // overwrite
1109}
1110
1111def STRBT : AI2stbpo<(outs GPR:$base_wb),
1112 (ins GPR:$src, GPR:$base,am2offset:$offset),
1113 StFrm, IIC_iStoreru,
1114 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1115 [/* For disassembly only; pattern left blank */]> {
1116 let Inst{21} = 1; // overwrite
1117}
1118
Evan Chenga8e29892007-01-19 07:51:42 +00001119//===----------------------------------------------------------------------===//
1120// Load / store multiple Instructions.
1121//
1122
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001123let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001124def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001125 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001126 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001127 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001128
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001129let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001130def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001131 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001132 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001133 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001134
1135//===----------------------------------------------------------------------===//
1136// Move Instructions.
1137//
1138
Evan Chengcd799b92009-06-12 20:46:18 +00001139let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001140def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001141 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001142 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001143 let Inst{25} = 0;
1144}
1145
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001146def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001147 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001148 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001149 let Inst{25} = 0;
1150}
Evan Chenga2515702007-03-19 07:09:02 +00001151
Evan Chengb3379fb2009-02-05 08:42:55 +00001152let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001153def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001154 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001155 let Inst{25} = 1;
1156}
1157
1158let isReMaterializable = 1, isAsCheapAsAMove = 1 in
1159def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
1160 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001161 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001162 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001163 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001164 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001165 let Inst{25} = 1;
1166}
1167
Evan Cheng5adb66a2009-09-28 09:14:39 +00001168let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001169def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1170 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001171 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001172 [(set GPR:$dst,
1173 (or (and GPR:$src, 0xffff),
1174 lo16AllZero:$imm))]>, UnaryDP,
1175 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001176 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001177 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001178}
Evan Cheng13ab0202007-07-10 18:08:01 +00001179
Evan Cheng20956592009-10-21 08:15:52 +00001180def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1181 Requires<[IsARM, HasV6T2]>;
1182
David Goodwinca01a8d2009-09-01 18:32:09 +00001183let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001184def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001185 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001186 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001187
1188// These aren't really mov instructions, but we have to define them this way
1189// due to flag operands.
1190
Evan Cheng071a2792007-09-11 19:55:27 +00001191let Defs = [CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001192def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001193 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001194 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001195def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001196 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001197 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001198}
Evan Chenga8e29892007-01-19 07:51:42 +00001199
Evan Chenga8e29892007-01-19 07:51:42 +00001200//===----------------------------------------------------------------------===//
1201// Extend Instructions.
1202//
1203
1204// Sign extenders
1205
Evan Cheng97f48c32008-11-06 22:15:19 +00001206defm SXTB : AI_unary_rrot<0b01101010,
1207 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1208defm SXTH : AI_unary_rrot<0b01101011,
1209 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001210
Evan Cheng97f48c32008-11-06 22:15:19 +00001211defm SXTAB : AI_bin_rrot<0b01101010,
1212 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1213defm SXTAH : AI_bin_rrot<0b01101011,
1214 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001215
1216// TODO: SXT(A){B|H}16
1217
1218// Zero extenders
1219
1220let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001221defm UXTB : AI_unary_rrot<0b01101110,
1222 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1223defm UXTH : AI_unary_rrot<0b01101111,
1224 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1225defm UXTB16 : AI_unary_rrot<0b01101100,
1226 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001227
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001228def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001229 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001230def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001231 (UXTB16r_rot GPR:$Src, 8)>;
1232
Evan Cheng97f48c32008-11-06 22:15:19 +00001233defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001234 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001235defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001236 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001237}
1238
Evan Chenga8e29892007-01-19 07:51:42 +00001239// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1240//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001241
Evan Chenga8e29892007-01-19 07:51:42 +00001242// TODO: UXT(A){B|H}16
1243
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001244def SBFX : I<(outs GPR:$dst),
1245 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1246 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001247 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001248 Requires<[IsARM, HasV6T2]> {
1249 let Inst{27-21} = 0b0111101;
1250 let Inst{6-4} = 0b101;
1251}
1252
1253def UBFX : I<(outs GPR:$dst),
1254 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1255 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001256 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001257 Requires<[IsARM, HasV6T2]> {
1258 let Inst{27-21} = 0b0111111;
1259 let Inst{6-4} = 0b101;
1260}
1261
Evan Chenga8e29892007-01-19 07:51:42 +00001262//===----------------------------------------------------------------------===//
1263// Arithmetic Instructions.
1264//
1265
Jim Grosbach26421962008-10-14 20:36:24 +00001266defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001267 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001268defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001269 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001270
Evan Chengc85e8322007-07-05 07:13:32 +00001271// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001272defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1273 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1274defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001275 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001276
Evan Cheng62674222009-06-25 23:34:10 +00001277defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng8de898a2009-06-26 00:19:44 +00001278 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001279defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
1280 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001281defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
1282 BinOpFrag<(adde node:$LHS, node:$RHS)>, 1>;
1283defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
1284 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001285
Evan Chengc85e8322007-07-05 07:13:32 +00001286// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001287def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001288 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001289 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1290 let Inst{25} = 1;
1291}
Evan Cheng13ab0202007-07-10 18:08:01 +00001292
Evan Chengedda31c2008-11-05 18:35:52 +00001293def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001294 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001295 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001296 let Inst{25} = 0;
1297}
Evan Chengc85e8322007-07-05 07:13:32 +00001298
1299// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001300let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001301def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001302 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001303 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001304 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001305 let Inst{25} = 1;
1306}
Evan Chengedda31c2008-11-05 18:35:52 +00001307def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001308 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001309 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001310 let Inst{20} = 1;
1311 let Inst{25} = 0;
1312}
Evan Cheng071a2792007-09-11 19:55:27 +00001313}
Evan Chengc85e8322007-07-05 07:13:32 +00001314
Evan Cheng62674222009-06-25 23:34:10 +00001315let Uses = [CPSR] in {
1316def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001317 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001318 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001319 Requires<[IsARM, CarryDefIsUnused]> {
1320 let Inst{25} = 1;
1321}
Evan Cheng62674222009-06-25 23:34:10 +00001322def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001323 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001324 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001325 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001326 let Inst{25} = 0;
1327}
Evan Cheng62674222009-06-25 23:34:10 +00001328}
1329
1330// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001331let Defs = [CPSR], Uses = [CPSR] in {
1332def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001333 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001334 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001335 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001336 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001337 let Inst{25} = 1;
1338}
Evan Cheng1e249e32009-06-25 20:59:23 +00001339def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001340 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +00001341 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>,
Bob Wilsondda95832009-10-26 22:59:12 +00001342 Requires<[IsARM, CarryDefIsUnused]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001343 let Inst{20} = 1;
1344 let Inst{25} = 0;
1345}
Evan Cheng071a2792007-09-11 19:55:27 +00001346}
Evan Cheng2c614c52007-06-06 10:17:05 +00001347
Evan Chenga8e29892007-01-19 07:51:42 +00001348// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1349def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1350 (SUBri GPR:$src, so_imm_neg:$imm)>;
1351
1352//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1353// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1354//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1355// (SBCri GPR:$src, so_imm_neg:$imm)>;
1356
1357// Note: These are implemented in C++ code, because they have to generate
1358// ADD/SUBrs instructions, which use a complex pattern that a xform function
1359// cannot produce.
1360// (mul X, 2^n+1) -> (add (X << n), X)
1361// (mul X, 2^n-1) -> (rsb X, (X << n))
1362
Johnny Chen08b85f32010-02-13 01:21:01 +00001363// Saturating adds/subtracts -- for disassembly only
1364
Johnny Chen2faf3912010-02-14 06:32:20 +00001365// GPR:$dst = GPR:$a op GPR:$b
Bob Wilson7dc97472010-02-15 23:43:47 +00001366class AQI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001367 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001368 opc, "\t$dst, $a, $b",
1369 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001370 let Inst{27-20} = op27_20;
1371 let Inst{7-4} = op7_4;
1372}
1373
Bob Wilson7dc97472010-02-15 23:43:47 +00001374def QADD : AQI<0b00010000, 0b0101, "qadd">;
1375def QADD16 : AQI<0b01100010, 0b0001, "qadd16">;
1376def QADD8 : AQI<0b01100010, 0b1001, "qadd8">;
1377def QASX : AQI<0b01100010, 0b0011, "qasx">;
1378def QDADD : AQI<0b00010100, 0b0101, "qdadd">;
1379def QDSUB : AQI<0b00010110, 0b0101, "qdsub">;
1380def QSAX : AQI<0b01100010, 0b0101, "qsax">;
1381def QSUB : AQI<0b00010010, 0b0101, "qsub">;
1382def QSUB16 : AQI<0b01100010, 0b0111, "qsub16">;
1383def QSUB8 : AQI<0b01100010, 0b1111, "qsub8">;
1384def UQADD16 : AQI<0b01100110, 0b0001, "uqadd16">;
1385def UQADD8 : AQI<0b01100110, 0b1001, "uqadd8">;
1386def UQASX : AQI<0b01100110, 0b0011, "uqasx">;
1387def UQSAX : AQI<0b01100110, 0b0101, "uqsax">;
1388def UQSUB16 : AQI<0b01100110, 0b0111, "uqsub16">;
1389def UQSUB8 : AQI<0b01100110, 0b1111, "uqsub8">;
Evan Chenga8e29892007-01-19 07:51:42 +00001390
1391//===----------------------------------------------------------------------===//
1392// Bitwise Instructions.
1393//
1394
Jim Grosbach26421962008-10-14 20:36:24 +00001395defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001396 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001397defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001398 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001399defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001400 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001401defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001402 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001403
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001404def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001405 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001406 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001407 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1408 Requires<[IsARM, HasV6T2]> {
1409 let Inst{27-21} = 0b0111110;
1410 let Inst{6-0} = 0b0011111;
1411}
1412
David Goodwin5d598aa2009-08-19 18:00:44 +00001413def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001414 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001415 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001416 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001417 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001418}
Evan Chengedda31c2008-11-05 18:35:52 +00001419def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001420 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001421 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1422 let Inst{25} = 0;
1423}
Evan Chengb3379fb2009-02-05 08:42:55 +00001424let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001425def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001426 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001427 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1428 let Inst{25} = 1;
1429}
Evan Chenga8e29892007-01-19 07:51:42 +00001430
1431def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1432 (BICri GPR:$src, so_imm_not:$imm)>;
1433
1434//===----------------------------------------------------------------------===//
1435// Multiply Instructions.
1436//
1437
Evan Cheng8de898a2009-06-26 00:19:44 +00001438let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001439def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001440 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001441 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001442
Evan Chengfbc9d412008-11-06 01:21:28 +00001443def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001444 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001445 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001446
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001447def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001448 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001449 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1450 Requires<[IsARM, HasV6T2]>;
1451
Evan Chenga8e29892007-01-19 07:51:42 +00001452// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001453let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001454let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001455def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001456 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001457 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001458
Evan Chengfbc9d412008-11-06 01:21:28 +00001459def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001460 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001461 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001462}
Evan Chenga8e29892007-01-19 07:51:42 +00001463
1464// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001465def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001466 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001467 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001468
Evan Chengfbc9d412008-11-06 01:21:28 +00001469def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001470 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001471 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001472
Evan Chengfbc9d412008-11-06 01:21:28 +00001473def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001474 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001475 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001476 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001477} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001478
1479// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001480def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001481 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001482 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001483 Requires<[IsARM, HasV6]> {
1484 let Inst{7-4} = 0b0001;
1485 let Inst{15-12} = 0b1111;
1486}
Evan Cheng13ab0202007-07-10 18:08:01 +00001487
Evan Chengfbc9d412008-11-06 01:21:28 +00001488def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001489 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001490 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001491 Requires<[IsARM, HasV6]> {
1492 let Inst{7-4} = 0b0001;
1493}
Evan Chenga8e29892007-01-19 07:51:42 +00001494
1495
Evan Chengfbc9d412008-11-06 01:21:28 +00001496def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001497 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001498 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001499 Requires<[IsARM, HasV6]> {
1500 let Inst{7-4} = 0b1101;
1501}
Evan Chenga8e29892007-01-19 07:51:42 +00001502
Raul Herbster37fb5b12007-08-30 23:25:47 +00001503multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001504 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001505 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001506 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1507 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001508 Requires<[IsARM, HasV5TE]> {
1509 let Inst{5} = 0;
1510 let Inst{6} = 0;
1511 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001512
Evan Chengeb4f52e2008-11-06 03:35:07 +00001513 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001514 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001515 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001516 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001517 Requires<[IsARM, HasV5TE]> {
1518 let Inst{5} = 0;
1519 let Inst{6} = 1;
1520 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001521
Evan Chengeb4f52e2008-11-06 03:35:07 +00001522 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001523 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001524 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001525 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001526 Requires<[IsARM, HasV5TE]> {
1527 let Inst{5} = 1;
1528 let Inst{6} = 0;
1529 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001530
Evan Chengeb4f52e2008-11-06 03:35:07 +00001531 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001532 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001533 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1534 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001535 Requires<[IsARM, HasV5TE]> {
1536 let Inst{5} = 1;
1537 let Inst{6} = 1;
1538 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001539
Evan Chengeb4f52e2008-11-06 03:35:07 +00001540 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001541 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001542 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001543 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001544 Requires<[IsARM, HasV5TE]> {
1545 let Inst{5} = 1;
1546 let Inst{6} = 0;
1547 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001548
Evan Chengeb4f52e2008-11-06 03:35:07 +00001549 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001550 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001551 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001552 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001553 Requires<[IsARM, HasV5TE]> {
1554 let Inst{5} = 1;
1555 let Inst{6} = 1;
1556 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001557}
1558
Raul Herbster37fb5b12007-08-30 23:25:47 +00001559
1560multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001561 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001562 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001563 [(set GPR:$dst, (add GPR:$acc,
1564 (opnode (sext_inreg GPR:$a, i16),
1565 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001566 Requires<[IsARM, HasV5TE]> {
1567 let Inst{5} = 0;
1568 let Inst{6} = 0;
1569 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001570
Evan Chengeb4f52e2008-11-06 03:35:07 +00001571 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001572 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001573 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001574 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001575 Requires<[IsARM, HasV5TE]> {
1576 let Inst{5} = 0;
1577 let Inst{6} = 1;
1578 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001579
Evan Chengeb4f52e2008-11-06 03:35:07 +00001580 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001581 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001582 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001583 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001584 Requires<[IsARM, HasV5TE]> {
1585 let Inst{5} = 1;
1586 let Inst{6} = 0;
1587 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001588
Evan Chengeb4f52e2008-11-06 03:35:07 +00001589 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001590 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1591 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1592 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001593 Requires<[IsARM, HasV5TE]> {
1594 let Inst{5} = 1;
1595 let Inst{6} = 1;
1596 }
Evan Chenga8e29892007-01-19 07:51:42 +00001597
Evan Chengeb4f52e2008-11-06 03:35:07 +00001598 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001599 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001600 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001601 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001602 Requires<[IsARM, HasV5TE]> {
1603 let Inst{5} = 0;
1604 let Inst{6} = 0;
1605 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001606
Evan Chengeb4f52e2008-11-06 03:35:07 +00001607 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001608 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001609 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001610 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001611 Requires<[IsARM, HasV5TE]> {
1612 let Inst{5} = 0;
1613 let Inst{6} = 1;
1614 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001615}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001616
Raul Herbster37fb5b12007-08-30 23:25:47 +00001617defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1618defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001619
Johnny Chen83498e52010-02-12 21:59:23 +00001620// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1621def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1622 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1623 [/* For disassembly only; pattern left blank */]>,
1624 Requires<[IsARM, HasV5TE]> {
1625 let Inst{5} = 0;
1626 let Inst{6} = 0;
1627}
1628
1629def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1630 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1631 [/* For disassembly only; pattern left blank */]>,
1632 Requires<[IsARM, HasV5TE]> {
1633 let Inst{5} = 0;
1634 let Inst{6} = 1;
1635}
1636
1637def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1638 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1639 [/* For disassembly only; pattern left blank */]>,
1640 Requires<[IsARM, HasV5TE]> {
1641 let Inst{5} = 1;
1642 let Inst{6} = 0;
1643}
1644
1645def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1646 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1647 [/* For disassembly only; pattern left blank */]>,
1648 Requires<[IsARM, HasV5TE]> {
1649 let Inst{5} = 1;
1650 let Inst{6} = 1;
1651}
1652
Evan Chenga8e29892007-01-19 07:51:42 +00001653// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001654
Evan Chenga8e29892007-01-19 07:51:42 +00001655//===----------------------------------------------------------------------===//
1656// Misc. Arithmetic Instructions.
1657//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001658
David Goodwin5d598aa2009-08-19 18:00:44 +00001659def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001660 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001661 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1662 let Inst{7-4} = 0b0001;
1663 let Inst{11-8} = 0b1111;
1664 let Inst{19-16} = 0b1111;
1665}
Rafael Espindola199dd672006-10-17 13:13:23 +00001666
Jim Grosbach3482c802010-01-18 19:58:49 +00001667def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001668 "rbit", "\t$dst, $src",
1669 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
1670 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00001671 let Inst{7-4} = 0b0011;
1672 let Inst{11-8} = 0b1111;
1673 let Inst{19-16} = 0b1111;
1674}
1675
David Goodwin5d598aa2009-08-19 18:00:44 +00001676def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001677 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001678 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1679 let Inst{7-4} = 0b0011;
1680 let Inst{11-8} = 0b1111;
1681 let Inst{19-16} = 0b1111;
1682}
Rafael Espindola199dd672006-10-17 13:13:23 +00001683
David Goodwin5d598aa2009-08-19 18:00:44 +00001684def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001685 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001686 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001687 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1688 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1689 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1690 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001691 Requires<[IsARM, HasV6]> {
1692 let Inst{7-4} = 0b1011;
1693 let Inst{11-8} = 0b1111;
1694 let Inst{19-16} = 0b1111;
1695}
Rafael Espindola27185192006-09-29 21:20:16 +00001696
David Goodwin5d598aa2009-08-19 18:00:44 +00001697def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001698 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001699 [(set GPR:$dst,
1700 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001701 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1702 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001703 Requires<[IsARM, HasV6]> {
1704 let Inst{7-4} = 0b1011;
1705 let Inst{11-8} = 0b1111;
1706 let Inst{19-16} = 0b1111;
1707}
Rafael Espindola27185192006-09-29 21:20:16 +00001708
Evan Cheng8b59db32008-11-07 01:41:35 +00001709def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1710 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001711 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001712 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1713 (and (shl GPR:$src2, (i32 imm:$shamt)),
1714 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001715 Requires<[IsARM, HasV6]> {
1716 let Inst{6-4} = 0b001;
1717}
Rafael Espindola27185192006-09-29 21:20:16 +00001718
Evan Chenga8e29892007-01-19 07:51:42 +00001719// Alternate cases for PKHBT where identities eliminate some nodes.
1720def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1721 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1722def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1723 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001724
Rafael Espindolaa2845842006-10-05 16:48:49 +00001725
Evan Cheng8b59db32008-11-07 01:41:35 +00001726def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1727 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001728 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001729 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1730 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001731 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1732 let Inst{6-4} = 0b101;
1733}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001734
Evan Chenga8e29892007-01-19 07:51:42 +00001735// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1736// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001737def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001738 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1739def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1740 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1741 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001742
Evan Chenga8e29892007-01-19 07:51:42 +00001743//===----------------------------------------------------------------------===//
1744// Comparison Instructions...
1745//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001746
Jim Grosbach26421962008-10-14 20:36:24 +00001747defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001748 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001749//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1750// Compare-to-zero still works out, just not the relationals
1751//defm CMN : AI1_cmp_irs<0b1011, "cmn",
1752// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001753
Evan Chenga8e29892007-01-19 07:51:42 +00001754// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001755defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001756 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001757defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001758 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001759
David Goodwinc0309b42009-06-29 15:33:01 +00001760defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1761 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1762defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1763 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001764
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001765//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1766// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001767
David Goodwinc0309b42009-06-29 15:33:01 +00001768def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001769 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001770
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001771
Evan Chenga8e29892007-01-19 07:51:42 +00001772// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001773// FIXME: should be able to write a pattern for ARMcmov, but can't use
1774// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001775def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001776 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001777 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001778 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001779 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001780 let Inst{25} = 0;
1781}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001782
Evan Chengd87293c2008-11-06 08:47:38 +00001783def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001784 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001785 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001786 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001787 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001788 let Inst{25} = 0;
1789}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001790
Evan Chengd87293c2008-11-06 08:47:38 +00001791def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001792 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001793 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001794 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001795 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001796 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001797}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001798
Jim Grosbach3728e962009-12-10 00:11:09 +00001799//===----------------------------------------------------------------------===//
1800// Atomic operations intrinsics
1801//
1802
1803// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00001804let hasSideEffects = 1 in {
1805def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001806 Pseudo, NoItinerary,
1807 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001808 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001809 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001810 let Inst{31-4} = 0xf57ff05;
1811 // FIXME: add support for options other than a full system DMB
1812 let Inst{3-0} = 0b1111;
1813}
Jim Grosbach3728e962009-12-10 00:11:09 +00001814
Jim Grosbachf6b28622009-12-14 18:31:20 +00001815def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001816 Pseudo, NoItinerary,
1817 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001818 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001819 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001820 let Inst{31-4} = 0xf57ff04;
1821 // FIXME: add support for options other than a full system DSB
1822 let Inst{3-0} = 0b1111;
1823}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001824
1825def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1826 Pseudo, NoItinerary,
1827 "mcr", "\tp15, 0, $zero, c7, c10, 5",
1828 [(ARMMemBarrierV6 GPR:$zero)]>,
1829 Requires<[IsARM, HasV6]> {
1830 // FIXME: add support for options other than a full system DMB
1831 // FIXME: add encoding
1832}
1833
1834def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1835 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00001836 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001837 [(ARMSyncBarrierV6 GPR:$zero)]>,
1838 Requires<[IsARM, HasV6]> {
1839 // FIXME: add support for options other than a full system DSB
1840 // FIXME: add encoding
1841}
Jim Grosbach3728e962009-12-10 00:11:09 +00001842}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001843
Jim Grosbach66869102009-12-11 18:52:41 +00001844let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00001845 let Uses = [CPSR] in {
1846 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
1847 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1848 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
1849 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
1850 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
1851 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1852 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
1853 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
1854 def ATOMIC_LOAD_AND_I8 : PseudoInst<
1855 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1856 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
1857 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
1858 def ATOMIC_LOAD_OR_I8 : PseudoInst<
1859 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1860 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
1861 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
1862 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
1863 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1864 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
1865 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
1866 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
1867 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1868 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
1869 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
1870 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
1871 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1872 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
1873 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
1874 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
1875 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1876 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
1877 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
1878 def ATOMIC_LOAD_AND_I16 : PseudoInst<
1879 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1880 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
1881 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
1882 def ATOMIC_LOAD_OR_I16 : PseudoInst<
1883 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1884 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
1885 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
1886 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
1887 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1888 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
1889 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
1890 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
1891 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1892 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
1893 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
1894 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
1895 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1896 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
1897 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
1898 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
1899 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1900 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
1901 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
1902 def ATOMIC_LOAD_AND_I32 : PseudoInst<
1903 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1904 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
1905 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
1906 def ATOMIC_LOAD_OR_I32 : PseudoInst<
1907 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1908 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
1909 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
1910 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
1911 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1912 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
1913 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
1914 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
1915 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1916 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
1917 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
1918
1919 def ATOMIC_SWAP_I8 : PseudoInst<
1920 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1921 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
1922 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
1923 def ATOMIC_SWAP_I16 : PseudoInst<
1924 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1925 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
1926 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
1927 def ATOMIC_SWAP_I32 : PseudoInst<
1928 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1929 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
1930 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
1931
Jim Grosbache801dc42009-12-12 01:40:06 +00001932 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
1933 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1934 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
1935 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
1936 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
1937 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1938 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
1939 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
1940 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
1941 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1942 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
1943 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
1944}
Jim Grosbach5278eb82009-12-11 01:42:04 +00001945}
1946
1947let mayLoad = 1 in {
1948def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1949 "ldrexb", "\t$dest, [$ptr]",
1950 []>;
1951def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1952 "ldrexh", "\t$dest, [$ptr]",
1953 []>;
1954def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1955 "ldrex", "\t$dest, [$ptr]",
1956 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00001957def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001958 NoItinerary,
1959 "ldrexd", "\t$dest, $dest2, [$ptr]",
1960 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00001961}
1962
Jim Grosbach587b0722009-12-16 19:44:06 +00001963let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00001964def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001965 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00001966 "strexb", "\t$success, $src, [$ptr]",
1967 []>;
1968def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
1969 NoItinerary,
1970 "strexh", "\t$success, $src, [$ptr]",
1971 []>;
1972def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001973 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00001974 "strex", "\t$success, $src, [$ptr]",
1975 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00001976def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00001977 (ins GPR:$src, GPR:$src2, GPR:$ptr),
1978 NoItinerary,
1979 "strexd", "\t$success, $src, $src2, [$ptr]",
1980 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00001981}
1982
Johnny Chenb3e1bf52010-02-12 20:48:24 +00001983// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
1984let mayLoad = 1 in {
1985def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
1986 "swp", "\t$dst, $src, [$ptr]",
1987 [/* For disassembly only; pattern left blank */]> {
1988 let Inst{27-23} = 0b00010;
1989 let Inst{22} = 0; // B = 0
1990 let Inst{21-20} = 0b00;
1991 let Inst{7-4} = 0b1001;
1992}
1993
1994def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
1995 "swpb", "\t$dst, $src, [$ptr]",
1996 [/* For disassembly only; pattern left blank */]> {
1997 let Inst{27-23} = 0b00010;
1998 let Inst{22} = 1; // B = 1
1999 let Inst{21-20} = 0b00;
2000 let Inst{7-4} = 0b1001;
2001}
2002}
2003
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002004//===----------------------------------------------------------------------===//
2005// TLS Instructions
2006//
2007
2008// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002009let isCall = 1,
2010 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002011 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002012 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002013 [(set R0, ARMthread_pointer)]>;
2014}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002015
Evan Chenga8e29892007-01-19 07:51:42 +00002016//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002017// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002018// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002019// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002020// Since by its nature we may be coming from some other function to get
2021// here, and we're using the stack frame for the containing function to
2022// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002023// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002024// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002025// except for our own input by listing the relevant registers in Defs. By
2026// doing so, we also cause the prologue/epilogue code to actively preserve
2027// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002028// A constant value is passed in $val, and we use the location as a scratch.
2029let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002030 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2031 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002032 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002033 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002034 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002035 AddrModeNone, SizeSpecial, IndexModeNone,
2036 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002037 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002038 "add\t$val, pc, #8\n\t"
2039 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002040 "mov\tr0, #0\n\t"
2041 "add\tpc, pc, #0\n\t"
2042 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002043 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002044}
2045
2046//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002047// Non-Instruction Patterns
2048//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002049
Evan Chenga8e29892007-01-19 07:51:42 +00002050// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002051
Evan Chenga8e29892007-01-19 07:51:42 +00002052// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002053let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002054def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002055 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002056 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002057 [(set GPR:$dst, so_imm2part:$src)]>,
2058 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002059
Evan Chenga8e29892007-01-19 07:51:42 +00002060def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002061 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2062 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002063def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002064 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2065 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002066def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2067 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2068 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002069def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2070 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2071 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002072
Evan Cheng5adb66a2009-09-28 09:14:39 +00002073// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002074// This is a single pseudo instruction, the benefit is that it can be remat'd
2075// as a single unit instead of having to handle reg inputs.
2076// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002077let isReMaterializable = 1 in
2078def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002079 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002080 [(set GPR:$dst, (i32 imm:$src))]>,
2081 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002082
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002083// ConstantPool, GlobalAddress, and JumpTable
2084def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2085 Requires<[IsARM, DontUseMovt]>;
2086def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2087def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2088 Requires<[IsARM, UseMovt]>;
2089def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2090 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2091
Evan Chenga8e29892007-01-19 07:51:42 +00002092// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002093
Rafael Espindola24357862006-10-19 17:05:03 +00002094
Evan Chenga8e29892007-01-19 07:51:42 +00002095// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002096def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002097 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002098def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002099 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002100
Evan Chenga8e29892007-01-19 07:51:42 +00002101// zextload i1 -> zextload i8
2102def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002103
Evan Chenga8e29892007-01-19 07:51:42 +00002104// extload -> zextload
2105def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2106def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2107def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002108
Evan Cheng83b5cf02008-11-05 23:22:34 +00002109def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2110def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2111
Evan Cheng34b12d22007-01-19 20:27:35 +00002112// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002113def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2114 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002115 (SMULBB GPR:$a, GPR:$b)>;
2116def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2117 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002118def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2119 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002120 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002121def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002122 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002123def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2124 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002125 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002126def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002127 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002128def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2129 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002130 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002131def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002132 (SMULWB GPR:$a, GPR:$b)>;
2133
2134def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002135 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2136 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002137 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2138def : ARMV5TEPat<(add GPR:$acc,
2139 (mul sext_16_node:$a, sext_16_node:$b)),
2140 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2141def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002142 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2143 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002144 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2145def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002146 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002147 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2148def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002149 (mul (sra GPR:$a, (i32 16)),
2150 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002151 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2152def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002153 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002154 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2155def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002156 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2157 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002158 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2159def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002160 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002161 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2162
Evan Chenga8e29892007-01-19 07:51:42 +00002163//===----------------------------------------------------------------------===//
2164// Thumb Support
2165//
2166
2167include "ARMInstrThumb.td"
2168
2169//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002170// Thumb2 Support
2171//
2172
2173include "ARMInstrThumb2.td"
2174
2175//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002176// Floating Point Support
2177//
2178
2179include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002180
2181//===----------------------------------------------------------------------===//
2182// Advanced SIMD (NEON) Support
2183//
2184
2185include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002186
2187//===----------------------------------------------------------------------===//
2188// Coprocessor Instructions. For disassembly only.
2189//
2190
2191def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2192 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2193 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2194 [/* For disassembly only; pattern left blank */]> {
2195 let Inst{4} = 0;
2196}
2197
2198def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2199 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2200 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2201 [/* For disassembly only; pattern left blank */]> {
2202 let Inst{31-28} = 0b1111;
2203 let Inst{4} = 0;
2204}
2205
2206def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2207 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2208 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2209 [/* For disassembly only; pattern left blank */]> {
2210 let Inst{20} = 0;
2211 let Inst{4} = 1;
2212}
2213
2214def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2215 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2216 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2217 [/* For disassembly only; pattern left blank */]> {
2218 let Inst{31-28} = 0b1111;
2219 let Inst{20} = 0;
2220 let Inst{4} = 1;
2221}
2222
2223def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2224 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2225 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2226 [/* For disassembly only; pattern left blank */]> {
2227 let Inst{20} = 1;
2228 let Inst{4} = 1;
2229}
2230
2231def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2232 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2233 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2234 [/* For disassembly only; pattern left blank */]> {
2235 let Inst{31-28} = 0b1111;
2236 let Inst{20} = 1;
2237 let Inst{4} = 1;
2238}
2239
2240def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2241 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2242 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2243 [/* For disassembly only; pattern left blank */]> {
2244 let Inst{23-20} = 0b0100;
2245}
2246
2247def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2248 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2249 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2250 [/* For disassembly only; pattern left blank */]> {
2251 let Inst{31-28} = 0b1111;
2252 let Inst{23-20} = 0b0100;
2253}
2254
2255def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2256 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2257 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2258 [/* For disassembly only; pattern left blank */]> {
2259 let Inst{23-20} = 0b0101;
2260}
2261
2262def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2263 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2264 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2265 [/* For disassembly only; pattern left blank */]> {
2266 let Inst{31-28} = 0b1111;
2267 let Inst{23-20} = 0b0101;
2268}
2269
Johnny Chenb98e1602010-02-12 18:55:33 +00002270//===----------------------------------------------------------------------===//
2271// Move between special register and ARM core register -- for disassembly only
2272//
2273
2274def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2275 [/* For disassembly only; pattern left blank */]> {
2276 let Inst{23-20} = 0b0000;
2277 let Inst{7-4} = 0b0000;
2278}
2279
2280def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2281 [/* For disassembly only; pattern left blank */]> {
2282 let Inst{23-20} = 0b0100;
2283 let Inst{7-4} = 0b0000;
2284}
2285
2286// FIXME: mask is ignored for the time being.
2287def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "mrs", "\tcpsr, $src",
2288 [/* For disassembly only; pattern left blank */]> {
2289 let Inst{23-20} = 0b0010;
2290 let Inst{7-4} = 0b0000;
2291}
2292
2293// FIXME: mask is ignored for the time being.
2294def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"mrs","\tspsr, $src",
2295 [/* For disassembly only; pattern left blank */]> {
2296 let Inst{23-20} = 0b0110;
2297 let Inst{7-4} = 0b0000;
2298}