blob: 9e46c001bfa73e027fd0c7fd25b8627ab28f2ec7 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000025#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000029#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000030#include "llvm/ADT/BitVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/ADT/Statistic.h"
32#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000033#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000034#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000035using namespace llvm;
36
Chris Lattnercd3245a2006-12-19 22:41:21 +000037STATISTIC(NumSpills, "Number of register spills");
Evan Chengc1f53c72008-03-11 21:34:46 +000038STATISTIC(NumPSpills,"Number of physical register spills");
Evan Cheng2638e1a2007-03-20 08:13:50 +000039STATISTIC(NumReMats, "Number of re-materialization");
Evan Chengb6ca4b32007-08-14 23:25:37 +000040STATISTIC(NumDRM , "Number of re-materializable defs elided");
Chris Lattnercd3245a2006-12-19 22:41:21 +000041STATISTIC(NumStores, "Number of stores added");
42STATISTIC(NumLoads , "Number of loads added");
43STATISTIC(NumReused, "Number of values reused");
44STATISTIC(NumDSE , "Number of dead stores elided");
45STATISTIC(NumDCE , "Number of copies elided");
Evan Chengd3653122008-02-27 03:04:06 +000046STATISTIC(NumDSS , "Number of dead spill slots removed");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000047
Chris Lattnercd3245a2006-12-19 22:41:21 +000048namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000049 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000050
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000051 static cl::opt<SpillerName>
Chris Lattner8c4d88d2004-09-30 01:54:45 +000052 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000053 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000054 cl::Prefix,
55 cl::values(clEnumVal(simple, " simple spiller"),
56 clEnumVal(local, " local spiller"),
57 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000058 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000059}
60
Chris Lattner8c4d88d2004-09-30 01:54:45 +000061//===----------------------------------------------------------------------===//
62// VirtRegMap implementation
63//===----------------------------------------------------------------------===//
64
Chris Lattner29268692006-09-05 02:12:02 +000065VirtRegMap::VirtRegMap(MachineFunction &mf)
66 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000067 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000068 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000069 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
70 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
71 SpillSlotToUsesMap.resize(8);
Chris Lattner29268692006-09-05 02:12:02 +000072 grow();
73}
74
Chris Lattner8c4d88d2004-09-30 01:54:45 +000075void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000076 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000077 Virt2PhysMap.grow(LastVirtReg);
78 Virt2StackSlotMap.grow(LastVirtReg);
79 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000080 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000081 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000082 ReMatMap.grow(LastVirtReg);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000083}
84
Chris Lattner8c4d88d2004-09-30 01:54:45 +000085int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000086 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000087 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000088 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000089 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000090 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
91 RC->getAlignment());
92 if (LowSpillSlot == NO_STACK_SLOT)
93 LowSpillSlot = SS;
94 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
95 HighSpillSlot = SS;
96 unsigned Idx = SS-LowSpillSlot;
97 while (Idx >= SpillSlotToUsesMap.size())
98 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
99 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000100 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000101 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000102}
103
Evan Chengd3653122008-02-27 03:04:06 +0000104void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000105 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000106 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000107 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000108 assert((SS >= 0 ||
109 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000110 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000111 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000112}
113
Evan Cheng2638e1a2007-03-20 08:13:50 +0000114int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000115 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000116 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000117 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000118 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000119 return ReMatId++;
120}
121
Evan Cheng549f27d32007-08-13 23:45:17 +0000122void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000123 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000124 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
125 "attempt to assign re-mat id to already spilled register");
126 Virt2ReMatIdMap[virtReg] = id;
127}
128
Evan Cheng676dd7c2008-03-11 07:19:34 +0000129int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
130 std::map<const TargetRegisterClass*, int>::iterator I =
131 EmergencySpillSlots.find(RC);
132 if (I != EmergencySpillSlots.end())
133 return I->second;
134 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
135 RC->getAlignment());
136 if (LowSpillSlot == NO_STACK_SLOT)
137 LowSpillSlot = SS;
138 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
139 HighSpillSlot = SS;
140 I->second = SS;
141 return SS;
142}
143
Evan Chengd3653122008-02-27 03:04:06 +0000144void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
145 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
146 assert(FI >= 0 && "Spill slot index should not be negative!");
147 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
148 }
149}
150
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000151void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000152 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000153 // Move previous memory references folded to new instruction.
154 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000155 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000156 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
157 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000158 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000159 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000160
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000161 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000162 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000163}
164
Evan Cheng7f566252007-10-13 02:50:24 +0000165void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
166 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
167 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
168}
169
Evan Chengd3653122008-02-27 03:04:06 +0000170void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
171 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
172 MachineOperand &MO = MI->getOperand(i);
173 if (!MO.isFrameIndex())
174 continue;
175 int FI = MO.getIndex();
176 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
177 continue;
178 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
179 }
180 MI2VirtMap.erase(MI);
181 SpillPt2VirtMap.erase(MI);
182 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000183 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000184}
185
Chris Lattner7f690e62004-09-30 02:15:18 +0000186void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000187 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000188
Chris Lattner7f690e62004-09-30 02:15:18 +0000189 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000190 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000191 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000192 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000193 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000194 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000195 }
196
Dan Gohman6f0d0242008-02-10 18:45:23 +0000197 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000198 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000199 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
200 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
201 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000202}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000203
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000204void VirtRegMap::dump() const {
Bill Wendling5c7e3262006-12-17 05:15:13 +0000205 print(DOUT);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000206}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000207
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000208
209//===----------------------------------------------------------------------===//
210// Simple Spiller Implementation
211//===----------------------------------------------------------------------===//
212
213Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000214
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000215namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000216 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000217 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000218 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000219}
220
Chris Lattner35f27052006-05-01 21:16:03 +0000221bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000222 DOUT << "********** REWRITE MACHINE CODE **********\n";
223 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000224 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000225 const TargetInstrInfo &TII = *TM.getInstrInfo();
226
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000227
Chris Lattner4ea1b822004-09-30 02:33:48 +0000228 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
229 // each vreg once (in the case where a spilled vreg is used by multiple
230 // operands). This is always smaller than the number of operands to the
231 // current machine instr, so it should be small.
232 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000233
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000234 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
235 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000236 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000237 MachineBasicBlock &MBB = *MBBI;
238 for (MachineBasicBlock::iterator MII = MBB.begin(),
239 E = MBB.end(); MII != E; ++MII) {
240 MachineInstr &MI = *MII;
241 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000242 MachineOperand &MO = MI.getOperand(i);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000243 if (MO.isRegister() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000244 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000245 unsigned VirtReg = MO.getReg();
246 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000247 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000248 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000249 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000250 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000251
Chris Lattner886dd912005-04-04 21:35:34 +0000252 if (MO.isUse() &&
253 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
254 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000255 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000256 MachineInstr *LoadMI = prior(MII);
257 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000258 LoadedRegs.push_back(VirtReg);
259 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000260 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000261 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000262
Chris Lattner886dd912005-04-04 21:35:34 +0000263 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000264 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000265 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000266 MachineInstr *StoreMI = next(MII);
267 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000268 ++NumStores;
269 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000270 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000271 MF.getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000272 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000273 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000274 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000275 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000276 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000277 }
Chris Lattner886dd912005-04-04 21:35:34 +0000278
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000279 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000280 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000281 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000282 }
283 return true;
284}
285
286//===----------------------------------------------------------------------===//
287// Local Spiller Implementation
288//===----------------------------------------------------------------------===//
289
290namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000291 class AvailableSpills;
292
Chris Lattner7fb64342004-10-01 19:04:51 +0000293 /// LocalSpiller - This spiller does a simple pass over the machine basic
294 /// block to attempt to keep spills in registers as much as possible for
295 /// blocks that have low register pressure (the vreg may be spilled due to
296 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000297 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Chris Lattner84bc5422007-12-31 04:13:23 +0000298 MachineRegisterInfo *RegInfo;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000299 const TargetRegisterInfo *TRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000300 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000301 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000302 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000303 RegInfo = &MF.getRegInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000304 TRI = MF.getTarget().getRegisterInfo();
Chris Lattner7fb64342004-10-01 19:04:51 +0000305 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000306 DOUT << "\n**** Local spiller rewriting function '"
307 << MF.getFunction()->getName() << "':\n";
Chris Lattner84bc5422007-12-31 04:13:23 +0000308 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
309 " ****\n";
David Greene04fa32f2007-09-06 16:36:39 +0000310 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000311
Chris Lattner7fb64342004-10-01 19:04:51 +0000312 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
313 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000314 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000315
Evan Chengd3653122008-02-27 03:04:06 +0000316 // Mark unused spill slots.
317 MachineFrameInfo *MFI = MF.getFrameInfo();
318 int SS = VRM.getLowSpillSlot();
319 if (SS != VirtRegMap::NO_STACK_SLOT)
320 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
321 if (!VRM.isSpillSlotUsed(SS)) {
322 MFI->RemoveStackObject(SS);
323 ++NumDSS;
324 }
325
David Greene04fa32f2007-09-06 16:36:39 +0000326 DOUT << "**** Post Machine Instrs ****\n";
327 DEBUG(MF.dump());
328
Chris Lattner7fb64342004-10-01 19:04:51 +0000329 return true;
330 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000331 private:
Evan Cheng66f71632007-10-19 21:23:22 +0000332 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
333 MachineBasicBlock::iterator &MII,
334 std::vector<MachineInstr*> &MaybeDeadStores,
335 AvailableSpills &Spills, BitVector &RegKills,
336 std::vector<MachineOperand*> &KillOps,
337 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000338 void SpillRegToStackSlot(MachineBasicBlock &MBB,
339 MachineBasicBlock::iterator &MII,
340 int Idx, unsigned PhysReg, int StackSlot,
341 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000342 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000343 AvailableSpills &Spills,
344 SmallSet<MachineInstr*, 4> &ReMatDefs,
345 BitVector &RegKills,
346 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000347 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000348 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000349 };
350}
351
Chris Lattner66cf80f2006-02-03 23:13:58 +0000352/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000353/// top down, keep track of which spills slots or remat are available in each
354/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000355///
356/// Note that not all physregs are created equal here. In particular, some
357/// physregs are reloads that we are allowed to clobber or ignore at any time.
358/// Other physregs are values that the register allocated program is using that
359/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000360/// per-stack-slot / remat id basis as the low bit in the value of the
361/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
362/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000363namespace {
364class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000365 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000366 const TargetInstrInfo *TII;
367
Evan Cheng549f27d32007-08-13 23:45:17 +0000368 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
369 // or remat'ed virtual register values that are still available, due to being
370 // loaded or stored to, but not invalidated yet.
371 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000372
Evan Cheng549f27d32007-08-13 23:45:17 +0000373 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
374 // indicating which stack slot values are currently held by a physreg. This
375 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
376 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000377 std::multimap<unsigned, int> PhysRegsAvailable;
378
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000379 void disallowClobberPhysRegOnly(unsigned PhysReg);
380
Chris Lattner66cf80f2006-02-03 23:13:58 +0000381 void ClobberPhysRegOnly(unsigned PhysReg);
382public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000383 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
384 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000385 }
386
Dan Gohman6f0d0242008-02-10 18:45:23 +0000387 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000388
Evan Cheng549f27d32007-08-13 23:45:17 +0000389 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
390 /// available in a physical register, return that PhysReg, otherwise
391 /// return 0.
392 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
393 std::map<int, unsigned>::const_iterator I =
394 SpillSlotsOrReMatsAvailable.find(Slot);
395 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000396 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000397 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000398 return 0;
399 }
Evan Chengde4e9422007-02-25 09:51:27 +0000400
Evan Cheng549f27d32007-08-13 23:45:17 +0000401 /// addAvailable - Mark that the specified stack slot / remat is available in
402 /// the specified physreg. If CanClobber is true, the physreg can be modified
403 /// at any time without changing the semantics of the program.
404 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000405 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000406 // If this stack slot is thought to be available in some other physreg,
407 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000408 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000409
Evan Cheng549f27d32007-08-13 23:45:17 +0000410 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000411 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000412
Evan Cheng549f27d32007-08-13 23:45:17 +0000413 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
414 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000415 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000416 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000417 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000418 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000419
Chris Lattner593c9582006-02-03 23:28:46 +0000420 /// canClobberPhysReg - Return true if the spiller is allowed to change the
421 /// value of the specified stackslot register if it desires. The specified
422 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000423 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000424 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
425 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000426 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000427 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000428
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000429 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
430 /// stackslot register. The register is still available but is no longer
431 /// allowed to be modifed.
432 void disallowClobberPhysReg(unsigned PhysReg);
433
Chris Lattner66cf80f2006-02-03 23:13:58 +0000434 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000435 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000436 /// it and any of its aliases.
437 void ClobberPhysReg(unsigned PhysReg);
438
Evan Cheng90a43c32007-08-15 20:20:34 +0000439 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
440 /// slot changes. This removes information about which register the previous
441 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000442 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000443};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000444}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000445
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000446/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
447/// stackslot register. The register is still available but is no longer
448/// allowed to be modifed.
449void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
450 std::multimap<unsigned, int>::iterator I =
451 PhysRegsAvailable.lower_bound(PhysReg);
452 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000453 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000454 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000455 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000456 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000457 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000458 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000459 << " copied, it is available for use but can no longer be modified\n";
460 }
461}
462
463/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
464/// stackslot register and its aliases. The register and its aliases may
465/// still available but is no longer allowed to be modifed.
466void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000467 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000468 disallowClobberPhysRegOnly(*AS);
469 disallowClobberPhysRegOnly(PhysReg);
470}
471
Chris Lattner66cf80f2006-02-03 23:13:58 +0000472/// ClobberPhysRegOnly - This is called when the specified physreg changes
473/// value. We use this to invalidate any info about stuff we thing lives in it.
474void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
475 std::multimap<unsigned, int>::iterator I =
476 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000477 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000478 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000479 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000480 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000481 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000482 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000483 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000484 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000485 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
486 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000487 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000488 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000489 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000490}
491
Chris Lattner66cf80f2006-02-03 23:13:58 +0000492/// ClobberPhysReg - This is called when the specified physreg changes
493/// value. We use this to invalidate any info about stuff we thing lives in
494/// it and any of its aliases.
495void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000496 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000497 ClobberPhysRegOnly(*AS);
498 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000499}
500
Evan Cheng90a43c32007-08-15 20:20:34 +0000501/// ModifyStackSlotOrReMat - This method is called when the value in a stack
502/// slot changes. This removes information about which register the previous
503/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000504void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000505 std::map<int, unsigned>::iterator It =
506 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000507 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000508 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000509 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000510
511 // This register may hold the value of multiple stack slots, only remove this
512 // stack slot from the set of values the register contains.
513 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
514 for (; ; ++I) {
515 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
516 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000517 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000518 }
519 PhysRegsAvailable.erase(I);
520}
521
522
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000523
Evan Cheng28bb4622007-07-11 19:17:18 +0000524/// InvalidateKills - MI is going to be deleted. If any of its operands are
525/// marked kill, then invalidate the information.
526static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000527 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000528 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000529 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
530 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000531 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000532 continue;
533 unsigned Reg = MO.getReg();
Evan Chengb6ca4b32007-08-14 23:25:37 +0000534 if (KillRegs)
535 KillRegs->push_back(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000536 if (KillOps[Reg] == &MO) {
537 RegKills.reset(Reg);
538 KillOps[Reg] = NULL;
539 }
540 }
541}
542
Evan Cheng39c883c2007-12-11 23:36:57 +0000543/// InvalidateKill - A MI that defines the specified register is being deleted,
544/// invalidate the register kill information.
545static void InvalidateKill(unsigned Reg, BitVector &RegKills,
546 std::vector<MachineOperand*> &KillOps) {
547 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000548 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000549 KillOps[Reg] = NULL;
550 RegKills.reset(Reg);
551 }
552}
553
Evan Chengb6ca4b32007-08-14 23:25:37 +0000554/// InvalidateRegDef - If the def operand of the specified def MI is now dead
555/// (since it's spill instruction is removed), mark it isDead. Also checks if
556/// the def MI has other definition operands that are not dead. Returns it by
557/// reference.
558static bool InvalidateRegDef(MachineBasicBlock::iterator I,
559 MachineInstr &NewDef, unsigned Reg,
560 bool &HasLiveDef) {
561 // Due to remat, it's possible this reg isn't being reused. That is,
562 // the def of this reg (by prev MI) is now dead.
563 MachineInstr *DefMI = I;
564 MachineOperand *DefOp = NULL;
565 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
566 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000567 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000568 if (MO.getReg() == Reg)
569 DefOp = &MO;
570 else if (!MO.isDead())
571 HasLiveDef = true;
572 }
573 }
574 if (!DefOp)
575 return false;
576
577 bool FoundUse = false, Done = false;
578 MachineBasicBlock::iterator E = NewDef;
579 ++I; ++E;
580 for (; !Done && I != E; ++I) {
581 MachineInstr *NMI = I;
582 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
583 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000584 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000585 continue;
586 if (MO.isUse())
587 FoundUse = true;
588 Done = true; // Stop after scanning all the operands of this MI.
589 }
590 }
591 if (!FoundUse) {
592 // Def is dead!
593 DefOp->setIsDead();
594 return true;
595 }
596 return false;
597}
598
Evan Cheng28bb4622007-07-11 19:17:18 +0000599/// UpdateKills - Track and update kill info. If a MI reads a register that is
600/// marked kill, then it must be due to register reuse. Transfer the kill info
601/// over.
602static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
603 std::vector<MachineOperand*> &KillOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000604 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000605 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
606 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000607 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000608 continue;
609 unsigned Reg = MO.getReg();
610 if (Reg == 0)
611 continue;
612
613 if (RegKills[Reg]) {
614 // That can't be right. Register is killed but not re-defined and it's
615 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000616 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000617 KillOps[Reg] = NULL;
618 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000619 if (i < TID.getNumOperands() &&
620 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000621 // Unless it's a two-address operand, this is the new kill.
622 MO.setIsKill();
623 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000624 if (MO.isKill()) {
625 RegKills.set(Reg);
626 KillOps[Reg] = &MO;
627 }
628 }
629
630 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
631 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000632 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000633 continue;
634 unsigned Reg = MO.getReg();
635 RegKills.reset(Reg);
636 KillOps[Reg] = NULL;
637 }
638}
639
Evan Chengd70dbb52008-02-22 09:24:50 +0000640/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
641///
642static void ReMaterialize(MachineBasicBlock &MBB,
643 MachineBasicBlock::iterator &MII,
644 unsigned DestReg, unsigned Reg,
645 const TargetRegisterInfo *TRI,
646 VirtRegMap &VRM) {
647 TRI->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
648 MachineInstr *NewMI = prior(MII);
649 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
650 MachineOperand &MO = NewMI->getOperand(i);
651 if (!MO.isRegister() || MO.getReg() == 0)
652 continue;
653 unsigned VirtReg = MO.getReg();
654 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
655 continue;
656 assert(MO.isUse());
657 unsigned SubIdx = MO.getSubReg();
658 unsigned Phys = VRM.getPhys(VirtReg);
659 assert(Phys);
660 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
661 MO.setReg(RReg);
662 }
663 ++NumReMats;
664}
665
Evan Cheng28bb4622007-07-11 19:17:18 +0000666
Chris Lattner7fb64342004-10-01 19:04:51 +0000667// ReusedOp - For each reused operand, we keep track of a bit of information, in
668// case we need to rollback upon processing a new operand. See comments below.
669namespace {
670 struct ReusedOp {
671 // The MachineInstr operand that reused an available value.
672 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000673
Evan Cheng549f27d32007-08-13 23:45:17 +0000674 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
675 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000676
Chris Lattner7fb64342004-10-01 19:04:51 +0000677 // PhysRegReused - The physical register the value was available in.
678 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000679
Chris Lattner7fb64342004-10-01 19:04:51 +0000680 // AssignedPhysReg - The physreg that was assigned for use by the reload.
681 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000682
683 // VirtReg - The virtual register itself.
684 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000685
Chris Lattner8a61a752005-10-06 17:19:06 +0000686 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
687 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000688 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
689 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000690 };
Chris Lattner540fec62006-02-25 01:51:33 +0000691
692 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
693 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000694 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000695 MachineInstr &MI;
696 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000697 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000698 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000699 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
700 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000701 }
Chris Lattner540fec62006-02-25 01:51:33 +0000702
703 bool hasReuses() const {
704 return !Reuses.empty();
705 }
706
707 /// addReuse - If we choose to reuse a virtual register that is already
708 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000709 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000710 unsigned PhysRegReused, unsigned AssignedPhysReg,
711 unsigned VirtReg) {
712 // If the reload is to the assigned register anyway, no undo will be
713 // required.
714 if (PhysRegReused == AssignedPhysReg) return;
715
716 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000717 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000718 AssignedPhysReg, VirtReg));
719 }
Evan Chenge077ef62006-11-04 00:21:55 +0000720
721 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000722 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000723 }
724
725 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000726 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000727 }
Chris Lattner540fec62006-02-25 01:51:33 +0000728
729 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
730 /// is some other operand that is using the specified register, either pick
731 /// a new register to use, or evict the previous reload and use this reg.
732 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
733 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000734 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000735 SmallSet<unsigned, 8> &Rejected,
736 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000737 std::vector<MachineOperand*> &KillOps,
738 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000739 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
740 .getInstrInfo();
741
Chris Lattner540fec62006-02-25 01:51:33 +0000742 if (Reuses.empty()) return PhysReg; // This is most often empty.
743
744 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
745 ReusedOp &Op = Reuses[ro];
746 // If we find some other reuse that was supposed to use this register
747 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000748 // register. That is, unless its reload register has already been
749 // considered and subsequently rejected because it has also been reused
750 // by another operand.
751 if (Op.PhysRegReused == PhysReg &&
752 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000753 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000754 unsigned NewReg = Op.AssignedPhysReg;
755 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000756 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000757 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000758 } else {
759 // Otherwise, we might also have a problem if a previously reused
760 // value aliases the new register. If so, codegen the previous reload
761 // and use this one.
762 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000763 const TargetRegisterInfo *TRI = Spills.getRegInfo();
764 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000765 // Okay, we found out that an alias of a reused register
766 // was used. This isn't good because it means we have
767 // to undo a previous reuse.
768 MachineBasicBlock *MBB = MI->getParent();
769 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000770 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000771
772 // Copy Op out of the vector and remove it, we're going to insert an
773 // explicit load for it.
774 ReusedOp NewOp = Op;
775 Reuses.erase(Reuses.begin()+ro);
776
777 // Ok, we're going to try to reload the assigned physreg into the
778 // slot that we were supposed to in the first place. However, that
779 // register could hold a reuse. Check to see if it conflicts or
780 // would prefer us to use a different register.
781 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000782 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000783 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000784
Evan Chengd70dbb52008-02-22 09:24:50 +0000785 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000786 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengd70dbb52008-02-22 09:24:50 +0000787 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TRI, VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000788 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000789 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000790 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000791 MachineInstr *LoadMI = prior(MII);
792 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000793 // Any stores to this stack slot are not dead anymore.
794 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000795 ++NumLoads;
796 }
Chris Lattner28bad082006-02-25 02:17:31 +0000797 Spills.ClobberPhysReg(NewPhysReg);
798 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000799
Chris Lattnere53f4a02006-05-04 17:52:23 +0000800 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000801
Evan Cheng549f27d32007-08-13 23:45:17 +0000802 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000803 --MII;
804 UpdateKills(*MII, RegKills, KillOps);
805 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000806
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000807 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000808 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000809
810 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000811 return PhysReg;
812 }
813 }
814 }
815 return PhysReg;
816 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000817
818 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
819 /// 'Rejected' set to remember which registers have been considered and
820 /// rejected for the reload. This avoids infinite looping in case like
821 /// this:
822 /// t1 := op t2, t3
823 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
824 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
825 /// t1 <- desires r1
826 /// sees r1 is taken by t2, tries t2's reload register r0
827 /// sees r0 is taken by t3, tries t3's reload register r1
828 /// sees r1 is taken by t2, tries t2's reload register r0 ...
829 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
830 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000831 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000832 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000833 std::vector<MachineOperand*> &KillOps,
834 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000835 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000836 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000837 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000838 }
Chris Lattner540fec62006-02-25 01:51:33 +0000839 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000840}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000841
Evan Cheng66f71632007-10-19 21:23:22 +0000842/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
843/// instruction. e.g.
844/// xorl %edi, %eax
845/// movl %eax, -32(%ebp)
846/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000847/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000848/// ==>
849/// xorl %edi, %eax
850/// orl -36(%ebp), %eax
851/// mov %eax, -32(%ebp)
852/// This enables unfolding optimization for a subsequent instruction which will
853/// also eliminate the newly introduced store instruction.
854bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
855 MachineBasicBlock::iterator &MII,
856 std::vector<MachineInstr*> &MaybeDeadStores,
857 AvailableSpills &Spills,
858 BitVector &RegKills,
859 std::vector<MachineOperand*> &KillOps,
860 VirtRegMap &VRM) {
861 MachineFunction &MF = *MBB.getParent();
862 MachineInstr &MI = *MII;
863 unsigned UnfoldedOpc = 0;
864 unsigned UnfoldPR = 0;
865 unsigned UnfoldVR = 0;
866 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
867 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
868 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
869 // Only transform a MI that folds a single register.
870 if (UnfoldedOpc)
871 return false;
872 UnfoldVR = I->second.first;
873 VirtRegMap::ModRef MR = I->second.second;
874 if (VRM.isAssignedReg(UnfoldVR))
875 continue;
876 // If this reference is not a use, any previous store is now dead.
877 // Otherwise, the store to this stack slot is not dead anymore.
878 FoldedSS = VRM.getStackSlot(UnfoldVR);
879 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
880 if (DeadStore && (MR & VirtRegMap::isModRef)) {
881 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +0000882 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +0000883 continue;
884 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000885 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000886 false, true);
887 }
888 }
889
890 if (!UnfoldedOpc)
891 return false;
892
893 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
894 MachineOperand &MO = MI.getOperand(i);
895 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
896 continue;
897 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000898 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000899 continue;
900 if (VRM.isAssignedReg(VirtReg)) {
901 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000902 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000903 return false;
904 } else if (VRM.isReMaterialized(VirtReg))
905 continue;
906 int SS = VRM.getStackSlot(VirtReg);
907 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
908 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000909 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000910 return false;
911 continue;
912 }
913 PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000914 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000915 continue;
916
917 // Ok, we'll need to reload the value into a register which makes
918 // it impossible to perform the store unfolding optimization later.
919 // Let's see if it is possible to fold the load if the store is
920 // unfolded. This allows us to perform the store unfolding
921 // optimization.
922 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000923 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +0000924 assert(NewMIs.size() == 1);
925 MachineInstr *NewMI = NewMIs.back();
926 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +0000927 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +0000928 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000929 SmallVector<unsigned, 2> Ops;
930 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000931 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000932 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +0000933 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +0000934 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000935 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000936 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
937 MII = MBB.insert(MII, FoldedMI);
Evan Chengcada2452007-11-28 01:28:46 +0000938 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000939 MBB.erase(&MI);
940 return true;
941 }
942 delete NewMI;
943 }
944 }
945 return false;
946}
Chris Lattner7fb64342004-10-01 19:04:51 +0000947
Evan Cheng7277a7d2007-11-02 17:35:08 +0000948/// findSuperReg - Find the SubReg's super-register of given register class
949/// where its SubIdx sub-register is SubReg.
950static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000951 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +0000952 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
953 I != E; ++I) {
954 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000955 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +0000956 return Reg;
957 }
958 return 0;
959}
960
Evan Cheng81a03822007-11-17 00:40:40 +0000961/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
962/// the last store to the same slot is now dead. If so, remove the last store.
963void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
964 MachineBasicBlock::iterator &MII,
965 int Idx, unsigned PhysReg, int StackSlot,
966 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000967 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000968 AvailableSpills &Spills,
969 SmallSet<MachineInstr*, 4> &ReMatDefs,
970 BitVector &RegKills,
971 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000972 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000973 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000974 MachineInstr *StoreMI = next(MII);
975 VRM.addSpillSlotUse(StackSlot, StoreMI);
976 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +0000977
978 // If there is a dead store to this stack slot, nuke it now.
979 if (LastStore) {
980 DOUT << "Removed dead store:\t" << *LastStore;
981 ++NumDSE;
982 SmallVector<unsigned, 2> KillRegs;
983 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
984 MachineBasicBlock::iterator PrevMII = LastStore;
985 bool CheckDef = PrevMII != MBB.begin();
986 if (CheckDef)
987 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +0000988 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +0000989 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +0000990 if (CheckDef) {
991 // Look at defs of killed registers on the store. Mark the defs
992 // as dead since the store has been deleted and they aren't
993 // being reused.
994 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
995 bool HasOtherDef = false;
996 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
997 MachineInstr *DeadDef = PrevMII;
998 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
999 // FIXME: This assumes a remat def does not have side
1000 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001001 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001002 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001003 ++NumDRM;
1004 }
1005 }
1006 }
1007 }
1008 }
1009
Evan Chenge4b39002007-12-03 21:31:55 +00001010 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001011
1012 // If the stack slot value was previously available in some other
1013 // register, change it now. Otherwise, make the register available,
1014 // in PhysReg.
1015 Spills.ModifyStackSlotOrReMat(StackSlot);
1016 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001017 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001018 ++NumStores;
1019}
1020
Chris Lattner7fb64342004-10-01 19:04:51 +00001021/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001022/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +00001023void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001024 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001025
Evan Chengfff3e192007-08-14 09:11:18 +00001026 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001027
Chris Lattner66cf80f2006-02-03 23:13:58 +00001028 // Spills - Keep track of which spilled values are available in physregs so
1029 // that we can choose to reuse the physregs instead of emitting reloads.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001030 AvailableSpills Spills(TRI, TII);
Chris Lattner66cf80f2006-02-03 23:13:58 +00001031
Chris Lattner52b25db2004-10-01 19:47:12 +00001032 // MaybeDeadStores - When we need to write a value back into a stack slot,
1033 // keep track of the inserted store. If the stack slot value is never read
1034 // (because the value was used from some available register, for example), and
1035 // subsequently stored to, the original store is dead. This map keeps track
1036 // of inserted stores that are not used. If we see a subsequent store to the
1037 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001038 std::vector<MachineInstr*> MaybeDeadStores;
1039 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001040
Evan Chengb6ca4b32007-08-14 23:25:37 +00001041 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1042 SmallSet<MachineInstr*, 4> ReMatDefs;
1043
Evan Cheng0c40d722007-07-11 05:28:39 +00001044 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001045 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001046 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001047 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001048
Chris Lattner7fb64342004-10-01 19:04:51 +00001049 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1050 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001051 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001052
Evan Cheng66f71632007-10-19 21:23:22 +00001053 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001054 bool Erased = false;
1055 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001056 if (PrepForUnfoldOpti(MBB, MII,
1057 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1058 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001059
Evan Cheng66f71632007-10-19 21:23:22 +00001060 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001061 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001062
Evan Cheng676dd7c2008-03-11 07:19:34 +00001063 if (VRM.hasEmergencySpills(&MI)) {
1064 // Spill physical register(s) in the rare case the allocator has run out
1065 // of registers to allocate.
1066 SmallSet<int, 4> UsedSS;
1067 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1068 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1069 unsigned PhysReg = EmSpills[i];
1070 const TargetRegisterClass *RC =
1071 TRI->getPhysicalRegisterRegClass(PhysReg);
1072 assert(RC && "Unable to determine register class!");
1073 int SS = VRM.getEmergencySpillSlot(RC);
1074 if (UsedSS.count(SS))
1075 assert(0 && "Need to spill more than one physical registers!");
1076 UsedSS.insert(SS);
1077 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1078 MachineInstr *StoreMI = prior(MII);
1079 VRM.addSpillSlotUse(SS, StoreMI);
1080 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1081 MachineInstr *LoadMI = next(MII);
1082 VRM.addSpillSlotUse(SS, LoadMI);
Evan Chengc1f53c72008-03-11 21:34:46 +00001083 ++NumPSpills;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001084 }
Evan Cheng17d5f542008-03-12 00:14:07 +00001085 NextMII = next(MII);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001086 }
1087
Evan Cheng0cbb1162007-11-29 01:06:25 +00001088 // Insert restores here if asked to.
1089 if (VRM.isRestorePt(&MI)) {
1090 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1091 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001092 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001093 if (!VRM.getPreSplitReg(VirtReg))
1094 continue; // Split interval spilled again.
1095 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001096 RegInfo->setPhysRegUsed(Phys);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001097 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001098 ReMaterialize(MBB, MII, Phys, VirtReg, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001099 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001100 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Chengd3653122008-02-27 03:04:06 +00001101 int SS = VRM.getStackSlot(VirtReg);
1102 TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC);
1103 MachineInstr *LoadMI = prior(MII);
1104 VRM.addSpillSlotUse(SS, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001105 ++NumLoads;
1106 }
1107 // This invalidates Phys.
1108 Spills.ClobberPhysReg(Phys);
1109 UpdateKills(*prior(MII), RegKills, KillOps);
1110 DOUT << '\t' << *prior(MII);
1111 }
1112 }
1113
Evan Cheng81a03822007-11-17 00:40:40 +00001114 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001115 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001116 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1117 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001118 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001119 unsigned VirtReg = SpillRegs[i].first;
1120 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001121 if (!VRM.getPreSplitReg(VirtReg))
1122 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001123 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001124 unsigned Phys = VRM.getPhys(VirtReg);
1125 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001126 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001127 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001128 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Cheng4191b962008-03-12 00:02:46 +00001129 DOUT << "Store:\t" << *StoreMI;
Evan Chengd64b5c82007-12-05 03:14:33 +00001130 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001131 }
Evan Chenge4b39002007-12-03 21:31:55 +00001132 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001133 }
1134
1135 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1136 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001137 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001138 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001139 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1140 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001141 if (!MO.isRegister() || MO.getReg() == 0)
1142 continue; // Ignore non-register operands.
1143
Evan Cheng32dfbea2007-10-12 08:50:34 +00001144 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001145 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001146 // Ignore physregs for spilling, but remember that it is used by this
1147 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001148 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001149 continue;
1150 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001151
1152 // We want to process implicit virtual register uses first.
1153 if (MO.isImplicit())
1154 VirtUseOps.insert(VirtUseOps.begin(), i);
1155 else
1156 VirtUseOps.push_back(i);
1157 }
1158
1159 // Process all of the spilled uses and all non spilled reg references.
1160 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1161 unsigned i = VirtUseOps[j];
1162 MachineOperand &MO = MI.getOperand(i);
1163 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001164 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001165 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001166
Evan Chengc498b022007-11-14 07:59:08 +00001167 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001168 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001169 // This virtual register was assigned a physreg!
1170 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001171 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001172 if (MO.isDef())
1173 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001174 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001175 MI.getOperand(i).setReg(RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001176 continue;
1177 }
1178
1179 // This virtual register is now known to be a spilled value.
1180 if (!MO.isUse())
1181 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001182
Evan Cheng549f27d32007-08-13 23:45:17 +00001183 bool DoReMat = VRM.isReMaterialized(VirtReg);
1184 int SSorRMId = DoReMat
1185 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001186 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001187
Chris Lattner50ea01e2005-09-09 20:29:51 +00001188 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001189 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001190
1191 // If this is a sub-register use, make sure the reuse register is in the
1192 // right register class. For example, for x86 not all of the 32-bit
1193 // registers have accessible sub-registers.
1194 // Similarly so for EXTRACT_SUBREG. Consider this:
1195 // EDI = op
1196 // MOV32_mr fi#1, EDI
1197 // ...
1198 // = EXTRACT_SUBREG fi#1
1199 // fi#1 is available in EDI, but it cannot be reused because it's not in
1200 // the right register file.
1201 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001202 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001203 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001204 if (!RC->contains(PhysReg))
1205 PhysReg = 0;
1206 }
1207
Evan Chengdc6be192007-08-14 05:42:54 +00001208 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001209 // This spilled operand might be part of a two-address operand. If this
1210 // is the case, then changing it will necessarily require changing the
1211 // def part of the instruction as well. However, in some cases, we
1212 // aren't allowed to modify the reused register. If none of these cases
1213 // apply, reuse it.
1214 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001215 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001216 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001217 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001218 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001219 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001220 // long as we are allowed to clobber the value and there isn't an
1221 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001222 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001223 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001224 }
1225
1226 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001227 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001228 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1229 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001230 else
Evan Chengdc6be192007-08-14 05:42:54 +00001231 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001232 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001233 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001234 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001235 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001236 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001237 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001238
1239 // The only technical detail we have is that we don't know that
1240 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1241 // later in the instruction. In particular, consider 'op V1, V2'.
1242 // If V1 is available in physreg R0, we would choose to reuse it
1243 // here, instead of reloading it into the register the allocator
1244 // indicated (say R1). However, V2 might have to be reloaded
1245 // later, and it might indicate that it needs to live in R0. When
1246 // this occurs, we need to have information available that
1247 // indicates it is safe to use R1 for the reload instead of R0.
1248 //
1249 // To further complicate matters, we might conflict with an alias,
1250 // or R0 and R1 might not be compatible with each other. In this
1251 // case, we actually insert a reload for V1 in R1, ensuring that
1252 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001253 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001254 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001255 if (ti != -1)
1256 // Only mark it clobbered if this is a use&def operand.
1257 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001258 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001259
1260 if (MI.getOperand(i).isKill() &&
1261 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1262 // This was the last use and the spilled value is still available
1263 // for reuse. That means the spill was unnecessary!
1264 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1265 if (DeadStore) {
1266 DOUT << "Removed dead store:\t" << *DeadStore;
1267 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001268 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001269 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001270 MaybeDeadStores[ReuseSlot] = NULL;
1271 ++NumDSE;
1272 }
1273 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001274 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001275 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001276
1277 // Otherwise we have a situation where we have a two-address instruction
1278 // whose mod/ref operand needs to be reloaded. This reload is already
1279 // available in some register "PhysReg", but if we used PhysReg as the
1280 // operand to our 2-addr instruction, the instruction would modify
1281 // PhysReg. This isn't cool if something later uses PhysReg and expects
1282 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001283 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001284 // To avoid this problem, and to avoid doing a load right after a store,
1285 // we emit a copy from PhysReg into the designated register for this
1286 // operand.
1287 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1288 assert(DesignatedReg && "Must map virtreg to physreg!");
1289
1290 // Note that, if we reused a register for a previous operand, the
1291 // register we want to reload into might not actually be
1292 // available. If this occurs, use the register indicated by the
1293 // reuser.
1294 if (ReusedOperands.hasReuses())
1295 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001296 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001297
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001298 // If the mapped designated register is actually the physreg we have
1299 // incoming, we don't need to inserted a dead copy.
1300 if (DesignatedReg == PhysReg) {
1301 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001302 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1303 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001304 else
Evan Chengdc6be192007-08-14 05:42:54 +00001305 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001306 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001307 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001308 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001309 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001310 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001311 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001312 ++NumReused;
1313 continue;
1314 }
1315
Chris Lattner84bc5422007-12-31 04:13:23 +00001316 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1317 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001318 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001319 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001320
Evan Cheng6b448092007-03-02 08:52:00 +00001321 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001322 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001323
Chris Lattneraddc55a2006-04-28 01:46:50 +00001324 // This invalidates DesignatedReg.
1325 Spills.ClobberPhysReg(DesignatedReg);
1326
Evan Chengdc6be192007-08-14 05:42:54 +00001327 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001328 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001329 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001330 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001331 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001332 ++NumReused;
1333 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001334 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001335
1336 // Otherwise, reload it and remember that we have it.
1337 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001338 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001339
Chris Lattner50ea01e2005-09-09 20:29:51 +00001340 // Note that, if we reused a register for a previous operand, the
1341 // register we want to reload into might not actually be
1342 // available. If this occurs, use the register indicated by the
1343 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001344 if (ReusedOperands.hasReuses())
1345 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001346 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001347
Chris Lattner84bc5422007-12-31 04:13:23 +00001348 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001349 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001350 if (DoReMat) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001351 ReMaterialize(MBB, MII, PhysReg, VirtReg, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001352 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001353 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001354 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001355 MachineInstr *LoadMI = prior(MII);
1356 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001357 ++NumLoads;
1358 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001359 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001360 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001361
1362 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001363 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001364 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001365 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001366 // Assumes this is the last use. IsKill will be unset if reg is reused
1367 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001368 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001369 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001370 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001371 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001372 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001373 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001374 }
1375
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001376 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001377
Evan Cheng81a03822007-11-17 00:40:40 +00001378
Chris Lattner7fb64342004-10-01 19:04:51 +00001379 // If we have folded references to memory operands, make sure we clear all
1380 // physical registers that may contain the value of the spilled virtual
1381 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001382 SmallSet<int, 2> FoldedSS;
Chris Lattner8f1d6402005-01-14 15:54:24 +00001383 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001384 unsigned VirtReg = I->second.first;
1385 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001386 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001387
Chris Lattnercea86882005-09-19 06:56:21 +00001388 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001389 if (SS == VirtRegMap::NO_STACK_SLOT)
1390 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001391 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001392 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001393
1394 // If this folded instruction is just a use, check to see if it's a
1395 // straight load from the virt reg slot.
1396 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1397 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001398 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1399 if (DestReg && FrameIdx == SS) {
1400 // If this spill slot is available, turn it into a copy (or nothing)
1401 // instead of leaving it as a load!
1402 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1403 DOUT << "Promoted Load To Copy: " << MI;
1404 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001405 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001406 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001407 // Revisit the copy so we make sure to notice the effects of the
1408 // operation on the destreg (either needing to RA it if it's
1409 // virtual or needing to clobber any values if it's physical).
1410 NextMII = &MI;
1411 --NextMII; // backtrack to the copy.
1412 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001413 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001414 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001415 // Unset last kill since it's being reused.
1416 InvalidateKill(InReg, RegKills, KillOps);
1417 }
Evan Chengde4e9422007-02-25 09:51:27 +00001418
Evan Chengcada2452007-11-28 01:28:46 +00001419 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001420 MBB.erase(&MI);
1421 Erased = true;
1422 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001423 }
Evan Cheng7f566252007-10-13 02:50:24 +00001424 } else {
1425 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1426 SmallVector<MachineInstr*, 4> NewMIs;
1427 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001428 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001429 MBB.insert(MII, NewMIs[0]);
Evan Chengcada2452007-11-28 01:28:46 +00001430 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001431 MBB.erase(&MI);
1432 Erased = true;
1433 --NextMII; // backtrack to the unfolded instruction.
1434 BackTracked = true;
1435 goto ProcessNextInst;
1436 }
Chris Lattnercea86882005-09-19 06:56:21 +00001437 }
1438 }
1439
1440 // If this reference is not a use, any previous store is now dead.
1441 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001442 MachineInstr* DeadStore = MaybeDeadStores[SS];
1443 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001444 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001445 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001446 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001447 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1448 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001449 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001450 // the value and there isn't an earlier def that has already clobbered
1451 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001452 if (PhysReg &&
Evan Cheng39c883c2007-12-11 23:36:57 +00001453 !TII->isStoreToStackSlot(&MI, SS) && // Not profitable!
Evan Cheng6130f662008-03-05 00:59:57 +00001454 DeadStore->killsRegister(PhysReg) &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001455 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001456 MBB.insert(MII, NewMIs[0]);
1457 NewStore = NewMIs[1];
1458 MBB.insert(MII, NewStore);
Evan Cheng21b3f312008-02-27 19:57:11 +00001459 VRM.addSpillSlotUse(SS, NewStore);
Evan Chengcada2452007-11-28 01:28:46 +00001460 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001461 MBB.erase(&MI);
1462 Erased = true;
1463 --NextMII;
1464 --NextMII; // backtrack to the unfolded instruction.
1465 BackTracked = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001466 isDead = true;
1467 }
Evan Cheng7f566252007-10-13 02:50:24 +00001468 }
1469
1470 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001471 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001472 DOUT << "Removed dead store:\t" << *DeadStore;
1473 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001474 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001475 MBB.erase(DeadStore);
1476 if (!NewStore)
1477 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001478 }
Evan Cheng7f566252007-10-13 02:50:24 +00001479
Evan Chengfff3e192007-08-14 09:11:18 +00001480 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001481 if (NewStore) {
1482 // Treat this store as a spill merged into a copy. That makes the
1483 // stack slot value available.
1484 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1485 goto ProcessNextInst;
1486 }
Chris Lattnercea86882005-09-19 06:56:21 +00001487 }
1488
1489 // If the spill slot value is available, and this is a new definition of
1490 // the value, the value is not available anymore.
1491 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001492 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001493 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001494
1495 // If this is *just* a mod of the value, check to see if this is just a
1496 // store to the spill slot (i.e. the spill got merged into the copy). If
1497 // so, realize that the vreg is available now, and add the store to the
1498 // MaybeDeadStore info.
1499 int StackSlot;
1500 if (!(MR & VirtRegMap::isRef)) {
1501 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001502 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001503 "Src hasn't been allocated yet?");
Chris Lattner07cf1412006-02-03 00:36:31 +00001504 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001505 // this as a potentially dead store in case there is a subsequent
1506 // store into the stack slot without a read from it.
1507 MaybeDeadStores[StackSlot] = &MI;
1508
Chris Lattnercd816392006-02-02 23:29:36 +00001509 // If the stack slot value was previously available in some other
1510 // register, change it now. Otherwise, make the register available,
1511 // in PhysReg.
Evan Cheng91e23902007-02-23 01:13:26 +00001512 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001513 }
1514 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001515 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001516 }
1517
Chris Lattner7fb64342004-10-01 19:04:51 +00001518 // Process all of the spilled defs.
1519 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1520 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001521 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1522 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001523
Evan Cheng66f71632007-10-19 21:23:22 +00001524 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001525 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001526 // Check to see if this is a noop copy. If so, eliminate the
1527 // instruction before considering the dest reg to be changed.
1528 unsigned Src, Dst;
1529 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1530 ++NumDCE;
1531 DOUT << "Removing now-noop copy: " << MI;
Evan Chengd3653122008-02-27 03:04:06 +00001532 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001533 MBB.erase(&MI);
1534 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001535 Spills.disallowClobberPhysReg(VirtReg);
1536 goto ProcessNextInst;
1537 }
1538
1539 // If it's not a no-op copy, it clobbers the value in the destreg.
1540 Spills.ClobberPhysReg(VirtReg);
1541 ReusedOperands.markClobbered(VirtReg);
1542
1543 // Check to see if this instruction is a load from a stack slot into
1544 // a register. If so, this provides the stack slot value in the reg.
1545 int FrameIdx;
1546 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1547 assert(DestReg == VirtReg && "Unknown load situation!");
1548
1549 // If it is a folded reference, then it's not safe to clobber.
1550 bool Folded = FoldedSS.count(FrameIdx);
1551 // Otherwise, if it wasn't available, remember that it is now!
1552 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1553 goto ProcessNextInst;
1554 }
1555
1556 continue;
1557 }
1558
Evan Chengc498b022007-11-14 07:59:08 +00001559 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001560 bool DoReMat = VRM.isReMaterialized(VirtReg);
1561 if (DoReMat)
1562 ReMatDefs.insert(&MI);
1563
1564 // The only vregs left are stack slot definitions.
1565 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001566 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001567
1568 // If this def is part of a two-address operand, make sure to execute
1569 // the store from the correct physical register.
1570 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001571 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001572 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001573 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001574 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001575 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1576 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001577 "Can't find corresponding super-register!");
1578 PhysReg = SuperReg;
1579 }
1580 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001581 PhysReg = VRM.getPhys(VirtReg);
1582 if (ReusedOperands.isClobbered(PhysReg)) {
1583 // Another def has taken the assigned physreg. It must have been a
1584 // use&def which got it due to reuse. Undo the reuse!
1585 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1586 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1587 }
1588 }
1589
Chris Lattner84bc5422007-12-31 04:13:23 +00001590 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001591 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001592 ReusedOperands.markClobbered(RReg);
1593 MI.getOperand(i).setReg(RReg);
1594
Evan Cheng66f71632007-10-19 21:23:22 +00001595 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001596 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001597 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1598 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001599 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001600
1601 // Check to see if this is a noop copy. If so, eliminate the
1602 // instruction before considering the dest reg to be changed.
1603 {
Chris Lattner29268692006-09-05 02:12:02 +00001604 unsigned Src, Dst;
1605 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1606 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001607 DOUT << "Removing now-noop copy: " << MI;
Evan Chengd3653122008-02-27 03:04:06 +00001608 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001609 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001610 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001611 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001612 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001613 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001614 }
Evan Cheng66f71632007-10-19 21:23:22 +00001615 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001616 }
Chris Lattnercea86882005-09-19 06:56:21 +00001617 ProcessNextInst:
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001618 if (!Erased && !BackTracked) {
Evan Cheng0c40d722007-07-11 05:28:39 +00001619 for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II)
1620 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001621 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001622 MII = NextMII;
1623 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001624}
1625
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001626llvm::Spiller* llvm::createSpiller() {
1627 switch (SpillerOpt) {
1628 default: assert(0 && "Unreachable!");
1629 case local:
1630 return new LocalSpiller();
1631 case simple:
1632 return new SimpleSpiller();
1633 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001634}