blob: 3c186fff21c82d05a8821a526bfcfe1294e00680 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056
Chris Lattner51269842006-03-01 05:50:56 +000057//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000058// PowerPC specific DAG Nodes.
59//
60
61def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
62def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
63def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000064def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
65 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000066
Dale Johannesen6eaeff22007-10-10 01:01:31 +000067// This sequence is used for long double->int conversions. It changes the
68// bits in the FPSCR which is not modelled.
69def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000070 [SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000071def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000072 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000073def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000074 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000075def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
Chris Lattner036609b2010-12-23 18:28:41 +000076 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000077def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
78 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
79 SDTCisVT<3, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPInGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000081
Chris Lattner9c73f092005-10-25 20:55:47 +000082def PPCfsel : SDNode<"PPCISD::FSEL",
83 // Type constraint for fsel.
84 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
85 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000086
Nate Begeman993aeb22005-12-13 22:55:22 +000087def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
88def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000089def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000090def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
91def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000092
Bill Schmidtb453e162012-12-14 17:02:38 +000093def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
94def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
95 [SDNPMayLoad]>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +000096def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidt57ac1f42012-12-11 20:30:11 +000097def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
98def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
99def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt349c2782012-12-12 19:29:35 +0000100def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
101def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
102def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
103def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
104 [SDNPHasChain]>;
105def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000106
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000107def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000108
Chris Lattner4172b102005-12-06 02:10:38 +0000109// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
110// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000111def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
112def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
113def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000114
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000115def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000116def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
117 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000118
Chris Lattner937a79d2005-12-04 19:01:59 +0000119// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000120def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000121 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000122def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000123 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000124
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000125def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000126def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
127 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
128 SDNPVariadic]>;
129def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
130 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
131 SDNPVariadic]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000132def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000133 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000134def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000135 [SDNPHasChain, SDNPSideEffect,
136 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000137def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000138 [SDNPHasChain, SDNPSideEffect,
139 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000140def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000141 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000142def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
143 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
144 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000145
Chris Lattner48be23c2008-01-15 22:02:54 +0000146def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000147 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000148
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000149def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000150 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000151
Hal Finkel7ee74a62013-03-21 21:37:52 +0000152def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
153 SDTypeProfile<1, 1, [SDTCisInt<0>,
154 SDTCisPtrTy<1>]>,
155 [SDNPHasChain, SDNPSideEffect]>;
156def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
157 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
158 [SDNPHasChain, SDNPSideEffect]>;
159
Chris Lattnera17b1552006-03-31 05:13:27 +0000160def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000161def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000162
Chris Lattner90564f22006-04-18 17:59:36 +0000163def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000164 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000165
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000166def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
167 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000168def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
169 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000170
Hal Finkel82b38212012-08-28 02:10:27 +0000171// Instructions to set/unset CR bit 6 for SVR4 vararg calls
172def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
173 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
174def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
175 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
176
Evan Cheng53301922008-07-12 02:23:19 +0000177// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000178def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
179 [SDNPHasChain, SDNPMayLoad]>;
180def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
181 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000182
Bill Schmidt53b0b0e2013-02-21 17:12:27 +0000183// Instructions to support medium and large code model
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000184def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
185def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
186def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
187
188
Jim Laskey2f616bf2006-11-16 22:43:37 +0000189// Instructions to support dynamic alloca.
190def SDTDynOp : SDTypeProfile<1, 2, []>;
191def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
192
Chris Lattner47f01f12005-09-08 19:50:41 +0000193//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000194// PowerPC specific transformation functions and pattern fragments.
195//
Nate Begeman8d948322005-10-19 01:12:32 +0000196
Nate Begeman2d5aff72005-10-19 18:42:01 +0000197def SHL32 : SDNodeXForm<imm, [{
198 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000199 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000200}]>;
201
Nate Begeman2d5aff72005-10-19 18:42:01 +0000202def SRL32 : SDNodeXForm<imm, [{
203 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000205}]>;
206
Chris Lattner2eb25172005-09-09 00:39:56 +0000207def LO16 : SDNodeXForm<imm, [{
208 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000210}]>;
211
212def HI16 : SDNodeXForm<imm, [{
213 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000215}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000216
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000217def HA16 : SDNodeXForm<imm, [{
218 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000220 return getI32Imm((Val - (signed short)Val) >> 16);
221}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000222def MB : SDNodeXForm<imm, [{
223 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000224 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000226 return getI32Imm(mb);
227}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000228
Nate Begemanf42f1332006-09-22 05:01:56 +0000229def ME : SDNodeXForm<imm, [{
230 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000231 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000232 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000233 return getI32Imm(me);
234}]>;
235def maskimm32 : PatLeaf<(imm), [{
236 // maskImm predicate - True if immediate is a run of ones.
237 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000240 else
241 return false;
242}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000243
Chris Lattner3e63ead2005-09-08 17:33:10 +0000244def immSExt16 : PatLeaf<(imm), [{
245 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
246 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000248 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000249 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000250 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000251}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000252def immZExt16 : PatLeaf<(imm), [{
253 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
254 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000255 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000256}], LO16>;
257
Chris Lattner0ea70b22006-06-20 22:34:10 +0000258// imm16Shifted* - These match immediates where the low 16-bits are zero. There
259// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
260// identical in 32-bit mode, but in 64-bit mode, they return true if the
261// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
262// clear).
263def imm16ShiftedZExt : PatLeaf<(imm), [{
264 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
265 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000266 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000267}], HI16>;
268
269def imm16ShiftedSExt : PatLeaf<(imm), [{
270 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
271 // immediate are set. Used by instructions like 'addis'. Identical to
272 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000273 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000275 return true;
276 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000277 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000278}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000279
Hal Finkel08a215c2013-03-18 23:00:58 +0000280// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
281// restricted memrix (offset/4) constants are alignment sensitive. If these
282// offsets are hidden behind TOC entries than the values of the lower-order
283// bits cannot be checked directly. As a result, we need to also incorporate
284// an alignment check into the relevant patterns.
285
286def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
287 return cast<LoadSDNode>(N)->getAlignment() >= 4;
288}]>;
289def aligned4store : PatFrag<(ops node:$val, node:$ptr),
290 (store node:$val, node:$ptr), [{
291 return cast<StoreSDNode>(N)->getAlignment() >= 4;
292}]>;
293def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
294 return cast<LoadSDNode>(N)->getAlignment() >= 4;
295}]>;
296def aligned4pre_store : PatFrag<
297 (ops node:$val, node:$base, node:$offset),
298 (pre_store node:$val, node:$base, node:$offset), [{
299 return cast<StoreSDNode>(N)->getAlignment() >= 4;
300}]>;
301
302def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
303 return cast<LoadSDNode>(N)->getAlignment() < 4;
304}]>;
305def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
306 (store node:$val, node:$ptr), [{
307 return cast<StoreSDNode>(N)->getAlignment() < 4;
308}]>;
309def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
310 return cast<LoadSDNode>(N)->getAlignment() < 4;
311}]>;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000312
Chris Lattner47f01f12005-09-08 19:50:41 +0000313//===----------------------------------------------------------------------===//
314// PowerPC Flag Definitions.
315
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000316class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000317class isDOT {
318 list<Register> Defs = [CR0];
319 bit RC = 1;
320}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000321
Chris Lattner302bf9c2006-11-08 02:13:12 +0000322class RegConstraint<string C> {
323 string Constraints = C;
324}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000325class NoEncode<string E> {
326 string DisableEncoding = E;
327}
Chris Lattner47f01f12005-09-08 19:50:41 +0000328
329
330//===----------------------------------------------------------------------===//
331// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000332
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000333def s5imm : Operand<i32> {
334 let PrintMethod = "printS5ImmOperand";
335}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000336def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000337 let PrintMethod = "printU5ImmOperand";
338}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000339def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000340 let PrintMethod = "printU6ImmOperand";
341}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000342def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000343 let PrintMethod = "printS16ImmOperand";
344}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000345def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000346 let PrintMethod = "printU16ImmOperand";
347}
Chris Lattner8d704112010-11-15 06:09:35 +0000348def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000349 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000350 let EncoderMethod = "getDirectBrEncoding";
351}
352def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000353 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000354 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000355}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000356def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000357 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000358}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000359def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000360 let PrintMethod = "printAbsAddrOperand";
361}
Nate Begemaned428532004-09-04 05:00:00 +0000362def symbolHi: Operand<i32> {
363 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000364 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000365}
366def symbolLo: Operand<i32> {
367 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000368 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000369}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000370def crbitm: Operand<i8> {
371 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000372 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000373}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000374// Address operands
Hal Finkela548afc2013-03-19 18:51:05 +0000375// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
376def ptr_rc_nor0 : PointerLikeRegClass<1>;
377
Chris Lattner059ca0f2006-06-16 21:01:35 +0000378def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000379 let PrintMethod = "printMemRegImm";
Hal Finkela548afc2013-03-19 18:51:05 +0000380 let MIOperandInfo = (ops symbolLo:$imm, ptr_rc_nor0:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000381 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000382}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000383def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000384 let PrintMethod = "printMemRegReg";
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000385 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc:$offreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000386}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000387def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000388 let PrintMethod = "printMemRegImmShifted";
Hal Finkela548afc2013-03-19 18:51:05 +0000389 let MIOperandInfo = (ops symbolLo:$imm, ptr_rc_nor0:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000390 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000391}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000392
Hal Finkel7ee74a62013-03-21 21:37:52 +0000393// A single-register address. This is used with the SjLj
394// pseudo-instructions.
395def memr : Operand<iPTR> {
396 let MIOperandInfo = (ops ptr_rc:$ptrreg);
397}
398
Ulrich Weigand3b255292013-03-26 10:53:27 +0000399// PowerPC Predicate operand.
400def pred : Operand<OtherVT> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000401 let PrintMethod = "printPredicateOperand";
Ulrich Weigand3b255292013-03-26 10:53:27 +0000402 let MIOperandInfo = (ops i32imm:$bibo, CRRC:$reg);
Chris Lattneraf53a872006-11-04 05:27:39 +0000403}
Chris Lattner0638b262006-11-03 23:53:25 +0000404
Chris Lattnera613d262006-01-12 02:05:36 +0000405// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000406def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
407def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
408def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
409def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000410
Hal Finkel7ee74a62013-03-21 21:37:52 +0000411// The address in a single register. This is used with the SjLj
412// pseudo-instructions.
413def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
414
Chris Lattner74531e42006-11-16 00:41:37 +0000415/// This is just the offset part of iaddr, used for preinc.
416def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000417
Evan Cheng8c75ef92005-12-14 22:07:12 +0000418//===----------------------------------------------------------------------===//
419// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000420def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
421def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000422def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000423
Chris Lattner47f01f12005-09-08 19:50:41 +0000424//===----------------------------------------------------------------------===//
425// PowerPC Instruction Definitions.
426
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000427// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000428
Chris Lattner88d211f2006-03-12 09:13:49 +0000429let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000430let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000431def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000432 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000433def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000434 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000435}
Chris Lattner1877ec92006-03-13 21:52:10 +0000436
Evan Cheng64d80e32007-07-19 01:14:50 +0000437def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000438 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000439}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000440
Evan Cheng071a2792007-09-11 19:55:27 +0000441let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000442def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000443 [(set i32:$result,
444 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000445
Dan Gohman533297b2009-10-29 18:10:34 +0000446// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
447// instruction selection into a branch sequence.
448let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000449 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000450 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000451 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000452 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000453 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000454 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000455 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000456 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000457 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000458 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000459 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000460 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000461 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000462 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000463 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000464 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000465}
466
Bill Wendling7194aaf2008-03-03 22:19:16 +0000467// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
468// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000469let mayStore = 1 in
470def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000471 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000472
Hal Finkeld21e9302011-12-06 20:55:36 +0000473// RESTORE_CR - Indicate that we're restoring the CR register (previously
474// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000475let mayLoad = 1 in
476def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000477 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000478
Evan Chengffbacca2007-07-21 00:34:19 +0000479let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand3b255292013-03-26 10:53:27 +0000480 let isReturn = 1, Uses = [LR, RM] in
481 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", BrB,
482 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000483 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000484 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000485}
486
Chris Lattner7a823bd2005-02-15 20:26:49 +0000487let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000488 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000489 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000490
Evan Chengffbacca2007-07-21 00:34:19 +0000491let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000492 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000493 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000494 "b $dst", BrB,
495 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000496 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000497
Chris Lattner18258c62006-11-17 22:37:34 +0000498 // BCC represents an arbitrary conditional branch on a predicate.
499 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000500 // a two-value operand where a dag node expects two operands. :(
501 let isCodeGenOnly = 1 in
502 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
503 "b${cond:cc} ${cond:reg}, $dst"
504 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel99f823f2012-06-08 15:38:21 +0000505
506 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000507 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
508 "bdz $dst">;
509 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
510 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000511 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000512}
513
Hal Finkel7ee74a62013-03-21 21:37:52 +0000514// The direct BCL used by the SjLj setjmp code.
515let isCall = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
516 let Defs = [LR], Uses = [RM] in {
517 def BCL : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
518 "bcl 20, 31, $dst">;
519 }
520}
521
Roman Divackye46137f2012-03-06 16:41:49 +0000522let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000523 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000524 let Uses = [RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000525 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
526 "bl $func", BrB, []>; // See Pat patterns below.
527 def BLA : IForm<18, 1, 1, (outs), (ins aaddr:$func),
528 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000529 }
530 let Uses = [CTR, RM] in {
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000531 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
532 "bctrl", BrB, [(PPCbctrl)]>,
533 Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000534 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000535}
536
Dale Johannesenb384ab92008-10-29 18:26:45 +0000537let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000538def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000539 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000540 "#TC_RETURNd $dst $offset",
541 []>;
542
543
Dale Johannesenb384ab92008-10-29 18:26:45 +0000544let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000545def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000546 "#TC_RETURNa $func $offset",
547 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
548
Dale Johannesenb384ab92008-10-29 18:26:45 +0000549let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000550def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000551 "#TC_RETURNr $dst $offset",
552 []>;
553
554
555let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000556 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000557def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
558 Requires<[In32BitMode]>;
559
560
561
562let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000563 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000564def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
565 "b $dst", BrB,
566 []>;
567
568
569let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000570 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000571def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
572 "ba $dst", BrB,
573 []>;
574
Hal Finkel7ee74a62013-03-21 21:37:52 +0000575let hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
576 usesCustomInserter = 1 in {
577 def EH_SjLj_SetJmp32 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
578 "#EH_SJLJ_SETJMP32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000579 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel7ee74a62013-03-21 21:37:52 +0000580 Requires<[In32BitMode]>;
581 let isTerminator = 1 in
582 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
583 "#EH_SJLJ_LONGJMP32",
584 [(PPCeh_sjlj_longjmp addr:$buf)]>,
585 Requires<[In32BitMode]>;
586}
587
588let isBranch = 1, isTerminator = 1, isCodeGenOnly = 1 in {
589 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
590 "#EH_SjLj_Setup\t$dst", []>;
591}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000592
Chris Lattner001db452006-06-06 21:29:23 +0000593// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000594def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000595 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
596 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000597def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000598 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
599 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000600def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000601 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
602 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000603def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000604 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
605 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000606def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000607 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
608 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000609def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000610 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
611 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000612def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000613 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
614 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000615def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000616 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
617 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000618
Hal Finkel19aa2b52012-04-01 20:08:17 +0000619def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
620 (DCBT xoaddr:$dst)>;
621
Evan Cheng53301922008-07-12 02:23:19 +0000622// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000623let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000624 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000625 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000626 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000627 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000628 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000629 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000630 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000631 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000632 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000633 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000634 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000635 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000636 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000637 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000638 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000639 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000640 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000641 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000642 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000643 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000644 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000645 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000646 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000647 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000648 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000649 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000650 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000651 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000652 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000653 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000654 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000655 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000656 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000657 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000658 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000659 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000660 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000661 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000662 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000663 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000664 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000665 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000666 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000667 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000668 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000669 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000670 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000671 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000672 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000673 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000674 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000675 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000676 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000677 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000678 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000679
Dale Johannesen97efa362008-08-28 17:53:09 +0000680 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000681 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000682 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000683 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000684 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000685 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000686 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000687 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000688 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000689
Dale Johannesen97efa362008-08-28 17:53:09 +0000690 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000691 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000692 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen97efa362008-08-28 17:53:09 +0000693 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000694 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000695 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000696 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000697 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000698 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000699 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000700}
701
Evan Cheng53301922008-07-12 02:23:19 +0000702// Instructions to support atomic operations
703def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
704 "lwarx $rD, $src", LdStLWARX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000705 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000706
707let Defs = [CR0] in
708def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
709 "stwcx. $rS, $dst", LdStSTWCX,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000710 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng53301922008-07-12 02:23:19 +0000711 isDOT;
712
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000713let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000714def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000715
Chris Lattner26e552b2006-11-14 19:19:53 +0000716//===----------------------------------------------------------------------===//
717// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000718//
Chris Lattner26e552b2006-11-14 19:19:53 +0000719
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000720// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000721let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000722def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000723 "lbz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000724 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000725def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000726 "lha $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000727 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000728 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000729def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000730 "lhz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000731 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000732def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000733 "lwz $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000734 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000735
Evan Cheng64d80e32007-07-19 01:14:50 +0000736def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000737 "lfs $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000738 [(set f32:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000739def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000740 "lfd $rD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000741 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattner4eab7142006-11-10 02:08:47 +0000742
Chris Lattner4eab7142006-11-10 02:08:47 +0000743
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000744// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000745let mayLoad = 1 in {
Hal Finkela548afc2013-03-19 18:51:05 +0000746def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000747 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000748 []>, RegConstraint<"$addr.reg = $ea_result">,
749 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000750
Hal Finkela548afc2013-03-19 18:51:05 +0000751def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000752 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000753 []>, RegConstraint<"$addr.reg = $ea_result">,
754 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000755
Hal Finkela548afc2013-03-19 18:51:05 +0000756def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000757 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000758 []>, RegConstraint<"$addr.reg = $ea_result">,
759 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000760
Hal Finkela548afc2013-03-19 18:51:05 +0000761def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000762 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000763 []>, RegConstraint<"$addr.reg = $ea_result">,
764 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000765
Hal Finkela548afc2013-03-19 18:51:05 +0000766def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000767 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000768 []>, RegConstraint<"$addr.reg = $ea_result">,
769 NoEncode<"$ea_result">;
770
Hal Finkela548afc2013-03-19 18:51:05 +0000771def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000772 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000773 []>, RegConstraint<"$addr.reg = $ea_result">,
774 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000775
776
777// Indexed (r+r) Loads with Update (preinc).
Hal Finkela548afc2013-03-19 18:51:05 +0000778def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000779 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000780 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000781 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000782 NoEncode<"$ea_result">;
783
Hal Finkela548afc2013-03-19 18:51:05 +0000784def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000785 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000786 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000787 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000788 NoEncode<"$ea_result">;
789
Hal Finkela548afc2013-03-19 18:51:05 +0000790def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000791 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000792 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000793 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000794 NoEncode<"$ea_result">;
795
Hal Finkela548afc2013-03-19 18:51:05 +0000796def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000797 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000798 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000799 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000800 NoEncode<"$ea_result">;
801
Hal Finkela548afc2013-03-19 18:51:05 +0000802def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000803 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000804 "lfsux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000805 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000806 NoEncode<"$ea_result">;
807
Hal Finkela548afc2013-03-19 18:51:05 +0000808def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000809 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000810 "lfdux $rD, $addr", LdStLFDU,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000811 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000812 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000813}
Dan Gohman41474ba2008-12-03 02:30:17 +0000814}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000815
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000816// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000817//
Dan Gohman15511cf2008-12-03 18:15:48 +0000818let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000819def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000820 "lbzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000821 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000822def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000823 "lhax $rD, $src", LdStLHA,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000824 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000825 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000826def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000827 "lhzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000828 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000829def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000830 "lwzx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000831 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000832
833
Evan Cheng64d80e32007-07-19 01:14:50 +0000834def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000835 "lhbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000836 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000837def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000838 "lwbrx $rD, $src", LdStLoad,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000839 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000840
Evan Cheng64d80e32007-07-19 01:14:50 +0000841def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000842 "lfsx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000843 [(set f32:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000844def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000845 "lfdx $frD, $src", LdStLFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000846 [(set f64:$frD, (load xaddr:$src))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000847}
848
849//===----------------------------------------------------------------------===//
850// PPC32 Store Instructions.
851//
852
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000853// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000854let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000855def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000856 "stb $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000857 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000858def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000859 "sth $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000860 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000861def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000862 "stw $rS, $src", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000863 [(store i32:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000864def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000865 "stfs $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000866 [(store f32:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000867def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000868 "stfd $rS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000869 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000870}
871
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000872// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000873let PPC970_Unit = 2, mayStore = 1 in {
874def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
875 "stbu $rS, $dst", LdStStoreUpd, []>,
876 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
877def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
878 "sthu $rS, $dst", LdStStoreUpd, []>,
879 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
880def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memri:$dst),
881 "stwu $rS, $dst", LdStStoreUpd, []>,
882 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
883def STFSU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memri:$dst),
884 "stfsu $rS, $dst", LdStSTFDU, []>,
885 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
886def STFDU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memri:$dst),
887 "stfdu $rS, $dst", LdStSTFDU, []>,
888 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000889}
890
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000891// Patterns to match the pre-inc stores. We can't put the patterns on
892// the instruction definitions directly as ISel wants the address base
893// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000894def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
895 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
896def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
897 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
898def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
899 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
900def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
901 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
902def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
903 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000904
Chris Lattner26e552b2006-11-14 19:19:53 +0000905// Indexed (r+r) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000906let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000907def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000908 "stbx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000909 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000910 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000911def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000912 "sthx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000913 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000914 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000915def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000916 "stwx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000917 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000918 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000919
Evan Cheng64d80e32007-07-19 01:14:50 +0000920def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000921 "sthbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000922 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000923 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000924def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000925 "stwbrx $rS, $dst", LdStStore,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000926 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000927 PPC970_DGroup_Cracked;
928
Evan Cheng64d80e32007-07-19 01:14:50 +0000929def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000930 "stfiwx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000931 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000932
Evan Cheng64d80e32007-07-19 01:14:50 +0000933def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000934 "stfsx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000935 [(store f32:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000936def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000937 "stfdx $frS, $dst", LdStSTFD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000938 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000939}
940
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000941// Indexed (r+r) Stores with Update (preinc).
942let PPC970_Unit = 2, mayStore = 1 in {
943def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
944 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000945 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000946 PPC970_DGroup_Cracked;
947def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
948 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000949 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000950 PPC970_DGroup_Cracked;
951def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins GPRC:$rS, memrr:$dst),
952 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000953 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000954 PPC970_DGroup_Cracked;
955def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins F4RC:$rS, memrr:$dst),
956 "stfsux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000957 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000958 PPC970_DGroup_Cracked;
959def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins F8RC:$rS, memrr:$dst),
960 "stfdux $rS, $dst", LdStSTFDU, []>,
Ulrich Weigand89ec8472013-03-22 14:59:13 +0000961 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000962 PPC970_DGroup_Cracked;
963}
964
965// Patterns to match the pre-inc stores. We can't put the patterns on
966// the instruction definitions directly as ISel wants the address base
967// and offset to be separate operands, not a single complex operand.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +0000968def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
969 (STBUX $rS, $ptrreg, $ptroff)>;
970def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
971 (STHUX $rS, $ptrreg, $ptroff)>;
972def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
973 (STWUX $rS, $ptrreg, $ptroff)>;
974def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
975 (STFSUX $rS, $ptrreg, $ptroff)>;
976def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
977 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigand5882e3d2013-03-19 19:52:04 +0000978
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000979def SYNC : XForm_24_sync<31, 598, (outs), (ins),
980 "sync", LdStSync,
981 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000982
983//===----------------------------------------------------------------------===//
984// PPC32 Arithmetic Instructions.
985//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000986
Chris Lattner88d211f2006-03-12 09:13:49 +0000987let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand2b0850b2013-03-26 10:55:20 +0000988def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000989 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000990 [(set i32:$rD, (add i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000991let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000992def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000993 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +0000994 [(set i32:$rD, (addc i32:$rA, immSExt16:$imm))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000995 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000996def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000997 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000998 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000999}
Hal Finkela548afc2013-03-19 18:51:05 +00001000def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001001 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001002 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Hal Finkela548afc2013-03-19 18:51:05 +00001003def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC_NOR0:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +00001004 "la $rD, $sym($rA)", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001005 [(set i32:$rD, (add i32:$rA,
Chris Lattner490ad082005-11-17 17:52:01 +00001006 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001007def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001008 "mulli $rD, $rA, $imm", IntMulLI,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001009 [(set i32:$rD, (mul i32:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001010let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001011def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001012 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001013 [(set i32:$rD, (subc immSExt16:$imm, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001014}
Bill Wendling0f940c92007-12-07 21:42:31 +00001015
Hal Finkelf3c38282012-08-28 02:10:33 +00001016let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +00001017 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001018 "li $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001019 [(set i32:$rD, immSExt16:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001020 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +00001021 "lis $rD, $imm", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001022 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendling0f940c92007-12-07 21:42:31 +00001023}
Chris Lattner88d211f2006-03-12 09:13:49 +00001024}
Chris Lattner26e552b2006-11-14 19:19:53 +00001025
Chris Lattner88d211f2006-03-12 09:13:49 +00001026let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001027def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001028 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001029 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001030 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001031def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001032 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001033 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001034 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001035def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001036 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001037 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001038def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001039 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001040 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001041def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001042 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001043 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001044def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001045 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001046 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001047def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001048 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001049def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001050 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001051def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001052 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001053}
Nate Begemaned428532004-09-04 05:00:00 +00001054
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001055
Chris Lattner88d211f2006-03-12 09:13:49 +00001056let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001057def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001058 "nand $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001059 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001060def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001061 "and $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001062 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001063def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001064 "andc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001065 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001066def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001067 "or $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001068 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001069def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001070 "nor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001071 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001072def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001073 "orc $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001074 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001075def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001076 "eqv $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001077 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001078def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001079 "xor $rA, $rS, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001080 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001081def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001082 "slw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001083 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001084def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001085 "srw $rA, $rS, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001086 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001087let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001088def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001089 "sraw $rA, $rS, $rB", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001090 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001091}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001092}
Chris Lattner26e552b2006-11-14 19:19:53 +00001093
Chris Lattner88d211f2006-03-12 09:13:49 +00001094let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001095let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001096def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001097 "srawi $rA, $rS, $SH", IntShift,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001098 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001099}
Evan Cheng64d80e32007-07-19 01:14:50 +00001100def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001101 "cntlzw $rA, $rS", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001102 [(set i32:$rA, (ctlz i32:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001103def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001104 "extsb $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001105 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001106def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001107 "extsh $rA, $rS", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001108 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001109
Evan Cheng64d80e32007-07-19 01:14:50 +00001110def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001111 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001112def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001113 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001114}
1115let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001116//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001117// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001118def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001119 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001120def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001121 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001122
Dale Johannesenb384ab92008-10-29 18:26:45 +00001123let Uses = [RM] in {
1124 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1125 "fctiwz $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001126 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001127 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1128 "frsp $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001129 [(set f32:$frD, (fround f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001130 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1131 "fsqrt $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001132 [(set f64:$frD, (fsqrt f64:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001133 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1134 "fsqrts $frD, $frB", FPSqrt,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001135 [(set f32:$frD, (fsqrt f32:$frB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001136 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001137}
Chris Lattner919c0322005-10-01 01:35:02 +00001138
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001139/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001140/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001141/// that they will fill slots (which could cause the load of a LSU reject to
1142/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001143def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1144 "fmr $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001145 []>, // (set f32:$frD, f32:$frB)
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001146 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001147
Chris Lattner88d211f2006-03-12 09:13:49 +00001148let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001149// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001150def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001151 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001152 [(set f32:$frD, (fabs f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001153def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001154 "fabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001155 [(set f64:$frD, (fabs f64:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001156def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001157 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001158 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001159def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001160 "fnabs $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001161 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001162def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001163 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001164 [(set f32:$frD, (fneg f32:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001165def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001166 "fneg $frD, $frB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001167 [(set f64:$frD, (fneg f64:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001168}
Chris Lattner919c0322005-10-01 01:35:02 +00001169
Nate Begeman6b3dc552004-08-29 22:45:13 +00001170
Nate Begeman07aada82004-08-30 02:28:06 +00001171// XL-Form instructions. condition register logical ops.
1172//
Evan Cheng64d80e32007-07-19 01:14:50 +00001173def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001174 "mcrf $BF, $BFA", BrMCR>,
1175 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001176
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001177def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1178 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001179 "creqv $CRD, $CRA, $CRB", BrCR,
1180 []>;
1181
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001182def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1183 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1184 "cror $CRD, $CRA, $CRB", BrCR,
1185 []>;
1186
1187def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001188 "creqv $dst, $dst, $dst", BrCR,
1189 []>;
1190
Roman Divacky0aaa9192011-08-30 17:04:16 +00001191def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1192 "crxor $dst, $dst, $dst", BrCR,
1193 []>;
1194
Hal Finkel82b38212012-08-28 02:10:27 +00001195let Defs = [CR1EQ], CRD = 6 in {
1196def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1197 "creqv 6, 6, 6", BrCR,
1198 [(PPCcr6set)]>;
1199
1200def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1201 "crxor 6, 6, 6", BrCR,
1202 [(PPCcr6unset)]>;
1203}
1204
Chris Lattner88d211f2006-03-12 09:13:49 +00001205// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001206//
Dale Johannesen639076f2008-10-23 20:41:28 +00001207let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001208def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1209 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001210 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001211}
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001212let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001213def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1214 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001215 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001216}
Chris Lattner1877ec92006-03-13 21:52:10 +00001217
Dale Johannesen639076f2008-10-23 20:41:28 +00001218let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001219def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1220 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001221 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001222}
1223let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001224def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1225 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001226 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001227}
Chris Lattner1877ec92006-03-13 21:52:10 +00001228
1229// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1230// a GPR on the PPC970. As such, copies in and out have the same performance
1231// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001232def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001233 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001234 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001235def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001236 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001237 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001238
Hal Finkel10f7f2a2013-03-21 19:03:21 +00001239let isCodeGenOnly = 1 in {
1240 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
1241 (outs VRSAVERC:$reg), (ins GPRC:$rS),
1242 "mtspr 256, $rS", IntGeneral>,
1243 PPC970_DGroup_Single, PPC970_Unit_FXU;
1244 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT),
1245 (ins VRSAVERC:$reg),
1246 "mfspr $rT, 256", IntGeneral>,
1247 PPC970_DGroup_First, PPC970_Unit_FXU;
1248}
1249
1250// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1251// so we'll need to scavenge a register for it.
1252let mayStore = 1 in
1253def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1254 "#SPILL_VRSAVE", []>;
1255
1256// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1257// spilled), so we'll need to scavenge a register for it.
1258let mayLoad = 1 in
1259def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1260 "#RESTORE_VRSAVE", []>;
1261
Hal Finkel234bb382011-12-07 06:34:06 +00001262def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001263 "mtcrf $FXM, $rS", BrMCRX>,
1264 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001265
1266// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1267// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001268// vreg = MCRF CR0
1269// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001270// while not declaring it breaks DeadMachineInstructionElimination.
1271// As it turns out, in all cases where we currently use this,
1272// we're only interested in one subregister of it. Represent this in the
1273// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001274//
1275// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001276def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001277 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001278 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001279
1280def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1281 "mfcr $rT", SprMFCR>,
1282 PPC970_MicroCode, PPC970_Unit_CRU;
1283
Evan Cheng64d80e32007-07-19 01:14:50 +00001284def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001285 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001286 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001287
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001288// Instructions to manipulate FPSCR. Only long double handling uses these.
1289// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1290
Dale Johannesenb384ab92008-10-29 18:26:45 +00001291let Uses = [RM], Defs = [RM] in {
1292 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1293 "mtfsb0 $FM", IntMTFSB0,
1294 [(PPCmtfsb0 (i32 imm:$FM))]>,
1295 PPC970_DGroup_Single, PPC970_Unit_FPU;
1296 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1297 "mtfsb1 $FM", IntMTFSB0,
1298 [(PPCmtfsb1 (i32 imm:$FM))]>,
1299 PPC970_DGroup_Single, PPC970_Unit_FPU;
1300 // MTFSF does not actually produce an FP result. We pretend it copies
1301 // input reg B to the output. If we didn't do this it would look like the
1302 // instruction had no outputs (because we aren't modelling the FPSCR) and
1303 // it would be deleted.
1304 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1305 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1306 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001307 [(set f64:$FRA, (PPCmtfsf (i32 imm:$FM),
1308 f64:$rT, f64:$FRB))]>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001309 PPC970_DGroup_Single, PPC970_Unit_FPU;
1310}
1311let Uses = [RM] in {
1312 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1313 "mffs $rT", IntMFFS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001314 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001315 PPC970_DGroup_Single, PPC970_Unit_FPU;
1316 def FADDrtz: AForm_2<63, 21,
1317 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001318 "fadd $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001319 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001320 PPC970_DGroup_Single, PPC970_Unit_FPU;
1321}
1322
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001323
Chris Lattner88d211f2006-03-12 09:13:49 +00001324let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001325
1326// XO-Form instructions. Arithmetic instructions that can set overflow bit
1327//
Evan Cheng64d80e32007-07-19 01:14:50 +00001328def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001329 "add $rT, $rA, $rB", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001330 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001331let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001332def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001333 "addc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001334 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001335 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001336}
Evan Cheng64d80e32007-07-19 01:14:50 +00001337def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001338 "divw $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001339 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001340 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001341def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001342 "divwu $rT, $rA, $rB", IntDivW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001343 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001344 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001345def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001346 "mulhw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001347 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001348def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001349 "mulhwu $rT, $rA, $rB", IntMulHWU,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001350 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001351def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001352 "mullw $rT, $rA, $rB", IntMulHW,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001353 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001354def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001355 "subf $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001356 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001357let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001358def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001359 "subfc $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001360 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001361 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001362}
1363def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001364 "neg $rT, $rA", IntSimple,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001365 [(set i32:$rT, (ineg i32:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001366let Uses = [CARRY], Defs = [CARRY] in {
1367def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1368 "adde $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001369 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001370def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001371 "addme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001372 [(set i32:$rT, (adde i32:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001373def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001374 "addze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001375 [(set i32:$rT, (adde i32:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001376def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1377 "subfe $rT, $rA, $rB", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001378 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001379def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001380 "subfme $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001381 [(set i32:$rT, (sube -1, i32:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001382def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001383 "subfze $rT, $rA", IntGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001384 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001385}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001386}
Nate Begeman07aada82004-08-30 02:28:06 +00001387
1388// A-Form instructions. Most of the instructions executed in the FPU are of
1389// this type.
1390//
Chris Lattner88d211f2006-03-12 09:13:49 +00001391let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001392let Uses = [RM] in {
1393 def FMADD : AForm_1<63, 29,
1394 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1395 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001396 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001397 def FMADDS : AForm_1<59, 29,
1398 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1399 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001400 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001401 def FMSUB : AForm_1<63, 28,
1402 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1403 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001404 [(set f64:$FRT,
1405 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001406 def FMSUBS : AForm_1<59, 28,
1407 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1408 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001409 [(set f32:$FRT,
1410 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001411 def FNMADD : AForm_1<63, 31,
1412 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1413 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001414 [(set f64:$FRT,
1415 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001416 def FNMADDS : AForm_1<59, 31,
1417 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1418 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001419 [(set f32:$FRT,
1420 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001421 def FNMSUB : AForm_1<63, 30,
1422 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1423 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001424 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
1425 (fneg f64:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001426 def FNMSUBS : AForm_1<59, 30,
1427 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1428 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001429 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
1430 (fneg f32:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001431}
Chris Lattner43f07a42005-10-02 07:07:49 +00001432// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1433// having 4 of these, force the comparison to always be an 8-byte double (code
1434// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001435// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001436def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001437 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001438 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001439 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001440def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001441 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001442 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001443 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001444let Uses = [RM] in {
1445 def FADD : AForm_2<63, 21,
1446 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001447 "fadd $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001448 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001449 def FADDS : AForm_2<59, 21,
1450 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1451 "fadds $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001452 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001453 def FDIV : AForm_2<63, 18,
1454 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1455 "fdiv $FRT, $FRA, $FRB", FPDivD,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001456 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001457 def FDIVS : AForm_2<59, 18,
1458 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1459 "fdivs $FRT, $FRA, $FRB", FPDivS,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001460 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001461 def FMUL : AForm_3<63, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001462 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1463 "fmul $FRT, $FRA, $FRC", FPFused,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001464 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001465 def FMULS : AForm_3<59, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001466 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1467 "fmuls $FRT, $FRA, $FRC", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001468 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001469 def FSUB : AForm_2<63, 20,
1470 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001471 "fsub $FRT, $FRA, $FRB", FPAddSub,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001472 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001473 def FSUBS : AForm_2<59, 20,
1474 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1475 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Ulrich Weigand5b390e42013-03-25 19:05:30 +00001476 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001477 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001478}
Nate Begeman07aada82004-08-30 02:28:06 +00001479
Chris Lattner88d211f2006-03-12 09:13:49 +00001480let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001481 def ISEL : AForm_4<31, 15,
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00001482 (outs GPRC:$rT), (ins GPRC_NOR0:$rA, GPRC:$rB, CRBITRC:$cond),
Hal Finkel009f7af2012-06-22 23:10:08 +00001483 "isel $rT, $rA, $rB, $cond", IntGeneral,
1484 []>;
1485}
1486
1487let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001488// M-Form instructions. rotate and mask instructions.
1489//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001490let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001491// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001492def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001493 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001494 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001495 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1496 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001497}
Chris Lattner14522e32005-04-19 05:21:30 +00001498def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001499 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001500 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001501 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001502def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001503 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001504 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001505 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001506def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001507 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001508 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001509 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001510}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001511
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001512
Chris Lattner2eb25172005-09-09 00:39:56 +00001513//===----------------------------------------------------------------------===//
1514// PowerPC Instruction Patterns
1515//
1516
Chris Lattner30e21a42005-09-26 22:20:16 +00001517// Arbitrary immediate support. Implement in terms of LIS/ORI.
1518def : Pat<(i32 imm:$imm),
1519 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001520
1521// Implement the 'not' operation with the NOR instruction.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001522def NOT : Pat<(not i32:$in),
1523 (NOR $in, $in)>;
Chris Lattner91da8622005-09-28 17:13:15 +00001524
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001525// ADD an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001526def : Pat<(add i32:$in, imm:$imm),
1527 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001528// OR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001529def : Pat<(or i32:$in, imm:$imm),
1530 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001531// XOR an arbitrary immediate.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001532def : Pat<(xor i32:$in, imm:$imm),
1533 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001534// SUBFIC
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001535def : Pat<(sub immSExt16:$imm, i32:$in),
1536 (SUBFIC $in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001537
Chris Lattner956f43c2006-06-16 20:22:01 +00001538// SHL/SRL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001539def : Pat<(shl i32:$in, (i32 imm:$imm)),
1540 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
1541def : Pat<(srl i32:$in, (i32 imm:$imm)),
1542 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001543
Nate Begeman35ef9132006-01-11 21:21:00 +00001544// ROTL
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001545def : Pat<(rotl i32:$in, i32:$sh),
1546 (RLWNM $in, $sh, 0, 31)>;
1547def : Pat<(rotl i32:$in, (i32 imm:$imm)),
1548 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001549
Nate Begemanf42f1332006-09-22 05:01:56 +00001550// RLWNM
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001551def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
1552 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemanf42f1332006-09-22 05:01:56 +00001553
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001554// Calls
Ulrich Weigand86765fb2013-03-22 15:24:13 +00001555def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
1556 (BL tglobaladdr:$dst)>;
1557def : Pat<(PPCcall (i32 texternalsym:$dst)),
1558 (BL texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001559
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001560
1561def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1562 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1563
1564def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1565 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1566
1567def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1568 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1569
1570
1571
Chris Lattner860e8862005-11-17 07:30:41 +00001572// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001573def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1574def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1575def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1576def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001577def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1578def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001579def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1580def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001581def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
1582 (ADDIS $in, tglobaltlsaddr:$g)>;
1583def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand2b0850b2013-03-26 10:55:20 +00001584 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001585def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
1586 (ADDIS $in, tglobaladdr:$g)>;
1587def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
1588 (ADDIS $in, tconstpool:$g)>;
1589def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
1590 (ADDIS $in, tjumptable:$g)>;
1591def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
1592 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001593
Chris Lattner4172b102005-12-06 02:10:38 +00001594// Standard shifts. These are represented separately from the real shifts above
1595// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1596// amounts.
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001597def : Pat<(sra i32:$rS, i32:$rB),
1598 (SRAW $rS, $rB)>;
1599def : Pat<(srl i32:$rS, i32:$rB),
1600 (SRW $rS, $rB)>;
1601def : Pat<(shl i32:$rS, i32:$rB),
1602 (SLW $rS, $rB)>;
Chris Lattner4172b102005-12-06 02:10:38 +00001603
Evan Cheng466685d2006-10-09 20:57:25 +00001604def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001605 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001606def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001607 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001608def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001609 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001610def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001611 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001612def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001613 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001614def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001615 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001616def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001617 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001618def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001619 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001620def : Pat<(f64 (extloadf32 iaddr:$src)),
1621 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1622def : Pat<(f64 (extloadf32 xaddr:$src)),
1623 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1624
Ulrich Weigand1492a4e2013-03-25 19:04:58 +00001625def : Pat<(f64 (fextend f32:$src)),
1626 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001627
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001628// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001629def : Pat<(membarrier (i32 imm /*ll*/),
1630 (i32 imm /*ls*/),
1631 (i32 imm /*sl*/),
1632 (i32 imm /*ss*/),
1633 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001634 (SYNC)>;
1635
Eli Friedman14648462011-07-27 22:21:52 +00001636def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1637
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001638include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001639include "PPCInstr64Bit.td"