blob: 80c554c824a8783ec5f0d1c6c5f8f82eea077a63 [file] [log] [blame]
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001//===-- PPC32ISelSimple.cpp - A simple instruction selector PowerPC32 -----===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Misha Brukman98649d12004-06-24 21:54:47 +000010#define DEBUG_TYPE "isel"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000011#include "PowerPC.h"
12#include "PowerPCInstrBuilder.h"
13#include "PowerPCInstrInfo.h"
Misha Brukman3d9a6c22004-08-11 00:09:42 +000014#include "PPC32TargetMachine.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000015#include "llvm/Constants.h"
16#include "llvm/DerivedTypes.h"
17#include "llvm/Function.h"
18#include "llvm/Instructions.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000019#include "llvm/Pass.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000020#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000021#include "llvm/CodeGen/MachineConstantPool.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
25#include "llvm/Target/MRegisterInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/GetElementPtrTypeIterator.h"
28#include "llvm/Support/InstVisitor.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/Support/Debug.h"
30#include "llvm/ADT/Statistic.h"
Misha Brukman98649d12004-06-24 21:54:47 +000031#include <vector>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000032using namespace llvm;
33
34namespace {
Misha Brukman422791f2004-06-21 17:41:12 +000035 /// TypeClass - Used by the PowerPC backend to group LLVM types by their basic
36 /// PPC Representation.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000037 ///
38 enum TypeClass {
Misha Brukman7e898c32004-07-20 00:41:46 +000039 cByte, cShort, cInt, cFP32, cFP64, cLong
Misha Brukman5dfe3a92004-06-21 16:55:25 +000040 };
41}
42
43/// getClass - Turn a primitive type into a "class" number which is based on the
44/// size of the type, and whether or not it is floating point.
45///
46static inline TypeClass getClass(const Type *Ty) {
Misha Brukman358829f2004-06-21 17:25:55 +000047 switch (Ty->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +000048 case Type::SByteTyID:
49 case Type::UByteTyID: return cByte; // Byte operands are class #0
50 case Type::ShortTyID:
51 case Type::UShortTyID: return cShort; // Short operands are class #1
52 case Type::IntTyID:
53 case Type::UIntTyID:
Misha Brukman2834a4d2004-07-07 20:07:22 +000054 case Type::PointerTyID: return cInt; // Ints and pointers are class #2
Misha Brukman5dfe3a92004-06-21 16:55:25 +000055
Misha Brukman7e898c32004-07-20 00:41:46 +000056 case Type::FloatTyID: return cFP32; // Single float is #3
57 case Type::DoubleTyID: return cFP64; // Double Point is #4
Misha Brukman5dfe3a92004-06-21 16:55:25 +000058
59 case Type::LongTyID:
Misha Brukman7e898c32004-07-20 00:41:46 +000060 case Type::ULongTyID: return cLong; // Longs are class #5
Misha Brukman5dfe3a92004-06-21 16:55:25 +000061 default:
62 assert(0 && "Invalid type to getClass!");
63 return cByte; // not reached
64 }
65}
66
67// getClassB - Just like getClass, but treat boolean values as ints.
68static inline TypeClass getClassB(const Type *Ty) {
Nate Begemanb73a7112004-08-13 09:32:01 +000069 if (Ty == Type::BoolTy) return cByte;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000070 return getClass(Ty);
71}
72
73namespace {
Misha Brukmana1dca552004-09-21 18:22:19 +000074 struct PPC32ISel : public FunctionPass, InstVisitor<PPC32ISel> {
Misha Brukman3d9a6c22004-08-11 00:09:42 +000075 PPC32TargetMachine &TM;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000076 MachineFunction *F; // The function we are compiling into
77 MachineBasicBlock *BB; // The current MBB we are compiling
78 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Misha Brukmanb097f212004-07-26 18:13:24 +000079
Nate Begeman645495d2004-09-23 05:31:33 +000080 /// CollapsedGepOp - This struct is for recording the intermediate results
81 /// used to calculate the base, index, and offset of a GEP instruction.
82 struct CollapsedGepOp {
83 ConstantSInt *offset; // the current offset into the struct/array
84 Value *index; // the index of the array element
85 ConstantUInt *size; // the size of each array element
86 CollapsedGepOp(ConstantSInt *o, Value *i, ConstantUInt *s) :
87 offset(o), index(i), size(s) {}
88 };
89
90 /// FoldedGEP - This struct is for recording the necessary information to
91 /// emit the GEP in a load or store instruction, used by emitGEPOperation.
92 struct FoldedGEP {
93 unsigned base;
94 unsigned index;
95 ConstantSInt *offset;
96 FoldedGEP() : base(0), index(0), offset(0) {}
97 FoldedGEP(unsigned b, unsigned i, ConstantSInt *o) :
98 base(b), index(i), offset(o) {}
99 };
Nate Begeman905a2912004-10-24 10:33:30 +0000100
101 /// RlwimiRec - This struct is for recording the arguments to a PowerPC
102 /// rlwimi instruction to be output for a particular Instruction::Or when
103 /// we recognize the pattern for rlwimi, starting with a shift or and.
104 struct RlwimiRec {
105 Value *Target, *Insert;
106 unsigned Shift, MB, ME;
107 RlwimiRec() : Target(0), Insert(0), Shift(0), MB(0), ME(0) {}
108 RlwimiRec(Value *tgt, Value *ins, unsigned s, unsigned b, unsigned e) :
109 Target(tgt), Insert(ins), Shift(s), MB(b), ME(e) {}
Nate Begeman1b750222004-10-17 05:19:20 +0000110 };
Nate Begeman905a2912004-10-24 10:33:30 +0000111
Misha Brukmanc7cd5e52005-03-21 19:22:14 +0000112 // External functions we may use in compiling the Module
Nate Begemanb64af912004-08-10 20:42:36 +0000113 Function *fmodfFn, *fmodFn, *__cmpdi2Fn, *__moddi3Fn, *__divdi3Fn,
114 *__umoddi3Fn, *__udivdi3Fn, *__fixsfdiFn, *__fixdfdiFn, *__fixunssfdiFn,
115 *__fixunsdfdiFn, *__floatdisfFn, *__floatdidfFn, *mallocFn, *freeFn;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000116
Nate Begeman645495d2004-09-23 05:31:33 +0000117 // Mapping between Values and SSA Regs
118 std::map<Value*, unsigned> RegMap;
119
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000120 // MBBMap - Mapping between LLVM BB -> Machine BB
121 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
122
123 // AllocaMap - Mapping from fixed sized alloca instructions to the
124 // FrameIndex for the alloca.
125 std::map<AllocaInst*, unsigned> AllocaMap;
126
Nate Begeman645495d2004-09-23 05:31:33 +0000127 // GEPMap - Mapping between basic blocks and GEP definitions
128 std::map<GetElementPtrInst*, FoldedGEP> GEPMap;
Nate Begeman1b750222004-10-17 05:19:20 +0000129
130 // RlwimiMap - Mapping between BinaryOperand (Or) instructions and info
131 // needed to properly emit a rlwimi instruction in its place.
Nate Begeman905a2912004-10-24 10:33:30 +0000132 std::map<Instruction *, RlwimiRec> InsertMap;
133
134 // A rlwimi instruction is the combination of at least three instructions.
135 // Keep a vector of instructions to skip around so that we do not try to
136 // emit instructions that were folded into a rlwimi.
Nate Begeman1b750222004-10-17 05:19:20 +0000137 std::vector<Instruction *> SkipList;
Nate Begeman645495d2004-09-23 05:31:33 +0000138
Misha Brukmanb097f212004-07-26 18:13:24 +0000139 // A Reg to hold the base address used for global loads and stores, and a
140 // flag to set whether or not we need to emit it for this function.
141 unsigned GlobalBaseReg;
142 bool GlobalBaseInitialized;
143
Misha Brukmana1dca552004-09-21 18:22:19 +0000144 PPC32ISel(TargetMachine &tm):TM(reinterpret_cast<PPC32TargetMachine&>(tm)),
Misha Brukmane2eceb52004-07-23 16:08:20 +0000145 F(0), BB(0) {}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000146
Misha Brukman2834a4d2004-07-07 20:07:22 +0000147 bool doInitialization(Module &M) {
Misha Brukmanb0932592004-07-07 15:36:18 +0000148 // Add external functions that we may call
Nate Begemanb64af912004-08-10 20:42:36 +0000149 Type *i = Type::IntTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000150 Type *d = Type::DoubleTy;
Misha Brukmanf3f63822004-07-08 19:41:16 +0000151 Type *f = Type::FloatTy;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000152 Type *l = Type::LongTy;
153 Type *ul = Type::ULongTy;
Misha Brukman313efcb2004-07-09 15:45:07 +0000154 Type *voidPtr = PointerType::get(Type::SByteTy);
Misha Brukman7e898c32004-07-20 00:41:46 +0000155 // float fmodf(float, float);
156 fmodfFn = M.getOrInsertFunction("fmodf", f, f, f, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000157 // double fmod(double, double);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000158 fmodFn = M.getOrInsertFunction("fmod", d, d, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000159 // int __cmpdi2(long, long);
160 __cmpdi2Fn = M.getOrInsertFunction("__cmpdi2", i, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000161 // long __moddi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000162 __moddi3Fn = M.getOrInsertFunction("__moddi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000163 // long __divdi3(long, long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000164 __divdi3Fn = M.getOrInsertFunction("__divdi3", l, l, l, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000165 // unsigned long __umoddi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000166 __umoddi3Fn = M.getOrInsertFunction("__umoddi3", ul, ul, ul, 0);
Misha Brukman2834a4d2004-07-07 20:07:22 +0000167 // unsigned long __udivdi3(unsigned long, unsigned long);
Misha Brukman0aa97c62004-07-08 18:27:59 +0000168 __udivdi3Fn = M.getOrInsertFunction("__udivdi3", ul, ul, ul, 0);
Misha Brukman7e898c32004-07-20 00:41:46 +0000169 // long __fixsfdi(float)
Nate Begemanb64af912004-08-10 20:42:36 +0000170 __fixsfdiFn = M.getOrInsertFunction("__fixsfdi", l, f, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000171 // long __fixdfdi(double)
172 __fixdfdiFn = M.getOrInsertFunction("__fixdfdi", l, d, 0);
Nate Begemanb64af912004-08-10 20:42:36 +0000173 // unsigned long __fixunssfdi(float)
174 __fixunssfdiFn = M.getOrInsertFunction("__fixunssfdi", ul, f, 0);
175 // unsigned long __fixunsdfdi(double)
176 __fixunsdfdiFn = M.getOrInsertFunction("__fixunsdfdi", ul, d, 0);
Misha Brukmanf3f63822004-07-08 19:41:16 +0000177 // float __floatdisf(long)
178 __floatdisfFn = M.getOrInsertFunction("__floatdisf", f, l, 0);
179 // double __floatdidf(long)
180 __floatdidfFn = M.getOrInsertFunction("__floatdidf", d, l, 0);
Misha Brukman313efcb2004-07-09 15:45:07 +0000181 // void* malloc(size_t)
182 mallocFn = M.getOrInsertFunction("malloc", voidPtr, Type::UIntTy, 0);
183 // void free(void*)
184 freeFn = M.getOrInsertFunction("free", Type::VoidTy, voidPtr, 0);
Misha Brukmanc7cd5e52005-03-21 19:22:14 +0000185 return true;
Misha Brukman2834a4d2004-07-07 20:07:22 +0000186 }
Misha Brukmand18a31d2004-07-06 22:51:53 +0000187
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000188 /// runOnFunction - Top level implementation of instruction selection for
189 /// the entire function.
190 ///
191 bool runOnFunction(Function &Fn) {
192 // First pass over the function, lower any unknown intrinsic functions
193 // with the IntrinsicLowering class.
194 LowerUnknownIntrinsicFunctionCalls(Fn);
195
196 F = &MachineFunction::construct(&Fn, TM);
197
198 // Create all of the machine basic blocks for the function...
199 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
200 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
201
202 BB = &F->front();
203
Misha Brukmanb097f212004-07-26 18:13:24 +0000204 // Make sure we re-emit a set of the global base reg if necessary
205 GlobalBaseInitialized = false;
206
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000207 // Copy incoming arguments off of the stack...
208 LoadArgumentsToVirtualRegs(Fn);
209
210 // Instruction select everything except PHI nodes
211 visit(Fn);
212
213 // Select the PHI nodes
214 SelectPHINodes();
215
Nate Begeman645495d2004-09-23 05:31:33 +0000216 GEPMap.clear();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000217 RegMap.clear();
218 MBBMap.clear();
Nate Begeman905a2912004-10-24 10:33:30 +0000219 InsertMap.clear();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000220 AllocaMap.clear();
Nate Begeman1b750222004-10-17 05:19:20 +0000221 SkipList.clear();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000222 F = 0;
223 // We always build a machine code representation for the function
224 return true;
225 }
226
227 virtual const char *getPassName() const {
228 return "PowerPC Simple Instruction Selection";
229 }
230
231 /// visitBasicBlock - This method is called when we are visiting a new basic
232 /// block. This simply creates a new MachineBasicBlock to emit code into
233 /// and adds it to the current MachineFunction. Subsequent visit* for
234 /// instructions will be invoked for all instructions in the basic block.
235 ///
236 void visitBasicBlock(BasicBlock &LLVM_BB) {
237 BB = MBBMap[&LLVM_BB];
238 }
239
240 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
241 /// function, lowering any calls to unknown intrinsic functions into the
242 /// equivalent LLVM code.
243 ///
244 void LowerUnknownIntrinsicFunctionCalls(Function &F);
245
246 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
247 /// from the stack into virtual registers.
248 ///
249 void LoadArgumentsToVirtualRegs(Function &F);
250
251 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
252 /// because we have to generate our sources into the source basic blocks,
253 /// not the current one.
254 ///
255 void SelectPHINodes();
256
257 // Visitation methods for various instructions. These methods simply emit
258 // fixed PowerPC code for each instruction.
259
Chris Lattner289a49a2004-10-16 18:13:47 +0000260 // Control flow operators.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000261 void visitReturnInst(ReturnInst &RI);
262 void visitBranchInst(BranchInst &BI);
Chris Lattner289a49a2004-10-16 18:13:47 +0000263 void visitUnreachableInst(UnreachableInst &UI) {}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000264
265 struct ValueRecord {
266 Value *Val;
267 unsigned Reg;
268 const Type *Ty;
269 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
270 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
271 };
Misha Brukmanb097f212004-07-26 18:13:24 +0000272
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000273 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000274 const std::vector<ValueRecord> &Args, bool isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000275 void visitCallInst(CallInst &I);
276 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
277
278 // Arithmetic operators
279 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
280 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
281 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
282 void visitMul(BinaryOperator &B);
283
284 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
285 void visitRem(BinaryOperator &B) { visitDivRem(B); }
286 void visitDivRem(BinaryOperator &B);
287
288 // Bitwise operators
289 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
290 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
291 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
292
293 // Comparison operators...
294 void visitSetCondInst(SetCondInst &I);
295 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
296 MachineBasicBlock *MBB,
297 MachineBasicBlock::iterator MBBI);
298 void visitSelectInst(SelectInst &SI);
299
300
301 // Memory Instructions
302 void visitLoadInst(LoadInst &I);
303 void visitStoreInst(StoreInst &I);
304 void visitGetElementPtrInst(GetElementPtrInst &I);
305 void visitAllocaInst(AllocaInst &I);
306 void visitMallocInst(MallocInst &I);
307 void visitFreeInst(FreeInst &I);
308
309 // Other operators
310 void visitShiftInst(ShiftInst &I);
311 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
312 void visitCastInst(CastInst &I);
313 void visitVANextInst(VANextInst &I);
314 void visitVAArgInst(VAArgInst &I);
315
316 void visitInstruction(Instruction &I) {
317 std::cerr << "Cannot instruction select: " << I;
318 abort();
319 }
320
Nate Begemanb47321b2004-08-20 09:56:22 +0000321 unsigned ExtendOrClear(MachineBasicBlock *MBB,
322 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +0000323 Value *Op0);
Nate Begemanb47321b2004-08-20 09:56:22 +0000324
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000325 /// promote32 - Make a value 32-bits wide, and put it somewhere.
326 ///
327 void promote32(unsigned targetReg, const ValueRecord &VR);
328
329 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
330 /// constant expression GEP support.
331 ///
332 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +0000333 GetElementPtrInst *GEPI, bool foldGEP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000334
335 /// emitCastOperation - Common code shared between visitCastInst and
336 /// constant expression cast support.
337 ///
338 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
339 Value *Src, const Type *DestTy, unsigned TargetReg);
340
Nate Begemanb816f022004-10-07 22:30:03 +0000341
Nate Begeman1b750222004-10-17 05:19:20 +0000342 /// emitBitfieldInsert - return true if we were able to fold the sequence of
Nate Begeman905a2912004-10-24 10:33:30 +0000343 /// instructions into a bitfield insert (rlwimi).
Nate Begeman9b508c32004-10-26 03:48:25 +0000344 bool emitBitfieldInsert(User *OpUser, unsigned DestReg);
Nate Begeman905a2912004-10-24 10:33:30 +0000345
346 /// emitBitfieldExtract - return true if we were able to fold the sequence
347 /// of instructions into a bitfield extract (rlwinm).
348 bool emitBitfieldExtract(MachineBasicBlock *MBB,
349 MachineBasicBlock::iterator IP,
Nate Begeman9b508c32004-10-26 03:48:25 +0000350 User *OpUser, unsigned DestReg);
Nate Begeman1b750222004-10-17 05:19:20 +0000351
Nate Begemanb816f022004-10-07 22:30:03 +0000352 /// emitBinaryConstOperation - Used by several functions to emit simple
353 /// arithmetic and logical operations with constants on a register rather
354 /// than a Value.
355 ///
356 void emitBinaryConstOperation(MachineBasicBlock *MBB,
357 MachineBasicBlock::iterator IP,
358 unsigned Op0Reg, ConstantInt *Op1,
359 unsigned Opcode, unsigned DestReg);
360
361 /// emitSimpleBinaryOperation - Implement simple binary operators for
362 /// integral types. OperatorClass is one of: 0 for Add, 1 for Sub,
363 /// 2 for And, 3 for Or, 4 for Xor.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000364 ///
365 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
366 MachineBasicBlock::iterator IP,
Nate Begeman905a2912004-10-24 10:33:30 +0000367 BinaryOperator *BO, Value *Op0, Value *Op1,
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000368 unsigned OperatorClass, unsigned TargetReg);
369
370 /// emitBinaryFPOperation - This method handles emission of floating point
371 /// Add (0), Sub (1), Mul (2), and Div (3) operations.
372 void emitBinaryFPOperation(MachineBasicBlock *BB,
373 MachineBasicBlock::iterator IP,
374 Value *Op0, Value *Op1,
375 unsigned OperatorClass, unsigned TargetReg);
376
377 void emitMultiply(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
378 Value *Op0, Value *Op1, unsigned TargetReg);
379
Misha Brukman1013ef52004-07-21 20:09:08 +0000380 void doMultiply(MachineBasicBlock *MBB,
381 MachineBasicBlock::iterator IP,
382 unsigned DestReg, Value *Op0, Value *Op1);
383
384 /// doMultiplyConst - This method will multiply the value in Op0Reg by the
385 /// value of the ContantInt *CI
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000386 void doMultiplyConst(MachineBasicBlock *MBB,
Misha Brukman1013ef52004-07-21 20:09:08 +0000387 MachineBasicBlock::iterator IP,
388 unsigned DestReg, Value *Op0, ConstantInt *CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000389
390 void emitDivRemOperation(MachineBasicBlock *BB,
391 MachineBasicBlock::iterator IP,
392 Value *Op0, Value *Op1, bool isDiv,
393 unsigned TargetReg);
394
395 /// emitSetCCOperation - Common code shared between visitSetCondInst and
396 /// constant expression support.
397 ///
398 void emitSetCCOperation(MachineBasicBlock *BB,
399 MachineBasicBlock::iterator IP,
400 Value *Op0, Value *Op1, unsigned Opcode,
401 unsigned TargetReg);
402
403 /// emitShiftOperation - Common code shared between visitShiftInst and
404 /// constant expression support.
405 ///
406 void emitShiftOperation(MachineBasicBlock *MBB,
407 MachineBasicBlock::iterator IP,
408 Value *Op, Value *ShiftAmount, bool isLeftShift,
Nate Begeman9b508c32004-10-26 03:48:25 +0000409 const Type *ResultTy, ShiftInst *SI,
410 unsigned DestReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000411
412 /// emitSelectOperation - Common code shared between visitSelectInst and the
413 /// constant expression support.
Misha Brukmanb097f212004-07-26 18:13:24 +0000414 ///
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000415 void emitSelectOperation(MachineBasicBlock *MBB,
416 MachineBasicBlock::iterator IP,
417 Value *Cond, Value *TrueVal, Value *FalseVal,
418 unsigned DestReg);
419
Nate Begeman1f5308e2004-11-18 06:51:29 +0000420 /// getGlobalBaseReg - Output the instructions required to put the
421 /// base address to use for accessing globals into a register. Returns the
422 /// register containing the base address.
Misha Brukmanb097f212004-07-26 18:13:24 +0000423 ///
Nate Begeman5e966612005-03-24 06:28:42 +0000424 unsigned getGlobalBaseReg();
Misha Brukmanb097f212004-07-26 18:13:24 +0000425
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000426 /// copyConstantToRegister - Output the instructions required to put the
427 /// specified constant into the specified register.
428 ///
429 void copyConstantToRegister(MachineBasicBlock *MBB,
430 MachineBasicBlock::iterator MBBI,
431 Constant *C, unsigned Reg);
432
433 void emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
434 unsigned LHS, unsigned RHS);
435
436 /// makeAnotherReg - This method returns the next register number we haven't
437 /// yet used.
438 ///
439 /// Long values are handled somewhat specially. They are always allocated
440 /// as pairs of 32 bit integer values. The register number returned is the
Misha Brukman1013ef52004-07-21 20:09:08 +0000441 /// high 32 bits of the long value, and the regNum+1 is the low 32 bits.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000442 ///
443 unsigned makeAnotherReg(const Type *Ty) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000444 assert(dynamic_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo()) &&
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000445 "Current target doesn't have PPC reg info??");
Misha Brukmanf2ccb772004-08-17 04:55:41 +0000446 const PPC32RegisterInfo *PPCRI =
447 static_cast<const PPC32RegisterInfo*>(TM.getRegisterInfo());
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000448 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Nate Begemanb64af912004-08-10 20:42:36 +0000449 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Type::IntTy);
450 // Create the upper part
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000451 F->getSSARegMap()->createVirtualRegister(RC);
Nate Begemanb64af912004-08-10 20:42:36 +0000452 // Create the lower part.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000453 return F->getSSARegMap()->createVirtualRegister(RC)-1;
454 }
455
456 // Add the mapping of regnumber => reg class to MachineFunction
Nate Begemanb64af912004-08-10 20:42:36 +0000457 const TargetRegisterClass *RC = PPCRI->getRegClassForType(Ty);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000458 return F->getSSARegMap()->createVirtualRegister(RC);
459 }
460
461 /// getReg - This method turns an LLVM value into a register number.
462 ///
463 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
464 unsigned getReg(Value *V) {
465 // Just append to the end of the current bb.
466 MachineBasicBlock::iterator It = BB->end();
467 return getReg(V, BB, It);
468 }
469 unsigned getReg(Value *V, MachineBasicBlock *MBB,
470 MachineBasicBlock::iterator IPt);
Misha Brukman1013ef52004-07-21 20:09:08 +0000471
472 /// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
473 /// is okay to use as an immediate argument to a certain binary operation
Nate Begemanb816f022004-10-07 22:30:03 +0000474 bool canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Opcode,
475 bool Shifted);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000476
477 /// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
478 /// that is to be statically allocated with the initial stack frame
479 /// adjustment.
480 unsigned getFixedSizedAllocaFI(AllocaInst *AI);
481 };
482}
483
484/// dyn_castFixedAlloca - If the specified value is a fixed size alloca
485/// instruction in the entry block, return it. Otherwise, return a null
486/// pointer.
487static AllocaInst *dyn_castFixedAlloca(Value *V) {
488 if (AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
489 BasicBlock *BB = AI->getParent();
490 if (isa<ConstantUInt>(AI->getArraySize()) && BB ==&BB->getParent()->front())
491 return AI;
492 }
493 return 0;
494}
495
496/// getReg - This method turns an LLVM value into a register number.
497///
Misha Brukmana1dca552004-09-21 18:22:19 +0000498unsigned PPC32ISel::getReg(Value *V, MachineBasicBlock *MBB,
499 MachineBasicBlock::iterator IPt) {
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000500 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattnera51e4f62004-07-18 18:45:01 +0000501 unsigned Reg = makeAnotherReg(V->getType());
502 copyConstantToRegister(MBB, IPt, C, Reg);
503 return Reg;
Nate Begeman676dee62004-11-08 02:25:40 +0000504 } else if (CastInst *CI = dyn_cast<CastInst>(V)) {
505 // Do not emit noop casts at all, unless it's a double -> float cast.
506 if (getClassB(CI->getType()) == getClassB(CI->getOperand(0)->getType()))
507 return getReg(CI->getOperand(0), MBB, IPt);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000508 } else if (AllocaInst *AI = dyn_castFixedAlloca(V)) {
509 unsigned Reg = makeAnotherReg(V->getType());
510 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5b570812004-08-10 22:47:03 +0000511 addFrameReference(BuildMI(*MBB, IPt, PPC::ADDI, 2, Reg), FI, 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000512 return Reg;
513 }
514
515 unsigned &Reg = RegMap[V];
516 if (Reg == 0) {
517 Reg = makeAnotherReg(V->getType());
518 RegMap[V] = Reg;
519 }
520
521 return Reg;
522}
523
Misha Brukman1013ef52004-07-21 20:09:08 +0000524/// canUseAsImmediateForOpcode - This method returns whether a ConstantInt
525/// is okay to use as an immediate argument to a certain binary operator.
Nate Begemanb816f022004-10-07 22:30:03 +0000526/// The shifted argument determines if the immediate is suitable to be used with
527/// the PowerPC instructions such as addis which concatenate 16 bits of the
528/// immediate with 16 bits of zeroes.
Misha Brukman1013ef52004-07-21 20:09:08 +0000529///
Nate Begemanb816f022004-10-07 22:30:03 +0000530bool PPC32ISel::canUseAsImmediateForOpcode(ConstantInt *CI, unsigned Opcode,
531 bool Shifted) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000532 ConstantSInt *Op1Cs;
533 ConstantUInt *Op1Cu;
Nate Begemanb816f022004-10-07 22:30:03 +0000534
535 // For shifted immediates, any value with the low halfword cleared may be used
536 if (Shifted) {
Nate Begemanbdf69842004-10-08 02:49:24 +0000537 if (((int32_t)CI->getRawValue() & 0x0000FFFF) == 0)
Nate Begemanb816f022004-10-07 22:30:03 +0000538 return true;
Nate Begemanbdf69842004-10-08 02:49:24 +0000539 else
540 return false;
Nate Begemanb816f022004-10-07 22:30:03 +0000541 }
Nate Begeman28dd2fc2004-11-04 19:43:18 +0000542
543 // Treat subfic like addi for the purposes of constant validation
544 if (Opcode == 5) Opcode = 0;
Misha Brukman1013ef52004-07-21 20:09:08 +0000545
Nate Begeman28dd2fc2004-11-04 19:43:18 +0000546 // addi, subfic, compare, and non-indexed load take SIMM
Nate Begemanb816f022004-10-07 22:30:03 +0000547 bool cond1 = (Opcode < 2)
Nate Begemana41fc772004-09-29 02:35:05 +0000548 && ((int32_t)CI->getRawValue() <= 32767)
549 && ((int32_t)CI->getRawValue() >= -32768);
Misha Brukman1013ef52004-07-21 20:09:08 +0000550
Misha Brukman1013ef52004-07-21 20:09:08 +0000551 // ANDIo, ORI, and XORI take unsigned values
Nate Begemanb816f022004-10-07 22:30:03 +0000552 bool cond2 = (Opcode >= 2)
Misha Brukman2ed17ca2004-07-22 15:58:04 +0000553 && (Op1Cs = dyn_cast<ConstantSInt>(CI))
554 && (Op1Cs->getValue() >= 0)
Nate Begemana41fc772004-09-29 02:35:05 +0000555 && (Op1Cs->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000556
557 // ANDIo, ORI, and XORI take UIMMs, so they can be larger
Nate Begemanb816f022004-10-07 22:30:03 +0000558 bool cond3 = (Opcode >= 2)
Misha Brukman17a90002004-07-21 20:22:06 +0000559 && (Op1Cu = dyn_cast<ConstantUInt>(CI))
560 && (Op1Cu->getValue() <= 65535);
Misha Brukman1013ef52004-07-21 20:09:08 +0000561
Nate Begemanb816f022004-10-07 22:30:03 +0000562 if (cond1 || cond2 || cond3)
Misha Brukman1013ef52004-07-21 20:09:08 +0000563 return true;
564
565 return false;
566}
567
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000568/// getFixedSizedAllocaFI - Return the frame index for a fixed sized alloca
569/// that is to be statically allocated with the initial stack frame
570/// adjustment.
Misha Brukmana1dca552004-09-21 18:22:19 +0000571unsigned PPC32ISel::getFixedSizedAllocaFI(AllocaInst *AI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000572 // Already computed this?
573 std::map<AllocaInst*, unsigned>::iterator I = AllocaMap.lower_bound(AI);
574 if (I != AllocaMap.end() && I->first == AI) return I->second;
575
576 const Type *Ty = AI->getAllocatedType();
577 ConstantUInt *CUI = cast<ConstantUInt>(AI->getArraySize());
578 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
579 TySize *= CUI->getValue(); // Get total allocated size...
580 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
581
582 // Create a new stack object using the frame manager...
583 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
584 AllocaMap.insert(I, std::make_pair(AI, FrameIdx));
585 return FrameIdx;
586}
587
588
Nate Begeman1f5308e2004-11-18 06:51:29 +0000589/// getGlobalBaseReg - Output the instructions required to put the
Misha Brukmanb097f212004-07-26 18:13:24 +0000590/// base address to use for accessing globals into a register.
591///
Nate Begeman5e966612005-03-24 06:28:42 +0000592unsigned PPC32ISel::getGlobalBaseReg() {
Misha Brukmanb097f212004-07-26 18:13:24 +0000593 if (!GlobalBaseInitialized) {
594 // Insert the set of GlobalBaseReg into the first MBB of the function
595 MachineBasicBlock &FirstMBB = F->front();
596 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
597 GlobalBaseReg = makeAnotherReg(Type::IntTy);
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000598 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
Nate Begemanda721e72004-09-27 05:08:17 +0000599 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg).addReg(PPC::LR);
Misha Brukmanb097f212004-07-26 18:13:24 +0000600 GlobalBaseInitialized = true;
601 }
Nate Begeman1f5308e2004-11-18 06:51:29 +0000602 return GlobalBaseReg;
Misha Brukmanb097f212004-07-26 18:13:24 +0000603}
604
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000605/// copyConstantToRegister - Output the instructions required to put the
606/// specified constant into the specified register.
607///
Misha Brukmana1dca552004-09-21 18:22:19 +0000608void PPC32ISel::copyConstantToRegister(MachineBasicBlock *MBB,
609 MachineBasicBlock::iterator IP,
610 Constant *C, unsigned R) {
Chris Lattner289a49a2004-10-16 18:13:47 +0000611 if (isa<UndefValue>(C)) {
612 BuildMI(*MBB, IP, PPC::IMPLICIT_DEF, 0, R);
Chris Lattner411eba02005-03-08 22:53:09 +0000613 if (getClassB(C->getType()) == cLong)
Chris Lattner3c707642005-01-14 20:22:02 +0000614 BuildMI(*MBB, IP, PPC::IMPLICIT_DEF, 0, R+1);
Chris Lattner289a49a2004-10-16 18:13:47 +0000615 return;
616 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000617 if (C->getType()->isIntegral()) {
618 unsigned Class = getClassB(C->getType());
619
620 if (Class == cLong) {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000621 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
622 uint64_t uval = CUI->getValue();
623 unsigned hiUVal = uval >> 32;
624 unsigned loUVal = uval;
625 ConstantUInt *CUHi = ConstantUInt::get(Type::UIntTy, hiUVal);
626 ConstantUInt *CULo = ConstantUInt::get(Type::UIntTy, loUVal);
627 copyConstantToRegister(MBB, IP, CUHi, R);
628 copyConstantToRegister(MBB, IP, CULo, R+1);
629 return;
630 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
631 int64_t sval = CSI->getValue();
632 int hiSVal = sval >> 32;
633 int loSVal = sval;
634 ConstantSInt *CSHi = ConstantSInt::get(Type::IntTy, hiSVal);
635 ConstantSInt *CSLo = ConstantSInt::get(Type::IntTy, loSVal);
636 copyConstantToRegister(MBB, IP, CSHi, R);
637 copyConstantToRegister(MBB, IP, CSLo, R+1);
638 return;
Misha Brukman7e898c32004-07-20 00:41:46 +0000639 } else {
Misha Brukmana0af38c2004-07-28 19:13:49 +0000640 std::cerr << "Unhandled long constant type!\n";
641 abort();
642 }
643 }
644
645 assert(Class <= cInt && "Type not handled yet!");
646
647 // Handle bool
648 if (C->getType() == Type::BoolTy) {
Misha Brukman5b570812004-08-10 22:47:03 +0000649 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(C == ConstantBool::True);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000650 return;
651 }
652
653 // Handle int
654 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(C)) {
655 unsigned uval = CUI->getValue();
656 if (uval < 32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000657 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(uval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000658 } else {
659 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000660 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(uval >> 16);
Nate Begemanb816f022004-10-07 22:30:03 +0000661 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(uval & 0xFFFF);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000662 }
663 return;
664 } else if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(C)) {
665 int sval = CSI->getValue();
666 if (sval < 32768 && sval >= -32768) {
Misha Brukman5b570812004-08-10 22:47:03 +0000667 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(sval);
Misha Brukmana0af38c2004-07-28 19:13:49 +0000668 } else {
669 unsigned Temp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +0000670 BuildMI(*MBB, IP, PPC::LIS, 1, Temp).addSImm(sval >> 16);
Nate Begemanb816f022004-10-07 22:30:03 +0000671 BuildMI(*MBB, IP, PPC::ORI, 2, R).addReg(Temp).addImm(sval & 0xFFFF);
Misha Brukman7e898c32004-07-20 00:41:46 +0000672 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000673 return;
674 }
Misha Brukmana0af38c2004-07-28 19:13:49 +0000675 std::cerr << "Unhandled integer constant!\n";
676 abort();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000677 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000678 // We need to spill the constant to memory...
679 MachineConstantPool *CP = F->getConstantPool();
680 unsigned CPI = CP->getConstantPoolIndex(CFP);
681 const Type *Ty = CFP->getType();
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000682
Misha Brukmand18a31d2004-07-06 22:51:53 +0000683 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Misha Brukmanfc879c32004-07-08 18:02:38 +0000684
Misha Brukmanb097f212004-07-26 18:13:24 +0000685 // Load addr of constant to reg; constant is located at base + distance
Misha Brukmanfc879c32004-07-08 18:02:38 +0000686 unsigned Reg1 = makeAnotherReg(Type::IntTy);
Nate Begeman07a73752004-08-17 07:17:44 +0000687 unsigned Opcode = (Ty == Type::FloatTy) ? PPC::LFS : PPC::LFD;
Misha Brukmanb097f212004-07-26 18:13:24 +0000688 // Move value at base + distance into return reg
Nate Begeman1f5308e2004-11-18 06:51:29 +0000689 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, Reg1)
Nate Begeman5e966612005-03-24 06:28:42 +0000690 .addReg(getGlobalBaseReg()).addConstantPoolIndex(CPI);
Nate Begemaned428532004-09-04 05:00:00 +0000691 BuildMI(*MBB, IP, Opcode, 2, R).addConstantPoolIndex(CPI).addReg(Reg1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000692 } else if (isa<ConstantPointerNull>(C)) {
693 // Copy zero (null pointer) to the register.
Misha Brukman5b570812004-08-10 22:47:03 +0000694 BuildMI(*MBB, IP, PPC::LI, 1, R).addSImm(0);
Chris Lattner67910e12004-07-18 07:29:35 +0000695 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
Misha Brukmanb097f212004-07-26 18:13:24 +0000696 // GV is located at base + distance
Misha Brukmanba1c1da2004-07-20 00:59:38 +0000697 unsigned TmpReg = makeAnotherReg(GV->getType());
Misha Brukmanb097f212004-07-26 18:13:24 +0000698
699 // Move value at base + distance into return reg
Nate Begeman1f5308e2004-11-18 06:51:29 +0000700 BuildMI(*MBB, IP, PPC::LOADHiAddr, 2, TmpReg)
Nate Begeman5e966612005-03-24 06:28:42 +0000701 .addReg(getGlobalBaseReg()).addGlobalAddress(GV);
Chris Lattner6540c6c2004-11-23 05:54:25 +0000702
Nate Begemand4c8bea2004-11-25 07:09:01 +0000703 if (GV->hasWeakLinkage() || GV->isExternal()) {
Chris Lattner6540c6c2004-11-23 05:54:25 +0000704 BuildMI(*MBB, IP, PPC::LWZ, 2, R).addGlobalAddress(GV).addReg(TmpReg);
705 } else {
706 BuildMI(*MBB, IP, PPC::LA, 2, R).addReg(TmpReg).addGlobalAddress(GV);
707 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000708 } else {
Chris Lattner76e2df22004-07-15 02:14:30 +0000709 std::cerr << "Offending constant: " << *C << "\n";
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000710 assert(0 && "Type not handled yet!");
711 }
712}
713
714/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
715/// the stack into virtual registers.
Misha Brukmana1dca552004-09-21 18:22:19 +0000716void PPC32ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
Chris Lattner3ea93462004-08-06 06:58:50 +0000717 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000718 unsigned GPR_remaining = 8;
719 unsigned FPR_remaining = 13;
Misha Brukmand18a31d2004-07-06 22:51:53 +0000720 unsigned GPR_idx = 0, FPR_idx = 0;
721 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000722 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
723 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukmand18a31d2004-07-06 22:51:53 +0000724 };
725 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +0000726 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
727 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Misha Brukmand18a31d2004-07-06 22:51:53 +0000728 };
Misha Brukman422791f2004-06-21 17:41:12 +0000729
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000730 MachineFrameInfo *MFI = F->getFrameInfo();
Misha Brukmand18a31d2004-07-06 22:51:53 +0000731
Chris Lattnere4d5c442005-03-15 04:54:21 +0000732 for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end(); I != E; ++I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000733 bool ArgLive = !I->use_empty();
734 unsigned Reg = ArgLive ? getReg(*I) : 0;
735 int FI; // Frame object index
736
737 switch (getClassB(I->getType())) {
738 case cByte:
739 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000740 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000741 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000742 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
743 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000744 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000745 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000746 addFrameReference(BuildMI(BB, PPC::LBZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000747 }
748 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000749 break;
750 case cShort:
751 if (ArgLive) {
Misha Brukmanec6319a2004-07-20 15:51:37 +0000752 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000753 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000754 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
755 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000756 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000757 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000758 addFrameReference(BuildMI(BB, PPC::LHZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000759 }
760 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000761 break;
762 case cInt:
763 if (ArgLive) {
764 FI = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000765 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000766 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
767 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukmand18a31d2004-07-06 22:51:53 +0000768 .addReg(GPR[GPR_idx]);
Misha Brukman422791f2004-06-21 17:41:12 +0000769 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000770 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000771 }
772 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000773 break;
774 case cLong:
775 if (ArgLive) {
776 FI = MFI->CreateFixedObject(8, ArgOffset);
Misha Brukman422791f2004-06-21 17:41:12 +0000777 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +0000778 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx]);
779 BuildMI(BB, PPC::IMPLICIT_DEF, 0, GPR[GPR_idx+1]);
780 BuildMI(BB, PPC::OR, 2, Reg).addReg(GPR[GPR_idx])
Misha Brukman313efcb2004-07-09 15:45:07 +0000781 .addReg(GPR[GPR_idx]);
Misha Brukman5b570812004-08-10 22:47:03 +0000782 BuildMI(BB, PPC::OR, 2, Reg+1).addReg(GPR[GPR_idx+1])
Misha Brukman313efcb2004-07-09 15:45:07 +0000783 .addReg(GPR[GPR_idx+1]);
Misha Brukman422791f2004-06-21 17:41:12 +0000784 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000785 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg), FI);
786 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Reg+1), FI, 4);
Misha Brukman422791f2004-06-21 17:41:12 +0000787 }
788 }
Misha Brukman1013ef52004-07-21 20:09:08 +0000789 // longs require 4 additional bytes and use 2 GPRs
790 ArgOffset += 4;
Misha Brukman422791f2004-06-21 17:41:12 +0000791 if (GPR_remaining > 1) {
Misha Brukman1013ef52004-07-21 20:09:08 +0000792 GPR_remaining--;
Misha Brukman422791f2004-06-21 17:41:12 +0000793 GPR_idx++;
794 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000795 break;
Misha Brukman7e898c32004-07-20 00:41:46 +0000796 case cFP32:
797 if (ArgLive) {
798 FI = MFI->CreateFixedObject(4, ArgOffset);
799
Misha Brukman422791f2004-06-21 17:41:12 +0000800 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000801 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
802 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukmand18a31d2004-07-06 22:51:53 +0000803 FPR_remaining--;
804 FPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000805 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000806 addFrameReference(BuildMI(BB, PPC::LFS, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000807 }
808 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000809 break;
810 case cFP64:
811 if (ArgLive) {
812 FI = MFI->CreateFixedObject(8, ArgOffset);
813
814 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +0000815 BuildMI(BB, PPC::IMPLICIT_DEF, 0, FPR[FPR_idx]);
816 BuildMI(BB, PPC::FMR, 1, Reg).addReg(FPR[FPR_idx]);
Misha Brukman7e898c32004-07-20 00:41:46 +0000817 FPR_remaining--;
818 FPR_idx++;
819 } else {
Misha Brukman5b570812004-08-10 22:47:03 +0000820 addFrameReference(BuildMI(BB, PPC::LFD, 2, Reg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +0000821 }
822 }
Misha Brukman7e898c32004-07-20 00:41:46 +0000823
824 // doubles require 4 additional bytes and use 2 GPRs of param space
825 ArgOffset += 4;
826 if (GPR_remaining > 0) {
827 GPR_remaining--;
828 GPR_idx++;
829 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000830 break;
831 default:
832 assert(0 && "Unhandled argument type!");
833 }
834 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Misha Brukman422791f2004-06-21 17:41:12 +0000835 if (GPR_remaining > 0) {
Misha Brukmand18a31d2004-07-06 22:51:53 +0000836 GPR_remaining--; // uses up 2 GPRs
837 GPR_idx++;
Misha Brukman422791f2004-06-21 17:41:12 +0000838 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000839 }
840
841 // If the function takes variable number of arguments, add a frame offset for
842 // the start of the first vararg value... this is used to expand
843 // llvm.va_start.
844 if (Fn.getFunctionType()->isVarArg())
Misha Brukmanb097f212004-07-26 18:13:24 +0000845 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000846}
847
848
849/// SelectPHINodes - Insert machine code to generate phis. This is tricky
850/// because we have to generate our sources into the source basic blocks, not
851/// the current one.
852///
Misha Brukmana1dca552004-09-21 18:22:19 +0000853void PPC32ISel::SelectPHINodes() {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000854 const TargetInstrInfo &TII = *TM.getInstrInfo();
855 const Function &LF = *F->getFunction(); // The LLVM function...
856 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
857 const BasicBlock *BB = I;
858 MachineBasicBlock &MBB = *MBBMap[I];
859
860 // Loop over all of the PHI nodes in the LLVM basic block...
861 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
862 for (BasicBlock::const_iterator I = BB->begin();
863 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
864
865 // Create a new machine instr PHI node, and insert it.
866 unsigned PHIReg = getReg(*PN);
867 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000868 PPC::PHI, PN->getNumOperands(), PHIReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000869
870 MachineInstr *LongPhiMI = 0;
871 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
872 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
Misha Brukman5b570812004-08-10 22:47:03 +0000873 PPC::PHI, PN->getNumOperands(), PHIReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000874
875 // PHIValues - Map of blocks to incoming virtual registers. We use this
876 // so that we only initialize one incoming value for a particular block,
877 // even if the block has multiple entries in the PHI node.
878 //
879 std::map<MachineBasicBlock*, unsigned> PHIValues;
880
881 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
Misha Brukman313efcb2004-07-09 15:45:07 +0000882 MachineBasicBlock *PredMBB = 0;
883 for (MachineBasicBlock::pred_iterator PI = MBB.pred_begin (),
884 PE = MBB.pred_end (); PI != PE; ++PI)
885 if (PN->getIncomingBlock(i) == (*PI)->getBasicBlock()) {
886 PredMBB = *PI;
887 break;
888 }
889 assert (PredMBB && "Couldn't find incoming machine-cfg edge for phi");
890
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000891 unsigned ValReg;
892 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
893 PHIValues.lower_bound(PredMBB);
894
895 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
896 // We already inserted an initialization of the register for this
897 // predecessor. Recycle it.
898 ValReg = EntryIt->second;
Misha Brukman47225442004-07-23 22:35:49 +0000899 } else {
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000900 // Get the incoming value into a virtual register.
901 //
902 Value *Val = PN->getIncomingValue(i);
903
904 // If this is a constant or GlobalValue, we may have to insert code
905 // into the basic block to compute it into a virtual register.
906 if ((isa<Constant>(Val) && !isa<ConstantExpr>(Val)) ||
907 isa<GlobalValue>(Val)) {
908 // Simple constants get emitted at the end of the basic block,
909 // before any terminator instructions. We "know" that the code to
910 // move a constant into a register will never clobber any flags.
911 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
912 } else {
913 // Because we don't want to clobber any values which might be in
914 // physical registers with the computation of this constant (which
915 // might be arbitrarily complex if it is a constant expression),
916 // just insert the computation at the top of the basic block.
917 MachineBasicBlock::iterator PI = PredMBB->begin();
Misha Brukman47225442004-07-23 22:35:49 +0000918
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000919 // Skip over any PHI nodes though!
Misha Brukman5b570812004-08-10 22:47:03 +0000920 while (PI != PredMBB->end() && PI->getOpcode() == PPC::PHI)
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000921 ++PI;
Misha Brukman47225442004-07-23 22:35:49 +0000922
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000923 ValReg = getReg(Val, PredMBB, PI);
924 }
925
926 // Remember that we inserted a value for this PHI for this predecessor
927 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
928 }
929
930 PhiMI->addRegOperand(ValReg);
931 PhiMI->addMachineBasicBlockOperand(PredMBB);
932 if (LongPhiMI) {
933 LongPhiMI->addRegOperand(ValReg+1);
934 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
935 }
936 }
937
938 // Now that we emitted all of the incoming values for the PHI node, make
939 // sure to reposition the InsertPoint after the PHI that we just added.
940 // This is needed because we might have inserted a constant into this
941 // block, right after the PHI's which is before the old insert point!
942 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
943 ++PHIInsertPoint;
944 }
945 }
946}
947
948
949// canFoldSetCCIntoBranchOrSelect - Return the setcc instruction if we can fold
950// it into the conditional branch or select instruction which is the only user
951// of the cc instruction. This is the case if the conditional branch is the
952// only user of the setcc, and if the setcc is in the same basic block as the
Misha Brukman1013ef52004-07-21 20:09:08 +0000953// conditional branch.
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000954//
955static SetCondInst *canFoldSetCCIntoBranchOrSelect(Value *V) {
956 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
957 if (SCI->hasOneUse()) {
958 Instruction *User = cast<Instruction>(SCI->use_back());
Chris Lattnerfbd4de12005-01-14 19:31:00 +0000959 if ((isa<BranchInst>(User) ||
960 (isa<SelectInst>(User) && User->getOperand(0) == V)) &&
Misha Brukmanbebde752004-07-16 21:06:24 +0000961 SCI->getParent() == User->getParent())
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000962 return SCI;
963 }
964 return 0;
965}
966
Misha Brukmanb097f212004-07-26 18:13:24 +0000967// canFoldGEPIntoLoadOrStore - Return the GEP instruction if we can fold it into
968// the load or store instruction that is the only user of the GEP.
969//
970static GetElementPtrInst *canFoldGEPIntoLoadOrStore(Value *V) {
Nate Begeman645495d2004-09-23 05:31:33 +0000971 if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(V)) {
972 bool AllUsesAreMem = true;
973 for (Value::use_iterator I = GEPI->use_begin(), E = GEPI->use_end();
974 I != E; ++I) {
975 Instruction *User = cast<Instruction>(*I);
976
977 // If the GEP is the target of a store, but not the source, then we are ok
978 // to fold it.
Misha Brukmanb097f212004-07-26 18:13:24 +0000979 if (isa<StoreInst>(User) &&
980 GEPI->getParent() == User->getParent() &&
981 User->getOperand(0) != GEPI &&
Nate Begeman645495d2004-09-23 05:31:33 +0000982 User->getOperand(1) == GEPI)
983 continue;
984
985 // If the GEP is the source of a load, then we're always ok to fold it
Misha Brukmanb097f212004-07-26 18:13:24 +0000986 if (isa<LoadInst>(User) &&
987 GEPI->getParent() == User->getParent() &&
Nate Begeman645495d2004-09-23 05:31:33 +0000988 User->getOperand(0) == GEPI)
989 continue;
990
991 // if we got to this point, than the instruction was not a load or store
992 // that we are capable of folding the GEP into.
993 AllUsesAreMem = false;
994 break;
Misha Brukmanb097f212004-07-26 18:13:24 +0000995 }
Nate Begeman645495d2004-09-23 05:31:33 +0000996 if (AllUsesAreMem)
997 return GEPI;
998 }
Misha Brukmanb097f212004-07-26 18:13:24 +0000999 return 0;
1000}
1001
1002
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001003// Return a fixed numbering for setcc instructions which does not depend on the
1004// order of the opcodes.
1005//
1006static unsigned getSetCCNumber(unsigned Opcode) {
Misha Brukmane9c65512004-07-06 15:32:44 +00001007 switch (Opcode) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001008 default: assert(0 && "Unknown setcc instruction!");
1009 case Instruction::SetEQ: return 0;
1010 case Instruction::SetNE: return 1;
1011 case Instruction::SetLT: return 2;
1012 case Instruction::SetGE: return 3;
1013 case Instruction::SetGT: return 4;
1014 case Instruction::SetLE: return 5;
1015 }
1016}
1017
Misha Brukmane9c65512004-07-06 15:32:44 +00001018static unsigned getPPCOpcodeForSetCCNumber(unsigned Opcode) {
1019 switch (Opcode) {
1020 default: assert(0 && "Unknown setcc instruction!");
Misha Brukman5b570812004-08-10 22:47:03 +00001021 case Instruction::SetEQ: return PPC::BEQ;
1022 case Instruction::SetNE: return PPC::BNE;
1023 case Instruction::SetLT: return PPC::BLT;
1024 case Instruction::SetGE: return PPC::BGE;
1025 case Instruction::SetGT: return PPC::BGT;
1026 case Instruction::SetLE: return PPC::BLE;
Misha Brukmane9c65512004-07-06 15:32:44 +00001027 }
1028}
1029
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001030/// emitUCOM - emits an unordered FP compare.
Misha Brukmana1dca552004-09-21 18:22:19 +00001031void PPC32ISel::emitUCOM(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
1032 unsigned LHS, unsigned RHS) {
Misha Brukman5b570812004-08-10 22:47:03 +00001033 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(LHS).addReg(RHS);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001034}
1035
Misha Brukmana1dca552004-09-21 18:22:19 +00001036unsigned PPC32ISel::ExtendOrClear(MachineBasicBlock *MBB,
1037 MachineBasicBlock::iterator IP,
Nate Begemana2de1022004-09-22 04:40:25 +00001038 Value *Op0) {
Nate Begeman0e5e5f52004-08-22 08:10:15 +00001039 const Type *CompTy = Op0->getType();
1040 unsigned Reg = getReg(Op0, MBB, IP);
Nate Begemanb47321b2004-08-20 09:56:22 +00001041 unsigned Class = getClassB(CompTy);
1042
Nate Begeman1b99fd32004-09-29 03:45:33 +00001043 // Since we know that boolean values will be either zero or one, we don't
1044 // have to extend or clear them.
1045 if (CompTy == Type::BoolTy)
1046 return Reg;
1047
Nate Begemanb47321b2004-08-20 09:56:22 +00001048 // Before we do a comparison or SetCC, we have to make sure that we truncate
1049 // the source registers appropriately.
1050 if (Class == cByte) {
1051 unsigned TmpReg = makeAnotherReg(CompTy);
1052 if (CompTy->isSigned())
1053 BuildMI(*MBB, IP, PPC::EXTSB, 1, TmpReg).addReg(Reg);
1054 else
1055 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1056 .addImm(24).addImm(31);
1057 Reg = TmpReg;
1058 } else if (Class == cShort) {
1059 unsigned TmpReg = makeAnotherReg(CompTy);
1060 if (CompTy->isSigned())
1061 BuildMI(*MBB, IP, PPC::EXTSH, 1, TmpReg).addReg(Reg);
1062 else
1063 BuildMI(*MBB, IP, PPC::RLWINM, 4, TmpReg).addReg(Reg).addImm(0)
1064 .addImm(16).addImm(31);
1065 Reg = TmpReg;
1066 }
1067 return Reg;
1068}
1069
Misha Brukmanbebde752004-07-16 21:06:24 +00001070/// EmitComparison - emits a comparison of the two operands, returning the
1071/// extended setcc code to use. The result is in CR0.
1072///
Misha Brukmana1dca552004-09-21 18:22:19 +00001073unsigned PPC32ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
1074 MachineBasicBlock *MBB,
1075 MachineBasicBlock::iterator IP) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001076 // The arguments are already supposed to be of the same type.
1077 const Type *CompTy = Op0->getType();
1078 unsigned Class = getClassB(CompTy);
Nate Begemana2de1022004-09-22 04:40:25 +00001079 unsigned Op0r = ExtendOrClear(MBB, IP, Op0);
Misha Brukmanb097f212004-07-26 18:13:24 +00001080
Misha Brukman1013ef52004-07-21 20:09:08 +00001081 // Use crand for lt, gt and crandc for le, ge
Misha Brukman5b570812004-08-10 22:47:03 +00001082 unsigned CROpcode = (OpNum == 2 || OpNum == 4) ? PPC::CRAND : PPC::CRANDC;
Misha Brukman1013ef52004-07-21 20:09:08 +00001083 // ? cr1[lt] : cr1[gt]
1084 unsigned CR1field = (OpNum == 2 || OpNum == 3) ? 4 : 5;
1085 // ? cr0[lt] : cr0[gt]
1086 unsigned CR0field = (OpNum == 2 || OpNum == 5) ? 0 : 1;
Misha Brukman5b570812004-08-10 22:47:03 +00001087 unsigned Opcode = CompTy->isSigned() ? PPC::CMPW : PPC::CMPLW;
1088 unsigned OpcodeImm = CompTy->isSigned() ? PPC::CMPWI : PPC::CMPLWI;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001089
1090 // Special case handling of: cmp R, i
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001091 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001092 if (Class == cByte || Class == cShort || Class == cInt) {
Misha Brukman1013ef52004-07-21 20:09:08 +00001093 unsigned Op1v = CI->getRawValue() & 0xFFFF;
Nate Begeman43d64ea2004-08-15 06:42:28 +00001094 unsigned OpClass = (CompTy->isSigned()) ? 0 : 2;
1095
Misha Brukman1013ef52004-07-21 20:09:08 +00001096 // Treat compare like ADDI for the purposes of immediate suitability
Nate Begemanb816f022004-10-07 22:30:03 +00001097 if (canUseAsImmediateForOpcode(CI, OpClass, false)) {
Misha Brukman5b570812004-08-10 22:47:03 +00001098 BuildMI(*MBB, IP, OpcodeImm, 2, PPC::CR0).addReg(Op0r).addSImm(Op1v);
Misha Brukman422791f2004-06-21 17:41:12 +00001099 } else {
1100 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00001101 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman422791f2004-06-21 17:41:12 +00001102 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001103 return OpNum;
1104 } else {
1105 assert(Class == cLong && "Unknown integer class!");
1106 unsigned LowCst = CI->getRawValue();
1107 unsigned HiCst = CI->getRawValue() >> 32;
1108 if (OpNum < 2) { // seteq, setne
Misha Brukman1013ef52004-07-21 20:09:08 +00001109 unsigned LoLow = makeAnotherReg(Type::IntTy);
1110 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1111 unsigned HiLow = makeAnotherReg(Type::IntTy);
1112 unsigned HiTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001113 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman47225442004-07-23 22:35:49 +00001114
Misha Brukman5b570812004-08-10 22:47:03 +00001115 BuildMI(*MBB, IP, PPC::XORI, 2, LoLow).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001116 .addImm(LowCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001117 BuildMI(*MBB, IP, PPC::XORIS, 2, LoTmp).addReg(LoLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001118 .addImm(LowCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001119 BuildMI(*MBB, IP, PPC::XORI, 2, HiLow).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00001120 .addImm(HiCst & 0xFFFF);
Misha Brukman5b570812004-08-10 22:47:03 +00001121 BuildMI(*MBB, IP, PPC::XORIS, 2, HiTmp).addReg(HiLow)
Misha Brukman1013ef52004-07-21 20:09:08 +00001122 .addImm(HiCst >> 16);
Misha Brukman5b570812004-08-10 22:47:03 +00001123 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001124 return OpNum;
1125 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001126 unsigned ConstReg = makeAnotherReg(CompTy);
Misha Brukmanbebde752004-07-16 21:06:24 +00001127 copyConstantToRegister(MBB, IP, CI, ConstReg);
Misha Brukman47225442004-07-23 22:35:49 +00001128
Misha Brukman1013ef52004-07-21 20:09:08 +00001129 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001130 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r)
Misha Brukmanbebde752004-07-16 21:06:24 +00001131 .addReg(ConstReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001132 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001133 .addReg(ConstReg+1);
Misha Brukman5b570812004-08-10 22:47:03 +00001134 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1135 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001136 .addImm(2);
Misha Brukman422791f2004-06-21 17:41:12 +00001137 return OpNum;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001138 }
1139 }
1140 }
1141
1142 unsigned Op1r = getReg(Op1, MBB, IP);
Misha Brukman1013ef52004-07-21 20:09:08 +00001143
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001144 switch (Class) {
1145 default: assert(0 && "Unknown type class!");
1146 case cByte:
1147 case cShort:
1148 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001149 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001150 break;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001151
Misha Brukman7e898c32004-07-20 00:41:46 +00001152 case cFP32:
1153 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001154 emitUCOM(MBB, IP, Op0r, Op1r);
1155 break;
1156
1157 case cLong:
1158 if (OpNum < 2) { // seteq, setne
1159 unsigned LoTmp = makeAnotherReg(Type::IntTy);
1160 unsigned HiTmp = makeAnotherReg(Type::IntTy);
1161 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001162 BuildMI(*MBB, IP, PPC::XOR, 2, HiTmp).addReg(Op0r).addReg(Op1r);
1163 BuildMI(*MBB, IP, PPC::XOR, 2, LoTmp).addReg(Op0r+1).addReg(Op1r+1);
1164 BuildMI(*MBB, IP, PPC::ORo, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001165 break; // Allow the sete or setne to be generated from flags set by OR
1166 } else {
Misha Brukmanbebde752004-07-16 21:06:24 +00001167 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
1168 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman1013ef52004-07-21 20:09:08 +00001169
1170 // cr0 = r3 ccOpcode r5 or (r3 == r5 AND r4 ccOpcode r6)
Misha Brukman5b570812004-08-10 22:47:03 +00001171 BuildMI(*MBB, IP, Opcode, 2, PPC::CR0).addReg(Op0r).addReg(Op1r);
1172 BuildMI(*MBB, IP, Opcode, 2, PPC::CR1).addReg(Op0r+1).addReg(Op1r+1);
1173 BuildMI(*MBB, IP, PPC::CRAND, 3).addImm(2).addImm(2).addImm(CR1field);
1174 BuildMI(*MBB, IP, PPC::CROR, 3).addImm(CR0field).addImm(CR0field)
Misha Brukman1013ef52004-07-21 20:09:08 +00001175 .addImm(2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001176 return OpNum;
1177 }
1178 }
1179 return OpNum;
1180}
1181
Misha Brukmand18a31d2004-07-06 22:51:53 +00001182/// visitSetCondInst - emit code to calculate the condition via
1183/// EmitComparison(), and possibly store a 0 or 1 to a register as a result
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001184///
Misha Brukmana1dca552004-09-21 18:22:19 +00001185void PPC32ISel::visitSetCondInst(SetCondInst &I) {
Misha Brukmand18a31d2004-07-06 22:51:53 +00001186 if (canFoldSetCCIntoBranchOrSelect(&I))
Misha Brukmane9c65512004-07-06 15:32:44 +00001187 return;
Misha Brukmanbebde752004-07-16 21:06:24 +00001188
Nate Begemana2de1022004-09-22 04:40:25 +00001189 MachineBasicBlock::iterator MI = BB->end();
1190 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
1191 const Type *Ty = Op0->getType();
1192 unsigned Class = getClassB(Ty);
Nate Begemana96c4af2004-08-21 20:42:14 +00001193 unsigned Opcode = I.getOpcode();
Nate Begemana2de1022004-09-22 04:40:25 +00001194 unsigned OpNum = getSetCCNumber(Opcode);
1195 unsigned DestReg = getReg(I);
1196
1197 // If the comparison type is byte, short, or int, then we can emit a
1198 // branchless version of the SetCC that puts 0 (false) or 1 (true) in the
1199 // destination register.
1200 if (Class <= cInt) {
1201 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
1202
1203 if (CI && CI->getRawValue() == 0) {
Nate Begemana2de1022004-09-22 04:40:25 +00001204 unsigned Op0Reg = ExtendOrClear(BB, MI, Op0);
1205
1206 // comparisons against constant zero and negative one often have shorter
1207 // and/or faster sequences than the set-and-branch general case, handled
1208 // below.
1209 switch(OpNum) {
1210 case 0: { // eq0
1211 unsigned TempReg = makeAnotherReg(Type::IntTy);
1212 BuildMI(*BB, MI, PPC::CNTLZW, 1, TempReg).addReg(Op0Reg);
1213 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(TempReg).addImm(27)
1214 .addImm(5).addImm(31);
1215 break;
1216 }
1217 case 1: { // ne0
1218 unsigned TempReg = makeAnotherReg(Type::IntTy);
1219 BuildMI(*BB, MI, PPC::ADDIC, 2, TempReg).addReg(Op0Reg).addSImm(-1);
1220 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(TempReg).addReg(Op0Reg);
1221 break;
1222 }
1223 case 2: { // lt0, always false if unsigned
1224 if (Ty->isSigned())
1225 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Op0Reg).addImm(1)
1226 .addImm(31).addImm(31);
1227 else
1228 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(0);
1229 break;
1230 }
1231 case 3: { // ge0, always true if unsigned
1232 if (Ty->isSigned()) {
1233 unsigned TempReg = makeAnotherReg(Type::IntTy);
1234 BuildMI(*BB, MI, PPC::RLWINM, 4, TempReg).addReg(Op0Reg).addImm(1)
1235 .addImm(31).addImm(31);
1236 BuildMI(*BB, MI, PPC::XORI, 2, DestReg).addReg(TempReg).addImm(1);
1237 } else {
1238 BuildMI(*BB, MI, PPC::LI, 1, DestReg).addSImm(1);
1239 }
1240 break;
1241 }
1242 case 4: { // gt0, equivalent to ne0 if unsigned
1243 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1244 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1245 if (Ty->isSigned()) {
1246 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1247 BuildMI(*BB, MI, PPC::ANDC, 2, Temp2).addReg(Temp1).addReg(Op0Reg);
1248 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1249 .addImm(31).addImm(31);
1250 } else {
1251 BuildMI(*BB, MI, PPC::ADDIC, 2, Temp1).addReg(Op0Reg).addSImm(-1);
1252 BuildMI(*BB, MI, PPC::SUBFE, 2, DestReg).addReg(Temp1).addReg(Op0Reg);
1253 }
1254 break;
1255 }
1256 case 5: { // le0, equivalent to eq0 if unsigned
1257 unsigned Temp1 = makeAnotherReg(Type::IntTy);
1258 unsigned Temp2 = makeAnotherReg(Type::IntTy);
1259 if (Ty->isSigned()) {
1260 BuildMI(*BB, MI, PPC::NEG, 2, Temp1).addReg(Op0Reg);
1261 BuildMI(*BB, MI, PPC::ORC, 2, Temp2).addReg(Op0Reg).addReg(Temp1);
1262 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp2).addImm(1)
1263 .addImm(31).addImm(31);
1264 } else {
1265 BuildMI(*BB, MI, PPC::CNTLZW, 1, Temp1).addReg(Op0Reg);
1266 BuildMI(*BB, MI, PPC::RLWINM, 4, DestReg).addReg(Temp1).addImm(27)
1267 .addImm(5).addImm(31);
1268 }
1269 break;
1270 }
1271 } // switch
1272 return;
1273 }
1274 }
Nate Begemanb47321b2004-08-20 09:56:22 +00001275 unsigned PPCOpcode = getPPCOpcodeForSetCCNumber(Opcode);
Nate Begemana96c4af2004-08-21 20:42:14 +00001276
1277 // Create an iterator with which to insert the MBB for copying the false value
1278 // and the MBB to hold the PHI instruction for this SetCC.
Misha Brukman425ff242004-07-01 21:34:10 +00001279 MachineBasicBlock *thisMBB = BB;
1280 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001281 ilist<MachineBasicBlock>::iterator It = BB;
1282 ++It;
1283
Misha Brukman425ff242004-07-01 21:34:10 +00001284 // thisMBB:
1285 // ...
1286 // cmpTY cr0, r1, r2
Misha Brukman425ff242004-07-01 21:34:10 +00001287 // %TrueValue = li 1
Nate Begemana96c4af2004-08-21 20:42:14 +00001288 // bCC sinkMBB
Nate Begemana2de1022004-09-22 04:40:25 +00001289 EmitComparison(Opcode, Op0, Op1, BB, BB->end());
Misha Brukmane2eceb52004-07-23 16:08:20 +00001290 unsigned TrueValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001291 BuildMI(BB, PPC::LI, 1, TrueValue).addSImm(1);
Nate Begemana96c4af2004-08-21 20:42:14 +00001292 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1293 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1294 BuildMI(BB, PPCOpcode, 2).addReg(PPC::CR0).addMBB(sinkMBB);
1295 F->getBasicBlockList().insert(It, copy0MBB);
1296 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001297 // Update machine-CFG edges
Nate Begemana96c4af2004-08-21 20:42:14 +00001298 BB->addSuccessor(copy0MBB);
Misha Brukman425ff242004-07-01 21:34:10 +00001299 BB->addSuccessor(sinkMBB);
1300
Misha Brukman1013ef52004-07-21 20:09:08 +00001301 // copy0MBB:
1302 // %FalseValue = li 0
1303 // fallthrough
1304 BB = copy0MBB;
1305 unsigned FalseValue = makeAnotherReg(I.getType());
Misha Brukman5b570812004-08-10 22:47:03 +00001306 BuildMI(BB, PPC::LI, 1, FalseValue).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00001307 // Update machine-CFG edges
1308 BB->addSuccessor(sinkMBB);
1309
Misha Brukman425ff242004-07-01 21:34:10 +00001310 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001311 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukman425ff242004-07-01 21:34:10 +00001312 // ...
1313 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001314 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Nate Begemana96c4af2004-08-21 20:42:14 +00001315 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001316}
1317
Misha Brukmana1dca552004-09-21 18:22:19 +00001318void PPC32ISel::visitSelectInst(SelectInst &SI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001319 unsigned DestReg = getReg(SI);
1320 MachineBasicBlock::iterator MII = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00001321 emitSelectOperation(BB, MII, SI.getCondition(), SI.getTrueValue(),
1322 SI.getFalseValue(), DestReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001323}
1324
1325/// emitSelect - Common code shared between visitSelectInst and the constant
1326/// expression support.
Misha Brukmana1dca552004-09-21 18:22:19 +00001327void PPC32ISel::emitSelectOperation(MachineBasicBlock *MBB,
1328 MachineBasicBlock::iterator IP,
1329 Value *Cond, Value *TrueVal,
1330 Value *FalseVal, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001331 unsigned SelectClass = getClassB(TrueVal->getType());
Misha Brukman7e898c32004-07-20 00:41:46 +00001332 unsigned Opcode;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001333
Misha Brukmanbebde752004-07-16 21:06:24 +00001334 // See if we can fold the setcc into the select instruction, or if we have
1335 // to get the register of the Cond value
Misha Brukmanbebde752004-07-16 21:06:24 +00001336 if (SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(Cond)) {
1337 // We successfully folded the setcc into the select instruction.
Misha Brukmanbebde752004-07-16 21:06:24 +00001338 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Nate Begeman087d5d92004-10-06 09:53:04 +00001339 if (OpNum >= 2 && OpNum <= 5) {
1340 unsigned SetCondClass = getClassB(SCI->getOperand(0)->getType());
1341 if ((SetCondClass == cFP32 || SetCondClass == cFP64) &&
1342 (SelectClass == cFP32 || SelectClass == cFP64)) {
1343 unsigned CondReg = getReg(SCI->getOperand(0), MBB, IP);
1344 unsigned TrueReg = getReg(TrueVal, MBB, IP);
1345 unsigned FalseReg = getReg(FalseVal, MBB, IP);
1346 // if the comparison of the floating point value used to for the select
1347 // is against 0, then we can emit an fsel without subtraction.
1348 ConstantFP *Op1C = dyn_cast<ConstantFP>(SCI->getOperand(1));
1349 if (Op1C && (Op1C->isExactlyValue(-0.0) || Op1C->isExactlyValue(0.0))) {
1350 switch(OpNum) {
1351 case 2: // LT
1352 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1353 .addReg(FalseReg).addReg(TrueReg);
1354 break;
1355 case 3: // GE == !LT
1356 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(CondReg)
1357 .addReg(TrueReg).addReg(FalseReg);
1358 break;
1359 case 4: { // GT
1360 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1361 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1362 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1363 .addReg(FalseReg).addReg(TrueReg);
1364 }
1365 break;
1366 case 5: { // LE == !GT
1367 unsigned NegatedReg = makeAnotherReg(SCI->getOperand(0)->getType());
1368 BuildMI(*MBB, IP, PPC::FNEG, 1, NegatedReg).addReg(CondReg);
1369 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(NegatedReg)
1370 .addReg(TrueReg).addReg(FalseReg);
1371 }
1372 break;
1373 default:
1374 assert(0 && "Invalid SetCC opcode to fsel");
1375 abort();
1376 break;
1377 }
1378 } else {
1379 unsigned OtherCondReg = getReg(SCI->getOperand(1), MBB, IP);
1380 unsigned SelectReg = makeAnotherReg(SCI->getOperand(0)->getType());
1381 switch(OpNum) {
1382 case 2: // LT
1383 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1384 .addReg(OtherCondReg);
1385 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1386 .addReg(FalseReg).addReg(TrueReg);
1387 break;
1388 case 3: // GE == !LT
1389 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(CondReg)
1390 .addReg(OtherCondReg);
1391 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1392 .addReg(TrueReg).addReg(FalseReg);
1393 break;
1394 case 4: // GT
1395 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1396 .addReg(CondReg);
1397 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1398 .addReg(FalseReg).addReg(TrueReg);
1399 break;
1400 case 5: // LE == !GT
1401 BuildMI(*MBB, IP, PPC::FSUB, 2, SelectReg).addReg(OtherCondReg)
1402 .addReg(CondReg);
1403 BuildMI(*MBB, IP, PPC::FSEL, 3, DestReg).addReg(SelectReg)
1404 .addReg(TrueReg).addReg(FalseReg);
1405 break;
1406 default:
1407 assert(0 && "Invalid SetCC opcode to fsel");
1408 abort();
1409 break;
1410 }
1411 }
Nate Begeman087d5d92004-10-06 09:53:04 +00001412 return;
1413 }
1414 }
Misha Brukman47225442004-07-23 22:35:49 +00001415 OpNum = EmitComparison(OpNum, SCI->getOperand(0),SCI->getOperand(1),MBB,IP);
Misha Brukmanbebde752004-07-16 21:06:24 +00001416 Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
1417 } else {
1418 unsigned CondReg = getReg(Cond, MBB, IP);
Nate Begemaned428532004-09-04 05:00:00 +00001419 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
Misha Brukmanbebde752004-07-16 21:06:24 +00001420 Opcode = getPPCOpcodeForSetCCNumber(Instruction::SetNE);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001421 }
Misha Brukmanbebde752004-07-16 21:06:24 +00001422
1423 MachineBasicBlock *thisMBB = BB;
1424 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Misha Brukman7e898c32004-07-20 00:41:46 +00001425 ilist<MachineBasicBlock>::iterator It = BB;
1426 ++It;
Misha Brukmanbebde752004-07-16 21:06:24 +00001427
Nate Begemana96c4af2004-08-21 20:42:14 +00001428 // thisMBB:
1429 // ...
Chris Lattner6dec0b02005-01-01 16:10:12 +00001430 // TrueVal = ...
Nate Begemana96c4af2004-08-21 20:42:14 +00001431 // cmpTY cr0, r1, r2
Nate Begeman1f49e862004-09-29 05:00:31 +00001432 // bCC copy1MBB
1433 // fallthrough --> copy0MBB
Misha Brukmanbebde752004-07-16 21:06:24 +00001434 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001435 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattner35e5c7c2005-01-02 23:07:31 +00001436 unsigned TrueValue = getReg(TrueVal);
Chris Lattner6dec0b02005-01-01 16:10:12 +00001437 BuildMI(BB, Opcode, 2).addReg(PPC::CR0).addMBB(sinkMBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001438 F->getBasicBlockList().insert(It, copy0MBB);
Misha Brukman1013ef52004-07-21 20:09:08 +00001439 F->getBasicBlockList().insert(It, sinkMBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001440 // Update machine-CFG edges
Misha Brukmanbebde752004-07-16 21:06:24 +00001441 BB->addSuccessor(copy0MBB);
Chris Lattner6dec0b02005-01-01 16:10:12 +00001442 BB->addSuccessor(sinkMBB);
Misha Brukmanbebde752004-07-16 21:06:24 +00001443
Misha Brukman1013ef52004-07-21 20:09:08 +00001444 // copy0MBB:
1445 // %FalseValue = ...
Chris Lattner6dec0b02005-01-01 16:10:12 +00001446 // # fallthrough to sinkMBB
Misha Brukman1013ef52004-07-21 20:09:08 +00001447 BB = copy0MBB;
Chris Lattner35e5c7c2005-01-02 23:07:31 +00001448 unsigned FalseValue = getReg(FalseVal);
Misha Brukman1013ef52004-07-21 20:09:08 +00001449 // Update machine-CFG edges
1450 BB->addSuccessor(sinkMBB);
1451
Misha Brukmanbebde752004-07-16 21:06:24 +00001452 // sinkMBB:
Nate Begemana96c4af2004-08-21 20:42:14 +00001453 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
Misha Brukmanbebde752004-07-16 21:06:24 +00001454 // ...
1455 BB = sinkMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00001456 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(FalseValue)
Chris Lattner6dec0b02005-01-01 16:10:12 +00001457 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Nate Begemana96c4af2004-08-21 20:42:14 +00001458
Chris Lattner6dec0b02005-01-01 16:10:12 +00001459 // For a register pair representing a long value, define the top part.
Nate Begeman8d963e62004-08-11 03:30:55 +00001460 if (getClassB(TrueVal->getType()) == cLong)
Chris Lattner6dec0b02005-01-01 16:10:12 +00001461 BuildMI(BB, PPC::PHI, 4, DestReg+1).addReg(FalseValue+1)
1462 .addMBB(copy0MBB).addReg(TrueValue+1).addMBB(thisMBB);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001463}
1464
1465
1466
1467/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
1468/// operand, in the specified target register.
1469///
Misha Brukmana1dca552004-09-21 18:22:19 +00001470void PPC32ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001471 bool isUnsigned = VR.Ty->isUnsigned() || VR.Ty == Type::BoolTy;
1472
1473 Value *Val = VR.Val;
1474 const Type *Ty = VR.Ty;
1475 if (Val) {
1476 if (Constant *C = dyn_cast<Constant>(Val)) {
1477 Val = ConstantExpr::getCast(C, Type::IntTy);
Chris Lattner74a806c2004-08-11 07:34:50 +00001478 if (isa<ConstantExpr>(Val)) // Could not fold
1479 Val = C;
1480 else
1481 Ty = Type::IntTy; // Folded!
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001482 }
1483
Misha Brukman2fec9902004-06-21 20:22:03 +00001484 // If this is a simple constant, just emit a load directly to avoid the copy
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001485 if (ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00001486 copyConstantToRegister(BB, BB->end(), CI, targetReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001487 return;
1488 }
1489 }
1490
1491 // Make sure we have the register number for this value...
1492 unsigned Reg = Val ? getReg(Val) : VR.Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001493 switch (getClassB(Ty)) {
1494 case cByte:
1495 // Extend value into target register (8->32)
Nate Begeman1b99fd32004-09-29 03:45:33 +00001496 if (Ty == Type::BoolTy)
1497 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
1498 else if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001499 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001500 .addZImm(24).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001501 else
Misha Brukman5b570812004-08-10 22:47:03 +00001502 BuildMI(BB, PPC::EXTSB, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001503 break;
1504 case cShort:
1505 // Extend value into target register (16->32)
1506 if (isUnsigned)
Misha Brukman5b570812004-08-10 22:47:03 +00001507 BuildMI(BB, PPC::RLWINM, 4, targetReg).addReg(Reg).addZImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00001508 .addZImm(16).addZImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001509 else
Misha Brukman5b570812004-08-10 22:47:03 +00001510 BuildMI(BB, PPC::EXTSH, 1, targetReg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001511 break;
1512 case cInt:
1513 // Move value into target register (32->32)
Misha Brukman5b570812004-08-10 22:47:03 +00001514 BuildMI(BB, PPC::OR, 2, targetReg).addReg(Reg).addReg(Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001515 break;
1516 default:
1517 assert(0 && "Unpromotable operand class in promote32");
1518 }
1519}
1520
Misha Brukman2fec9902004-06-21 20:22:03 +00001521/// visitReturnInst - implemented with BLR
1522///
Misha Brukmana1dca552004-09-21 18:22:19 +00001523void PPC32ISel::visitReturnInst(ReturnInst &I) {
Misha Brukmand47bbf72004-06-25 19:04:27 +00001524 // Only do the processing if this is a non-void return
1525 if (I.getNumOperands() > 0) {
1526 Value *RetVal = I.getOperand(0);
1527 switch (getClassB(RetVal->getType())) {
1528 case cByte: // integral return values: extend or move into r3 and return
1529 case cShort:
1530 case cInt:
Misha Brukman5b570812004-08-10 22:47:03 +00001531 promote32(PPC::R3, ValueRecord(RetVal));
Misha Brukmand47bbf72004-06-25 19:04:27 +00001532 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001533 case cFP32:
1534 case cFP64: { // Floats & Doubles: Return in f1
Misha Brukmand47bbf72004-06-25 19:04:27 +00001535 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001536 BuildMI(BB, PPC::FMR, 1, PPC::F1).addReg(RetReg);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001537 break;
1538 }
1539 case cLong: {
1540 unsigned RetReg = getReg(RetVal);
Misha Brukman5b570812004-08-10 22:47:03 +00001541 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(RetReg).addReg(RetReg);
1542 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(RetReg+1).addReg(RetReg+1);
Misha Brukmand47bbf72004-06-25 19:04:27 +00001543 break;
1544 }
1545 default:
1546 visitInstruction(I);
1547 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001548 }
Misha Brukman5b570812004-08-10 22:47:03 +00001549 BuildMI(BB, PPC::BLR, 1).addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001550}
1551
1552// getBlockAfter - Return the basic block which occurs lexically after the
1553// specified one.
1554static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1555 Function::iterator I = BB; ++I; // Get iterator to next block
1556 return I != BB->getParent()->end() ? &*I : 0;
1557}
1558
1559/// visitBranchInst - Handle conditional and unconditional branches here. Note
1560/// that since code layout is frozen at this point, that if we are trying to
1561/// jump to a block that is the immediate successor of the current block, we can
1562/// just make a fall-through (but we don't currently).
1563///
Misha Brukmana1dca552004-09-21 18:22:19 +00001564void PPC32ISel::visitBranchInst(BranchInst &BI) {
Misha Brukman2fec9902004-06-21 20:22:03 +00001565 // Update machine-CFG edges
Misha Brukmane2eceb52004-07-23 16:08:20 +00001566 BB->addSuccessor(MBBMap[BI.getSuccessor(0)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001567 if (BI.isConditional())
Misha Brukmane2eceb52004-07-23 16:08:20 +00001568 BB->addSuccessor(MBBMap[BI.getSuccessor(1)]);
Misha Brukman2fec9902004-06-21 20:22:03 +00001569
1570 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
Misha Brukmane9c65512004-07-06 15:32:44 +00001571
Misha Brukman2fec9902004-06-21 20:22:03 +00001572 if (!BI.isConditional()) { // Unconditional branch?
Misha Brukmane9c65512004-07-06 15:32:44 +00001573 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001574 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001575 return;
Misha Brukman2fec9902004-06-21 20:22:03 +00001576 }
1577
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001578 // See if we can fold the setcc into the branch itself...
1579 SetCondInst *SCI = canFoldSetCCIntoBranchOrSelect(BI.getCondition());
1580 if (SCI == 0) {
1581 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1582 // computed some other way...
1583 unsigned condReg = getReg(BI.getCondition());
Misha Brukman5b570812004-08-10 22:47:03 +00001584 BuildMI(BB, PPC::CMPLI, 3, PPC::CR0).addImm(0).addReg(condReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00001585 .addImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001586 if (BI.getSuccessor(1) == NextBB) {
1587 if (BI.getSuccessor(0) != NextBB)
Nate Begeman439b4442005-04-05 04:22:58 +00001588 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(PPC::CR0).addImm(PPC::BNE)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001589 .addMBB(MBBMap[BI.getSuccessor(0)])
1590 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001591 } else {
Nate Begeman439b4442005-04-05 04:22:58 +00001592 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(PPC::CR0).addImm(PPC::BEQ)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001593 .addMBB(MBBMap[BI.getSuccessor(1)])
1594 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001595 if (BI.getSuccessor(0) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001596 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001597 }
1598 return;
1599 }
1600
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001601 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Misha Brukmane9c65512004-07-06 15:32:44 +00001602 unsigned Opcode = getPPCOpcodeForSetCCNumber(SCI->getOpcode());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001603 MachineBasicBlock::iterator MII = BB->end();
1604 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001605
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001606 if (BI.getSuccessor(0) != NextBB) {
Nate Begeman439b4442005-04-05 04:22:58 +00001607 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001608 .addMBB(MBBMap[BI.getSuccessor(0)])
1609 .addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001610 if (BI.getSuccessor(1) != NextBB)
Misha Brukman5b570812004-08-10 22:47:03 +00001611 BuildMI(BB, PPC::B, 1).addMBB(MBBMap[BI.getSuccessor(1)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001612 } else {
1613 // Change to the inverse condition...
1614 if (BI.getSuccessor(1) != NextBB) {
Misha Brukmanf2ccb772004-08-17 04:55:41 +00001615 Opcode = PPC32InstrInfo::invertPPCBranchOpcode(Opcode);
Nate Begeman439b4442005-04-05 04:22:58 +00001616 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(PPC::CR0).addImm(Opcode)
Misha Brukmanfa20a6d2004-07-27 18:35:23 +00001617 .addMBB(MBBMap[BI.getSuccessor(1)])
1618 .addMBB(MBBMap[BI.getSuccessor(0)]);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001619 }
1620 }
1621}
1622
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001623/// doCall - This emits an abstract call instruction, setting up the arguments
1624/// and the return value as appropriate. For the actual function call itself,
1625/// it inserts the specified CallMI instruction into the stream.
1626///
1627/// FIXME: See Documentation at the following URL for "correct" behavior
Nate Begemanc13a7f02005-03-26 01:28:05 +00001628/// <http://developer.apple.com/documentation/DeveloperTools/Conceptual/MachORuntime/PowerPCConventions/chapter_3_section_5.html>
Misha Brukmana1dca552004-09-21 18:22:19 +00001629void PPC32ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
1630 const std::vector<ValueRecord> &Args, bool isVarArg) {
Chris Lattner3ea93462004-08-06 06:58:50 +00001631 // Count how many bytes are to be pushed on the stack, including the linkage
1632 // area, and parameter passing area.
1633 unsigned NumBytes = 24;
1634 unsigned ArgOffset = 24;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001635
1636 if (!Args.empty()) {
1637 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1638 switch (getClassB(Args[i].Ty)) {
1639 case cByte: case cShort: case cInt:
1640 NumBytes += 4; break;
1641 case cLong:
1642 NumBytes += 8; break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001643 case cFP32:
1644 NumBytes += 4; break;
1645 case cFP64:
1646 NumBytes += 8; break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001647 break;
1648 default: assert(0 && "Unknown class!");
1649 }
1650
Nate Begeman865075e2004-08-16 01:50:22 +00001651 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1652 // plus 32 bytes of argument space in case any called code gets funky on us.
1653 if (NumBytes < 56) NumBytes = 56;
Chris Lattner3ea93462004-08-06 06:58:50 +00001654
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001655 // Adjust the stack pointer for the new arguments...
Nate Begemanc13a7f02005-03-26 01:28:05 +00001656 // These operations are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001657 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001658
1659 // Arguments go on the stack in reverse order, as specified by the ABI.
Misha Brukman7e898c32004-07-20 00:41:46 +00001660 // Offset to the paramater area on the stack is 24.
Misha Brukmand18a31d2004-07-06 22:51:53 +00001661 int GPR_remaining = 8, FPR_remaining = 13;
Misha Brukmanfc879c32004-07-08 18:02:38 +00001662 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001663 static const unsigned GPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001664 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1665 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001666 };
Misha Brukmand18a31d2004-07-06 22:51:53 +00001667 static const unsigned FPR[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00001668 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6,
1669 PPC::F7, PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12,
1670 PPC::F13
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001671 };
Misha Brukman422791f2004-06-21 17:41:12 +00001672
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001673 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1674 unsigned ArgReg;
1675 switch (getClassB(Args[i].Ty)) {
1676 case cByte:
1677 case cShort:
1678 // Promote arg to 32 bits wide into a temporary register...
1679 ArgReg = makeAnotherReg(Type::UIntTy);
1680 promote32(ArgReg, Args[i]);
Misha Brukman422791f2004-06-21 17:41:12 +00001681
1682 // Reg or stack?
1683 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001684 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001685 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001686 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001687 }
1688 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001689 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1690 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001691 }
1692 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001693 case cInt:
1694 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1695
Misha Brukman422791f2004-06-21 17:41:12 +00001696 // Reg or stack?
1697 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001698 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanfadb82f2004-06-24 22:00:15 +00001699 .addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001700 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001701 }
1702 if (GPR_remaining <= 0 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001703 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1704 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001705 }
1706 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001707 case cLong:
Misha Brukman422791f2004-06-21 17:41:12 +00001708 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001709
Misha Brukmanec6319a2004-07-20 15:51:37 +00001710 // Reg or stack? Note that PPC calling conventions state that long args
1711 // are passed rN = hi, rN+1 = lo, opposite of LLVM.
Misha Brukman422791f2004-06-21 17:41:12 +00001712 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001713 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx]).addReg(ArgReg)
Misha Brukmanec6319a2004-07-20 15:51:37 +00001714 .addReg(ArgReg);
Misha Brukman5b570812004-08-10 22:47:03 +00001715 BuildMI(BB, PPC::OR, 2, GPR[GPR_idx+1]).addReg(ArgReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00001716 .addReg(ArgReg+1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001717 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1718 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
Misha Brukmanb097f212004-07-26 18:13:24 +00001719 }
1720 if (GPR_remaining <= 1 || isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001721 BuildMI(BB, PPC::STW, 3).addReg(ArgReg).addSImm(ArgOffset)
1722 .addReg(PPC::R1);
1723 BuildMI(BB, PPC::STW, 3).addReg(ArgReg+1).addSImm(ArgOffset+4)
1724 .addReg(PPC::R1);
Misha Brukman422791f2004-06-21 17:41:12 +00001725 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001726
1727 ArgOffset += 4; // 8 byte entry, not 4.
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001728 GPR_remaining -= 1; // uses up 2 GPRs
1729 GPR_idx += 1;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001730 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001731 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001732 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukman7e898c32004-07-20 00:41:46 +00001733 // Reg or stack?
1734 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001735 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001736 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1737 FPR_remaining--;
1738 FPR_idx++;
1739
1740 // If this is a vararg function, and there are GPRs left, also
1741 // pass the float in an int. Otherwise, put it on the stack.
1742 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001743 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1744 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001745 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001746 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx])
Nate Begeman293d88c2004-08-13 04:45:14 +00001747 .addSImm(ArgOffset).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001748 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1749 }
Misha Brukman1916bf92004-06-24 21:56:15 +00001750 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001751 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001752 BuildMI(BB, PPC::STFS, 3).addReg(ArgReg).addSImm(ArgOffset)
1753 .addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001754 }
1755 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00001756 case cFP64:
1757 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1758 // Reg or stack?
1759 if (FPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001760 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00001761 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
1762 FPR_remaining--;
1763 FPR_idx++;
1764 // For vararg functions, must pass doubles via int regs as well
1765 if (isVarArg) {
Misha Brukman5b570812004-08-10 22:47:03 +00001766 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1767 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001768
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001769 // Doubles can be split across reg + stack for varargs
1770 if (GPR_remaining > 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00001771 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx]).addSImm(ArgOffset)
1772 .addReg(PPC::R1);
Misha Brukman2ed17ca2004-07-22 15:58:04 +00001773 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1774 }
1775 if (GPR_remaining > 1) {
Misha Brukman5b570812004-08-10 22:47:03 +00001776 BuildMI(BB, PPC::LWZ, 2, GPR[GPR_idx+1])
1777 .addSImm(ArgOffset+4).addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001778 CallMI->addRegOperand(GPR[GPR_idx+1], MachineOperand::Use);
1779 }
1780 }
1781 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00001782 BuildMI(BB, PPC::STFD, 3).addReg(ArgReg).addSImm(ArgOffset)
1783 .addReg(PPC::R1);
Misha Brukman7e898c32004-07-20 00:41:46 +00001784 }
1785 // Doubles use 8 bytes, and 2 GPRs worth of param space
1786 ArgOffset += 4;
1787 GPR_remaining--;
1788 GPR_idx++;
1789 break;
1790
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001791 default: assert(0 && "Unknown class!");
1792 }
1793 ArgOffset += 4;
Misha Brukman14d8c7a2004-06-29 23:45:05 +00001794 GPR_remaining--;
1795 GPR_idx++;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001796 }
1797 } else {
Nate Begeman865075e2004-08-16 01:50:22 +00001798 BuildMI(BB, PPC::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001799 }
Nate Begeman43d64ea2004-08-15 06:42:28 +00001800
Misha Brukman5b570812004-08-10 22:47:03 +00001801 BuildMI(BB, PPC::IMPLICIT_DEF, 0, PPC::LR);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001802 BB->push_back(CallMI);
Chris Lattner3ea93462004-08-06 06:58:50 +00001803
1804 // These functions are automatically eliminated by the prolog/epilog pass
Misha Brukman5b570812004-08-10 22:47:03 +00001805 BuildMI(BB, PPC::ADJCALLSTACKUP, 1).addImm(NumBytes);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001806
1807 // If there is a return value, scavenge the result from the location the call
1808 // leaves it in...
1809 //
1810 if (Ret.Ty != Type::VoidTy) {
1811 unsigned DestClass = getClassB(Ret.Ty);
1812 switch (DestClass) {
1813 case cByte:
1814 case cShort:
1815 case cInt:
1816 // Integral results are in r3
Misha Brukman5b570812004-08-10 22:47:03 +00001817 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
Misha Brukmane327e492004-06-24 23:53:24 +00001818 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001819 case cFP32: // Floating-point return values live in f1
Misha Brukman7e898c32004-07-20 00:41:46 +00001820 case cFP64:
Misha Brukman5b570812004-08-10 22:47:03 +00001821 BuildMI(BB, PPC::FMR, 1, Ret.Reg).addReg(PPC::F1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001822 break;
Chris Lattner3ea93462004-08-06 06:58:50 +00001823 case cLong: // Long values are in r3:r4
Misha Brukman5b570812004-08-10 22:47:03 +00001824 BuildMI(BB, PPC::OR, 2, Ret.Reg).addReg(PPC::R3).addReg(PPC::R3);
1825 BuildMI(BB, PPC::OR, 2, Ret.Reg+1).addReg(PPC::R4).addReg(PPC::R4);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001826 break;
1827 default: assert(0 && "Unknown class!");
1828 }
1829 }
1830}
1831
1832
1833/// visitCallInst - Push args on stack and do a procedure call instruction.
Misha Brukmana1dca552004-09-21 18:22:19 +00001834void PPC32ISel::visitCallInst(CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001835 MachineInstr *TheCall;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001836 Function *F = CI.getCalledFunction();
1837 if (F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001838 // Is it an intrinsic function call?
1839 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
1840 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1841 return;
1842 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001843 // Emit a CALL instruction with PC-relative displacement.
Misha Brukman5b570812004-08-10 22:47:03 +00001844 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(F, true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001845 } else { // Emit an indirect call through the CTR
1846 unsigned Reg = getReg(CI.getCalledValue());
Nate Begeman43d64ea2004-08-15 06:42:28 +00001847 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Reg).addReg(Reg);
1848 BuildMI(BB, PPC::MTCTR, 1).addReg(PPC::R12);
Nate Begeman7ca541b2005-03-24 23:34:38 +00001849 TheCall = BuildMI(PPC::CALLindirect, 3).addZImm(20).addZImm(0)
Nate Begeman43d64ea2004-08-15 06:42:28 +00001850 .addReg(PPC::R12);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001851 }
1852
1853 std::vector<ValueRecord> Args;
1854 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
1855 Args.push_back(ValueRecord(CI.getOperand(i)));
1856
1857 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
Misha Brukmand18a31d2004-07-06 22:51:53 +00001858 bool isVarArg = F ? F->getFunctionType()->isVarArg() : true;
1859 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args, isVarArg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001860}
1861
1862
1863/// dyncastIsNan - Return the operand of an isnan operation if this is an isnan.
1864///
1865static Value *dyncastIsNan(Value *V) {
1866 if (CallInst *CI = dyn_cast<CallInst>(V))
1867 if (Function *F = CI->getCalledFunction())
Misha Brukmana2916ce2004-06-21 17:58:36 +00001868 if (F->getIntrinsicID() == Intrinsic::isunordered)
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001869 return CI->getOperand(1);
1870 return 0;
1871}
1872
1873/// isOnlyUsedByUnorderedComparisons - Return true if this value is only used by
1874/// or's whos operands are all calls to the isnan predicate.
1875static bool isOnlyUsedByUnorderedComparisons(Value *V) {
1876 assert(dyncastIsNan(V) && "The value isn't an isnan call!");
1877
1878 // Check all uses, which will be or's of isnans if this predicate is true.
1879 for (Value::use_iterator UI = V->use_begin(), E = V->use_end(); UI != E;++UI){
1880 Instruction *I = cast<Instruction>(*UI);
1881 if (I->getOpcode() != Instruction::Or) return false;
1882 if (I->getOperand(0) != V && !dyncastIsNan(I->getOperand(0))) return false;
1883 if (I->getOperand(1) != V && !dyncastIsNan(I->getOperand(1))) return false;
1884 }
1885
1886 return true;
1887}
1888
1889/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1890/// function, lowering any calls to unknown intrinsic functions into the
1891/// equivalent LLVM code.
1892///
Misha Brukmana1dca552004-09-21 18:22:19 +00001893void PPC32ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001894 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1895 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1896 if (CallInst *CI = dyn_cast<CallInst>(I++))
1897 if (Function *F = CI->getCalledFunction())
1898 switch (F->getIntrinsicID()) {
1899 case Intrinsic::not_intrinsic:
1900 case Intrinsic::vastart:
1901 case Intrinsic::vacopy:
1902 case Intrinsic::vaend:
1903 case Intrinsic::returnaddress:
1904 case Intrinsic::frameaddress:
Misha Brukmanb097f212004-07-26 18:13:24 +00001905 // FIXME: should lower these ourselves
Misha Brukmana2916ce2004-06-21 17:58:36 +00001906 // case Intrinsic::isunordered:
Misha Brukmanb097f212004-07-26 18:13:24 +00001907 // case Intrinsic::memcpy: -> doCall(). system memcpy almost
1908 // guaranteed to be faster than anything we generate ourselves
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001909 // We directly implement these intrinsics
1910 break;
1911 case Intrinsic::readio: {
1912 // On PPC, memory operations are in-order. Lower this intrinsic
1913 // into a volatile load.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001914 LoadInst * LI = new LoadInst(CI->getOperand(1), "", true, CI);
1915 CI->replaceAllUsesWith(LI);
1916 BB->getInstList().erase(CI);
1917 break;
1918 }
1919 case Intrinsic::writeio: {
1920 // On PPC, memory operations are in-order. Lower this intrinsic
1921 // into a volatile store.
Misha Brukman8d442c22004-07-14 15:29:51 +00001922 StoreInst *SI = new StoreInst(CI->getOperand(1),
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001923 CI->getOperand(2), true, CI);
Misha Brukman8d442c22004-07-14 15:29:51 +00001924 CI->replaceAllUsesWith(SI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001925 BB->getInstList().erase(CI);
1926 break;
1927 }
Nate Begeman2daec452005-03-24 20:07:16 +00001928 default: {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001929 // All other intrinsic calls we must lower.
Nate Begeman2daec452005-03-24 20:07:16 +00001930 BasicBlock::iterator me(CI);
1931 bool atBegin(BB->begin() == me);
1932 if (!atBegin)
1933 --me;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001934 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
Nate Begeman2daec452005-03-24 20:07:16 +00001935 // Move iterator to instruction after call
1936 I = atBegin ? BB->begin() : ++me;
1937 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001938 }
1939}
1940
Misha Brukmana1dca552004-09-21 18:22:19 +00001941void PPC32ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001942 unsigned TmpReg1, TmpReg2, TmpReg3;
1943 switch (ID) {
1944 case Intrinsic::vastart:
1945 // Get the address of the first vararg value...
1946 TmpReg1 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001947 addFrameReference(BuildMI(BB, PPC::ADDI, 2, TmpReg1), VarArgsFrameIndex,
Misha Brukmanec6319a2004-07-20 15:51:37 +00001948 0, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001949 return;
1950
1951 case Intrinsic::vacopy:
1952 TmpReg1 = getReg(CI);
1953 TmpReg2 = getReg(CI.getOperand(1));
Misha Brukman5b570812004-08-10 22:47:03 +00001954 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(TmpReg2).addReg(TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001955 return;
1956 case Intrinsic::vaend: return;
1957
1958 case Intrinsic::returnaddress:
Misha Brukmanec6319a2004-07-20 15:51:37 +00001959 TmpReg1 = getReg(CI);
1960 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1961 MachineFrameInfo *MFI = F->getFrameInfo();
1962 unsigned NumBytes = MFI->getStackSize();
1963
Misha Brukman5b570812004-08-10 22:47:03 +00001964 BuildMI(BB, PPC::LWZ, 2, TmpReg1).addSImm(NumBytes+8)
1965 .addReg(PPC::R1);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001966 } else {
1967 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001968 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukmanec6319a2004-07-20 15:51:37 +00001969 }
1970 return;
1971
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001972 case Intrinsic::frameaddress:
1973 TmpReg1 = getReg(CI);
1974 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00001975 BuildMI(BB, PPC::OR, 2, TmpReg1).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001976 } else {
1977 // Values other than zero are not implemented yet.
Misha Brukman5b570812004-08-10 22:47:03 +00001978 BuildMI(BB, PPC::LI, 1, TmpReg1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001979 }
1980 return;
Misha Brukmanb097f212004-07-26 18:13:24 +00001981
Misha Brukmana2916ce2004-06-21 17:58:36 +00001982#if 0
1983 // This may be useful for supporting isunordered
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001984 case Intrinsic::isnan:
1985 // If this is only used by 'isunordered' style comparisons, don't emit it.
1986 if (isOnlyUsedByUnorderedComparisons(&CI)) return;
1987 TmpReg1 = getReg(CI.getOperand(1));
1988 emitUCOM(BB, BB->end(), TmpReg1, TmpReg1);
Misha Brukman422791f2004-06-21 17:41:12 +00001989 TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00001990 BuildMI(BB, PPC::MFCR, TmpReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001991 TmpReg3 = getReg(CI);
Misha Brukman5b570812004-08-10 22:47:03 +00001992 BuildMI(BB, PPC::RLWINM, 4, TmpReg3).addReg(TmpReg2).addImm(4).addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001993 return;
Misha Brukmana2916ce2004-06-21 17:58:36 +00001994#endif
1995
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001996 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
1997 }
1998}
1999
2000/// visitSimpleBinary - Implement simple binary operators for integral types...
2001/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
2002/// Xor.
2003///
Misha Brukmana1dca552004-09-21 18:22:19 +00002004void PPC32ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
Nate Begeman1b750222004-10-17 05:19:20 +00002005 if (std::find(SkipList.begin(), SkipList.end(), &B) != SkipList.end())
2006 return;
Nate Begeman905a2912004-10-24 10:33:30 +00002007
2008 unsigned DestReg = getReg(B);
2009 MachineBasicBlock::iterator MI = BB->end();
2010 RlwimiRec RR = InsertMap[&B];
2011 if (RR.Target != 0) {
2012 unsigned TargetReg = getReg(RR.Target, BB, MI);
2013 unsigned InsertReg = getReg(RR.Insert, BB, MI);
2014 BuildMI(*BB, MI, PPC::RLWIMI, 5, DestReg).addReg(TargetReg)
2015 .addReg(InsertReg).addImm(RR.Shift).addImm(RR.MB).addImm(RR.ME);
2016 return;
Nate Begeman1b750222004-10-17 05:19:20 +00002017 }
Nate Begeman905a2912004-10-24 10:33:30 +00002018
2019 unsigned Class = getClassB(B.getType());
2020 Value *Op0 = B.getOperand(0), *Op1 = B.getOperand(1);
2021 emitSimpleBinaryOperation(BB, MI, &B, Op0, Op1, OperatorClass, DestReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002022}
2023
2024/// emitBinaryFPOperation - This method handles emission of floating point
2025/// Add (0), Sub (1), Mul (2), and Div (3) operations.
Misha Brukmana1dca552004-09-21 18:22:19 +00002026void PPC32ISel::emitBinaryFPOperation(MachineBasicBlock *BB,
2027 MachineBasicBlock::iterator IP,
2028 Value *Op0, Value *Op1,
2029 unsigned OperatorClass, unsigned DestReg){
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002030
Nate Begeman6d1e2df2004-08-14 22:11:38 +00002031 static const unsigned OpcodeTab[][4] = {
2032 { PPC::FADDS, PPC::FSUBS, PPC::FMULS, PPC::FDIVS }, // Float
2033 { PPC::FADD, PPC::FSUB, PPC::FMUL, PPC::FDIV }, // Double
2034 };
2035
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002036 // Special case: R1 = op <const fp>, R2
Misha Brukmana596f8c2004-07-13 15:35:45 +00002037 if (ConstantFP *Op0C = dyn_cast<ConstantFP>(Op0))
2038 if (Op0C->isExactlyValue(-0.0) && OperatorClass == 1) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002039 // -0.0 - X === -X
2040 unsigned op1Reg = getReg(Op1, BB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002041 BuildMI(*BB, IP, PPC::FNEG, 1, DestReg).addReg(op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002042 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002043 }
2044
Nate Begeman81d265d2004-08-19 05:20:54 +00002045 unsigned Opcode = OpcodeTab[Op0->getType() == Type::DoubleTy][OperatorClass];
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002046 unsigned Op0r = getReg(Op0, BB, IP);
2047 unsigned Op1r = getReg(Op1, BB, IP);
2048 BuildMI(*BB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
2049}
2050
Nate Begemanb816f022004-10-07 22:30:03 +00002051// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
2052// returns zero when the input is not exactly a power of two.
2053static unsigned ExactLog2(unsigned Val) {
2054 if (Val == 0 || (Val & (Val-1))) return 0;
2055 unsigned Count = 0;
2056 while (Val != 1) {
2057 Val >>= 1;
2058 ++Count;
2059 }
2060 return Count;
2061}
2062
Nate Begemanbdf69842004-10-08 02:49:24 +00002063// isRunOfOnes - returns true if Val consists of one contiguous run of 1's with
2064// any number of 0's on either side. the 1's are allowed to wrap from LSB to
2065// MSB. so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
2066// not, since all 1's are not contiguous.
2067static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
2068 bool isRun = true;
2069 MB = 0;
2070 ME = 0;
2071
2072 // look for first set bit
2073 int i = 0;
2074 for (; i < 32; i++) {
2075 if ((Val & (1 << (31 - i))) != 0) {
2076 MB = i;
2077 ME = i;
2078 break;
2079 }
2080 }
2081
2082 // look for last set bit
2083 for (; i < 32; i++) {
2084 if ((Val & (1 << (31 - i))) == 0)
2085 break;
2086 ME = i;
2087 }
2088
2089 // look for next set bit
2090 for (; i < 32; i++) {
2091 if ((Val & (1 << (31 - i))) != 0)
2092 break;
2093 }
2094
2095 // if we exhausted all the bits, we found a match at this point for 0*1*0*
2096 if (i == 32)
2097 return true;
2098
2099 // since we just encountered more 1's, if it doesn't wrap around to the
2100 // most significant bit of the word, then we did not find a match to 1*0*1* so
2101 // exit.
2102 if (MB != 0)
2103 return false;
2104
2105 // look for last set bit
2106 for (MB = i; i < 32; i++) {
2107 if ((Val & (1 << (31 - i))) == 0)
2108 break;
2109 }
2110
2111 // if we exhausted all the bits, then we found a match for 1*0*1*, otherwise,
2112 // the value is not a run of ones.
2113 if (i == 32)
2114 return true;
2115 return false;
2116}
2117
Nate Begeman905a2912004-10-24 10:33:30 +00002118/// isInsertAndHalf - Helper function for emitBitfieldInsert. Returns true if
2119/// OpUser has one use, is used by an or instruction, and is itself an and whose
2120/// second operand is a constant int. Optionally, set OrI to the Or instruction
2121/// that is the sole user of OpUser, and Op1User to the other operand of the Or
2122/// instruction.
2123static bool isInsertAndHalf(User *OpUser, Instruction **Op1User,
2124 Instruction **OrI, unsigned &Mask) {
2125 // If this instruction doesn't have one use, then return false.
2126 if (!OpUser->hasOneUse())
2127 return false;
2128
2129 Mask = 0xFFFFFFFF;
2130 if (BinaryOperator *BO = dyn_cast<BinaryOperator>(OpUser))
2131 if (BO->getOpcode() == Instruction::And) {
2132 Value *AndUse = *(OpUser->use_begin());
2133 if (BinaryOperator *Or = dyn_cast<BinaryOperator>(AndUse)) {
2134 if (Or->getOpcode() == Instruction::Or) {
2135 if (ConstantInt *CI = dyn_cast<ConstantInt>(OpUser->getOperand(1))) {
2136 if (OrI) *OrI = Or;
2137 if (Op1User) {
2138 if (Or->getOperand(0) == OpUser)
2139 *Op1User = dyn_cast<Instruction>(Or->getOperand(1));
2140 else
2141 *Op1User = dyn_cast<Instruction>(Or->getOperand(0));
Nate Begeman1b750222004-10-17 05:19:20 +00002142 }
Nate Begeman905a2912004-10-24 10:33:30 +00002143 Mask &= CI->getRawValue();
2144 return true;
Nate Begeman1b750222004-10-17 05:19:20 +00002145 }
2146 }
2147 }
2148 }
Nate Begeman905a2912004-10-24 10:33:30 +00002149 return false;
2150}
2151
2152/// isInsertShiftHalf - Helper function for emitBitfieldInsert. Returns true if
2153/// OpUser has one use, is used by an or instruction, and is itself a shift
2154/// instruction that is either used directly by the or instruction, or is used
2155/// by an and instruction whose second operand is a constant int, and which is
2156/// used by the or instruction.
2157static bool isInsertShiftHalf(User *OpUser, Instruction **Op1User,
2158 Instruction **OrI, Instruction **OptAndI,
2159 unsigned &Shift, unsigned &Mask) {
2160 // If this instruction doesn't have one use, then return false.
2161 if (!OpUser->hasOneUse())
2162 return false;
2163
2164 Mask = 0xFFFFFFFF;
2165 if (ShiftInst *SI = dyn_cast<ShiftInst>(OpUser)) {
2166 if (ConstantInt *CI = dyn_cast<ConstantInt>(SI->getOperand(1))) {
2167 Shift = CI->getRawValue();
2168 if (SI->getOpcode() == Instruction::Shl)
2169 Mask <<= Shift;
2170 else if (!SI->getOperand(0)->getType()->isSigned()) {
2171 Mask >>= Shift;
2172 Shift = 32 - Shift;
2173 }
2174
2175 // Now check to see if the shift instruction is used by an or.
2176 Value *ShiftUse = *(OpUser->use_begin());
2177 Value *OptAndICopy = 0;
2178 if (BinaryOperator *BO = dyn_cast<BinaryOperator>(ShiftUse)) {
2179 if (BO->getOpcode() == Instruction::And && BO->hasOneUse()) {
2180 if (ConstantInt *ACI = dyn_cast<ConstantInt>(BO->getOperand(1))) {
2181 if (OptAndI) *OptAndI = BO;
2182 OptAndICopy = BO;
2183 Mask &= ACI->getRawValue();
2184 BO = dyn_cast<BinaryOperator>(*(BO->use_begin()));
2185 }
2186 }
2187 if (BO && BO->getOpcode() == Instruction::Or) {
2188 if (OrI) *OrI = BO;
2189 if (Op1User) {
2190 if (BO->getOperand(0) == OpUser || BO->getOperand(0) == OptAndICopy)
2191 *Op1User = dyn_cast<Instruction>(BO->getOperand(1));
2192 else
2193 *Op1User = dyn_cast<Instruction>(BO->getOperand(0));
2194 }
2195 return true;
2196 }
2197 }
2198 }
2199 }
2200 return false;
2201}
2202
2203/// emitBitfieldInsert - turn a shift used only by an and with immediate into
2204/// the rotate left word immediate then mask insert (rlwimi) instruction.
2205/// Patterns matched:
2206/// 1. or shl, and 5. or (shl-and), and 9. or and, and
2207/// 2. or and, shl 6. or and, (shl-and)
2208/// 3. or shr, and 7. or (shr-and), and
2209/// 4. or and, shr 8. or and, (shr-and)
Nate Begeman9b508c32004-10-26 03:48:25 +00002210bool PPC32ISel::emitBitfieldInsert(User *OpUser, unsigned DestReg) {
Nate Begeman905a2912004-10-24 10:33:30 +00002211 // Instructions to skip if we match any of the patterns
2212 Instruction *Op0User, *Op1User = 0, *OptAndI = 0, *OrI = 0;
2213 unsigned TgtMask, InsMask, Amount = 0;
2214 bool matched = false;
2215
2216 // We require OpUser to be an instruction to continue
2217 Op0User = dyn_cast<Instruction>(OpUser);
2218 if (0 == Op0User)
2219 return false;
2220
2221 // Look for cases 2, 4, 6, 8, and 9
2222 if (isInsertAndHalf(Op0User, &Op1User, &OrI, TgtMask))
2223 if (Op1User)
2224 if (isInsertAndHalf(Op1User, 0, 0, InsMask))
2225 matched = true;
2226 else if (isInsertShiftHalf(Op1User, 0, 0, &OptAndI, Amount, InsMask))
2227 matched = true;
2228
2229 // Look for cases 1, 3, 5, and 7. Force the shift argument to be the one
2230 // inserted into the target, since rlwimi can only rotate the value inserted,
2231 // not the value being inserted into.
2232 if (matched == false)
2233 if (isInsertShiftHalf(Op0User, &Op1User, &OrI, &OptAndI, Amount, InsMask))
2234 if (Op1User && isInsertAndHalf(Op1User, 0, 0, TgtMask)) {
2235 std::swap(Op0User, Op1User);
2236 matched = true;
2237 }
2238
2239 // We didn't succeed in matching one of the patterns, so return false
2240 if (matched == false)
2241 return false;
2242
2243 // If the masks xor to -1, and the insert mask is a run of ones, then we have
2244 // succeeded in matching one of the cases for generating rlwimi. Update the
2245 // skip lists and users of the Instruction::Or.
2246 unsigned MB, ME;
2247 if (((TgtMask ^ InsMask) == 0xFFFFFFFF) && isRunOfOnes(InsMask, MB, ME)) {
2248 SkipList.push_back(Op0User);
2249 SkipList.push_back(Op1User);
2250 SkipList.push_back(OptAndI);
2251 InsertMap[OrI] = RlwimiRec(Op0User->getOperand(0), Op1User->getOperand(0),
2252 Amount, MB, ME);
2253 return true;
2254 }
2255 return false;
2256}
2257
2258/// emitBitfieldExtract - turn a shift used only by an and with immediate into the
2259/// rotate left word immediate then and with mask (rlwinm) instruction.
2260bool PPC32ISel::emitBitfieldExtract(MachineBasicBlock *MBB,
2261 MachineBasicBlock::iterator IP,
Nate Begeman9b508c32004-10-26 03:48:25 +00002262 User *OpUser, unsigned DestReg) {
Nate Begeman905a2912004-10-24 10:33:30 +00002263 return false;
Nate Begeman9b508c32004-10-26 03:48:25 +00002264 /*
2265 // Instructions to skip if we match any of the patterns
2266 Instruction *Op0User, *Op1User = 0;
2267 unsigned ShiftMask, AndMask, Amount = 0;
2268 bool matched = false;
Nate Begeman905a2912004-10-24 10:33:30 +00002269
Nate Begeman9b508c32004-10-26 03:48:25 +00002270 // We require OpUser to be an instruction to continue
2271 Op0User = dyn_cast<Instruction>(OpUser);
2272 if (0 == Op0User)
2273 return false;
2274
2275 if (isExtractShiftHalf)
2276 if (isExtractAndHalf)
2277 matched = true;
2278
2279 if (matched == false && isExtractAndHalf)
2280 if (isExtractShiftHalf)
2281 matched = true;
2282
2283 if (matched == false)
2284 return false;
2285
2286 if (isRunOfOnes(Imm, MB, ME)) {
2287 unsigned SrcReg = getReg(Op, MBB, IP);
2288 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(Rotate)
2289 .addImm(MB).addImm(ME);
2290 Op1User->replaceAllUsesWith(Op0User);
2291 SkipList.push_back(BO);
2292 return true;
Nate Begeman1b750222004-10-17 05:19:20 +00002293 }
Nate Begeman9b508c32004-10-26 03:48:25 +00002294 */
Nate Begeman1b750222004-10-17 05:19:20 +00002295}
2296
Nate Begemanb816f022004-10-07 22:30:03 +00002297/// emitBinaryConstOperation - Implement simple binary operators for integral
2298/// types with a constant operand. Opcode is one of: 0 for Add, 1 for Sub,
2299/// 2 for And, 3 for Or, 4 for Xor, and 5 for Subtract-From.
2300///
2301void PPC32ISel::emitBinaryConstOperation(MachineBasicBlock *MBB,
2302 MachineBasicBlock::iterator IP,
2303 unsigned Op0Reg, ConstantInt *Op1,
2304 unsigned Opcode, unsigned DestReg) {
2305 static const unsigned OpTab[] = {
2306 PPC::ADD, PPC::SUB, PPC::AND, PPC::OR, PPC::XOR, PPC::SUBF
2307 };
2308 static const unsigned ImmOpTab[2][6] = {
2309 { PPC::ADDI, PPC::ADDI, PPC::ANDIo, PPC::ORI, PPC::XORI, PPC::SUBFIC },
2310 { PPC::ADDIS, PPC::ADDIS, PPC::ANDISo, PPC::ORIS, PPC::XORIS, PPC::SUBFIC }
2311 };
2312
Chris Lattner02846282004-11-30 07:30:20 +00002313 // Handle subtract now by inverting the constant value: X-4 == X+(-4)
Nate Begemanb816f022004-10-07 22:30:03 +00002314 if (Opcode == 1) {
Chris Lattner02846282004-11-30 07:30:20 +00002315 Op1 = cast<ConstantInt>(ConstantExpr::getNeg(Op1));
2316 Opcode = 0;
Nate Begemanb816f022004-10-07 22:30:03 +00002317 }
2318
2319 // xor X, -1 -> not X
Chris Lattner02846282004-11-30 07:30:20 +00002320 if (Opcode == 4 && Op1->isAllOnesValue()) {
2321 BuildMI(*MBB, IP, PPC::NOR, 2, DestReg).addReg(Op0Reg).addReg(Op0Reg);
2322 return;
Nate Begemanb816f022004-10-07 22:30:03 +00002323 }
Nate Begemanbdf69842004-10-08 02:49:24 +00002324
Chris Lattner02846282004-11-30 07:30:20 +00002325 if (Opcode == 2 && !Op1->isNullValue()) {
2326 unsigned MB, ME, mask = Op1->getRawValue();
Nate Begemanbdf69842004-10-08 02:49:24 +00002327 if (isRunOfOnes(mask, MB, ME)) {
Nate Begemanbdf69842004-10-08 02:49:24 +00002328 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(Op0Reg).addImm(0)
2329 .addImm(MB).addImm(ME);
2330 return;
2331 }
2332 }
Nate Begemanb816f022004-10-07 22:30:03 +00002333
Nate Begemane0c83a82004-10-15 00:50:19 +00002334 // PowerPC 16 bit signed immediates are sign extended before use by the
2335 // instruction. Therefore, we can only split up an add of a reg with a 32 bit
2336 // immediate into addis and addi if the sign bit of the low 16 bits is cleared
2337 // so that for register A, const imm X, we don't end up with
2338 // A + XXXX0000 + FFFFXXXX.
2339 bool WontSignExtend = (0 == (Op1->getRawValue() & 0x8000));
2340
Nate Begemanb816f022004-10-07 22:30:03 +00002341 // For Add, Sub, and SubF the instruction takes a signed immediate. For And,
2342 // Or, and Xor, the instruction takes an unsigned immediate. There is no
2343 // shifted immediate form of SubF so disallow its opcode for those constants.
Chris Lattner02846282004-11-30 07:30:20 +00002344 if (canUseAsImmediateForOpcode(Op1, Opcode, false)) {
Nate Begemanb816f022004-10-07 22:30:03 +00002345 if (Opcode < 2 || Opcode == 5)
2346 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(Op0Reg)
2347 .addSImm(Op1->getRawValue());
2348 else
2349 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(Op0Reg)
2350 .addZImm(Op1->getRawValue());
Chris Lattner02846282004-11-30 07:30:20 +00002351 } else if (canUseAsImmediateForOpcode(Op1, Opcode, true) && (Opcode < 5)) {
Nate Begemanb816f022004-10-07 22:30:03 +00002352 if (Opcode < 2)
2353 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, DestReg).addReg(Op0Reg)
2354 .addSImm(Op1->getRawValue() >> 16);
2355 else
2356 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, DestReg).addReg(Op0Reg)
2357 .addZImm(Op1->getRawValue() >> 16);
Nate Begemane0c83a82004-10-15 00:50:19 +00002358 } else if ((Opcode < 2 && WontSignExtend) || Opcode == 3 || Opcode == 4) {
2359 unsigned TmpReg = makeAnotherReg(Op1->getType());
Nate Begemane0c83a82004-10-15 00:50:19 +00002360 if (Opcode < 2) {
2361 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, TmpReg).addReg(Op0Reg)
2362 .addSImm(Op1->getRawValue() >> 16);
2363 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(TmpReg)
2364 .addSImm(Op1->getRawValue());
2365 } else {
2366 BuildMI(*MBB, IP, ImmOpTab[1][Opcode], 2, TmpReg).addReg(Op0Reg)
2367 .addZImm(Op1->getRawValue() >> 16);
2368 BuildMI(*MBB, IP, ImmOpTab[0][Opcode], 2, DestReg).addReg(TmpReg)
2369 .addZImm(Op1->getRawValue());
2370 }
Nate Begemanb816f022004-10-07 22:30:03 +00002371 } else {
2372 unsigned Op1Reg = getReg(Op1, MBB, IP);
2373 BuildMI(*MBB, IP, OpTab[Opcode], 2, DestReg).addReg(Op0Reg).addReg(Op1Reg);
2374 }
2375}
2376
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002377/// emitSimpleBinaryOperation - Implement simple binary operators for integral
2378/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
2379/// Or, 4 for Xor.
2380///
Misha Brukmana1dca552004-09-21 18:22:19 +00002381void PPC32ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
2382 MachineBasicBlock::iterator IP,
Nate Begeman1b750222004-10-17 05:19:20 +00002383 BinaryOperator *BO,
Misha Brukmana1dca552004-09-21 18:22:19 +00002384 Value *Op0, Value *Op1,
2385 unsigned OperatorClass,
2386 unsigned DestReg) {
Misha Brukman422791f2004-06-21 17:41:12 +00002387 // Arithmetic and Bitwise operators
Misha Brukman911afde2004-06-25 14:50:41 +00002388 static const unsigned OpcodeTab[] = {
Nate Begemanf70b5762005-03-28 23:08:54 +00002389 PPC::ADD, PPC::SUBF, PPC::AND, PPC::OR, PPC::XOR
Misha Brukman422791f2004-06-21 17:41:12 +00002390 };
Nate Begemanb816f022004-10-07 22:30:03 +00002391 static const unsigned LongOpTab[2][5] = {
Nate Begemanca12a2b2005-03-28 22:28:37 +00002392 { PPC::ADDC, PPC::SUBFC, PPC::AND, PPC::OR, PPC::XOR },
Nate Begemanb816f022004-10-07 22:30:03 +00002393 { PPC::ADDE, PPC::SUBFE, PPC::AND, PPC::OR, PPC::XOR }
Misha Brukman422791f2004-06-21 17:41:12 +00002394 };
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002395
Nate Begemanb816f022004-10-07 22:30:03 +00002396 unsigned Class = getClassB(Op0->getType());
2397
Misha Brukman7e898c32004-07-20 00:41:46 +00002398 if (Class == cFP32 || Class == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002399 assert(OperatorClass < 2 && "No logical ops for FP!");
2400 emitBinaryFPOperation(MBB, IP, Op0, Op1, OperatorClass, DestReg);
2401 return;
2402 }
2403
2404 if (Op0->getType() == Type::BoolTy) {
2405 if (OperatorClass == 3)
2406 // If this is an or of two isnan's, emit an FP comparison directly instead
2407 // of or'ing two isnan's together.
2408 if (Value *LHS = dyncastIsNan(Op0))
2409 if (Value *RHS = dyncastIsNan(Op1)) {
2410 unsigned Op0Reg = getReg(RHS, MBB, IP), Op1Reg = getReg(LHS, MBB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00002411 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002412 emitUCOM(MBB, IP, Op0Reg, Op1Reg);
Misha Brukman5b570812004-08-10 22:47:03 +00002413 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
2414 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(TmpReg).addImm(4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002415 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002416 return;
2417 }
2418 }
2419
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002420 // Special case: op <const int>, Reg
Nate Begemanb816f022004-10-07 22:30:03 +00002421 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0))
Misha Brukman1013ef52004-07-21 20:09:08 +00002422 if (Class != cLong) {
Nate Begemanb816f022004-10-07 22:30:03 +00002423 unsigned Opcode = (OperatorClass == 1) ? 5 : OperatorClass;
2424 unsigned Op1r = getReg(Op1, MBB, IP);
2425 emitBinaryConstOperation(MBB, IP, Op1r, CI, Opcode, DestReg);
2426 return;
2427 }
2428 // Special case: op Reg, <const int>
2429 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1))
2430 if (Class != cLong) {
Nate Begeman9b508c32004-10-26 03:48:25 +00002431 if (emitBitfieldInsert(BO, DestReg))
Nate Begeman1b750222004-10-17 05:19:20 +00002432 return;
Nate Begeman905a2912004-10-24 10:33:30 +00002433
Nate Begemanb816f022004-10-07 22:30:03 +00002434 unsigned Op0r = getReg(Op0, MBB, IP);
2435 emitBinaryConstOperation(MBB, IP, Op0r, CI, OperatorClass, DestReg);
Misha Brukman1013ef52004-07-21 20:09:08 +00002436 return;
2437 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002438
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002439 // We couldn't generate an immediate variant of the op, load both halves into
2440 // registers and emit the appropriate opcode.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002441 unsigned Op0r = getReg(Op0, MBB, IP);
2442 unsigned Op1r = getReg(Op1, MBB, IP);
2443
Nate Begemanf70b5762005-03-28 23:08:54 +00002444 // Subtracts have their operands swapped
2445 if (OperatorClass == 1) {
2446 if (Class != cLong) {
2447 BuildMI(*MBB, IP, PPC::SUBF, 2, DestReg).addReg(Op1r).addReg(Op0r);
2448 } else {
2449 BuildMI(*MBB, IP, PPC::SUBFC, 2, DestReg+1).addReg(Op1r+1).addReg(Op0r+1);
2450 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(Op1r).addReg(Op0r);
2451 }
2452 return;
2453 }
2454
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002455 if (Class != cLong) {
Misha Brukman422791f2004-06-21 17:41:12 +00002456 unsigned Opcode = OpcodeTab[OperatorClass];
2457 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002458 } else {
Nate Begemanb816f022004-10-07 22:30:03 +00002459 BuildMI(*MBB, IP, LongOpTab[0][OperatorClass], 2, DestReg+1).addReg(Op0r+1)
Misha Brukman7e898c32004-07-20 00:41:46 +00002460 .addReg(Op1r+1);
Nate Begemanb816f022004-10-07 22:30:03 +00002461 BuildMI(*MBB, IP, LongOpTab[1][OperatorClass], 2, DestReg).addReg(Op0r)
Misha Brukman1013ef52004-07-21 20:09:08 +00002462 .addReg(Op1r);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002463 }
2464 return;
2465}
2466
Misha Brukman1013ef52004-07-21 20:09:08 +00002467/// doMultiply - Emit appropriate instructions to multiply together the
2468/// Values Op0 and Op1, and put the result in DestReg.
Misha Brukman2fec9902004-06-21 20:22:03 +00002469///
Misha Brukmana1dca552004-09-21 18:22:19 +00002470void PPC32ISel::doMultiply(MachineBasicBlock *MBB,
2471 MachineBasicBlock::iterator IP,
2472 unsigned DestReg, Value *Op0, Value *Op1) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002473 unsigned Class0 = getClass(Op0->getType());
2474 unsigned Class1 = getClass(Op1->getType());
2475
2476 unsigned Op0r = getReg(Op0, MBB, IP);
2477 unsigned Op1r = getReg(Op1, MBB, IP);
2478
2479 // 64 x 64 -> 64
2480 if (Class0 == cLong && Class1 == cLong) {
2481 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2482 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2483 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2484 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00002485 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r+1);
2486 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
2487 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Op1r);
2488 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2489 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r+1);
2490 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002491 return;
2492 }
2493
2494 // 64 x 32 or less, promote 32 to 64 and do a 64 x 64
2495 if (Class0 == cLong && Class1 <= cInt) {
2496 unsigned Tmp0 = makeAnotherReg(Type::IntTy);
2497 unsigned Tmp1 = makeAnotherReg(Type::IntTy);
2498 unsigned Tmp2 = makeAnotherReg(Type::IntTy);
2499 unsigned Tmp3 = makeAnotherReg(Type::IntTy);
2500 unsigned Tmp4 = makeAnotherReg(Type::IntTy);
2501 if (Op1->getType()->isSigned())
Misha Brukman5b570812004-08-10 22:47:03 +00002502 BuildMI(*MBB, IP, PPC::SRAWI, 2, Tmp0).addReg(Op1r).addImm(31);
Misha Brukman1013ef52004-07-21 20:09:08 +00002503 else
Misha Brukman5b570812004-08-10 22:47:03 +00002504 BuildMI(*MBB, IP, PPC::LI, 2, Tmp0).addSImm(0);
2505 BuildMI(*MBB, IP, PPC::MULHWU, 2, Tmp1).addReg(Op0r+1).addReg(Op1r);
2506 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg+1).addReg(Op0r+1).addReg(Op1r);
2507 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp2).addReg(Op0r+1).addReg(Tmp0);
2508 BuildMI(*MBB, IP, PPC::ADD, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2509 BuildMI(*MBB, IP, PPC::MULLW, 2, Tmp4).addReg(Op0r).addReg(Op1r);
2510 BuildMI(*MBB, IP, PPC::ADD, 2, DestReg).addReg(Tmp3).addReg(Tmp4);
Misha Brukman1013ef52004-07-21 20:09:08 +00002511 return;
2512 }
2513
2514 // 32 x 32 -> 32
2515 if (Class0 <= cInt && Class1 <= cInt) {
Misha Brukman5b570812004-08-10 22:47:03 +00002516 BuildMI(*MBB, IP, PPC::MULLW, 2, DestReg).addReg(Op0r).addReg(Op1r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002517 return;
2518 }
2519
2520 assert(0 && "doMultiply cannot operate on unknown type!");
2521}
2522
2523/// doMultiplyConst - This method will multiply the value in Op0 by the
2524/// value of the ContantInt *CI
Misha Brukmana1dca552004-09-21 18:22:19 +00002525void PPC32ISel::doMultiplyConst(MachineBasicBlock *MBB,
2526 MachineBasicBlock::iterator IP,
2527 unsigned DestReg, Value *Op0, ConstantInt *CI) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002528 unsigned Class = getClass(Op0->getType());
2529
2530 // Mul op0, 0 ==> 0
2531 if (CI->isNullValue()) {
Misha Brukman5b570812004-08-10 22:47:03 +00002532 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002533 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002534 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002535 return;
Misha Brukman1013ef52004-07-21 20:09:08 +00002536 }
2537
2538 // Mul op0, 1 ==> op0
2539 if (CI->equalsInt(1)) {
2540 unsigned Op0r = getReg(Op0, MBB, IP);
Misha Brukman5b570812004-08-10 22:47:03 +00002541 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(Op0r).addReg(Op0r);
Misha Brukman1013ef52004-07-21 20:09:08 +00002542 if (Class == cLong)
Misha Brukman5b570812004-08-10 22:47:03 +00002543 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(Op0r+1).addReg(Op0r+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002544 return;
2545 }
2546
2547 // If the element size is exactly a power of 2, use a shift to get it.
Misha Brukman1013ef52004-07-21 20:09:08 +00002548 if (unsigned Shift = ExactLog2(CI->getRawValue())) {
2549 ConstantUInt *ShiftCI = ConstantUInt::get(Type::UByteTy, Shift);
Nate Begeman9b508c32004-10-26 03:48:25 +00002550 emitShiftOperation(MBB, IP, Op0, ShiftCI, true, Op0->getType(), 0, DestReg);
Misha Brukman1013ef52004-07-21 20:09:08 +00002551 return;
2552 }
2553
2554 // If 32 bits or less and immediate is in right range, emit mul by immediate
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002555 if (Class == cByte || Class == cShort || Class == cInt) {
Nate Begemanb816f022004-10-07 22:30:03 +00002556 if (canUseAsImmediateForOpcode(CI, 0, false)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002557 unsigned Op0r = getReg(Op0, MBB, IP);
2558 unsigned imm = CI->getRawValue() & 0xFFFF;
Misha Brukman5b570812004-08-10 22:47:03 +00002559 BuildMI(*MBB, IP, PPC::MULLI, 2, DestReg).addReg(Op0r).addSImm(imm);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002560 return;
2561 }
2562 }
2563
Misha Brukman1013ef52004-07-21 20:09:08 +00002564 doMultiply(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002565}
2566
Misha Brukmana1dca552004-09-21 18:22:19 +00002567void PPC32ISel::visitMul(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002568 unsigned ResultReg = getReg(I);
2569
2570 Value *Op0 = I.getOperand(0);
2571 Value *Op1 = I.getOperand(1);
2572
2573 MachineBasicBlock::iterator IP = BB->end();
2574 emitMultiply(BB, IP, Op0, Op1, ResultReg);
2575}
2576
Misha Brukmana1dca552004-09-21 18:22:19 +00002577void PPC32ISel::emitMultiply(MachineBasicBlock *MBB,
2578 MachineBasicBlock::iterator IP,
2579 Value *Op0, Value *Op1, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002580 TypeClass Class = getClass(Op0->getType());
2581
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002582 switch (Class) {
2583 case cByte:
2584 case cShort:
2585 case cInt:
Misha Brukman1013ef52004-07-21 20:09:08 +00002586 case cLong:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002587 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00002588 doMultiplyConst(MBB, IP, DestReg, Op0, CI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002589 } else {
Misha Brukman1013ef52004-07-21 20:09:08 +00002590 doMultiply(MBB, IP, DestReg, Op0, Op1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002591 }
2592 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002593 case cFP32:
2594 case cFP64:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002595 emitBinaryFPOperation(MBB, IP, Op0, Op1, 2, DestReg);
2596 return;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002597 break;
2598 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002599}
2600
2601
2602/// visitDivRem - Handle division and remainder instructions... these
2603/// instruction both require the same instructions to be generated, they just
2604/// select the result from a different register. Note that both of these
2605/// instructions work differently for signed and unsigned operands.
2606///
Misha Brukmana1dca552004-09-21 18:22:19 +00002607void PPC32ISel::visitDivRem(BinaryOperator &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002608 unsigned ResultReg = getReg(I);
2609 Value *Op0 = I.getOperand(0), *Op1 = I.getOperand(1);
2610
2611 MachineBasicBlock::iterator IP = BB->end();
Misha Brukman2fec9902004-06-21 20:22:03 +00002612 emitDivRemOperation(BB, IP, Op0, Op1, I.getOpcode() == Instruction::Div,
2613 ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002614}
2615
Nate Begeman087d5d92004-10-06 09:53:04 +00002616void PPC32ISel::emitDivRemOperation(MachineBasicBlock *MBB,
Misha Brukmana1dca552004-09-21 18:22:19 +00002617 MachineBasicBlock::iterator IP,
2618 Value *Op0, Value *Op1, bool isDiv,
2619 unsigned ResultReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002620 const Type *Ty = Op0->getType();
2621 unsigned Class = getClass(Ty);
2622 switch (Class) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002623 case cFP32:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002624 if (isDiv) {
Misha Brukman7e898c32004-07-20 00:41:46 +00002625 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002626 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002627 return;
Misha Brukman7e898c32004-07-20 00:41:46 +00002628 } else {
2629 // Floating point remainder via fmodf(float x, float y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002630 unsigned Op0Reg = getReg(Op0, MBB, IP);
2631 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman7e898c32004-07-20 00:41:46 +00002632 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002633 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodfFn, true);
Misha Brukman7e898c32004-07-20 00:41:46 +00002634 std::vector<ValueRecord> Args;
2635 Args.push_back(ValueRecord(Op0Reg, Type::FloatTy));
2636 Args.push_back(ValueRecord(Op1Reg, Type::FloatTy));
2637 doCall(ValueRecord(ResultReg, Type::FloatTy), TheCall, Args, false);
2638 }
2639 return;
2640 case cFP64:
2641 if (isDiv) {
2642 // Floating point divide...
Nate Begeman087d5d92004-10-06 09:53:04 +00002643 emitBinaryFPOperation(MBB, IP, Op0, Op1, 3, ResultReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00002644 return;
2645 } else {
2646 // Floating point remainder via fmod(double x, double y);
Nate Begeman087d5d92004-10-06 09:53:04 +00002647 unsigned Op0Reg = getReg(Op0, MBB, IP);
2648 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002649 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002650 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(fmodFn, true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002651 std::vector<ValueRecord> Args;
2652 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
2653 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002654 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002655 }
2656 return;
2657 case cLong: {
Misha Brukman7e898c32004-07-20 00:41:46 +00002658 static Function* const Funcs[] =
Misha Brukman0aa97c62004-07-08 18:27:59 +00002659 { __moddi3Fn, __divdi3Fn, __umoddi3Fn, __udivdi3Fn };
Nate Begeman087d5d92004-10-06 09:53:04 +00002660 unsigned Op0Reg = getReg(Op0, MBB, IP);
2661 unsigned Op1Reg = getReg(Op1, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002662 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
2663 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00002664 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(Funcs[NameIdx], true);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002665
2666 std::vector<ValueRecord> Args;
2667 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
2668 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Misha Brukmand18a31d2004-07-06 22:51:53 +00002669 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002670 return;
2671 }
2672 case cByte: case cShort: case cInt:
2673 break; // Small integrals, handled below...
2674 default: assert(0 && "Unknown class!");
2675 }
2676
2677 // Special case signed division by power of 2.
2678 if (isDiv)
2679 if (ConstantSInt *CI = dyn_cast<ConstantSInt>(Op1)) {
2680 assert(Class != cLong && "This doesn't handle 64-bit divides!");
2681 int V = CI->getValue();
2682
2683 if (V == 1) { // X /s 1 => X
Nate Begeman087d5d92004-10-06 09:53:04 +00002684 unsigned Op0Reg = getReg(Op0, MBB, IP);
2685 BuildMI(*MBB, IP, PPC::OR, 2, ResultReg).addReg(Op0Reg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002686 return;
2687 }
2688
2689 if (V == -1) { // X /s -1 => -X
Nate Begeman087d5d92004-10-06 09:53:04 +00002690 unsigned Op0Reg = getReg(Op0, MBB, IP);
2691 BuildMI(*MBB, IP, PPC::NEG, 1, ResultReg).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002692 return;
2693 }
2694
Misha Brukmanec6319a2004-07-20 15:51:37 +00002695 unsigned log2V = ExactLog2(V);
2696 if (log2V != 0 && Ty->isSigned()) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002697 unsigned Op0Reg = getReg(Op0, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002698 unsigned TmpReg = makeAnotherReg(Op0->getType());
Misha Brukmanec6319a2004-07-20 15:51:37 +00002699
Nate Begeman087d5d92004-10-06 09:53:04 +00002700 BuildMI(*MBB, IP, PPC::SRAWI, 2, TmpReg).addReg(Op0Reg).addImm(log2V);
2701 BuildMI(*MBB, IP, PPC::ADDZE, 1, ResultReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002702 return;
2703 }
2704 }
2705
Nate Begeman087d5d92004-10-06 09:53:04 +00002706 unsigned Op0Reg = getReg(Op0, MBB, IP);
2707
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002708 if (isDiv) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002709 unsigned Op1Reg = getReg(Op1, MBB, IP);
2710 unsigned Opcode = Ty->isSigned() ? PPC::DIVW : PPC::DIVWU;
2711 BuildMI(*MBB, IP, Opcode, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002712 } else { // Remainder
Nate Begeman087d5d92004-10-06 09:53:04 +00002713 // FIXME: don't load the CI part of a CI divide twice
2714 ConstantInt *CI = dyn_cast<ConstantInt>(Op1);
Misha Brukman422791f2004-06-21 17:41:12 +00002715 unsigned TmpReg1 = makeAnotherReg(Op0->getType());
2716 unsigned TmpReg2 = makeAnotherReg(Op0->getType());
Nate Begeman087d5d92004-10-06 09:53:04 +00002717 emitDivRemOperation(MBB, IP, Op0, Op1, true, TmpReg1);
Nate Begemanb816f022004-10-07 22:30:03 +00002718 if (CI && canUseAsImmediateForOpcode(CI, 0, false)) {
Nate Begeman087d5d92004-10-06 09:53:04 +00002719 BuildMI(*MBB, IP, PPC::MULLI, 2, TmpReg2).addReg(TmpReg1)
2720 .addSImm(CI->getRawValue());
2721 } else {
2722 unsigned Op1Reg = getReg(Op1, MBB, IP);
2723 BuildMI(*MBB, IP, PPC::MULLW, 2, TmpReg2).addReg(TmpReg1).addReg(Op1Reg);
2724 }
2725 BuildMI(*MBB, IP, PPC::SUBF, 2, ResultReg).addReg(TmpReg2).addReg(Op0Reg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002726 }
2727}
2728
2729
2730/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
2731/// for constant immediate shift values, and for constant immediate
2732/// shift values equal to 1. Even the general case is sort of special,
2733/// because the shift amount has to be in CL, not just any old register.
2734///
Misha Brukmana1dca552004-09-21 18:22:19 +00002735void PPC32ISel::visitShiftInst(ShiftInst &I) {
Nate Begeman905a2912004-10-24 10:33:30 +00002736 if (std::find(SkipList.begin(), SkipList.end(), &I) != SkipList.end())
2737 return;
2738
Misha Brukmane2eceb52004-07-23 16:08:20 +00002739 MachineBasicBlock::iterator IP = BB->end();
2740 emitShiftOperation(BB, IP, I.getOperand(0), I.getOperand(1),
2741 I.getOpcode() == Instruction::Shl, I.getType(),
Nate Begeman9b508c32004-10-26 03:48:25 +00002742 &I, getReg(I));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002743}
2744
2745/// emitShiftOperation - Common code shared between visitShiftInst and
2746/// constant expression support.
Misha Brukman2fec9902004-06-21 20:22:03 +00002747///
Misha Brukmana1dca552004-09-21 18:22:19 +00002748void PPC32ISel::emitShiftOperation(MachineBasicBlock *MBB,
2749 MachineBasicBlock::iterator IP,
2750 Value *Op, Value *ShiftAmount,
Nate Begeman9b508c32004-10-26 03:48:25 +00002751 bool isLeftShift, const Type *ResultTy,
2752 ShiftInst *SI, unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002753 bool isSigned = ResultTy->isSigned ();
2754 unsigned Class = getClass (ResultTy);
2755
2756 // Longs, as usual, are handled specially...
2757 if (Class == cLong) {
Nate Begeman1b750222004-10-17 05:19:20 +00002758 unsigned SrcReg = getReg (Op, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002759 // If we have a constant shift, we can generate much more efficient code
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002760 // than for a variable shift by using the rlwimi instruction.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002761 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2762 unsigned Amount = CUI->getValue();
Chris Lattner77470402004-11-30 06:29:10 +00002763 if (Amount == 0) {
2764 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
2765 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1)
2766 .addReg(SrcReg+1).addReg(SrcReg+1);
2767
2768 } else if (Amount < 32) {
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002769 unsigned TempReg = makeAnotherReg(ResultTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002770 if (isLeftShift) {
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002771 BuildMI(*MBB, IP, PPC::RLWINM, 4, TempReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002772 .addImm(Amount).addImm(0).addImm(31-Amount);
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002773 BuildMI(*MBB, IP, PPC::RLWIMI, 5, DestReg).addReg(TempReg)
2774 .addReg(SrcReg+1).addImm(Amount).addImm(32-Amount).addImm(31);
Misha Brukman5b570812004-08-10 22:47:03 +00002775 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg+1)
Misha Brukman1013ef52004-07-21 20:09:08 +00002776 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002777 } else {
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002778 BuildMI(*MBB, IP, PPC::RLWINM, 4, TempReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002779 .addImm(32-Amount).addImm(Amount).addImm(31);
Nate Begeman2d4c98d2004-10-16 20:43:38 +00002780 BuildMI(*MBB, IP, PPC::RLWIMI, 5, DestReg+1).addReg(TempReg)
2781 .addReg(SrcReg).addImm(32-Amount).addImm(0).addImm(Amount-1);
Misha Brukman5b570812004-08-10 22:47:03 +00002782 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002783 .addImm(32-Amount).addImm(Amount).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002784 }
2785 } else { // Shifting more than 32 bits
2786 Amount -= 32;
2787 if (isLeftShift) {
2788 if (Amount != 0) {
Misha Brukman5b570812004-08-10 22:47:03 +00002789 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002790 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002791 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002792 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002793 .addReg(SrcReg+1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002794 }
Misha Brukman5b570812004-08-10 22:47:03 +00002795 BuildMI(*MBB, IP, PPC::LI, 1, DestReg+1).addSImm(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00002796 } else {
2797 if (Amount != 0) {
2798 if (isSigned)
Misha Brukman5b570812004-08-10 22:47:03 +00002799 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002800 .addImm(Amount);
2801 else
Misha Brukman5b570812004-08-10 22:47:03 +00002802 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002803 .addImm(32-Amount).addImm(Amount).addImm(31);
2804 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002805 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002806 .addReg(SrcReg);
2807 }
Misha Brukman5b570812004-08-10 22:47:03 +00002808 BuildMI(*MBB, IP,PPC::LI, 1, DestReg).addSImm(0);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002809 }
2810 }
2811 } else {
2812 unsigned TmpReg1 = makeAnotherReg(Type::IntTy);
2813 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00002814 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
2815 unsigned TmpReg4 = makeAnotherReg(Type::IntTy);
2816 unsigned TmpReg5 = makeAnotherReg(Type::IntTy);
2817 unsigned TmpReg6 = makeAnotherReg(Type::IntTy);
2818 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2819
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002820 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002821 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002822 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002823 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg2).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002824 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002825 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg3).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002826 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002827 BuildMI(*MBB, IP, PPC::OR, 2,TmpReg4).addReg(TmpReg2).addReg(TmpReg3);
2828 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002829 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002830 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg6).addReg(SrcReg+1)
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002831 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002832 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002833 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002834 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg+1).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002835 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002836 } else {
Nate Begemanf2f07812004-08-29 08:19:32 +00002837 if (isSigned) { // shift right algebraic
2838 MachineBasicBlock *TmpMBB =new MachineBasicBlock(BB->getBasicBlock());
2839 MachineBasicBlock *PhiMBB =new MachineBasicBlock(BB->getBasicBlock());
2840 MachineBasicBlock *OldMBB = BB;
2841 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2842 F->getBasicBlockList().insert(It, TmpMBB);
2843 F->getBasicBlockList().insert(It, PhiMBB);
2844 BB->addSuccessor(TmpMBB);
2845 BB->addSuccessor(PhiMBB);
2846
2847 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
2848 .addSImm(32);
2849 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
2850 .addReg(ShiftAmountReg);
2851 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
2852 .addReg(TmpReg1);
2853 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
2854 .addReg(TmpReg3);
2855 BuildMI(*MBB, IP, PPC::ADDICo, 2, TmpReg5).addReg(ShiftAmountReg)
2856 .addSImm(-32);
2857 BuildMI(*MBB, IP, PPC::SRAW, 2, TmpReg6).addReg(SrcReg)
2858 .addReg(TmpReg5);
2859 BuildMI(*MBB, IP, PPC::SRAW, 2, DestReg).addReg(SrcReg)
2860 .addReg(ShiftAmountReg);
2861 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(PhiMBB);
2862
2863 // OrMBB:
2864 // Select correct least significant half if the shift amount > 32
2865 BB = TmpMBB;
2866 unsigned OrReg = makeAnotherReg(Type::IntTy);
Chris Lattner35f2bbe2004-11-30 06:40:04 +00002867 BuildMI(BB, PPC::OR, 2, OrReg).addReg(TmpReg6).addReg(TmpReg6);
Nate Begemanf2f07812004-08-29 08:19:32 +00002868 TmpMBB->addSuccessor(PhiMBB);
2869
2870 BB = PhiMBB;
2871 BuildMI(BB, PPC::PHI, 4, DestReg+1).addReg(TmpReg4).addMBB(OldMBB)
2872 .addReg(OrReg).addMBB(TmpMBB);
2873 } else { // shift right logical
Misha Brukman5b570812004-08-10 22:47:03 +00002874 BuildMI(*MBB, IP, PPC::SUBFIC, 2, TmpReg1).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002875 .addSImm(32);
Misha Brukman5b570812004-08-10 22:47:03 +00002876 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg2).addReg(SrcReg+1)
Misha Brukman2fec9902004-06-21 20:22:03 +00002877 .addReg(ShiftAmountReg);
Misha Brukman5b570812004-08-10 22:47:03 +00002878 BuildMI(*MBB, IP, PPC::SLW, 2, TmpReg3).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002879 .addReg(TmpReg1);
Misha Brukman5b570812004-08-10 22:47:03 +00002880 BuildMI(*MBB, IP, PPC::OR, 2, TmpReg4).addReg(TmpReg2)
Misha Brukman2fec9902004-06-21 20:22:03 +00002881 .addReg(TmpReg3);
Misha Brukman5b570812004-08-10 22:47:03 +00002882 BuildMI(*MBB, IP, PPC::ADDI, 2, TmpReg5).addReg(ShiftAmountReg)
Misha Brukman1013ef52004-07-21 20:09:08 +00002883 .addSImm(-32);
Misha Brukman5b570812004-08-10 22:47:03 +00002884 BuildMI(*MBB, IP, PPC::SRW, 2, TmpReg6).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002885 .addReg(TmpReg5);
Misha Brukman5b570812004-08-10 22:47:03 +00002886 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(TmpReg4)
Misha Brukman2fec9902004-06-21 20:22:03 +00002887 .addReg(TmpReg6);
Misha Brukman5b570812004-08-10 22:47:03 +00002888 BuildMI(*MBB, IP, PPC::SRW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002889 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002890 }
2891 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002892 }
2893 return;
2894 }
2895
2896 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
2897 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
2898 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
2899 unsigned Amount = CUI->getValue();
Nate Begeman1b750222004-10-17 05:19:20 +00002900
Nate Begeman905a2912004-10-24 10:33:30 +00002901 // If this is a shift with one use, and that use is an And instruction,
2902 // then attempt to emit a bitfield operation.
Nate Begeman9b508c32004-10-26 03:48:25 +00002903 if (SI && emitBitfieldInsert(SI, DestReg))
2904 return;
Nate Begeman1b750222004-10-17 05:19:20 +00002905
2906 unsigned SrcReg = getReg (Op, MBB, IP);
Chris Lattnere74ed0d2004-11-30 06:36:11 +00002907 if (Amount == 0) {
2908 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
2909 } else if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002910 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002911 .addImm(Amount).addImm(0).addImm(31-Amount);
Misha Brukman422791f2004-06-21 17:41:12 +00002912 } else {
Misha Brukman2fec9902004-06-21 20:22:03 +00002913 if (isSigned) {
Misha Brukman5b570812004-08-10 22:47:03 +00002914 BuildMI(*MBB, IP, PPC::SRAWI,2,DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukman2fec9902004-06-21 20:22:03 +00002915 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002916 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002917 .addImm(32-Amount).addImm(Amount).addImm(31);
2918 }
Misha Brukman422791f2004-06-21 17:41:12 +00002919 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002920 } else { // The shift amount is non-constant.
Nate Begeman1b750222004-10-17 05:19:20 +00002921 unsigned SrcReg = getReg (Op, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002922 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
2923
Misha Brukman422791f2004-06-21 17:41:12 +00002924 if (isLeftShift) {
Misha Brukman5b570812004-08-10 22:47:03 +00002925 BuildMI(*MBB, IP, PPC::SLW, 2, DestReg).addReg(SrcReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002926 .addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002927 } else {
Misha Brukman5b570812004-08-10 22:47:03 +00002928 BuildMI(*MBB, IP, isSigned ? PPC::SRAW : PPC::SRW, 2, DestReg)
Misha Brukman2fec9902004-06-21 20:22:03 +00002929 .addReg(SrcReg).addReg(ShiftAmountReg);
Misha Brukman422791f2004-06-21 17:41:12 +00002930 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002931 }
2932}
2933
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002934/// LoadNeedsSignExtend - On PowerPC, there is no load byte with sign extend.
2935/// Therefore, if this is a byte load and the destination type is signed, we
Nate Begeman35b020d2004-10-06 11:03:30 +00002936/// would normally need to also emit a sign extend instruction after the load.
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002937/// However, store instructions don't care whether a signed type was sign
2938/// extended across a whole register. Also, a SetCC instruction will emit its
2939/// own sign extension to force the value into the appropriate range, so we
2940/// need not emit it here. Ideally, this kind of thing wouldn't be necessary
2941/// once LLVM's type system is improved.
2942static bool LoadNeedsSignExtend(LoadInst &LI) {
2943 if (cByte == getClassB(LI.getType()) && LI.getType()->isSigned()) {
2944 bool AllUsesAreStoresOrSetCC = true;
Nate Begeman35b020d2004-10-06 11:03:30 +00002945 for (Value::use_iterator I = LI.use_begin(), E = LI.use_end(); I != E; ++I){
Chris Lattner7c348e12004-10-06 16:28:24 +00002946 if (isa<SetCondInst>(*I))
Nate Begeman35b020d2004-10-06 11:03:30 +00002947 continue;
Chris Lattner7c348e12004-10-06 16:28:24 +00002948 if (StoreInst *SI = dyn_cast<StoreInst>(*I))
Nate Begemanb816f022004-10-07 22:30:03 +00002949 if (cByte == getClassB(SI->getOperand(0)->getType()))
Nate Begeman35b020d2004-10-06 11:03:30 +00002950 continue;
2951 AllUsesAreStoresOrSetCC = false;
2952 break;
2953 }
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002954 if (!AllUsesAreStoresOrSetCC)
2955 return true;
2956 }
2957 return false;
2958}
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002959
Misha Brukmanb097f212004-07-26 18:13:24 +00002960/// visitLoadInst - Implement LLVM load instructions. Pretty straightforward
2961/// mapping of LLVM classes to PPC load instructions, with the exception of
2962/// signed byte loads, which need a sign extension following them.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002963///
Misha Brukmana1dca552004-09-21 18:22:19 +00002964void PPC32ISel::visitLoadInst(LoadInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002965 // Immediate opcodes, for reg+imm addressing
2966 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002967 PPC::LBZ, PPC::LHZ, PPC::LWZ,
2968 PPC::LFS, PPC::LFD, PPC::LWZ
Misha Brukmanb097f212004-07-26 18:13:24 +00002969 };
2970 // Indexed opcodes, for reg+reg addressing
2971 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00002972 PPC::LBZX, PPC::LHZX, PPC::LWZX,
2973 PPC::LFSX, PPC::LFDX, PPC::LWZX
Misha Brukman2fec9902004-06-21 20:22:03 +00002974 };
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002975
Misha Brukmanb097f212004-07-26 18:13:24 +00002976 unsigned Class = getClassB(I.getType());
2977 unsigned ImmOpcode = ImmOpcodes[Class];
2978 unsigned IdxOpcode = IdxOpcodes[Class];
2979 unsigned DestReg = getReg(I);
2980 Value *SourceAddr = I.getOperand(0);
2981
Misha Brukman5b570812004-08-10 22:47:03 +00002982 if (Class == cShort && I.getType()->isSigned()) ImmOpcode = PPC::LHA;
2983 if (Class == cShort && I.getType()->isSigned()) IdxOpcode = PPC::LHAX;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002984
Nate Begeman53e4aa52004-11-24 21:53:14 +00002985 // If this is a fixed size alloca, emit a load directly from the stack slot
2986 // corresponding to it.
Misha Brukmanb097f212004-07-26 18:13:24 +00002987 if (AllocaInst *AI = dyn_castFixedAlloca(SourceAddr)) {
Misha Brukman422791f2004-06-21 17:41:12 +00002988 unsigned FI = getFixedSizedAllocaFI(AI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002989 if (Class == cLong) {
Misha Brukmanb097f212004-07-26 18:13:24 +00002990 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
2991 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg+1), FI, 4);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00002992 } else if (LoadNeedsSignExtend(I)) {
Misha Brukman2ed17ca2004-07-22 15:58:04 +00002993 unsigned TmpReg = makeAnotherReg(I.getType());
Misha Brukmanb097f212004-07-26 18:13:24 +00002994 addFrameReference(BuildMI(BB, ImmOpcode, 2, TmpReg), FI);
Misha Brukman5b570812004-08-10 22:47:03 +00002995 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002996 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00002997 addFrameReference(BuildMI(BB, ImmOpcode, 2, DestReg), FI);
Misha Brukman422791f2004-06-21 17:41:12 +00002998 }
Misha Brukmanb097f212004-07-26 18:13:24 +00002999 return;
3000 }
3001
Nate Begeman645495d2004-09-23 05:31:33 +00003002 // If the offset fits in 16 bits, we can emit a reg+imm load, otherwise, we
3003 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00003004 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003005
Nate Begeman645495d2004-09-23 05:31:33 +00003006 // Generate the code for the GEP and get the components of the folded GEP
3007 emitGEPOperation(BB, BB->end(), GEPI, true);
3008 unsigned baseReg = GEPMap[GEPI].base;
3009 unsigned indexReg = GEPMap[GEPI].index;
3010 ConstantSInt *offset = GEPMap[GEPI].offset;
3011
3012 if (Class != cLong) {
Nate Begemanbc3a5372004-11-19 08:01:16 +00003013 unsigned TmpReg = LoadNeedsSignExtend(I) ? makeAnotherReg(I.getType())
3014 : DestReg;
Nate Begeman645495d2004-09-23 05:31:33 +00003015 if (indexReg == 0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003016 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(offset->getValue())
3017 .addReg(baseReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003018 else
3019 BuildMI(BB, IdxOpcode, 2, TmpReg).addReg(indexReg).addReg(baseReg);
3020 if (LoadNeedsSignExtend(I))
Misha Brukman5b570812004-08-10 22:47:03 +00003021 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003022 } else {
3023 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00003024 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003025 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00003026 BuildMI(BB, IdxOpcode, 2, DestReg).addReg(indexReg).addReg(baseReg);
3027 BuildMI(BB, IdxOpcode, 2, DestReg+1).addReg(indexPlus4).addReg(baseReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003028 }
Misha Brukmanb097f212004-07-26 18:13:24 +00003029 return;
3030 }
3031
3032 // The fallback case, where the load was from a source that could not be
3033 // folded into the load instruction.
3034 unsigned SrcAddrReg = getReg(SourceAddr);
3035
3036 if (Class == cLong) {
3037 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
3038 BuildMI(BB, ImmOpcode, 2, DestReg+1).addSImm(4).addReg(SrcAddrReg);
Nate Begeman0e5e5f52004-08-22 08:10:15 +00003039 } else if (LoadNeedsSignExtend(I)) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003040 unsigned TmpReg = makeAnotherReg(I.getType());
3041 BuildMI(BB, ImmOpcode, 2, TmpReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5b570812004-08-10 22:47:03 +00003042 BuildMI(BB, PPC::EXTSB, 1, DestReg).addReg(TmpReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003043 } else {
3044 BuildMI(BB, ImmOpcode, 2, DestReg).addSImm(0).addReg(SrcAddrReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003045 }
3046}
3047
3048/// visitStoreInst - Implement LLVM store instructions
3049///
Misha Brukmana1dca552004-09-21 18:22:19 +00003050void PPC32ISel::visitStoreInst(StoreInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003051 // Immediate opcodes, for reg+imm addressing
3052 static const unsigned ImmOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00003053 PPC::STB, PPC::STH, PPC::STW,
3054 PPC::STFS, PPC::STFD, PPC::STW
Misha Brukmanb097f212004-07-26 18:13:24 +00003055 };
3056 // Indexed opcodes, for reg+reg addressing
3057 static const unsigned IdxOpcodes[] = {
Misha Brukman5b570812004-08-10 22:47:03 +00003058 PPC::STBX, PPC::STHX, PPC::STWX,
3059 PPC::STFSX, PPC::STFDX, PPC::STWX
Misha Brukmanb097f212004-07-26 18:13:24 +00003060 };
3061
3062 Value *SourceAddr = I.getOperand(1);
3063 const Type *ValTy = I.getOperand(0)->getType();
3064 unsigned Class = getClassB(ValTy);
3065 unsigned ImmOpcode = ImmOpcodes[Class];
3066 unsigned IdxOpcode = IdxOpcodes[Class];
3067 unsigned ValReg = getReg(I.getOperand(0));
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003068
Nate Begeman53e4aa52004-11-24 21:53:14 +00003069 // If this is a fixed size alloca, emit a store directly to the stack slot
3070 // corresponding to it.
3071 if (AllocaInst *AI = dyn_castFixedAlloca(SourceAddr)) {
3072 unsigned FI = getFixedSizedAllocaFI(AI);
3073 addFrameReference(BuildMI(BB, ImmOpcode, 3).addReg(ValReg), FI);
3074 if (Class == cLong)
3075 addFrameReference(BuildMI(BB, ImmOpcode, 3).addReg(ValReg+1), FI, 4);
3076 return;
3077 }
3078
Nate Begeman645495d2004-09-23 05:31:33 +00003079 // If the offset fits in 16 bits, we can emit a reg+imm store, otherwise, we
3080 // use the index from the FoldedGEP struct and use reg+reg addressing.
Misha Brukmanb097f212004-07-26 18:13:24 +00003081 if (GetElementPtrInst *GEPI = canFoldGEPIntoLoadOrStore(SourceAddr)) {
Nate Begeman645495d2004-09-23 05:31:33 +00003082 // Generate the code for the GEP and get the components of the folded GEP
3083 emitGEPOperation(BB, BB->end(), GEPI, true);
3084 unsigned baseReg = GEPMap[GEPI].base;
3085 unsigned indexReg = GEPMap[GEPI].index;
3086 ConstantSInt *offset = GEPMap[GEPI].offset;
Misha Brukmanb097f212004-07-26 18:13:24 +00003087
Nate Begeman645495d2004-09-23 05:31:33 +00003088 if (Class != cLong) {
3089 if (indexReg == 0)
3090 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(offset->getValue())
3091 .addReg(baseReg);
3092 else
3093 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg)
3094 .addReg(baseReg);
3095 } else {
3096 indexReg = (indexReg != 0) ? indexReg : getReg(offset);
Misha Brukmanb097f212004-07-26 18:13:24 +00003097 unsigned indexPlus4 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003098 BuildMI(BB, PPC::ADDI, 2, indexPlus4).addReg(indexReg).addSImm(4);
Misha Brukmanb097f212004-07-26 18:13:24 +00003099 BuildMI(BB, IdxOpcode, 3).addReg(ValReg).addReg(indexReg).addReg(baseReg);
3100 BuildMI(BB, IdxOpcode, 3).addReg(ValReg+1).addReg(indexPlus4)
3101 .addReg(baseReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003102 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003103 return;
3104 }
Misha Brukmanb097f212004-07-26 18:13:24 +00003105
3106 // If the store address wasn't the only use of a GEP, we fall back to the
3107 // standard path: store the ValReg at the value in AddressReg.
3108 unsigned AddressReg = getReg(I.getOperand(1));
3109 if (Class == cLong) {
3110 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
3111 BuildMI(BB, ImmOpcode, 3).addReg(ValReg+1).addSImm(4).addReg(AddressReg);
3112 return;
3113 }
3114 BuildMI(BB, ImmOpcode, 3).addReg(ValReg).addSImm(0).addReg(AddressReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003115}
3116
3117
3118/// visitCastInst - Here we have various kinds of copying with or without sign
3119/// extension going on.
3120///
Misha Brukmana1dca552004-09-21 18:22:19 +00003121void PPC32ISel::visitCastInst(CastInst &CI) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003122 Value *Op = CI.getOperand(0);
3123
3124 unsigned SrcClass = getClassB(Op->getType());
3125 unsigned DestClass = getClassB(CI.getType());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003126
Nate Begeman676dee62004-11-08 02:25:40 +00003127 // Noop casts are not emitted: getReg will return the source operand as the
3128 // register to use for any uses of the noop cast.
3129 if (DestClass == SrcClass) return;
3130
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003131 // If this is a cast from a 32-bit integer to a Long type, and the only uses
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003132 // of the cast are GEP instructions, then the cast does not need to be
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003133 // generated explicitly, it will be folded into the GEP.
3134 if (DestClass == cLong && SrcClass == cInt) {
3135 bool AllUsesAreGEPs = true;
3136 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
3137 if (!isa<GetElementPtrInst>(*I)) {
3138 AllUsesAreGEPs = false;
3139 break;
3140 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003141 if (AllUsesAreGEPs) return;
3142 }
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003143
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003144 unsigned DestReg = getReg(CI);
3145 MachineBasicBlock::iterator MI = BB->end();
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003146
Nate Begeman31dfc522004-10-23 00:50:23 +00003147 // If this is a cast from an integer type to a ubyte, with one use where the
3148 // use is the shift amount argument of a shift instruction, just emit a move
3149 // instead (since the shift instruction will only look at the low 5 bits
3150 // regardless of how it is sign extended)
3151 if (CI.getType() == Type::UByteTy && SrcClass <= cInt && CI.hasOneUse()) {
3152 ShiftInst *SI = dyn_cast<ShiftInst>(*(CI.use_begin()));
3153 if (SI && (SI->getOperand(1) == &CI)) {
3154 unsigned SrcReg = getReg(Op, BB, MI);
3155 BuildMI(*BB, MI, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3156 return;
3157 }
3158 }
3159
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003160 // If this is a cast from an byte, short, or int to an integer type of equal
3161 // or lesser width, and all uses of the cast are store instructions then dont
3162 // emit them, as the store instruction will implicitly not store the zero or
3163 // sign extended bytes.
3164 if (SrcClass <= cInt && SrcClass >= DestClass) {
Nate Begeman075cdc62004-11-07 20:23:42 +00003165 bool AllUsesAreStores = true;
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003166 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
Nate Begeman075cdc62004-11-07 20:23:42 +00003167 if (!isa<StoreInst>(*I)) {
3168 AllUsesAreStores = false;
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003169 break;
3170 }
3171 // Turn this cast directly into a move instruction, which the register
3172 // allocator will deal with.
Nate Begeman075cdc62004-11-07 20:23:42 +00003173 if (AllUsesAreStores) {
Nate Begeman1e67d4d2004-08-19 08:07:50 +00003174 unsigned SrcReg = getReg(Op, BB, MI);
3175 BuildMI(*BB, MI, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3176 return;
3177 }
3178 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003179 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
3180}
3181
3182/// emitCastOperation - Common code shared between visitCastInst and constant
3183/// expression cast support.
3184///
Misha Brukmana1dca552004-09-21 18:22:19 +00003185void PPC32ISel::emitCastOperation(MachineBasicBlock *MBB,
3186 MachineBasicBlock::iterator IP,
3187 Value *Src, const Type *DestTy,
3188 unsigned DestReg) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003189 const Type *SrcTy = Src->getType();
3190 unsigned SrcClass = getClassB(SrcTy);
3191 unsigned DestClass = getClassB(DestTy);
Misha Brukman7e898c32004-07-20 00:41:46 +00003192 unsigned SrcReg = getReg(Src, MBB, IP);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003193
Nate Begeman0797d492004-10-20 21:55:41 +00003194 // Implement casts from bool to integer types as a move operation
3195 if (SrcTy == Type::BoolTy) {
3196 switch (DestClass) {
3197 case cByte:
3198 case cShort:
3199 case cInt:
3200 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
3201 return;
3202 case cLong:
3203 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addImm(0);
3204 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg).addReg(SrcReg);
3205 return;
3206 default:
3207 break;
3208 }
3209 }
3210
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003211 // Implement casts to bool by using compare on the operand followed by set if
3212 // not zero on the result.
3213 if (DestTy == Type::BoolTy) {
3214 switch (SrcClass) {
3215 case cByte:
Misha Brukman422791f2004-06-21 17:41:12 +00003216 case cShort:
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003217 case cInt: {
3218 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003219 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg).addSImm(-1);
3220 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg).addReg(SrcReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003221 break;
3222 }
3223 case cLong: {
3224 unsigned TmpReg = makeAnotherReg(Type::IntTy);
3225 unsigned SrcReg2 = makeAnotherReg(Type::IntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003226 BuildMI(*MBB, IP, PPC::OR, 2, SrcReg2).addReg(SrcReg).addReg(SrcReg+1);
3227 BuildMI(*MBB, IP, PPC::ADDIC, 2, TmpReg).addReg(SrcReg2).addSImm(-1);
3228 BuildMI(*MBB, IP, PPC::SUBFE, 2, DestReg).addReg(TmpReg)
Misha Brukmanbf417a62004-07-20 20:43:05 +00003229 .addReg(SrcReg2);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003230 break;
3231 }
Misha Brukman7e898c32004-07-20 00:41:46 +00003232 case cFP32:
3233 case cFP64:
Nate Begemanf2f07812004-08-29 08:19:32 +00003234 unsigned TmpReg = makeAnotherReg(Type::IntTy);
3235 unsigned ConstZero = getReg(ConstantFP::get(Type::DoubleTy, 0.0), BB, IP);
3236 BuildMI(*MBB, IP, PPC::FCMPU, PPC::CR7).addReg(SrcReg).addReg(ConstZero);
3237 BuildMI(*MBB, IP, PPC::MFCR, TmpReg);
3238 BuildMI(*MBB, IP, PPC::RLWINM, DestReg).addReg(TmpReg).addImm(31)
3239 .addImm(31).addImm(31);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003240 }
3241 return;
3242 }
3243
Misha Brukman7e898c32004-07-20 00:41:46 +00003244 // Handle cast of Float -> Double
3245 if (SrcClass == cFP32 && DestClass == cFP64) {
Misha Brukman5b570812004-08-10 22:47:03 +00003246 BuildMI(*MBB, IP, PPC::FMR, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00003247 return;
3248 }
3249
3250 // Handle cast of Double -> Float
3251 if (SrcClass == cFP64 && DestClass == cFP32) {
Misha Brukman5b570812004-08-10 22:47:03 +00003252 BuildMI(*MBB, IP, PPC::FRSP, 1, DestReg).addReg(SrcReg);
Misha Brukman7e898c32004-07-20 00:41:46 +00003253 return;
3254 }
3255
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003256 // Handle casts from integer to floating point now...
Misha Brukman7e898c32004-07-20 00:41:46 +00003257 if (DestClass == cFP32 || DestClass == cFP64) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003258
Misha Brukman422791f2004-06-21 17:41:12 +00003259 // Emit a library call for long to float conversion
3260 if (SrcClass == cLong) {
Misha Brukman7e898c32004-07-20 00:41:46 +00003261 Function *floatFn = (DestClass == cFP32) ? __floatdisfFn : __floatdidfFn;
Nate Begemanf2f07812004-08-29 08:19:32 +00003262 if (SrcTy->isSigned()) {
3263 std::vector<ValueRecord> Args;
3264 Args.push_back(ValueRecord(SrcReg, SrcTy));
3265 MachineInstr *TheCall =
3266 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3267 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
Nate Begemanf2f07812004-08-29 08:19:32 +00003268 } else {
3269 std::vector<ValueRecord> CmpArgs, ClrArgs, SetArgs;
3270 unsigned ZeroLong = getReg(ConstantUInt::get(SrcTy, 0));
3271 unsigned CondReg = makeAnotherReg(Type::IntTy);
3272
3273 // Update machine-CFG edges
3274 MachineBasicBlock *ClrMBB = new MachineBasicBlock(BB->getBasicBlock());
3275 MachineBasicBlock *SetMBB = new MachineBasicBlock(BB->getBasicBlock());
3276 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
3277 MachineBasicBlock *OldMBB = BB;
3278 ilist<MachineBasicBlock>::iterator It = BB; ++It;
3279 F->getBasicBlockList().insert(It, ClrMBB);
3280 F->getBasicBlockList().insert(It, SetMBB);
3281 F->getBasicBlockList().insert(It, PhiMBB);
3282 BB->addSuccessor(ClrMBB);
3283 BB->addSuccessor(SetMBB);
3284
3285 CmpArgs.push_back(ValueRecord(SrcReg, SrcTy));
3286 CmpArgs.push_back(ValueRecord(ZeroLong, SrcTy));
3287 MachineInstr *TheCall =
3288 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(__cmpdi2Fn, true);
3289 doCall(ValueRecord(CondReg, Type::IntTy), TheCall, CmpArgs, false);
Nate Begemanf2f07812004-08-29 08:19:32 +00003290 BuildMI(*MBB, IP, PPC::CMPWI, 2, PPC::CR0).addReg(CondReg).addSImm(0);
3291 BuildMI(*MBB, IP, PPC::BLE, 2).addReg(PPC::CR0).addMBB(SetMBB);
3292
3293 // ClrMBB
3294 BB = ClrMBB;
3295 unsigned ClrReg = makeAnotherReg(DestTy);
3296 ClrArgs.push_back(ValueRecord(SrcReg, SrcTy));
3297 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3298 doCall(ValueRecord(ClrReg, DestTy), TheCall, ClrArgs, false);
Nate Begemanf2f07812004-08-29 08:19:32 +00003299 BuildMI(BB, PPC::B, 1).addMBB(PhiMBB);
3300 BB->addSuccessor(PhiMBB);
3301
3302 // SetMBB
3303 BB = SetMBB;
3304 unsigned SetReg = makeAnotherReg(DestTy);
3305 unsigned CallReg = makeAnotherReg(DestTy);
3306 unsigned ShiftedReg = makeAnotherReg(SrcTy);
3307 ConstantSInt *Const1 = ConstantSInt::get(Type::IntTy, 1);
Nate Begeman9b508c32004-10-26 03:48:25 +00003308 emitShiftOperation(BB, BB->end(), Src, Const1, false, SrcTy, 0,
3309 ShiftedReg);
Nate Begemanf2f07812004-08-29 08:19:32 +00003310 SetArgs.push_back(ValueRecord(ShiftedReg, SrcTy));
3311 TheCall = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
3312 doCall(ValueRecord(CallReg, DestTy), TheCall, SetArgs, false);
Nate Begemanf2f07812004-08-29 08:19:32 +00003313 unsigned SetOpcode = (DestClass == cFP32) ? PPC::FADDS : PPC::FADD;
3314 BuildMI(BB, SetOpcode, 2, SetReg).addReg(CallReg).addReg(CallReg);
3315 BB->addSuccessor(PhiMBB);
3316
3317 // PhiMBB
3318 BB = PhiMBB;
3319 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(ClrReg).addMBB(ClrMBB)
3320 .addReg(SetReg).addMBB(SetMBB);
3321 }
Misha Brukman422791f2004-06-21 17:41:12 +00003322 return;
3323 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003324
Misha Brukman7e898c32004-07-20 00:41:46 +00003325 // Make sure we're dealing with a full 32 bits
Nate Begeman8531f6f2004-11-19 02:06:40 +00003326 if (SrcClass < cInt) {
3327 unsigned TmpReg = makeAnotherReg(Type::IntTy);
3328 promote32(TmpReg, ValueRecord(SrcReg, SrcTy));
3329 SrcReg = TmpReg;
3330 }
Misha Brukman422791f2004-06-21 17:41:12 +00003331
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003332 // Spill the integer to memory and reload it from there.
Misha Brukman422791f2004-06-21 17:41:12 +00003333 // Also spill room for a special conversion constant
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003334 int ValueFrameIdx =
3335 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
3336
Misha Brukman422791f2004-06-21 17:41:12 +00003337 unsigned constantHi = makeAnotherReg(Type::IntTy);
Misha Brukman422791f2004-06-21 17:41:12 +00003338 unsigned TempF = makeAnotherReg(Type::DoubleTy);
3339
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003340 if (!SrcTy->isSigned()) {
Nate Begeman81d265d2004-08-19 05:20:54 +00003341 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000000p52);
3342 unsigned ConstF = getReg(CFP, BB, IP);
Nate Begemanf2f07812004-08-29 08:19:32 +00003343 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
3344 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00003345 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00003346 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(SrcReg),
Misha Brukman2fec9902004-06-21 20:22:03 +00003347 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003348 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3349 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003350 } else {
Nate Begeman81d265d2004-08-19 05:20:54 +00003351 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, 0x1.000008p52);
3352 unsigned ConstF = getReg(CFP, BB, IP);
Misha Brukman422791f2004-06-21 17:41:12 +00003353 unsigned TempLo = makeAnotherReg(Type::IntTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003354 BuildMI(*MBB, IP, PPC::LIS, 1, constantHi).addSImm(0x4330);
3355 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(constantHi),
Misha Brukman2fec9902004-06-21 20:22:03 +00003356 ValueFrameIdx);
Nate Begemanf2f07812004-08-29 08:19:32 +00003357 BuildMI(*MBB, IP, PPC::XORIS, 2, TempLo).addReg(SrcReg).addImm(0x8000);
3358 addFrameReference(BuildMI(*MBB, IP, PPC::STW, 3).addReg(TempLo),
Misha Brukman2fec9902004-06-21 20:22:03 +00003359 ValueFrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003360 addFrameReference(BuildMI(*MBB, IP, PPC::LFD, 2, TempF), ValueFrameIdx);
3361 BuildMI(*MBB, IP, PPC::FSUB, 2, DestReg).addReg(TempF).addReg(ConstF);
Misha Brukman422791f2004-06-21 17:41:12 +00003362 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003363 return;
3364 }
3365
3366 // Handle casts from floating point to integer now...
Misha Brukman7e898c32004-07-20 00:41:46 +00003367 if (SrcClass == cFP32 || SrcClass == cFP64) {
Nate Begemanb64af912004-08-10 20:42:36 +00003368 static Function* const Funcs[] =
3369 { __fixsfdiFn, __fixdfdiFn, __fixunssfdiFn, __fixunsdfdiFn };
Misha Brukman422791f2004-06-21 17:41:12 +00003370 // emit library call
3371 if (DestClass == cLong) {
Nate Begemanb64af912004-08-10 20:42:36 +00003372 bool isDouble = SrcClass == cFP64;
3373 unsigned nameIndex = 2 * DestTy->isSigned() + isDouble;
Misha Brukman422791f2004-06-21 17:41:12 +00003374 std::vector<ValueRecord> Args;
3375 Args.push_back(ValueRecord(SrcReg, SrcTy));
Nate Begemanb64af912004-08-10 20:42:36 +00003376 Function *floatFn = Funcs[nameIndex];
Misha Brukman2fec9902004-06-21 20:22:03 +00003377 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003378 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(floatFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003379 doCall(ValueRecord(DestReg, DestTy), TheCall, Args, false);
Misha Brukman422791f2004-06-21 17:41:12 +00003380 return;
3381 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003382
3383 int ValueFrameIdx =
Nate Begeman43d64ea2004-08-15 06:42:28 +00003384 F->getFrameInfo()->CreateStackObject(Type::DoubleTy, TM.getTargetData());
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003385
Misha Brukman7e898c32004-07-20 00:41:46 +00003386 if (DestTy->isSigned()) {
Misha Brukman4c14f332004-07-23 01:11:19 +00003387 unsigned TempReg = makeAnotherReg(Type::DoubleTy);
3388
3389 // Convert to integer in the FP reg and store it to a stack slot
Nate Begemanf2f07812004-08-29 08:19:32 +00003390 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, TempReg).addReg(SrcReg);
3391 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3)
Misha Brukman4c14f332004-07-23 01:11:19 +00003392 .addReg(TempReg), ValueFrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003393
3394 // There is no load signed byte opcode, so we must emit a sign extend for
3395 // that particular size. Make sure to source the new integer from the
3396 // correct offset.
Misha Brukman4c14f332004-07-23 01:11:19 +00003397 if (DestClass == cByte) {
3398 unsigned TempReg2 = makeAnotherReg(DestTy);
Nate Begemanf2f07812004-08-29 08:19:32 +00003399 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, TempReg2),
Misha Brukmanb097f212004-07-26 18:13:24 +00003400 ValueFrameIdx, 7);
Nate Begemanf2f07812004-08-29 08:19:32 +00003401 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(TempReg2);
Misha Brukman4c14f332004-07-23 01:11:19 +00003402 } else {
Misha Brukmanb097f212004-07-26 18:13:24 +00003403 int offset = (DestClass == cShort) ? 6 : 4;
Misha Brukman5b570812004-08-10 22:47:03 +00003404 unsigned LoadOp = (DestClass == cShort) ? PPC::LHA : PPC::LWZ;
Nate Begemanf2f07812004-08-29 08:19:32 +00003405 addFrameReference(BuildMI(*MBB, IP, LoadOp, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003406 ValueFrameIdx, offset);
Misha Brukman4c14f332004-07-23 01:11:19 +00003407 }
Misha Brukman7e898c32004-07-20 00:41:46 +00003408 } else {
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003409 unsigned Zero = getReg(ConstantFP::get(Type::DoubleTy, 0.0f));
3410 double maxInt = (1LL << 32) - 1;
3411 unsigned MaxInt = getReg(ConstantFP::get(Type::DoubleTy, maxInt));
3412 double border = 1LL << 31;
3413 unsigned Border = getReg(ConstantFP::get(Type::DoubleTy, border));
3414 unsigned UseZero = makeAnotherReg(Type::DoubleTy);
3415 unsigned UseMaxInt = makeAnotherReg(Type::DoubleTy);
3416 unsigned UseChoice = makeAnotherReg(Type::DoubleTy);
3417 unsigned TmpReg = makeAnotherReg(Type::DoubleTy);
3418 unsigned TmpReg2 = makeAnotherReg(Type::DoubleTy);
3419 unsigned ConvReg = makeAnotherReg(Type::DoubleTy);
3420 unsigned IntTmp = makeAnotherReg(Type::IntTy);
3421 unsigned XorReg = makeAnotherReg(Type::IntTy);
3422 int FrameIdx =
3423 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
3424 // Update machine-CFG edges
3425 MachineBasicBlock *XorMBB = new MachineBasicBlock(BB->getBasicBlock());
3426 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
3427 MachineBasicBlock *OldMBB = BB;
3428 ilist<MachineBasicBlock>::iterator It = BB; ++It;
3429 F->getBasicBlockList().insert(It, XorMBB);
3430 F->getBasicBlockList().insert(It, PhiMBB);
3431 BB->addSuccessor(XorMBB);
3432 BB->addSuccessor(PhiMBB);
3433
3434 // Convert from floating point to unsigned 32-bit value
3435 // Use 0 if incoming value is < 0.0
Nate Begemanf2f07812004-08-29 08:19:32 +00003436 BuildMI(*MBB, IP, PPC::FSEL, 3, UseZero).addReg(SrcReg).addReg(SrcReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003437 .addReg(Zero);
3438 // Use 2**32 - 1 if incoming value is >= 2**32
Nate Begemanf2f07812004-08-29 08:19:32 +00003439 BuildMI(*MBB, IP, PPC::FSUB, 2, UseMaxInt).addReg(MaxInt).addReg(SrcReg);
3440 BuildMI(*MBB, IP, PPC::FSEL, 3, UseChoice).addReg(UseMaxInt)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003441 .addReg(UseZero).addReg(MaxInt);
3442 // Subtract 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003443 BuildMI(*MBB, IP, PPC::FSUB, 2, TmpReg).addReg(UseChoice).addReg(Border);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003444 // Use difference if >= 2**31
Nate Begemanf2f07812004-08-29 08:19:32 +00003445 BuildMI(*MBB, IP, PPC::FCMPU, 2, PPC::CR0).addReg(UseChoice)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003446 .addReg(Border);
Nate Begemanf2f07812004-08-29 08:19:32 +00003447 BuildMI(*MBB, IP, PPC::FSEL, 3, TmpReg2).addReg(TmpReg).addReg(TmpReg)
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003448 .addReg(UseChoice);
3449 // Convert to integer
Nate Begemanf2f07812004-08-29 08:19:32 +00003450 BuildMI(*MBB, IP, PPC::FCTIWZ, 1, ConvReg).addReg(TmpReg2);
3451 addFrameReference(BuildMI(*MBB, IP, PPC::STFD, 3).addReg(ConvReg),
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003452 FrameIdx);
Misha Brukmanb097f212004-07-26 18:13:24 +00003453 if (DestClass == cByte) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003454 addFrameReference(BuildMI(*MBB, IP, PPC::LBZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003455 FrameIdx, 7);
3456 } else if (DestClass == cShort) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003457 addFrameReference(BuildMI(*MBB, IP, PPC::LHZ, 2, DestReg),
Misha Brukmanb097f212004-07-26 18:13:24 +00003458 FrameIdx, 6);
3459 } if (DestClass == cInt) {
Nate Begemanf2f07812004-08-29 08:19:32 +00003460 addFrameReference(BuildMI(*MBB, IP, PPC::LWZ, 2, IntTmp),
Misha Brukmanb097f212004-07-26 18:13:24 +00003461 FrameIdx, 4);
Nate Begemanf2f07812004-08-29 08:19:32 +00003462 BuildMI(*MBB, IP, PPC::BLT, 2).addReg(PPC::CR0).addMBB(PhiMBB);
3463 BuildMI(*MBB, IP, PPC::B, 1).addMBB(XorMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003464
Misha Brukmanb097f212004-07-26 18:13:24 +00003465 // XorMBB:
3466 // add 2**31 if input was >= 2**31
3467 BB = XorMBB;
Misha Brukman5b570812004-08-10 22:47:03 +00003468 BuildMI(BB, PPC::XORIS, 2, XorReg).addReg(IntTmp).addImm(0x8000);
Misha Brukmanb097f212004-07-26 18:13:24 +00003469 XorMBB->addSuccessor(PhiMBB);
Misha Brukmanb160d1f2004-07-23 20:32:59 +00003470
Misha Brukmanb097f212004-07-26 18:13:24 +00003471 // PhiMBB:
3472 // DestReg = phi [ IntTmp, OldMBB ], [ XorReg, XorMBB ]
3473 BB = PhiMBB;
Misha Brukmand2cbb872004-08-19 21:00:12 +00003474 BuildMI(BB, PPC::PHI, 4, DestReg).addReg(IntTmp).addMBB(OldMBB)
Misha Brukmanb097f212004-07-26 18:13:24 +00003475 .addReg(XorReg).addMBB(XorMBB);
3476 }
3477 }
3478 return;
3479 }
3480
3481 // Check our invariants
3482 assert((SrcClass <= cInt || SrcClass == cLong) &&
3483 "Unhandled source class for cast operation!");
3484 assert((DestClass <= cInt || DestClass == cLong) &&
3485 "Unhandled destination class for cast operation!");
3486
3487 bool sourceUnsigned = SrcTy->isUnsigned() || SrcTy == Type::BoolTy;
3488 bool destUnsigned = DestTy->isUnsigned();
3489
3490 // Unsigned -> Unsigned, clear if larger,
3491 if (sourceUnsigned && destUnsigned) {
3492 // handle long dest class now to keep switch clean
3493 if (DestClass == cLong) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00003494 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3495 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
3496 .addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003497 return;
3498 }
3499
3500 // handle u{ byte, short, int } x u{ byte, short, int }
3501 unsigned clearBits = (SrcClass == cByte || DestClass == cByte) ? 24 : 16;
3502 switch (SrcClass) {
3503 case cByte:
3504 case cShort:
Nate Begeman8531f6f2004-11-19 02:06:40 +00003505 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
3506 .addImm(0).addImm(clearBits).addImm(31);
Misha Brukmanb097f212004-07-26 18:13:24 +00003507 break;
3508 case cLong:
3509 ++SrcReg;
3510 // Fall through
3511 case cInt:
Nate Begeman8531f6f2004-11-19 02:06:40 +00003512 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
3513 .addImm(0).addImm(clearBits).addImm(31);
Misha Brukmanb097f212004-07-26 18:13:24 +00003514 break;
3515 }
3516 return;
3517 }
3518
3519 // Signed -> Signed
3520 if (!sourceUnsigned && !destUnsigned) {
3521 // handle long dest class now to keep switch clean
3522 if (DestClass == cLong) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00003523 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3524 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
3525 .addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003526 return;
3527 }
3528
3529 // handle { byte, short, int } x { byte, short, int }
3530 switch (SrcClass) {
3531 case cByte:
Nate Begeman01136382004-11-18 04:56:53 +00003532 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003533 break;
3534 case cShort:
3535 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003536 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003537 else
Misha Brukman5b570812004-08-10 22:47:03 +00003538 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003539 break;
3540 case cLong:
3541 ++SrcReg;
3542 // Fall through
3543 case cInt:
3544 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003545 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003546 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003547 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003548 else
Misha Brukman5b570812004-08-10 22:47:03 +00003549 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003550 break;
3551 }
3552 return;
3553 }
3554
3555 // Unsigned -> Signed
3556 if (sourceUnsigned && !destUnsigned) {
3557 // handle long dest class now to keep switch clean
3558 if (DestClass == cLong) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00003559 BuildMI(*MBB, IP, PPC::LI, 1, DestReg).addSImm(0);
3560 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
3561 .addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003562 return;
3563 }
3564
3565 // handle u{ byte, short, int } -> { byte, short, int }
3566 switch (SrcClass) {
3567 case cByte:
Nate Begeman01136382004-11-18 04:56:53 +00003568 // uByte 255 -> signed short/int == 255
3569 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
3570 .addImm(24).addImm(31);
Misha Brukmanb097f212004-07-26 18:13:24 +00003571 break;
3572 case cShort:
3573 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003574 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003575 else
Misha Brukman5b570812004-08-10 22:47:03 +00003576 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg).addImm(0)
Misha Brukmanb097f212004-07-26 18:13:24 +00003577 .addImm(16).addImm(31);
3578 break;
3579 case cLong:
3580 ++SrcReg;
3581 // Fall through
3582 case cInt:
3583 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003584 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003585 else if (DestClass == cShort)
Misha Brukman5b570812004-08-10 22:47:03 +00003586 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003587 else
Misha Brukman5b570812004-08-10 22:47:03 +00003588 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003589 break;
3590 }
3591 return;
3592 }
3593
3594 // Signed -> Unsigned
3595 if (!sourceUnsigned && destUnsigned) {
3596 // handle long dest class now to keep switch clean
3597 if (DestClass == cLong) {
Nate Begeman8531f6f2004-11-19 02:06:40 +00003598 BuildMI(*MBB, IP, PPC::SRAWI, 2, DestReg).addReg(SrcReg).addImm(31);
3599 BuildMI(*MBB, IP, PPC::OR, 2, DestReg+1).addReg(SrcReg)
3600 .addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003601 return;
3602 }
3603
3604 // handle { byte, short, int } -> u{ byte, short, int }
3605 unsigned clearBits = (DestClass == cByte) ? 24 : 16;
3606 switch (SrcClass) {
3607 case cByte:
Nate Begeman01136382004-11-18 04:56:53 +00003608 BuildMI(*MBB, IP, PPC::EXTSB, 1, DestReg).addReg(SrcReg);
3609 break;
Misha Brukmanb097f212004-07-26 18:13:24 +00003610 case cShort:
Nate Begeman01136382004-11-18 04:56:53 +00003611 if (DestClass == cByte)
Misha Brukman5b570812004-08-10 22:47:03 +00003612 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003613 .addImm(0).addImm(clearBits).addImm(31);
3614 else
Nate Begeman01136382004-11-18 04:56:53 +00003615 BuildMI(*MBB, IP, PPC::EXTSH, 1, DestReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003616 break;
3617 case cLong:
3618 ++SrcReg;
3619 // Fall through
3620 case cInt:
3621 if (DestClass == cInt)
Misha Brukman5b570812004-08-10 22:47:03 +00003622 BuildMI(*MBB, IP, PPC::OR, 2, DestReg).addReg(SrcReg).addReg(SrcReg);
Misha Brukmanb097f212004-07-26 18:13:24 +00003623 else
Misha Brukman5b570812004-08-10 22:47:03 +00003624 BuildMI(*MBB, IP, PPC::RLWINM, 4, DestReg).addReg(SrcReg)
Misha Brukmanb097f212004-07-26 18:13:24 +00003625 .addImm(0).addImm(clearBits).addImm(31);
3626 break;
Misha Brukman7e898c32004-07-20 00:41:46 +00003627 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003628 return;
3629 }
3630
3631 // Anything we haven't handled already, we can't (yet) handle at all.
Misha Brukmanb097f212004-07-26 18:13:24 +00003632 std::cerr << "Unhandled cast from " << SrcTy->getDescription()
3633 << "to " << DestTy->getDescription() << '\n';
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003634 abort();
3635}
3636
3637/// visitVANextInst - Implement the va_next instruction...
3638///
Misha Brukmana1dca552004-09-21 18:22:19 +00003639void PPC32ISel::visitVANextInst(VANextInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003640 unsigned VAList = getReg(I.getOperand(0));
3641 unsigned DestReg = getReg(I);
3642
3643 unsigned Size;
Misha Brukman358829f2004-06-21 17:25:55 +00003644 switch (I.getArgType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003645 default:
3646 std::cerr << I;
3647 assert(0 && "Error: bad type for va_next instruction!");
3648 return;
3649 case Type::PointerTyID:
3650 case Type::UIntTyID:
3651 case Type::IntTyID:
3652 Size = 4;
3653 break;
3654 case Type::ULongTyID:
3655 case Type::LongTyID:
3656 case Type::DoubleTyID:
3657 Size = 8;
3658 break;
3659 }
3660
3661 // Increment the VAList pointer...
Misha Brukman5b570812004-08-10 22:47:03 +00003662 BuildMI(BB, PPC::ADDI, 2, DestReg).addReg(VAList).addSImm(Size);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003663}
3664
Misha Brukmana1dca552004-09-21 18:22:19 +00003665void PPC32ISel::visitVAArgInst(VAArgInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003666 unsigned VAList = getReg(I.getOperand(0));
3667 unsigned DestReg = getReg(I);
3668
Misha Brukman358829f2004-06-21 17:25:55 +00003669 switch (I.getType()->getTypeID()) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003670 default:
3671 std::cerr << I;
3672 assert(0 && "Error: bad type for va_next instruction!");
3673 return;
3674 case Type::PointerTyID:
3675 case Type::UIntTyID:
3676 case Type::IntTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003677 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003678 break;
3679 case Type::ULongTyID:
3680 case Type::LongTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003681 BuildMI(BB, PPC::LWZ, 2, DestReg).addSImm(0).addReg(VAList);
3682 BuildMI(BB, PPC::LWZ, 2, DestReg+1).addSImm(4).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003683 break;
Misha Brukmanb097f212004-07-26 18:13:24 +00003684 case Type::FloatTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003685 BuildMI(BB, PPC::LFS, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukmanb097f212004-07-26 18:13:24 +00003686 break;
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003687 case Type::DoubleTyID:
Misha Brukman5b570812004-08-10 22:47:03 +00003688 BuildMI(BB, PPC::LFD, 2, DestReg).addSImm(0).addReg(VAList);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003689 break;
3690 }
3691}
3692
3693/// visitGetElementPtrInst - instruction-select GEP instructions
3694///
Misha Brukmana1dca552004-09-21 18:22:19 +00003695void PPC32ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003696 if (canFoldGEPIntoLoadOrStore(&I))
3697 return;
3698
Nate Begeman645495d2004-09-23 05:31:33 +00003699 emitGEPOperation(BB, BB->end(), &I, false);
3700}
3701
Misha Brukman1013ef52004-07-21 20:09:08 +00003702/// emitGEPOperation - Common code shared between visitGetElementPtrInst and
3703/// constant expression GEP support.
3704///
Misha Brukmana1dca552004-09-21 18:22:19 +00003705void PPC32ISel::emitGEPOperation(MachineBasicBlock *MBB,
3706 MachineBasicBlock::iterator IP,
Nate Begeman645495d2004-09-23 05:31:33 +00003707 GetElementPtrInst *GEPI, bool GEPIsFolded) {
3708 // If we've already emitted this particular GEP, just return to avoid
3709 // multiple definitions of the base register.
Nate Begemana41fc772004-09-29 02:35:05 +00003710 if (GEPIsFolded && (GEPMap[GEPI].base != 0))
Nate Begeman645495d2004-09-23 05:31:33 +00003711 return;
Nate Begeman645495d2004-09-23 05:31:33 +00003712
3713 Value *Src = GEPI->getOperand(0);
3714 User::op_iterator IdxBegin = GEPI->op_begin()+1;
3715 User::op_iterator IdxEnd = GEPI->op_end();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003716 const TargetData &TD = TM.getTargetData();
3717 const Type *Ty = Src->getType();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003718 int64_t constValue = 0;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003719
3720 // Record the operations to emit the GEP in a vector so that we can emit them
3721 // after having analyzed the entire instruction.
Misha Brukmanb097f212004-07-26 18:13:24 +00003722 std::vector<CollapsedGepOp> ops;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003723
Misha Brukman1013ef52004-07-21 20:09:08 +00003724 // GEPs have zero or more indices; we must perform a struct access
3725 // or array access for each one.
3726 for (GetElementPtrInst::op_iterator oi = IdxBegin, oe = IdxEnd; oi != oe;
3727 ++oi) {
3728 Value *idx = *oi;
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003729 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Misha Brukman1013ef52004-07-21 20:09:08 +00003730 // It's a struct access. idx is the index into the structure,
3731 // which names the field. Use the TargetData structure to
3732 // pick out what the layout of the structure is in memory.
3733 // Use the (constant) structure index's value to find the
3734 // right byte offset from the StructLayout class's list of
3735 // structure member offsets.
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003736 unsigned fieldIndex = cast<ConstantUInt>(idx)->getValue();
Misha Brukmane2eceb52004-07-23 16:08:20 +00003737
3738 // StructType member offsets are always constant values. Add it to the
3739 // running total.
Nate Begeman645495d2004-09-23 05:31:33 +00003740 constValue += TD.getStructLayout(StTy)->MemberOffsets[fieldIndex];
Misha Brukmane2eceb52004-07-23 16:08:20 +00003741
Nate Begeman645495d2004-09-23 05:31:33 +00003742 // The next type is the member of the structure selected by the index.
Misha Brukmane2eceb52004-07-23 16:08:20 +00003743 Ty = StTy->getElementType (fieldIndex);
Nate Begeman645495d2004-09-23 05:31:33 +00003744 } else if (const SequentialType *SqTy = dyn_cast<SequentialType>(Ty)) {
Misha Brukman313efcb2004-07-09 15:45:07 +00003745 // Many GEP instructions use a [cast (int/uint) to LongTy] as their
3746 // operand. Handle this case directly now...
3747 if (CastInst *CI = dyn_cast<CastInst>(idx))
3748 if (CI->getOperand(0)->getType() == Type::IntTy ||
3749 CI->getOperand(0)->getType() == Type::UIntTy)
3750 idx = CI->getOperand(0);
Misha Brukman1013ef52004-07-21 20:09:08 +00003751
Misha Brukmane2eceb52004-07-23 16:08:20 +00003752 // It's an array or pointer access: [ArraySize x ElementType].
3753 // We want to add basePtrReg to (idxReg * sizeof ElementType). First, we
3754 // must find the size of the pointed-to type (Not coincidentally, the next
3755 // type is the type of the elements in the array).
Misha Brukman1013ef52004-07-21 20:09:08 +00003756 Ty = SqTy->getElementType();
Misha Brukman2ed17ca2004-07-22 15:58:04 +00003757 unsigned elementSize = TD.getTypeSize(Ty);
Misha Brukman1013ef52004-07-21 20:09:08 +00003758
Misha Brukmane2eceb52004-07-23 16:08:20 +00003759 if (ConstantInt *C = dyn_cast<ConstantInt>(idx)) {
Misha Brukmane2eceb52004-07-23 16:08:20 +00003760 if (ConstantSInt *CS = dyn_cast<ConstantSInt>(C))
3761 constValue += CS->getValue() * elementSize;
3762 else if (ConstantUInt *CU = dyn_cast<ConstantUInt>(C))
3763 constValue += CU->getValue() * elementSize;
3764 else
3765 assert(0 && "Invalid ConstantInt GEP index type!");
3766 } else {
Nate Begeman645495d2004-09-23 05:31:33 +00003767 // Push current gep state to this point as an add and multiply
3768 ops.push_back(CollapsedGepOp(
3769 ConstantSInt::get(Type::IntTy, constValue),
3770 idx, ConstantUInt::get(Type::UIntTy, elementSize)));
3771
Misha Brukmane2eceb52004-07-23 16:08:20 +00003772 constValue = 0;
Misha Brukman313efcb2004-07-09 15:45:07 +00003773 }
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003774 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003775 }
Misha Brukmane2eceb52004-07-23 16:08:20 +00003776 // Emit instructions for all the collapsed ops
Nate Begeman645495d2004-09-23 05:31:33 +00003777 unsigned indexReg = 0;
Misha Brukmanb097f212004-07-26 18:13:24 +00003778 for(std::vector<CollapsedGepOp>::iterator cgo_i = ops.begin(),
Misha Brukmane2eceb52004-07-23 16:08:20 +00003779 cgo_e = ops.end(); cgo_i != cgo_e; ++cgo_i) {
Misha Brukmanb097f212004-07-26 18:13:24 +00003780 CollapsedGepOp& cgo = *cgo_i;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003781
Nate Begeman8531f6f2004-11-19 02:06:40 +00003782 // Avoid emitting known move instructions here for the register allocator
3783 // to deal with later. val * 1 == val. val + 0 == val.
3784 unsigned TmpReg1;
3785 if (cgo.size->getValue() == 1) {
3786 TmpReg1 = getReg(cgo.index, MBB, IP);
3787 } else {
3788 TmpReg1 = makeAnotherReg(Type::IntTy);
3789 doMultiplyConst(MBB, IP, TmpReg1, cgo.index, cgo.size);
3790 }
3791
3792 unsigned TmpReg2;
3793 if (cgo.offset->isNullValue()) {
3794 TmpReg2 = TmpReg1;
3795 } else {
3796 TmpReg2 = makeAnotherReg(Type::IntTy);
3797 emitBinaryConstOperation(MBB, IP, TmpReg1, cgo.offset, 0, TmpReg2);
3798 }
Nate Begeman645495d2004-09-23 05:31:33 +00003799
3800 if (indexReg == 0)
3801 indexReg = TmpReg2;
3802 else {
3803 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
3804 BuildMI(*MBB, IP, PPC::ADD, 2, TmpReg3).addReg(indexReg).addReg(TmpReg2);
3805 indexReg = TmpReg3;
Misha Brukmane2eceb52004-07-23 16:08:20 +00003806 }
Misha Brukman2fec9902004-06-21 20:22:03 +00003807 }
Nate Begeman645495d2004-09-23 05:31:33 +00003808
3809 // We now have a base register, an index register, and possibly a constant
3810 // remainder. If the GEP is going to be folded, we try to generate the
3811 // optimal addressing mode.
Misha Brukmane2eceb52004-07-23 16:08:20 +00003812 ConstantSInt *remainder = ConstantSInt::get(Type::IntTy, constValue);
3813
Misha Brukmanb097f212004-07-26 18:13:24 +00003814 // If we are emitting this during a fold, copy the current base register to
3815 // the target, and save the current constant offset so the folding load or
3816 // store can try and use it as an immediate.
3817 if (GEPIsFolded) {
Nate Begeman645495d2004-09-23 05:31:33 +00003818 if (indexReg == 0) {
Nate Begemanb816f022004-10-07 22:30:03 +00003819 if (!canUseAsImmediateForOpcode(remainder, 0, false)) {
Nate Begeman645495d2004-09-23 05:31:33 +00003820 indexReg = getReg(remainder, MBB, IP);
3821 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003822 }
Nate Begemanbc3a5372004-11-19 08:01:16 +00003823 } else if (!remainder->isNullValue()) {
Nate Begeman645495d2004-09-23 05:31:33 +00003824 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Nate Begemanb816f022004-10-07 22:30:03 +00003825 emitBinaryConstOperation(MBB, IP, indexReg, remainder, 0, TmpReg);
Nate Begeman645495d2004-09-23 05:31:33 +00003826 indexReg = TmpReg;
3827 remainder = 0;
Nate Begemanb64af912004-08-10 20:42:36 +00003828 }
Nate Begemandb869aa2004-11-18 07:22:46 +00003829 unsigned basePtrReg = getReg(Src, MBB, IP);
3830 GEPMap[GEPI] = FoldedGEP(basePtrReg, indexReg, remainder);
Misha Brukmanb097f212004-07-26 18:13:24 +00003831 return;
3832 }
Nate Begemanb64af912004-08-10 20:42:36 +00003833
Nate Begeman645495d2004-09-23 05:31:33 +00003834 // We're not folding, so collapse the base, index, and any remainder into the
3835 // destination register.
Nate Begemandb869aa2004-11-18 07:22:46 +00003836 unsigned TargetReg = getReg(GEPI, MBB, IP);
3837 unsigned basePtrReg = getReg(Src, MBB, IP);
Nate Begemanbc3a5372004-11-19 08:01:16 +00003838
Nate Begeman486ebfd2004-11-21 05:14:06 +00003839 if ((indexReg == 0) && remainder->isNullValue()) {
3840 BuildMI(*MBB, IP, PPC::OR, 2, TargetReg).addReg(basePtrReg)
3841 .addReg(basePtrReg);
3842 return;
3843 }
Nate Begemanbc3a5372004-11-19 08:01:16 +00003844 if (!remainder->isNullValue()) {
3845 unsigned TmpReg = (indexReg == 0) ? TargetReg : makeAnotherReg(Type::IntTy);
3846 emitBinaryConstOperation(MBB, IP, basePtrReg, remainder, 0, TmpReg);
Nate Begemanb64af912004-08-10 20:42:36 +00003847 basePtrReg = TmpReg;
3848 }
Nate Begeman486ebfd2004-11-21 05:14:06 +00003849 if (indexReg != 0)
Nate Begemanbc3a5372004-11-19 08:01:16 +00003850 BuildMI(*MBB, IP, PPC::ADD, 2, TargetReg).addReg(indexReg)
3851 .addReg(basePtrReg);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003852}
3853
3854/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
3855/// frame manager, otherwise do it the hard way.
3856///
Misha Brukmana1dca552004-09-21 18:22:19 +00003857void PPC32ISel::visitAllocaInst(AllocaInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003858 // If this is a fixed size alloca in the entry block for the function, we
3859 // statically stack allocate the space, so we don't need to do anything here.
3860 //
3861 if (dyn_castFixedAlloca(&I)) return;
3862
3863 // Find the data size of the alloca inst's getAllocatedType.
3864 const Type *Ty = I.getAllocatedType();
3865 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
3866
3867 // Create a register to hold the temporary result of multiplying the type size
3868 // constant by the variable amount.
3869 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003870
3871 // TotalSizeReg = mul <numelements>, <TypeSize>
3872 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003873 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, TySize);
3874 doMultiplyConst(BB, MBBI, TotalSizeReg, I.getArraySize(), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003875
3876 // AddedSize = add <TotalSizeReg>, 15
3877 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003878 BuildMI(BB, PPC::ADDI, 2, AddedSizeReg).addReg(TotalSizeReg).addSImm(15);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003879
3880 // AlignedSize = and <AddedSize>, ~15
3881 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Misha Brukman5b570812004-08-10 22:47:03 +00003882 BuildMI(BB, PPC::RLWINM, 4, AlignedSize).addReg(AddedSizeReg).addImm(0)
Misha Brukman2fec9902004-06-21 20:22:03 +00003883 .addImm(0).addImm(27);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003884
3885 // Subtract size from stack pointer, thereby allocating some space.
Nate Begemanf70b5762005-03-28 23:08:54 +00003886 BuildMI(BB, PPC::SUBF, 2, PPC::R1).addReg(AlignedSize).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003887
3888 // Put a pointer to the space into the result register, by copying
3889 // the stack pointer.
Misha Brukman5b570812004-08-10 22:47:03 +00003890 BuildMI(BB, PPC::OR, 2, getReg(I)).addReg(PPC::R1).addReg(PPC::R1);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003891
3892 // Inform the Frame Information that we have just allocated a variable-sized
3893 // object.
3894 F->getFrameInfo()->CreateVariableSizedObject();
3895}
3896
3897/// visitMallocInst - Malloc instructions are code generated into direct calls
3898/// to the library malloc.
3899///
Misha Brukmana1dca552004-09-21 18:22:19 +00003900void PPC32ISel::visitMallocInst(MallocInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003901 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
3902 unsigned Arg;
3903
3904 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
3905 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
3906 } else {
3907 Arg = makeAnotherReg(Type::UIntTy);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003908 MachineBasicBlock::iterator MBBI = BB->end();
Misha Brukman1013ef52004-07-21 20:09:08 +00003909 ConstantUInt *CUI = ConstantUInt::get(Type::UIntTy, AllocSize);
3910 doMultiplyConst(BB, MBBI, Arg, I.getOperand(0), CUI);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003911 }
3912
3913 std::vector<ValueRecord> Args;
3914 Args.push_back(ValueRecord(Arg, Type::UIntTy));
Misha Brukman2fec9902004-06-21 20:22:03 +00003915 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003916 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(mallocFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003917 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003918}
3919
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003920/// visitFreeInst - Free instructions are code gen'd to call the free libc
3921/// function.
3922///
Misha Brukmana1dca552004-09-21 18:22:19 +00003923void PPC32ISel::visitFreeInst(FreeInst &I) {
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003924 std::vector<ValueRecord> Args;
3925 Args.push_back(ValueRecord(I.getOperand(0)));
Misha Brukman2fec9902004-06-21 20:22:03 +00003926 MachineInstr *TheCall =
Misha Brukman5b570812004-08-10 22:47:03 +00003927 BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(freeFn, true);
Misha Brukmand18a31d2004-07-06 22:51:53 +00003928 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args, false);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003929}
3930
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003931/// createPPC32ISelSimple - This pass converts an LLVM function into a machine
3932/// code representation is a very simple peep-hole fashion.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003933///
Misha Brukman3d9a6c22004-08-11 00:09:42 +00003934FunctionPass *llvm::createPPC32ISelSimple(TargetMachine &TM) {
Misha Brukmana1dca552004-09-21 18:22:19 +00003935 return new PPC32ISel(TM);
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003936}