blob: 797bedd2c64b01568b84b7b2a2ba473d68cdb504 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000170 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000172 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000174 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000176 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000178 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000180 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000182 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
184 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000186 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000188 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000190 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
191 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000192 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000194 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
195 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000196 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000198 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000200 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000201 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000202 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000204 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000205 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000206 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
207 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000208 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
209 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000210 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
211 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000212
213 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
214 const {
215 // {17-13} = reg
216 // {12} = (U)nsigned (add == '1', sub == '0')
217 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000218 const MachineOperand &MO = MI.getOperand(Op);
219 const MachineOperand &MO1 = MI.getOperand(Op + 1);
220 if (!MO.isReg()) {
221 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
222 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000223 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000224 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000225 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000226 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000227 Binary = Imm12 & 0xfff;
228 if (Imm12 >= 0)
229 Binary |= (1 << 12);
230 Binary |= (Reg << 13);
231 return Binary;
232 }
Jason W Kim837caa92010-11-18 23:37:15 +0000233
234 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
235 return 0;
236 }
237
Jim Grosbach99f53d12010-11-15 20:47:07 +0000238 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
239 const { return 0;}
240 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
241 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000242 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
243 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000244 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
245 const { return 0; }
246 uint32_t getAddrModeS4OpValue(const MachineInstr &MI, unsigned Op)
247 const { return 0; }
Bill Wendling1fd374e2010-11-30 22:57:21 +0000248 uint32_t getAddrModeS2OpValue(const MachineInstr &MI, unsigned Op)
249 const { return 0; }
250 uint32_t getAddrModeS1OpValue(const MachineInstr &MI, unsigned Op)
251 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000252 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000253 // {17-13} = reg
254 // {12} = (U)nsigned (add == '1', sub == '0')
255 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000256 const MachineOperand &MO = MI.getOperand(Op);
257 const MachineOperand &MO1 = MI.getOperand(Op + 1);
258 if (!MO.isReg()) {
259 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
260 return 0;
261 }
262 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000263 int32_t Imm12 = MO1.getImm();
264
265 // Special value for #-0
266 if (Imm12 == INT32_MIN)
267 Imm12 = 0;
268
269 // Immediate is always encoded as positive. The 'U' bit controls add vs
270 // sub.
271 bool isAdd = true;
272 if (Imm12 < 0) {
273 Imm12 = -Imm12;
274 isAdd = false;
275 }
276
277 uint32_t Binary = Imm12 & 0xfff;
278 if (isAdd)
279 Binary |= (1 << 12);
280 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000281 return Binary;
282 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000283 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
284 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000286 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
287 const { return 0; }
288
Shih-wei Liao5170b712010-05-26 00:02:28 +0000289 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000290 /// machine operand requires relocation, record the relocation and return
291 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000292 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000293 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000294
Evan Cheng83b5cf02008-11-05 23:22:34 +0000295 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000296 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000297 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000298
299 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000300 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000301 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000302 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000303 intptr_t ACPV = 0) const;
304 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
305 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
306 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000307 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000308 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000309 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000310}
311
Chris Lattner33fabd72010-02-02 21:48:51 +0000312char ARMCodeEmitter::ID = 0;
313
Bob Wilson87949d42010-03-17 21:16:45 +0000314/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000315/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000316FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
317 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000318 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000319}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000320
Chris Lattner33fabd72010-02-02 21:48:51 +0000321bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000322 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
323 MF.getTarget().getRelocationModel() != Reloc::Static) &&
324 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000325 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
326 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
327 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000328 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000329 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000330 MJTEs = 0;
331 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000332 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000333 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000334 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000335 MMI = &getAnalysis<MachineModuleInfo>();
336 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000337
338 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000339 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000340 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000341 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000342 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000343 MBB != E; ++MBB) {
344 MCE.StartMachineBasicBlock(MBB);
345 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
346 I != E; ++I)
347 emitInstruction(*I);
348 }
349 } while (MCE.finishFunction(MF));
350
351 return false;
352}
353
Evan Cheng83b5cf02008-11-05 23:22:34 +0000354/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000355///
Chris Lattner33fabd72010-02-02 21:48:51 +0000356unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000357 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000358 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000359 case ARM_AM::asr: return 2;
360 case ARM_AM::lsl: return 0;
361 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000362 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000363 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000364 }
Evan Cheng7602e112008-09-02 06:52:38 +0000365 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000366}
367
Shih-wei Liao5170b712010-05-26 00:02:28 +0000368/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000369/// machine operand requires relocation, record the relocation and return zero.
370unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000371 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000372 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000373 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000374 && "Relocation to this function should be for movt or movw");
375
376 if (MO.isImm())
377 return static_cast<unsigned>(MO.getImm());
378 else if (MO.isGlobal())
379 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
380 else if (MO.isSymbol())
381 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
382 else if (MO.isMBB())
383 emitMachineBasicBlock(MO.getMBB(), Reloc);
384 else {
385#ifndef NDEBUG
386 errs() << MO;
387#endif
388 llvm_unreachable("Unsupported operand type for movw/movt");
389 }
390 return 0;
391}
392
Evan Cheng7602e112008-09-02 06:52:38 +0000393/// getMachineOpValue - Return binary encoding of operand. If the machine
394/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000395unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000396 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000397 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000398 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000399 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000400 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000401 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000402 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000403 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000404 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000405 else if (MO.isCPI()) {
406 const TargetInstrDesc &TID = MI.getDesc();
407 // For VFP load, the immediate offset is multiplied by 4.
408 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
409 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
410 emitConstPoolAddress(MO.getIndex(), Reloc);
411 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000412 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000413 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000414 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000415 else
416 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000417 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000418}
419
Evan Cheng057d0c32008-09-18 07:28:19 +0000420/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000421///
Dan Gohman46510a72010-04-15 01:51:59 +0000422void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000423 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000424 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000425 MachineRelocation MR = Indirect
426 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000427 const_cast<GlobalValue *>(GV),
428 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000429 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000430 const_cast<GlobalValue *>(GV), ACPV,
431 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000432 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000433}
434
435/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
436/// be emitted to the current location in the function, and allow it to be PC
437/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000438void ARMCodeEmitter::
439emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000440 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
441 Reloc, ES));
442}
443
444/// emitConstPoolAddress - Arrange for the address of an constant pool
445/// to be emitted to the current location in the function, and allow it to be PC
446/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000447void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000448 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000449 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000450 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000451}
452
453/// emitJumpTableAddress - Arrange for the address of a jump table to
454/// be emitted to the current location in the function, and allow it to be PC
455/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000456void ARMCodeEmitter::
457emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000458 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000459 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000460}
461
Raul Herbster9c1a3822007-08-30 23:29:26 +0000462/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000463void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000464 unsigned Reloc,
465 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000466 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000467 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000468}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000469
Chris Lattner33fabd72010-02-02 21:48:51 +0000470void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000471 DEBUG(errs() << " 0x";
472 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000473 MCE.emitWordLE(Binary);
474}
475
Chris Lattner33fabd72010-02-02 21:48:51 +0000476void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000477 DEBUG(errs() << " 0x";
478 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000479 MCE.emitDWordLE(Binary);
480}
481
Chris Lattner33fabd72010-02-02 21:48:51 +0000482void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000483 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000484
Devang Patelaf0e2722009-10-06 02:19:11 +0000485 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000486
Dan Gohmanfe601042010-06-22 15:08:57 +0000487 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000488 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000489 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000490 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000491 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000492 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000493 case ARMII::MiscFrm:
494 if (MI.getOpcode() == ARM::LEApcrelJT) {
495 // Materialize jumptable address.
496 emitLEApcrelJTInstruction(MI);
497 break;
498 }
499 llvm_unreachable("Unhandled instruction encoding!");
500 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000501 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000502 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000503 break;
504 case ARMII::DPFrm:
505 case ARMII::DPSoRegFrm:
506 emitDataProcessingInstruction(MI);
507 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000508 case ARMII::LdFrm:
509 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000510 emitLoadStoreInstruction(MI);
511 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000512 case ARMII::LdMiscFrm:
513 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000514 emitMiscLoadStoreInstruction(MI);
515 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000516 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000517 emitLoadStoreMultipleInstruction(MI);
518 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000519 case ARMII::MulFrm:
520 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000521 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000522 case ARMII::ExtFrm:
523 emitExtendInstruction(MI);
524 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000525 case ARMII::ArithMiscFrm:
526 emitMiscArithInstruction(MI);
527 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000528 case ARMII::SatFrm:
529 emitSaturateInstruction(MI);
530 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000531 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000532 emitBranchInstruction(MI);
533 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000534 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000535 emitMiscBranchInstruction(MI);
536 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000537 // VFP instructions.
538 case ARMII::VFPUnaryFrm:
539 case ARMII::VFPBinaryFrm:
540 emitVFPArithInstruction(MI);
541 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000542 case ARMII::VFPConv1Frm:
543 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000544 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000545 case ARMII::VFPConv4Frm:
546 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000547 emitVFPConversionInstruction(MI);
548 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000549 case ARMII::VFPLdStFrm:
550 emitVFPLoadStoreInstruction(MI);
551 break;
552 case ARMII::VFPLdStMulFrm:
553 emitVFPLoadStoreMultipleInstruction(MI);
554 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000555
Bob Wilson1a913ed2010-06-11 21:34:50 +0000556 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000557 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000558 case ARMII::NSetLnFrm:
559 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000560 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000561 case ARMII::NDupFrm:
562 emitNEONDupInstruction(MI);
563 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000564 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000565 emitNEON1RegModImmInstruction(MI);
566 break;
567 case ARMII::N2RegFrm:
568 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000569 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000570 case ARMII::N3RegFrm:
571 emitNEON3RegInstruction(MI);
572 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000573 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000574 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000575}
576
Chris Lattner33fabd72010-02-02 21:48:51 +0000577void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000578 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
579 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000580 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000581
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000582 // Remember the CONSTPOOL_ENTRY address for later relocation.
583 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
584
585 // Emit constpool island entry. In most cases, the actual values will be
586 // resolved and relocated after code emission.
587 if (MCPE.isMachineConstantPoolEntry()) {
588 ARMConstantPoolValue *ACPV =
589 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
590
Chris Lattner705e07f2009-08-23 03:41:05 +0000591 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
592 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000593
Bob Wilson28989a82009-11-02 16:59:06 +0000594 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000595 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000596 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000597 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000598 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000599 isa<Function>(GV),
600 Subtarget->GVIsIndirectSymbol(GV, RelocM),
601 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000602 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000603 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
604 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000605 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000606 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000607 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000608
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000609 DEBUG({
610 errs() << " ** Constant pool #" << CPI << " @ "
611 << (void*)MCE.getCurrentPCValue() << " ";
612 if (const Function *F = dyn_cast<Function>(CV))
613 errs() << F->getName();
614 else
615 errs() << *CV;
616 errs() << '\n';
617 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000618
Dan Gohman46510a72010-04-15 01:51:59 +0000619 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000620 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000621 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000622 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000623 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000624 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000625 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000626 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000627 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000628 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000629 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
630 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000631 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000632 }
633 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000634 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000635 }
636 }
637}
638
Zonr Changf86399b2010-05-25 08:42:45 +0000639void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
640 const MachineOperand &MO0 = MI.getOperand(0);
641 const MachineOperand &MO1 = MI.getOperand(1);
642
643 // Emit the 'movw' instruction.
644 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
645
646 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
647
648 // Set the conditional execution predicate.
649 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
650
651 // Encode Rd.
652 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
653
654 // Encode imm16 as imm4:imm12
655 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
656 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
657 emitWordLE(Binary);
658
659 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
660 // Emit the 'movt' instruction.
661 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
662
663 // Set the conditional execution predicate.
664 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
665
666 // Encode Rd.
667 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
668
669 // Encode imm16 as imm4:imm1, same as movw above.
670 Binary |= Hi16 & 0xFFF;
671 Binary |= ((Hi16 >> 12) & 0xF) << 16;
672 emitWordLE(Binary);
673}
674
Chris Lattner33fabd72010-02-02 21:48:51 +0000675void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000676 const MachineOperand &MO0 = MI.getOperand(0);
677 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000678 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
679 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000680 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
681 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
682
683 // Emit the 'mov' instruction.
684 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
685
686 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000687 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000688
689 // Encode Rd.
690 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
691
692 // Encode so_imm.
693 // Set bit I(25) to identify this is the immediate form of <shifter_op>
694 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000695 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000696 emitWordLE(Binary);
697
698 // Now the 'orr' instruction.
699 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
700
701 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000702 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000703
704 // Encode Rd.
705 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
706
707 // Encode Rn.
708 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
709
710 // Encode so_imm.
711 // Set bit I(25) to identify this is the immediate form of <shifter_op>
712 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000713 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000714 emitWordLE(Binary);
715}
716
Chris Lattner33fabd72010-02-02 21:48:51 +0000717void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000718 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000719
Evan Cheng4df60f52008-11-07 09:06:08 +0000720 const TargetInstrDesc &TID = MI.getDesc();
721
722 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000723 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000724
725 // Set the conditional execution predicate
726 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
727
728 // Encode S bit if MI modifies CPSR.
729 Binary |= getAddrModeSBit(MI, TID);
730
731 // Encode Rd.
732 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
733
734 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000735 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000736
737 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000738 Binary |= 1 << ARMII::I_BitShift;
739 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
740
741 emitWordLE(Binary);
742}
743
Chris Lattner33fabd72010-02-02 21:48:51 +0000744void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000745 unsigned Opcode = MI.getDesc().Opcode;
746
747 // Part of binary is determined by TableGn.
748 unsigned Binary = getBinaryCodeForInstr(MI);
749
750 // Set the conditional execution predicate
751 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
752
753 // Encode S bit if MI modifies CPSR.
754 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
755 Binary |= 1 << ARMII::S_BitShift;
756
757 // Encode register def if there is one.
758 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
759
760 // Encode the shift operation.
761 switch (Opcode) {
762 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000763 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000764 // rrx
765 Binary |= 0x6 << 4;
766 break;
767 case ARM::MOVsrl_flag:
768 // lsr #1
769 Binary |= (0x2 << 4) | (1 << 7);
770 break;
771 case ARM::MOVsra_flag:
772 // asr #1
773 Binary |= (0x4 << 4) | (1 << 7);
774 break;
775 }
776
777 // Encode register Rm.
778 Binary |= getMachineOpValue(MI, 1);
779
780 emitWordLE(Binary);
781}
782
Chris Lattner33fabd72010-02-02 21:48:51 +0000783void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000784 DEBUG(errs() << " ** LPC" << LabelID << " @ "
785 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000786 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
787}
788
Chris Lattner33fabd72010-02-02 21:48:51 +0000789void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000790 unsigned Opcode = MI.getDesc().Opcode;
791 switch (Opcode) {
792 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000793 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000794 case ARM::BX_CALL:
795 case ARM::BMOVPCRX_CALL:
796 case ARM::BXr9_CALL:
797 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000798 // First emit mov lr, pc
799 unsigned Binary = 0x01a0e00f;
800 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
801 emitWordLE(Binary);
802
803 // and then emit the branch.
804 emitMiscBranchInstruction(MI);
805 break;
806 }
Chris Lattner518bb532010-02-09 19:54:29 +0000807 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000808 // We allow inline assembler nodes with empty bodies - they can
809 // implicitly define registers, which is ok for JIT.
810 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000811 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000812 }
Evan Chengffa6d962008-11-13 23:36:57 +0000813 break;
814 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000815 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000816 case TargetOpcode::EH_LABEL:
817 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
818 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000819 case TargetOpcode::IMPLICIT_DEF:
820 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000821 // Do nothing.
822 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000823 case ARM::CONSTPOOL_ENTRY:
824 emitConstPoolInstruction(MI);
825 break;
826 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000827 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000828 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000829 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000830 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000831 break;
832 }
833 case ARM::PICLDR:
834 case ARM::PICLDRB:
835 case ARM::PICSTR:
836 case ARM::PICSTRB: {
837 // Remember of the address of the PC label for relocation later.
838 addPCLabel(MI.getOperand(2).getImm());
839 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000840 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000841 break;
842 }
843 case ARM::PICLDRH:
844 case ARM::PICLDRSH:
845 case ARM::PICLDRSB:
846 case ARM::PICSTRH: {
847 // Remember of the address of the PC label for relocation later.
848 addPCLabel(MI.getOperand(2).getImm());
849 // These are just load / store instructions that implicitly read pc.
850 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000851 break;
852 }
Zonr Changf86399b2010-05-25 08:42:45 +0000853
854 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000855 // Two instructions to materialize a constant.
856 if (Subtarget->hasV6T2Ops())
857 emitMOVi32immInstruction(MI);
858 else
859 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000860 break;
861
Evan Cheng4df60f52008-11-07 09:06:08 +0000862 case ARM::LEApcrelJT:
863 // Materialize jumptable address.
864 emitLEApcrelJTInstruction(MI);
865 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000866 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000867 case ARM::MOVsrl_flag:
868 case ARM::MOVsra_flag:
869 emitPseudoMoveInstruction(MI);
870 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000871 }
872}
873
Bob Wilson87949d42010-03-17 21:16:45 +0000874unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000875 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000876 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000877 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000878 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000879
880 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
881 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
882 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
883
884 // Encode the shift opcode.
885 unsigned SBits = 0;
886 unsigned Rs = MO1.getReg();
887 if (Rs) {
888 // Set shift operand (bit[7:4]).
889 // LSL - 0001
890 // LSR - 0011
891 // ASR - 0101
892 // ROR - 0111
893 // RRX - 0110 and bit[11:8] clear.
894 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000895 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000896 case ARM_AM::lsl: SBits = 0x1; break;
897 case ARM_AM::lsr: SBits = 0x3; break;
898 case ARM_AM::asr: SBits = 0x5; break;
899 case ARM_AM::ror: SBits = 0x7; break;
900 case ARM_AM::rrx: SBits = 0x6; break;
901 }
902 } else {
903 // Set shift operand (bit[6:4]).
904 // LSL - 000
905 // LSR - 010
906 // ASR - 100
907 // ROR - 110
908 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000909 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000910 case ARM_AM::lsl: SBits = 0x0; break;
911 case ARM_AM::lsr: SBits = 0x2; break;
912 case ARM_AM::asr: SBits = 0x4; break;
913 case ARM_AM::ror: SBits = 0x6; break;
914 }
915 }
916 Binary |= SBits << 4;
917 if (SOpc == ARM_AM::rrx)
918 return Binary;
919
920 // Encode the shift operation Rs or shift_imm (except rrx).
921 if (Rs) {
922 // Encode Rs bit[11:8].
923 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000924 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000925 }
926
927 // Encode shift_imm bit[11:7].
928 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
929}
930
Chris Lattner33fabd72010-02-02 21:48:51 +0000931unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000932 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
933 assert(SoImmVal != -1 && "Not a valid so_imm value!");
934
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000935 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000936 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000937 << ARMII::SoRotImmShift;
938
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000939 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000940 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000941 return Binary;
942}
943
Chris Lattner33fabd72010-02-02 21:48:51 +0000944unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000945 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000946 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000947 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000948 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000949 return 1 << ARMII::S_BitShift;
950 }
951 return 0;
952}
953
Bob Wilson87949d42010-03-17 21:16:45 +0000954void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000955 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000956 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000957 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000958
959 // Part of binary is determined by TableGn.
960 unsigned Binary = getBinaryCodeForInstr(MI);
961
Jim Grosbach33412622008-10-07 19:05:35 +0000962 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000963 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000964
Evan Cheng49a9f292008-09-12 22:45:55 +0000965 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000966 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000967
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000968 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000969 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000970 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000971 if (NumDefs)
972 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
973 else if (ImplicitRd)
974 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000975 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000976
Zonr Changf86399b2010-05-25 08:42:45 +0000977 if (TID.Opcode == ARM::MOVi16) {
978 // Get immediate from MI.
979 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
980 ARM::reloc_arm_movw);
981 // Encode imm which is the same as in emitMOVi32immInstruction().
982 Binary |= Lo16 & 0xFFF;
983 Binary |= ((Lo16 >> 12) & 0xF) << 16;
984 emitWordLE(Binary);
985 return;
986 } else if(TID.Opcode == ARM::MOVTi16) {
987 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
988 ARM::reloc_arm_movt) >> 16);
989 Binary |= Hi16 & 0xFFF;
990 Binary |= ((Hi16 >> 12) & 0xF) << 16;
991 emitWordLE(Binary);
992 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000993 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000994 uint32_t v = ~MI.getOperand(2).getImm();
995 int32_t lsb = CountTrailingZeros_32(v);
996 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000997 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000998 Binary |= (msb & 0x1F) << 16;
999 Binary |= (lsb & 0x1F) << 7;
1000 emitWordLE(Binary);
1001 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001002 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1003 // Encode Rn in Instr{0-3}
1004 Binary |= getMachineOpValue(MI, OpIdx++);
1005
1006 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1007 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1008
1009 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1010 Binary |= (widthm1 & 0x1F) << 16;
1011 Binary |= (lsb & 0x1F) << 7;
1012 emitWordLE(Binary);
1013 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001014 }
1015
Evan Chengd87293c2008-11-06 08:47:38 +00001016 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1017 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1018 ++OpIdx;
1019
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001020 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001021 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1022 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001023 if (ImplicitRn)
1024 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001025 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001026 else {
1027 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1028 ++OpIdx;
1029 }
Evan Cheng7602e112008-09-02 06:52:38 +00001030 }
1031
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001032 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001033 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001034 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001035 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001036 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001037 return;
1038 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001039
Evan Chengedda31c2008-11-05 18:35:52 +00001040 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001041 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001042 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001043 return;
1044 }
Evan Cheng7602e112008-09-02 06:52:38 +00001045
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001046 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001047 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001048
Evan Cheng83b5cf02008-11-05 23:22:34 +00001049 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001050}
1051
Bob Wilson87949d42010-03-17 21:16:45 +00001052void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001053 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001054 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001055 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001056 unsigned Form = TID.TSFlags & ARMII::FormMask;
1057 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001058
Evan Chengedda31c2008-11-05 18:35:52 +00001059 // Part of binary is determined by TableGn.
1060 unsigned Binary = getBinaryCodeForInstr(MI);
1061
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001062 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1063 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1064 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001065 emitWordLE(Binary);
1066 return;
1067 }
1068
Jim Grosbach33412622008-10-07 19:05:35 +00001069 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001070 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001071
Evan Cheng4df60f52008-11-07 09:06:08 +00001072 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001073
1074 // Operand 0 of a pre- and post-indexed store is the address base
1075 // writeback. Skip it.
1076 bool Skipped = false;
1077 if (IsPrePost && Form == ARMII::StFrm) {
1078 ++OpIdx;
1079 Skipped = true;
1080 }
1081
1082 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001083 if (ImplicitRd)
1084 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001085 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001086 else
1087 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001088
1089 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001090 if (ImplicitRn)
1091 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001092 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001093 else
1094 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001095
Evan Cheng05c356e2008-11-08 01:44:13 +00001096 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001097 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001098 ++OpIdx;
1099
Evan Cheng83b5cf02008-11-05 23:22:34 +00001100 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001101 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001102 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001103
Evan Chenge7de7e32008-09-13 01:44:01 +00001104 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001105 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001106 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001107 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001108 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001109 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001110 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1111 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001112 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001113 }
1114
Bill Wendling7d31a162010-10-20 22:44:54 +00001115 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001116 Binary |= 1 << ARMII::I_BitShift;
1117 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1118 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001119 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001120
Evan Cheng70632912008-11-12 07:34:37 +00001121 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001122 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001123 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001124 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1125 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001126 }
1127
Evan Cheng83b5cf02008-11-05 23:22:34 +00001128 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001129}
1130
Chris Lattner33fabd72010-02-02 21:48:51 +00001131void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001132 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001133 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001134 unsigned Form = TID.TSFlags & ARMII::FormMask;
1135 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001136
Evan Chengedda31c2008-11-05 18:35:52 +00001137 // Part of binary is determined by TableGn.
1138 unsigned Binary = getBinaryCodeForInstr(MI);
1139
Jim Grosbach33412622008-10-07 19:05:35 +00001140 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001141 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001142
Evan Cheng148cad82008-11-13 07:34:59 +00001143 unsigned OpIdx = 0;
1144
1145 // Operand 0 of a pre- and post-indexed store is the address base
1146 // writeback. Skip it.
1147 bool Skipped = false;
1148 if (IsPrePost && Form == ARMII::StMiscFrm) {
1149 ++OpIdx;
1150 Skipped = true;
1151 }
1152
Evan Cheng7602e112008-09-02 06:52:38 +00001153 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001154 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001155
Evan Cheng358dec52009-06-15 08:28:29 +00001156 // Skip LDRD and STRD's second operand.
1157 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1158 ++OpIdx;
1159
Evan Cheng7602e112008-09-02 06:52:38 +00001160 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001161 if (ImplicitRn)
1162 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001163 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001164 else
1165 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001166
Evan Cheng05c356e2008-11-08 01:44:13 +00001167 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001168 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001169 ++OpIdx;
1170
Evan Cheng83b5cf02008-11-05 23:22:34 +00001171 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001172 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001173 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001174
Evan Chenge7de7e32008-09-13 01:44:01 +00001175 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001176 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001177 ARMII::U_BitShift);
1178
1179 // If this instr is in register offset/index encoding, set bit[3:0]
1180 // to the corresponding Rm register.
1181 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001182 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001183 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001184 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001185 }
1186
Evan Chengd87293c2008-11-06 08:47:38 +00001187 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001188 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001189 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001190 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001191 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1192 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001193 }
1194
Evan Cheng83b5cf02008-11-05 23:22:34 +00001195 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001196}
1197
Evan Chengcd8e66a2008-11-11 21:48:44 +00001198static unsigned getAddrModeUPBits(unsigned Mode) {
1199 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001200
1201 // Set addressing mode by modifying bits U(23) and P(24)
1202 // IA - Increment after - bit U = 1 and bit P = 0
1203 // IB - Increment before - bit U = 1 and bit P = 1
1204 // DA - Decrement after - bit U = 0 and bit P = 0
1205 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001206 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001207 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001208 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001209 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1210 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1211 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001212 }
1213
Evan Chengcd8e66a2008-11-11 21:48:44 +00001214 return Binary;
1215}
1216
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001217void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1218 const TargetInstrDesc &TID = MI.getDesc();
1219 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1220
Evan Chengcd8e66a2008-11-11 21:48:44 +00001221 // Part of binary is determined by TableGn.
1222 unsigned Binary = getBinaryCodeForInstr(MI);
1223
1224 // Set the conditional execution predicate
1225 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1226
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001227 // Skip operand 0 of an instruction with base register update.
1228 unsigned OpIdx = 0;
1229 if (IsUpdating)
1230 ++OpIdx;
1231
Evan Chengcd8e66a2008-11-11 21:48:44 +00001232 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001233 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001234
1235 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001236 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1237 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001238
Evan Cheng7602e112008-09-02 06:52:38 +00001239 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001240 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001241 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001242
1243 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001244 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001245 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001246 if (!MO.isReg() || MO.isImplicit())
1247 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001248 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001249 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1250 RegNum < 16);
1251 Binary |= 0x1 << RegNum;
1252 }
1253
Evan Cheng83b5cf02008-11-05 23:22:34 +00001254 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001255}
1256
Chris Lattner33fabd72010-02-02 21:48:51 +00001257void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001258 const TargetInstrDesc &TID = MI.getDesc();
1259
1260 // Part of binary is determined by TableGn.
1261 unsigned Binary = getBinaryCodeForInstr(MI);
1262
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001263 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001264 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001265
1266 // Encode S bit if MI modifies CPSR.
1267 Binary |= getAddrModeSBit(MI, TID);
1268
1269 // 32x32->64bit operations have two destination registers. The number
1270 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001271 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001272 if (TID.getNumDefs() == 2)
1273 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1274
1275 // Encode Rd
1276 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1277
1278 // Encode Rm
1279 Binary |= getMachineOpValue(MI, OpIdx++);
1280
1281 // Encode Rs
1282 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1283
Evan Chengfbc9d412008-11-06 01:21:28 +00001284 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1285 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001286 if (TID.getNumOperands() > OpIdx &&
1287 !TID.OpInfo[OpIdx].isPredicate() &&
1288 !TID.OpInfo[OpIdx].isOptionalDef())
1289 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1290
1291 emitWordLE(Binary);
1292}
1293
Chris Lattner33fabd72010-02-02 21:48:51 +00001294void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001295 const TargetInstrDesc &TID = MI.getDesc();
1296
1297 // Part of binary is determined by TableGn.
1298 unsigned Binary = getBinaryCodeForInstr(MI);
1299
1300 // Set the conditional execution predicate
1301 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1302
1303 unsigned OpIdx = 0;
1304
1305 // Encode Rd
1306 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1307
1308 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1309 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1310 if (MO2.isReg()) {
1311 // Two register operand form.
1312 // Encode Rn.
1313 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1314
1315 // Encode Rm.
1316 Binary |= getMachineOpValue(MI, MO2);
1317 ++OpIdx;
1318 } else {
1319 Binary |= getMachineOpValue(MI, MO1);
1320 }
1321
1322 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1323 if (MI.getOperand(OpIdx).isImm() &&
1324 !TID.OpInfo[OpIdx].isPredicate() &&
1325 !TID.OpInfo[OpIdx].isOptionalDef())
1326 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001327
Evan Cheng83b5cf02008-11-05 23:22:34 +00001328 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001329}
1330
Chris Lattner33fabd72010-02-02 21:48:51 +00001331void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001332 const TargetInstrDesc &TID = MI.getDesc();
1333
1334 // Part of binary is determined by TableGn.
1335 unsigned Binary = getBinaryCodeForInstr(MI);
1336
1337 // Set the conditional execution predicate
1338 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1339
1340 unsigned OpIdx = 0;
1341
1342 // Encode Rd
1343 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1344
1345 const MachineOperand &MO = MI.getOperand(OpIdx++);
1346 if (OpIdx == TID.getNumOperands() ||
1347 TID.OpInfo[OpIdx].isPredicate() ||
1348 TID.OpInfo[OpIdx].isOptionalDef()) {
1349 // Encode Rm and it's done.
1350 Binary |= getMachineOpValue(MI, MO);
1351 emitWordLE(Binary);
1352 return;
1353 }
1354
1355 // Encode Rn.
1356 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1357
1358 // Encode Rm.
1359 Binary |= getMachineOpValue(MI, OpIdx++);
1360
1361 // Encode shift_imm.
1362 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001363 if (TID.Opcode == ARM::PKHTB) {
1364 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1365 if (ShiftAmt == 32)
1366 ShiftAmt = 0;
1367 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001368 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1369 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001370
Evan Cheng8b59db32008-11-07 01:41:35 +00001371 emitWordLE(Binary);
1372}
1373
Bob Wilson9a1c1892010-08-11 00:01:18 +00001374void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1375 const TargetInstrDesc &TID = MI.getDesc();
1376
1377 // Part of binary is determined by TableGen.
1378 unsigned Binary = getBinaryCodeForInstr(MI);
1379
1380 // Set the conditional execution predicate
1381 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1382
1383 // Encode Rd
1384 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1385
1386 // Encode saturate bit position.
1387 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001388 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001389 Pos -= 1;
1390 assert((Pos < 16 || (Pos < 32 &&
1391 TID.Opcode != ARM::SSAT16 &&
1392 TID.Opcode != ARM::USAT16)) &&
1393 "saturate bit position out of range");
1394 Binary |= Pos << 16;
1395
1396 // Encode Rm
1397 Binary |= getMachineOpValue(MI, 2);
1398
1399 // Encode shift_imm.
1400 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001401 unsigned ShiftOp = MI.getOperand(3).getImm();
1402 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1403 if (Opc == ARM_AM::asr)
1404 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001405 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001406 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001407 ShiftAmt = 0;
1408 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1409 Binary |= ShiftAmt << ARMII::ShiftShift;
1410 }
1411
1412 emitWordLE(Binary);
1413}
1414
Chris Lattner33fabd72010-02-02 21:48:51 +00001415void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001416 const TargetInstrDesc &TID = MI.getDesc();
1417
Torok Edwindac237e2009-07-08 20:53:28 +00001418 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001419 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001420 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001421
Evan Cheng7602e112008-09-02 06:52:38 +00001422 // Part of binary is determined by TableGn.
1423 unsigned Binary = getBinaryCodeForInstr(MI);
1424
Evan Chengedda31c2008-11-05 18:35:52 +00001425 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001426 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001427
1428 // Set signed_immed_24 field
1429 Binary |= getMachineOpValue(MI, 0);
1430
Evan Cheng83b5cf02008-11-05 23:22:34 +00001431 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001432}
1433
Chris Lattner33fabd72010-02-02 21:48:51 +00001434void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001435 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001436 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001437 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001438 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1439 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001440
1441 // Now emit the jump table entries.
1442 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1443 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1444 if (IsPIC)
1445 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001446 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001447 else
1448 // Absolute DestBB address.
1449 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1450 emitWordLE(0);
1451 }
1452}
1453
Chris Lattner33fabd72010-02-02 21:48:51 +00001454void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001455 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001456
Evan Cheng437c1732008-11-07 22:30:53 +00001457 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001458 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001459 // First emit a ldr pc, [] instruction.
1460 emitDataProcessingInstruction(MI, ARM::PC);
1461
1462 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001463 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001464 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001465 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1466 emitInlineJumpTable(JTIndex);
1467 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001468 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001469 // First emit a ldr pc, [] instruction.
1470 emitLoadStoreInstruction(MI, ARM::PC);
1471
1472 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001473 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001474 return;
1475 }
1476
Evan Chengedda31c2008-11-05 18:35:52 +00001477 // Part of binary is determined by TableGn.
1478 unsigned Binary = getBinaryCodeForInstr(MI);
1479
1480 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001481 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001482
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001483 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001484 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001485 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001486 else
Evan Chengedda31c2008-11-05 18:35:52 +00001487 // otherwise, set the return register
1488 Binary |= getMachineOpValue(MI, 0);
1489
Evan Cheng83b5cf02008-11-05 23:22:34 +00001490 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001491}
Evan Cheng7602e112008-09-02 06:52:38 +00001492
Evan Cheng80a11982008-11-12 06:41:41 +00001493static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001494 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001495 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001496 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001497 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001498 if (!isSPVFP)
1499 Binary |= RegD << ARMII::RegRdShift;
1500 else {
1501 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1502 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1503 }
Evan Cheng80a11982008-11-12 06:41:41 +00001504 return Binary;
1505}
Evan Cheng78be83d2008-11-11 19:40:26 +00001506
Evan Cheng80a11982008-11-12 06:41:41 +00001507static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001508 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001509 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001510 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001511 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001512 if (!isSPVFP)
1513 Binary |= RegN << ARMII::RegRnShift;
1514 else {
1515 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1516 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1517 }
Evan Cheng80a11982008-11-12 06:41:41 +00001518 return Binary;
1519}
Evan Chengd06d48d2008-11-12 02:19:38 +00001520
Evan Cheng80a11982008-11-12 06:41:41 +00001521static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1522 unsigned RegM = MI.getOperand(OpIdx).getReg();
1523 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001524 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001525 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001526 if (!isSPVFP)
1527 Binary |= RegM;
1528 else {
1529 Binary |= ((RegM & 0x1E) >> 1);
1530 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001531 }
Evan Cheng80a11982008-11-12 06:41:41 +00001532 return Binary;
1533}
1534
Chris Lattner33fabd72010-02-02 21:48:51 +00001535void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001536 const TargetInstrDesc &TID = MI.getDesc();
1537
1538 // Part of binary is determined by TableGn.
1539 unsigned Binary = getBinaryCodeForInstr(MI);
1540
1541 // Set the conditional execution predicate
1542 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1543
1544 unsigned OpIdx = 0;
1545 assert((Binary & ARMII::D_BitShift) == 0 &&
1546 (Binary & ARMII::N_BitShift) == 0 &&
1547 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1548
1549 // Encode Dd / Sd.
1550 Binary |= encodeVFPRd(MI, OpIdx++);
1551
1552 // If this is a two-address operand, skip it, e.g. FMACD.
1553 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1554 ++OpIdx;
1555
1556 // Encode Dn / Sn.
1557 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001558 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001559
1560 if (OpIdx == TID.getNumOperands() ||
1561 TID.OpInfo[OpIdx].isPredicate() ||
1562 TID.OpInfo[OpIdx].isOptionalDef()) {
1563 // FCMPEZD etc. has only one operand.
1564 emitWordLE(Binary);
1565 return;
1566 }
1567
1568 // Encode Dm / Sm.
1569 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001570
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001571 emitWordLE(Binary);
1572}
1573
Bob Wilson87949d42010-03-17 21:16:45 +00001574void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001575 const TargetInstrDesc &TID = MI.getDesc();
1576 unsigned Form = TID.TSFlags & ARMII::FormMask;
1577
1578 // Part of binary is determined by TableGn.
1579 unsigned Binary = getBinaryCodeForInstr(MI);
1580
1581 // Set the conditional execution predicate
1582 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1583
1584 switch (Form) {
1585 default: break;
1586 case ARMII::VFPConv1Frm:
1587 case ARMII::VFPConv2Frm:
1588 case ARMII::VFPConv3Frm:
1589 // Encode Dd / Sd.
1590 Binary |= encodeVFPRd(MI, 0);
1591 break;
1592 case ARMII::VFPConv4Frm:
1593 // Encode Dn / Sn.
1594 Binary |= encodeVFPRn(MI, 0);
1595 break;
1596 case ARMII::VFPConv5Frm:
1597 // Encode Dm / Sm.
1598 Binary |= encodeVFPRm(MI, 0);
1599 break;
1600 }
1601
1602 switch (Form) {
1603 default: break;
1604 case ARMII::VFPConv1Frm:
1605 // Encode Dm / Sm.
1606 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001607 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001608 case ARMII::VFPConv2Frm:
1609 case ARMII::VFPConv3Frm:
1610 // Encode Dn / Sn.
1611 Binary |= encodeVFPRn(MI, 1);
1612 break;
1613 case ARMII::VFPConv4Frm:
1614 case ARMII::VFPConv5Frm:
1615 // Encode Dd / Sd.
1616 Binary |= encodeVFPRd(MI, 1);
1617 break;
1618 }
1619
1620 if (Form == ARMII::VFPConv5Frm)
1621 // Encode Dn / Sn.
1622 Binary |= encodeVFPRn(MI, 2);
1623 else if (Form == ARMII::VFPConv3Frm)
1624 // Encode Dm / Sm.
1625 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001626
1627 emitWordLE(Binary);
1628}
1629
Chris Lattner33fabd72010-02-02 21:48:51 +00001630void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001631 // Part of binary is determined by TableGn.
1632 unsigned Binary = getBinaryCodeForInstr(MI);
1633
1634 // Set the conditional execution predicate
1635 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1636
1637 unsigned OpIdx = 0;
1638
1639 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001640 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001641
1642 // Encode address base.
1643 const MachineOperand &Base = MI.getOperand(OpIdx++);
1644 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1645
1646 // If there is a non-zero immediate offset, encode it.
1647 if (Base.isReg()) {
1648 const MachineOperand &Offset = MI.getOperand(OpIdx);
1649 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1650 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1651 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001652 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001653 emitWordLE(Binary);
1654 return;
1655 }
1656 }
1657
1658 // If immediate offset is omitted, default to +0.
1659 Binary |= 1 << ARMII::U_BitShift;
1660
1661 emitWordLE(Binary);
1662}
1663
Bob Wilson87949d42010-03-17 21:16:45 +00001664void
1665ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001666 const TargetInstrDesc &TID = MI.getDesc();
1667 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1668
Evan Chengcd8e66a2008-11-11 21:48:44 +00001669 // Part of binary is determined by TableGn.
1670 unsigned Binary = getBinaryCodeForInstr(MI);
1671
1672 // Set the conditional execution predicate
1673 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1674
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001675 // Skip operand 0 of an instruction with base register update.
1676 unsigned OpIdx = 0;
1677 if (IsUpdating)
1678 ++OpIdx;
1679
Evan Chengcd8e66a2008-11-11 21:48:44 +00001680 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001681 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001682
1683 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001684 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1685 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001686
1687 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001688 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001689 Binary |= 0x1 << ARMII::W_BitShift;
1690
1691 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001692 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001693
Bob Wilsond4bfd542010-08-27 23:18:17 +00001694 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001695 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001696 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001697 const MachineOperand &MO = MI.getOperand(i);
1698 if (!MO.isReg() || MO.isImplicit())
1699 break;
1700 ++NumRegs;
1701 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001702 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1703 // Otherwise, it will be 0, in the case of 32-bit registers.
1704 if(Binary & 0x100)
1705 Binary |= NumRegs * 2;
1706 else
1707 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001708
1709 emitWordLE(Binary);
1710}
1711
Bob Wilson1a913ed2010-06-11 21:34:50 +00001712static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1713 unsigned RegD = MI.getOperand(OpIdx).getReg();
1714 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001715 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001716 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1717 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1718 return Binary;
1719}
1720
Bob Wilson5e7b6072010-06-25 22:40:46 +00001721static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1722 unsigned RegN = MI.getOperand(OpIdx).getReg();
1723 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001724 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001725 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1726 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1727 return Binary;
1728}
1729
Bob Wilson583a2a02010-06-25 21:17:19 +00001730static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1731 unsigned RegM = MI.getOperand(OpIdx).getReg();
1732 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001733 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001734 Binary |= (RegM & 0xf);
1735 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1736 return Binary;
1737}
1738
Bob Wilsond896a972010-06-28 21:12:19 +00001739/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1740/// data-processing instruction to the corresponding Thumb encoding.
1741static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1742 assert((Binary & 0xfe000000) == 0xf2000000 &&
1743 "not an ARM NEON data-processing instruction");
1744 unsigned UBit = (Binary >> 24) & 1;
1745 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1746}
1747
Bob Wilsond5a563d2010-06-29 17:34:07 +00001748void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001749 unsigned Binary = getBinaryCodeForInstr(MI);
1750
Bob Wilsond5a563d2010-06-29 17:34:07 +00001751 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1752 const TargetInstrDesc &TID = MI.getDesc();
1753 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1754 RegTOpIdx = 0;
1755 RegNOpIdx = 1;
1756 LnOpIdx = 2;
1757 } else { // ARMII::NSetLnFrm
1758 RegTOpIdx = 2;
1759 RegNOpIdx = 0;
1760 LnOpIdx = 3;
1761 }
1762
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001763 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001764 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001765
Bob Wilsond5a563d2010-06-29 17:34:07 +00001766 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001767 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001768 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001769 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001770
1771 unsigned LaneShift;
1772 if ((Binary & (1 << 22)) != 0)
1773 LaneShift = 0; // 8-bit elements
1774 else if ((Binary & (1 << 5)) != 0)
1775 LaneShift = 1; // 16-bit elements
1776 else
1777 LaneShift = 2; // 32-bit elements
1778
Bob Wilsond5a563d2010-06-29 17:34:07 +00001779 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001780 unsigned Opc1 = Lane >> 2;
1781 unsigned Opc2 = Lane & 3;
1782 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1783 Binary |= (Opc1 << 21);
1784 Binary |= (Opc2 << 5);
1785
1786 emitWordLE(Binary);
1787}
1788
Bob Wilson21773e72010-06-29 20:13:29 +00001789void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1790 unsigned Binary = getBinaryCodeForInstr(MI);
1791
1792 // Set the conditional execution predicate
1793 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1794
1795 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001796 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001797 Binary |= (RegT << ARMII::RegRdShift);
1798 Binary |= encodeNEONRn(MI, 0);
1799 emitWordLE(Binary);
1800}
1801
Bob Wilson583a2a02010-06-25 21:17:19 +00001802void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001803 unsigned Binary = getBinaryCodeForInstr(MI);
1804 // Destination register is encoded in Dd.
1805 Binary |= encodeNEONRd(MI, 0);
1806 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1807 unsigned Imm = MI.getOperand(1).getImm();
1808 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001809 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001810 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001811 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001812 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001813 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001814 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001815 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001816 emitWordLE(Binary);
1817}
1818
Bob Wilson583a2a02010-06-25 21:17:19 +00001819void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001820 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001821 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001822 // Destination register is encoded in Dd; source register in Dm.
1823 unsigned OpIdx = 0;
1824 Binary |= encodeNEONRd(MI, OpIdx++);
1825 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1826 ++OpIdx;
1827 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001828 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001829 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001830 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1831 emitWordLE(Binary);
1832}
1833
Bob Wilson5e7b6072010-06-25 22:40:46 +00001834void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1835 const TargetInstrDesc &TID = MI.getDesc();
1836 unsigned Binary = getBinaryCodeForInstr(MI);
1837 // Destination register is encoded in Dd; source registers in Dn and Dm.
1838 unsigned OpIdx = 0;
1839 Binary |= encodeNEONRd(MI, OpIdx++);
1840 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1841 ++OpIdx;
1842 Binary |= encodeNEONRn(MI, OpIdx++);
1843 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1844 ++OpIdx;
1845 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001846 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001847 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001848 // FIXME: This does not handle VMOVDneon or VMOVQ.
1849 emitWordLE(Binary);
1850}
1851
Evan Cheng7602e112008-09-02 06:52:38 +00001852#include "ARMGenCodeEmitter.inc"