blob: 3334e53f0fbc3e834f1934bd528bda34b6097138 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000026#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027using namespace llvm;
28
Rafael Espindola9a580232009-02-27 13:37:18 +000029namespace llvm {
30TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
31 bool isLocal = GV->hasLocalLinkage();
32 bool isDeclaration = GV->isDeclaration();
33 // FIXME: what should we do for protected and internal visibility?
34 // For variables, is internal different from hidden?
35 bool isHidden = GV->hasHiddenVisibility();
36
37 if (reloc == Reloc::PIC_) {
38 if (isLocal || isHidden)
39 return TLSModel::LocalDynamic;
40 else
41 return TLSModel::GeneralDynamic;
42 } else {
43 if (!isDeclaration || isHidden)
44 return TLSModel::LocalExec;
45 else
46 return TLSModel::InitialExec;
47 }
48}
49}
50
Evan Cheng56966222007-01-12 02:11:51 +000051/// InitLibcallNames - Set default libcall names.
52///
Evan Cheng79cca502007-01-12 22:51:10 +000053static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000054 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000055 Names[RTLIB::SHL_I32] = "__ashlsi3";
56 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000057 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000058 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SRL_I32] = "__lshrsi3";
60 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000062 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRA_I32] = "__ashrsi3";
64 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000066 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::MUL_I32] = "__mulsi3";
68 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000069 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000070 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000071 Names[RTLIB::SDIV_I32] = "__divsi3";
72 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000073 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000074 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000075 Names[RTLIB::UDIV_I32] = "__udivsi3";
76 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000077 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000078 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000079 Names[RTLIB::SREM_I32] = "__modsi3";
80 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000081 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000082 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000083 Names[RTLIB::UREM_I32] = "__umodsi3";
84 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000085 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000086 Names[RTLIB::NEG_I32] = "__negsi2";
87 Names[RTLIB::NEG_I64] = "__negdi2";
88 Names[RTLIB::ADD_F32] = "__addsf3";
89 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000090 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000091 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::SUB_F32] = "__subsf3";
93 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000094 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000095 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000096 Names[RTLIB::MUL_F32] = "__mulsf3";
97 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000098 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000099 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000100 Names[RTLIB::DIV_F32] = "__divsf3";
101 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000102 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000103 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000104 Names[RTLIB::REM_F32] = "fmodf";
105 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000106 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000107 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000108 Names[RTLIB::POWI_F32] = "__powisf2";
109 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000110 Names[RTLIB::POWI_F80] = "__powixf2";
111 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000112 Names[RTLIB::SQRT_F32] = "sqrtf";
113 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000114 Names[RTLIB::SQRT_F80] = "sqrtl";
115 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000116 Names[RTLIB::LOG_F32] = "logf";
117 Names[RTLIB::LOG_F64] = "log";
118 Names[RTLIB::LOG_F80] = "logl";
119 Names[RTLIB::LOG_PPCF128] = "logl";
120 Names[RTLIB::LOG2_F32] = "log2f";
121 Names[RTLIB::LOG2_F64] = "log2";
122 Names[RTLIB::LOG2_F80] = "log2l";
123 Names[RTLIB::LOG2_PPCF128] = "log2l";
124 Names[RTLIB::LOG10_F32] = "log10f";
125 Names[RTLIB::LOG10_F64] = "log10";
126 Names[RTLIB::LOG10_F80] = "log10l";
127 Names[RTLIB::LOG10_PPCF128] = "log10l";
128 Names[RTLIB::EXP_F32] = "expf";
129 Names[RTLIB::EXP_F64] = "exp";
130 Names[RTLIB::EXP_F80] = "expl";
131 Names[RTLIB::EXP_PPCF128] = "expl";
132 Names[RTLIB::EXP2_F32] = "exp2f";
133 Names[RTLIB::EXP2_F64] = "exp2";
134 Names[RTLIB::EXP2_F80] = "exp2l";
135 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000136 Names[RTLIB::SIN_F32] = "sinf";
137 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000138 Names[RTLIB::SIN_F80] = "sinl";
139 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000140 Names[RTLIB::COS_F32] = "cosf";
141 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000142 Names[RTLIB::COS_F80] = "cosl";
143 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000144 Names[RTLIB::POW_F32] = "powf";
145 Names[RTLIB::POW_F64] = "pow";
146 Names[RTLIB::POW_F80] = "powl";
147 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000148 Names[RTLIB::CEIL_F32] = "ceilf";
149 Names[RTLIB::CEIL_F64] = "ceil";
150 Names[RTLIB::CEIL_F80] = "ceill";
151 Names[RTLIB::CEIL_PPCF128] = "ceill";
152 Names[RTLIB::TRUNC_F32] = "truncf";
153 Names[RTLIB::TRUNC_F64] = "trunc";
154 Names[RTLIB::TRUNC_F80] = "truncl";
155 Names[RTLIB::TRUNC_PPCF128] = "truncl";
156 Names[RTLIB::RINT_F32] = "rintf";
157 Names[RTLIB::RINT_F64] = "rint";
158 Names[RTLIB::RINT_F80] = "rintl";
159 Names[RTLIB::RINT_PPCF128] = "rintl";
160 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
161 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
162 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
163 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
164 Names[RTLIB::FLOOR_F32] = "floorf";
165 Names[RTLIB::FLOOR_F64] = "floor";
166 Names[RTLIB::FLOOR_F80] = "floorl";
167 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000168 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
169 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000170 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
171 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
172 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
173 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Evan Cheng56966222007-01-12 02:11:51 +0000174 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
175 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000176 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000177 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
178 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000179 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000180 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000181 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000182 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000183 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000184 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000185 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Evan Cheng56966222007-01-12 02:11:51 +0000186 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
187 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000188 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000189 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
190 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000191 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
193 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000194 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000195 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000196 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000197 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000198 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
199 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000200 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
201 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000202 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
203 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000204 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
205 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000206 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
207 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
208 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
209 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000210 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
211 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000212 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
213 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000214 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
215 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000216 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
217 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
218 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
219 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
220 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
221 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000222 Names[RTLIB::OEQ_F32] = "__eqsf2";
223 Names[RTLIB::OEQ_F64] = "__eqdf2";
224 Names[RTLIB::UNE_F32] = "__nesf2";
225 Names[RTLIB::UNE_F64] = "__nedf2";
226 Names[RTLIB::OGE_F32] = "__gesf2";
227 Names[RTLIB::OGE_F64] = "__gedf2";
228 Names[RTLIB::OLT_F32] = "__ltsf2";
229 Names[RTLIB::OLT_F64] = "__ltdf2";
230 Names[RTLIB::OLE_F32] = "__lesf2";
231 Names[RTLIB::OLE_F64] = "__ledf2";
232 Names[RTLIB::OGT_F32] = "__gtsf2";
233 Names[RTLIB::OGT_F64] = "__gtdf2";
234 Names[RTLIB::UO_F32] = "__unordsf2";
235 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000236 Names[RTLIB::O_F32] = "__unordsf2";
237 Names[RTLIB::O_F64] = "__unorddf2";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000238 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000239}
240
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000241/// getFPEXT - Return the FPEXT_*_* value for the given types, or
242/// UNKNOWN_LIBCALL if there is none.
243RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
244 if (OpVT == MVT::f32) {
245 if (RetVT == MVT::f64)
246 return FPEXT_F32_F64;
247 }
248 return UNKNOWN_LIBCALL;
249}
250
251/// getFPROUND - Return the FPROUND_*_* value for the given types, or
252/// UNKNOWN_LIBCALL if there is none.
253RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000254 if (RetVT == MVT::f32) {
255 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000256 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000257 if (OpVT == MVT::f80)
258 return FPROUND_F80_F32;
259 if (OpVT == MVT::ppcf128)
260 return FPROUND_PPCF128_F32;
261 } else if (RetVT == MVT::f64) {
262 if (OpVT == MVT::f80)
263 return FPROUND_F80_F64;
264 if (OpVT == MVT::ppcf128)
265 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000266 }
267 return UNKNOWN_LIBCALL;
268}
269
270/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
271/// UNKNOWN_LIBCALL if there is none.
272RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
273 if (OpVT == MVT::f32) {
274 if (RetVT == MVT::i32)
275 return FPTOSINT_F32_I32;
276 if (RetVT == MVT::i64)
277 return FPTOSINT_F32_I64;
278 if (RetVT == MVT::i128)
279 return FPTOSINT_F32_I128;
280 } else if (OpVT == MVT::f64) {
281 if (RetVT == MVT::i32)
282 return FPTOSINT_F64_I32;
283 if (RetVT == MVT::i64)
284 return FPTOSINT_F64_I64;
285 if (RetVT == MVT::i128)
286 return FPTOSINT_F64_I128;
287 } else if (OpVT == MVT::f80) {
288 if (RetVT == MVT::i32)
289 return FPTOSINT_F80_I32;
290 if (RetVT == MVT::i64)
291 return FPTOSINT_F80_I64;
292 if (RetVT == MVT::i128)
293 return FPTOSINT_F80_I128;
294 } else if (OpVT == MVT::ppcf128) {
295 if (RetVT == MVT::i32)
296 return FPTOSINT_PPCF128_I32;
297 if (RetVT == MVT::i64)
298 return FPTOSINT_PPCF128_I64;
299 if (RetVT == MVT::i128)
300 return FPTOSINT_PPCF128_I128;
301 }
302 return UNKNOWN_LIBCALL;
303}
304
305/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
306/// UNKNOWN_LIBCALL if there is none.
307RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
308 if (OpVT == MVT::f32) {
309 if (RetVT == MVT::i32)
310 return FPTOUINT_F32_I32;
311 if (RetVT == MVT::i64)
312 return FPTOUINT_F32_I64;
313 if (RetVT == MVT::i128)
314 return FPTOUINT_F32_I128;
315 } else if (OpVT == MVT::f64) {
316 if (RetVT == MVT::i32)
317 return FPTOUINT_F64_I32;
318 if (RetVT == MVT::i64)
319 return FPTOUINT_F64_I64;
320 if (RetVT == MVT::i128)
321 return FPTOUINT_F64_I128;
322 } else if (OpVT == MVT::f80) {
323 if (RetVT == MVT::i32)
324 return FPTOUINT_F80_I32;
325 if (RetVT == MVT::i64)
326 return FPTOUINT_F80_I64;
327 if (RetVT == MVT::i128)
328 return FPTOUINT_F80_I128;
329 } else if (OpVT == MVT::ppcf128) {
330 if (RetVT == MVT::i32)
331 return FPTOUINT_PPCF128_I32;
332 if (RetVT == MVT::i64)
333 return FPTOUINT_PPCF128_I64;
334 if (RetVT == MVT::i128)
335 return FPTOUINT_PPCF128_I128;
336 }
337 return UNKNOWN_LIBCALL;
338}
339
340/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
341/// UNKNOWN_LIBCALL if there is none.
342RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
343 if (OpVT == MVT::i32) {
344 if (RetVT == MVT::f32)
345 return SINTTOFP_I32_F32;
346 else if (RetVT == MVT::f64)
347 return SINTTOFP_I32_F64;
348 else if (RetVT == MVT::f80)
349 return SINTTOFP_I32_F80;
350 else if (RetVT == MVT::ppcf128)
351 return SINTTOFP_I32_PPCF128;
352 } else if (OpVT == MVT::i64) {
353 if (RetVT == MVT::f32)
354 return SINTTOFP_I64_F32;
355 else if (RetVT == MVT::f64)
356 return SINTTOFP_I64_F64;
357 else if (RetVT == MVT::f80)
358 return SINTTOFP_I64_F80;
359 else if (RetVT == MVT::ppcf128)
360 return SINTTOFP_I64_PPCF128;
361 } else if (OpVT == MVT::i128) {
362 if (RetVT == MVT::f32)
363 return SINTTOFP_I128_F32;
364 else if (RetVT == MVT::f64)
365 return SINTTOFP_I128_F64;
366 else if (RetVT == MVT::f80)
367 return SINTTOFP_I128_F80;
368 else if (RetVT == MVT::ppcf128)
369 return SINTTOFP_I128_PPCF128;
370 }
371 return UNKNOWN_LIBCALL;
372}
373
374/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
375/// UNKNOWN_LIBCALL if there is none.
376RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
377 if (OpVT == MVT::i32) {
378 if (RetVT == MVT::f32)
379 return UINTTOFP_I32_F32;
380 else if (RetVT == MVT::f64)
381 return UINTTOFP_I32_F64;
382 else if (RetVT == MVT::f80)
383 return UINTTOFP_I32_F80;
384 else if (RetVT == MVT::ppcf128)
385 return UINTTOFP_I32_PPCF128;
386 } else if (OpVT == MVT::i64) {
387 if (RetVT == MVT::f32)
388 return UINTTOFP_I64_F32;
389 else if (RetVT == MVT::f64)
390 return UINTTOFP_I64_F64;
391 else if (RetVT == MVT::f80)
392 return UINTTOFP_I64_F80;
393 else if (RetVT == MVT::ppcf128)
394 return UINTTOFP_I64_PPCF128;
395 } else if (OpVT == MVT::i128) {
396 if (RetVT == MVT::f32)
397 return UINTTOFP_I128_F32;
398 else if (RetVT == MVT::f64)
399 return UINTTOFP_I128_F64;
400 else if (RetVT == MVT::f80)
401 return UINTTOFP_I128_F80;
402 else if (RetVT == MVT::ppcf128)
403 return UINTTOFP_I128_PPCF128;
404 }
405 return UNKNOWN_LIBCALL;
406}
407
Evan Chengd385fd62007-01-31 09:29:11 +0000408/// InitCmpLibcallCCs - Set default comparison libcall CC.
409///
410static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
411 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
412 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
413 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
414 CCs[RTLIB::UNE_F32] = ISD::SETNE;
415 CCs[RTLIB::UNE_F64] = ISD::SETNE;
416 CCs[RTLIB::OGE_F32] = ISD::SETGE;
417 CCs[RTLIB::OGE_F64] = ISD::SETGE;
418 CCs[RTLIB::OLT_F32] = ISD::SETLT;
419 CCs[RTLIB::OLT_F64] = ISD::SETLT;
420 CCs[RTLIB::OLE_F32] = ISD::SETLE;
421 CCs[RTLIB::OLE_F64] = ISD::SETLE;
422 CCs[RTLIB::OGT_F32] = ISD::SETGT;
423 CCs[RTLIB::OGT_F64] = ISD::SETGT;
424 CCs[RTLIB::UO_F32] = ISD::SETNE;
425 CCs[RTLIB::UO_F64] = ISD::SETNE;
426 CCs[RTLIB::O_F32] = ISD::SETEQ;
427 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000428}
429
Chris Lattner310968c2005-01-07 07:44:53 +0000430TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000431 : TM(tm), TD(TM.getTargetData()) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000432 // All operations default to being supported.
433 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000434 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000435 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000436 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
437 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000438 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000439
Chris Lattner1a3048b2007-12-22 20:47:56 +0000440 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000441 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000442 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000443 for (unsigned IM = (unsigned)ISD::PRE_INC;
444 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000445 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
446 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000447 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000448
449 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000450 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Bob Wilson5ee24e52009-05-01 17:55:32 +0000451 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000452 }
Evan Chengd2cde682008-03-10 19:38:10 +0000453
454 // Most targets ignore the @llvm.prefetch intrinsic.
455 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000456
457 // ConstantFP nodes default to expand. Targets can either change this to
458 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
459 // to optimize expansions for certain constants.
460 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
461 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
462 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000463
Dale Johannesen0bb41602008-09-22 21:57:32 +0000464 // These library functions default to expand.
465 setOperationAction(ISD::FLOG , MVT::f64, Expand);
466 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
467 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
468 setOperationAction(ISD::FEXP , MVT::f64, Expand);
469 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
470 setOperationAction(ISD::FLOG , MVT::f32, Expand);
471 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
472 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
473 setOperationAction(ISD::FEXP , MVT::f32, Expand);
474 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
475
Chris Lattner41bab0b2008-01-15 21:58:08 +0000476 // Default ISD::TRAP to expand (which turns it into abort).
477 setOperationAction(ISD::TRAP, MVT::Other, Expand);
478
Owen Andersona69571c2006-05-03 01:29:57 +0000479 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000480 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000481 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000482 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000483 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000484 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000485 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000486 allowUnalignedMemoryAccesses = false;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000487 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000488 UseUnderscoreSetJmp = false;
489 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000490 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000491 IntDivIsCheap = false;
492 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000493 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000494 ExceptionPointerRegister = 0;
495 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000496 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000497 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000498 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000499 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000500 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000501 IfCvtDupBlockSizeLimit = 0;
502 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000503
504 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000505 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000506
507 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000508 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
509 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000510 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000511}
512
Chris Lattnercba82f92005-01-16 07:28:11 +0000513TargetLowering::~TargetLowering() {}
514
Chris Lattner310968c2005-01-07 07:44:53 +0000515/// computeRegisterProperties - Once all of the register classes are added,
516/// this allows us to compute derived properties we expose.
517void TargetLowering::computeRegisterProperties() {
Nate Begeman6a648612005-11-29 05:45:29 +0000518 assert(MVT::LAST_VALUETYPE <= 32 &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000519 "Too many value types for ValueTypeActions to hold!");
520
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000521 // Everything defaults to needing one register.
522 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000523 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000524 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000525 }
526 // ...except isVoid, which doesn't need any registers.
527 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000528
Chris Lattner310968c2005-01-07 07:44:53 +0000529 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000530 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000531 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
532 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
533
534 // Every integer value type larger than this largest register takes twice as
535 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000536 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
537 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
538 if (!EVT.isInteger())
539 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000540 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000541 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
542 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
543 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000544 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000545
546 // Inspect all of the ValueType's smaller than the largest integer
547 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000548 unsigned LegalIntReg = LargestIntReg;
549 for (unsigned IntReg = LargestIntReg - 1;
550 IntReg >= (unsigned)MVT::i1; --IntReg) {
551 MVT IVT = (MVT::SimpleValueType)IntReg;
552 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000553 LegalIntReg = IntReg;
554 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000555 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
556 (MVT::SimpleValueType)LegalIntReg;
557 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000558 }
559 }
560
Dale Johannesen161e8972007-10-05 20:04:43 +0000561 // ppcf128 type is really two f64's.
562 if (!isTypeLegal(MVT::ppcf128)) {
563 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
564 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
565 TransformToType[MVT::ppcf128] = MVT::f64;
566 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
567 }
568
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000569 // Decide how to handle f64. If the target does not have native f64 support,
570 // expand it to i64 and we will be generating soft float library calls.
571 if (!isTypeLegal(MVT::f64)) {
572 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
573 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
574 TransformToType[MVT::f64] = MVT::i64;
575 ValueTypeActions.setTypeAction(MVT::f64, Expand);
576 }
577
578 // Decide how to handle f32. If the target does not have native support for
579 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
580 if (!isTypeLegal(MVT::f32)) {
581 if (isTypeLegal(MVT::f64)) {
582 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
583 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
584 TransformToType[MVT::f32] = MVT::f64;
585 ValueTypeActions.setTypeAction(MVT::f32, Promote);
586 } else {
587 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
588 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
589 TransformToType[MVT::f32] = MVT::i32;
590 ValueTypeActions.setTypeAction(MVT::f32, Expand);
591 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000592 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000593
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000594 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000595 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
596 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
597 MVT VT = (MVT::SimpleValueType)i;
598 if (!isTypeLegal(VT)) {
599 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000600 unsigned NumIntermediates;
601 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000602 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000603 IntermediateVT, NumIntermediates,
604 RegisterVT);
605 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000606
607 // Determine if there is a legal wider type.
608 bool IsLegalWiderType = false;
609 MVT EltVT = VT.getVectorElementType();
610 unsigned NElts = VT.getVectorNumElements();
611 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
612 MVT SVT = (MVT::SimpleValueType)nVT;
613 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
614 SVT.getVectorNumElements() > NElts) {
615 TransformToType[i] = SVT;
616 ValueTypeActions.setTypeAction(VT, Promote);
617 IsLegalWiderType = true;
618 break;
619 }
620 }
621 if (!IsLegalWiderType) {
622 MVT NVT = VT.getPow2VectorType();
623 if (NVT == VT) {
624 // Type is already a power of 2. The default action is to split.
625 TransformToType[i] = MVT::Other;
626 ValueTypeActions.setTypeAction(VT, Expand);
627 } else {
628 TransformToType[i] = NVT;
629 ValueTypeActions.setTypeAction(VT, Promote);
630 }
631 }
Dan Gohman7f321562007-06-25 16:23:39 +0000632 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000633 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000634}
Chris Lattnercba82f92005-01-16 07:28:11 +0000635
Evan Cheng72261582005-12-20 06:22:03 +0000636const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
637 return NULL;
638}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000639
Scott Michel5b8f82e2008-03-10 15:42:14 +0000640
Duncan Sands5480c042009-01-01 15:52:00 +0000641MVT TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000642 return getValueType(TD->getIntPtrType());
643}
644
645
Dan Gohman7f321562007-06-25 16:23:39 +0000646/// getVectorTypeBreakdown - Vector types are broken down into some number of
647/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000648/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000649/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000650///
Dan Gohman7f321562007-06-25 16:23:39 +0000651/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000652/// register. It also returns the VT and quantity of the intermediate values
653/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000654///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000655unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
656 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000657 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000658 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000659 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000660 unsigned NumElts = VT.getVectorNumElements();
661 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000662
663 unsigned NumVectorRegs = 1;
664
Nate Begemand73ab882007-11-27 19:28:48 +0000665 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
666 // could break down into LHS/RHS like LegalizeDAG does.
667 if (!isPowerOf2_32(NumElts)) {
668 NumVectorRegs = NumElts;
669 NumElts = 1;
670 }
671
Chris Lattnerdc879292006-03-31 00:28:56 +0000672 // Divide the input until we get to a supported size. This will always
673 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000674 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000675 NumElts >>= 1;
676 NumVectorRegs <<= 1;
677 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000678
679 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000680
Duncan Sands83ec4b62008-06-06 12:08:01 +0000681 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000682 if (!isTypeLegal(NewVT))
683 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000684 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000685
Chris Lattner2f992d12009-04-18 20:48:07 +0000686 MVT DestVT = getRegisterType(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000687 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000688 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000689 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000690 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000691 } else {
692 // Otherwise, promotion or legal types use the same number of registers as
693 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000694 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000695 }
696
Evan Chenge9b3da12006-05-17 18:10:06 +0000697 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000698}
699
Mon P Wang0c397192008-10-30 08:01:45 +0000700/// getWidenVectorType: given a vector type, returns the type to widen to
701/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
702/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000703/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000704/// scalarizing vs using the wider vector type.
Dan Gohman65b7f272009-01-15 17:39:39 +0000705MVT TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000706 assert(VT.isVector());
707 if (isTypeLegal(VT))
708 return VT;
709
710 // Default is not to widen until moved to LegalizeTypes
711 return MVT::Other;
712}
713
Evan Cheng3ae05432008-01-24 00:22:01 +0000714/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000715/// function arguments in the caller parameter area. This is the actual
716/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000717unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000718 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000719}
720
Dan Gohman475871a2008-07-27 21:46:04 +0000721SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
722 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000723 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000724 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000725 return Table;
726}
727
Dan Gohman6520e202008-10-18 02:06:02 +0000728bool
729TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
730 // Assume that everything is safe in static mode.
731 if (getTargetMachine().getRelocationModel() == Reloc::Static)
732 return true;
733
734 // In dynamic-no-pic mode, assume that known defined values are safe.
735 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
736 GA &&
737 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000738 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000739 return true;
740
741 // Otherwise assume nothing is safe.
742 return false;
743}
744
Chris Lattnereb8146b2006-02-04 02:13:02 +0000745//===----------------------------------------------------------------------===//
746// Optimization Methods
747//===----------------------------------------------------------------------===//
748
Nate Begeman368e18d2006-02-16 21:11:51 +0000749/// ShrinkDemandedConstant - Check to see if the specified operand of the
750/// specified instruction is a constant integer. If so, check to see if there
751/// are any bits set in the constant that are not demanded. If so, shrink the
752/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000753bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000754 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000755 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000756
Chris Lattnerec665152006-02-26 23:36:02 +0000757 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000758 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000759 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000760 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000761 case ISD::AND:
762 case ISD::OR: {
763 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
764 if (!C) return false;
765
766 if (Op.getOpcode() == ISD::XOR &&
767 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
768 return false;
769
770 // if we can expand it to have all bits set, do it
771 if (C->getAPIntValue().intersects(~Demanded)) {
772 MVT VT = Op.getValueType();
773 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
774 DAG.getConstant(Demanded &
775 C->getAPIntValue(),
776 VT));
777 return CombineTo(Op, New);
778 }
779
Nate Begemande996292006-02-03 22:24:05 +0000780 break;
781 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000782 }
783
Nate Begemande996292006-02-03 22:24:05 +0000784 return false;
785}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000786
Dan Gohman97121ba2009-04-08 00:15:30 +0000787/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
788/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
789/// cast, but it could be generalized for targets with other types of
790/// implicit widening casts.
791bool
792TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
793 unsigned BitWidth,
794 const APInt &Demanded,
795 DebugLoc dl) {
796 assert(Op.getNumOperands() == 2 &&
797 "ShrinkDemandedOp only supports binary operators!");
798 assert(Op.getNode()->getNumValues() == 1 &&
799 "ShrinkDemandedOp only supports nodes with one result!");
800
801 // Don't do this if the node has another user, which may require the
802 // full value.
803 if (!Op.getNode()->hasOneUse())
804 return false;
805
806 // Search for the smallest integer type with free casts to and from
807 // Op's type. For expedience, just check power-of-2 integer types.
808 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
809 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
810 if (!isPowerOf2_32(SmallVTBits))
811 SmallVTBits = NextPowerOf2(SmallVTBits);
812 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
813 MVT SmallVT = MVT::getIntegerVT(SmallVTBits);
814 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
815 TLI.isZExtFree(SmallVT, Op.getValueType())) {
816 // We found a type with free casts.
817 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
818 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
819 Op.getNode()->getOperand(0)),
820 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
821 Op.getNode()->getOperand(1)));
822 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
823 return CombineTo(Op, Z);
824 }
825 }
826 return false;
827}
828
Nate Begeman368e18d2006-02-16 21:11:51 +0000829/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
830/// DemandedMask bits of the result of Op are ever used downstream. If we can
831/// use this information to simplify Op, create a new simplified DAG node and
832/// return true, returning the original and new nodes in Old and New. Otherwise,
833/// analyze the expression and return a mask of KnownOne and KnownZero bits for
834/// the expression (used to simplify the caller). The KnownZero/One bits may
835/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000836bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000837 const APInt &DemandedMask,
838 APInt &KnownZero,
839 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000840 TargetLoweringOpt &TLO,
841 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000842 unsigned BitWidth = DemandedMask.getBitWidth();
843 assert(Op.getValueSizeInBits() == BitWidth &&
844 "Mask size mismatches value type size!");
845 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000846 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000847
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000848 // Don't know anything.
849 KnownZero = KnownOne = APInt(BitWidth, 0);
850
Nate Begeman368e18d2006-02-16 21:11:51 +0000851 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000852 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000853 if (Depth != 0) {
854 // If not at the root, Just compute the KnownZero/KnownOne bits to
855 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000856 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000857 return false;
858 }
859 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000860 // just set the NewMask to all bits.
861 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000862 } else if (DemandedMask == 0) {
863 // Not demanding any bits from Op.
864 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000865 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000866 return false;
867 } else if (Depth == 6) { // Limit search depth.
868 return false;
869 }
870
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000871 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000872 switch (Op.getOpcode()) {
873 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000874 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000875 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
876 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000877 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000878 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000879 // If the RHS is a constant, check to see if the LHS would be zero without
880 // using the bits from the RHS. Below, we use knowledge about the RHS to
881 // simplify the LHS, here we're using information from the LHS to simplify
882 // the RHS.
883 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000884 APInt LHSZero, LHSOne;
885 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000886 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000887 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000888 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000889 return TLO.CombineTo(Op, Op.getOperand(0));
890 // If any of the set bits in the RHS are known zero on the LHS, shrink
891 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000892 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000893 return true;
894 }
895
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000896 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000897 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000898 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000899 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000900 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000901 KnownZero2, KnownOne2, TLO, Depth+1))
902 return true;
903 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
904
905 // If all of the demanded bits are known one on one side, return the other.
906 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000907 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000908 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000909 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000910 return TLO.CombineTo(Op, Op.getOperand(1));
911 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000912 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000913 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
914 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000915 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000916 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000917 // If the operation can be done in a smaller type, do so.
918 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
919 return true;
920
Nate Begeman368e18d2006-02-16 21:11:51 +0000921 // Output known-1 bits are only known if set in both the LHS & RHS.
922 KnownOne &= KnownOne2;
923 // Output known-0 are known to be clear if zero in either the LHS | RHS.
924 KnownZero |= KnownZero2;
925 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000926 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000927 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000928 KnownOne, TLO, Depth+1))
929 return true;
930 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000931 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000932 KnownZero2, KnownOne2, TLO, Depth+1))
933 return true;
934 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
935
936 // If all of the demanded bits are known zero on one side, return the other.
937 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000938 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000939 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000940 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000941 return TLO.CombineTo(Op, Op.getOperand(1));
942 // If all of the potentially set bits on one side are known to be set on
943 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000944 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000945 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000946 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000947 return TLO.CombineTo(Op, Op.getOperand(1));
948 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000949 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000950 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000951 // If the operation can be done in a smaller type, do so.
952 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
953 return true;
954
Nate Begeman368e18d2006-02-16 21:11:51 +0000955 // Output known-0 bits are only known if clear in both the LHS & RHS.
956 KnownZero &= KnownZero2;
957 // Output known-1 are known to be set if set in either the LHS | RHS.
958 KnownOne |= KnownOne2;
959 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000960 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000961 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000962 KnownOne, TLO, Depth+1))
963 return true;
964 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000965 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000966 KnownOne2, TLO, Depth+1))
967 return true;
968 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
969
970 // If all of the demanded bits are known zero on one side, return the other.
971 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000972 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000973 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000974 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000975 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000976 // If the operation can be done in a smaller type, do so.
977 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
978 return true;
979
Chris Lattner3687c1a2006-11-27 21:50:02 +0000980 // If all of the unknown bits are known to be zero on one side or the other
981 // (but not both) turn this into an *inclusive* or.
982 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000983 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000984 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000985 Op.getOperand(0),
986 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000987
988 // Output known-0 bits are known if clear or set in both the LHS & RHS.
989 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
990 // Output known-1 are known to be set if set in only one of the LHS, RHS.
991 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
992
Nate Begeman368e18d2006-02-16 21:11:51 +0000993 // If all of the demanded bits on one side are known, and all of the set
994 // bits on that side are also known to be set on the other side, turn this
995 // into an AND, as we know the bits will be cleared.
996 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000997 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +0000998 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000999 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001000 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001001 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1002 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001003 }
1004 }
1005
1006 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001007 // for XOR, we prefer to force bits to 1 if they will make a -1.
1008 // if we can't force bits, try to shrink constant
1009 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1010 APInt Expanded = C->getAPIntValue() | (~NewMask);
1011 // if we can expand it to have all bits set, do it
1012 if (Expanded.isAllOnesValue()) {
1013 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001014 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001015 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001016 TLO.DAG.getConstant(Expanded, VT));
1017 return TLO.CombineTo(Op, New);
1018 }
1019 // if it already has all the bits set, nothing to change
1020 // but don't shrink either!
1021 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1022 return true;
1023 }
1024 }
1025
Nate Begeman368e18d2006-02-16 21:11:51 +00001026 KnownZero = KnownZeroOut;
1027 KnownOne = KnownOneOut;
1028 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001029 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001030 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001031 KnownOne, TLO, Depth+1))
1032 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001033 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001034 KnownOne2, TLO, Depth+1))
1035 return true;
1036 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1037 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1038
1039 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001040 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001041 return true;
1042
1043 // Only known if known in both the LHS and RHS.
1044 KnownOne &= KnownOne2;
1045 KnownZero &= KnownZero2;
1046 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001047 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001048 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001049 KnownOne, TLO, Depth+1))
1050 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001051 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001052 KnownOne2, TLO, Depth+1))
1053 return true;
1054 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1055 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1056
1057 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001058 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001059 return true;
1060
1061 // Only known if known in both the LHS and RHS.
1062 KnownOne &= KnownOne2;
1063 KnownZero &= KnownZero2;
1064 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001065 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001066 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001067 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001068 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001069
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001070 // If the shift count is an invalid immediate, don't do anything.
1071 if (ShAmt >= BitWidth)
1072 break;
1073
Chris Lattner895c4ab2007-04-17 21:14:16 +00001074 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1075 // single shift. We can do this if the bottom bits (which are shifted
1076 // out) are never demanded.
1077 if (InOp.getOpcode() == ISD::SRL &&
1078 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001079 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001080 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001081 unsigned Opc = ISD::SHL;
1082 int Diff = ShAmt-C1;
1083 if (Diff < 0) {
1084 Diff = -Diff;
1085 Opc = ISD::SRL;
1086 }
1087
Dan Gohman475871a2008-07-27 21:46:04 +00001088 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001089 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +00001090 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001091 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001092 InOp.getOperand(0), NewSA));
1093 }
1094 }
1095
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001096 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001097 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001098 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001099 KnownZero <<= SA->getZExtValue();
1100 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001101 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001102 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001103 }
1104 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001105 case ISD::SRL:
1106 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001107 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001108 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001109 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001110 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001111
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001112 // If the shift count is an invalid immediate, don't do anything.
1113 if (ShAmt >= BitWidth)
1114 break;
1115
Chris Lattner895c4ab2007-04-17 21:14:16 +00001116 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1117 // single shift. We can do this if the top bits (which are shifted out)
1118 // are never demanded.
1119 if (InOp.getOpcode() == ISD::SHL &&
1120 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001121 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001122 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001123 unsigned Opc = ISD::SRL;
1124 int Diff = ShAmt-C1;
1125 if (Diff < 0) {
1126 Diff = -Diff;
1127 Opc = ISD::SHL;
1128 }
1129
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001131 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001132 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001133 InOp.getOperand(0), NewSA));
1134 }
1135 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001136
1137 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001138 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001139 KnownZero, KnownOne, TLO, Depth+1))
1140 return true;
1141 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001142 KnownZero = KnownZero.lshr(ShAmt);
1143 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001144
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001145 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001146 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001147 }
1148 break;
1149 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001150 // If this is an arithmetic shift right and only the low-bit is set, we can
1151 // always convert this into a logical shr, even if the shift amount is
1152 // variable. The low bit of the shift cannot be an input sign bit unless
1153 // the shift amount is >= the size of the datatype, which is undefined.
1154 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001155 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001156 Op.getOperand(0), Op.getOperand(1)));
1157
Nate Begeman368e18d2006-02-16 21:11:51 +00001158 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001159 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001160 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001161
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001162 // If the shift count is an invalid immediate, don't do anything.
1163 if (ShAmt >= BitWidth)
1164 break;
1165
1166 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001167
1168 // If any of the demanded bits are produced by the sign extension, we also
1169 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001170 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1171 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001172 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001173
1174 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001175 KnownZero, KnownOne, TLO, Depth+1))
1176 return true;
1177 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001178 KnownZero = KnownZero.lshr(ShAmt);
1179 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001180
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001181 // Handle the sign bit, adjusted to where it is now in the mask.
1182 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001183
1184 // If the input sign bit is known to be zero, or if none of the top bits
1185 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001186 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001187 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1188 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001189 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001190 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001191 KnownOne |= HighBits;
1192 }
1193 }
1194 break;
1195 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001196 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001197
Chris Lattnerec665152006-02-26 23:36:02 +00001198 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001199 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001200 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001201 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001202 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001203
Chris Lattnerec665152006-02-26 23:36:02 +00001204 // If none of the extended bits are demanded, eliminate the sextinreg.
1205 if (NewBits == 0)
1206 return TLO.CombineTo(Op, Op.getOperand(0));
1207
Duncan Sands83ec4b62008-06-06 12:08:01 +00001208 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001209 InSignBit.zext(BitWidth);
1210 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001211 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001212 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001213
Chris Lattnerec665152006-02-26 23:36:02 +00001214 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001215 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001216 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001217
1218 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1219 KnownZero, KnownOne, TLO, Depth+1))
1220 return true;
1221 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1222
1223 // If the sign bit of the input is known set or clear, then we know the
1224 // top bits of the result.
1225
Chris Lattnerec665152006-02-26 23:36:02 +00001226 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001227 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001228 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001229 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001230
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001231 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001232 KnownOne |= NewBits;
1233 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001234 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001235 KnownZero &= ~NewBits;
1236 KnownOne &= ~NewBits;
1237 }
1238 break;
1239 }
Chris Lattnerec665152006-02-26 23:36:02 +00001240 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001241 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1242 APInt InMask = NewMask;
1243 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001244
1245 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001246 APInt NewBits =
1247 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1248 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001249 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001250 Op.getValueType(),
1251 Op.getOperand(0)));
1252
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001253 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001254 KnownZero, KnownOne, TLO, Depth+1))
1255 return true;
1256 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001257 KnownZero.zext(BitWidth);
1258 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001259 KnownZero |= NewBits;
1260 break;
1261 }
1262 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001263 MVT InVT = Op.getOperand(0).getValueType();
1264 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001265 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001266 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001267 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001268
1269 // If none of the top bits are demanded, convert this into an any_extend.
1270 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001271 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1272 Op.getValueType(),
1273 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001274
1275 // Since some of the sign extended bits are demanded, we know that the sign
1276 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001277 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001278 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001279 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001280
1281 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1282 KnownOne, TLO, Depth+1))
1283 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001284 KnownZero.zext(BitWidth);
1285 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001286
1287 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001288 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001289 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001290 Op.getValueType(),
1291 Op.getOperand(0)));
1292
1293 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001294 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001295 KnownOne |= NewBits;
1296 KnownZero &= ~NewBits;
1297 } else { // Otherwise, top bits aren't known.
1298 KnownOne &= ~NewBits;
1299 KnownZero &= ~NewBits;
1300 }
1301 break;
1302 }
1303 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001304 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1305 APInt InMask = NewMask;
1306 InMask.trunc(OperandBitWidth);
1307 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001308 KnownZero, KnownOne, TLO, Depth+1))
1309 return true;
1310 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001311 KnownZero.zext(BitWidth);
1312 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001313 break;
1314 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001315 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001316 // Simplify the input, using demanded bit information, and compute the known
1317 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001318 APInt TruncMask = NewMask;
1319 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1320 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001321 KnownZero, KnownOne, TLO, Depth+1))
1322 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001323 KnownZero.trunc(BitWidth);
1324 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001325
1326 // If the input is only used by this truncate, see if we can shrink it based
1327 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001328 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001329 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001330 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001331 switch (In.getOpcode()) {
1332 default: break;
1333 case ISD::SRL:
1334 // Shrink SRL by a constant if none of the high bits shifted in are
1335 // demanded.
1336 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001337 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1338 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001339 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001340 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001341
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001342 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001343 // None of the shifted in bits are needed. Add a truncate of the
1344 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001345 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001346 Op.getValueType(),
1347 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001348 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1349 Op.getValueType(),
1350 NewTrunc,
1351 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001352 }
1353 }
1354 break;
1355 }
1356 }
1357
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001358 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001359 break;
1360 }
Chris Lattnerec665152006-02-26 23:36:02 +00001361 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001362 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001363 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001364 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001365 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001366 KnownZero, KnownOne, TLO, Depth+1))
1367 return true;
1368 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001369 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001370 break;
1371 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001372 case ISD::BIT_CONVERT:
1373#if 0
1374 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1375 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001376 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001377 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1378 !MVT::isVector(Op.getOperand(0).getValueType())) {
1379 // Only do this xform if FGETSIGN is valid or if before legalize.
1380 if (!TLO.AfterLegalize ||
1381 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1382 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1383 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001384 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001385 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001386 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001387 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001388 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1389 Sign, ShAmt));
1390 }
1391 }
1392#endif
1393 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001394 case ISD::ADD:
1395 case ISD::MUL:
1396 case ISD::SUB: {
1397 // Add, Sub, and Mul don't demand any bits in positions beyond that
1398 // of the highest bit demanded of them.
1399 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1400 BitWidth - NewMask.countLeadingZeros());
1401 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1402 KnownOne2, TLO, Depth+1))
1403 return true;
1404 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1405 KnownOne2, TLO, Depth+1))
1406 return true;
1407 // See if the operation should be performed at a smaller bit width.
1408 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1409 return true;
1410 }
1411 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001412 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001413 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001414 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001415 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001416 }
Chris Lattnerec665152006-02-26 23:36:02 +00001417
1418 // If we know the value of all of the demanded bits, return this as a
1419 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001420 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001421 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1422
Nate Begeman368e18d2006-02-16 21:11:51 +00001423 return false;
1424}
1425
Nate Begeman368e18d2006-02-16 21:11:51 +00001426/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1427/// in Mask are known to be either zero or one and return them in the
1428/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001429void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001430 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001431 APInt &KnownZero,
1432 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001433 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001434 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001435 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1436 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1437 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1438 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001439 "Should use MaskedValueIsZero if you don't know whether Op"
1440 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001441 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001442}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001443
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001444/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1445/// targets that want to expose additional information about sign bits to the
1446/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001447unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001448 unsigned Depth) const {
1449 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1450 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1451 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1452 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1453 "Should use ComputeNumSignBits if you don't know whether Op"
1454 " is a target node!");
1455 return 1;
1456}
1457
Dan Gohman97d11632009-02-15 23:59:32 +00001458/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1459/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1460/// determine which bit is set.
1461///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001462static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001463 // A left-shift of a constant one will have exactly one bit set, because
1464 // shifting the bit off the end is undefined.
1465 if (Val.getOpcode() == ISD::SHL)
1466 if (ConstantSDNode *C =
1467 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1468 if (C->getAPIntValue() == 1)
1469 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001470
Dan Gohman97d11632009-02-15 23:59:32 +00001471 // Similarly, a right-shift of a constant sign-bit will have exactly
1472 // one bit set.
1473 if (Val.getOpcode() == ISD::SRL)
1474 if (ConstantSDNode *C =
1475 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1476 if (C->getAPIntValue().isSignBit())
1477 return true;
1478
1479 // More could be done here, though the above checks are enough
1480 // to handle some common cases.
1481
1482 // Fall back to ComputeMaskedBits to catch other known cases.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001483 MVT OpVT = Val.getValueType();
1484 unsigned BitWidth = OpVT.getSizeInBits();
1485 APInt Mask = APInt::getAllOnesValue(BitWidth);
1486 APInt KnownZero, KnownOne;
1487 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001488 return (KnownZero.countPopulation() == BitWidth - 1) &&
1489 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001490}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001491
Evan Chengfa1eb272007-02-08 22:13:59 +00001492/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001493/// and cc. If it is unable to simplify it, return a null SDValue.
1494SDValue
1495TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001496 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001497 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001498 SelectionDAG &DAG = DCI.DAG;
1499
1500 // These setcc operations always fold.
1501 switch (Cond) {
1502 default: break;
1503 case ISD::SETFALSE:
1504 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1505 case ISD::SETTRUE:
1506 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1507 }
1508
Gabor Greifba36cb52008-08-28 21:40:38 +00001509 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001510 const APInt &C1 = N1C->getAPIntValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00001511 if (isa<ConstantSDNode>(N0.getNode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001512 return DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Evan Chengfa1eb272007-02-08 22:13:59 +00001513 } else {
1514 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1515 // equality comparison, then we're just comparing whether X itself is
1516 // zero.
1517 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1518 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1519 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001520 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001521 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001522 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001523 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1524 // (srl (ctlz x), 5) == 0 -> X != 0
1525 // (srl (ctlz x), 5) != 1 -> X != 0
1526 Cond = ISD::SETNE;
1527 } else {
1528 // (srl (ctlz x), 5) != 0 -> X == 0
1529 // (srl (ctlz x), 5) == 1 -> X == 0
1530 Cond = ISD::SETEQ;
1531 }
Dan Gohman475871a2008-07-27 21:46:04 +00001532 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001533 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001534 Zero, Cond);
1535 }
1536 }
Dale Johannesen89217a62008-11-07 01:28:02 +00001537
1538 // If the LHS is '(and load, const)', the RHS is 0,
1539 // the test is for equality or unsigned, and all 1 bits of the const are
1540 // in the same partial word, see if we can shorten the load.
1541 if (DCI.isBeforeLegalize() &&
1542 N0.getOpcode() == ISD::AND && C1 == 0 &&
Dan Gohmanf50c7982009-04-03 20:11:30 +00001543 N0.getNode()->hasOneUse() &&
Dale Johannesen89217a62008-11-07 01:28:02 +00001544 isa<LoadSDNode>(N0.getOperand(0)) &&
1545 N0.getOperand(0).getNode()->hasOneUse() &&
1546 isa<ConstantSDNode>(N0.getOperand(1))) {
1547 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001548 uint64_t bestMask = 0;
Dale Johannesen89217a62008-11-07 01:28:02 +00001549 unsigned bestWidth = 0, bestOffset = 0;
Chris Lattner672452d2009-04-29 03:45:07 +00001550 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1551 // FIXME: This uses getZExtValue() below so it only works on i64 and
1552 // below.
1553 N0.getValueType().getSizeInBits() <= 64) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001554 unsigned origWidth = N0.getValueType().getSizeInBits();
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001555 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1556 // 8 bits, but have to be careful...
1557 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1558 origWidth = Lod->getMemoryVT().getSizeInBits();
Chris Lattner672452d2009-04-29 03:45:07 +00001559 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001560 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1561 uint64_t newMask = (1ULL << width) - 1;
1562 for (unsigned offset=0; offset<origWidth/width; offset++) {
Chris Lattner672452d2009-04-29 03:45:07 +00001563 if ((newMask & Mask) == Mask) {
Dale Johannesenb514ac92008-11-08 00:01:16 +00001564 if (!TD->isLittleEndian())
1565 bestOffset = (origWidth/width - offset - 1) * (width/8);
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001566 else
Dale Johannesenb514ac92008-11-08 00:01:16 +00001567 bestOffset = (uint64_t)offset * (width/8);
Dale Johannesencbf7cf52008-11-12 02:00:35 +00001568 bestMask = Mask >> (offset * (width/8) * 8);
Dale Johannesen89217a62008-11-07 01:28:02 +00001569 bestWidth = width;
1570 break;
1571 }
1572 newMask = newMask << width;
1573 }
1574 }
1575 }
1576 if (bestWidth) {
1577 MVT newVT = MVT::getIntegerVT(bestWidth);
1578 if (newVT.isRound()) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001579 MVT PtrType = Lod->getOperand(1).getValueType();
1580 SDValue Ptr = Lod->getBasePtr();
1581 if (bestOffset != 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001582 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Dale Johannesen89217a62008-11-07 01:28:02 +00001583 DAG.getConstant(bestOffset, PtrType));
1584 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001585 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Dale Johannesen89217a62008-11-07 01:28:02 +00001586 Lod->getSrcValue(),
1587 Lod->getSrcValueOffset() + bestOffset,
1588 false, NewAlign);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001589 return DAG.getSetCC(dl, VT,
1590 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Dale Johannesen89217a62008-11-07 01:28:02 +00001591 DAG.getConstant(bestMask, newVT)),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001592 DAG.getConstant(0LL, newVT), Cond);
Dale Johannesen89217a62008-11-07 01:28:02 +00001593 }
1594 }
1595 }
Bill Wendlingd0ab34b2008-11-10 21:22:06 +00001596
Evan Chengfa1eb272007-02-08 22:13:59 +00001597 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1598 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001599 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001600
1601 // If the comparison constant has bits in the upper part, the
1602 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001603 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1604 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001605 switch (Cond) {
1606 case ISD::SETUGT:
1607 case ISD::SETUGE:
1608 case ISD::SETEQ: return DAG.getConstant(0, VT);
1609 case ISD::SETULT:
1610 case ISD::SETULE:
1611 case ISD::SETNE: return DAG.getConstant(1, VT);
1612 case ISD::SETGT:
1613 case ISD::SETGE:
1614 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001615 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001616 case ISD::SETLT:
1617 case ISD::SETLE:
1618 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001619 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001620 default:
1621 break;
1622 }
1623 }
1624
1625 // Otherwise, we can perform the comparison with the low bits.
1626 switch (Cond) {
1627 case ISD::SETEQ:
1628 case ISD::SETNE:
1629 case ISD::SETUGT:
1630 case ISD::SETUGE:
1631 case ISD::SETULT:
1632 case ISD::SETULE:
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001633 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001634 DAG.getConstant(APInt(C1).trunc(InSize),
1635 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001636 Cond);
1637 default:
1638 break; // todo, be more careful with signed comparisons
1639 }
1640 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1641 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001642 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1643 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1644 MVT ExtDstTy = N0.getValueType();
1645 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001646
1647 // If the extended part has any inconsistent bits, it cannot ever
1648 // compare equal. In other words, they have to be all ones or all
1649 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001650 APInt ExtBits =
1651 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001652 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1653 return DAG.getConstant(Cond == ISD::SETNE, VT);
1654
Dan Gohman475871a2008-07-27 21:46:04 +00001655 SDValue ZextOp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001656 MVT Op0Ty = N0.getOperand(0).getValueType();
Evan Chengfa1eb272007-02-08 22:13:59 +00001657 if (Op0Ty == ExtSrcTy) {
1658 ZextOp = N0.getOperand(0);
1659 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001660 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001661 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001662 DAG.getConstant(Imm, Op0Ty));
1663 }
1664 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001665 DCI.AddToWorklist(ZextOp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001666 // Otherwise, make this a use of a zext.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001667 return DAG.getSetCC(dl, VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001668 DAG.getConstant(C1 & APInt::getLowBitsSet(
1669 ExtDstTyBits,
1670 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001671 ExtDstTy),
1672 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001673 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001674 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1675
1676 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1677 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001678 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001679 if (TrueWhenTrue)
1680 return N0;
1681
1682 // Invert the condition.
1683 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1684 CC = ISD::getSetCCInverse(CC,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001685 N0.getOperand(0).getValueType().isInteger());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001686 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001687 }
1688
1689 if ((N0.getOpcode() == ISD::XOR ||
1690 (N0.getOpcode() == ISD::AND &&
1691 N0.getOperand(0).getOpcode() == ISD::XOR &&
1692 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1693 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman002e5d02008-03-13 22:13:53 +00001694 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001695 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1696 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001697 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001698 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001699 APInt::getHighBitsSet(BitWidth,
1700 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001701 // Okay, get the un-inverted input value.
Dan Gohman475871a2008-07-27 21:46:04 +00001702 SDValue Val;
Evan Chengfa1eb272007-02-08 22:13:59 +00001703 if (N0.getOpcode() == ISD::XOR)
1704 Val = N0.getOperand(0);
1705 else {
1706 assert(N0.getOpcode() == ISD::AND &&
1707 N0.getOperand(0).getOpcode() == ISD::XOR);
1708 // ((X^1)&1)^1 -> X & 1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001709 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001710 N0.getOperand(0).getOperand(0),
1711 N0.getOperand(1));
1712 }
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001713 return DAG.getSetCC(dl, VT, Val, N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001714 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1715 }
1716 }
1717 }
1718
Dan Gohman3370dd72008-03-03 22:37:52 +00001719 APInt MinVal, MaxVal;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001720 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001721 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman3370dd72008-03-03 22:37:52 +00001722 MinVal = APInt::getSignedMinValue(OperandBitSize);
1723 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001724 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001725 MinVal = APInt::getMinValue(OperandBitSize);
1726 MaxVal = APInt::getMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001727 }
1728
1729 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1730 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1731 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001732 // X >= C0 --> X > (C0-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001733 return DAG.getSetCC(dl, VT, N0,
1734 DAG.getConstant(C1-1, N1.getValueType()),
1735 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001736 }
1737
1738 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1739 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001740 // X <= C0 --> X < (C0+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001741 return DAG.getSetCC(dl, VT, N0,
1742 DAG.getConstant(C1+1, N1.getValueType()),
1743 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001744 }
1745
1746 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1747 return DAG.getConstant(0, VT); // X < MIN --> false
1748 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1749 return DAG.getConstant(1, VT); // X >= MIN --> true
1750 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1751 return DAG.getConstant(0, VT); // X > MAX --> false
1752 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1753 return DAG.getConstant(1, VT); // X <= MAX --> true
1754
1755 // Canonicalize setgt X, Min --> setne X, Min
1756 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001757 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001758 // Canonicalize setlt X, Max --> setne X, Max
1759 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001760 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001761
1762 // If we have setult X, 1, turn it into seteq X, 0
1763 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001764 return DAG.getSetCC(dl, VT, N0,
1765 DAG.getConstant(MinVal, N0.getValueType()),
1766 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001767 // If we have setugt X, Max-1, turn it into seteq X, Max
1768 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001769 return DAG.getSetCC(dl, VT, N0,
1770 DAG.getConstant(MaxVal, N0.getValueType()),
1771 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001772
1773 // If we have "setcc X, C0", check to see if we can shrink the immediate
1774 // by changing cc.
1775
1776 // SETUGT X, SINTMAX -> SETLT X, 0
Eli Friedman86f874d2008-11-30 04:59:26 +00001777 if (Cond == ISD::SETUGT &&
1778 C1 == APInt::getSignedMaxValue(OperandBitSize))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001779 return DAG.getSetCC(dl, VT, N0,
1780 DAG.getConstant(0, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001781 ISD::SETLT);
1782
Eli Friedman86f874d2008-11-30 04:59:26 +00001783 // SETULT X, SINTMIN -> SETGT X, -1
1784 if (Cond == ISD::SETULT &&
1785 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1786 SDValue ConstMinusOne =
1787 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1788 N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001789 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
Eli Friedman86f874d2008-11-30 04:59:26 +00001790 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001791
1792 // Fold bit comparisons when we can.
1793 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1794 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1795 if (ConstantSDNode *AndRHS =
1796 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Duncan Sands92abc622009-01-31 15:50:11 +00001797 MVT ShiftTy = DCI.isBeforeLegalize() ?
1798 getPointerTy() : getShiftAmountTy();
Evan Chengfa1eb272007-02-08 22:13:59 +00001799 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1800 // Perform the xform if the AND RHS is a single bit.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001801 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001802 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001803 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1804 ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001805 }
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001806 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001807 // (X & 8) == 8 --> (X & 8) >> 3
1808 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001809 if (C1.isPowerOf2()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001810 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001811 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001812 }
1813 }
1814 }
1815 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001816 } else if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001817 // Ensure that the constant occurs on the RHS.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001818 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Evan Chengfa1eb272007-02-08 22:13:59 +00001819 }
1820
Gabor Greifba36cb52008-08-28 21:40:38 +00001821 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001822 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001823 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001824 if (O.getNode()) return O;
1825 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001826 // If the RHS of an FP comparison is a constant, simplify it away in
1827 // some cases.
1828 if (CFP->getValueAPF().isNaN()) {
1829 // If an operand is known to be a nan, we can fold it.
1830 switch (ISD::getUnorderedFlavor(Cond)) {
1831 default: assert(0 && "Unknown flavor!");
1832 case 0: // Known false.
1833 return DAG.getConstant(0, VT);
1834 case 1: // Known true.
1835 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001836 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001837 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001838 }
1839 }
1840
1841 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1842 // constant if knowing that the operand is non-nan is enough. We prefer to
1843 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1844 // materialize 0.0.
1845 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001846 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001847 }
1848
1849 if (N0 == N1) {
1850 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001851 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001852 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1853 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1854 if (UOF == 2) // FP operators that are undefined on NaNs.
1855 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1856 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1857 return DAG.getConstant(UOF, VT);
1858 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1859 // if it is not already.
1860 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1861 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001862 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001863 }
1864
1865 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001866 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001867 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1868 N0.getOpcode() == ISD::XOR) {
1869 // Simplify (X+Y) == (X+Z) --> Y == Z
1870 if (N0.getOpcode() == N1.getOpcode()) {
1871 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001872 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001873 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001874 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001875 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1876 // If X op Y == Y op X, try other combinations.
1877 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001878 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1879 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001880 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001881 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1882 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001883 }
1884 }
1885
1886 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1887 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1888 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001889 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001890 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001891 DAG.getConstant(RHSC->getAPIntValue()-
1892 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001893 N0.getValueType()), Cond);
1894 }
1895
1896 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1897 if (N0.getOpcode() == ISD::XOR)
1898 // If we know that all of the inverted bits are zero, don't bother
1899 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001900 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1901 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001902 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001903 DAG.getConstant(LHSR->getAPIntValue() ^
1904 RHSC->getAPIntValue(),
1905 N0.getValueType()),
1906 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001907 }
1908
1909 // Turn (C1-X) == C2 --> X == C1-C2
1910 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001911 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001912 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001913 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001914 DAG.getConstant(SUBC->getAPIntValue() -
1915 RHSC->getAPIntValue(),
1916 N0.getValueType()),
1917 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001918 }
1919 }
1920 }
1921
1922 // Simplify (X+Z) == X --> Z == 0
1923 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001924 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001925 DAG.getConstant(0, N0.getValueType()), Cond);
1926 if (N0.getOperand(1) == N1) {
1927 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001928 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001929 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001930 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001931 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1932 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001933 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001934 N1,
1935 DAG.getConstant(1, getShiftAmountTy()));
1936 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001937 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001938 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001939 }
1940 }
1941 }
1942
1943 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1944 N1.getOpcode() == ISD::XOR) {
1945 // Simplify X == (X+Z) --> Z == 0
1946 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001947 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001948 DAG.getConstant(0, N1.getValueType()), Cond);
1949 } else if (N1.getOperand(1) == N0) {
1950 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001951 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001952 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001953 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001954 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1955 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001956 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001957 DAG.getConstant(1, getShiftAmountTy()));
1958 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001959 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001960 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001961 }
1962 }
1963 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001964
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001965 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001966 // Note that where y is variable and is known to have at most
1967 // one bit set (for example, if it is z&1) we cannot do this;
1968 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001969 if (N0.getOpcode() == ISD::AND)
1970 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001971 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001972 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1973 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001974 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001975 }
1976 }
1977 if (N1.getOpcode() == ISD::AND)
1978 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001979 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001980 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1981 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001982 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001983 }
1984 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001985 }
1986
1987 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00001989 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1990 switch (Cond) {
1991 default: assert(0 && "Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00001992 case ISD::SETEQ: // X == Y -> ~(X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001993 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1994 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001995 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001996 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001997 break;
1998 case ISD::SETNE: // X != Y --> (X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001999 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002000 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002001 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2002 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002003 Temp = DAG.getNOT(dl, N0, MVT::i1);
Dale Johannesende064702009-02-06 21:50:26 +00002004 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002005 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002006 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002007 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002008 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2009 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002010 Temp = DAG.getNOT(dl, N1, MVT::i1);
2011 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002012 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002013 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002014 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002015 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2016 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002017 Temp = DAG.getNOT(dl, N0, MVT::i1);
2018 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002019 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002020 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002021 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002022 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2023 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002024 Temp = DAG.getNOT(dl, N1, MVT::i1);
2025 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002026 break;
2027 }
2028 if (VT != MVT::i1) {
2029 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002030 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002031 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002032 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002033 }
2034 return N0;
2035 }
2036
2037 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002038 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002039}
2040
Evan Chengad4196b2008-05-12 19:56:52 +00002041/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2042/// node is a GlobalAddress + offset.
2043bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2044 int64_t &Offset) const {
2045 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002046 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2047 GA = GASD->getGlobal();
2048 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002049 return true;
2050 }
2051
2052 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue N1 = N->getOperand(0);
2054 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002056 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2057 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002058 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002059 return true;
2060 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002061 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002062 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2063 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002064 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002065 return true;
2066 }
2067 }
2068 }
2069 return false;
2070}
2071
2072
2073/// isConsecutiveLoad - Return true if LD (which must be a LoadSDNode) is
2074/// loading 'Bytes' bytes from a location that is 'Dist' units away from the
2075/// location that the 'Base' load is loading from.
2076bool TargetLowering::isConsecutiveLoad(SDNode *LD, SDNode *Base,
2077 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002078 const MachineFrameInfo *MFI) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002079 if (LD->getOperand(0).getNode() != Base->getOperand(0).getNode())
Evan Chengad4196b2008-05-12 19:56:52 +00002080 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002081 MVT VT = LD->getValueType(0);
2082 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002083 return false;
2084
Dan Gohman475871a2008-07-27 21:46:04 +00002085 SDValue Loc = LD->getOperand(1);
2086 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002087 if (Loc.getOpcode() == ISD::FrameIndex) {
2088 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2089 return false;
2090 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2091 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2092 int FS = MFI->getObjectSize(FI);
2093 int BFS = MFI->getObjectSize(BFI);
2094 if (FS != BFS || FS != (int)Bytes) return false;
2095 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2096 }
2097
2098 GlobalValue *GV1 = NULL;
2099 GlobalValue *GV2 = NULL;
2100 int64_t Offset1 = 0;
2101 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002102 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2103 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002104 if (isGA1 && isGA2 && GV1 == GV2)
2105 return Offset1 == (Offset2 + Dist*Bytes);
2106 return false;
2107}
2108
2109
Dan Gohman475871a2008-07-27 21:46:04 +00002110SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002111PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2112 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002113 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002114}
2115
Chris Lattnereb8146b2006-02-04 02:13:02 +00002116//===----------------------------------------------------------------------===//
2117// Inline Assembler Implementation Methods
2118//===----------------------------------------------------------------------===//
2119
Chris Lattner4376fea2008-04-27 00:09:47 +00002120
Chris Lattnereb8146b2006-02-04 02:13:02 +00002121TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002122TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002123 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002124 if (Constraint.size() == 1) {
2125 switch (Constraint[0]) {
2126 default: break;
2127 case 'r': return C_RegisterClass;
2128 case 'm': // memory
2129 case 'o': // offsetable
2130 case 'V': // not offsetable
2131 return C_Memory;
2132 case 'i': // Simple Integer or Relocatable Constant
2133 case 'n': // Simple Integer
2134 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002135 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002136 case 'I': // Target registers.
2137 case 'J':
2138 case 'K':
2139 case 'L':
2140 case 'M':
2141 case 'N':
2142 case 'O':
2143 case 'P':
2144 return C_Other;
2145 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002146 }
Chris Lattner065421f2007-03-25 02:18:14 +00002147
2148 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2149 Constraint[Constraint.size()-1] == '}')
2150 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002151 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002152}
2153
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002154/// LowerXConstraint - try to replace an X constraint, which matches anything,
2155/// with another that has more specific requirements based on the type of the
2156/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002157const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
2158 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002159 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002160 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002161 return "f"; // works for many targets
2162 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002163}
2164
Chris Lattner48884cd2007-08-25 00:47:38 +00002165/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2166/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002167void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002168 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002169 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002170 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002171 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002172 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002173 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002174 case 'X': // Allows any operand; labels (basic block) use this.
2175 if (Op.getOpcode() == ISD::BasicBlock) {
2176 Ops.push_back(Op);
2177 return;
2178 }
2179 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002180 case 'i': // Simple Integer or Relocatable Constant
2181 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002182 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002183 // These operands are interested in values of the form (GV+C), where C may
2184 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2185 // is possible and fine if either GV or C are missing.
2186 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2187 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2188
2189 // If we have "(add GV, C)", pull out GV/C
2190 if (Op.getOpcode() == ISD::ADD) {
2191 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2192 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2193 if (C == 0 || GA == 0) {
2194 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2195 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2196 }
2197 if (C == 0 || GA == 0)
2198 C = 0, GA = 0;
2199 }
2200
2201 // If we find a valid operand, map to the TargetXXX version so that the
2202 // value itself doesn't get selected.
2203 if (GA) { // Either &GV or &GV+C
2204 if (ConstraintLetter != 'n') {
2205 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002206 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002207 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2208 Op.getValueType(), Offs));
2209 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002210 }
2211 }
2212 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002213 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002214 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002215 // gcc prints these as sign extended. Sign extend value to 64 bits
2216 // now; without this it would get ZExt'd later in
2217 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2218 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
2219 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002220 return;
2221 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002222 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002223 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002224 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002225 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002226}
2227
Chris Lattner4ccb0702006-01-26 20:37:03 +00002228std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002229getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002230 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002231 return std::vector<unsigned>();
2232}
2233
2234
2235std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002236getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002237 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002238 if (Constraint[0] != '{')
2239 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002240 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2241
2242 // Remove the braces from around the name.
2243 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002244
2245 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002246 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2247 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002248 E = RI->regclass_end(); RCI != E; ++RCI) {
2249 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002250
2251 // If none of the the value types for this register class are valid, we
2252 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2253 bool isLegal = false;
2254 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2255 I != E; ++I) {
2256 if (isTypeLegal(*I)) {
2257 isLegal = true;
2258 break;
2259 }
2260 }
2261
2262 if (!isLegal) continue;
2263
Chris Lattner1efa40f2006-02-22 00:56:39 +00002264 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2265 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002266 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002267 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002268 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002269 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002270
Chris Lattner1efa40f2006-02-22 00:56:39 +00002271 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002272}
Evan Cheng30b37b52006-03-13 23:18:16 +00002273
2274//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002275// Constraint Selection.
2276
Chris Lattner6bdcda32008-10-17 16:47:46 +00002277/// isMatchingInputConstraint - Return true of this is an input operand that is
2278/// a matching constraint like "4".
2279bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002280 assert(!ConstraintCode.empty() && "No known constraint!");
2281 return isdigit(ConstraintCode[0]);
2282}
2283
2284/// getMatchedOperand - If this is an input matching constraint, this method
2285/// returns the output operand it matches.
2286unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2287 assert(!ConstraintCode.empty() && "No known constraint!");
2288 return atoi(ConstraintCode.c_str());
2289}
2290
2291
Chris Lattner4376fea2008-04-27 00:09:47 +00002292/// getConstraintGenerality - Return an integer indicating how general CT
2293/// is.
2294static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2295 switch (CT) {
2296 default: assert(0 && "Unknown constraint type!");
2297 case TargetLowering::C_Other:
2298 case TargetLowering::C_Unknown:
2299 return 0;
2300 case TargetLowering::C_Register:
2301 return 1;
2302 case TargetLowering::C_RegisterClass:
2303 return 2;
2304 case TargetLowering::C_Memory:
2305 return 3;
2306 }
2307}
2308
2309/// ChooseConstraint - If there are multiple different constraints that we
2310/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002311/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002312/// Other -> immediates and magic values
2313/// Register -> one specific register
2314/// RegisterClass -> a group of regs
2315/// Memory -> memory
2316/// Ideally, we would pick the most specific constraint possible: if we have
2317/// something that fits into a register, we would pick it. The problem here
2318/// is that if we have something that could either be in a register or in
2319/// memory that use of the register could cause selection of *other*
2320/// operands to fail: they might only succeed if we pick memory. Because of
2321/// this the heuristic we use is:
2322///
2323/// 1) If there is an 'other' constraint, and if the operand is valid for
2324/// that constraint, use it. This makes us take advantage of 'i'
2325/// constraints when available.
2326/// 2) Otherwise, pick the most general constraint present. This prefers
2327/// 'm' over 'r', for example.
2328///
2329static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002330 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002332 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2333 unsigned BestIdx = 0;
2334 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2335 int BestGenerality = -1;
2336
2337 // Loop over the options, keeping track of the most general one.
2338 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2339 TargetLowering::ConstraintType CType =
2340 TLI.getConstraintType(OpInfo.Codes[i]);
2341
Chris Lattner5a096902008-04-27 00:37:18 +00002342 // If this is an 'other' constraint, see if the operand is valid for it.
2343 // For example, on X86 we might have an 'rI' constraint. If the operand
2344 // is an integer in the range [0..31] we want to use I (saving a load
2345 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002346 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002347 assert(OpInfo.Codes[i].size() == 1 &&
2348 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002349 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002350 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002351 ResultOps, *DAG);
2352 if (!ResultOps.empty()) {
2353 BestType = CType;
2354 BestIdx = i;
2355 break;
2356 }
2357 }
2358
Chris Lattner4376fea2008-04-27 00:09:47 +00002359 // This constraint letter is more general than the previous one, use it.
2360 int Generality = getConstraintGenerality(CType);
2361 if (Generality > BestGenerality) {
2362 BestType = CType;
2363 BestIdx = i;
2364 BestGenerality = Generality;
2365 }
2366 }
2367
2368 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2369 OpInfo.ConstraintType = BestType;
2370}
2371
2372/// ComputeConstraintToUse - Determines the constraint code and constraint
2373/// type to use for the specific AsmOperandInfo, setting
2374/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002375void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002376 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002377 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002378 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002379 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2380
2381 // Single-letter constraints ('r') are very common.
2382 if (OpInfo.Codes.size() == 1) {
2383 OpInfo.ConstraintCode = OpInfo.Codes[0];
2384 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2385 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002386 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002387 }
2388
2389 // 'X' matches anything.
2390 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2391 // Labels and constants are handled elsewhere ('X' is the only thing
2392 // that matches labels).
2393 if (isa<BasicBlock>(OpInfo.CallOperandVal) ||
2394 isa<ConstantInt>(OpInfo.CallOperandVal))
2395 return;
2396
2397 // Otherwise, try to resolve it to something we know about by looking at
2398 // the actual operand type.
2399 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2400 OpInfo.ConstraintCode = Repl;
2401 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2402 }
2403 }
2404}
2405
2406//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002407// Loop Strength Reduction hooks
2408//===----------------------------------------------------------------------===//
2409
Chris Lattner1436bb62007-03-30 23:14:50 +00002410/// isLegalAddressingMode - Return true if the addressing mode represented
2411/// by AM is legal for this target, for a load/store of the specified type.
2412bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2413 const Type *Ty) const {
2414 // The default implementation of this implements a conservative RISCy, r+r and
2415 // r+i addr mode.
2416
2417 // Allows a sign-extended 16-bit immediate field.
2418 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2419 return false;
2420
2421 // No global is ever allowed as a base.
2422 if (AM.BaseGV)
2423 return false;
2424
2425 // Only support r+r,
2426 switch (AM.Scale) {
2427 case 0: // "r+i" or just "i", depending on HasBaseReg.
2428 break;
2429 case 1:
2430 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2431 return false;
2432 // Otherwise we have r+r or r+i.
2433 break;
2434 case 2:
2435 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2436 return false;
2437 // Allow 2*r as r+r.
2438 break;
2439 }
2440
2441 return true;
2442}
2443
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002444/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2445/// return a DAG expression to select that will generate the same value by
2446/// multiplying by a magic number. See:
2447/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002448SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2449 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002450 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002451 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002452
2453 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002454 // FIXME: We should be more aggressive here.
2455 if (!isTypeLegal(VT))
2456 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002457
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002458 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002459 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002460
2461 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002462 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002463 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002464 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002465 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002466 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002467 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002468 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002469 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002470 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002471 else
Dan Gohman475871a2008-07-27 21:46:04 +00002472 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002473 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002474 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002475 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002476 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002477 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002478 }
2479 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002480 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002481 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002482 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002483 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002484 }
2485 // Shift right algebraic if shift value is nonzero
2486 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002487 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002488 DAG.getConstant(magics.s, getShiftAmountTy()));
2489 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002490 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002491 }
2492 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002493 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002494 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002495 getShiftAmountTy()));
2496 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002497 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002498 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002499}
2500
2501/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2502/// return a DAG expression to select that will generate the same value by
2503/// multiplying by a magic number. See:
2504/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002505SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2506 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002507 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002508 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002509
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002510 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002511 // FIXME: We should be more aggressive here.
2512 if (!isTypeLegal(VT))
2513 return SDValue();
2514
2515 // FIXME: We should use a narrower constant when the upper
2516 // bits are known to be zero.
2517 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002518 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002519
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002520 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002521 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002522 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002523 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002524 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002525 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002526 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002527 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002528 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002529 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002530 else
Dan Gohman475871a2008-07-27 21:46:04 +00002531 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002532 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002533 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002534
2535 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002536 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2537 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002538 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002539 DAG.getConstant(magics.s, getShiftAmountTy()));
2540 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002541 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002542 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002543 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002544 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002545 DAG.getConstant(1, getShiftAmountTy()));
2546 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002547 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002548 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002549 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002550 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002551 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002552 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2553 }
2554}
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002555
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002556/// IgnoreHarmlessInstructions - Ignore instructions between a CALL and RET
2557/// node that don't prevent tail call optimization.
2558static SDValue IgnoreHarmlessInstructions(SDValue node) {
2559 // Found call return.
2560 if (node.getOpcode() == ISD::CALL) return node;
2561 // Ignore MERGE_VALUES. Will have at least one operand.
2562 if (node.getOpcode() == ISD::MERGE_VALUES)
2563 return IgnoreHarmlessInstructions(node.getOperand(0));
2564 // Ignore ANY_EXTEND node.
2565 if (node.getOpcode() == ISD::ANY_EXTEND)
2566 return IgnoreHarmlessInstructions(node.getOperand(0));
2567 if (node.getOpcode() == ISD::TRUNCATE)
2568 return IgnoreHarmlessInstructions(node.getOperand(0));
2569 // Any other node type.
2570 return node;
2571}
2572
2573bool TargetLowering::CheckTailCallReturnConstraints(CallSDNode *TheCall,
2574 SDValue Ret) {
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002575 unsigned NumOps = Ret.getNumOperands();
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002576 // ISD::CALL results:(value0, ..., valuen, chain)
2577 // ISD::RET operands:(chain, value0, flag0, ..., valuen, flagn)
2578 // Value return:
2579 // Check that operand of the RET node sources from the CALL node. The RET node
2580 // has at least two operands. Operand 0 holds the chain. Operand 1 holds the
2581 // value.
2582 if (NumOps > 1 &&
2583 IgnoreHarmlessInstructions(Ret.getOperand(1)) == SDValue(TheCall,0))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002584 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002585 // void return: The RET node has the chain result value of the CALL node as
2586 // input.
2587 if (NumOps == 1 &&
2588 Ret.getOperand(0) == SDValue(TheCall, TheCall->getNumValues()-1))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002589 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002590
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002591 return false;
2592}