blob: d4a03c0dfd4f01fae753d44317ef8b06e2a72049 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
168 (ins addrmode6:$Rn), IIC_VLD1,
169 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
170 let Rm = 0b1111;
171 let Inst{4} = Rn{4};
172}
Bob Wilson621f1952010-03-23 05:25:43 +0000173class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
175 (ins addrmode6:$Rn), IIC_VLD1x2,
176 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
177 let Rm = 0b1111;
178 let Inst{5-4} = Rn{5-4};
179}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000180
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
182def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
183def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
184def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Owen Andersond9aa7d32010-11-02 00:05:05 +0000186def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
187def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
188def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
189def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000190
Evan Chengd2ca8132010-10-09 01:03:04 +0000191def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
192def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
193def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000195
Bob Wilson99493b22010-03-20 17:59:03 +0000196// ...with address register writeback:
197class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000198 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
199 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
200 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
201 "$Rn.addr = $wb", []> {
202 let Inst{4} = Rn{4};
203}
Bob Wilson99493b22010-03-20 17:59:03 +0000204class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000205 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
206 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
207 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
208 "$Rn.addr = $wb", []> {
209 let Inst{5-4} = Rn{5-4};
210}
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Owen Andersone85bd772010-11-02 00:24:52 +0000212def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
213def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
214def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
215def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000216
Owen Andersone85bd772010-11-02 00:24:52 +0000217def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
218def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
219def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
220def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000221
Evan Chengd2ca8132010-10-09 01:03:04 +0000222def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
223def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
224def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
225def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000226
Bob Wilson052ba452010-03-22 18:22:06 +0000227// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000228class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000229 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
230 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
231 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
232 let Rm = 0b1111;
233 let Inst{4} = Rn{4};
234}
Bob Wilson99493b22010-03-20 17:59:03 +0000235class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000236 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
237 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
238 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
239 let Inst{4} = Rn{4};
240}
Bob Wilson052ba452010-03-22 18:22:06 +0000241
Owen Andersone85bd772010-11-02 00:24:52 +0000242def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
243def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
244def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
245def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000246
Owen Andersone85bd772010-11-02 00:24:52 +0000247def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
248def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
249def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
250def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000251
Evan Chengd2ca8132010-10-09 01:03:04 +0000252def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
253def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000254
Bob Wilson052ba452010-03-22 18:22:06 +0000255// ...with 4 registers (some of these are only for the disassembler):
256class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
258 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
260 let Rm = 0b1111;
261 let Inst{5-4} = Rn{5-4};
262}
Bob Wilson99493b22010-03-20 17:59:03 +0000263class VLD1D4WB<bits<4> op7_4, string Dt>
264 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
266 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
267 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
268 []> {
269 let Inst{5-4} = Rn{5-4};
270}
Johnny Chend7283d92010-02-23 20:51:23 +0000271
Owen Andersone85bd772010-11-02 00:24:52 +0000272def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
273def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
274def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
275def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000276
Owen Andersone85bd772010-11-02 00:24:52 +0000277def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
278def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
279def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
280def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000281
Evan Chengd2ca8132010-10-09 01:03:04 +0000282def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
283def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000284
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000286class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000287 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
288 (ins addrmode6:$Rn), IIC_VLD2,
289 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
290 let Rm = 0b1111;
291 let Inst{5-4} = Rn{5-4};
292}
Bob Wilson95808322010-03-18 20:18:39 +0000293class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000294 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000295 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
296 (ins addrmode6:$Rn), IIC_VLD2x2,
297 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
298 let Rm = 0b1111;
299 let Inst{5-4} = Rn{5-4};
300}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000301
Owen Andersoncf667be2010-11-02 01:24:55 +0000302def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
303def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
304def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000305
Owen Andersoncf667be2010-11-02 01:24:55 +0000306def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
307def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
308def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000309
Bob Wilson9d84fb32010-09-14 20:59:49 +0000310def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
311def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
312def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
315def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
316def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000317
Bob Wilson92cb9322010-03-20 20:10:51 +0000318// ...with address register writeback:
319class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000320 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
321 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
322 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
323 "$Rn.addr = $wb", []> {
324 let Inst{5-4} = Rn{5-4};
325}
Bob Wilson92cb9322010-03-20 20:10:51 +0000326class VLD2QWB<bits<4> op7_4, string Dt>
327 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000328 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
329 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
330 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
331 "$Rn.addr = $wb", []> {
332 let Inst{5-4} = Rn{5-4};
333}
Bob Wilson92cb9322010-03-20 20:10:51 +0000334
Owen Andersoncf667be2010-11-02 01:24:55 +0000335def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
336def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
337def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000338
Owen Andersoncf667be2010-11-02 01:24:55 +0000339def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
340def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
341def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000342
Evan Chengd2ca8132010-10-09 01:03:04 +0000343def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
344def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
345def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000346
Evan Chengd2ca8132010-10-09 01:03:04 +0000347def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
348def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
349def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000350
Bob Wilson00bf1d92010-03-20 18:14:26 +0000351// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000352def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
353def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
354def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
355def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
356def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
357def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000358
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000359// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000361 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
362 (ins addrmode6:$Rn), IIC_VLD3,
363 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
364 let Rm = 0b1111;
365 let Inst{4} = Rn{4};
366}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000367
Owen Andersoncf667be2010-11-02 01:24:55 +0000368def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
369def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
370def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000371
Bob Wilson9d84fb32010-09-14 20:59:49 +0000372def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
373def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
374def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000375
Bob Wilson92cb9322010-03-20 20:10:51 +0000376// ...with address register writeback:
377class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000379 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
380 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
381 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
382 "$Rn.addr = $wb", []> {
383 let Inst{4} = Rn{4};
384}
Bob Wilson92cb9322010-03-20 20:10:51 +0000385
Owen Andersoncf667be2010-11-02 01:24:55 +0000386def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
387def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
388def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000389
Evan Cheng84f69e82010-10-09 01:45:34 +0000390def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
391def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
392def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000393
Bob Wilson92cb9322010-03-20 20:10:51 +0000394// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000395def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
396def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
397def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
398def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
399def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
400def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000401
Evan Cheng84f69e82010-10-09 01:45:34 +0000402def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
403def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
404def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000405
Bob Wilson92cb9322010-03-20 20:10:51 +0000406// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000407def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
408def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
409def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000410
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000411// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000412class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
413 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000414 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
415 (ins addrmode6:$Rn), IIC_VLD4,
416 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
417 let Rm = 0b1111;
418 let Inst{5-4} = Rn{5-4};
419}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000420
Owen Andersoncf667be2010-11-02 01:24:55 +0000421def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
422def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
423def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000424
Bob Wilson9d84fb32010-09-14 20:59:49 +0000425def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
426def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
427def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000428
Bob Wilson92cb9322010-03-20 20:10:51 +0000429// ...with address register writeback:
430class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
431 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000432 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
433 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
434 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
435 "$Rn.addr = $wb", []> {
436 let Inst{5-4} = Rn{5-4};
437}
Bob Wilson92cb9322010-03-20 20:10:51 +0000438
Owen Andersoncf667be2010-11-02 01:24:55 +0000439def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
440def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
441def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000442
Bob Wilson9d84fb32010-09-14 20:59:49 +0000443def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
444def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
445def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000446
Bob Wilson92cb9322010-03-20 20:10:51 +0000447// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000448def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
449def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
450def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
451def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
452def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
453def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000454
Bob Wilson9d84fb32010-09-14 20:59:49 +0000455def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
456def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
457def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000458
Bob Wilson92cb9322010-03-20 20:10:51 +0000459// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000460def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
461def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
462def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000463
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000464} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
465
Bob Wilson8466fa12010-09-13 23:01:35 +0000466// Classes for VLD*LN pseudo-instructions with multi-register operands.
467// These are expanded to real instructions after register allocation.
468class VLDQLNPseudo<InstrItinClass itin>
469 : PseudoNLdSt<(outs QPR:$dst),
470 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
471 itin, "$src = $dst">;
472class VLDQLNWBPseudo<InstrItinClass itin>
473 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
474 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
475 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
476class VLDQQLNPseudo<InstrItinClass itin>
477 : PseudoNLdSt<(outs QQPR:$dst),
478 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
479 itin, "$src = $dst">;
480class VLDQQLNWBPseudo<InstrItinClass itin>
481 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
482 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
483 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
484class VLDQQQQLNPseudo<InstrItinClass itin>
485 : PseudoNLdSt<(outs QQQQPR:$dst),
486 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
487 itin, "$src = $dst">;
488class VLDQQQQLNWBPseudo<InstrItinClass itin>
489 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
490 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
491 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
492
Bob Wilsonb07c1712009-10-07 21:53:04 +0000493// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000494class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
495 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000496 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000497 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
498 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
499 "$src = $Vd",
500 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
501 (i32 (LoadOp addrmode6:$Rn)),
502 imm:$lane))]> {
503 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000504}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000505class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
506 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
507 (i32 (LoadOp addrmode6:$addr)),
508 imm:$lane))];
509}
510
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000511def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
512 let Inst{7-5} = lane{2-0};
513}
514def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
515 let Inst{7-6} = lane{1-0};
516 let Inst{4} = Rn{4};
517}
518def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
519 let Inst{7} = lane{0};
520 let Inst{5} = Rn{4};
521 let Inst{4} = Rn{4};
522}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000523
524def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
525def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
526def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
527
528let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
529
530// ...with address register writeback:
531class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000532 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000533 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000534 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000535 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Andersond138d702010-11-02 20:47:39 +0000536 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000537
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
539 let Inst{7-5} = lane{2-0};
540}
541def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
542 let Inst{7-6} = lane{1-0};
543 let Inst{4} = Rn{4};
544}
545def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
546 let Inst{7} = lane{0};
547 let Inst{5} = Rn{4};
548 let Inst{4} = Rn{4};
549}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000550
551def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
552def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
553def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000554
Bob Wilson243fcc52009-09-01 04:26:28 +0000555// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000556class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000557 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000558 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
559 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
560 "$src1 = $Vd, $src2 = $dst2", []> {
561 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000562 let Inst{4} = Rn{4};
563}
Bob Wilson243fcc52009-09-01 04:26:28 +0000564
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
566 let Inst{7-5} = lane{2-0};
567}
568def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
569 let Inst{7-6} = lane{1-0};
570}
571def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
572 let Inst{7} = lane{0};
573}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000574
Evan Chengd2ca8132010-10-09 01:03:04 +0000575def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
576def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
577def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000578
Bob Wilson41315282010-03-20 20:39:53 +0000579// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000580def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
581 let Inst{7-6} = lane{1-0};
582}
583def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
584 let Inst{7} = lane{0};
585}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000586
Evan Chengd2ca8132010-10-09 01:03:04 +0000587def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
588def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000589
Bob Wilsona1023642010-03-20 20:47:18 +0000590// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000591class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000592 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000593 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000594 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000595 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
596 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000597 let Inst{4} = Rn{4};
598}
Bob Wilsona1023642010-03-20 20:47:18 +0000599
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000600def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
601 let Inst{7-5} = lane{2-0};
602}
603def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
604 let Inst{7-6} = lane{1-0};
605}
606def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
607 let Inst{7} = lane{0};
608}
Bob Wilsona1023642010-03-20 20:47:18 +0000609
Evan Chengd2ca8132010-10-09 01:03:04 +0000610def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
611def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
612def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000613
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000614def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
615 let Inst{7-6} = lane{1-0};
616}
617def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
618 let Inst{7} = lane{0};
619}
Bob Wilsona1023642010-03-20 20:47:18 +0000620
Evan Chengd2ca8132010-10-09 01:03:04 +0000621def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
622def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000623
Bob Wilson243fcc52009-09-01 04:26:28 +0000624// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000625class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000626 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000627 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000628 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000629 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
630 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
631 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000632}
Bob Wilson243fcc52009-09-01 04:26:28 +0000633
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000634def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
635 let Inst{7-5} = lane{2-0};
636}
637def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
638 let Inst{7-6} = lane{1-0};
639}
640def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
641 let Inst{7} = lane{0};
642}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000643
Evan Cheng84f69e82010-10-09 01:45:34 +0000644def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
645def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
646def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000647
Bob Wilson41315282010-03-20 20:39:53 +0000648// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000649def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
650 let Inst{7-6} = lane{1-0};
651}
652def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
653 let Inst{7} = lane{0};
654}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000655
Evan Cheng84f69e82010-10-09 01:45:34 +0000656def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
657def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000658
Bob Wilsona1023642010-03-20 20:47:18 +0000659// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000660class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000661 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000662 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
663 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000664 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000665 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000666 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
667 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000668 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000669
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
671 let Inst{7-5} = lane{2-0};
672}
673def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
674 let Inst{7-6} = lane{1-0};
675}
676def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
677 let Inst{7} = lane{0};
678}
Bob Wilsona1023642010-03-20 20:47:18 +0000679
Evan Cheng84f69e82010-10-09 01:45:34 +0000680def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
681def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
682def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000683
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000684def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
685 let Inst{7-6} = lane{1-0};
686}
687def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
688 let Inst{7} = lane{0};
689}
Bob Wilsona1023642010-03-20 20:47:18 +0000690
Evan Cheng84f69e82010-10-09 01:45:34 +0000691def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
692def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000693
Bob Wilson243fcc52009-09-01 04:26:28 +0000694// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000695class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000696 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
698 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000699 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
701 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
702 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000703 let Inst{4} = Rn{4};
704}
Bob Wilson243fcc52009-09-01 04:26:28 +0000705
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000706def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
707 let Inst{7-5} = lane{2-0};
708}
709def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
710 let Inst{7-6} = lane{1-0};
711}
712def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
713 let Inst{7} = lane{0};
714 let Inst{5} = Rn{5};
715}
Bob Wilson62e053e2009-10-08 22:53:57 +0000716
Evan Cheng10dc63f2010-10-09 04:07:58 +0000717def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
718def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
719def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000720
Bob Wilson41315282010-03-20 20:39:53 +0000721// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
723 let Inst{7-6} = lane{1-0};
724}
725def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
726 let Inst{7} = lane{0};
727 let Inst{5} = Rn{5};
728}
Bob Wilson62e053e2009-10-08 22:53:57 +0000729
Evan Cheng10dc63f2010-10-09 04:07:58 +0000730def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
731def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000732
Bob Wilsona1023642010-03-20 20:47:18 +0000733// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000734class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000735 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
737 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000738 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000739 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000740"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
741"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
742 []> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743 let Inst{4} = Rn{4};
744}
Bob Wilsona1023642010-03-20 20:47:18 +0000745
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000746def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
747 let Inst{7-5} = lane{2-0};
748}
749def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
750 let Inst{7-6} = lane{1-0};
751}
752def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
753 let Inst{7} = lane{0};
754 let Inst{5} = Rn{5};
755}
Bob Wilsona1023642010-03-20 20:47:18 +0000756
Evan Cheng10dc63f2010-10-09 04:07:58 +0000757def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
758def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
759def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000760
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
762 let Inst{7-6} = lane{1-0};
763}
764def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
765 let Inst{7} = lane{0};
766 let Inst{5} = Rn{5};
767}
Bob Wilsona1023642010-03-20 20:47:18 +0000768
Evan Cheng10dc63f2010-10-09 04:07:58 +0000769def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
770def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000771
Bob Wilsonb07c1712009-10-07 21:53:04 +0000772// VLD1DUP : Vector Load (single element to all lanes)
773// VLD2DUP : Vector Load (single 2-element structure to all lanes)
774// VLD3DUP : Vector Load (single 3-element structure to all lanes)
775// VLD4DUP : Vector Load (single 4-element structure to all lanes)
776// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000777} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000778
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000779let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000780
Bob Wilson709d5922010-08-25 23:27:42 +0000781// Classes for VST* pseudo-instructions with multi-register operands.
782// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000783class VSTQPseudo<InstrItinClass itin>
784 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
785class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000786 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000787 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000788 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000789class VSTQQPseudo<InstrItinClass itin>
790 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
791class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000792 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000793 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000794 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000795class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000796 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000797 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000798 "$addr.addr = $wb">;
799
Bob Wilson11d98992010-03-23 06:20:33 +0000800// VST1 : Vector Store (multiple single elements)
801class VST1D<bits<4> op7_4, string Dt>
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000802 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
803 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
804 let Rm = 0b1111;
805 let Inst{4} = Rn{4};
806}
Bob Wilson11d98992010-03-23 06:20:33 +0000807class VST1Q<bits<4> op7_4, string Dt>
808 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000809 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
810 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
811 let Rm = 0b1111;
812 let Inst{5-4} = Rn{5-4};
813}
Bob Wilson11d98992010-03-23 06:20:33 +0000814
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000815def VST1d8 : VST1D<{0,0,0,?}, "8">;
816def VST1d16 : VST1D<{0,1,0,?}, "16">;
817def VST1d32 : VST1D<{1,0,0,?}, "32">;
818def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000819
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000820def VST1q8 : VST1Q<{0,0,?,?}, "8">;
821def VST1q16 : VST1Q<{0,1,?,?}, "16">;
822def VST1q32 : VST1Q<{1,0,?,?}, "32">;
823def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000824
Evan Cheng60ff8792010-10-11 22:03:18 +0000825def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
826def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
827def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
828def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000829
Bob Wilson25eb5012010-03-20 20:54:36 +0000830// ...with address register writeback:
831class VST1DWB<bits<4> op7_4, string Dt>
832 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000833 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
834 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
836}
Bob Wilson25eb5012010-03-20 20:54:36 +0000837class VST1QWB<bits<4> op7_4, string Dt>
838 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000839 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
840 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
841 "$Rn.addr = $wb", []> {
842 let Inst{5-4} = Rn{5-4};
843}
Bob Wilson25eb5012010-03-20 20:54:36 +0000844
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000845def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
846def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
847def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
848def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000849
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000850def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
851def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
852def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
853def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000854
Evan Cheng60ff8792010-10-11 22:03:18 +0000855def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
856def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
857def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
858def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000859
Bob Wilson052ba452010-03-22 18:22:06 +0000860// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000861class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000862 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000863 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
864 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
865 let Rm = 0b1111;
866 let Inst{4} = Rn{4};
867}
Bob Wilson25eb5012010-03-20 20:54:36 +0000868class VST1D3WB<bits<4> op7_4, string Dt>
869 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000870 (ins addrmode6:$Rn, am6offset:$Rm,
871 DPR:$Vd, DPR:$src2, DPR:$src3),
872 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
873 "$Rn.addr = $wb", []> {
874 let Inst{4} = Rn{4};
875}
Bob Wilson052ba452010-03-22 18:22:06 +0000876
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000877def VST1d8T : VST1D3<{0,0,0,?}, "8">;
878def VST1d16T : VST1D3<{0,1,0,?}, "16">;
879def VST1d32T : VST1D3<{1,0,0,?}, "32">;
880def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000881
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000882def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
883def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
884def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
885def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000886
Evan Cheng60ff8792010-10-11 22:03:18 +0000887def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
888def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000889
Bob Wilson052ba452010-03-22 18:22:06 +0000890// ...with 4 registers (some of these are only for the disassembler):
891class VST1D4<bits<4> op7_4, string Dt>
892 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000893 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
894 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
895 []> {
896 let Rm = 0b1111;
897 let Inst{5-4} = Rn{5-4};
898}
Bob Wilson25eb5012010-03-20 20:54:36 +0000899class VST1D4WB<bits<4> op7_4, string Dt>
900 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000901 (ins addrmode6:$Rn, am6offset:$Rm,
902 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
903 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
904 "$Rn.addr = $wb", []> {
905 let Inst{5-4} = Rn{5-4};
906}
Bob Wilson25eb5012010-03-20 20:54:36 +0000907
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000908def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
909def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
910def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
911def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000912
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000913def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
914def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
915def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
916def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000917
Evan Cheng60ff8792010-10-11 22:03:18 +0000918def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
919def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000920
Bob Wilsonb36ec862009-08-06 18:47:44 +0000921// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000922class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
923 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersond2f37942010-11-02 21:16:58 +0000924 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
925 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
926 let Rm = 0b1111;
927 let Inst{5-4} = Rn{5-4};
928}
Bob Wilson95808322010-03-18 20:18:39 +0000929class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000930 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersond2f37942010-11-02 21:16:58 +0000931 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
932 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
933 "", []> {
934 let Rm = 0b1111;
935 let Inst{5-4} = Rn{5-4};
936}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000937
Owen Andersond2f37942010-11-02 21:16:58 +0000938def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
939def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
940def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000941
Owen Andersond2f37942010-11-02 21:16:58 +0000942def VST2q8 : VST2Q<{0,0,?,?}, "8">;
943def VST2q16 : VST2Q<{0,1,?,?}, "16">;
944def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000945
Evan Cheng60ff8792010-10-11 22:03:18 +0000946def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
947def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
948def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000949
Evan Cheng60ff8792010-10-11 22:03:18 +0000950def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
951def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
952def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000953
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000954// ...with address register writeback:
955class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
956 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersond2f37942010-11-02 21:16:58 +0000957 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
958 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
959 "$Rn.addr = $wb", []> {
960 let Inst{5-4} = Rn{5-4};
961}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000962class VST2QWB<bits<4> op7_4, string Dt>
963 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersond2f37942010-11-02 21:16:58 +0000964 (ins addrmode6:$Rn, am6offset:$Rm,
965 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
966 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
967 "$Rn.addr = $wb", []> {
968 let Inst{5-4} = Rn{5-4};
969}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000970
Owen Andersond2f37942010-11-02 21:16:58 +0000971def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
972def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
973def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000974
Owen Andersond2f37942010-11-02 21:16:58 +0000975def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
976def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
977def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000978
Evan Cheng60ff8792010-10-11 22:03:18 +0000979def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
980def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
981def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000982
Evan Cheng60ff8792010-10-11 22:03:18 +0000983def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
984def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
985def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000986
Bob Wilson068b18b2010-03-20 21:15:48 +0000987// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +0000988def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
989def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
990def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
991def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
992def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
993def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000994
Bob Wilsonb36ec862009-08-06 18:47:44 +0000995// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000996class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
997 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersona1a45fd2010-11-02 21:47:03 +0000998 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
999 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1000 let Rm = 0b1111;
1001 let Inst{4} = Rn{4};
1002}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001003
Owen Andersona1a45fd2010-11-02 21:47:03 +00001004def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1005def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1006def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001007
Evan Cheng60ff8792010-10-11 22:03:18 +00001008def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1009def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1010def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001011
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001012// ...with address register writeback:
1013class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1014 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersona1a45fd2010-11-02 21:47:03 +00001015 (ins addrmode6:$Rn, am6offset:$Rm,
1016 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
1017 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1018 "$Rn.addr = $wb", []> {
1019 let Inst{4} = Rn{4};
1020}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001021
Owen Andersona1a45fd2010-11-02 21:47:03 +00001022def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1023def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1024def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001025
Evan Cheng60ff8792010-10-11 22:03:18 +00001026def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1027def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1028def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001029
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001030// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001031def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1032def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1033def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1034def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1035def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1036def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001037
Evan Cheng60ff8792010-10-11 22:03:18 +00001038def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1039def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1040def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001041
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001042// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001043def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1044def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1045def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001046
Bob Wilsonb36ec862009-08-06 18:47:44 +00001047// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001048class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1049 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersona1a45fd2010-11-02 21:47:03 +00001050 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1051 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
1052 "", []> {
1053 let Rm = 0b1111;
1054 let Inst{5-4} = Rn{5-4};
1055}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001056
Owen Andersona1a45fd2010-11-02 21:47:03 +00001057def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1058def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1059def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001060
Evan Cheng60ff8792010-10-11 22:03:18 +00001061def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1062def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1063def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001064
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001065// ...with address register writeback:
1066class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1067 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersona1a45fd2010-11-02 21:47:03 +00001068 (ins addrmode6:$Rn, am6offset:$Rm,
1069 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
1070 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1071 "$Rn.addr = $wb", []> {
1072 let Inst{5-4} = Rn{5-4};
1073}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001074
Owen Andersona1a45fd2010-11-02 21:47:03 +00001075def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1076def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1077def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001078
Evan Cheng60ff8792010-10-11 22:03:18 +00001079def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1080def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1081def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001082
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001083// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001084def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1085def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1086def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1087def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1088def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1089def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001090
Evan Cheng60ff8792010-10-11 22:03:18 +00001091def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1092def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1093def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001094
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001095// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001096def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1097def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1098def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001099
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001100} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1101
Bob Wilson8466fa12010-09-13 23:01:35 +00001102// Classes for VST*LN pseudo-instructions with multi-register operands.
1103// These are expanded to real instructions after register allocation.
1104class VSTQLNPseudo<InstrItinClass itin>
1105 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1106 itin, "">;
1107class VSTQLNWBPseudo<InstrItinClass itin>
1108 : PseudoNLdSt<(outs GPR:$wb),
1109 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1110 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1111class VSTQQLNPseudo<InstrItinClass itin>
1112 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1113 itin, "">;
1114class VSTQQLNWBPseudo<InstrItinClass itin>
1115 : PseudoNLdSt<(outs GPR:$wb),
1116 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1117 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1118class VSTQQQQLNPseudo<InstrItinClass itin>
1119 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1120 itin, "">;
1121class VSTQQQQLNWBPseudo<InstrItinClass itin>
1122 : PseudoNLdSt<(outs GPR:$wb),
1123 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1124 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1125
Bob Wilsonb07c1712009-10-07 21:53:04 +00001126// VST1LN : Vector Store (single element from one lane)
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001127class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001128 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1129 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
1130 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "", []> {
1131 let Rm = 0b1111;
1132}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001133
Owen Andersone95c9462010-11-02 21:54:45 +00001134def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8"> {
1135 let Inst{7-5} = lane{2-0};
1136}
1137def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16"> {
1138 let Inst{7-6} = lane{1-0};
1139 let Inst{4} = Rn{5};
1140}
1141def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32"> {
1142 let Inst{7} = lane{0};
1143 let Inst{5-4} = Rn{5-4};
1144}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001145
1146def VST1LNq8Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1147def VST1LNq16Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1148def VST1LNq32Pseudo : VSTQLNPseudo<IIC_VST1ln>;
1149
1150let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1151
1152// ...with address register writeback:
1153class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001154 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
1155 (ins addrmode6:$Rn, am6offset:$Rm,
1156 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
1157 "\\{$Vd[$lane]\\}, $Rn$Rm",
1158 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001159
Owen Andersone95c9462010-11-02 21:54:45 +00001160def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1161 let Inst{7-5} = lane{2-0};
1162}
1163def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1164 let Inst{7-6} = lane{1-0};
1165 let Inst{4} = Rn{5};
1166}
1167def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1168 let Inst{7} = lane{0};
1169 let Inst{5-4} = Rn{5-4};
1170}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001171
1172def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1173def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1174def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001175
Bob Wilson8a3198b2009-09-01 18:51:56 +00001176// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001177class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1178 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001179 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001180 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001181 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001182
Bob Wilson39842552010-03-22 16:43:10 +00001183def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
1184def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
1185def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001186
Evan Cheng60ff8792010-10-11 22:03:18 +00001187def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1188def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1189def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001190
Bob Wilson41315282010-03-20 20:39:53 +00001191// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001192def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
1193def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001194
Evan Cheng60ff8792010-10-11 22:03:18 +00001195def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1196def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001197
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001198// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001199class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1200 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001201 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001202 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001203 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001204 "$addr.addr = $wb", []>;
1205
Bob Wilson39842552010-03-22 16:43:10 +00001206def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
1207def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
1208def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001209
Evan Cheng60ff8792010-10-11 22:03:18 +00001210def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1211def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1212def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001213
Bob Wilson39842552010-03-22 16:43:10 +00001214def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
1215def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001216
Evan Cheng60ff8792010-10-11 22:03:18 +00001217def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1218def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001219
Bob Wilson8a3198b2009-09-01 18:51:56 +00001220// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001221class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1222 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001223 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001224 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001225 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001226
Bob Wilson39842552010-03-22 16:43:10 +00001227def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
1228def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
1229def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001230
Evan Cheng60ff8792010-10-11 22:03:18 +00001231def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1232def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1233def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001234
Bob Wilson41315282010-03-20 20:39:53 +00001235// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001236def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
1237def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001238
Evan Cheng60ff8792010-10-11 22:03:18 +00001239def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1240def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001241
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001242// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001243class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1244 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001245 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001246 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001247 IIC_VST3lnu, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001248 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001249 "$addr.addr = $wb", []>;
1250
Bob Wilson39842552010-03-22 16:43:10 +00001251def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
1252def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
1253def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001254
Evan Cheng60ff8792010-10-11 22:03:18 +00001255def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1256def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1257def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001258
Bob Wilson39842552010-03-22 16:43:10 +00001259def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1260def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001261
Evan Cheng60ff8792010-10-11 22:03:18 +00001262def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1263def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001264
Bob Wilson8a3198b2009-09-01 18:51:56 +00001265// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001266class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1267 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001268 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001269 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001270 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001271 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001272
Bob Wilson39842552010-03-22 16:43:10 +00001273def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1274def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1275def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001276
Evan Cheng60ff8792010-10-11 22:03:18 +00001277def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1278def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1279def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001280
Bob Wilson41315282010-03-20 20:39:53 +00001281// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001282def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1283def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001284
Evan Cheng60ff8792010-10-11 22:03:18 +00001285def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1286def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001287
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001288// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001289class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1290 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001291 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001292 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001293 IIC_VST4lnu, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001294 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001295 "$addr.addr = $wb", []>;
1296
Bob Wilson39842552010-03-22 16:43:10 +00001297def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1298def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1299def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001300
Evan Cheng60ff8792010-10-11 22:03:18 +00001301def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1302def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1303def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001304
Bob Wilson39842552010-03-22 16:43:10 +00001305def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1306def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001307
Evan Cheng60ff8792010-10-11 22:03:18 +00001308def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1309def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001310
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001311} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001312
Bob Wilson205a5ca2009-07-08 18:11:30 +00001313
Bob Wilson5bafff32009-06-22 23:27:02 +00001314//===----------------------------------------------------------------------===//
1315// NEON pattern fragments
1316//===----------------------------------------------------------------------===//
1317
1318// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001319def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001320 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1321 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001322}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001323def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001324 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1325 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001326}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001327def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001328 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1329 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001330}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001331def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001332 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1333 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001334}]>;
1335
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001336// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001337def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001338 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1339 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001340}]>;
1341
Bob Wilson5bafff32009-06-22 23:27:02 +00001342// Translate lane numbers from Q registers to D subregs.
1343def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001345}]>;
1346def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001348}]>;
1349def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001351}]>;
1352
1353//===----------------------------------------------------------------------===//
1354// Instruction Classes
1355//===----------------------------------------------------------------------===//
1356
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001357// Basic 2-register operations: single-, double- and quad-register.
1358class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1359 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1360 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001361 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1362 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1363 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001364class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001365 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1366 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001367 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1368 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1369 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001370class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001371 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1372 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001373 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1374 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1375 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001376
Bob Wilson69bfbd62010-02-17 22:42:54 +00001377// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001378class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001379 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001380 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001381 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1382 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001383 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001384 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1385class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001386 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001387 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001388 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1389 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001390 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001391 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1392
Bob Wilson973a0742010-08-30 20:02:30 +00001393// Narrow 2-register operations.
1394class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1395 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1396 InstrItinClass itin, string OpcodeStr, string Dt,
1397 ValueType TyD, ValueType TyQ, SDNode OpNode>
1398 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1399 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1400 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1401
Bob Wilson5bafff32009-06-22 23:27:02 +00001402// Narrow 2-register intrinsics.
1403class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1404 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001405 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001406 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001407 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001408 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001409 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1410
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001411// Long 2-register operations (currently only used for VMOVL).
1412class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1413 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1414 InstrItinClass itin, string OpcodeStr, string Dt,
1415 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001416 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001417 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001418 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001419
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001420// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001421class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001422 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001423 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001424 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001425 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001426class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001427 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001428 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001429 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001430 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001431
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001432// Basic 3-register operations: single-, double- and quad-register.
1433class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1434 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1435 SDNode OpNode, bit Commutable>
1436 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001437 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1438 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001439 let isCommutable = Commutable;
1440}
1441
Bob Wilson5bafff32009-06-22 23:27:02 +00001442class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001443 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001444 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001445 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001446 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1447 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1448 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001449 let isCommutable = Commutable;
1450}
1451// Same as N3VD but no data type.
1452class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1453 InstrItinClass itin, string OpcodeStr,
1454 ValueType ResTy, ValueType OpTy,
1455 SDNode OpNode, bit Commutable>
1456 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001457 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001458 OpcodeStr, "$dst, $src1, $src2", "",
1459 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001460 let isCommutable = Commutable;
1461}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001462
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001463class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001464 InstrItinClass itin, string OpcodeStr, string Dt,
1465 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001466 : N3V<0, 1, op21_20, op11_8, 1, 0,
1467 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1468 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1469 [(set (Ty DPR:$dst),
1470 (Ty (ShOp (Ty DPR:$src1),
1471 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001472 let isCommutable = 0;
1473}
1474class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001475 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001476 : N3V<0, 1, op21_20, op11_8, 1, 0,
1477 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1478 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1479 [(set (Ty DPR:$dst),
1480 (Ty (ShOp (Ty DPR:$src1),
1481 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001482 let isCommutable = 0;
1483}
1484
Bob Wilson5bafff32009-06-22 23:27:02 +00001485class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001486 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001487 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001488 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001489 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1490 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1491 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001492 let isCommutable = Commutable;
1493}
1494class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1495 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001496 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001497 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001498 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001499 OpcodeStr, "$dst, $src1, $src2", "",
1500 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001501 let isCommutable = Commutable;
1502}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001503class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001504 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001505 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001506 : N3V<1, 1, op21_20, op11_8, 1, 0,
1507 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1508 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1509 [(set (ResTy QPR:$dst),
1510 (ResTy (ShOp (ResTy QPR:$src1),
1511 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1512 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001513 let isCommutable = 0;
1514}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001515class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001516 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001517 : N3V<1, 1, op21_20, op11_8, 1, 0,
1518 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1519 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1520 [(set (ResTy QPR:$dst),
1521 (ResTy (ShOp (ResTy QPR:$src1),
1522 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1523 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001524 let isCommutable = 0;
1525}
Bob Wilson5bafff32009-06-22 23:27:02 +00001526
1527// Basic 3-register intrinsics, both double- and quad-register.
1528class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001529 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001530 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001531 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001532 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1533 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1534 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001535 let isCommutable = Commutable;
1536}
David Goodwin658ea602009-09-25 18:38:29 +00001537class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001538 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001539 : N3V<0, 1, op21_20, op11_8, 1, 0,
1540 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1541 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1542 [(set (Ty DPR:$dst),
1543 (Ty (IntOp (Ty DPR:$src1),
1544 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1545 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001546 let isCommutable = 0;
1547}
David Goodwin658ea602009-09-25 18:38:29 +00001548class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001549 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001550 : N3V<0, 1, op21_20, op11_8, 1, 0,
1551 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1552 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1553 [(set (Ty DPR:$dst),
1554 (Ty (IntOp (Ty DPR:$src1),
1555 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001556 let isCommutable = 0;
1557}
Owen Anderson3557d002010-10-26 20:56:57 +00001558class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1559 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001560 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001561 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1562 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1563 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1564 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001565 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001566}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001567
Bob Wilson5bafff32009-06-22 23:27:02 +00001568class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001569 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001570 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001571 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001572 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1573 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1574 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001575 let isCommutable = Commutable;
1576}
David Goodwin658ea602009-09-25 18:38:29 +00001577class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001578 string OpcodeStr, string Dt,
1579 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001580 : N3V<1, 1, op21_20, op11_8, 1, 0,
1581 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1582 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1583 [(set (ResTy QPR:$dst),
1584 (ResTy (IntOp (ResTy QPR:$src1),
1585 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1586 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001587 let isCommutable = 0;
1588}
David Goodwin658ea602009-09-25 18:38:29 +00001589class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001590 string OpcodeStr, string Dt,
1591 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001592 : N3V<1, 1, op21_20, op11_8, 1, 0,
1593 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1594 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1595 [(set (ResTy QPR:$dst),
1596 (ResTy (IntOp (ResTy QPR:$src1),
1597 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1598 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001599 let isCommutable = 0;
1600}
Owen Anderson3557d002010-10-26 20:56:57 +00001601class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1602 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001603 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001604 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1605 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1606 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1607 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001608 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001609}
Bob Wilson5bafff32009-06-22 23:27:02 +00001610
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001611// Multiply-Add/Sub operations: single-, double- and quad-register.
1612class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1613 InstrItinClass itin, string OpcodeStr, string Dt,
1614 ValueType Ty, SDNode MulOp, SDNode OpNode>
1615 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1616 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001617 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001618 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1619
Bob Wilson5bafff32009-06-22 23:27:02 +00001620class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001621 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001622 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001623 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001624 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1625 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1626 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1627 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1628
David Goodwin658ea602009-09-25 18:38:29 +00001629class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001630 string OpcodeStr, string Dt,
1631 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001632 : N3V<0, 1, op21_20, op11_8, 1, 0,
1633 (outs DPR:$dst),
1634 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1635 NVMulSLFrm, itin,
1636 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1637 [(set (Ty DPR:$dst),
1638 (Ty (ShOp (Ty DPR:$src1),
1639 (Ty (MulOp DPR:$src2,
1640 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1641 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001642class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001643 string OpcodeStr, string Dt,
1644 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001645 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001646 (outs DPR:$Vd),
1647 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001648 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001649 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1650 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001651 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001652 (Ty (MulOp DPR:$Vn,
1653 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001654 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001655
Bob Wilson5bafff32009-06-22 23:27:02 +00001656class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001657 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001658 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001660 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1661 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1662 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1663 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001664class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001665 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001666 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001667 : N3V<1, 1, op21_20, op11_8, 1, 0,
1668 (outs QPR:$dst),
1669 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1670 NVMulSLFrm, itin,
1671 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1672 [(set (ResTy QPR:$dst),
1673 (ResTy (ShOp (ResTy QPR:$src1),
1674 (ResTy (MulOp QPR:$src2,
1675 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1676 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001677class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001678 string OpcodeStr, string Dt,
1679 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001680 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001681 : N3V<1, 1, op21_20, op11_8, 1, 0,
1682 (outs QPR:$dst),
1683 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1684 NVMulSLFrm, itin,
1685 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1686 [(set (ResTy QPR:$dst),
1687 (ResTy (ShOp (ResTy QPR:$src1),
1688 (ResTy (MulOp QPR:$src2,
1689 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1690 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001691
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001692// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1693class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1694 InstrItinClass itin, string OpcodeStr, string Dt,
1695 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1696 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001697 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1698 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1699 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1700 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001701class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1702 InstrItinClass itin, string OpcodeStr, string Dt,
1703 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1704 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001705 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1706 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1707 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1708 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001709
Bob Wilson5bafff32009-06-22 23:27:02 +00001710// Neon 3-argument intrinsics, both double- and quad-register.
1711// The destination register is also used as the first source operand register.
1712class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001713 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001714 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001715 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001716 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001718 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1719 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1720class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001721 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001722 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001723 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001724 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001726 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1727 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1728
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001729// Long Multiply-Add/Sub operations.
1730class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1731 InstrItinClass itin, string OpcodeStr, string Dt,
1732 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1733 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001734 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1735 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1736 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1737 (TyQ (MulOp (TyD DPR:$Vn),
1738 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001739class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1740 InstrItinClass itin, string OpcodeStr, string Dt,
1741 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1742 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1743 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1744 NVMulSLFrm, itin,
1745 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1746 [(set QPR:$dst,
1747 (OpNode (TyQ QPR:$src1),
1748 (TyQ (MulOp (TyD DPR:$src2),
1749 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1750 imm:$lane))))))]>;
1751class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1752 InstrItinClass itin, string OpcodeStr, string Dt,
1753 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1754 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1755 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1756 NVMulSLFrm, itin,
1757 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1758 [(set QPR:$dst,
1759 (OpNode (TyQ QPR:$src1),
1760 (TyQ (MulOp (TyD DPR:$src2),
1761 (TyD (NEONvduplane (TyD DPR_8:$src3),
1762 imm:$lane))))))]>;
1763
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001764// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1765class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1766 InstrItinClass itin, string OpcodeStr, string Dt,
1767 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1768 SDNode OpNode>
1769 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001770 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1771 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1772 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1773 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1774 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001775
Bob Wilson5bafff32009-06-22 23:27:02 +00001776// Neon Long 3-argument intrinsic. The destination register is
1777// a quad-register and is also used as the first source operand register.
1778class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001779 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001780 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001781 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001782 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1783 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1784 [(set QPR:$Vd,
1785 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001786class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 string OpcodeStr, string Dt,
1788 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001789 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1790 (outs QPR:$dst),
1791 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1792 NVMulSLFrm, itin,
1793 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1794 [(set (ResTy QPR:$dst),
1795 (ResTy (IntOp (ResTy QPR:$src1),
1796 (OpTy DPR:$src2),
1797 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1798 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001799class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1800 InstrItinClass itin, string OpcodeStr, string Dt,
1801 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001802 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1803 (outs QPR:$dst),
1804 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1805 NVMulSLFrm, itin,
1806 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1807 [(set (ResTy QPR:$dst),
1808 (ResTy (IntOp (ResTy QPR:$src1),
1809 (OpTy DPR:$src2),
1810 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1811 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001812
Bob Wilson5bafff32009-06-22 23:27:02 +00001813// Narrowing 3-register intrinsics.
1814class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001816 Intrinsic IntOp, bit Commutable>
1817 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001818 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001820 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1821 let isCommutable = Commutable;
1822}
1823
Bob Wilson04d6c282010-08-29 05:57:34 +00001824// Long 3-register operations.
1825class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1826 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001827 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1828 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1829 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1830 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1831 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1832 let isCommutable = Commutable;
1833}
1834class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1835 InstrItinClass itin, string OpcodeStr, string Dt,
1836 ValueType TyQ, ValueType TyD, SDNode OpNode>
1837 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1838 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1839 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1840 [(set QPR:$dst,
1841 (TyQ (OpNode (TyD DPR:$src1),
1842 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1843class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1844 InstrItinClass itin, string OpcodeStr, string Dt,
1845 ValueType TyQ, ValueType TyD, SDNode OpNode>
1846 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1847 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1848 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1849 [(set QPR:$dst,
1850 (TyQ (OpNode (TyD DPR:$src1),
1851 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1852
1853// Long 3-register operations with explicitly extended operands.
1854class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1855 InstrItinClass itin, string OpcodeStr, string Dt,
1856 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1857 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001858 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001859 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1860 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1861 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1862 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1863 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001864}
1865
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001866// Long 3-register intrinsics with explicit extend (VABDL).
1867class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1868 InstrItinClass itin, string OpcodeStr, string Dt,
1869 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1870 bit Commutable>
1871 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1872 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1873 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1874 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1875 (TyD DPR:$src2))))))]> {
1876 let isCommutable = Commutable;
1877}
1878
Bob Wilson5bafff32009-06-22 23:27:02 +00001879// Long 3-register intrinsics.
1880class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001881 InstrItinClass itin, string OpcodeStr, string Dt,
1882 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001883 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001884 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001885 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001886 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1887 let isCommutable = Commutable;
1888}
David Goodwin658ea602009-09-25 18:38:29 +00001889class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001890 string OpcodeStr, string Dt,
1891 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001892 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1893 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1894 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1895 [(set (ResTy QPR:$dst),
1896 (ResTy (IntOp (OpTy DPR:$src1),
1897 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1898 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001899class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1900 InstrItinClass itin, string OpcodeStr, string Dt,
1901 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001902 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1903 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1904 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1905 [(set (ResTy QPR:$dst),
1906 (ResTy (IntOp (OpTy DPR:$src1),
1907 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1908 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001909
Bob Wilson04d6c282010-08-29 05:57:34 +00001910// Wide 3-register operations.
1911class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1912 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1913 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001914 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001915 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1916 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1917 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1918 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001919 let isCommutable = Commutable;
1920}
1921
1922// Pairwise long 2-register intrinsics, both double- and quad-register.
1923class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 bits<2> op17_16, bits<5> op11_7, bit op4,
1925 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001926 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1927 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001928 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001929 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1930class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001931 bits<2> op17_16, bits<5> op11_7, bit op4,
1932 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001933 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1934 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001935 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001936 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1937
1938// Pairwise long 2-register accumulate intrinsics,
1939// both double- and quad-register.
1940// The destination register is also used as the first source operand register.
1941class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001942 bits<2> op17_16, bits<5> op11_7, bit op4,
1943 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001944 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1945 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001946 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1947 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1948 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001949class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001950 bits<2> op17_16, bits<5> op11_7, bit op4,
1951 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001952 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1953 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001954 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1955 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1956 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001957
1958// Shift by immediate,
1959// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001960class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001961 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001962 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001963 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001964 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001965 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001966 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001967class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001968 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001969 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001970 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001971 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001972 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001973 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1974
Johnny Chen6c8648b2010-03-17 23:26:50 +00001975// Long shift by immediate.
1976class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1977 string OpcodeStr, string Dt,
1978 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1979 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001980 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001981 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001982 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1983 (i32 imm:$SIMM))))]>;
1984
Bob Wilson5bafff32009-06-22 23:27:02 +00001985// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001986class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001987 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001988 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001989 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001990 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001991 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1993 (i32 imm:$SIMM))))]>;
1994
1995// Shift right by immediate and accumulate,
1996// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001997class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001998 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001999 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2000 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2001 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2002 [(set DPR:$Vd, (Ty (add DPR:$src1,
2003 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002004class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002005 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002006 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2007 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2008 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2009 [(set QPR:$Vd, (Ty (add QPR:$src1,
2010 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002011
2012// Shift by immediate and insert,
2013// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002014class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002015 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002016 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2017 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2018 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2019 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002020class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002021 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002022 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2023 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2024 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2025 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002026
2027// Convert, with fractional bits immediate,
2028// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002029class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002030 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002031 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002032 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002033 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2034 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2035 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002036class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002037 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002038 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002039 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002040 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2041 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2042 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002043
2044//===----------------------------------------------------------------------===//
2045// Multiclasses
2046//===----------------------------------------------------------------------===//
2047
Bob Wilson916ac5b2009-10-03 04:44:16 +00002048// Abbreviations used in multiclass suffixes:
2049// Q = quarter int (8 bit) elements
2050// H = half int (16 bit) elements
2051// S = single int (32 bit) elements
2052// D = double int (64 bit) elements
2053
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002054// Neon 2-register vector operations -- for disassembly only.
2055
2056// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002057multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2058 bits<5> op11_7, bit op4, string opc, string Dt,
2059 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002060 // 64-bit vector types.
2061 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2062 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002063 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002064 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2065 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002066 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002067 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2068 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002069 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002070 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2071 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2072 opc, "f32", asm, "", []> {
2073 let Inst{10} = 1; // overwrite F = 1
2074 }
2075
2076 // 128-bit vector types.
2077 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2078 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002079 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002080 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2081 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002082 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002083 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2084 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002085 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002086 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2087 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2088 opc, "f32", asm, "", []> {
2089 let Inst{10} = 1; // overwrite F = 1
2090 }
2091}
2092
Bob Wilson5bafff32009-06-22 23:27:02 +00002093// Neon 3-register vector operations.
2094
2095// First with only element sizes of 8, 16 and 32 bits:
2096multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002097 InstrItinClass itinD16, InstrItinClass itinD32,
2098 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002099 string OpcodeStr, string Dt,
2100 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002101 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002102 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002103 OpcodeStr, !strconcat(Dt, "8"),
2104 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002105 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002106 OpcodeStr, !strconcat(Dt, "16"),
2107 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002108 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002109 OpcodeStr, !strconcat(Dt, "32"),
2110 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002111
2112 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002113 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002114 OpcodeStr, !strconcat(Dt, "8"),
2115 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002116 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002117 OpcodeStr, !strconcat(Dt, "16"),
2118 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002119 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002120 OpcodeStr, !strconcat(Dt, "32"),
2121 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002122}
2123
Evan Chengf81bf152009-11-23 21:57:23 +00002124multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2125 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2126 v4i16, ShOp>;
2127 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002128 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002129 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002130 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002131 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002132 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002133}
2134
Bob Wilson5bafff32009-06-22 23:27:02 +00002135// ....then also with element size 64 bits:
2136multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002137 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002138 string OpcodeStr, string Dt,
2139 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002140 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002141 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002142 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002143 OpcodeStr, !strconcat(Dt, "64"),
2144 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002145 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002146 OpcodeStr, !strconcat(Dt, "64"),
2147 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002148}
2149
2150
Bob Wilson973a0742010-08-30 20:02:30 +00002151// Neon Narrowing 2-register vector operations,
2152// source operand element sizes of 16, 32 and 64 bits:
2153multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2154 bits<5> op11_7, bit op6, bit op4,
2155 InstrItinClass itin, string OpcodeStr, string Dt,
2156 SDNode OpNode> {
2157 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2158 itin, OpcodeStr, !strconcat(Dt, "16"),
2159 v8i8, v8i16, OpNode>;
2160 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2161 itin, OpcodeStr, !strconcat(Dt, "32"),
2162 v4i16, v4i32, OpNode>;
2163 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2164 itin, OpcodeStr, !strconcat(Dt, "64"),
2165 v2i32, v2i64, OpNode>;
2166}
2167
Bob Wilson5bafff32009-06-22 23:27:02 +00002168// Neon Narrowing 2-register vector intrinsics,
2169// source operand element sizes of 16, 32 and 64 bits:
2170multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002171 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002172 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002173 Intrinsic IntOp> {
2174 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002175 itin, OpcodeStr, !strconcat(Dt, "16"),
2176 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002177 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002178 itin, OpcodeStr, !strconcat(Dt, "32"),
2179 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002180 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002181 itin, OpcodeStr, !strconcat(Dt, "64"),
2182 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002183}
2184
2185
2186// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2187// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002188multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2189 string OpcodeStr, string Dt, SDNode OpNode> {
2190 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2191 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2192 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2193 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2194 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2195 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002196}
2197
2198
2199// Neon 3-register vector intrinsics.
2200
2201// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002202multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002203 InstrItinClass itinD16, InstrItinClass itinD32,
2204 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002205 string OpcodeStr, string Dt,
2206 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002207 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002208 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002210 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002211 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002212 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002213 v2i32, v2i32, IntOp, Commutable>;
2214
2215 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002216 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002217 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002218 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002219 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002220 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002221 v4i32, v4i32, IntOp, Commutable>;
2222}
Owen Anderson3557d002010-10-26 20:56:57 +00002223multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2224 InstrItinClass itinD16, InstrItinClass itinD32,
2225 InstrItinClass itinQ16, InstrItinClass itinQ32,
2226 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002227 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002228 // 64-bit vector types.
2229 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2230 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002231 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002232 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2233 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002234 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002235
2236 // 128-bit vector types.
2237 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2238 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002239 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002240 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2241 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002242 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002243}
Bob Wilson5bafff32009-06-22 23:27:02 +00002244
David Goodwin658ea602009-09-25 18:38:29 +00002245multiclass N3VIntSL_HS<bits<4> op11_8,
2246 InstrItinClass itinD16, InstrItinClass itinD32,
2247 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002249 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002250 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002251 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002253 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002254 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002255 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002256 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002257}
2258
Bob Wilson5bafff32009-06-22 23:27:02 +00002259// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002260multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002261 InstrItinClass itinD16, InstrItinClass itinD32,
2262 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002263 string OpcodeStr, string Dt,
2264 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002265 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002266 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002267 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002268 OpcodeStr, !strconcat(Dt, "8"),
2269 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002270 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002271 OpcodeStr, !strconcat(Dt, "8"),
2272 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002273}
Owen Anderson3557d002010-10-26 20:56:57 +00002274multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2275 InstrItinClass itinD16, InstrItinClass itinD32,
2276 InstrItinClass itinQ16, InstrItinClass itinQ32,
2277 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002278 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002279 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002280 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002281 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2282 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002283 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002284 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2285 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002286 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002287}
2288
Bob Wilson5bafff32009-06-22 23:27:02 +00002289
2290// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002291multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002292 InstrItinClass itinD16, InstrItinClass itinD32,
2293 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002294 string OpcodeStr, string Dt,
2295 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002296 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002297 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002298 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002299 OpcodeStr, !strconcat(Dt, "64"),
2300 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002301 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002302 OpcodeStr, !strconcat(Dt, "64"),
2303 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002304}
Owen Anderson3557d002010-10-26 20:56:57 +00002305multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2306 InstrItinClass itinD16, InstrItinClass itinD32,
2307 InstrItinClass itinQ16, InstrItinClass itinQ32,
2308 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002309 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002310 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002311 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002312 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2313 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002314 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002315 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2316 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002317 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002318}
Bob Wilson5bafff32009-06-22 23:27:02 +00002319
Bob Wilson5bafff32009-06-22 23:27:02 +00002320// Neon Narrowing 3-register vector intrinsics,
2321// source operand element sizes of 16, 32 and 64 bits:
2322multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002323 string OpcodeStr, string Dt,
2324 Intrinsic IntOp, bit Commutable = 0> {
2325 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2326 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002327 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002328 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2329 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002330 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002331 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2332 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002333 v2i32, v2i64, IntOp, Commutable>;
2334}
2335
2336
Bob Wilson04d6c282010-08-29 05:57:34 +00002337// Neon Long 3-register vector operations.
2338
2339multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2340 InstrItinClass itin16, InstrItinClass itin32,
2341 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002342 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002343 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2344 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002345 v8i16, v8i8, OpNode, Commutable>;
2346 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2347 OpcodeStr, !strconcat(Dt, "16"),
2348 v4i32, v4i16, OpNode, Commutable>;
2349 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2350 OpcodeStr, !strconcat(Dt, "32"),
2351 v2i64, v2i32, OpNode, Commutable>;
2352}
2353
2354multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2355 InstrItinClass itin, string OpcodeStr, string Dt,
2356 SDNode OpNode> {
2357 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2358 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2359 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2360 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2361}
2362
2363multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2364 InstrItinClass itin16, InstrItinClass itin32,
2365 string OpcodeStr, string Dt,
2366 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2367 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2368 OpcodeStr, !strconcat(Dt, "8"),
2369 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2370 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2371 OpcodeStr, !strconcat(Dt, "16"),
2372 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2373 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2374 OpcodeStr, !strconcat(Dt, "32"),
2375 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002376}
2377
Bob Wilson5bafff32009-06-22 23:27:02 +00002378// Neon Long 3-register vector intrinsics.
2379
2380// First with only element sizes of 16 and 32 bits:
2381multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002382 InstrItinClass itin16, InstrItinClass itin32,
2383 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002384 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002385 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002386 OpcodeStr, !strconcat(Dt, "16"),
2387 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002388 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002389 OpcodeStr, !strconcat(Dt, "32"),
2390 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002391}
2392
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002393multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002394 InstrItinClass itin, string OpcodeStr, string Dt,
2395 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002396 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002397 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002398 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002399 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002400}
2401
Bob Wilson5bafff32009-06-22 23:27:02 +00002402// ....then also with element size of 8 bits:
2403multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002404 InstrItinClass itin16, InstrItinClass itin32,
2405 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002406 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002407 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002408 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002409 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002410 OpcodeStr, !strconcat(Dt, "8"),
2411 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002412}
2413
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002414// ....with explicit extend (VABDL).
2415multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2416 InstrItinClass itin, string OpcodeStr, string Dt,
2417 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2418 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2419 OpcodeStr, !strconcat(Dt, "8"),
2420 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2421 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2422 OpcodeStr, !strconcat(Dt, "16"),
2423 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2424 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2425 OpcodeStr, !strconcat(Dt, "32"),
2426 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2427}
2428
Bob Wilson5bafff32009-06-22 23:27:02 +00002429
2430// Neon Wide 3-register vector intrinsics,
2431// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002432multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2433 string OpcodeStr, string Dt,
2434 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2435 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2436 OpcodeStr, !strconcat(Dt, "8"),
2437 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2438 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2439 OpcodeStr, !strconcat(Dt, "16"),
2440 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2441 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2442 OpcodeStr, !strconcat(Dt, "32"),
2443 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002444}
2445
2446
2447// Neon Multiply-Op vector operations,
2448// element sizes of 8, 16 and 32 bits:
2449multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002450 InstrItinClass itinD16, InstrItinClass itinD32,
2451 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002452 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002453 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002454 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002455 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002456 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002457 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002458 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002460
2461 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002462 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002463 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002464 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002465 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002466 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002468}
2469
David Goodwin658ea602009-09-25 18:38:29 +00002470multiclass N3VMulOpSL_HS<bits<4> op11_8,
2471 InstrItinClass itinD16, InstrItinClass itinD32,
2472 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002473 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002474 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002476 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002478 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002479 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2480 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002481 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002482 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2483 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002484}
Bob Wilson5bafff32009-06-22 23:27:02 +00002485
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002486// Neon Intrinsic-Op vector operations,
2487// element sizes of 8, 16 and 32 bits:
2488multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2489 InstrItinClass itinD, InstrItinClass itinQ,
2490 string OpcodeStr, string Dt, Intrinsic IntOp,
2491 SDNode OpNode> {
2492 // 64-bit vector types.
2493 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2494 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2495 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2496 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2497 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2498 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2499
2500 // 128-bit vector types.
2501 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2502 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2503 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2504 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2505 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2506 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2507}
2508
Bob Wilson5bafff32009-06-22 23:27:02 +00002509// Neon 3-argument intrinsics,
2510// element sizes of 8, 16 and 32 bits:
2511multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002512 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002513 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002514 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002515 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002516 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002517 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002518 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002519 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002520 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002521
2522 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002523 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002524 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002525 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002526 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002527 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002528 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002529}
2530
2531
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002532// Neon Long Multiply-Op vector operations,
2533// element sizes of 8, 16 and 32 bits:
2534multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2535 InstrItinClass itin16, InstrItinClass itin32,
2536 string OpcodeStr, string Dt, SDNode MulOp,
2537 SDNode OpNode> {
2538 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2539 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2540 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2541 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2542 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2543 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2544}
2545
2546multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2547 string Dt, SDNode MulOp, SDNode OpNode> {
2548 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2549 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2550 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2551 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2552}
2553
2554
Bob Wilson5bafff32009-06-22 23:27:02 +00002555// Neon Long 3-argument intrinsics.
2556
2557// First with only element sizes of 16 and 32 bits:
2558multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002559 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002560 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002561 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002562 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002563 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002564 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002565}
2566
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002567multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002568 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002569 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002571 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002572 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002573}
2574
Bob Wilson5bafff32009-06-22 23:27:02 +00002575// ....then also with element size of 8 bits:
2576multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002577 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002578 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002579 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2580 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002581 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002582}
2583
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002584// ....with explicit extend (VABAL).
2585multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2586 InstrItinClass itin, string OpcodeStr, string Dt,
2587 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2588 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2589 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2590 IntOp, ExtOp, OpNode>;
2591 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2592 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2593 IntOp, ExtOp, OpNode>;
2594 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2595 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2596 IntOp, ExtOp, OpNode>;
2597}
2598
Bob Wilson5bafff32009-06-22 23:27:02 +00002599
2600// Neon 2-register vector intrinsics,
2601// element sizes of 8, 16 and 32 bits:
2602multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002603 bits<5> op11_7, bit op4,
2604 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002605 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002606 // 64-bit vector types.
2607 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002608 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002609 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002610 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002611 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002612 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002613
2614 // 128-bit vector types.
2615 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002616 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002617 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002618 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002619 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002620 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002621}
2622
2623
2624// Neon Pairwise long 2-register intrinsics,
2625// element sizes of 8, 16 and 32 bits:
2626multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2627 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002628 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002629 // 64-bit vector types.
2630 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002631 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002632 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002633 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002634 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002636
2637 // 128-bit vector types.
2638 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002641 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002643 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002644}
2645
2646
2647// Neon Pairwise long 2-register accumulate intrinsics,
2648// element sizes of 8, 16 and 32 bits:
2649multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2650 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002651 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002652 // 64-bit vector types.
2653 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002654 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002655 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002656 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002658 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002659
2660 // 128-bit vector types.
2661 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002662 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002663 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002664 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002665 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002666 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002667}
2668
2669
2670// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002671// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002672// element sizes of 8, 16, 32 and 64 bits:
2673multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002674 InstrItinClass itin, string OpcodeStr, string Dt,
2675 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002676 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002677 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002678 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002679 let Inst{21-19} = 0b001; // imm6 = 001xxx
2680 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002681 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002682 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002683 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2684 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002685 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002686 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002687 let Inst{21} = 0b1; // imm6 = 1xxxxx
2688 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002689 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002690 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002691 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002692
2693 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002694 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002695 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002696 let Inst{21-19} = 0b001; // imm6 = 001xxx
2697 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002698 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002699 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002700 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2701 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002702 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002703 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002704 let Inst{21} = 0b1; // imm6 = 1xxxxx
2705 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002706 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002707 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002708 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002709}
2710
Bob Wilson5bafff32009-06-22 23:27:02 +00002711// Neon Shift-Accumulate vector operations,
2712// element sizes of 8, 16, 32 and 64 bits:
2713multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002714 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002715 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002716 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002717 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002718 let Inst{21-19} = 0b001; // imm6 = 001xxx
2719 }
2720 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002722 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2723 }
2724 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002725 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002726 let Inst{21} = 0b1; // imm6 = 1xxxxx
2727 }
2728 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002729 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002730 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002731
2732 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002733 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002734 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002735 let Inst{21-19} = 0b001; // imm6 = 001xxx
2736 }
2737 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002739 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2740 }
2741 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002743 let Inst{21} = 0b1; // imm6 = 1xxxxx
2744 }
2745 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002746 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002747 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002748}
2749
2750
2751// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002752// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002753// element sizes of 8, 16, 32 and 64 bits:
2754multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002755 string OpcodeStr, SDNode ShOp,
2756 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002757 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002758 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002759 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002760 let Inst{21-19} = 0b001; // imm6 = 001xxx
2761 }
2762 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002763 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002764 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2765 }
2766 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002767 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002768 let Inst{21} = 0b1; // imm6 = 1xxxxx
2769 }
2770 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002771 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002772 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002773
2774 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002775 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002776 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002777 let Inst{21-19} = 0b001; // imm6 = 001xxx
2778 }
2779 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002780 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002781 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2782 }
2783 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002784 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002785 let Inst{21} = 0b1; // imm6 = 1xxxxx
2786 }
2787 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002788 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002789 // imm6 = xxxxxx
2790}
2791
2792// Neon Shift Long operations,
2793// element sizes of 8, 16, 32 bits:
2794multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002795 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002796 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002797 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002798 let Inst{21-19} = 0b001; // imm6 = 001xxx
2799 }
2800 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002801 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002802 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2803 }
2804 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002805 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002806 let Inst{21} = 0b1; // imm6 = 1xxxxx
2807 }
2808}
2809
2810// Neon Shift Narrow operations,
2811// element sizes of 16, 32, 64 bits:
2812multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002813 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002814 SDNode OpNode> {
2815 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002816 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002817 let Inst{21-19} = 0b001; // imm6 = 001xxx
2818 }
2819 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002821 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2822 }
2823 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002824 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002825 let Inst{21} = 0b1; // imm6 = 1xxxxx
2826 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002827}
2828
2829//===----------------------------------------------------------------------===//
2830// Instruction Definitions.
2831//===----------------------------------------------------------------------===//
2832
2833// Vector Add Operations.
2834
2835// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002836defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002837 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002838def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002839 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002840def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002841 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002842// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002843defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2844 "vaddl", "s", add, sext, 1>;
2845defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2846 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002847// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002848defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2849defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002850// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002851defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2852 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2853 "vhadd", "s", int_arm_neon_vhadds, 1>;
2854defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2855 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2856 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002857// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002858defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2859 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2860 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2861defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2862 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2863 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002864// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002865defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2866 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2867 "vqadd", "s", int_arm_neon_vqadds, 1>;
2868defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2869 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2870 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002871// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002872defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2873 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002874// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002875defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2876 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002877
2878// Vector Multiply Operations.
2879
2880// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002881defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002882 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002883def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2884 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2885def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2886 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002887def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002888 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002889def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002890 v4f32, v4f32, fmul, 1>;
2891defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2892def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2893def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2894 v2f32, fmul>;
2895
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002896def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2897 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2898 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2899 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002900 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002901 (SubReg_i16_lane imm:$lane)))>;
2902def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2903 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2904 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2905 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002906 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002907 (SubReg_i32_lane imm:$lane)))>;
2908def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2909 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2910 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2911 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002912 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002913 (SubReg_i32_lane imm:$lane)))>;
2914
Bob Wilson5bafff32009-06-22 23:27:02 +00002915// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002916defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002917 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002919defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2920 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002921 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002922def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002923 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2924 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002925 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2926 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002927 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002928 (SubReg_i16_lane imm:$lane)))>;
2929def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002930 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2931 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002932 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2933 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002934 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002935 (SubReg_i32_lane imm:$lane)))>;
2936
Bob Wilson5bafff32009-06-22 23:27:02 +00002937// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002938defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2939 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002940 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002941defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2942 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002943 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002944def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002945 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2946 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002947 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2948 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002949 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002950 (SubReg_i16_lane imm:$lane)))>;
2951def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002952 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2953 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002954 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2955 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002956 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002957 (SubReg_i32_lane imm:$lane)))>;
2958
Bob Wilson5bafff32009-06-22 23:27:02 +00002959// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002960defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2961 "vmull", "s", NEONvmulls, 1>;
2962defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2963 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002964def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002965 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002966defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2967defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002968
Bob Wilson5bafff32009-06-22 23:27:02 +00002969// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002970defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2971 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2972defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2973 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002974
2975// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2976
2977// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002978defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002979 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2980def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002981 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002982def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002983 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002984defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2986def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002987 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002988def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002989 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002990
2991def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002992 (mul (v8i16 QPR:$src2),
2993 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2994 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002995 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002996 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002997 (SubReg_i16_lane imm:$lane)))>;
2998
2999def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003000 (mul (v4i32 QPR:$src2),
3001 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3002 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003003 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003004 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003005 (SubReg_i32_lane imm:$lane)))>;
3006
3007def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003008 (fmul (v4f32 QPR:$src2),
3009 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003010 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3011 (v4f32 QPR:$src2),
3012 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003013 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003014 (SubReg_i32_lane imm:$lane)))>;
3015
Bob Wilson5bafff32009-06-22 23:27:02 +00003016// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003017defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3018 "vmlal", "s", NEONvmulls, add>;
3019defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3020 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003021
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003022defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3023defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003024
Bob Wilson5bafff32009-06-22 23:27:02 +00003025// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003026defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003027 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003028defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003029
Bob Wilson5bafff32009-06-22 23:27:02 +00003030// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003031defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003032 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3033def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003034 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003035def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003036 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003037defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003038 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3039def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003040 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003041def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003042 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003043
3044def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003045 (mul (v8i16 QPR:$src2),
3046 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3047 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003048 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003049 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003050 (SubReg_i16_lane imm:$lane)))>;
3051
3052def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003053 (mul (v4i32 QPR:$src2),
3054 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3055 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003056 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003057 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003058 (SubReg_i32_lane imm:$lane)))>;
3059
3060def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003061 (fmul (v4f32 QPR:$src2),
3062 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3063 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003064 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003065 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003066 (SubReg_i32_lane imm:$lane)))>;
3067
Bob Wilson5bafff32009-06-22 23:27:02 +00003068// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003069defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3070 "vmlsl", "s", NEONvmulls, sub>;
3071defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3072 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003073
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003074defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3075defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003076
Bob Wilson5bafff32009-06-22 23:27:02 +00003077// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003078defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003079 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003080defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003081
3082// Vector Subtract Operations.
3083
3084// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003085defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003086 "vsub", "i", sub, 0>;
3087def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003088 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003089def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003090 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003091// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003092defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3093 "vsubl", "s", sub, sext, 0>;
3094defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3095 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003096// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003097defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3098defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003099// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003100defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003101 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003102 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003103defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003104 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003105 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003106// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003107defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003108 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003110defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003111 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003113// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003114defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3115 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003116// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003117defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3118 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003119
3120// Vector Comparisons.
3121
3122// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003123defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3124 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003125def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003126 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003127def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003128 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003129// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00003130defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00003131 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003132
Bob Wilson5bafff32009-06-22 23:27:02 +00003133// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003134defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3135 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
3136defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3137 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003138def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3139 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003140def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003141 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003142// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00003143// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003144defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
3145 "$dst, $src, #0">;
3146// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00003147// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003148defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
3149 "$dst, $src, #0">;
3150
Bob Wilson5bafff32009-06-22 23:27:02 +00003151// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003152defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3153 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3154defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3155 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003156def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003157 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003158def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003159 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003160// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003161// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003162defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
3163 "$dst, $src, #0">;
3164// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003165// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003166defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
3167 "$dst, $src, #0">;
3168
Bob Wilson5bafff32009-06-22 23:27:02 +00003169// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003170def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3171 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3172def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3173 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003174// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003175def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3176 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3177def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3178 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003179// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00003180defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003181 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182
3183// Vector Bitwise Operations.
3184
Bob Wilsoncba270d2010-07-13 21:16:48 +00003185def vnotd : PatFrag<(ops node:$in),
3186 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3187def vnotq : PatFrag<(ops node:$in),
3188 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003189
3190
Bob Wilson5bafff32009-06-22 23:27:02 +00003191// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003192def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3193 v2i32, v2i32, and, 1>;
3194def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3195 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003196
3197// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003198def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3199 v2i32, v2i32, xor, 1>;
3200def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3201 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003202
3203// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003204def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3205 v2i32, v2i32, or, 1>;
3206def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3207 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003208
3209// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003210def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003211 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3212 "vbic", "$dst, $src1, $src2", "",
3213 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003214 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003215def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003216 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3217 "vbic", "$dst, $src1, $src2", "",
3218 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003219 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003220
3221// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003222def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003223 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3224 "vorn", "$dst, $src1, $src2", "",
3225 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003226 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003227def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003228 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3229 "vorn", "$dst, $src1, $src2", "",
3230 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003231 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003232
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003233// VMVN : Vector Bitwise NOT (Immediate)
3234
3235let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003236
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003237def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3238 (ins nModImm:$SIMM), IIC_VMOVImm,
3239 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003240 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3241 let Inst{9} = SIMM{9};
3242}
3243
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003244def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3245 (ins nModImm:$SIMM), IIC_VMOVImm,
3246 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003247 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3248 let Inst{9} = SIMM{9};
3249}
3250
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003251def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3252 (ins nModImm:$SIMM), IIC_VMOVImm,
3253 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003254 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3255 let Inst{11-8} = SIMM{11-8};
3256}
3257
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003258def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3259 (ins nModImm:$SIMM), IIC_VMOVImm,
3260 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003261 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3262 let Inst{11-8} = SIMM{11-8};
3263}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003264}
3265
Bob Wilson5bafff32009-06-22 23:27:02 +00003266// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003267def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003268 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003269 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003270 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003271def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003272 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003273 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003274 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3275def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3276def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003277
3278// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003279def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3280 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003281 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003282 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3283 [(set DPR:$Vd,
3284 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3285 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3286def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3287 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003288 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003289 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3290 [(set QPR:$Vd,
3291 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3292 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003293
3294// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003295// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003296// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003297def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003298 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003299 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003300 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003301 [/* For disassembly only; pattern left blank */]>;
3302def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003303 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003304 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003305 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003306 [/* For disassembly only; pattern left blank */]>;
3307
Bob Wilson5bafff32009-06-22 23:27:02 +00003308// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003309// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003310// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003311def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003312 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003313 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003314 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003315 [/* For disassembly only; pattern left blank */]>;
3316def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003317 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003318 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003319 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003320 [/* For disassembly only; pattern left blank */]>;
3321
3322// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003323// for equivalent operations with different register constraints; it just
3324// inserts copies.
3325
3326// Vector Absolute Differences.
3327
3328// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003329defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003330 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003331 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003332defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003333 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003334 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003335def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003336 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003337def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003338 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003339
3340// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003341defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3342 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3343defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3344 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003345
3346// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003347defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3348 "vaba", "s", int_arm_neon_vabds, add>;
3349defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3350 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003351
3352// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003353defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3354 "vabal", "s", int_arm_neon_vabds, zext, add>;
3355defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3356 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003357
3358// Vector Maximum and Minimum.
3359
3360// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003361defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003362 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003363 "vmax", "s", int_arm_neon_vmaxs, 1>;
3364defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003365 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003366 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003367def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3368 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003369 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003370def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3371 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003372 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3373
3374// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003375defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3376 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3377 "vmin", "s", int_arm_neon_vmins, 1>;
3378defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3379 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3380 "vmin", "u", int_arm_neon_vminu, 1>;
3381def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3382 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003383 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003384def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3385 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003386 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003387
3388// Vector Pairwise Operations.
3389
3390// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003391def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3392 "vpadd", "i8",
3393 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3394def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3395 "vpadd", "i16",
3396 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3397def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3398 "vpadd", "i32",
3399 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003400def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003401 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003402 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003403
3404// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003405defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003406 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003407defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003408 int_arm_neon_vpaddlu>;
3409
3410// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003411defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003412 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003413defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003414 int_arm_neon_vpadalu>;
3415
3416// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003417def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003418 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003419def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003420 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003421def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003422 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003423def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003424 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003425def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003426 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003427def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003428 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003429def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003430 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003431
3432// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003433def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003434 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003435def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003436 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003437def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003438 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003439def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003440 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003441def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003442 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003443def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003444 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003445def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003446 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003447
3448// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3449
3450// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003451def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003452 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003453 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003454def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003455 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003456 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003457def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003458 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003459 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003460def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003461 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003462 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003463
3464// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003465def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003466 IIC_VRECSD, "vrecps", "f32",
3467 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003468def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003469 IIC_VRECSQ, "vrecps", "f32",
3470 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003471
3472// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003473def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003474 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003475 v2i32, v2i32, int_arm_neon_vrsqrte>;
3476def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003477 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003478 v4i32, v4i32, int_arm_neon_vrsqrte>;
3479def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003480 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003481 v2f32, v2f32, int_arm_neon_vrsqrte>;
3482def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003483 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003484 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003485
3486// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003487def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003488 IIC_VRECSD, "vrsqrts", "f32",
3489 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003490def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003491 IIC_VRECSQ, "vrsqrts", "f32",
3492 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003493
3494// Vector Shifts.
3495
3496// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003497defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003498 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003499 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003500defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003501 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003502 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003503// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003504defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3505 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003506// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003507defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3508 N2RegVShRFrm>;
3509defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3510 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003511
3512// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003513defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3514defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003515
3516// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003517class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003518 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003519 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003520 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3521 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003522 let Inst{21-16} = op21_16;
3523}
Evan Chengf81bf152009-11-23 21:57:23 +00003524def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003525 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003526def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003527 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003528def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003529 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003530
3531// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003532defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003533 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003534
3535// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003536defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003537 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003538 "vrshl", "s", int_arm_neon_vrshifts>;
3539defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003540 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003541 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003542// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003543defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3544 N2RegVShRFrm>;
3545defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3546 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003547
3548// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003549defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003550 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003551
3552// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003553defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003554 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003555 "vqshl", "s", int_arm_neon_vqshifts>;
3556defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003557 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003558 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003559// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003560defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3561 N2RegVShLFrm>;
3562defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3563 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003564// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003565defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3566 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003567
3568// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003569defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003570 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003571defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003572 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003573
3574// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003575defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003576 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003577
3578// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003579defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003580 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003581 "vqrshl", "s", int_arm_neon_vqrshifts>;
3582defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003583 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003584 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003585
3586// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003587defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003588 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003589defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003590 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003591
3592// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003593defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003594 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003595
3596// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003597defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3598defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003599// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003600defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3601defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003602
3603// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003604defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003605// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003606defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003607
3608// Vector Absolute and Saturating Absolute.
3609
3610// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003611defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003612 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003613 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003614def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003615 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003616 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003617def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003618 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003619 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003620
3621// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003622defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003623 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003624 int_arm_neon_vqabs>;
3625
3626// Vector Negate.
3627
Bob Wilsoncba270d2010-07-13 21:16:48 +00003628def vnegd : PatFrag<(ops node:$in),
3629 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3630def vnegq : PatFrag<(ops node:$in),
3631 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003632
Evan Chengf81bf152009-11-23 21:57:23 +00003633class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003634 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003635 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003636 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003637class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003638 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003639 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003640 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003641
Chris Lattner0a00ed92010-03-28 08:39:10 +00003642// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003643def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3644def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3645def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3646def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3647def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3648def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003649
3650// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003651def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003652 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003653 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003654 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3655def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003656 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003657 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003658 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3659
Bob Wilsoncba270d2010-07-13 21:16:48 +00003660def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3661def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3662def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3663def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3664def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3665def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003666
3667// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003668defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003669 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003670 int_arm_neon_vqneg>;
3671
3672// Vector Bit Counting Operations.
3673
3674// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003675defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003676 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003677 int_arm_neon_vcls>;
3678// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003679defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003680 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003681 int_arm_neon_vclz>;
3682// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003683def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003684 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003685 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003686def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003687 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003688 v16i8, v16i8, int_arm_neon_vcnt>;
3689
Johnny Chend8836042010-02-24 20:06:07 +00003690// Vector Swap -- for disassembly only.
3691def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3692 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3693 "vswp", "$dst, $src", "", []>;
3694def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3695 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3696 "vswp", "$dst, $src", "", []>;
3697
Bob Wilson5bafff32009-06-22 23:27:02 +00003698// Vector Move Operations.
3699
3700// VMOV : Vector Move (Register)
3701
Evan Cheng020cc1b2010-05-13 00:16:46 +00003702let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003703def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003704 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003705def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003706 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003707
Evan Cheng22c687b2010-05-14 02:13:41 +00003708// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003709// be expanded after register allocation is completed.
3710def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003711 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003712
3713def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003714 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003715} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003716
Bob Wilson5bafff32009-06-22 23:27:02 +00003717// VMOV : Vector Move (Immediate)
3718
Evan Cheng47006be2010-05-17 21:54:50 +00003719let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003720def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003721 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003722 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003723 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003724def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003725 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003726 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003727 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003728
Bob Wilson1a913ed2010-06-11 21:34:50 +00003729def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3730 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003731 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003732 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3733 let Inst{9} = SIMM{9};
3734}
3735
Bob Wilson1a913ed2010-06-11 21:34:50 +00003736def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3737 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003738 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003739 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3740 let Inst{9} = SIMM{9};
3741}
Bob Wilson5bafff32009-06-22 23:27:02 +00003742
Bob Wilson046afdb2010-07-14 06:30:44 +00003743def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003744 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003745 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003746 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3747 let Inst{11-8} = SIMM{11-8};
3748}
3749
Bob Wilson046afdb2010-07-14 06:30:44 +00003750def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003751 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003752 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003753 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3754 let Inst{11-8} = SIMM{11-8};
3755}
Bob Wilson5bafff32009-06-22 23:27:02 +00003756
3757def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003758 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003759 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003760 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003761def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003762 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003763 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003764 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003765} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003766
3767// VMOV : Vector Get Lane (move scalar to ARM core register)
3768
Johnny Chen131c4a52009-11-23 17:48:17 +00003769def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003770 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3771 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3772 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3773 imm:$lane))]> {
3774 let Inst{21} = lane{2};
3775 let Inst{6-5} = lane{1-0};
3776}
Johnny Chen131c4a52009-11-23 17:48:17 +00003777def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003778 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3779 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3780 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3781 imm:$lane))]> {
3782 let Inst{21} = lane{1};
3783 let Inst{6} = lane{0};
3784}
Johnny Chen131c4a52009-11-23 17:48:17 +00003785def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003786 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3787 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3788 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3789 imm:$lane))]> {
3790 let Inst{21} = lane{2};
3791 let Inst{6-5} = lane{1-0};
3792}
Johnny Chen131c4a52009-11-23 17:48:17 +00003793def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003794 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3795 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3796 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3797 imm:$lane))]> {
3798 let Inst{21} = lane{1};
3799 let Inst{6} = lane{0};
3800}
Johnny Chen131c4a52009-11-23 17:48:17 +00003801def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003802 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3803 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3804 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3805 imm:$lane))]> {
3806 let Inst{21} = lane{0};
3807}
Bob Wilson5bafff32009-06-22 23:27:02 +00003808// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3809def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3810 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003811 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003812 (SubReg_i8_lane imm:$lane))>;
3813def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3814 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003815 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003816 (SubReg_i16_lane imm:$lane))>;
3817def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3818 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003819 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003820 (SubReg_i8_lane imm:$lane))>;
3821def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3822 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003823 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003824 (SubReg_i16_lane imm:$lane))>;
3825def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3826 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003827 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003828 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003829def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003830 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003831 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003832def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003833 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003834 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003835//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003836// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003837def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003838 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003839
3840
3841// VMOV : Vector Set Lane (move ARM core register to scalar)
3842
Owen Andersond2fbdb72010-10-27 21:28:09 +00003843let Constraints = "$src1 = $V" in {
3844def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3845 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3846 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3847 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3848 GPR:$R, imm:$lane))]> {
3849 let Inst{21} = lane{2};
3850 let Inst{6-5} = lane{1-0};
3851}
3852def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3853 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3854 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3855 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3856 GPR:$R, imm:$lane))]> {
3857 let Inst{21} = lane{1};
3858 let Inst{6} = lane{0};
3859}
3860def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3861 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3862 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3863 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3864 GPR:$R, imm:$lane))]> {
3865 let Inst{21} = lane{0};
3866}
Bob Wilson5bafff32009-06-22 23:27:02 +00003867}
3868def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3869 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003870 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003871 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003872 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003873 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003874def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3875 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003876 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003877 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003878 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003879 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003880def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3881 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003882 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003883 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003884 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003885 (DSubReg_i32_reg imm:$lane)))>;
3886
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003887def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003888 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3889 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003890def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003891 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3892 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003893
3894//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003895// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003896def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003897 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003898
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003899def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003900 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003901def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003902 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003903def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003904 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003905
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003906def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3907 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3908def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3909 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3910def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3911 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3912
3913def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3914 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3915 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003916 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003917def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3918 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3919 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003920 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003921def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3922 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3923 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003924 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003925
Bob Wilson5bafff32009-06-22 23:27:02 +00003926// VDUP : Vector Duplicate (from ARM core register to all elements)
3927
Evan Chengf81bf152009-11-23 21:57:23 +00003928class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003929 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003930 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003931 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003932class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003933 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003934 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003935 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003936
Evan Chengf81bf152009-11-23 21:57:23 +00003937def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3938def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3939def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3940def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3941def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3942def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003943
3944def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003945 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003946 [(set DPR:$dst, (v2f32 (NEONvdup
3947 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003948def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003949 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003950 [(set QPR:$dst, (v4f32 (NEONvdup
3951 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003952
3953// VDUP : Vector Duplicate Lane (from scalar to all elements)
3954
Johnny Chene4614f72010-03-25 17:01:27 +00003955class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3956 ValueType Ty>
3957 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3958 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3959 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003960
Johnny Chene4614f72010-03-25 17:01:27 +00003961class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003962 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003963 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00003964 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00003965 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3966 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003967
Bob Wilson507df402009-10-21 02:15:46 +00003968// Inst{19-16} is partially specified depending on the element size.
3969
Owen Andersonf587a932010-10-27 19:25:54 +00003970def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
3971 let Inst{19-17} = lane{2-0};
3972}
3973def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
3974 let Inst{19-18} = lane{1-0};
3975}
3976def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
3977 let Inst{19} = lane{0};
3978}
3979def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
3980 let Inst{19} = lane{0};
3981}
3982def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
3983 let Inst{19-17} = lane{2-0};
3984}
3985def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
3986 let Inst{19-18} = lane{1-0};
3987}
3988def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
3989 let Inst{19} = lane{0};
3990}
3991def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
3992 let Inst{19} = lane{0};
3993}
Bob Wilson5bafff32009-06-22 23:27:02 +00003994
Bob Wilson0ce37102009-08-14 05:08:32 +00003995def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3996 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3997 (DSubReg_i8_reg imm:$lane))),
3998 (SubReg_i8_lane imm:$lane)))>;
3999def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4000 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4001 (DSubReg_i16_reg imm:$lane))),
4002 (SubReg_i16_lane imm:$lane)))>;
4003def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4004 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4005 (DSubReg_i32_reg imm:$lane))),
4006 (SubReg_i32_lane imm:$lane)))>;
4007def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4008 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4009 (DSubReg_i32_reg imm:$lane))),
4010 (SubReg_i32_lane imm:$lane)))>;
4011
Jim Grosbach65dc3032010-10-06 21:16:16 +00004012def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004013 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004014def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004015 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004016
Bob Wilson5bafff32009-06-22 23:27:02 +00004017// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004018defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004019 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004020// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004021defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4022 "vqmovn", "s", int_arm_neon_vqmovns>;
4023defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4024 "vqmovn", "u", int_arm_neon_vqmovnu>;
4025defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4026 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004027// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004028defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4029defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004030
4031// Vector Conversions.
4032
Johnny Chen9e088762010-03-17 17:52:21 +00004033// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004034def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4035 v2i32, v2f32, fp_to_sint>;
4036def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4037 v2i32, v2f32, fp_to_uint>;
4038def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4039 v2f32, v2i32, sint_to_fp>;
4040def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4041 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004042
Johnny Chen6c8648b2010-03-17 23:26:50 +00004043def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4044 v4i32, v4f32, fp_to_sint>;
4045def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4046 v4i32, v4f32, fp_to_uint>;
4047def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4048 v4f32, v4i32, sint_to_fp>;
4049def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4050 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004051
4052// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004053def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004054 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004055def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004056 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004057def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004058 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004059def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004060 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4061
Evan Chengf81bf152009-11-23 21:57:23 +00004062def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004063 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004064def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004065 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004066def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004067 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004068def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004069 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4070
Bob Wilsond8e17572009-08-12 22:31:50 +00004071// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004072
4073// VREV64 : Vector Reverse elements within 64-bit doublewords
4074
Evan Chengf81bf152009-11-23 21:57:23 +00004075class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004076 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004077 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004078 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004079 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004080class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004081 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004082 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004083 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004084 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004085
Evan Chengf81bf152009-11-23 21:57:23 +00004086def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4087def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4088def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4089def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004090
Evan Chengf81bf152009-11-23 21:57:23 +00004091def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4092def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4093def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4094def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004095
4096// VREV32 : Vector Reverse elements within 32-bit words
4097
Evan Chengf81bf152009-11-23 21:57:23 +00004098class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004099 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004100 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004101 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004102 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004103class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004104 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004105 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004106 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004107 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004108
Evan Chengf81bf152009-11-23 21:57:23 +00004109def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4110def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004111
Evan Chengf81bf152009-11-23 21:57:23 +00004112def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4113def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004114
4115// VREV16 : Vector Reverse elements within 16-bit halfwords
4116
Evan Chengf81bf152009-11-23 21:57:23 +00004117class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004118 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004119 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004120 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004121 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004122class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004123 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004124 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004125 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004126 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004127
Evan Chengf81bf152009-11-23 21:57:23 +00004128def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4129def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004130
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004131// Other Vector Shuffles.
4132
4133// VEXT : Vector Extract
4134
Evan Chengf81bf152009-11-23 21:57:23 +00004135class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004136 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
4137 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
4138 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4139 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004140 (Ty DPR:$rhs), imm:$index)))]> {
4141 bits<4> index;
4142 let Inst{11-8} = index{3-0};
4143}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004144
Evan Chengf81bf152009-11-23 21:57:23 +00004145class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004146 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
4147 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
4148 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4149 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004150 (Ty QPR:$rhs), imm:$index)))]> {
4151 bits<4> index;
4152 let Inst{11-8} = index{3-0};
4153}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004154
Evan Chengf81bf152009-11-23 21:57:23 +00004155def VEXTd8 : VEXTd<"vext", "8", v8i8>;
4156def VEXTd16 : VEXTd<"vext", "16", v4i16>;
4157def VEXTd32 : VEXTd<"vext", "32", v2i32>;
4158def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004159
Evan Chengf81bf152009-11-23 21:57:23 +00004160def VEXTq8 : VEXTq<"vext", "8", v16i8>;
4161def VEXTq16 : VEXTq<"vext", "16", v8i16>;
4162def VEXTq32 : VEXTq<"vext", "32", v4i32>;
4163def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004164
Bob Wilson64efd902009-08-08 05:53:00 +00004165// VTRN : Vector Transpose
4166
Evan Chengf81bf152009-11-23 21:57:23 +00004167def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4168def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4169def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004170
Evan Chengf81bf152009-11-23 21:57:23 +00004171def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4172def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4173def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004174
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004175// VUZP : Vector Unzip (Deinterleave)
4176
Evan Chengf81bf152009-11-23 21:57:23 +00004177def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4178def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4179def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004180
Evan Chengf81bf152009-11-23 21:57:23 +00004181def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4182def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4183def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004184
4185// VZIP : Vector Zip (Interleave)
4186
Evan Chengf81bf152009-11-23 21:57:23 +00004187def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4188def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4189def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004190
Evan Chengf81bf152009-11-23 21:57:23 +00004191def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4192def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4193def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004194
Bob Wilson114a2662009-08-12 20:51:55 +00004195// Vector Table Lookup and Table Extension.
4196
4197// VTBL : Vector Table Lookup
4198def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004199 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4200 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4201 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4202 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004203let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004204def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004205 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4206 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4207 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004208def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004209 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4210 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4211 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004212def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004213 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4214 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004215 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004216 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004217} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004218
Bob Wilsonbd916c52010-09-13 23:55:10 +00004219def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004220 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004221def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004222 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004223def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004224 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004225
Bob Wilson114a2662009-08-12 20:51:55 +00004226// VTBX : Vector Table Extension
4227def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004228 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4229 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4230 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4231 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4232 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004233let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004234def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004235 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4236 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4237 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004238def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004239 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4240 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004241 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004242 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4243 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004244def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004245 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4246 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4247 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4248 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004249} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004250
Bob Wilsonbd916c52010-09-13 23:55:10 +00004251def VTBX2Pseudo
4252 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004253 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004254def VTBX3Pseudo
4255 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004256 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004257def VTBX4Pseudo
4258 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004259 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004260
Bob Wilson5bafff32009-06-22 23:27:02 +00004261//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004262// NEON instructions for single-precision FP math
4263//===----------------------------------------------------------------------===//
4264
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004265class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4266 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004267 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004268 SPR:$a, ssub_0))),
4269 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004270
4271class N3VSPat<SDNode OpNode, NeonI Inst>
4272 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004273 (EXTRACT_SUBREG (v2f32
4274 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004275 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004276 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004277 SPR:$b, ssub_0))),
4278 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004279
4280class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4281 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4282 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004283 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004284 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004285 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004286 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004287 SPR:$b, ssub_0)),
4288 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004289
Evan Cheng1d2426c2009-08-07 19:30:41 +00004290// These need separate instructions because they must use DPR_VFP2 register
4291// class which have SPR sub-registers.
4292
4293// Vector Add Operations used for single-precision FP
4294let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004295def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4296def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004297
David Goodwin338268c2009-08-10 22:17:39 +00004298// Vector Sub Operations used for single-precision FP
4299let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004300def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4301def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004302
Evan Cheng1d2426c2009-08-07 19:30:41 +00004303// Vector Multiply Operations used for single-precision FP
4304let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004305def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4306def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004307
4308// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004309// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4310// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004311
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004312//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004313//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004314// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004315//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004316
4317//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004318//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004319// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004320//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004321
David Goodwin338268c2009-08-10 22:17:39 +00004322// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004323let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004324def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4325 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4326 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004327def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004328
David Goodwin338268c2009-08-10 22:17:39 +00004329// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004330let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004331def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4332 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4333 "vneg", "f32", "$dst, $src", "", []>;
4334def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004335
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004336// Vector Maximum used for single-precision FP
4337let neverHasSideEffects = 1 in
4338def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004339 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004340 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4341def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4342
4343// Vector Minimum used for single-precision FP
4344let neverHasSideEffects = 1 in
4345def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004346 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004347 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4348def : N3VSPat<NEONfmin, VMINfd_sfp>;
4349
David Goodwin338268c2009-08-10 22:17:39 +00004350// Vector Convert between single-precision FP and integer
4351let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004352def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4353 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004354def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004355
4356let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004357def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4358 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004359def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004360
4361let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004362def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4363 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004364def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004365
4366let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004367def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4368 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004369def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004370
Evan Cheng1d2426c2009-08-07 19:30:41 +00004371//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004372// Non-Instruction Patterns
4373//===----------------------------------------------------------------------===//
4374
4375// bit_convert
4376def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4377def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4378def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4379def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4380def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4381def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4382def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4383def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4384def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4385def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4386def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4387def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4388def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4389def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4390def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4391def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4392def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4393def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4394def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4395def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4396def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4397def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4398def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4399def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4400def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4401def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4402def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4403def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4404def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4405def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4406
4407def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4408def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4409def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4410def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4411def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4412def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4413def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4414def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4415def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4416def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4417def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4418def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4419def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4420def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4421def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4422def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4423def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4424def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4425def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4426def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4427def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4428def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4429def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4430def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4431def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4432def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4433def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4434def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4435def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4436def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;