blob: 989143dd1e6996b2ca84fa5acbc9ccd2ef054b09 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
Evan Chenga8e29892007-01-19 07:51:42 +000029def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000030 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000031}], imm_neg_XFORM>;
32
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000033def imm0_255_asmoperand : AsmOperandClass { let Name = "Imm0_255"; }
34def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
35 let ParserMatchClass = imm0_255_asmoperand;
36}
Evan Chenga8e29892007-01-19 07:51:42 +000037def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40
Eric Christopher8f232d32011-04-28 05:49:04 +000041def imm8_255 : ImmLeaf<i32, [{
42 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000046 return Val >= 8 && Val < 256;
47}], imm_neg_XFORM>;
48
Bill Wendling0480e282010-12-01 02:36:55 +000049// Break imm's up into two pieces: an immediate + a left shift. This uses
50// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
51// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000052def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000053 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000054}]>;
55
56def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000058 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000059}]>;
60
61def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000063 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000064}]>;
65
Jim Grosbachd40963c2010-12-14 22:28:03 +000066// ADR instruction labels.
67def t_adrlabel : Operand<i32> {
68 let EncoderMethod = "getThumbAdrLabelOpValue";
69}
70
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000071// Scaled 4 immediate.
72def t_imm_s4 : Operand<i32> {
73 let PrintMethod = "printThumbS4ImmOperand";
Benjamin Kramer151bd172011-07-14 21:47:24 +000074 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000075}
76
Evan Chenga8e29892007-01-19 07:51:42 +000077// Define Thumb specific addressing modes.
78
Benjamin Kramer151bd172011-07-14 21:47:24 +000079let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +000080def t_brtarget : Operand<OtherVT> {
81 let EncoderMethod = "getThumbBRTargetOpValue";
82}
83
Jim Grosbach01086452010-12-10 17:13:40 +000084def t_bcctarget : Operand<i32> {
85 let EncoderMethod = "getThumbBCCTargetOpValue";
86}
87
Jim Grosbachcf6220a2010-12-09 19:01:46 +000088def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000089 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000090}
91
Jim Grosbach662a8162010-12-06 23:57:07 +000092def t_bltarget : Operand<i32> {
93 let EncoderMethod = "getThumbBLTargetOpValue";
94}
95
Bill Wendling09aa3f02010-12-09 00:39:08 +000096def t_blxtarget : Operand<i32> {
97 let EncoderMethod = "getThumbBLXTargetOpValue";
98}
Benjamin Kramer151bd172011-07-14 21:47:24 +000099}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000100
Bill Wendlingf4caf692010-12-14 03:36:38 +0000101def MemModeRegThumbAsmOperand : AsmOperandClass {
102 let Name = "MemModeRegThumb";
103 let SuperClasses = [];
104}
105
106def MemModeImmThumbAsmOperand : AsmOperandClass {
107 let Name = "MemModeImmThumb";
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000108 let SuperClasses = [];
109}
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111// t_addrmode_rr := reg + reg
112//
113def t_addrmode_rr : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000115 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000116 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000117 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000121//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000122def t_addrmode_rrs1 : Operand<i32>,
123 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
124 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
125 let PrintMethod = "printThumbAddrModeRROperand";
126 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
127 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000128}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000129def t_addrmode_rrs2 : Operand<i32>,
130 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
131 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
132 let PrintMethod = "printThumbAddrModeRROperand";
133 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
134 let ParserMatchClass = MemModeRegThumbAsmOperand;
135}
136def t_addrmode_rrs4 : Operand<i32>,
137 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
138 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
139 let PrintMethod = "printThumbAddrModeRROperand";
140 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
141 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000142}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000143
Bill Wendlingf4caf692010-12-14 03:36:38 +0000144// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000145//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000146def t_addrmode_is4 : Operand<i32>,
147 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
148 let EncoderMethod = "getAddrModeISOpValue";
149 let PrintMethod = "printThumbAddrModeImm5S4Operand";
150 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
151 let ParserMatchClass = MemModeImmThumbAsmOperand;
152}
153
154// t_addrmode_is2 := reg + imm5 * 2
155//
156def t_addrmode_is2 : Operand<i32>,
157 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
158 let EncoderMethod = "getAddrModeISOpValue";
159 let PrintMethod = "printThumbAddrModeImm5S2Operand";
160 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
161 let ParserMatchClass = MemModeImmThumbAsmOperand;
162}
163
164// t_addrmode_is1 := reg + imm5
165//
166def t_addrmode_is1 : Operand<i32>,
167 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
168 let EncoderMethod = "getAddrModeISOpValue";
169 let PrintMethod = "printThumbAddrModeImm5S1Operand";
170 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
171 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000172}
173
174// t_addrmode_sp := sp + imm8 * 4
175//
176def t_addrmode_sp : Operand<i32>,
177 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000178 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000179 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000180 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000181 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000182}
183
Bill Wendlingb8958b02010-12-08 01:57:09 +0000184// t_addrmode_pc := <label> => pc + imm8 * 4
185//
186def t_addrmode_pc : Operand<i32> {
187 let EncoderMethod = "getAddrModePCOpValue";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000188 let ParserMatchClass = MemModeImmThumbAsmOperand;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000189}
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191//===----------------------------------------------------------------------===//
192// Miscellaneous Instructions.
193//
194
Jim Grosbach4642ad32010-02-22 23:10:38 +0000195// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
196// from removing one half of the matched pairs. That breaks PEI, which assumes
197// these will always be in pairs, and asserts if it finds otherwise. Better way?
198let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000199def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000200 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
201 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
202 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000203
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000204def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000205 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
206 [(ARMcallseq_start imm:$amt)]>,
207 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000208}
Evan Cheng44bec522007-05-15 01:29:07 +0000209
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000210// T1Disassembly - A simple class to make encoding some disassembly patterns
211// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000212class T1Disassembly<bits<2> op1, bits<8> op2>
213 : T1Encoding<0b101111> {
214 let Inst{9-8} = op1;
215 let Inst{7-0} = op2;
216}
217
Johnny Chenbd2c6232010-02-25 03:28:51 +0000218def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
219 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000220 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000221
Johnny Chend86d2692010-02-25 17:51:03 +0000222def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
223 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000224 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000225
226def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
227 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000228 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000229
230def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
231 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000232 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000233
234def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
235 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000236 T1Disassembly<0b11, 0x40>; // A8.6.157
237
238// The i32imm operand $val can be used by a debugger to store more information
239// about the breakpoint.
240def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
241 [/* For disassembly only; pattern left blank */]>,
242 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
243 // A8.6.22
244 bits<8> val;
245 let Inst{7-0} = val;
246}
Johnny Chend86d2692010-02-25 17:51:03 +0000247
248def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
249 [/* For disassembly only; pattern left blank */]>,
250 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000251 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000252 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000253 let Inst{4} = 1;
254 let Inst{3} = 1; // Big-Endian
255 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000256}
257
258def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
259 [/* For disassembly only; pattern left blank */]>,
260 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000261 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000262 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000263 let Inst{4} = 1;
264 let Inst{3} = 0; // Little-Endian
265 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000266}
267
Johnny Chen93042d12010-03-02 18:14:57 +0000268// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000269def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
270 NoItinerary, "cps$imod $iflags",
271 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000272 T1Misc<0b0110011> {
273 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000274 bit imod;
275 bits<3> iflags;
276
277 let Inst{4} = imod;
278 let Inst{3} = 0;
279 let Inst{2-0} = iflags;
Bill Wendling849f2e32010-11-29 00:18:15 +0000280}
Johnny Chen93042d12010-03-02 18:14:57 +0000281
Evan Cheng35d6c412009-08-04 23:47:55 +0000282// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000283let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000284def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000285 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000286 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000287 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000288 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000289 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000290 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000291}
Evan Chenga8e29892007-01-19 07:51:42 +0000292
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000293// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000294def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000295 "add\t$dst, pc, $rhs", []>,
296 T1Encoding<{1,0,1,0,0,?}> {
297 // A6.2 & A8.6.10
298 bits<3> dst;
299 bits<8> rhs;
300 let Inst{10-8} = dst;
301 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000302}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000303
Bill Wendling0ae28e42010-11-19 22:37:33 +0000304// ADD <Rd>, sp, #<imm8>
305// This is rematerializable, which is particularly useful for taking the
306// address of locals.
307let isReMaterializable = 1 in
308def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
309 "add\t$dst, $sp, $rhs", []>,
310 T1Encoding<{1,0,1,0,1,?}> {
311 // A6.2 & A8.6.8
312 bits<3> dst;
313 bits<8> rhs;
314 let Inst{10-8} = dst;
315 let Inst{7-0} = rhs;
316}
317
318// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000319def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000320 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000321 T1Misc<{0,0,0,0,0,?,?}> {
322 // A6.2.5 & A8.6.8
323 bits<7> rhs;
324 let Inst{6-0} = rhs;
325}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000326
Bill Wendling0ae28e42010-11-19 22:37:33 +0000327// SUB sp, sp, #<imm7>
328// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000329def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000330 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000331 T1Misc<{0,0,0,0,1,?,?}> {
332 // A6.2.5 & A8.6.214
333 bits<7> rhs;
334 let Inst{6-0} = rhs;
335}
Evan Cheng86198642009-08-07 00:34:42 +0000336
Bill Wendling0ae28e42010-11-19 22:37:33 +0000337// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000338def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000339 "add\t$dst, $rhs", []>,
340 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000341 // A8.6.9 Encoding T1
342 bits<4> dst;
343 let Inst{7} = dst{3};
344 let Inst{6-3} = 0b1101;
345 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000346}
Evan Cheng86198642009-08-07 00:34:42 +0000347
Bill Wendling0ae28e42010-11-19 22:37:33 +0000348// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000349def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000350 "add\t$dst, $rhs", []>,
351 T1Special<{0,0,?,?}> {
352 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000353 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000354 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000355 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000356 let Inst{2-0} = 0b101;
357}
Evan Cheng86198642009-08-07 00:34:42 +0000358
Evan Chenga8e29892007-01-19 07:51:42 +0000359//===----------------------------------------------------------------------===//
360// Control Flow Instructions.
361//
362
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000363// Indirect branches
364let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000365 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
366 T1Special<{1,1,0,?}> {
367 // A6.2.3 & A8.6.25
368 bits<4> Rm;
369 let Inst{6-3} = Rm;
370 let Inst{2-0} = 0b000;
371 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000372}
373
Jim Grosbachead77cd2011-07-08 21:04:05 +0000374let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000375 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000376 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000377
378 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000379 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000380 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000381 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000382}
383
Bill Wendling0480e282010-12-01 02:36:55 +0000384// All calls clobber the non-callee saved registers. SP is marked as a use to
385// prevent stack-pointer assignments that appear immediately before calls from
386// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000387let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000388 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000389 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000390 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000391 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000392 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000393 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
394 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000395 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000396 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000397 bits<21> func;
398 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000399 let Inst{13} = 1;
400 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000401 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000402 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000403
Evan Chengb6207242009-08-01 00:16:10 +0000404 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000405 def tBLXi : TIx2<0b11110, 0b11, 0,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000406 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
407 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000408 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000409 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000410 bits<21> func;
411 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000412 let Inst{13} = 1;
413 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000414 let Inst{10-1} = func{10-1};
415 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000416 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000417
Evan Chengb6207242009-08-01 00:16:10 +0000418 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000419 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
420 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000421 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000422 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000423 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
424 bits<4> func;
425 let Inst{6-3} = func;
426 let Inst{2-0} = 0b000;
427 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000428
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000429 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000430 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000431 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000432 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000433 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000434}
435
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000436let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000437 // On Darwin R9 is call-clobbered.
438 // R7 is marked as a use to prevent frame-pointer assignments from being
439 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000440 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000441 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000442 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000443 def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops),
444 4, IIC_Br, [(ARMtcall tglobaladdr:$func)],
445 (tBL pred:$p, t_bltarget:$func)>,
446 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000447
Evan Chengb6207242009-08-01 00:16:10 +0000448 // ARMv5T and above, also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000449 def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
450 4, IIC_Br, [(ARMcall tglobaladdr:$func)],
451 (tBLXi pred:$p, t_blxtarget:$func)>,
452 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000453
Evan Chengb6207242009-08-01 00:16:10 +0000454 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000455 def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops),
456 2, IIC_Br, [(ARMtcall GPR:$func)],
457 (tBLXr pred:$p, GPR:$func)>,
458 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000459
460 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000461 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000462 4, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000463 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000464 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000465}
466
Bill Wendling0480e282010-12-01 02:36:55 +0000467let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
468 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000469 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000470 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000471 T1Encoding<{1,1,1,0,0,?}> {
472 bits<11> target;
473 let Inst{10-0} = target;
474 }
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Evan Cheng225dfe92007-01-30 01:13:37 +0000476 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000477 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
478 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000479 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000480 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
481 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000482
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000483 def tBR_JTr : tPseudoInst<(outs),
484 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000485 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000486 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
487 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000488 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000489}
490
Evan Chengc85e8322007-07-05 07:13:32 +0000491// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000492// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000493let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000494 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000495 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000496 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000497 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000498 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000499 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000500 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000501 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000502}
Evan Chenga8e29892007-01-19 07:51:42 +0000503
Evan Chengde17fb62009-10-31 23:46:45 +0000504// Compare and branch on zero / non-zero
505let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000506 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000507 "cbz\t$Rn, $target", []>,
508 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000509 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000510 bits<6> target;
511 bits<3> Rn;
512 let Inst{9} = target{5};
513 let Inst{7-3} = target{4-0};
514 let Inst{2-0} = Rn;
515 }
Evan Chengde17fb62009-10-31 23:46:45 +0000516
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000517 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000518 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000519 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000520 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000521 bits<6> target;
522 bits<3> Rn;
523 let Inst{9} = target{5};
524 let Inst{7-3} = target{4-0};
525 let Inst{2-0} = Rn;
526 }
Evan Chengde17fb62009-10-31 23:46:45 +0000527}
528
Jim Grosbache36e21e2011-07-08 20:13:35 +0000529// Tail calls
530let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
531 // Darwin versions.
532 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
533 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000534 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
535 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000536 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000537 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000538 (tBX GPR:$dst, (ops 14, zero_reg))>,
539 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000540 }
541 // Non-Darwin versions (the difference is R9).
542 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
543 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000544 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000545 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000546 (tB t_brtarget:$dst)>,
547 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000548 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000549 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000550 (tBX GPR:$dst, (ops 14, zero_reg))>,
551 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000552 }
553}
554
555
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000556// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
557// A8.6.16 B: Encoding T1
558// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000559let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000560def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
561 "svc", "\t$imm", []>, Encoding16 {
562 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000563 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000564 let Inst{11-8} = 0b1111;
565 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000566}
567
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000568// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000569let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000570def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000571 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000572 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000573}
574
Evan Chenga8e29892007-01-19 07:51:42 +0000575//===----------------------------------------------------------------------===//
576// Load Store Instructions.
577//
578
Bill Wendlingb6faf652010-12-14 22:10:49 +0000579// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000580let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000581multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
582 Operand AddrMode_r, Operand AddrMode_i,
583 AddrMode am, InstrItinClass itin_r,
584 InstrItinClass itin_i, string asm,
585 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000586 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000587 T1pILdStEncode<reg_opc,
588 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
589 am, itin_r, asm, "\t$Rt, $addr",
590 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000591 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000592 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
593 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
594 am, itin_i, asm, "\t$Rt, $addr",
595 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
596}
597// Stores: reg/reg and reg/imm5
598multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
599 Operand AddrMode_r, Operand AddrMode_i,
600 AddrMode am, InstrItinClass itin_r,
601 InstrItinClass itin_i, string asm,
602 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000603 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000604 T1pILdStEncode<reg_opc,
605 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
606 am, itin_r, asm, "\t$Rt, $addr",
607 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000608 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000609 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
610 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
611 am, itin_i, asm, "\t$Rt, $addr",
612 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
613}
Bill Wendling6179c312010-11-20 00:53:35 +0000614
Bill Wendlingb6faf652010-12-14 22:10:49 +0000615// A8.6.57 & A8.6.60
616defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
617 t_addrmode_is4, AddrModeT1_4,
618 IIC_iLoad_r, IIC_iLoad_i, "ldr",
619 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000620
Bill Wendlingb6faf652010-12-14 22:10:49 +0000621// A8.6.64 & A8.6.61
622defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
623 t_addrmode_is1, AddrModeT1_1,
624 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
625 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000626
Bill Wendlingb6faf652010-12-14 22:10:49 +0000627// A8.6.76 & A8.6.73
628defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
629 t_addrmode_is2, AddrModeT1_2,
630 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
631 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000632
Evan Cheng2f297df2009-07-11 07:08:13 +0000633let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000634def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000635 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
636 AddrModeT1_1, IIC_iLoad_bh_r,
637 "ldrsb", "\t$dst, $addr",
638 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000639
Evan Cheng2f297df2009-07-11 07:08:13 +0000640let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000641def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000642 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
643 AddrModeT1_2, IIC_iLoad_bh_r,
644 "ldrsh", "\t$dst, $addr",
645 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000646
Dan Gohman15511cf2008-12-03 18:15:48 +0000647let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000648def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000649 "ldr", "\t$Rt, $addr",
650 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000651 T1LdStSP<{1,?,?}> {
652 bits<3> Rt;
653 bits<8> addr;
654 let Inst{10-8} = Rt;
655 let Inst{7-0} = addr;
656}
Evan Cheng012f2d92007-01-24 08:53:17 +0000657
658// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000659// FIXME: Use ldr.n to work around a Darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000660let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000661def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000662 "ldr", ".n\t$Rt, $addr",
663 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
664 T1Encoding<{0,1,0,0,1,?}> {
665 // A6.2 & A8.6.59
666 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000667 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000668 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000669 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000670}
Evan Chengfa775d02007-03-19 07:20:03 +0000671
Johnny Chen597fa652011-04-22 19:12:43 +0000672// FIXME: Remove this entry when the above ldr.n workaround is fixed.
673// For disassembly use only.
674def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
675 "ldr", "\t$Rt, $addr",
676 [/* disassembly only */]>,
677 T1Encoding<{0,1,0,0,1,?}> {
678 // A6.2 & A8.6.59
679 bits<3> Rt;
680 bits<8> addr;
681 let Inst{10-8} = Rt;
682 let Inst{7-0} = addr;
683}
684
Bill Wendlingb6faf652010-12-14 22:10:49 +0000685// A8.6.194 & A8.6.192
686defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
687 t_addrmode_is4, AddrModeT1_4,
688 IIC_iStore_r, IIC_iStore_i, "str",
689 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000690
Bill Wendlingb6faf652010-12-14 22:10:49 +0000691// A8.6.197 & A8.6.195
692defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
693 t_addrmode_is1, AddrModeT1_1,
694 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
695 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000696
Bill Wendlingb6faf652010-12-14 22:10:49 +0000697// A8.6.207 & A8.6.205
698defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000699 t_addrmode_is2, AddrModeT1_2,
700 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
701 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000702
Evan Chenga8e29892007-01-19 07:51:42 +0000703
Jim Grosbachd967cd02010-12-07 21:50:47 +0000704def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000705 "str", "\t$Rt, $addr",
706 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000707 T1LdStSP<{0,?,?}> {
708 bits<3> Rt;
709 bits<8> addr;
710 let Inst{10-8} = Rt;
711 let Inst{7-0} = addr;
712}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000713
Evan Chenga8e29892007-01-19 07:51:42 +0000714//===----------------------------------------------------------------------===//
715// Load / store multiple Instructions.
716//
717
Bill Wendling6c470b82010-11-13 09:09:38 +0000718multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
719 InstrItinClass itin_upd, bits<6> T1Enc,
720 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000721 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000722 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000723 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000724 T1Encoding<T1Enc> {
725 bits<3> Rn;
726 bits<8> regs;
727 let Inst{10-8} = Rn;
728 let Inst{7-0} = regs;
729 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000730 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000731 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000732 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000733 T1Encoding<T1Enc> {
734 bits<3> Rn;
735 bits<8> regs;
736 let Inst{10-8} = Rn;
737 let Inst{7-0} = regs;
738 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000739}
740
Bill Wendling73fe34a2010-11-16 01:16:36 +0000741// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000742let neverHasSideEffects = 1 in {
743
744let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
745defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
746 {1,1,0,0,1,?}, 1>;
747
748let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
749defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
750 {1,1,0,0,0,?}, 0>;
Owen Anderson18901d62011-05-11 17:00:48 +0000751
Bill Wendlingddc918b2010-11-13 10:57:02 +0000752} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000753
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000754let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000755def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000756 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000757 "pop${p}\t$regs", []>,
758 T1Misc<{1,1,0,?,?,?,?}> {
759 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000760 let Inst{8} = regs{15};
761 let Inst{7-0} = regs{7-0};
762}
Evan Cheng4b322e52009-08-11 21:11:32 +0000763
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000764let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000765def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000766 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000767 "push${p}\t$regs", []>,
768 T1Misc<{0,1,0,?,?,?,?}> {
769 bits<16> regs;
770 let Inst{8} = regs{14};
771 let Inst{7-0} = regs{7-0};
772}
Evan Chenga8e29892007-01-19 07:51:42 +0000773
774//===----------------------------------------------------------------------===//
775// Arithmetic Instructions.
776//
777
Bill Wendling1d045ee2010-12-01 02:28:08 +0000778// Helper classes for encoding T1pI patterns:
779class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
780 string opc, string asm, list<dag> pattern>
781 : T1pI<oops, iops, itin, opc, asm, pattern>,
782 T1DataProcessing<opA> {
783 bits<3> Rm;
784 bits<3> Rn;
785 let Inst{5-3} = Rm;
786 let Inst{2-0} = Rn;
787}
788class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
789 string opc, string asm, list<dag> pattern>
790 : T1pI<oops, iops, itin, opc, asm, pattern>,
791 T1Misc<opA> {
792 bits<3> Rm;
793 bits<3> Rd;
794 let Inst{5-3} = Rm;
795 let Inst{2-0} = Rd;
796}
797
Bill Wendling76f4e102010-12-01 01:20:15 +0000798// Helper classes for encoding T1sI patterns:
799class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
800 string opc, string asm, list<dag> pattern>
801 : T1sI<oops, iops, itin, opc, asm, pattern>,
802 T1DataProcessing<opA> {
803 bits<3> Rd;
804 bits<3> Rn;
805 let Inst{5-3} = Rn;
806 let Inst{2-0} = Rd;
807}
808class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
809 string opc, string asm, list<dag> pattern>
810 : T1sI<oops, iops, itin, opc, asm, pattern>,
811 T1General<opA> {
812 bits<3> Rm;
813 bits<3> Rn;
814 bits<3> Rd;
815 let Inst{8-6} = Rm;
816 let Inst{5-3} = Rn;
817 let Inst{2-0} = Rd;
818}
819class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
820 string opc, string asm, list<dag> pattern>
821 : T1sI<oops, iops, itin, opc, asm, pattern>,
822 T1General<opA> {
823 bits<3> Rd;
824 bits<3> Rm;
825 let Inst{5-3} = Rm;
826 let Inst{2-0} = Rd;
827}
828
829// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000830class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
831 string opc, string asm, list<dag> pattern>
832 : T1sIt<oops, iops, itin, opc, asm, pattern>,
833 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000834 bits<3> Rdn;
835 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000836 let Inst{5-3} = Rm;
837 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000838}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000839class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
840 string opc, string asm, list<dag> pattern>
841 : T1sIt<oops, iops, itin, opc, asm, pattern>,
842 T1General<opA> {
843 bits<3> Rdn;
844 bits<8> imm8;
845 let Inst{10-8} = Rdn;
846 let Inst{7-0} = imm8;
847}
848
849// Add with carry register
850let isCommutable = 1, Uses = [CPSR] in
851def tADC : // A8.6.2
852 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
853 "adc", "\t$Rdn, $Rm",
854 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000855
David Goodwinc9ee1182009-06-25 22:49:55 +0000856// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000857def tADDi3 : // A8.6.4 T1
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000858 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
859 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000860 "add", "\t$Rd, $Rm, $imm3",
861 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000862 bits<3> imm3;
863 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000864}
Evan Chenga8e29892007-01-19 07:51:42 +0000865
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000866def tADDi8 : // A8.6.4 T2
867 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
868 IIC_iALUi,
869 "add", "\t$Rdn, $imm8",
870 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000871
David Goodwinc9ee1182009-06-25 22:49:55 +0000872// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000873let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000874def tADDrr : // A8.6.6 T1
875 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
876 IIC_iALUr,
877 "add", "\t$Rd, $Rn, $Rm",
878 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000879
Evan Chengcd799b92009-06-12 20:46:18 +0000880let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000881def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
882 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000883 T1Special<{0,0,?,?}> {
884 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000885 bits<4> Rdn;
886 bits<4> Rm;
887 let Inst{7} = Rdn{3};
888 let Inst{6-3} = Rm;
889 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000890}
Evan Chenga8e29892007-01-19 07:51:42 +0000891
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000892// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000893let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000894def tAND : // A8.6.12
895 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
896 IIC_iBITr,
897 "and", "\t$Rdn, $Rm",
898 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000899
David Goodwinc9ee1182009-06-25 22:49:55 +0000900// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000901def tASRri : // A8.6.14
902 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
903 IIC_iMOVsi,
904 "asr", "\t$Rd, $Rm, $imm5",
905 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000906 bits<5> imm5;
907 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000908}
Evan Chenga8e29892007-01-19 07:51:42 +0000909
David Goodwinc9ee1182009-06-25 22:49:55 +0000910// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000911def tASRrr : // A8.6.15
912 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
913 IIC_iMOVsr,
914 "asr", "\t$Rdn, $Rm",
915 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000916
David Goodwinc9ee1182009-06-25 22:49:55 +0000917// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000918def tBIC : // A8.6.20
919 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
920 IIC_iBITr,
921 "bic", "\t$Rdn, $Rm",
922 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000923
David Goodwinc9ee1182009-06-25 22:49:55 +0000924// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000925let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000926//FIXME: Disable CMN, as CCodes are backwards from compare expectations
927// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000928//def tCMN : // A8.6.33
929// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
930// IIC_iCMPr,
931// "cmn", "\t$lhs, $rhs",
932// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000933
934def tCMNz : // A8.6.33
935 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
936 IIC_iCMPr,
937 "cmn", "\t$Rn, $Rm",
938 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
939
940} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000941
David Goodwinc9ee1182009-06-25 22:49:55 +0000942// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000943let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000944def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
945 "cmp", "\t$Rn, $imm8",
946 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
947 T1General<{1,0,1,?,?}> {
948 // A8.6.35
949 bits<3> Rn;
950 bits<8> imm8;
951 let Inst{10-8} = Rn;
952 let Inst{7-0} = imm8;
953}
954
David Goodwinc9ee1182009-06-25 22:49:55 +0000955// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000956def tCMPr : // A8.6.36 T1
957 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
958 IIC_iCMPr,
959 "cmp", "\t$Rn, $Rm",
960 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
961
Bill Wendling849f2e32010-11-29 00:18:15 +0000962def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
963 "cmp", "\t$Rn, $Rm", []>,
964 T1Special<{0,1,?,?}> {
965 // A8.6.36 T2
966 bits<4> Rm;
967 bits<4> Rn;
968 let Inst{7} = Rn{3};
969 let Inst{6-3} = Rm;
970 let Inst{2-0} = Rn{2-0};
971}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000972} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000973
Evan Chenga8e29892007-01-19 07:51:42 +0000974
David Goodwinc9ee1182009-06-25 22:49:55 +0000975// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000976let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000977def tEOR : // A8.6.45
978 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
979 IIC_iBITr,
980 "eor", "\t$Rdn, $Rm",
981 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000982
David Goodwinc9ee1182009-06-25 22:49:55 +0000983// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000984def tLSLri : // A8.6.88
985 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
986 IIC_iMOVsi,
987 "lsl", "\t$Rd, $Rm, $imm5",
988 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000989 bits<5> imm5;
990 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000991}
Evan Chenga8e29892007-01-19 07:51:42 +0000992
David Goodwinc9ee1182009-06-25 22:49:55 +0000993// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000994def tLSLrr : // A8.6.89
995 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
996 IIC_iMOVsr,
997 "lsl", "\t$Rdn, $Rm",
998 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000999
David Goodwinc9ee1182009-06-25 22:49:55 +00001000// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001001def tLSRri : // A8.6.90
1002 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1003 IIC_iMOVsi,
1004 "lsr", "\t$Rd, $Rm, $imm5",
1005 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001006 bits<5> imm5;
1007 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001008}
Evan Chenga8e29892007-01-19 07:51:42 +00001009
David Goodwinc9ee1182009-06-25 22:49:55 +00001010// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001011def tLSRrr : // A8.6.91
1012 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1013 IIC_iMOVsr,
1014 "lsr", "\t$Rdn, $Rm",
1015 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001016
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001017// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001018let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001019def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001020 "mov", "\t$Rd, $imm8",
1021 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1022 T1General<{1,0,0,?,?}> {
1023 // A8.6.96
1024 bits<3> Rd;
1025 bits<8> imm8;
1026 let Inst{10-8} = Rd;
1027 let Inst{7-0} = imm8;
1028}
Evan Chenga8e29892007-01-19 07:51:42 +00001029
Jim Grosbachefeedce2011-07-01 17:14:11 +00001030// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001031
Evan Chengcd799b92009-06-12 20:46:18 +00001032let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001033def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001034 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001035 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001036 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001037 // A8.6.97
1038 bits<4> Rd;
1039 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001040 let Inst{7} = Rd{3};
1041 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001042 let Inst{2-0} = Rd{2-0};
1043}
Evan Cheng446c4282009-07-11 06:43:01 +00001044let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001045def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1046 "movs\t$Rd, $Rm", []>, Encoding16 {
1047 // A8.6.97
1048 bits<3> Rd;
1049 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001050 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001051 let Inst{5-3} = Rm;
1052 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001053}
Evan Chengcd799b92009-06-12 20:46:18 +00001054} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001055
Bill Wendling0480e282010-12-01 02:36:55 +00001056// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001057let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001058def tMUL : // A8.6.105 T1
1059 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1060 IIC_iMUL32,
1061 "mul", "\t$Rdn, $Rm, $Rdn",
1062 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001063
Bill Wendling76f4e102010-12-01 01:20:15 +00001064// Move inverse register
1065def tMVN : // A8.6.107
1066 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1067 "mvn", "\t$Rd, $Rn",
1068 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001069
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001070// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001071let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001072def tORR : // A8.6.114
1073 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1074 IIC_iBITr,
1075 "orr", "\t$Rdn, $Rm",
1076 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001077
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001078// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001079def tREV : // A8.6.134
1080 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1081 IIC_iUNAr,
1082 "rev", "\t$Rd, $Rm",
1083 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1084 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001085
Bill Wendling1d045ee2010-12-01 02:28:08 +00001086def tREV16 : // A8.6.135
1087 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1088 IIC_iUNAr,
1089 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001090 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001091 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001092
Bill Wendling1d045ee2010-12-01 02:28:08 +00001093def tREVSH : // A8.6.136
1094 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1095 IIC_iUNAr,
1096 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001097 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001098 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001099
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001100// Rotate right register
1101def tROR : // A8.6.139
1102 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1103 IIC_iMOVsr,
1104 "ror", "\t$Rdn, $Rm",
1105 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001106
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001107// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001108def tRSB : // A8.6.141
1109 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1110 IIC_iALUi,
1111 "rsb", "\t$Rd, $Rn, #0",
1112 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001113
David Goodwinc9ee1182009-06-25 22:49:55 +00001114// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001115let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001116def tSBC : // A8.6.151
1117 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1118 IIC_iALUr,
1119 "sbc", "\t$Rdn, $Rm",
1120 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001121
David Goodwinc9ee1182009-06-25 22:49:55 +00001122// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001123def tSUBi3 : // A8.6.210 T1
1124 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1125 IIC_iALUi,
1126 "sub", "\t$Rd, $Rm, $imm3",
1127 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001128 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001129 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001130}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001131
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001132def tSUBi8 : // A8.6.210 T2
1133 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1134 IIC_iALUi,
1135 "sub", "\t$Rdn, $imm8",
1136 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001137
Bill Wendling76f4e102010-12-01 01:20:15 +00001138// Subtract register
1139def tSUBrr : // A8.6.212
1140 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1141 IIC_iALUr,
1142 "sub", "\t$Rd, $Rn, $Rm",
1143 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001144
1145// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001146
Bill Wendling76f4e102010-12-01 01:20:15 +00001147// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001148def tSXTB : // A8.6.222
1149 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1150 IIC_iUNAr,
1151 "sxtb", "\t$Rd, $Rm",
1152 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1153 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001154
Bill Wendling1d045ee2010-12-01 02:28:08 +00001155// Sign-extend short
1156def tSXTH : // A8.6.224
1157 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1158 IIC_iUNAr,
1159 "sxth", "\t$Rd, $Rm",
1160 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1161 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001162
Bill Wendling1d045ee2010-12-01 02:28:08 +00001163// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001164let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001165def tTST : // A8.6.230
1166 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1167 "tst", "\t$Rn, $Rm",
1168 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001169
Bill Wendling1d045ee2010-12-01 02:28:08 +00001170// Zero-extend byte
1171def tUXTB : // A8.6.262
1172 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1173 IIC_iUNAr,
1174 "uxtb", "\t$Rd, $Rm",
1175 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1176 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001177
Bill Wendling1d045ee2010-12-01 02:28:08 +00001178// Zero-extend short
1179def tUXTH : // A8.6.264
1180 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1181 IIC_iUNAr,
1182 "uxth", "\t$Rd, $Rm",
1183 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1184 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Jim Grosbach80dc1162010-02-16 21:23:02 +00001186// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001187// Expanded after instruction selection into a branch sequence.
1188let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001189 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001190 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001191 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001192 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001193
1194// tLEApcrel - Load a pc-relative address into a register without offending the
1195// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001196
1197def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
1198 IIC_iALUi, "adr{$p}\t$Rd, #$addr", []>,
1199 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001200 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001201 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001202 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001203 let Inst{7-0} = addr;
Bill Wendling67077412010-11-30 00:18:30 +00001204}
Evan Chenga8e29892007-01-19 07:51:42 +00001205
Jim Grosbachd40963c2010-12-14 22:28:03 +00001206let neverHasSideEffects = 1, isReMaterializable = 1 in
1207def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001208 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001209
1210def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1211 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001212 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001213
Evan Chenga8e29892007-01-19 07:51:42 +00001214//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001215// TLS Instructions
1216//
1217
1218// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001219// This is a pseudo inst so that we can get the encoding right,
1220// complete with fixup for the aeabi_read_tp function.
1221let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001222def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001223 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001224
Bill Wendling0480e282010-12-01 02:36:55 +00001225//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001226// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001227//
Bill Wendling0480e282010-12-01 02:36:55 +00001228
1229// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1230// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1231// from some other function to get here, and we're using the stack frame for the
1232// containing function to save/restore registers, we can't keep anything live in
1233// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001234// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001235// registers except for our own input by listing the relevant registers in
1236// Defs. By doing so, we also cause the prologue/epilogue code to actively
1237// preserve all of the callee-saved resgisters, which is exactly what we want.
1238// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001239let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001240 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1241def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001242 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001243 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001244
1245// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001246let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001247 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001248def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001249 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001250 Pseudo, NoItinerary, "", "",
1251 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1252 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001253
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001254//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001255// Non-Instruction Patterns
1256//
1257
Jim Grosbach97a884d2010-12-07 20:41:06 +00001258// Comparisons
1259def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1260 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1261def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1262 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1263
Evan Cheng892837a2009-07-10 02:09:04 +00001264// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001265def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1266 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1267def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001268 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001269def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1270 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001271
1272// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001273def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1274 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1275def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1276 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1277def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1278 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001279
Evan Chenga8e29892007-01-19 07:51:42 +00001280// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001281def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1282def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001283
Evan Chengd85ac4d2007-01-27 02:29:45 +00001284// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001285def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1286 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001287
Evan Chenga8e29892007-01-19 07:51:42 +00001288// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001289def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001290 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001291def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001292 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001293
1294def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001295 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001296def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001297 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001298
1299// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001300def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1301 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1302def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1303 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001304
1305// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001306def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1307 (tLDRBr t_addrmode_rrs1:$addr)>;
1308def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1309 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001310
Evan Chengb60c02e2007-01-26 19:13:16 +00001311// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001312def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1313def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1314def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1315def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1316def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1317def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001318
Evan Cheng0e87e232009-08-28 00:31:43 +00001319// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001320// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001321def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1322 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1323 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001324def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1325 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001326 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001327def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1328 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1329 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001330def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1331 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001332 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001333
Bill Wendlingf4caf692010-12-14 03:36:38 +00001334def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1335 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001336def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1337 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1338def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1339 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1340def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1341 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001342
Evan Chenga8e29892007-01-19 07:51:42 +00001343// Large immediate handling.
1344
1345// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001346def : T1Pat<(i32 thumb_immshifted:$src),
1347 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1348 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001349
Evan Cheng9cb9e672009-06-27 02:26:13 +00001350def : T1Pat<(i32 imm0_255_comp:$src),
1351 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001352
1353// Pseudo instruction that combines ldr from constpool and add pc. This should
1354// be expanded into two instructions late to allow if-conversion and
1355// scheduling.
1356let isReMaterializable = 1 in
1357def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001358 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001359 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1360 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001361 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001362
1363// Pseudo-instruction for merged POP and return.
1364// FIXME: remove when we have a way to marking a MI with these properties.
1365let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1366 hasExtraDefRegAllocReq = 1 in
1367def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001368 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001369 (tPOP pred:$p, reglist:$regs)>;
1370
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001371// Indirect branch using "mov pc, $Rm"
1372let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001373 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001374 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001375 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001376}