blob: 586216d774b191f019f455450d28f26037aedbdf [file] [log] [blame]
Chris Lattner45762472010-02-03 21:24:49 +00001//===-- X86/X86MCCodeEmitter.cpp - Convert X86 code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the X86MCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner2ac19022010-11-15 05:19:05 +000014#define DEBUG_TYPE "mccodeemitter"
Chris Lattner45762472010-02-03 21:24:49 +000015#include "X86.h"
Chris Lattner92b1dfe2010-02-03 21:43:43 +000016#include "X86InstrInfo.h"
Daniel Dunbara8dfb792010-02-13 09:27:52 +000017#include "X86FixupKinds.h"
Chris Lattner45762472010-02-03 21:24:49 +000018#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner4a2e5ed2010-02-12 23:24:09 +000019#include "llvm/MC/MCExpr.h"
Chris Lattner92b1dfe2010-02-03 21:43:43 +000020#include "llvm/MC/MCInst.h"
Rafael Espindola64e67192010-10-20 16:46:08 +000021#include "llvm/MC/MCSymbol.h"
Chris Lattner92b1dfe2010-02-03 21:43:43 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattner45762472010-02-03 21:24:49 +000023using namespace llvm;
24
25namespace {
26class X86MCCodeEmitter : public MCCodeEmitter {
Argyrios Kyrtzidis8c8b9ee2010-08-15 10:27:23 +000027 X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
28 void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
Chris Lattner92b1dfe2010-02-03 21:43:43 +000029 const TargetMachine &TM;
30 const TargetInstrInfo &TII;
Chris Lattner4a2e5ed2010-02-12 23:24:09 +000031 MCContext &Ctx;
Chris Lattner1ac23b12010-02-05 02:18:40 +000032 bool Is64BitMode;
Chris Lattner45762472010-02-03 21:24:49 +000033public:
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +000034 X86MCCodeEmitter(TargetMachine &tm, MCContext &ctx, bool is64Bit)
Chris Lattner4a2e5ed2010-02-12 23:24:09 +000035 : TM(tm), TII(*TM.getInstrInfo()), Ctx(ctx) {
Chris Lattner00cb3fe2010-02-05 21:51:35 +000036 Is64BitMode = is64Bit;
Chris Lattner45762472010-02-03 21:24:49 +000037 }
38
39 ~X86MCCodeEmitter() {}
Daniel Dunbar73c55742010-02-09 22:59:55 +000040
41 unsigned getNumFixupKinds() const {
Rafael Espindola24ba4f72010-10-24 17:35:42 +000042 return 7;
Daniel Dunbar73c55742010-02-09 22:59:55 +000043 }
44
Chris Lattner8d31de62010-02-11 21:27:18 +000045 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
46 const static MCFixupKindInfo Infos[] = {
Daniel Dunbarb36052f2010-03-19 10:43:23 +000047 { "reloc_pcrel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
48 { "reloc_pcrel_1byte", 0, 1 * 8, MCFixupKindInfo::FKF_IsPCRel },
Chris Lattner9fc05222010-07-07 22:27:31 +000049 { "reloc_pcrel_2byte", 0, 2 * 8, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbarb36052f2010-03-19 10:43:23 +000050 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
Rafael Espindolaa8c02c32010-09-30 03:11:42 +000051 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
Rafael Espindola24ba4f72010-10-24 17:35:42 +000052 { "reloc_signed_4byte", 0, 4 * 8, 0},
53 { "reloc_global_offset_table", 0, 4 * 8, 0}
Daniel Dunbar73c55742010-02-09 22:59:55 +000054 };
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +000055
Chris Lattner8d31de62010-02-11 21:27:18 +000056 if (Kind < FirstTargetFixupKind)
57 return MCCodeEmitter::getFixupKindInfo(Kind);
Daniel Dunbar73c55742010-02-09 22:59:55 +000058
Chris Lattner8d31de62010-02-11 21:27:18 +000059 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
Daniel Dunbar73c55742010-02-09 22:59:55 +000060 "Invalid kind!");
61 return Infos[Kind - FirstTargetFixupKind];
62 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +000063
Chris Lattner28249d92010-02-05 01:53:19 +000064 static unsigned GetX86RegNum(const MCOperand &MO) {
65 return X86RegisterInfo::getX86RegNum(MO.getReg());
66 }
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +000067
68 // On regular x86, both XMM0-XMM7 and XMM8-XMM15 are encoded in the range
69 // 0-7 and the difference between the 2 groups is given by the REX prefix.
70 // In the VEX prefix, registers are seen sequencially from 0-15 and encoded
71 // in 1's complement form, example:
72 //
73 // ModRM field => XMM9 => 1
74 // VEX.VVVV => XMM9 => ~9
75 //
76 // See table 4-35 of Intel AVX Programming Reference for details.
77 static unsigned char getVEXRegisterEncoding(const MCInst &MI,
78 unsigned OpNum) {
79 unsigned SrcReg = MI.getOperand(OpNum).getReg();
80 unsigned SrcRegNum = GetX86RegNum(MI.getOperand(OpNum));
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +000081 if ((SrcReg >= X86::XMM8 && SrcReg <= X86::XMM15) ||
82 (SrcReg >= X86::YMM8 && SrcReg <= X86::YMM15))
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +000083 SrcRegNum += 8;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +000084
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +000085 // The registers represented through VEX_VVVV should
86 // be encoded in 1's complement form.
87 return (~SrcRegNum) & 0xf;
88 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +000089
Chris Lattner37ce80e2010-02-10 06:41:02 +000090 void EmitByte(unsigned char C, unsigned &CurByte, raw_ostream &OS) const {
Chris Lattner92b1dfe2010-02-03 21:43:43 +000091 OS << (char)C;
Chris Lattner37ce80e2010-02-10 06:41:02 +000092 ++CurByte;
Chris Lattner45762472010-02-03 21:24:49 +000093 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +000094
Chris Lattner37ce80e2010-02-10 06:41:02 +000095 void EmitConstant(uint64_t Val, unsigned Size, unsigned &CurByte,
96 raw_ostream &OS) const {
Chris Lattner28249d92010-02-05 01:53:19 +000097 // Output the constant in little endian byte order.
98 for (unsigned i = 0; i != Size; ++i) {
Chris Lattner37ce80e2010-02-10 06:41:02 +000099 EmitByte(Val & 255, CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +0000100 Val >>= 8;
101 }
102 }
Chris Lattner0e73c392010-02-05 06:16:07 +0000103
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000104 void EmitImmediate(const MCOperand &Disp,
Chris Lattnercf653392010-02-12 22:36:47 +0000105 unsigned ImmSize, MCFixupKind FixupKind,
Chris Lattnera38c7072010-02-11 06:54:23 +0000106 unsigned &CurByte, raw_ostream &OS,
Chris Lattner835acab2010-02-12 23:00:36 +0000107 SmallVectorImpl<MCFixup> &Fixups,
108 int ImmOffset = 0) const;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000109
Chris Lattner28249d92010-02-05 01:53:19 +0000110 inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
111 unsigned RM) {
112 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
113 return RM | (RegOpcode << 3) | (Mod << 6);
114 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000115
Chris Lattner28249d92010-02-05 01:53:19 +0000116 void EmitRegModRMByte(const MCOperand &ModRMReg, unsigned RegOpcodeFld,
Chris Lattner37ce80e2010-02-10 06:41:02 +0000117 unsigned &CurByte, raw_ostream &OS) const {
118 EmitByte(ModRMByte(3, RegOpcodeFld, GetX86RegNum(ModRMReg)), CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +0000119 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000120
Chris Lattner0e73c392010-02-05 06:16:07 +0000121 void EmitSIBByte(unsigned SS, unsigned Index, unsigned Base,
Chris Lattner37ce80e2010-02-10 06:41:02 +0000122 unsigned &CurByte, raw_ostream &OS) const {
123 // SIB byte is in the same format as the ModRMByte.
124 EmitByte(ModRMByte(SS, Index, Base), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000125 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000126
127
Chris Lattner1ac23b12010-02-05 02:18:40 +0000128 void EmitMemModRMByte(const MCInst &MI, unsigned Op,
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000129 unsigned RegOpcodeField,
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000130 uint64_t TSFlags, unsigned &CurByte, raw_ostream &OS,
Chris Lattner5dccfad2010-02-10 06:52:12 +0000131 SmallVectorImpl<MCFixup> &Fixups) const;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000132
Daniel Dunbar73c55742010-02-09 22:59:55 +0000133 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
134 SmallVectorImpl<MCFixup> &Fixups) const;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000135
Bruno Cardoso Lopes1cd05092010-07-09 00:38:14 +0000136 void EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000137 const MCInst &MI, const TargetInstrDesc &Desc,
138 raw_ostream &OS) const;
139
Bruno Cardoso Lopes1cd05092010-07-09 00:38:14 +0000140 void EmitSegmentOverridePrefix(uint64_t TSFlags, unsigned &CurByte,
141 int MemOperand, const MCInst &MI,
142 raw_ostream &OS) const;
143
Chris Lattner834df192010-07-08 22:28:12 +0000144 void EmitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte, int MemOperand,
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000145 const MCInst &MI, const TargetInstrDesc &Desc,
146 raw_ostream &OS) const;
Chris Lattner45762472010-02-03 21:24:49 +0000147};
148
149} // end anonymous namespace
150
151
Chris Lattner00cb3fe2010-02-05 21:51:35 +0000152MCCodeEmitter *llvm::createX86_32MCCodeEmitter(const Target &,
Chris Lattner86020e42010-02-12 23:12:47 +0000153 TargetMachine &TM,
154 MCContext &Ctx) {
Chris Lattner4a2e5ed2010-02-12 23:24:09 +0000155 return new X86MCCodeEmitter(TM, Ctx, false);
Chris Lattner00cb3fe2010-02-05 21:51:35 +0000156}
157
158MCCodeEmitter *llvm::createX86_64MCCodeEmitter(const Target &,
Chris Lattner86020e42010-02-12 23:12:47 +0000159 TargetMachine &TM,
160 MCContext &Ctx) {
Chris Lattner4a2e5ed2010-02-12 23:24:09 +0000161 return new X86MCCodeEmitter(TM, Ctx, true);
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000162}
163
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000164/// isDisp8 - Return true if this signed displacement fits in a 8-bit
165/// sign-extended field.
Chris Lattner1ac23b12010-02-05 02:18:40 +0000166static bool isDisp8(int Value) {
167 return Value == (signed char)Value;
168}
169
Chris Lattnercf653392010-02-12 22:36:47 +0000170/// getImmFixupKind - Return the appropriate fixup kind to use for an immediate
171/// in an instruction with the specified TSFlags.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000172static MCFixupKind getImmFixupKind(uint64_t TSFlags) {
Chris Lattnercf653392010-02-12 22:36:47 +0000173 unsigned Size = X86II::getSizeOfImm(TSFlags);
174 bool isPCRel = X86II::isImmPCRel(TSFlags);
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000175
Chris Lattnercf653392010-02-12 22:36:47 +0000176 switch (Size) {
177 default: assert(0 && "Unknown immediate size");
178 case 1: return isPCRel ? MCFixupKind(X86::reloc_pcrel_1byte) : FK_Data_1;
Chris Lattner9fc05222010-07-07 22:27:31 +0000179 case 2: return isPCRel ? MCFixupKind(X86::reloc_pcrel_2byte) : FK_Data_2;
Chris Lattnercf653392010-02-12 22:36:47 +0000180 case 4: return isPCRel ? MCFixupKind(X86::reloc_pcrel_4byte) : FK_Data_4;
Chris Lattnercf653392010-02-12 22:36:47 +0000181 case 8: assert(!isPCRel); return FK_Data_8;
182 }
183}
184
Chris Lattner8a507292010-09-29 03:33:25 +0000185/// Is32BitMemOperand - Return true if the specified instruction with a memory
186/// operand should emit the 0x67 prefix byte in 64-bit mode due to a 32-bit
187/// memory operand. Op specifies the operand # of the memoperand.
188static bool Is32BitMemOperand(const MCInst &MI, unsigned Op) {
189 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
190 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
191
Nick Lewycky8892b032010-09-29 18:56:57 +0000192 if ((BaseReg.getReg() != 0 && X86::GR32RegClass.contains(BaseReg.getReg())) ||
193 (IndexReg.getReg() != 0 && X86::GR32RegClass.contains(IndexReg.getReg())))
Chris Lattner8a507292010-09-29 03:33:25 +0000194 return true;
195 return false;
196}
Chris Lattnercf653392010-02-12 22:36:47 +0000197
Rafael Espindola64e67192010-10-20 16:46:08 +0000198/// StartsWithGlobalOffsetTable - Return true for the simple cases where this
199/// expression starts with _GLOBAL_OFFSET_TABLE_. This is a needed to support
200/// PIC on ELF i386 as that symbol is magic. We check only simple case that
201/// are know to be used: _GLOBAL_OFFSET_TABLE_ by itself or at the start
202/// of a binary expression.
203static bool StartsWithGlobalOffsetTable(const MCExpr *Expr) {
204 if (Expr->getKind() == MCExpr::Binary) {
205 const MCBinaryExpr *BE = static_cast<const MCBinaryExpr *>(Expr);
206 Expr = BE->getLHS();
207 }
208
209 if (Expr->getKind() != MCExpr::SymbolRef)
210 return false;
211
212 const MCSymbolRefExpr *Ref = static_cast<const MCSymbolRefExpr*>(Expr);
213 const MCSymbol &S = Ref->getSymbol();
214 return S.getName() == "_GLOBAL_OFFSET_TABLE_";
215}
216
Chris Lattner0e73c392010-02-05 06:16:07 +0000217void X86MCCodeEmitter::
Chris Lattnercf653392010-02-12 22:36:47 +0000218EmitImmediate(const MCOperand &DispOp, unsigned Size, MCFixupKind FixupKind,
Chris Lattnera38c7072010-02-11 06:54:23 +0000219 unsigned &CurByte, raw_ostream &OS,
Chris Lattner835acab2010-02-12 23:00:36 +0000220 SmallVectorImpl<MCFixup> &Fixups, int ImmOffset) const {
Rafael Espindolad93ceeb2010-11-23 07:20:12 +0000221 const MCExpr *Expr = NULL;
Chris Lattner8496a262010-02-10 06:30:00 +0000222 if (DispOp.isImm()) {
Rafael Espindolad93ceeb2010-11-23 07:20:12 +0000223 // If this is a simple integer displacement that doesn't require a relocation,
224 // emit it now.
225 if (FixupKind != MCFixupKind(X86::reloc_pcrel_1byte) &&
226 FixupKind != MCFixupKind(X86::reloc_pcrel_2byte) &&
227 FixupKind != MCFixupKind(X86::reloc_pcrel_4byte)) {
228 EmitConstant(DispOp.getImm()+ImmOffset, Size, CurByte, OS);
229 return;
230 }
231 Expr = MCConstantExpr::Create(DispOp.getImm(), Ctx);
232 } else {
233 Expr = DispOp.getExpr();
Chris Lattner0e73c392010-02-05 06:16:07 +0000234 }
Chris Lattner37ce80e2010-02-10 06:41:02 +0000235
Chris Lattner835acab2010-02-12 23:00:36 +0000236 // If we have an immoffset, add it to the expression.
Rafael Espindola24ba4f72010-10-24 17:35:42 +0000237 if (FixupKind == FK_Data_4 && StartsWithGlobalOffsetTable(Expr)) {
Rafael Espindola64e67192010-10-20 16:46:08 +0000238 assert(ImmOffset == 0);
Rafael Espindola24ba4f72010-10-24 17:35:42 +0000239
240 FixupKind = MCFixupKind(X86::reloc_global_offset_table);
Rafael Espindola64e67192010-10-20 16:46:08 +0000241 ImmOffset = CurByte;
242 }
243
Chris Lattnera08b5872010-02-16 05:03:17 +0000244 // If the fixup is pc-relative, we need to bias the value to be relative to
245 // the start of the field, not the end of the field.
246 if (FixupKind == MCFixupKind(X86::reloc_pcrel_4byte) ||
Daniel Dunbar9fdac902010-03-18 21:53:54 +0000247 FixupKind == MCFixupKind(X86::reloc_riprel_4byte) ||
248 FixupKind == MCFixupKind(X86::reloc_riprel_4byte_movq_load))
Chris Lattnera08b5872010-02-16 05:03:17 +0000249 ImmOffset -= 4;
Chris Lattner9fc05222010-07-07 22:27:31 +0000250 if (FixupKind == MCFixupKind(X86::reloc_pcrel_2byte))
Chris Lattnerda3051a2010-07-07 22:35:13 +0000251 ImmOffset -= 2;
Chris Lattnera08b5872010-02-16 05:03:17 +0000252 if (FixupKind == MCFixupKind(X86::reloc_pcrel_1byte))
253 ImmOffset -= 1;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000254
Chris Lattner4a2e5ed2010-02-12 23:24:09 +0000255 if (ImmOffset)
Chris Lattnera08b5872010-02-16 05:03:17 +0000256 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(ImmOffset, Ctx),
Chris Lattner4a2e5ed2010-02-12 23:24:09 +0000257 Ctx);
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000258
Chris Lattner5dccfad2010-02-10 06:52:12 +0000259 // Emit a symbolic constant as a fixup and 4 zeros.
Chris Lattner835acab2010-02-12 23:00:36 +0000260 Fixups.push_back(MCFixup::Create(CurByte, Expr, FixupKind));
Chris Lattnera38c7072010-02-11 06:54:23 +0000261 EmitConstant(0, Size, CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000262}
263
Chris Lattner1ac23b12010-02-05 02:18:40 +0000264void X86MCCodeEmitter::EmitMemModRMByte(const MCInst &MI, unsigned Op,
265 unsigned RegOpcodeField,
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000266 uint64_t TSFlags, unsigned &CurByte,
Chris Lattner5dccfad2010-02-10 06:52:12 +0000267 raw_ostream &OS,
268 SmallVectorImpl<MCFixup> &Fixups) const{
Chris Lattner8a507292010-09-29 03:33:25 +0000269 const MCOperand &Disp = MI.getOperand(Op+X86::AddrDisp);
270 const MCOperand &Base = MI.getOperand(Op+X86::AddrBaseReg);
271 const MCOperand &Scale = MI.getOperand(Op+X86::AddrScaleAmt);
272 const MCOperand &IndexReg = MI.getOperand(Op+X86::AddrIndexReg);
Chris Lattner1ac23b12010-02-05 02:18:40 +0000273 unsigned BaseReg = Base.getReg();
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000274
Chris Lattner1e35d0e2010-02-12 22:47:55 +0000275 // Handle %rip relative addressing.
276 if (BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode
Eric Christopher497f1eb2010-06-08 22:57:33 +0000277 assert(Is64BitMode && "Rip-relative addressing requires 64-bit mode");
278 assert(IndexReg.getReg() == 0 && "Invalid rip-relative address");
Chris Lattner1e35d0e2010-02-12 22:47:55 +0000279 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000280
Chris Lattner0f53cf22010-03-18 18:10:56 +0000281 unsigned FixupKind = X86::reloc_riprel_4byte;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000282
Chris Lattner0f53cf22010-03-18 18:10:56 +0000283 // movq loads are handled with a special relocation form which allows the
284 // linker to eliminate some loads for GOT references which end up in the
285 // same linkage unit.
Jakob Stoklund Olesend0eeeeb2010-10-12 17:15:00 +0000286 if (MI.getOpcode() == X86::MOV64rm)
Chris Lattner0f53cf22010-03-18 18:10:56 +0000287 FixupKind = X86::reloc_riprel_4byte_movq_load;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000288
Chris Lattner835acab2010-02-12 23:00:36 +0000289 // rip-relative addressing is actually relative to the *next* instruction.
290 // Since an immediate can follow the mod/rm byte for an instruction, this
291 // means that we need to bias the immediate field of the instruction with
292 // the size of the immediate field. If we have this case, add it into the
293 // expression to emit.
294 int ImmSize = X86II::hasImm(TSFlags) ? X86II::getSizeOfImm(TSFlags) : 0;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000295
Chris Lattner0f53cf22010-03-18 18:10:56 +0000296 EmitImmediate(Disp, 4, MCFixupKind(FixupKind),
Chris Lattner835acab2010-02-12 23:00:36 +0000297 CurByte, OS, Fixups, -ImmSize);
Chris Lattner1e35d0e2010-02-12 22:47:55 +0000298 return;
299 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000300
Chris Lattner1e35d0e2010-02-12 22:47:55 +0000301 unsigned BaseRegNo = BaseReg ? GetX86RegNum(Base) : -1U;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000302
Chris Lattnera8168ec2010-02-09 21:57:34 +0000303 // Determine whether a SIB byte is needed.
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000304 // If no BaseReg, issue a RIP relative instruction only if the MCE can
Chris Lattner1ac23b12010-02-05 02:18:40 +0000305 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
306 // 2-7) and absolute references.
Chris Lattner5526b692010-02-11 08:41:21 +0000307
Chris Lattnera8168ec2010-02-09 21:57:34 +0000308 if (// The SIB byte must be used if there is an index register.
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000309 IndexReg.getReg() == 0 &&
Chris Lattner5526b692010-02-11 08:41:21 +0000310 // The SIB byte must be used if the base is ESP/RSP/R12, all of which
311 // encode to an R/M value of 4, which indicates that a SIB byte is
312 // present.
313 BaseRegNo != N86::ESP &&
Chris Lattnera8168ec2010-02-09 21:57:34 +0000314 // If there is no base register and we're in 64-bit mode, we need a SIB
315 // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
316 (!Is64BitMode || BaseReg != 0)) {
317
Chris Lattner1e35d0e2010-02-12 22:47:55 +0000318 if (BaseReg == 0) { // [disp32] in X86-32 mode
Chris Lattner37ce80e2010-02-10 06:41:02 +0000319 EmitByte(ModRMByte(0, RegOpcodeField, 5), CurByte, OS);
Chris Lattnercf653392010-02-12 22:36:47 +0000320 EmitImmediate(Disp, 4, FK_Data_4, CurByte, OS, Fixups);
Chris Lattnera8168ec2010-02-09 21:57:34 +0000321 return;
Chris Lattner1ac23b12010-02-05 02:18:40 +0000322 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000323
Chris Lattnera8168ec2010-02-09 21:57:34 +0000324 // If the base is not EBP/ESP and there is no displacement, use simple
325 // indirect register encoding, this handles addresses like [EAX]. The
326 // encoding for [EBP] with no displacement means [disp32] so we handle it
327 // by emitting a displacement of 0 below.
Chris Lattner8496a262010-02-10 06:30:00 +0000328 if (Disp.isImm() && Disp.getImm() == 0 && BaseRegNo != N86::EBP) {
Chris Lattner37ce80e2010-02-10 06:41:02 +0000329 EmitByte(ModRMByte(0, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattnera8168ec2010-02-09 21:57:34 +0000330 return;
331 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000332
Chris Lattnera8168ec2010-02-09 21:57:34 +0000333 // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
Chris Lattner8496a262010-02-10 06:30:00 +0000334 if (Disp.isImm() && isDisp8(Disp.getImm())) {
Chris Lattner37ce80e2010-02-10 06:41:02 +0000335 EmitByte(ModRMByte(1, RegOpcodeField, BaseRegNo), CurByte, OS);
Chris Lattnercf653392010-02-12 22:36:47 +0000336 EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups);
Chris Lattnera8168ec2010-02-09 21:57:34 +0000337 return;
338 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000339
Chris Lattnera8168ec2010-02-09 21:57:34 +0000340 // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
Chris Lattner37ce80e2010-02-10 06:41:02 +0000341 EmitByte(ModRMByte(2, RegOpcodeField, BaseRegNo), CurByte, OS);
Rafael Espindolaa8c02c32010-09-30 03:11:42 +0000342 EmitImmediate(Disp, 4, MCFixupKind(X86::reloc_signed_4byte), CurByte, OS,
343 Fixups);
Chris Lattner0e73c392010-02-05 06:16:07 +0000344 return;
Chris Lattner1ac23b12010-02-05 02:18:40 +0000345 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000346
Chris Lattner0e73c392010-02-05 06:16:07 +0000347 // We need a SIB byte, so start by outputting the ModR/M byte first
348 assert(IndexReg.getReg() != X86::ESP &&
349 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000350
Chris Lattner0e73c392010-02-05 06:16:07 +0000351 bool ForceDisp32 = false;
352 bool ForceDisp8 = false;
353 if (BaseReg == 0) {
354 // If there is no base register, we emit the special case SIB byte with
355 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
Chris Lattner37ce80e2010-02-10 06:41:02 +0000356 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000357 ForceDisp32 = true;
Chris Lattner8496a262010-02-10 06:30:00 +0000358 } else if (!Disp.isImm()) {
Chris Lattner0e73c392010-02-05 06:16:07 +0000359 // Emit the normal disp32 encoding.
Chris Lattner37ce80e2010-02-10 06:41:02 +0000360 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000361 ForceDisp32 = true;
Chris Lattner618d0ed2010-03-18 20:04:36 +0000362 } else if (Disp.getImm() == 0 &&
363 // Base reg can't be anything that ends up with '5' as the base
364 // reg, it is the magic [*] nomenclature that indicates no base.
365 BaseRegNo != N86::EBP) {
Chris Lattner0e73c392010-02-05 06:16:07 +0000366 // Emit no displacement ModR/M byte
Chris Lattner37ce80e2010-02-10 06:41:02 +0000367 EmitByte(ModRMByte(0, RegOpcodeField, 4), CurByte, OS);
Chris Lattner8496a262010-02-10 06:30:00 +0000368 } else if (isDisp8(Disp.getImm())) {
Chris Lattner0e73c392010-02-05 06:16:07 +0000369 // Emit the disp8 encoding.
Chris Lattner37ce80e2010-02-10 06:41:02 +0000370 EmitByte(ModRMByte(1, RegOpcodeField, 4), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000371 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
372 } else {
373 // Emit the normal disp32 encoding.
Chris Lattner37ce80e2010-02-10 06:41:02 +0000374 EmitByte(ModRMByte(2, RegOpcodeField, 4), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000375 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000376
Chris Lattner0e73c392010-02-05 06:16:07 +0000377 // Calculate what the SS field value should be...
378 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
379 unsigned SS = SSTable[Scale.getImm()];
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000380
Chris Lattner0e73c392010-02-05 06:16:07 +0000381 if (BaseReg == 0) {
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000382 // Handle the SIB byte for the case where there is no base, see Intel
Chris Lattner0e73c392010-02-05 06:16:07 +0000383 // Manual 2A, table 2-7. The displacement has already been output.
384 unsigned IndexRegNo;
385 if (IndexReg.getReg())
386 IndexRegNo = GetX86RegNum(IndexReg);
387 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
388 IndexRegNo = 4;
Chris Lattner37ce80e2010-02-10 06:41:02 +0000389 EmitSIBByte(SS, IndexRegNo, 5, CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000390 } else {
391 unsigned IndexRegNo;
392 if (IndexReg.getReg())
393 IndexRegNo = GetX86RegNum(IndexReg);
394 else
395 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattner37ce80e2010-02-10 06:41:02 +0000396 EmitSIBByte(SS, IndexRegNo, GetX86RegNum(Base), CurByte, OS);
Chris Lattner0e73c392010-02-05 06:16:07 +0000397 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000398
Chris Lattner0e73c392010-02-05 06:16:07 +0000399 // Do we need to output a displacement?
400 if (ForceDisp8)
Chris Lattnercf653392010-02-12 22:36:47 +0000401 EmitImmediate(Disp, 1, FK_Data_1, CurByte, OS, Fixups);
Chris Lattner8496a262010-02-10 06:30:00 +0000402 else if (ForceDisp32 || Disp.getImm() != 0)
Rafael Espindolaa8c02c32010-09-30 03:11:42 +0000403 EmitImmediate(Disp, 4, MCFixupKind(X86::reloc_signed_4byte), CurByte, OS,
404 Fixups);
Chris Lattner1ac23b12010-02-05 02:18:40 +0000405}
406
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000407/// EmitVEXOpcodePrefix - AVX instructions are encoded using a opcode prefix
408/// called VEX.
409void X86MCCodeEmitter::EmitVEXOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
Bruno Cardoso Lopes1cd05092010-07-09 00:38:14 +0000410 int MemOperand, const MCInst &MI,
411 const TargetInstrDesc &Desc,
412 raw_ostream &OS) const {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000413 bool HasVEX_4V = false;
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000414 if ((TSFlags >> 32) & X86II::VEX_4V)
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000415 HasVEX_4V = true;
416
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000417 // VEX_R: opcode externsion equivalent to REX.R in
418 // 1's complement (inverted) form
419 //
420 // 1: Same as REX_R=0 (must be 1 in 32-bit mode)
421 // 0: Same as REX_R=1 (64 bit mode only)
422 //
423 unsigned char VEX_R = 0x1;
424
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000425 // VEX_X: equivalent to REX.X, only used when a
426 // register is used for index in SIB Byte.
427 //
428 // 1: Same as REX.X=0 (must be 1 in 32-bit mode)
429 // 0: Same as REX.X=1 (64-bit mode only)
430 unsigned char VEX_X = 0x1;
431
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000432 // VEX_B:
433 //
434 // 1: Same as REX_B=0 (ignored in 32-bit mode)
435 // 0: Same as REX_B=1 (64 bit mode only)
436 //
437 unsigned char VEX_B = 0x1;
438
439 // VEX_W: opcode specific (use like REX.W, or used for
440 // opcode extension, or ignored, depending on the opcode byte)
441 unsigned char VEX_W = 0;
442
443 // VEX_5M (VEX m-mmmmm field):
444 //
445 // 0b00000: Reserved for future use
446 // 0b00001: implied 0F leading opcode
447 // 0b00010: implied 0F 38 leading opcode bytes
448 // 0b00011: implied 0F 3A leading opcode bytes
449 // 0b00100-0b11111: Reserved for future use
450 //
451 unsigned char VEX_5M = 0x1;
452
453 // VEX_4V (VEX vvvv field): a register specifier
454 // (in 1's complement form) or 1111 if unused.
455 unsigned char VEX_4V = 0xf;
456
457 // VEX_L (Vector Length):
458 //
459 // 0: scalar or 128-bit vector
460 // 1: 256-bit vector
461 //
462 unsigned char VEX_L = 0;
463
464 // VEX_PP: opcode extension providing equivalent
465 // functionality of a SIMD prefix
466 //
467 // 0b00: None
Bruno Cardoso Lopes7be0d2c2010-06-12 01:23:26 +0000468 // 0b01: 66
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000469 // 0b10: F3
470 // 0b11: F2
471 //
472 unsigned char VEX_PP = 0;
473
Bruno Cardoso Lopes7be0d2c2010-06-12 01:23:26 +0000474 // Encode the operand size opcode prefix as needed.
475 if (TSFlags & X86II::OpSize)
476 VEX_PP = 0x01;
477
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000478 if ((TSFlags >> 32) & X86II::VEX_W)
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +0000479 VEX_W = 1;
480
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000481 if ((TSFlags >> 32) & X86II::VEX_L)
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000482 VEX_L = 1;
483
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000484 switch (TSFlags & X86II::Op0Mask) {
485 default: assert(0 && "Invalid prefix!");
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000486 case X86II::T8: // 0F 38
487 VEX_5M = 0x2;
488 break;
489 case X86II::TA: // 0F 3A
490 VEX_5M = 0x3;
491 break;
492 case X86II::TF: // F2 0F 38
493 VEX_PP = 0x3;
494 VEX_5M = 0x2;
495 break;
496 case X86II::XS: // F3 0F
497 VEX_PP = 0x2;
498 break;
499 case X86II::XD: // F2 0F
500 VEX_PP = 0x3;
501 break;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000502 case X86II::TB: // Bypass: Not used by VEX
503 case 0:
504 break; // No prefix!
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000505 }
506
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000507 // Set the vector length to 256-bit if YMM0-YMM15 is used
508 for (unsigned i = 0; i != MI.getNumOperands(); ++i) {
509 if (!MI.getOperand(i).isReg())
510 continue;
511 unsigned SrcReg = MI.getOperand(i).getReg();
512 if (SrcReg >= X86::YMM0 && SrcReg <= X86::YMM15)
513 VEX_L = 1;
514 }
515
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000516 unsigned NumOps = MI.getNumOperands();
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000517 unsigned CurOp = 0;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000518 bool IsDestMem = false;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000519
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000520 switch (TSFlags & X86II::FormMask) {
521 case X86II::MRMInitReg: assert(0 && "FIXME: Remove this!");
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000522 case X86II::MRMDestMem:
523 IsDestMem = true;
524 // The important info for the VEX prefix is never beyond the address
525 // registers. Don't check beyond that.
526 NumOps = CurOp = X86::AddrNumOperands;
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +0000527 case X86II::MRM0m: case X86II::MRM1m:
528 case X86II::MRM2m: case X86II::MRM3m:
529 case X86II::MRM4m: case X86II::MRM5m:
530 case X86II::MRM6m: case X86II::MRM7m:
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +0000531 case X86II::MRMSrcMem:
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000532 case X86II::MRMSrcReg:
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +0000533 if (MI.getNumOperands() > CurOp && MI.getOperand(CurOp).isReg() &&
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000534 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000535 VEX_R = 0x0;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000536 CurOp++;
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000537
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000538 if (HasVEX_4V) {
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000539 VEX_4V = getVEXRegisterEncoding(MI, IsDestMem ? CurOp-1 : CurOp);
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +0000540 CurOp++;
541 }
542
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000543 // To only check operands before the memory address ones, start
544 // the search from the begining
545 if (IsDestMem)
546 CurOp = 0;
547
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +0000548 // If the last register should be encoded in the immediate field
Bruno Cardoso Lopes01066802010-07-06 22:38:32 +0000549 // do not use any bit from VEX prefix to this register, ignore it
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000550 if ((TSFlags >> 32) & X86II::VEX_I8IMM)
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +0000551 NumOps--;
552
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000553 for (; CurOp != NumOps; ++CurOp) {
554 const MCOperand &MO = MI.getOperand(CurOp);
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000555 if (MO.isReg() && X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
556 VEX_B = 0x0;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000557 if (!VEX_B && MO.isReg() &&
558 ((TSFlags & X86II::FormMask) == X86II::MRMSrcMem) &&
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +0000559 X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
560 VEX_X = 0x0;
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000561 }
562 break;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +0000563 default: // MRMDestReg, MRM0r-MRM7r, RawFrm
564 if (!MI.getNumOperands())
565 break;
566
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +0000567 if (MI.getOperand(CurOp).isReg() &&
568 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(CurOp).getReg()))
569 VEX_B = 0;
570
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +0000571 if (HasVEX_4V)
572 VEX_4V = getVEXRegisterEncoding(MI, CurOp);
573
574 CurOp++;
575 for (; CurOp != NumOps; ++CurOp) {
576 const MCOperand &MO = MI.getOperand(CurOp);
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +0000577 if (MO.isReg() && !HasVEX_4V &&
578 X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
579 VEX_R = 0x0;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +0000580 }
581 break;
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000582 }
583
Bruno Cardoso Lopes1cd05092010-07-09 00:38:14 +0000584 // Emit segment override opcode prefix as needed.
585 EmitSegmentOverridePrefix(TSFlags, CurByte, MemOperand, MI, OS);
586
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000587 // VEX opcode prefix can have 2 or 3 bytes
588 //
589 // 3 bytes:
590 // +-----+ +--------------+ +-------------------+
591 // | C4h | | RXB | m-mmmm | | W | vvvv | L | pp |
592 // +-----+ +--------------+ +-------------------+
593 // 2 bytes:
594 // +-----+ +-------------------+
595 // | C5h | | R | vvvv | L | pp |
596 // +-----+ +-------------------+
597 //
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000598 unsigned char LastByte = VEX_PP | (VEX_L << 2) | (VEX_4V << 3);
599
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +0000600 if (VEX_B && VEX_X && !VEX_W && (VEX_5M == 1)) { // 2 byte VEX prefix
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000601 EmitByte(0xC5, CurByte, OS);
602 EmitByte(LastByte | (VEX_R << 7), CurByte, OS);
603 return;
604 }
605
606 // 3 byte VEX prefix
607 EmitByte(0xC4, CurByte, OS);
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +0000608 EmitByte(VEX_R << 7 | VEX_X << 6 | VEX_B << 5 | VEX_5M, CurByte, OS);
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000609 EmitByte(LastByte | (VEX_W << 7), CurByte, OS);
610}
611
Chris Lattner39a612e2010-02-05 22:10:22 +0000612/// DetermineREXPrefix - Determine if the MCInst has to be encoded with a X86-64
613/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
614/// size, and 3) use of X86-64 extended registers.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000615static unsigned DetermineREXPrefix(const MCInst &MI, uint64_t TSFlags,
Chris Lattner39a612e2010-02-05 22:10:22 +0000616 const TargetInstrDesc &Desc) {
Chris Lattner7e851802010-02-11 22:39:10 +0000617 unsigned REX = 0;
Chris Lattner39a612e2010-02-05 22:10:22 +0000618 if (TSFlags & X86II::REX_W)
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000619 REX |= 1 << 3; // set REX.W
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000620
Chris Lattner39a612e2010-02-05 22:10:22 +0000621 if (MI.getNumOperands() == 0) return REX;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000622
Chris Lattner39a612e2010-02-05 22:10:22 +0000623 unsigned NumOps = MI.getNumOperands();
624 // FIXME: MCInst should explicitize the two-addrness.
625 bool isTwoAddr = NumOps > 1 &&
626 Desc.getOperandConstraint(1, TOI::TIED_TO) != -1;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000627
Chris Lattner39a612e2010-02-05 22:10:22 +0000628 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
629 unsigned i = isTwoAddr ? 1 : 0;
630 for (; i != NumOps; ++i) {
631 const MCOperand &MO = MI.getOperand(i);
632 if (!MO.isReg()) continue;
633 unsigned Reg = MO.getReg();
634 if (!X86InstrInfo::isX86_64NonExtLowByteReg(Reg)) continue;
Chris Lattnerfaa75f6f2010-02-05 22:48:33 +0000635 // FIXME: The caller of DetermineREXPrefix slaps this prefix onto anything
636 // that returns non-zero.
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000637 REX |= 0x40; // REX fixed encoding prefix
Chris Lattner39a612e2010-02-05 22:10:22 +0000638 break;
639 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000640
Chris Lattner39a612e2010-02-05 22:10:22 +0000641 switch (TSFlags & X86II::FormMask) {
642 case X86II::MRMInitReg: assert(0 && "FIXME: Remove this!");
643 case X86II::MRMSrcReg:
644 if (MI.getOperand(0).isReg() &&
645 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000646 REX |= 1 << 2; // set REX.R
Chris Lattner39a612e2010-02-05 22:10:22 +0000647 i = isTwoAddr ? 2 : 1;
648 for (; i != NumOps; ++i) {
649 const MCOperand &MO = MI.getOperand(i);
650 if (MO.isReg() && X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000651 REX |= 1 << 0; // set REX.B
Chris Lattner39a612e2010-02-05 22:10:22 +0000652 }
653 break;
654 case X86II::MRMSrcMem: {
655 if (MI.getOperand(0).isReg() &&
656 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000657 REX |= 1 << 2; // set REX.R
Chris Lattner39a612e2010-02-05 22:10:22 +0000658 unsigned Bit = 0;
659 i = isTwoAddr ? 2 : 1;
660 for (; i != NumOps; ++i) {
661 const MCOperand &MO = MI.getOperand(i);
662 if (MO.isReg()) {
663 if (X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000664 REX |= 1 << Bit; // set REX.B (Bit=0) and REX.X (Bit=1)
Chris Lattner39a612e2010-02-05 22:10:22 +0000665 Bit++;
666 }
667 }
668 break;
669 }
670 case X86II::MRM0m: case X86II::MRM1m:
671 case X86II::MRM2m: case X86II::MRM3m:
672 case X86II::MRM4m: case X86II::MRM5m:
673 case X86II::MRM6m: case X86II::MRM7m:
674 case X86II::MRMDestMem: {
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000675 unsigned e = (isTwoAddr ? X86::AddrNumOperands+1 : X86::AddrNumOperands);
Chris Lattner39a612e2010-02-05 22:10:22 +0000676 i = isTwoAddr ? 1 : 0;
677 if (NumOps > e && MI.getOperand(e).isReg() &&
678 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(e).getReg()))
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000679 REX |= 1 << 2; // set REX.R
Chris Lattner39a612e2010-02-05 22:10:22 +0000680 unsigned Bit = 0;
681 for (; i != e; ++i) {
682 const MCOperand &MO = MI.getOperand(i);
683 if (MO.isReg()) {
684 if (X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000685 REX |= 1 << Bit; // REX.B (Bit=0) and REX.X (Bit=1)
Chris Lattner39a612e2010-02-05 22:10:22 +0000686 Bit++;
687 }
688 }
689 break;
690 }
691 default:
692 if (MI.getOperand(0).isReg() &&
693 X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0).getReg()))
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000694 REX |= 1 << 0; // set REX.B
Chris Lattner39a612e2010-02-05 22:10:22 +0000695 i = isTwoAddr ? 2 : 1;
696 for (unsigned e = NumOps; i != e; ++i) {
697 const MCOperand &MO = MI.getOperand(i);
698 if (MO.isReg() && X86InstrInfo::isX86_64ExtendedReg(MO.getReg()))
Bruno Cardoso Lopese4f69072010-06-12 00:03:52 +0000699 REX |= 1 << 2; // set REX.R
Chris Lattner39a612e2010-02-05 22:10:22 +0000700 }
701 break;
702 }
703 return REX;
704}
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000705
Bruno Cardoso Lopes1cd05092010-07-09 00:38:14 +0000706/// EmitSegmentOverridePrefix - Emit segment override opcode prefix as needed
707void X86MCCodeEmitter::EmitSegmentOverridePrefix(uint64_t TSFlags,
708 unsigned &CurByte, int MemOperand,
709 const MCInst &MI,
Chris Lattner9d199892010-07-04 22:56:10 +0000710 raw_ostream &OS) const {
Chris Lattner1e80f402010-02-03 21:57:59 +0000711 switch (TSFlags & X86II::SegOvrMask) {
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000712 default: assert(0 && "Invalid segment!");
Chris Lattner834df192010-07-08 22:28:12 +0000713 case 0:
714 // No segment override, check for explicit one on memory operand.
Chris Lattner599b5312010-07-08 23:46:44 +0000715 if (MemOperand != -1) { // If the instruction has a memory operand.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000716 switch (MI.getOperand(MemOperand+X86::AddrSegmentReg).getReg()) {
Chris Lattner834df192010-07-08 22:28:12 +0000717 default: assert(0 && "Unknown segment register!");
718 case 0: break;
719 case X86::CS: EmitByte(0x2E, CurByte, OS); break;
720 case X86::SS: EmitByte(0x36, CurByte, OS); break;
721 case X86::DS: EmitByte(0x3E, CurByte, OS); break;
722 case X86::ES: EmitByte(0x26, CurByte, OS); break;
723 case X86::FS: EmitByte(0x64, CurByte, OS); break;
724 case X86::GS: EmitByte(0x65, CurByte, OS); break;
725 }
726 }
727 break;
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000728 case X86II::FS:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000729 EmitByte(0x64, CurByte, OS);
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000730 break;
731 case X86II::GS:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000732 EmitByte(0x65, CurByte, OS);
Chris Lattner92b1dfe2010-02-03 21:43:43 +0000733 break;
734 }
Bruno Cardoso Lopes1cd05092010-07-09 00:38:14 +0000735}
736
737/// EmitOpcodePrefix - Emit all instruction prefixes prior to the opcode.
738///
739/// MemOperand is the operand # of the start of a memory operand if present. If
740/// Not present, it is -1.
741void X86MCCodeEmitter::EmitOpcodePrefix(uint64_t TSFlags, unsigned &CurByte,
742 int MemOperand, const MCInst &MI,
743 const TargetInstrDesc &Desc,
744 raw_ostream &OS) const {
745
746 // Emit the lock opcode prefix as needed.
747 if (TSFlags & X86II::LOCK)
748 EmitByte(0xF0, CurByte, OS);
749
750 // Emit segment override opcode prefix as needed.
751 EmitSegmentOverridePrefix(TSFlags, CurByte, MemOperand, MI, OS);
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000752
Chris Lattner1e80f402010-02-03 21:57:59 +0000753 // Emit the repeat opcode prefix as needed.
754 if ((TSFlags & X86II::Op0Mask) == X86II::REP)
Chris Lattner37ce80e2010-02-10 06:41:02 +0000755 EmitByte(0xF3, CurByte, OS);
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000756
Chris Lattner1e80f402010-02-03 21:57:59 +0000757 // Emit the address size opcode prefix as needed.
Chris Lattner8a507292010-09-29 03:33:25 +0000758 if ((TSFlags & X86II::AdSize) ||
759 (MemOperand != -1 && Is64BitMode && Is32BitMemOperand(MI, MemOperand)))
Chris Lattner37ce80e2010-02-10 06:41:02 +0000760 EmitByte(0x67, CurByte, OS);
Chris Lattner78a19462010-09-29 03:43:43 +0000761
762 // Emit the operand size opcode prefix as needed.
763 if (TSFlags & X86II::OpSize)
764 EmitByte(0x66, CurByte, OS);
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000765
Chris Lattner1e80f402010-02-03 21:57:59 +0000766 bool Need0FPrefix = false;
767 switch (TSFlags & X86II::Op0Mask) {
768 default: assert(0 && "Invalid prefix!");
769 case 0: break; // No prefix!
770 case X86II::REP: break; // already handled.
771 case X86II::TB: // Two-byte opcode prefix
772 case X86II::T8: // 0F 38
773 case X86II::TA: // 0F 3A
774 Need0FPrefix = true;
775 break;
776 case X86II::TF: // F2 0F 38
Chris Lattner37ce80e2010-02-10 06:41:02 +0000777 EmitByte(0xF2, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000778 Need0FPrefix = true;
779 break;
780 case X86II::XS: // F3 0F
Chris Lattner37ce80e2010-02-10 06:41:02 +0000781 EmitByte(0xF3, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000782 Need0FPrefix = true;
783 break;
784 case X86II::XD: // F2 0F
Chris Lattner37ce80e2010-02-10 06:41:02 +0000785 EmitByte(0xF2, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000786 Need0FPrefix = true;
787 break;
Chris Lattner37ce80e2010-02-10 06:41:02 +0000788 case X86II::D8: EmitByte(0xD8, CurByte, OS); break;
789 case X86II::D9: EmitByte(0xD9, CurByte, OS); break;
790 case X86II::DA: EmitByte(0xDA, CurByte, OS); break;
791 case X86II::DB: EmitByte(0xDB, CurByte, OS); break;
792 case X86II::DC: EmitByte(0xDC, CurByte, OS); break;
793 case X86II::DD: EmitByte(0xDD, CurByte, OS); break;
794 case X86II::DE: EmitByte(0xDE, CurByte, OS); break;
795 case X86II::DF: EmitByte(0xDF, CurByte, OS); break;
Chris Lattner1e80f402010-02-03 21:57:59 +0000796 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000797
Chris Lattner1e80f402010-02-03 21:57:59 +0000798 // Handle REX prefix.
Chris Lattner39a612e2010-02-05 22:10:22 +0000799 // FIXME: Can this come before F2 etc to simplify emission?
Chris Lattner1e80f402010-02-03 21:57:59 +0000800 if (Is64BitMode) {
Chris Lattner39a612e2010-02-05 22:10:22 +0000801 if (unsigned REX = DetermineREXPrefix(MI, TSFlags, Desc))
Chris Lattner37ce80e2010-02-10 06:41:02 +0000802 EmitByte(0x40 | REX, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000803 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000804
Chris Lattner1e80f402010-02-03 21:57:59 +0000805 // 0x0F escape code must be emitted just before the opcode.
806 if (Need0FPrefix)
Chris Lattner37ce80e2010-02-10 06:41:02 +0000807 EmitByte(0x0F, CurByte, OS);
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000808
Chris Lattner1e80f402010-02-03 21:57:59 +0000809 // FIXME: Pull this up into previous switch if REX can be moved earlier.
810 switch (TSFlags & X86II::Op0Mask) {
811 case X86II::TF: // F2 0F 38
812 case X86II::T8: // 0F 38
Chris Lattner37ce80e2010-02-10 06:41:02 +0000813 EmitByte(0x38, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000814 break;
815 case X86II::TA: // 0F 3A
Chris Lattner37ce80e2010-02-10 06:41:02 +0000816 EmitByte(0x3A, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000817 break;
818 }
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000819}
820
821void X86MCCodeEmitter::
822EncodeInstruction(const MCInst &MI, raw_ostream &OS,
823 SmallVectorImpl<MCFixup> &Fixups) const {
824 unsigned Opcode = MI.getOpcode();
825 const TargetInstrDesc &Desc = TII.get(Opcode);
826 uint64_t TSFlags = Desc.TSFlags;
827
Chris Lattner757e8d62010-07-09 00:17:50 +0000828 // Pseudo instructions don't get encoded.
829 if ((TSFlags & X86II::FormMask) == X86II::Pseudo)
830 return;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000831
Chris Lattner834df192010-07-08 22:28:12 +0000832 // If this is a two-address instruction, skip one of the register operands.
833 // FIXME: This should be handled during MCInst lowering.
834 unsigned NumOps = Desc.getNumOperands();
835 unsigned CurOp = 0;
836 if (NumOps > 1 && Desc.getOperandConstraint(1, TOI::TIED_TO) != -1)
837 ++CurOp;
838 else if (NumOps > 2 && Desc.getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
839 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
840 --NumOps;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000841
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000842 // Keep track of the current byte being emitted.
843 unsigned CurByte = 0;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000844
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000845 // Is this instruction encoded using the AVX VEX prefix?
846 bool HasVEXPrefix = false;
847
848 // It uses the VEX.VVVV field?
849 bool HasVEX_4V = false;
850
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000851 if ((TSFlags >> 32) & X86II::VEX)
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000852 HasVEXPrefix = true;
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000853 if ((TSFlags >> 32) & X86II::VEX_4V)
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000854 HasVEX_4V = true;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000855
Chris Lattner548abfc2010-10-03 18:08:05 +0000856
Chris Lattner834df192010-07-08 22:28:12 +0000857 // Determine where the memory operand starts, if present.
858 int MemoryOperand = X86II::getMemoryOperandNo(TSFlags);
859 if (MemoryOperand != -1) MemoryOperand += CurOp;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000860
Chris Lattner834df192010-07-08 22:28:12 +0000861 if (!HasVEXPrefix)
862 EmitOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS);
863 else
Bruno Cardoso Lopes1cd05092010-07-09 00:38:14 +0000864 EmitVEXOpcodePrefix(TSFlags, CurByte, MemoryOperand, MI, Desc, OS);
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000865
Chris Lattner548abfc2010-10-03 18:08:05 +0000866
Chris Lattner74a21512010-02-05 19:24:13 +0000867 unsigned char BaseOpcode = X86II::getBaseOpcodeFor(TSFlags);
Chris Lattner548abfc2010-10-03 18:08:05 +0000868
869 if ((TSFlags >> 32) & X86II::Has3DNow0F0FOpcode)
870 BaseOpcode = 0x0F; // Weird 3DNow! encoding.
871
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000872 unsigned SrcRegNum = 0;
Chris Lattner1e80f402010-02-03 21:57:59 +0000873 switch (TSFlags & X86II::FormMask) {
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000874 case X86II::MRMInitReg:
875 assert(0 && "FIXME: Remove this form when the JIT moves to MCCodeEmitter!");
Chris Lattner1ac23b12010-02-05 02:18:40 +0000876 default: errs() << "FORM: " << (TSFlags & X86II::FormMask) << "\n";
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000877 assert(0 && "Unknown FormMask value in X86MCCodeEmitter!");
Chris Lattner757e8d62010-07-09 00:17:50 +0000878 case X86II::Pseudo:
879 assert(0 && "Pseudo instruction shouldn't be emitted");
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000880 case X86II::RawFrm:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000881 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner1e80f402010-02-03 21:57:59 +0000882 break;
Chris Lattner59f8a6a2010-08-19 01:18:43 +0000883
Chris Lattner40cc3f82010-09-17 18:02:29 +0000884 case X86II::RawFrmImm8:
885 EmitByte(BaseOpcode, CurByte, OS);
886 EmitImmediate(MI.getOperand(CurOp++),
887 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
888 CurByte, OS, Fixups);
889 EmitImmediate(MI.getOperand(CurOp++), 1, FK_Data_1, CurByte, OS, Fixups);
890 break;
Chris Lattner59f8a6a2010-08-19 01:18:43 +0000891 case X86II::RawFrmImm16:
892 EmitByte(BaseOpcode, CurByte, OS);
893 EmitImmediate(MI.getOperand(CurOp++),
894 X86II::getSizeOfImm(TSFlags), getImmFixupKind(TSFlags),
895 CurByte, OS, Fixups);
896 EmitImmediate(MI.getOperand(CurOp++), 2, FK_Data_2, CurByte, OS, Fixups);
897 break;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000898
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000899 case X86II::AddRegFrm:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000900 EmitByte(BaseOpcode + GetX86RegNum(MI.getOperand(CurOp++)), CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +0000901 break;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000902
Chris Lattner28249d92010-02-05 01:53:19 +0000903 case X86II::MRMDestReg:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000904 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +0000905 EmitRegModRMByte(MI.getOperand(CurOp),
Chris Lattner37ce80e2010-02-10 06:41:02 +0000906 GetX86RegNum(MI.getOperand(CurOp+1)), CurByte, OS);
Chris Lattner28249d92010-02-05 01:53:19 +0000907 CurOp += 2;
Chris Lattner28249d92010-02-05 01:53:19 +0000908 break;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000909
Chris Lattner1ac23b12010-02-05 02:18:40 +0000910 case X86II::MRMDestMem:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000911 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000912 SrcRegNum = CurOp + X86::AddrNumOperands;
913
914 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
915 SrcRegNum++;
916
Chris Lattner1ac23b12010-02-05 02:18:40 +0000917 EmitMemModRMByte(MI, CurOp,
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000918 GetX86RegNum(MI.getOperand(SrcRegNum)),
Chris Lattner835acab2010-02-12 23:00:36 +0000919 TSFlags, CurByte, OS, Fixups);
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000920 CurOp = SrcRegNum + 1;
Chris Lattner1ac23b12010-02-05 02:18:40 +0000921 break;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000922
Chris Lattnerdaa45552010-02-05 19:04:37 +0000923 case X86II::MRMSrcReg:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000924 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000925 SrcRegNum = CurOp + 1;
926
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000927 if (HasVEX_4V) // Skip 1st src (which is encoded in VEX_VVVV)
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000928 SrcRegNum++;
929
930 EmitRegModRMByte(MI.getOperand(SrcRegNum),
931 GetX86RegNum(MI.getOperand(CurOp)), CurByte, OS);
932 CurOp = SrcRegNum + 1;
Chris Lattnerdaa45552010-02-05 19:04:37 +0000933 break;
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000934
Chris Lattnerdaa45552010-02-05 19:04:37 +0000935 case X86II::MRMSrcMem: {
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000936 int AddrOperands = X86::AddrNumOperands;
Chris Lattner1cf44fc2010-06-19 00:34:00 +0000937 unsigned FirstMemOp = CurOp+1;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000938 if (HasVEX_4V) {
Chris Lattner1cf44fc2010-06-19 00:34:00 +0000939 ++AddrOperands;
940 ++FirstMemOp; // Skip the register source (which is encoded in VEX_VVVV).
941 }
Chris Lattnerdaa45552010-02-05 19:04:37 +0000942
Chris Lattner1cf44fc2010-06-19 00:34:00 +0000943 EmitByte(BaseOpcode, CurByte, OS);
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +0000944
Chris Lattner1cf44fc2010-06-19 00:34:00 +0000945 EmitMemModRMByte(MI, FirstMemOp, GetX86RegNum(MI.getOperand(CurOp)),
Chris Lattner835acab2010-02-12 23:00:36 +0000946 TSFlags, CurByte, OS, Fixups);
Chris Lattnerdaa45552010-02-05 19:04:37 +0000947 CurOp += AddrOperands + 1;
Chris Lattnerdaa45552010-02-05 19:04:37 +0000948 break;
949 }
Chris Lattner82ed17e2010-02-05 19:37:31 +0000950
951 case X86II::MRM0r: case X86II::MRM1r:
952 case X86II::MRM2r: case X86II::MRM3r:
953 case X86II::MRM4r: case X86II::MRM5r:
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000954 case X86II::MRM6r: case X86II::MRM7r:
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +0000955 if (HasVEX_4V) // Skip the register dst (which is encoded in VEX_VVVV).
956 CurOp++;
Chris Lattner37ce80e2010-02-10 06:41:02 +0000957 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattnereaca5fa2010-02-12 23:54:57 +0000958 EmitRegModRMByte(MI.getOperand(CurOp++),
959 (TSFlags & X86II::FormMask)-X86II::MRM0r,
960 CurByte, OS);
Chris Lattner82ed17e2010-02-05 19:37:31 +0000961 break;
Chris Lattner82ed17e2010-02-05 19:37:31 +0000962 case X86II::MRM0m: case X86II::MRM1m:
963 case X86II::MRM2m: case X86II::MRM3m:
964 case X86II::MRM4m: case X86II::MRM5m:
Chris Lattner8b0f7a72010-02-11 07:06:31 +0000965 case X86II::MRM6m: case X86II::MRM7m:
Chris Lattner37ce80e2010-02-10 06:41:02 +0000966 EmitByte(BaseOpcode, CurByte, OS);
Chris Lattner82ed17e2010-02-05 19:37:31 +0000967 EmitMemModRMByte(MI, CurOp, (TSFlags & X86II::FormMask)-X86II::MRM0m,
Chris Lattner835acab2010-02-12 23:00:36 +0000968 TSFlags, CurByte, OS, Fixups);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000969 CurOp += X86::AddrNumOperands;
Chris Lattner82ed17e2010-02-05 19:37:31 +0000970 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000971 case X86II::MRM_C1:
972 EmitByte(BaseOpcode, CurByte, OS);
973 EmitByte(0xC1, CurByte, OS);
974 break;
Chris Lattnera599de22010-02-13 00:41:14 +0000975 case X86II::MRM_C2:
976 EmitByte(BaseOpcode, CurByte, OS);
977 EmitByte(0xC2, CurByte, OS);
978 break;
979 case X86II::MRM_C3:
980 EmitByte(BaseOpcode, CurByte, OS);
981 EmitByte(0xC3, CurByte, OS);
982 break;
983 case X86II::MRM_C4:
984 EmitByte(BaseOpcode, CurByte, OS);
985 EmitByte(0xC4, CurByte, OS);
986 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000987 case X86II::MRM_C8:
988 EmitByte(BaseOpcode, CurByte, OS);
989 EmitByte(0xC8, CurByte, OS);
990 break;
991 case X86II::MRM_C9:
992 EmitByte(BaseOpcode, CurByte, OS);
993 EmitByte(0xC9, CurByte, OS);
994 break;
995 case X86II::MRM_E8:
996 EmitByte(BaseOpcode, CurByte, OS);
997 EmitByte(0xE8, CurByte, OS);
998 break;
999 case X86II::MRM_F0:
1000 EmitByte(BaseOpcode, CurByte, OS);
1001 EmitByte(0xF0, CurByte, OS);
1002 break;
Chris Lattnera599de22010-02-13 00:41:14 +00001003 case X86II::MRM_F8:
1004 EmitByte(BaseOpcode, CurByte, OS);
1005 EmitByte(0xF8, CurByte, OS);
1006 break;
Chris Lattnerb7790332010-02-13 03:42:24 +00001007 case X86II::MRM_F9:
1008 EmitByte(BaseOpcode, CurByte, OS);
1009 EmitByte(0xF9, CurByte, OS);
1010 break;
Chris Lattner82ed17e2010-02-05 19:37:31 +00001011 }
Bruno Cardoso Lopes96716c7b2010-07-09 00:07:19 +00001012
Chris Lattner8b0f7a72010-02-11 07:06:31 +00001013 // If there is a remaining operand, it must be a trailing immediate. Emit it
1014 // according to the right size for the instruction.
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00001015 if (CurOp != NumOps) {
1016 // The last source register of a 4 operand instruction in AVX is encoded
1017 // in bits[7:4] of a immediate byte, and bits[3:0] are ignored.
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +00001018 if ((TSFlags >> 32) & X86II::VEX_I8IMM) {
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00001019 const MCOperand &MO = MI.getOperand(CurOp++);
1020 bool IsExtReg =
1021 X86InstrInfo::isX86_64ExtendedReg(MO.getReg());
1022 unsigned RegNum = (IsExtReg ? (1 << 7) : 0);
1023 RegNum |= GetX86RegNum(MO) << 4;
1024 EmitImmediate(MCOperand::CreateImm(RegNum), 1, FK_Data_1, CurByte, OS,
1025 Fixups);
Rafael Espindolaa8c02c32010-09-30 03:11:42 +00001026 } else {
1027 unsigned FixupKind;
1028 if (MI.getOpcode() == X86::MOV64ri32 || MI.getOpcode() == X86::MOV64mi32)
1029 FixupKind = X86::reloc_signed_4byte;
1030 else
1031 FixupKind = getImmFixupKind(TSFlags);
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00001032 EmitImmediate(MI.getOperand(CurOp++),
Rafael Espindolaa8c02c32010-09-30 03:11:42 +00001033 X86II::getSizeOfImm(TSFlags), MCFixupKind(FixupKind),
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00001034 CurByte, OS, Fixups);
Rafael Espindolaa8c02c32010-09-30 03:11:42 +00001035 }
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00001036 }
1037
Chris Lattner548abfc2010-10-03 18:08:05 +00001038 if ((TSFlags >> 32) & X86II::Has3DNow0F0FOpcode)
1039 EmitByte(X86II::getBaseOpcodeFor(TSFlags), CurByte, OS);
1040
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00001041
Chris Lattner28249d92010-02-05 01:53:19 +00001042#ifndef NDEBUG
Chris Lattner82ed17e2010-02-05 19:37:31 +00001043 // FIXME: Verify.
1044 if (/*!Desc.isVariadic() &&*/ CurOp != NumOps) {
Chris Lattner28249d92010-02-05 01:53:19 +00001045 errs() << "Cannot encode all operands of: ";
1046 MI.dump();
1047 errs() << '\n';
1048 abort();
1049 }
1050#endif
Chris Lattner45762472010-02-03 21:24:49 +00001051}