blob: 56d24400f27f13f566c42b487f7db9ccb508a1c7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000062 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000063 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000072 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000073 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000169 RegInfo = TM.getRegisterInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000170
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000172 // Uses VFP for Thumb libfuncs if available.
173 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
174 // Single-precision floating-point arithmetic.
175 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
176 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
177 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
178 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000179
Evan Chengb1df8f22007-04-27 08:15:43 +0000180 // Double-precision floating-point arithmetic.
181 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
182 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
183 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
184 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 // Single-precision comparisons.
187 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
188 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
189 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
190 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
191 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
192 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
193 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
194 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000195
Evan Chengb1df8f22007-04-27 08:15:43 +0000196 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 // Double-precision comparisons.
206 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
207 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
208 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
209 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
210 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
211 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
212 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
213 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Evan Chengb1df8f22007-04-27 08:15:43 +0000215 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
222 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000223
Evan Chengb1df8f22007-04-27 08:15:43 +0000224 // Floating-point to integer conversions.
225 // i64 conversions are done via library routines even when generating VFP
226 // instructions, so use the same ones.
227 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
228 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
229 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
230 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000231
Evan Chengb1df8f22007-04-27 08:15:43 +0000232 // Conversions between floating types.
233 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
234 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
235
236 // Integer to floating-point conversions.
237 // i64 conversions are done via library routines even when generating VFP
238 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000239 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
240 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000241 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
242 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
243 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
244 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
245 }
Evan Chenga8e29892007-01-19 07:51:42 +0000246 }
247
Bob Wilson2f954612009-05-22 17:38:41 +0000248 // These libcalls are not available in 32-bit.
249 setLibcallName(RTLIB::SHL_I128, 0);
250 setLibcallName(RTLIB::SRL_I128, 0);
251 setLibcallName(RTLIB::SRA_I128, 0);
252
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000253 // Libcalls should use the AAPCS base standard ABI, even if hard float
254 // is in effect, as per the ARM RTABI specification, section 4.1.2.
255 if (Subtarget->isAAPCS_ABI()) {
256 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
257 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
258 CallingConv::ARM_AAPCS);
259 }
260 }
261
David Goodwinf1daf7d2009-07-08 23:10:31 +0000262 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000264 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000266 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
268 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000269
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000271 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000272
273 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 addDRTypeForNEON(MVT::v2f32);
275 addDRTypeForNEON(MVT::v8i8);
276 addDRTypeForNEON(MVT::v4i16);
277 addDRTypeForNEON(MVT::v2i32);
278 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000279
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 addQRTypeForNEON(MVT::v4f32);
281 addQRTypeForNEON(MVT::v2f64);
282 addQRTypeForNEON(MVT::v16i8);
283 addQRTypeForNEON(MVT::v8i16);
284 addQRTypeForNEON(MVT::v4i32);
285 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000286
Bob Wilson74dc72e2009-09-15 23:55:57 +0000287 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
288 // neither Neon nor VFP support any arithmetic operations on it.
289 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
290 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
291 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
292 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
293 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
294 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
295 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
296 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
297 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
299 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
300 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
302 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
305 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
307 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
308 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
309 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
310 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
312 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
313
Bob Wilson642b3292009-09-16 00:32:15 +0000314 // Neon does not support some operations on v1i64 and v2i64 types.
315 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
316 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
318 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
319
Bob Wilson5bafff32009-06-22 23:27:02 +0000320 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
321 setTargetDAGCombine(ISD::SHL);
322 setTargetDAGCombine(ISD::SRL);
323 setTargetDAGCombine(ISD::SRA);
324 setTargetDAGCombine(ISD::SIGN_EXTEND);
325 setTargetDAGCombine(ISD::ZERO_EXTEND);
326 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000327 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000328 }
329
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000330 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000331
332 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000334
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000335 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000337
Evan Chenga8e29892007-01-19 07:51:42 +0000338 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000339 if (!Subtarget->isThumb1Only()) {
340 for (unsigned im = (unsigned)ISD::PRE_INC;
341 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setIndexedLoadAction(im, MVT::i1, Legal);
343 setIndexedLoadAction(im, MVT::i8, Legal);
344 setIndexedLoadAction(im, MVT::i16, Legal);
345 setIndexedLoadAction(im, MVT::i32, Legal);
346 setIndexedStoreAction(im, MVT::i1, Legal);
347 setIndexedStoreAction(im, MVT::i8, Legal);
348 setIndexedStoreAction(im, MVT::i16, Legal);
349 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000350 }
Evan Chenga8e29892007-01-19 07:51:42 +0000351 }
352
353 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000354 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::MUL, MVT::i64, Expand);
356 setOperationAction(ISD::MULHU, MVT::i32, Expand);
357 setOperationAction(ISD::MULHS, MVT::i32, Expand);
358 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
359 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000360 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MUL, MVT::i64, Expand);
362 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000363 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000365 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000366 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000367 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000368 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SRL, MVT::i64, Custom);
370 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000371
372 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000374 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000376 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000378
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000379 // Only ARMv6 has BSWAP.
380 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000382
Evan Chenga8e29892007-01-19 07:51:42 +0000383 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000384 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000385 // v7M has a hardware divider
386 setOperationAction(ISD::SDIV, MVT::i32, Expand);
387 setOperationAction(ISD::UDIV, MVT::i32, Expand);
388 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::SREM, MVT::i32, Expand);
390 setOperationAction(ISD::UREM, MVT::i32, Expand);
391 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
392 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000393
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
395 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
396 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
397 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000398 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000399
Evan Chengfb3611d2010-05-11 07:26:32 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
401
Evan Chenga8e29892007-01-19 07:51:42 +0000402 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART, MVT::Other, Custom);
404 setOperationAction(ISD::VAARG, MVT::Other, Expand);
405 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
406 setOperationAction(ISD::VAEND, MVT::Other, Expand);
407 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
408 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000409 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
410 // FIXME: Shouldn't need this, since no register is used, but the legalizer
411 // doesn't yet know how to not do that for SjLj.
412 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000413 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000414 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
415 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000416 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000417 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000418 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
419 if (canHandleAtomics) {
420 // membarrier needs custom lowering; the rest are legal and handled
421 // normally.
422 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
423 } else {
424 // Set them all for expansion, which will force libcalls.
425 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
428 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
431 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
449 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000450 // Since the libcalls include locking, fold in the fences
451 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000452 }
453 // 64-bit versions are always libcalls (for now)
454 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000455 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000456 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
461 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000462
Eli Friedmana2c6f452010-06-26 04:36:50 +0000463 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
464 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
466 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000467 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000469
David Goodwinf1daf7d2009-07-08 23:10:31 +0000470 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000471 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
472 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000474
475 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000477 if (Subtarget->isTargetDarwin()) {
478 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
479 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
480 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000481
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::SETCC, MVT::i32, Expand);
483 setOperationAction(ISD::SETCC, MVT::f32, Expand);
484 setOperationAction(ISD::SETCC, MVT::f64, Expand);
485 setOperationAction(ISD::SELECT, MVT::i32, Expand);
486 setOperationAction(ISD::SELECT, MVT::f32, Expand);
487 setOperationAction(ISD::SELECT, MVT::f64, Expand);
488 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
489 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
490 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000491
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
493 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
494 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
495 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
496 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000497
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000498 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 setOperationAction(ISD::FSIN, MVT::f64, Expand);
500 setOperationAction(ISD::FSIN, MVT::f32, Expand);
501 setOperationAction(ISD::FCOS, MVT::f32, Expand);
502 setOperationAction(ISD::FCOS, MVT::f64, Expand);
503 setOperationAction(ISD::FREM, MVT::f64, Expand);
504 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000505 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
507 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000508 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 setOperationAction(ISD::FPOW, MVT::f64, Expand);
510 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000511
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000512 // Various VFP goodness
513 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000514 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
515 if (Subtarget->hasVFP2()) {
516 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
517 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
518 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
519 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
520 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000521 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000522 if (!Subtarget->hasFP16()) {
523 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
524 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000525 }
Evan Cheng110cf482008-04-01 01:50:16 +0000526 }
Evan Chenga8e29892007-01-19 07:51:42 +0000527
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000528 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000529 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000530 setTargetDAGCombine(ISD::ADD);
531 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000532 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000533
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000534 if (Subtarget->hasV6T2Ops())
535 setTargetDAGCombine(ISD::OR);
536
Evan Chenga8e29892007-01-19 07:51:42 +0000537 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000538
Evan Chengf7d87ee2010-05-21 00:43:17 +0000539 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
540 setSchedulingPreference(Sched::RegPressure);
541 else
542 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000543
544 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000545
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000546 // On ARM arguments smaller than 4 bytes are extended, so all arguments
547 // are at least 4 bytes aligned.
548 setMinStackArgumentAlignment(4);
549
Evan Chengf6799392010-06-26 01:52:05 +0000550 if (EnableARMCodePlacement)
551 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000552}
553
Evan Cheng4f6b4672010-07-21 06:09:07 +0000554std::pair<const TargetRegisterClass*, uint8_t>
555ARMTargetLowering::findRepresentativeClass(EVT VT) const{
556 const TargetRegisterClass *RRC = 0;
557 uint8_t Cost = 1;
558 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000559 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000560 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000561 // Use DPR as representative register class for all floating point
562 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
563 // the cost is 1 for both f32 and f64.
564 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000565 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000566 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000567 break;
568 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
569 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000570 RRC = ARM::DPRRegisterClass;
571 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000572 break;
573 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000574 RRC = ARM::DPRRegisterClass;
575 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000576 break;
577 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000578 RRC = ARM::DPRRegisterClass;
579 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000580 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000581 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000582 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000583}
584
Evan Chenga8e29892007-01-19 07:51:42 +0000585const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
586 switch (Opcode) {
587 default: return 0;
588 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000589 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
590 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000591 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000592 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
593 case ARMISD::tCALL: return "ARMISD::tCALL";
594 case ARMISD::BRCOND: return "ARMISD::BRCOND";
595 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000596 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000597 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
598 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
599 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000600 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000601 case ARMISD::CMPFP: return "ARMISD::CMPFP";
602 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000603 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000604 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
605 case ARMISD::CMOV: return "ARMISD::CMOV";
606 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000607
Jim Grosbach3482c802010-01-18 19:58:49 +0000608 case ARMISD::RBIT: return "ARMISD::RBIT";
609
Bob Wilson76a312b2010-03-19 22:51:32 +0000610 case ARMISD::FTOSI: return "ARMISD::FTOSI";
611 case ARMISD::FTOUI: return "ARMISD::FTOUI";
612 case ARMISD::SITOF: return "ARMISD::SITOF";
613 case ARMISD::UITOF: return "ARMISD::UITOF";
614
Evan Chenga8e29892007-01-19 07:51:42 +0000615 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
616 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
617 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000618
Jim Grosbache5165492009-11-09 00:11:35 +0000619 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
620 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000621
Evan Chengc5942082009-10-28 06:55:03 +0000622 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
623 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
624
Dale Johannesen51e28e62010-06-03 21:09:53 +0000625 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
626
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000627 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000628
Evan Cheng86198642009-08-07 00:34:42 +0000629 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
630
Jim Grosbach3728e962009-12-10 00:11:09 +0000631 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
632 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
633
Bob Wilson5bafff32009-06-22 23:27:02 +0000634 case ARMISD::VCEQ: return "ARMISD::VCEQ";
635 case ARMISD::VCGE: return "ARMISD::VCGE";
636 case ARMISD::VCGEU: return "ARMISD::VCGEU";
637 case ARMISD::VCGT: return "ARMISD::VCGT";
638 case ARMISD::VCGTU: return "ARMISD::VCGTU";
639 case ARMISD::VTST: return "ARMISD::VTST";
640
641 case ARMISD::VSHL: return "ARMISD::VSHL";
642 case ARMISD::VSHRs: return "ARMISD::VSHRs";
643 case ARMISD::VSHRu: return "ARMISD::VSHRu";
644 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
645 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
646 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
647 case ARMISD::VSHRN: return "ARMISD::VSHRN";
648 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
649 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
650 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
651 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
652 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
653 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
654 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
655 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
656 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
657 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
658 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
659 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
660 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
661 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000662 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000663 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000664 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000665 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000666 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000667 case ARMISD::VREV64: return "ARMISD::VREV64";
668 case ARMISD::VREV32: return "ARMISD::VREV32";
669 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000670 case ARMISD::VZIP: return "ARMISD::VZIP";
671 case ARMISD::VUZP: return "ARMISD::VUZP";
672 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000673 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000674 case ARMISD::FMAX: return "ARMISD::FMAX";
675 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000676 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000677 }
678}
679
Evan Cheng06b666c2010-05-15 02:18:07 +0000680/// getRegClassFor - Return the register class that should be used for the
681/// specified value type.
682TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
683 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
684 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
685 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000686 if (Subtarget->hasNEON()) {
687 if (VT == MVT::v4i64)
688 return ARM::QQPRRegisterClass;
689 else if (VT == MVT::v8i64)
690 return ARM::QQQQPRRegisterClass;
691 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000692 return TargetLowering::getRegClassFor(VT);
693}
694
Eric Christopherab695882010-07-21 22:26:11 +0000695// Create a fast isel object.
696FastISel *
697ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
698 return ARM::createFastISel(funcInfo);
699}
700
Bill Wendlingb4202b82009-07-01 18:50:55 +0000701/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000702unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000703 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000704}
705
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000706/// getMaximalGlobalOffset - Returns the maximal possible offset which can
707/// be used for loads / stores from the global.
708unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
709 return (Subtarget->isThumb1Only() ? 127 : 4095);
710}
711
Evan Cheng1cc39842010-05-20 23:26:43 +0000712Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000713 unsigned NumVals = N->getNumValues();
714 if (!NumVals)
715 return Sched::RegPressure;
716
717 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000718 EVT VT = N->getValueType(i);
719 if (VT.isFloatingPoint() || VT.isVector())
720 return Sched::Latency;
721 }
Evan Chengc10f5432010-05-28 23:25:23 +0000722
723 if (!N->isMachineOpcode())
724 return Sched::RegPressure;
725
726 // Load are scheduled for latency even if there instruction itinerary
727 // is not available.
728 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
729 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
730 if (TID.mayLoad())
731 return Sched::Latency;
732
733 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
734 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
735 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000736 return Sched::RegPressure;
737}
738
Evan Cheng31446872010-07-23 22:39:59 +0000739unsigned
740ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
741 MachineFunction &MF) const {
742 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
743 switch (RC->getID()) {
744 default:
745 return 0;
746 case ARM::tGPRRegClassID:
747 return 5 - FPDiff;
748 case ARM::GPRRegClassID:
749 return 10 - FPDiff - (Subtarget->isR9Reserved() ? 1 : 0);
750 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
751 case ARM::DPRRegClassID:
752 return 32 - 10;
753 }
754}
755
Evan Chenga8e29892007-01-19 07:51:42 +0000756//===----------------------------------------------------------------------===//
757// Lowering Code
758//===----------------------------------------------------------------------===//
759
Evan Chenga8e29892007-01-19 07:51:42 +0000760/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
761static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
762 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000763 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000764 case ISD::SETNE: return ARMCC::NE;
765 case ISD::SETEQ: return ARMCC::EQ;
766 case ISD::SETGT: return ARMCC::GT;
767 case ISD::SETGE: return ARMCC::GE;
768 case ISD::SETLT: return ARMCC::LT;
769 case ISD::SETLE: return ARMCC::LE;
770 case ISD::SETUGT: return ARMCC::HI;
771 case ISD::SETUGE: return ARMCC::HS;
772 case ISD::SETULT: return ARMCC::LO;
773 case ISD::SETULE: return ARMCC::LS;
774 }
775}
776
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000777/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
778static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000779 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000780 CondCode2 = ARMCC::AL;
781 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000782 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000783 case ISD::SETEQ:
784 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
785 case ISD::SETGT:
786 case ISD::SETOGT: CondCode = ARMCC::GT; break;
787 case ISD::SETGE:
788 case ISD::SETOGE: CondCode = ARMCC::GE; break;
789 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000790 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000791 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
792 case ISD::SETO: CondCode = ARMCC::VC; break;
793 case ISD::SETUO: CondCode = ARMCC::VS; break;
794 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
795 case ISD::SETUGT: CondCode = ARMCC::HI; break;
796 case ISD::SETUGE: CondCode = ARMCC::PL; break;
797 case ISD::SETLT:
798 case ISD::SETULT: CondCode = ARMCC::LT; break;
799 case ISD::SETLE:
800 case ISD::SETULE: CondCode = ARMCC::LE; break;
801 case ISD::SETNE:
802 case ISD::SETUNE: CondCode = ARMCC::NE; break;
803 }
Evan Chenga8e29892007-01-19 07:51:42 +0000804}
805
Bob Wilson1f595bb2009-04-17 19:07:39 +0000806//===----------------------------------------------------------------------===//
807// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000808//===----------------------------------------------------------------------===//
809
810#include "ARMGenCallingConv.inc"
811
812// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000813static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000814 CCValAssign::LocInfo &LocInfo,
815 CCState &State, bool CanFail) {
816 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
817
818 // Try to get the first register.
819 if (unsigned Reg = State.AllocateReg(RegList, 4))
820 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
821 else {
822 // For the 2nd half of a v2f64, do not fail.
823 if (CanFail)
824 return false;
825
826 // Put the whole thing on the stack.
827 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
828 State.AllocateStack(8, 4),
829 LocVT, LocInfo));
830 return true;
831 }
832
833 // Try to get the second register.
834 if (unsigned Reg = State.AllocateReg(RegList, 4))
835 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
836 else
837 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
838 State.AllocateStack(4, 4),
839 LocVT, LocInfo));
840 return true;
841}
842
Owen Andersone50ed302009-08-10 22:56:29 +0000843static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000844 CCValAssign::LocInfo &LocInfo,
845 ISD::ArgFlagsTy &ArgFlags,
846 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000847 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
848 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000850 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
851 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000852 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853}
854
855// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000856static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000857 CCValAssign::LocInfo &LocInfo,
858 CCState &State, bool CanFail) {
859 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
860 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
Rafael Espindolabc565012010-07-21 11:38:30 +0000861 static const unsigned ShadowRegList[] = { ARM::R0, ARM::R1 };
Bob Wilson5bafff32009-06-22 23:27:02 +0000862
Rafael Espindolabc565012010-07-21 11:38:30 +0000863 unsigned Reg = State.AllocateReg(HiRegList, ShadowRegList, 2);
Bob Wilson5bafff32009-06-22 23:27:02 +0000864 if (Reg == 0) {
865 // For the 2nd half of a v2f64, do not just fail.
866 if (CanFail)
867 return false;
868
869 // Put the whole thing on the stack.
870 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
871 State.AllocateStack(8, 8),
872 LocVT, LocInfo));
873 return true;
874 }
875
876 unsigned i;
877 for (i = 0; i < 2; ++i)
878 if (HiRegList[i] == Reg)
879 break;
880
Rafael Espindolabc565012010-07-21 11:38:30 +0000881 unsigned T = State.AllocateReg(LoRegList[i]);
Chandler Carruth30d35b82010-07-22 08:02:25 +0000882 (void)T;
Rafael Espindolabc565012010-07-21 11:38:30 +0000883 assert(T == LoRegList[i] && "Could not allocate register");
884
Bob Wilson5bafff32009-06-22 23:27:02 +0000885 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
886 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
887 LocVT, LocInfo));
888 return true;
889}
890
Owen Andersone50ed302009-08-10 22:56:29 +0000891static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000892 CCValAssign::LocInfo &LocInfo,
893 ISD::ArgFlagsTy &ArgFlags,
894 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
896 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000898 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
899 return false;
900 return true; // we handled it
901}
902
Owen Andersone50ed302009-08-10 22:56:29 +0000903static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000904 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000905 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
906 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
907
Bob Wilsone65586b2009-04-17 20:40:45 +0000908 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
909 if (Reg == 0)
910 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000911
Bob Wilsone65586b2009-04-17 20:40:45 +0000912 unsigned i;
913 for (i = 0; i < 2; ++i)
914 if (HiRegList[i] == Reg)
915 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000916
Bob Wilson5bafff32009-06-22 23:27:02 +0000917 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000918 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000919 LocVT, LocInfo));
920 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000921}
922
Owen Andersone50ed302009-08-10 22:56:29 +0000923static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924 CCValAssign::LocInfo &LocInfo,
925 ISD::ArgFlagsTy &ArgFlags,
926 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000927 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
928 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000930 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000931 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000932}
933
Owen Andersone50ed302009-08-10 22:56:29 +0000934static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935 CCValAssign::LocInfo &LocInfo,
936 ISD::ArgFlagsTy &ArgFlags,
937 CCState &State) {
938 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
939 State);
940}
941
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000942/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
943/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000944CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000945 bool Return,
946 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000947 switch (CC) {
948 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000949 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000950 case CallingConv::C:
951 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000952 // Use target triple & subtarget features to do actual dispatch.
953 if (Subtarget->isAAPCS_ABI()) {
954 if (Subtarget->hasVFP2() &&
955 FloatABIType == FloatABI::Hard && !isVarArg)
956 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
957 else
958 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
959 } else
960 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000961 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000962 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000963 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000964 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000965 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000966 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000967 }
968}
969
Dan Gohman98ca4f22009-08-05 01:29:28 +0000970/// LowerCallResult - Lower the result values of a call into the
971/// appropriate copies out of appropriate physical registers.
972SDValue
973ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000974 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000975 const SmallVectorImpl<ISD::InputArg> &Ins,
976 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000977 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000978
Bob Wilson1f595bb2009-04-17 19:07:39 +0000979 // Assign locations to each value returned by this call.
980 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000981 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000982 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000983 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000984 CCAssignFnForNode(CallConv, /* Return*/ true,
985 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000986
987 // Copy all of the result registers out of their specified physreg.
988 for (unsigned i = 0; i != RVLocs.size(); ++i) {
989 CCValAssign VA = RVLocs[i];
990
Bob Wilson80915242009-04-25 00:33:20 +0000991 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000992 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000993 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000995 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000996 Chain = Lo.getValue(1);
997 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000998 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000999 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001000 InFlag);
1001 Chain = Hi.getValue(1);
1002 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001003 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 if (VA.getLocVT() == MVT::v2f64) {
1006 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1007 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1008 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001009
1010 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001011 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001012 Chain = Lo.getValue(1);
1013 InFlag = Lo.getValue(2);
1014 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001015 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001016 Chain = Hi.getValue(1);
1017 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001018 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1020 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001021 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001022 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001023 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1024 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001025 Chain = Val.getValue(1);
1026 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001027 }
Bob Wilson80915242009-04-25 00:33:20 +00001028
1029 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001030 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001031 case CCValAssign::Full: break;
1032 case CCValAssign::BCvt:
1033 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1034 break;
1035 }
1036
Dan Gohman98ca4f22009-08-05 01:29:28 +00001037 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001038 }
1039
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041}
1042
1043/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1044/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001045/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001046/// a byval function parameter.
1047/// Sometimes what we are copying is the end of a larger object, the part that
1048/// does not fit in registers.
1049static SDValue
1050CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1051 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1052 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001054 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001055 /*isVolatile=*/false, /*AlwaysInline=*/false,
1056 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001057}
1058
Bob Wilsondee46d72009-04-17 20:35:10 +00001059/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1062 SDValue StackPtr, SDValue Arg,
1063 DebugLoc dl, SelectionDAG &DAG,
1064 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001065 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001066 unsigned LocMemOffset = VA.getLocMemOffset();
1067 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1068 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1069 if (Flags.isByVal()) {
1070 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1071 }
1072 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001073 PseudoSourceValue::getStack(), LocMemOffset,
1074 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001075}
1076
Dan Gohman98ca4f22009-08-05 01:29:28 +00001077void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001078 SDValue Chain, SDValue &Arg,
1079 RegsToPassVector &RegsToPass,
1080 CCValAssign &VA, CCValAssign &NextVA,
1081 SDValue &StackPtr,
1082 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001083 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001084
Jim Grosbache5165492009-11-09 00:11:35 +00001085 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001087 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1088
1089 if (NextVA.isRegLoc())
1090 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1091 else {
1092 assert(NextVA.isMemLoc());
1093 if (StackPtr.getNode() == 0)
1094 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1095
Dan Gohman98ca4f22009-08-05 01:29:28 +00001096 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1097 dl, DAG, NextVA,
1098 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001099 }
1100}
1101
Dan Gohman98ca4f22009-08-05 01:29:28 +00001102/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001103/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1104/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001106ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001107 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001108 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001110 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001111 const SmallVectorImpl<ISD::InputArg> &Ins,
1112 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001113 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001114 MachineFunction &MF = DAG.getMachineFunction();
1115 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1116 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001117 // Temporarily disable tail calls so things don't break.
1118 if (!EnableARMTailCalls)
1119 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001120 if (isTailCall) {
1121 // Check if it's really possible to do a tail call.
1122 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1123 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001124 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001125 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1126 // detected sibcalls.
1127 if (isTailCall) {
1128 ++NumTailCalls;
1129 IsSibCall = true;
1130 }
1131 }
Evan Chenga8e29892007-01-19 07:51:42 +00001132
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 // Analyze operands of the call, assigning locations to each operand.
1134 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1136 *DAG.getContext());
1137 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001138 CCAssignFnForNode(CallConv, /* Return*/ false,
1139 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001140
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141 // Get a count of how many bytes are to be pushed on the stack.
1142 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001143
Dale Johannesen51e28e62010-06-03 21:09:53 +00001144 // For tail calls, memory operands are available in our caller's stack.
1145 if (IsSibCall)
1146 NumBytes = 0;
1147
Evan Chenga8e29892007-01-19 07:51:42 +00001148 // Adjust the stack pointer for the new arguments...
1149 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001150 if (!IsSibCall)
1151 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001152
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001153 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001154
Bob Wilson5bafff32009-06-22 23:27:02 +00001155 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001156 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001157
Bob Wilson1f595bb2009-04-17 19:07:39 +00001158 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001159 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001160 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1161 i != e;
1162 ++i, ++realArgIdx) {
1163 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001164 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001166
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167 // Promote the value if needed.
1168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001169 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 case CCValAssign::Full: break;
1171 case CCValAssign::SExt:
1172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1173 break;
1174 case CCValAssign::ZExt:
1175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1176 break;
1177 case CCValAssign::AExt:
1178 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1179 break;
1180 case CCValAssign::BCvt:
1181 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1182 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001183 }
1184
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001185 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001186 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 if (VA.getLocVT() == MVT::v2f64) {
1188 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1189 DAG.getConstant(0, MVT::i32));
1190 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1191 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001194 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1195
1196 VA = ArgLocs[++i]; // skip ahead to next loc
1197 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001198 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001199 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1200 } else {
1201 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001202
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1204 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001205 }
1206 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001208 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 }
1210 } else if (VA.isRegLoc()) {
1211 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001212 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001214
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1216 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001217 }
Evan Chenga8e29892007-01-19 07:51:42 +00001218 }
1219
1220 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001222 &MemOpChains[0], MemOpChains.size());
1223
1224 // Build a sequence of copy-to-reg nodes chained together with token chain
1225 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001226 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001227 // Tail call byval lowering might overwrite argument registers so in case of
1228 // tail call optimization the copies to registers are lowered later.
1229 if (!isTailCall)
1230 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1231 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1232 RegsToPass[i].second, InFlag);
1233 InFlag = Chain.getValue(1);
1234 }
Evan Chenga8e29892007-01-19 07:51:42 +00001235
Dale Johannesen51e28e62010-06-03 21:09:53 +00001236 // For tail calls lower the arguments to the 'real' stack slot.
1237 if (isTailCall) {
1238 // Force all the incoming stack arguments to be loaded from the stack
1239 // before any new outgoing arguments are stored to the stack, because the
1240 // outgoing stack slots may alias the incoming argument stack slots, and
1241 // the alias isn't otherwise explicit. This is slightly more conservative
1242 // than necessary, because it means that each store effectively depends
1243 // on every argument instead of just those arguments it would clobber.
1244
1245 // Do not flag preceeding copytoreg stuff together with the following stuff.
1246 InFlag = SDValue();
1247 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1248 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1249 RegsToPass[i].second, InFlag);
1250 InFlag = Chain.getValue(1);
1251 }
1252 InFlag =SDValue();
1253 }
1254
Bill Wendling056292f2008-09-16 21:48:12 +00001255 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1256 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1257 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001258 bool isDirect = false;
1259 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001260 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001261 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001262
1263 if (EnableARMLongCalls) {
1264 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1265 && "long-calls with non-static relocation model!");
1266 // Handle a global address or an external symbol. If it's not one of
1267 // those, the target's already in a register, so we don't need to do
1268 // anything extra.
1269 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001270 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001271 // Create a constant pool entry for the callee address
1272 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1273 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1274 ARMPCLabelIndex,
1275 ARMCP::CPValue, 0);
1276 // Get the address of the callee into a register
1277 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1278 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1279 Callee = DAG.getLoad(getPointerTy(), dl,
1280 DAG.getEntryNode(), CPAddr,
1281 PseudoSourceValue::getConstantPool(), 0,
1282 false, false, 0);
1283 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1284 const char *Sym = S->getSymbol();
1285
1286 // Create a constant pool entry for the callee address
1287 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1288 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1289 Sym, ARMPCLabelIndex, 0);
1290 // Get the address of the callee into a register
1291 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1292 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1293 Callee = DAG.getLoad(getPointerTy(), dl,
1294 DAG.getEntryNode(), CPAddr,
1295 PseudoSourceValue::getConstantPool(), 0,
1296 false, false, 0);
1297 }
1298 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001299 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001300 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001301 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001302 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001303 getTargetMachine().getRelocationModel() != Reloc::Static;
1304 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001305 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001306 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001307 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001308 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001309 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001310 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001311 ARMPCLabelIndex,
1312 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001313 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001315 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001316 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001317 PseudoSourceValue::getConstantPool(), 0,
1318 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001319 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001320 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001321 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001322 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001323 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001324 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001325 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001326 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001327 getTargetMachine().getRelocationModel() != Reloc::Static;
1328 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001329 // tBX takes a register source operand.
1330 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001331 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001332 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001333 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001334 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001335 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001338 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001339 PseudoSourceValue::getConstantPool(), 0,
1340 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001341 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001342 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001343 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001344 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001345 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001346 }
1347
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001348 // FIXME: handle tail calls differently.
1349 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001350 if (Subtarget->isThumb()) {
1351 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001352 CallOpc = ARMISD::CALL_NOLINK;
1353 else
1354 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1355 } else {
1356 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001357 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1358 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001359 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001360
Dan Gohman475871a2008-07-27 21:46:04 +00001361 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001362 Ops.push_back(Chain);
1363 Ops.push_back(Callee);
1364
1365 // Add argument registers to the end of the list so that they are known live
1366 // into the call.
1367 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1368 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1369 RegsToPass[i].second.getValueType()));
1370
Gabor Greifba36cb52008-08-28 21:40:38 +00001371 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001372 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001373
1374 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001375 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001376 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001377
Duncan Sands4bdcb612008-07-02 17:40:58 +00001378 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001379 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001380 InFlag = Chain.getValue(1);
1381
Chris Lattnere563bbc2008-10-11 22:08:30 +00001382 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1383 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001385 InFlag = Chain.getValue(1);
1386
Bob Wilson1f595bb2009-04-17 19:07:39 +00001387 // Handle result values, copying them out of physregs into vregs that we
1388 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001389 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1390 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001391}
1392
Dale Johannesen51e28e62010-06-03 21:09:53 +00001393/// MatchingStackOffset - Return true if the given stack call argument is
1394/// already available in the same position (relatively) of the caller's
1395/// incoming argument stack.
1396static
1397bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1398 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1399 const ARMInstrInfo *TII) {
1400 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1401 int FI = INT_MAX;
1402 if (Arg.getOpcode() == ISD::CopyFromReg) {
1403 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1404 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1405 return false;
1406 MachineInstr *Def = MRI->getVRegDef(VR);
1407 if (!Def)
1408 return false;
1409 if (!Flags.isByVal()) {
1410 if (!TII->isLoadFromStackSlot(Def, FI))
1411 return false;
1412 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001413 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001414 }
1415 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1416 if (Flags.isByVal())
1417 // ByVal argument is passed in as a pointer but it's now being
1418 // dereferenced. e.g.
1419 // define @foo(%struct.X* %A) {
1420 // tail call @bar(%struct.X* byval %A)
1421 // }
1422 return false;
1423 SDValue Ptr = Ld->getBasePtr();
1424 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1425 if (!FINode)
1426 return false;
1427 FI = FINode->getIndex();
1428 } else
1429 return false;
1430
1431 assert(FI != INT_MAX);
1432 if (!MFI->isFixedObjectIndex(FI))
1433 return false;
1434 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1435}
1436
1437/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1438/// for tail call optimization. Targets which want to do tail call
1439/// optimization should implement this function.
1440bool
1441ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1442 CallingConv::ID CalleeCC,
1443 bool isVarArg,
1444 bool isCalleeStructRet,
1445 bool isCallerStructRet,
1446 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001447 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001448 const SmallVectorImpl<ISD::InputArg> &Ins,
1449 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450 const Function *CallerF = DAG.getMachineFunction().getFunction();
1451 CallingConv::ID CallerCC = CallerF->getCallingConv();
1452 bool CCMatch = CallerCC == CalleeCC;
1453
1454 // Look for obvious safe cases to perform tail call optimization that do not
1455 // require ABI changes. This is what gcc calls sibcall.
1456
Jim Grosbach7616b642010-06-16 23:45:49 +00001457 // Do not sibcall optimize vararg calls unless the call site is not passing
1458 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001459 if (isVarArg && !Outs.empty())
1460 return false;
1461
1462 // Also avoid sibcall optimization if either caller or callee uses struct
1463 // return semantics.
1464 if (isCalleeStructRet || isCallerStructRet)
1465 return false;
1466
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001467 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001468 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001469 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1470 // LR. This means if we need to reload LR, it takes an extra instructions,
1471 // which outweighs the value of the tail call; but here we don't know yet
1472 // whether LR is going to be used. Probably the right approach is to
1473 // generate the tail call here and turn it back into CALL/RET in
1474 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001475 if (Subtarget->isThumb1Only())
1476 return false;
1477
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001478 // For the moment, we can only do this to functions defined in this
1479 // compilation, or to indirect calls. A Thumb B to an ARM function,
1480 // or vice versa, is not easily fixed up in the linker unlike BL.
1481 // (We could do this by loading the address of the callee into a register;
1482 // that is an extra instruction over the direct call and burns a register
1483 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001484
1485 // It might be safe to remove this restriction on non-Darwin.
1486
1487 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1488 // but we need to make sure there are enough registers; the only valid
1489 // registers are the 4 used for parameters. We don't currently do this
1490 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001491 if (isa<ExternalSymbolSDNode>(Callee))
1492 return false;
1493
1494 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001495 const GlobalValue *GV = G->getGlobal();
1496 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001497 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001498 }
1499
Dale Johannesen51e28e62010-06-03 21:09:53 +00001500 // If the calling conventions do not match, then we'd better make sure the
1501 // results are returned in the same way as what the caller expects.
1502 if (!CCMatch) {
1503 SmallVector<CCValAssign, 16> RVLocs1;
1504 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1505 RVLocs1, *DAG.getContext());
1506 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1507
1508 SmallVector<CCValAssign, 16> RVLocs2;
1509 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1510 RVLocs2, *DAG.getContext());
1511 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1512
1513 if (RVLocs1.size() != RVLocs2.size())
1514 return false;
1515 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1516 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1517 return false;
1518 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1519 return false;
1520 if (RVLocs1[i].isRegLoc()) {
1521 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1522 return false;
1523 } else {
1524 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1525 return false;
1526 }
1527 }
1528 }
1529
1530 // If the callee takes no arguments then go on to check the results of the
1531 // call.
1532 if (!Outs.empty()) {
1533 // Check if stack adjustment is needed. For now, do not do this if any
1534 // argument is passed on the stack.
1535 SmallVector<CCValAssign, 16> ArgLocs;
1536 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1537 ArgLocs, *DAG.getContext());
1538 CCInfo.AnalyzeCallOperands(Outs,
1539 CCAssignFnForNode(CalleeCC, false, isVarArg));
1540 if (CCInfo.getNextStackOffset()) {
1541 MachineFunction &MF = DAG.getMachineFunction();
1542
1543 // Check if the arguments are already laid out in the right way as
1544 // the caller's fixed stack objects.
1545 MachineFrameInfo *MFI = MF.getFrameInfo();
1546 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1547 const ARMInstrInfo *TII =
1548 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001549 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1550 i != e;
1551 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001552 CCValAssign &VA = ArgLocs[i];
1553 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001554 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001555 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001556 if (VA.getLocInfo() == CCValAssign::Indirect)
1557 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001558 if (VA.needsCustom()) {
1559 // f64 and vector types are split into multiple registers or
1560 // register/stack-slot combinations. The types will not match
1561 // the registers; give up on memory f64 refs until we figure
1562 // out what to do about this.
1563 if (!VA.isRegLoc())
1564 return false;
1565 if (!ArgLocs[++i].isRegLoc())
1566 return false;
1567 if (RegVT == MVT::v2f64) {
1568 if (!ArgLocs[++i].isRegLoc())
1569 return false;
1570 if (!ArgLocs[++i].isRegLoc())
1571 return false;
1572 }
1573 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001574 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1575 MFI, MRI, TII))
1576 return false;
1577 }
1578 }
1579 }
1580 }
1581
1582 return true;
1583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585SDValue
1586ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001587 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001589 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001590 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001591
Bob Wilsondee46d72009-04-17 20:35:10 +00001592 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001593 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001594
Bob Wilsondee46d72009-04-17 20:35:10 +00001595 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001596 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1597 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001598
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001600 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1601 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001602
1603 // If this is the first return lowered for this function, add
1604 // the regs to the liveout set for the function.
1605 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1606 for (unsigned i = 0; i != RVLocs.size(); ++i)
1607 if (RVLocs[i].isRegLoc())
1608 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001609 }
1610
Bob Wilson1f595bb2009-04-17 19:07:39 +00001611 SDValue Flag;
1612
1613 // Copy the result values into the output registers.
1614 for (unsigned i = 0, realRVLocIdx = 0;
1615 i != RVLocs.size();
1616 ++i, ++realRVLocIdx) {
1617 CCValAssign &VA = RVLocs[i];
1618 assert(VA.isRegLoc() && "Can only return in registers!");
1619
Dan Gohmanc9403652010-07-07 15:54:55 +00001620 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001621
1622 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001623 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624 case CCValAssign::Full: break;
1625 case CCValAssign::BCvt:
1626 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1627 break;
1628 }
1629
Bob Wilson1f595bb2009-04-17 19:07:39 +00001630 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001632 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1634 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001635 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001637
1638 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1639 Flag = Chain.getValue(1);
1640 VA = RVLocs[++i]; // skip ahead to next loc
1641 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1642 HalfGPRs.getValue(1), Flag);
1643 Flag = Chain.getValue(1);
1644 VA = RVLocs[++i]; // skip ahead to next loc
1645
1646 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1648 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001649 }
1650 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1651 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001652 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001655 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656 VA = RVLocs[++i]; // skip ahead to next loc
1657 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1658 Flag);
1659 } else
1660 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1661
Bob Wilsondee46d72009-04-17 20:35:10 +00001662 // Guarantee that all emitted copies are
1663 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 Flag = Chain.getValue(1);
1665 }
1666
1667 SDValue result;
1668 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001671 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001672
1673 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001674}
1675
Bob Wilsonb62d2572009-11-03 00:02:05 +00001676// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1677// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1678// one of the above mentioned nodes. It has to be wrapped because otherwise
1679// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1680// be used to form addressing mode. These wrapped nodes will be selected
1681// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001682static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001683 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001684 // FIXME there is no actual debug info here
1685 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001686 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001687 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001688 if (CP->isMachineConstantPoolEntry())
1689 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1690 CP->getAlignment());
1691 else
1692 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1693 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001695}
1696
Jim Grosbache1102ca2010-07-19 17:20:38 +00001697unsigned ARMTargetLowering::getJumpTableEncoding() const {
1698 return MachineJumpTableInfo::EK_Inline;
1699}
1700
Dan Gohmand858e902010-04-17 15:26:15 +00001701SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1702 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001703 MachineFunction &MF = DAG.getMachineFunction();
1704 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1705 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001706 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001707 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001708 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001709 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1710 SDValue CPAddr;
1711 if (RelocM == Reloc::Static) {
1712 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1713 } else {
1714 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001715 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001716 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1717 ARMCP::CPBlockAddress,
1718 PCAdj);
1719 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1720 }
1721 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1722 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001723 PseudoSourceValue::getConstantPool(), 0,
1724 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001725 if (RelocM == Reloc::Static)
1726 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001727 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001728 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001729}
1730
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001731// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001732SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001733ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001734 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001735 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001736 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001737 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001738 MachineFunction &MF = DAG.getMachineFunction();
1739 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1740 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001741 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001742 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001743 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001744 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001746 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001747 PseudoSourceValue::getConstantPool(), 0,
1748 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001749 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001750
Evan Chenge7e0d622009-11-06 22:24:13 +00001751 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001752 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001753
1754 // call __tls_get_addr.
1755 ArgListTy Args;
1756 ArgListEntry Entry;
1757 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001758 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001759 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001760 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001761 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001762 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1763 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001765 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001766 return CallResult.first;
1767}
1768
1769// Lower ISD::GlobalTLSAddress using the "initial exec" or
1770// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001771SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001772ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001773 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001774 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001775 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001776 SDValue Offset;
1777 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001778 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001779 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001780 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001781
Chris Lattner4fb63d02009-07-15 04:12:33 +00001782 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001783 MachineFunction &MF = DAG.getMachineFunction();
1784 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1785 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1786 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001787 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1788 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001789 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001790 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001791 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001793 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001794 PseudoSourceValue::getConstantPool(), 0,
1795 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001796 Chain = Offset.getValue(1);
1797
Evan Chenge7e0d622009-11-06 22:24:13 +00001798 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001799 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001800
Evan Cheng9eda6892009-10-31 03:39:36 +00001801 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001802 PseudoSourceValue::getConstantPool(), 0,
1803 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001804 } else {
1805 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001806 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001807 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001809 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001810 PseudoSourceValue::getConstantPool(), 0,
1811 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001812 }
1813
1814 // The address of the thread local variable is the add of the thread
1815 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001816 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001817}
1818
Dan Gohman475871a2008-07-27 21:46:04 +00001819SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001820ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001821 // TODO: implement the "local dynamic" model
1822 assert(Subtarget->isTargetELF() &&
1823 "TLS not implemented for non-ELF targets");
1824 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1825 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1826 // otherwise use the "Local Exec" TLS Model
1827 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1828 return LowerToTLSGeneralDynamicModel(GA, DAG);
1829 else
1830 return LowerToTLSExecModels(GA, DAG);
1831}
1832
Dan Gohman475871a2008-07-27 21:46:04 +00001833SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001834 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001835 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001836 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001837 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001838 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1839 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001840 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001841 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001842 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001843 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001845 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001846 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001847 PseudoSourceValue::getConstantPool(), 0,
1848 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001849 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001850 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001851 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001852 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001853 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001854 PseudoSourceValue::getGOT(), 0,
1855 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001856 return Result;
1857 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001858 // If we have T2 ops, we can materialize the address directly via movt/movw
1859 // pair. This is always cheaper.
1860 if (Subtarget->useMovt()) {
1861 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001862 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001863 } else {
1864 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1865 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1866 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001867 PseudoSourceValue::getConstantPool(), 0,
1868 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001869 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001870 }
1871}
1872
Dan Gohman475871a2008-07-27 21:46:04 +00001873SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001874 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001875 MachineFunction &MF = DAG.getMachineFunction();
1876 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1877 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001878 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001879 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001880 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001881 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001882 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001883 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001884 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001885 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001886 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001887 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1888 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001889 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001890 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001891 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001893
Evan Cheng9eda6892009-10-31 03:39:36 +00001894 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001895 PseudoSourceValue::getConstantPool(), 0,
1896 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001897 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001898
1899 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001900 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001901 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001902 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001903
Evan Cheng63476a82009-09-03 07:04:02 +00001904 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001905 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001906 PseudoSourceValue::getGOT(), 0,
1907 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001908
1909 return Result;
1910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001913 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001914 assert(Subtarget->isTargetELF() &&
1915 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001916 MachineFunction &MF = DAG.getMachineFunction();
1917 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1918 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001919 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001920 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001921 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001922 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1923 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001924 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001925 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001927 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001928 PseudoSourceValue::getConstantPool(), 0,
1929 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001930 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001931 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001932}
1933
Jim Grosbach0e0da732009-05-12 23:59:14 +00001934SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001935ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1936 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001937 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001938 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1939 Op.getOperand(1), Val);
1940}
1941
1942SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001943ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1944 DebugLoc dl = Op.getDebugLoc();
1945 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1946 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1947}
1948
1949SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001950ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001951 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001952 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001953 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001954 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001955 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001956 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001957 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001958 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1959 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001960 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001961 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001962 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1963 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001964 EVT PtrVT = getPointerTy();
1965 DebugLoc dl = Op.getDebugLoc();
1966 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1967 SDValue CPAddr;
1968 unsigned PCAdj = (RelocM != Reloc::PIC_)
1969 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001970 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001971 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1972 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001973 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001975 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001976 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001977 PseudoSourceValue::getConstantPool(), 0,
1978 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001979
1980 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001981 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001982 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1983 }
1984 return Result;
1985 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001986 }
1987}
1988
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001989static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001990 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001991 DebugLoc dl = Op.getDebugLoc();
1992 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001993 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001994 // v6 and v7 can both handle barriers directly, but need handled a bit
1995 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1996 // never get here.
1997 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1998 if (Subtarget->hasV7Ops())
1999 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
2000 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
2001 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2002 DAG.getConstant(0, MVT::i32));
2003 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
2004 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00002005}
2006
Dan Gohman1e93df62010-04-17 14:41:14 +00002007static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2008 MachineFunction &MF = DAG.getMachineFunction();
2009 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2010
Evan Chenga8e29892007-01-19 07:51:42 +00002011 // vastart just stores the address of the VarArgsFrameIndex slot into the
2012 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002013 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002014 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002016 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00002017 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
2018 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002019}
2020
Dan Gohman475871a2008-07-27 21:46:04 +00002021SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002022ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2023 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002024 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002025 MachineFunction &MF = DAG.getMachineFunction();
2026 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2027
2028 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002029 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002030 RC = ARM::tGPRRegisterClass;
2031 else
2032 RC = ARM::GPRRegisterClass;
2033
2034 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002035 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002037
2038 SDValue ArgValue2;
2039 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002040 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002041 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002042
2043 // Create load node to retrieve arguments from the stack.
2044 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002045 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002046 PseudoSourceValue::getFixedStack(FI), 0,
2047 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002048 } else {
2049 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002051 }
2052
Jim Grosbache5165492009-11-09 00:11:35 +00002053 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002054}
2055
2056SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002058 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002059 const SmallVectorImpl<ISD::InputArg>
2060 &Ins,
2061 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002062 SmallVectorImpl<SDValue> &InVals)
2063 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064
Bob Wilson1f595bb2009-04-17 19:07:39 +00002065 MachineFunction &MF = DAG.getMachineFunction();
2066 MachineFrameInfo *MFI = MF.getFrameInfo();
2067
Bob Wilson1f595bb2009-04-17 19:07:39 +00002068 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2069
2070 // Assign locations to all of the incoming arguments.
2071 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2073 *DAG.getContext());
2074 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002075 CCAssignFnForNode(CallConv, /* Return*/ false,
2076 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002077
2078 SmallVector<SDValue, 16> ArgValues;
2079
2080 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2081 CCValAssign &VA = ArgLocs[i];
2082
Bob Wilsondee46d72009-04-17 20:35:10 +00002083 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002084 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002085 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002086
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002088 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 // f64 and vector types are split up into multiple registers or
2090 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002092 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002095 SDValue ArgValue2;
2096 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002097 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002098 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2099 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2100 PseudoSourceValue::getFixedStack(FI), 0,
2101 false, false, 0);
2102 } else {
2103 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2104 Chain, DAG, dl);
2105 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2107 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002110 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2111 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002113
Bob Wilson5bafff32009-06-22 23:27:02 +00002114 } else {
2115 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002116
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002120 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002122 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002124 RC = (AFI->isThumb1OnlyFunction() ?
2125 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002126 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002127 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002128
2129 // Transform the arguments in physical registers into virtual ones.
2130 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002132 }
2133
2134 // If this is an 8 or 16-bit value, it is really passed promoted
2135 // to 32 bits. Insert an assert[sz]ext to capture this, then
2136 // truncate to the right size.
2137 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002138 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002139 case CCValAssign::Full: break;
2140 case CCValAssign::BCvt:
2141 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2142 break;
2143 case CCValAssign::SExt:
2144 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2145 DAG.getValueType(VA.getValVT()));
2146 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2147 break;
2148 case CCValAssign::ZExt:
2149 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2150 DAG.getValueType(VA.getValVT()));
2151 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2152 break;
2153 }
2154
Dan Gohman98ca4f22009-08-05 01:29:28 +00002155 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002156
2157 } else { // VA.isRegLoc()
2158
2159 // sanity check
2160 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002162
2163 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002164 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002165
Bob Wilsondee46d72009-04-17 20:35:10 +00002166 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002168 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002169 PseudoSourceValue::getFixedStack(FI), 0,
2170 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002171 }
2172 }
2173
2174 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002175 if (isVarArg) {
2176 static const unsigned GPRArgRegs[] = {
2177 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2178 };
2179
Bob Wilsondee46d72009-04-17 20:35:10 +00002180 unsigned NumGPRs = CCInfo.getFirstUnallocated
2181 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002182
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002183 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2184 unsigned VARegSize = (4 - NumGPRs) * 4;
2185 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002186 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002187 if (VARegSaveSize) {
2188 // If this function is vararg, store any remaining integer argument regs
2189 // to their spots on the stack so that they may be loaded by deferencing
2190 // the result of va_next.
2191 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002192 AFI->setVarArgsFrameIndex(
2193 MFI->CreateFixedObject(VARegSaveSize,
2194 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002195 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002196 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2197 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002198
Dan Gohman475871a2008-07-27 21:46:04 +00002199 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002200 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002201 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002202 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002203 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002204 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002205 RC = ARM::GPRRegisterClass;
2206
Bob Wilson998e1252009-04-20 18:36:57 +00002207 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002209 SDValue Store =
2210 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002211 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2212 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002213 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002214 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002215 DAG.getConstant(4, getPointerTy()));
2216 }
2217 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002218 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002220 } else
2221 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002222 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002223 }
2224
Dan Gohman98ca4f22009-08-05 01:29:28 +00002225 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002226}
2227
2228/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002229static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002230 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002231 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002232 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002233 // Maybe this has already been legalized into the constant pool?
2234 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002235 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002236 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002237 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002238 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002239 }
2240 }
2241 return false;
2242}
2243
Evan Chenga8e29892007-01-19 07:51:42 +00002244/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2245/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002246SDValue
2247ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002248 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002249 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002250 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002251 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002252 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002253 // Constant does not fit, try adjusting it by one?
2254 switch (CC) {
2255 default: break;
2256 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002257 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002258 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002259 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002261 }
2262 break;
2263 case ISD::SETULT:
2264 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002265 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002266 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002268 }
2269 break;
2270 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002271 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002272 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002273 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002275 }
2276 break;
2277 case ISD::SETULE:
2278 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002279 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002280 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002282 }
2283 break;
2284 }
2285 }
2286 }
2287
2288 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002289 ARMISD::NodeType CompareType;
2290 switch (CondCode) {
2291 default:
2292 CompareType = ARMISD::CMP;
2293 break;
2294 case ARMCC::EQ:
2295 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002296 // Uses only Z Flag
2297 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002298 break;
2299 }
Evan Cheng218977b2010-07-13 19:27:42 +00002300 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002302}
2303
2304/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002305SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002306ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002307 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002308 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002309 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002311 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2313 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002314}
2315
Dan Gohmand858e902010-04-17 15:26:15 +00002316SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002317 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002318 SDValue LHS = Op.getOperand(0);
2319 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002320 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002321 SDValue TrueVal = Op.getOperand(2);
2322 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002323 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002324
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002326 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002328 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2329 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002330 }
2331
2332 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002333 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002334
Evan Cheng218977b2010-07-13 19:27:42 +00002335 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2336 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002338 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002339 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002340 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002341 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002342 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002343 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002344 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002345 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002346 }
2347 return Result;
2348}
2349
Evan Cheng218977b2010-07-13 19:27:42 +00002350/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2351/// to morph to an integer compare sequence.
2352static bool canChangeToInt(SDValue Op, bool &SeenZero,
2353 const ARMSubtarget *Subtarget) {
2354 SDNode *N = Op.getNode();
2355 if (!N->hasOneUse())
2356 // Otherwise it requires moving the value from fp to integer registers.
2357 return false;
2358 if (!N->getNumValues())
2359 return false;
2360 EVT VT = Op.getValueType();
2361 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2362 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2363 // vmrs are very slow, e.g. cortex-a8.
2364 return false;
2365
2366 if (isFloatingPointZero(Op)) {
2367 SeenZero = true;
2368 return true;
2369 }
2370 return ISD::isNormalLoad(N);
2371}
2372
2373static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2374 if (isFloatingPointZero(Op))
2375 return DAG.getConstant(0, MVT::i32);
2376
2377 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2378 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2379 Ld->getChain(), Ld->getBasePtr(),
2380 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2381 Ld->isVolatile(), Ld->isNonTemporal(),
2382 Ld->getAlignment());
2383
2384 llvm_unreachable("Unknown VFP cmp argument!");
2385}
2386
2387static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2388 SDValue &RetVal1, SDValue &RetVal2) {
2389 if (isFloatingPointZero(Op)) {
2390 RetVal1 = DAG.getConstant(0, MVT::i32);
2391 RetVal2 = DAG.getConstant(0, MVT::i32);
2392 return;
2393 }
2394
2395 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2396 SDValue Ptr = Ld->getBasePtr();
2397 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2398 Ld->getChain(), Ptr,
2399 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2400 Ld->isVolatile(), Ld->isNonTemporal(),
2401 Ld->getAlignment());
2402
2403 EVT PtrType = Ptr.getValueType();
2404 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2405 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2406 PtrType, Ptr, DAG.getConstant(4, PtrType));
2407 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2408 Ld->getChain(), NewPtr,
2409 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2410 Ld->isVolatile(), Ld->isNonTemporal(),
2411 NewAlign);
2412 return;
2413 }
2414
2415 llvm_unreachable("Unknown VFP cmp argument!");
2416}
2417
2418/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2419/// f32 and even f64 comparisons to integer ones.
2420SDValue
2421ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2422 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002423 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002424 SDValue LHS = Op.getOperand(2);
2425 SDValue RHS = Op.getOperand(3);
2426 SDValue Dest = Op.getOperand(4);
2427 DebugLoc dl = Op.getDebugLoc();
2428
2429 bool SeenZero = false;
2430 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2431 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002432 // If one of the operand is zero, it's safe to ignore the NaN case since
2433 // we only care about equality comparisons.
2434 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002435 // If unsafe fp math optimization is enabled and there are no othter uses of
2436 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2437 // to an integer comparison.
2438 if (CC == ISD::SETOEQ)
2439 CC = ISD::SETEQ;
2440 else if (CC == ISD::SETUNE)
2441 CC = ISD::SETNE;
2442
2443 SDValue ARMcc;
2444 if (LHS.getValueType() == MVT::f32) {
2445 LHS = bitcastf32Toi32(LHS, DAG);
2446 RHS = bitcastf32Toi32(RHS, DAG);
2447 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2448 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2449 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2450 Chain, Dest, ARMcc, CCR, Cmp);
2451 }
2452
2453 SDValue LHS1, LHS2;
2454 SDValue RHS1, RHS2;
2455 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2456 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2457 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2458 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2459 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2460 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2461 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2462 }
2463
2464 return SDValue();
2465}
2466
2467SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2468 SDValue Chain = Op.getOperand(0);
2469 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2470 SDValue LHS = Op.getOperand(2);
2471 SDValue RHS = Op.getOperand(3);
2472 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002473 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002474
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002476 SDValue ARMcc;
2477 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002479 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002480 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002481 }
2482
Owen Anderson825b72b2009-08-11 20:47:22 +00002483 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002484
2485 if (UnsafeFPMath &&
2486 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2487 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2488 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2489 if (Result.getNode())
2490 return Result;
2491 }
2492
Evan Chenga8e29892007-01-19 07:51:42 +00002493 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002494 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002495
Evan Cheng218977b2010-07-13 19:27:42 +00002496 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2497 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2499 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002500 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002501 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002502 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002503 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2504 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002505 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002506 }
2507 return Res;
2508}
2509
Dan Gohmand858e902010-04-17 15:26:15 +00002510SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002511 SDValue Chain = Op.getOperand(0);
2512 SDValue Table = Op.getOperand(1);
2513 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002514 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002515
Owen Andersone50ed302009-08-10 22:56:29 +00002516 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002517 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2518 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002519 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002520 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002521 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002522 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2523 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002524 if (Subtarget->isThumb2()) {
2525 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2526 // which does another jump to the destination. This also makes it easier
2527 // to translate it to TBB / TBH later.
2528 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002530 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002531 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002532 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002533 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002534 PseudoSourceValue::getJumpTable(), 0,
2535 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002536 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002537 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002539 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002540 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002541 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002542 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002543 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002544 }
Evan Chenga8e29892007-01-19 07:51:42 +00002545}
2546
Bob Wilson76a312b2010-03-19 22:51:32 +00002547static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2548 DebugLoc dl = Op.getDebugLoc();
2549 unsigned Opc;
2550
2551 switch (Op.getOpcode()) {
2552 default:
2553 assert(0 && "Invalid opcode!");
2554 case ISD::FP_TO_SINT:
2555 Opc = ARMISD::FTOSI;
2556 break;
2557 case ISD::FP_TO_UINT:
2558 Opc = ARMISD::FTOUI;
2559 break;
2560 }
2561 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2562 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2563}
2564
2565static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2566 EVT VT = Op.getValueType();
2567 DebugLoc dl = Op.getDebugLoc();
2568 unsigned Opc;
2569
2570 switch (Op.getOpcode()) {
2571 default:
2572 assert(0 && "Invalid opcode!");
2573 case ISD::SINT_TO_FP:
2574 Opc = ARMISD::SITOF;
2575 break;
2576 case ISD::UINT_TO_FP:
2577 Opc = ARMISD::UITOF;
2578 break;
2579 }
2580
2581 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2582 return DAG.getNode(Opc, dl, VT, Op);
2583}
2584
Evan Cheng515fe3a2010-07-08 02:08:50 +00002585SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002586 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002587 SDValue Tmp0 = Op.getOperand(0);
2588 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002589 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002590 EVT VT = Op.getValueType();
2591 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002592 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002593 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002594 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002595 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002596 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002597 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002598}
2599
Evan Cheng2457f2c2010-05-22 01:47:14 +00002600SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2601 MachineFunction &MF = DAG.getMachineFunction();
2602 MachineFrameInfo *MFI = MF.getFrameInfo();
2603 MFI->setReturnAddressIsTaken(true);
2604
2605 EVT VT = Op.getValueType();
2606 DebugLoc dl = Op.getDebugLoc();
2607 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2608 if (Depth) {
2609 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2610 SDValue Offset = DAG.getConstant(4, MVT::i32);
2611 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2612 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2613 NULL, 0, false, false, 0);
2614 }
2615
2616 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002617 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002618 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2619}
2620
Dan Gohmand858e902010-04-17 15:26:15 +00002621SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002622 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2623 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002624
Owen Andersone50ed302009-08-10 22:56:29 +00002625 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002626 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2627 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002628 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002629 ? ARM::R7 : ARM::R11;
2630 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2631 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002632 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2633 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002634 return FrameAddr;
2635}
2636
Bob Wilson9f3f0612010-04-17 05:30:19 +00002637/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2638/// expand a bit convert where either the source or destination type is i64 to
2639/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2640/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2641/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002642static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002643 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2644 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002645 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002646
Bob Wilson9f3f0612010-04-17 05:30:19 +00002647 // This function is only supposed to be called for i64 types, either as the
2648 // source or destination of the bit convert.
2649 EVT SrcVT = Op.getValueType();
2650 EVT DstVT = N->getValueType(0);
2651 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2652 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002653
Bob Wilson9f3f0612010-04-17 05:30:19 +00002654 // Turn i64->f64 into VMOVDRR.
2655 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2657 DAG.getConstant(0, MVT::i32));
2658 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2659 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002660 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2661 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002662 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002663
Jim Grosbache5165492009-11-09 00:11:35 +00002664 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002665 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2666 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2667 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2668 // Merge the pieces into a single i64 value.
2669 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2670 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002671
Bob Wilson9f3f0612010-04-17 05:30:19 +00002672 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002673}
2674
Bob Wilson5bafff32009-06-22 23:27:02 +00002675/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002676/// Zero vectors are used to represent vector negation and in those cases
2677/// will be implemented with the NEON VNEG instruction. However, VNEG does
2678/// not support i64 elements, so sometimes the zero vectors will need to be
2679/// explicitly constructed. Regardless, use a canonical VMOV to create the
2680/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002681static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002682 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002683 // The canonical modified immediate encoding of a zero vector is....0!
2684 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2685 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2686 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2687 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002688}
2689
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002690/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2691/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002692SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2693 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002694 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2695 EVT VT = Op.getValueType();
2696 unsigned VTBits = VT.getSizeInBits();
2697 DebugLoc dl = Op.getDebugLoc();
2698 SDValue ShOpLo = Op.getOperand(0);
2699 SDValue ShOpHi = Op.getOperand(1);
2700 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002701 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002702 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002703
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002704 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2705
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002706 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2707 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2708 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2709 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2710 DAG.getConstant(VTBits, MVT::i32));
2711 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2712 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002713 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002714
2715 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2716 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002717 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002718 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002719 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002720 CCR, Cmp);
2721
2722 SDValue Ops[2] = { Lo, Hi };
2723 return DAG.getMergeValues(Ops, 2, dl);
2724}
2725
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002726/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2727/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002728SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2729 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002730 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2731 EVT VT = Op.getValueType();
2732 unsigned VTBits = VT.getSizeInBits();
2733 DebugLoc dl = Op.getDebugLoc();
2734 SDValue ShOpLo = Op.getOperand(0);
2735 SDValue ShOpHi = Op.getOperand(1);
2736 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002737 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002738
2739 assert(Op.getOpcode() == ISD::SHL_PARTS);
2740 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2741 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2742 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2743 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2744 DAG.getConstant(VTBits, MVT::i32));
2745 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2746 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2747
2748 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2749 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2750 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002751 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002752 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002753 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002754 CCR, Cmp);
2755
2756 SDValue Ops[2] = { Lo, Hi };
2757 return DAG.getMergeValues(Ops, 2, dl);
2758}
2759
Jim Grosbach3482c802010-01-18 19:58:49 +00002760static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2761 const ARMSubtarget *ST) {
2762 EVT VT = N->getValueType(0);
2763 DebugLoc dl = N->getDebugLoc();
2764
2765 if (!ST->hasV6T2Ops())
2766 return SDValue();
2767
2768 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2769 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2770}
2771
Bob Wilson5bafff32009-06-22 23:27:02 +00002772static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2773 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002774 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002775 DebugLoc dl = N->getDebugLoc();
2776
2777 // Lower vector shifts on NEON to use VSHL.
2778 if (VT.isVector()) {
2779 assert(ST->hasNEON() && "unexpected vector shift");
2780
2781 // Left shifts translate directly to the vshiftu intrinsic.
2782 if (N->getOpcode() == ISD::SHL)
2783 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002784 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002785 N->getOperand(0), N->getOperand(1));
2786
2787 assert((N->getOpcode() == ISD::SRA ||
2788 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2789
2790 // NEON uses the same intrinsics for both left and right shifts. For
2791 // right shifts, the shift amounts are negative, so negate the vector of
2792 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002793 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002794 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2795 getZeroVector(ShiftVT, DAG, dl),
2796 N->getOperand(1));
2797 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2798 Intrinsic::arm_neon_vshifts :
2799 Intrinsic::arm_neon_vshiftu);
2800 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002801 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002802 N->getOperand(0), NegatedCount);
2803 }
2804
Eli Friedmance392eb2009-08-22 03:13:10 +00002805 // We can get here for a node like i32 = ISD::SHL i32, i64
2806 if (VT != MVT::i64)
2807 return SDValue();
2808
2809 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002810 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002811
Chris Lattner27a6c732007-11-24 07:07:01 +00002812 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2813 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002814 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002815 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002816
Chris Lattner27a6c732007-11-24 07:07:01 +00002817 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002818 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002819
Chris Lattner27a6c732007-11-24 07:07:01 +00002820 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002821 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002822 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002823 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002824 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002825
Chris Lattner27a6c732007-11-24 07:07:01 +00002826 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2827 // captures the result into a carry flag.
2828 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002829 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002830
Chris Lattner27a6c732007-11-24 07:07:01 +00002831 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002832 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002833
Chris Lattner27a6c732007-11-24 07:07:01 +00002834 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002835 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002836}
2837
Bob Wilson5bafff32009-06-22 23:27:02 +00002838static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2839 SDValue TmpOp0, TmpOp1;
2840 bool Invert = false;
2841 bool Swap = false;
2842 unsigned Opc = 0;
2843
2844 SDValue Op0 = Op.getOperand(0);
2845 SDValue Op1 = Op.getOperand(1);
2846 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002847 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002848 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2849 DebugLoc dl = Op.getDebugLoc();
2850
2851 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2852 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002853 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002854 case ISD::SETUNE:
2855 case ISD::SETNE: Invert = true; // Fallthrough
2856 case ISD::SETOEQ:
2857 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2858 case ISD::SETOLT:
2859 case ISD::SETLT: Swap = true; // Fallthrough
2860 case ISD::SETOGT:
2861 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2862 case ISD::SETOLE:
2863 case ISD::SETLE: Swap = true; // Fallthrough
2864 case ISD::SETOGE:
2865 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2866 case ISD::SETUGE: Swap = true; // Fallthrough
2867 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2868 case ISD::SETUGT: Swap = true; // Fallthrough
2869 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2870 case ISD::SETUEQ: Invert = true; // Fallthrough
2871 case ISD::SETONE:
2872 // Expand this to (OLT | OGT).
2873 TmpOp0 = Op0;
2874 TmpOp1 = Op1;
2875 Opc = ISD::OR;
2876 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2877 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2878 break;
2879 case ISD::SETUO: Invert = true; // Fallthrough
2880 case ISD::SETO:
2881 // Expand this to (OLT | OGE).
2882 TmpOp0 = Op0;
2883 TmpOp1 = Op1;
2884 Opc = ISD::OR;
2885 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2886 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2887 break;
2888 }
2889 } else {
2890 // Integer comparisons.
2891 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002892 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002893 case ISD::SETNE: Invert = true;
2894 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2895 case ISD::SETLT: Swap = true;
2896 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2897 case ISD::SETLE: Swap = true;
2898 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2899 case ISD::SETULT: Swap = true;
2900 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2901 case ISD::SETULE: Swap = true;
2902 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2903 }
2904
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002905 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002906 if (Opc == ARMISD::VCEQ) {
2907
2908 SDValue AndOp;
2909 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2910 AndOp = Op0;
2911 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2912 AndOp = Op1;
2913
2914 // Ignore bitconvert.
2915 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2916 AndOp = AndOp.getOperand(0);
2917
2918 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2919 Opc = ARMISD::VTST;
2920 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2921 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2922 Invert = !Invert;
2923 }
2924 }
2925 }
2926
2927 if (Swap)
2928 std::swap(Op0, Op1);
2929
2930 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2931
2932 if (Invert)
2933 Result = DAG.getNOT(dl, Result, VT);
2934
2935 return Result;
2936}
2937
Bob Wilsond3c42842010-06-14 22:19:57 +00002938/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2939/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002940/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002941static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2942 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002943 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002944 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002945
Bob Wilson827b2102010-06-15 19:05:35 +00002946 // SplatBitSize is set to the smallest size that splats the vector, so a
2947 // zero vector will always have SplatBitSize == 8. However, NEON modified
2948 // immediate instructions others than VMOV do not support the 8-bit encoding
2949 // of a zero vector, and the default encoding of zero is supposed to be the
2950 // 32-bit version.
2951 if (SplatBits == 0)
2952 SplatBitSize = 32;
2953
Bob Wilson5bafff32009-06-22 23:27:02 +00002954 switch (SplatBitSize) {
2955 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002956 if (!isVMOV)
2957 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002958 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002959 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002960 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002961 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002962 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002963 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002964
2965 case 16:
2966 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002967 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002968 if ((SplatBits & ~0xff) == 0) {
2969 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002970 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002971 Imm = SplatBits;
2972 break;
2973 }
2974 if ((SplatBits & ~0xff00) == 0) {
2975 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002976 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002977 Imm = SplatBits >> 8;
2978 break;
2979 }
2980 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002981
2982 case 32:
2983 // NEON's 32-bit VMOV supports splat values where:
2984 // * only one byte is nonzero, or
2985 // * the least significant byte is 0xff and the second byte is nonzero, or
2986 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002987 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002988 if ((SplatBits & ~0xff) == 0) {
2989 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002990 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002991 Imm = SplatBits;
2992 break;
2993 }
2994 if ((SplatBits & ~0xff00) == 0) {
2995 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002996 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002997 Imm = SplatBits >> 8;
2998 break;
2999 }
3000 if ((SplatBits & ~0xff0000) == 0) {
3001 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003002 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003003 Imm = SplatBits >> 16;
3004 break;
3005 }
3006 if ((SplatBits & ~0xff000000) == 0) {
3007 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003008 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003009 Imm = SplatBits >> 24;
3010 break;
3011 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003012
3013 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003014 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3015 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003016 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003017 Imm = SplatBits >> 8;
3018 SplatBits |= 0xff;
3019 break;
3020 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003021
3022 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003023 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3024 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003025 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003026 Imm = SplatBits >> 16;
3027 SplatBits |= 0xffff;
3028 break;
3029 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003030
3031 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3032 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3033 // VMOV.I32. A (very) minor optimization would be to replicate the value
3034 // and fall through here to test for a valid 64-bit splat. But, then the
3035 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003036 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003037
3038 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003039 if (!isVMOV)
3040 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003041 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003042 uint64_t BitMask = 0xff;
3043 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003044 unsigned ImmMask = 1;
3045 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003046 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003047 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003048 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003049 Imm |= ImmMask;
3050 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003051 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003052 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003053 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003054 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003055 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003056 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003057 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003058 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003059 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003060 break;
3061 }
3062
Bob Wilson1a913ed2010-06-11 21:34:50 +00003063 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003064 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003065 return SDValue();
3066 }
3067
Bob Wilsoncba270d2010-07-13 21:16:48 +00003068 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3069 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003070}
3071
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003072static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3073 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003074 unsigned NumElts = VT.getVectorNumElements();
3075 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003076 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003077
3078 // If this is a VEXT shuffle, the immediate value is the index of the first
3079 // element. The other shuffle indices must be the successive elements after
3080 // the first one.
3081 unsigned ExpectedElt = Imm;
3082 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003083 // Increment the expected index. If it wraps around, it may still be
3084 // a VEXT but the source vectors must be swapped.
3085 ExpectedElt += 1;
3086 if (ExpectedElt == NumElts * 2) {
3087 ExpectedElt = 0;
3088 ReverseVEXT = true;
3089 }
3090
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003091 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003092 return false;
3093 }
3094
3095 // Adjust the index value if the source operands will be swapped.
3096 if (ReverseVEXT)
3097 Imm -= NumElts;
3098
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003099 return true;
3100}
3101
Bob Wilson8bb9e482009-07-26 00:39:34 +00003102/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3103/// instruction with the specified blocksize. (The order of the elements
3104/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003105static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3106 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003107 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3108 "Only possible block sizes for VREV are: 16, 32, 64");
3109
Bob Wilson8bb9e482009-07-26 00:39:34 +00003110 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003111 if (EltSz == 64)
3112 return false;
3113
3114 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003115 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003116
3117 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3118 return false;
3119
3120 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003121 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003122 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3123 return false;
3124 }
3125
3126 return true;
3127}
3128
Bob Wilsonc692cb72009-08-21 20:54:19 +00003129static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3130 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003131 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3132 if (EltSz == 64)
3133 return false;
3134
Bob Wilsonc692cb72009-08-21 20:54:19 +00003135 unsigned NumElts = VT.getVectorNumElements();
3136 WhichResult = (M[0] == 0 ? 0 : 1);
3137 for (unsigned i = 0; i < NumElts; i += 2) {
3138 if ((unsigned) M[i] != i + WhichResult ||
3139 (unsigned) M[i+1] != i + NumElts + WhichResult)
3140 return false;
3141 }
3142 return true;
3143}
3144
Bob Wilson324f4f12009-12-03 06:40:55 +00003145/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3146/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3147/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3148static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3149 unsigned &WhichResult) {
3150 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3151 if (EltSz == 64)
3152 return false;
3153
3154 unsigned NumElts = VT.getVectorNumElements();
3155 WhichResult = (M[0] == 0 ? 0 : 1);
3156 for (unsigned i = 0; i < NumElts; i += 2) {
3157 if ((unsigned) M[i] != i + WhichResult ||
3158 (unsigned) M[i+1] != i + WhichResult)
3159 return false;
3160 }
3161 return true;
3162}
3163
Bob Wilsonc692cb72009-08-21 20:54:19 +00003164static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3165 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003166 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3167 if (EltSz == 64)
3168 return false;
3169
Bob Wilsonc692cb72009-08-21 20:54:19 +00003170 unsigned NumElts = VT.getVectorNumElements();
3171 WhichResult = (M[0] == 0 ? 0 : 1);
3172 for (unsigned i = 0; i != NumElts; ++i) {
3173 if ((unsigned) M[i] != 2 * i + WhichResult)
3174 return false;
3175 }
3176
3177 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003178 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003179 return false;
3180
3181 return true;
3182}
3183
Bob Wilson324f4f12009-12-03 06:40:55 +00003184/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3185/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3186/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3187static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3188 unsigned &WhichResult) {
3189 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3190 if (EltSz == 64)
3191 return false;
3192
3193 unsigned Half = VT.getVectorNumElements() / 2;
3194 WhichResult = (M[0] == 0 ? 0 : 1);
3195 for (unsigned j = 0; j != 2; ++j) {
3196 unsigned Idx = WhichResult;
3197 for (unsigned i = 0; i != Half; ++i) {
3198 if ((unsigned) M[i + j * Half] != Idx)
3199 return false;
3200 Idx += 2;
3201 }
3202 }
3203
3204 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3205 if (VT.is64BitVector() && EltSz == 32)
3206 return false;
3207
3208 return true;
3209}
3210
Bob Wilsonc692cb72009-08-21 20:54:19 +00003211static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3212 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003213 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3214 if (EltSz == 64)
3215 return false;
3216
Bob Wilsonc692cb72009-08-21 20:54:19 +00003217 unsigned NumElts = VT.getVectorNumElements();
3218 WhichResult = (M[0] == 0 ? 0 : 1);
3219 unsigned Idx = WhichResult * NumElts / 2;
3220 for (unsigned i = 0; i != NumElts; i += 2) {
3221 if ((unsigned) M[i] != Idx ||
3222 (unsigned) M[i+1] != Idx + NumElts)
3223 return false;
3224 Idx += 1;
3225 }
3226
3227 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003228 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003229 return false;
3230
3231 return true;
3232}
3233
Bob Wilson324f4f12009-12-03 06:40:55 +00003234/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3235/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3236/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3237static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3238 unsigned &WhichResult) {
3239 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3240 if (EltSz == 64)
3241 return false;
3242
3243 unsigned NumElts = VT.getVectorNumElements();
3244 WhichResult = (M[0] == 0 ? 0 : 1);
3245 unsigned Idx = WhichResult * NumElts / 2;
3246 for (unsigned i = 0; i != NumElts; i += 2) {
3247 if ((unsigned) M[i] != Idx ||
3248 (unsigned) M[i+1] != Idx)
3249 return false;
3250 Idx += 1;
3251 }
3252
3253 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3254 if (VT.is64BitVector() && EltSz == 32)
3255 return false;
3256
3257 return true;
3258}
3259
Bob Wilson5bafff32009-06-22 23:27:02 +00003260// If this is a case we can't handle, return null and let the default
3261// expansion code take care of it.
3262static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003263 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003264 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003265 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003266
3267 APInt SplatBits, SplatUndef;
3268 unsigned SplatBitSize;
3269 bool HasAnyUndefs;
3270 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003271 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003272 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003273 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003274 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003275 SplatUndef.getZExtValue(), SplatBitSize,
3276 DAG, VmovVT, VT.is128BitVector(), true);
3277 if (Val.getNode()) {
3278 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3279 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3280 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003281
3282 // Try an immediate VMVN.
3283 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3284 ((1LL << SplatBitSize) - 1));
3285 Val = isNEONModifiedImm(NegatedImm,
3286 SplatUndef.getZExtValue(), SplatBitSize,
3287 DAG, VmovVT, VT.is128BitVector(), false);
3288 if (Val.getNode()) {
3289 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3290 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3291 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003292 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003293 }
3294
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003295 // Scan through the operands to see if only one value is used.
3296 unsigned NumElts = VT.getVectorNumElements();
3297 bool isOnlyLowElement = true;
3298 bool usesOnlyOneValue = true;
3299 bool isConstant = true;
3300 SDValue Value;
3301 for (unsigned i = 0; i < NumElts; ++i) {
3302 SDValue V = Op.getOperand(i);
3303 if (V.getOpcode() == ISD::UNDEF)
3304 continue;
3305 if (i > 0)
3306 isOnlyLowElement = false;
3307 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3308 isConstant = false;
3309
3310 if (!Value.getNode())
3311 Value = V;
3312 else if (V != Value)
3313 usesOnlyOneValue = false;
3314 }
3315
3316 if (!Value.getNode())
3317 return DAG.getUNDEF(VT);
3318
3319 if (isOnlyLowElement)
3320 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3321
3322 // If all elements are constants, fall back to the default expansion, which
3323 // will generate a load from the constant pool.
3324 if (isConstant)
3325 return SDValue();
3326
3327 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003328 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3329 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003330 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3331
3332 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003333 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3334 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003335 if (EltSize >= 32) {
3336 // Do the expansion with floating-point types, since that is what the VFP
3337 // registers are defined to use, and since i64 is not legal.
3338 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3339 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003340 SmallVector<SDValue, 8> Ops;
3341 for (unsigned i = 0; i < NumElts; ++i)
3342 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3343 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003344 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003345 }
3346
3347 return SDValue();
3348}
3349
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003350/// isShuffleMaskLegal - Targets can use this to indicate that they only
3351/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3352/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3353/// are assumed to be legal.
3354bool
3355ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3356 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003357 if (VT.getVectorNumElements() == 4 &&
3358 (VT.is128BitVector() || VT.is64BitVector())) {
3359 unsigned PFIndexes[4];
3360 for (unsigned i = 0; i != 4; ++i) {
3361 if (M[i] < 0)
3362 PFIndexes[i] = 8;
3363 else
3364 PFIndexes[i] = M[i];
3365 }
3366
3367 // Compute the index in the perfect shuffle table.
3368 unsigned PFTableIndex =
3369 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3370 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3371 unsigned Cost = (PFEntry >> 30);
3372
3373 if (Cost <= 4)
3374 return true;
3375 }
3376
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003377 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003378 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003379
Bob Wilson53dd2452010-06-07 23:53:38 +00003380 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3381 return (EltSize >= 32 ||
3382 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003383 isVREVMask(M, VT, 64) ||
3384 isVREVMask(M, VT, 32) ||
3385 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003386 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3387 isVTRNMask(M, VT, WhichResult) ||
3388 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003389 isVZIPMask(M, VT, WhichResult) ||
3390 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3391 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3392 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003393}
3394
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003395/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3396/// the specified operations to build the shuffle.
3397static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3398 SDValue RHS, SelectionDAG &DAG,
3399 DebugLoc dl) {
3400 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3401 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3402 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3403
3404 enum {
3405 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3406 OP_VREV,
3407 OP_VDUP0,
3408 OP_VDUP1,
3409 OP_VDUP2,
3410 OP_VDUP3,
3411 OP_VEXT1,
3412 OP_VEXT2,
3413 OP_VEXT3,
3414 OP_VUZPL, // VUZP, left result
3415 OP_VUZPR, // VUZP, right result
3416 OP_VZIPL, // VZIP, left result
3417 OP_VZIPR, // VZIP, right result
3418 OP_VTRNL, // VTRN, left result
3419 OP_VTRNR // VTRN, right result
3420 };
3421
3422 if (OpNum == OP_COPY) {
3423 if (LHSID == (1*9+2)*9+3) return LHS;
3424 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3425 return RHS;
3426 }
3427
3428 SDValue OpLHS, OpRHS;
3429 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3430 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3431 EVT VT = OpLHS.getValueType();
3432
3433 switch (OpNum) {
3434 default: llvm_unreachable("Unknown shuffle opcode!");
3435 case OP_VREV:
3436 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3437 case OP_VDUP0:
3438 case OP_VDUP1:
3439 case OP_VDUP2:
3440 case OP_VDUP3:
3441 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003442 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003443 case OP_VEXT1:
3444 case OP_VEXT2:
3445 case OP_VEXT3:
3446 return DAG.getNode(ARMISD::VEXT, dl, VT,
3447 OpLHS, OpRHS,
3448 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3449 case OP_VUZPL:
3450 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003451 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003452 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3453 case OP_VZIPL:
3454 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003455 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003456 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3457 case OP_VTRNL:
3458 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003459 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3460 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003461 }
3462}
3463
Bob Wilson5bafff32009-06-22 23:27:02 +00003464static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003465 SDValue V1 = Op.getOperand(0);
3466 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003467 DebugLoc dl = Op.getDebugLoc();
3468 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003469 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003470 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003471
Bob Wilson28865062009-08-13 02:13:04 +00003472 // Convert shuffles that are directly supported on NEON to target-specific
3473 // DAG nodes, instead of keeping them as shuffles and matching them again
3474 // during code selection. This is more efficient and avoids the possibility
3475 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003476 // FIXME: floating-point vectors should be canonicalized to integer vectors
3477 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003478 SVN->getMask(ShuffleMask);
3479
Bob Wilson53dd2452010-06-07 23:53:38 +00003480 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3481 if (EltSize <= 32) {
3482 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3483 int Lane = SVN->getSplatIndex();
3484 // If this is undef splat, generate it via "just" vdup, if possible.
3485 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003486
Bob Wilson53dd2452010-06-07 23:53:38 +00003487 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3488 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3489 }
3490 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3491 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003492 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003493
3494 bool ReverseVEXT;
3495 unsigned Imm;
3496 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3497 if (ReverseVEXT)
3498 std::swap(V1, V2);
3499 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3500 DAG.getConstant(Imm, MVT::i32));
3501 }
3502
3503 if (isVREVMask(ShuffleMask, VT, 64))
3504 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3505 if (isVREVMask(ShuffleMask, VT, 32))
3506 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3507 if (isVREVMask(ShuffleMask, VT, 16))
3508 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3509
3510 // Check for Neon shuffles that modify both input vectors in place.
3511 // If both results are used, i.e., if there are two shuffles with the same
3512 // source operands and with masks corresponding to both results of one of
3513 // these operations, DAG memoization will ensure that a single node is
3514 // used for both shuffles.
3515 unsigned WhichResult;
3516 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3517 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3518 V1, V2).getValue(WhichResult);
3519 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3520 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3521 V1, V2).getValue(WhichResult);
3522 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3523 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3524 V1, V2).getValue(WhichResult);
3525
3526 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3527 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3528 V1, V1).getValue(WhichResult);
3529 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3530 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3531 V1, V1).getValue(WhichResult);
3532 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3533 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3534 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003535 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003536
Bob Wilsonc692cb72009-08-21 20:54:19 +00003537 // If the shuffle is not directly supported and it has 4 elements, use
3538 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003539 unsigned NumElts = VT.getVectorNumElements();
3540 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003541 unsigned PFIndexes[4];
3542 for (unsigned i = 0; i != 4; ++i) {
3543 if (ShuffleMask[i] < 0)
3544 PFIndexes[i] = 8;
3545 else
3546 PFIndexes[i] = ShuffleMask[i];
3547 }
3548
3549 // Compute the index in the perfect shuffle table.
3550 unsigned PFTableIndex =
3551 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003552 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3553 unsigned Cost = (PFEntry >> 30);
3554
3555 if (Cost <= 4)
3556 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3557 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003558
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003559 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003560 if (EltSize >= 32) {
3561 // Do the expansion with floating-point types, since that is what the VFP
3562 // registers are defined to use, and since i64 is not legal.
3563 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3564 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3565 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3566 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003567 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003568 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003569 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003570 Ops.push_back(DAG.getUNDEF(EltVT));
3571 else
3572 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3573 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3574 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3575 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003576 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003577 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003578 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3579 }
3580
Bob Wilson22cac0d2009-08-14 05:16:33 +00003581 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003582}
3583
Bob Wilson5bafff32009-06-22 23:27:02 +00003584static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003585 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003586 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003587 SDValue Vec = Op.getOperand(0);
3588 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003589 assert(VT == MVT::i32 &&
3590 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3591 "unexpected type for custom-lowering vector extract");
3592 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003593}
3594
Bob Wilsona6d65862009-08-03 20:36:38 +00003595static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3596 // The only time a CONCAT_VECTORS operation can have legal types is when
3597 // two 64-bit vectors are concatenated to a 128-bit vector.
3598 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3599 "unexpected CONCAT_VECTORS");
3600 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003602 SDValue Op0 = Op.getOperand(0);
3603 SDValue Op1 = Op.getOperand(1);
3604 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3606 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003607 DAG.getIntPtrConstant(0));
3608 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3610 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003611 DAG.getIntPtrConstant(1));
3612 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003613}
3614
Dan Gohmand858e902010-04-17 15:26:15 +00003615SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003616 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003617 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003618 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003619 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003620 case ISD::GlobalAddress:
3621 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3622 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003623 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003624 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3625 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003626 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003627 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003628 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003629 case ISD::SINT_TO_FP:
3630 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3631 case ISD::FP_TO_SINT:
3632 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003633 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003634 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003635 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003636 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003637 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003638 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003639 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3640 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003641 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003642 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003643 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003644 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003645 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003646 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003647 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003648 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003649 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3650 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3651 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003652 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003653 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003654 }
Dan Gohman475871a2008-07-27 21:46:04 +00003655 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003656}
3657
Duncan Sands1607f052008-12-01 11:39:25 +00003658/// ReplaceNodeResults - Replace the results of node with an illegal result
3659/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003660void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3661 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003662 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003663 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003664 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003665 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003666 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003667 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003668 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003669 Res = ExpandBIT_CONVERT(N, DAG);
3670 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003671 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003672 case ISD::SRA:
3673 Res = LowerShift(N, DAG, Subtarget);
3674 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003675 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003676 if (Res.getNode())
3677 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003678}
Chris Lattner27a6c732007-11-24 07:07:01 +00003679
Evan Chenga8e29892007-01-19 07:51:42 +00003680//===----------------------------------------------------------------------===//
3681// ARM Scheduler Hooks
3682//===----------------------------------------------------------------------===//
3683
3684MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003685ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3686 MachineBasicBlock *BB,
3687 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003688 unsigned dest = MI->getOperand(0).getReg();
3689 unsigned ptr = MI->getOperand(1).getReg();
3690 unsigned oldval = MI->getOperand(2).getReg();
3691 unsigned newval = MI->getOperand(3).getReg();
3692 unsigned scratch = BB->getParent()->getRegInfo()
3693 .createVirtualRegister(ARM::GPRRegisterClass);
3694 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3695 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003696 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003697
3698 unsigned ldrOpc, strOpc;
3699 switch (Size) {
3700 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003701 case 1:
3702 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3703 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3704 break;
3705 case 2:
3706 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3707 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3708 break;
3709 case 4:
3710 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3711 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3712 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003713 }
3714
3715 MachineFunction *MF = BB->getParent();
3716 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3717 MachineFunction::iterator It = BB;
3718 ++It; // insert the new blocks after the current block
3719
3720 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3721 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3722 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3723 MF->insert(It, loop1MBB);
3724 MF->insert(It, loop2MBB);
3725 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003726
3727 // Transfer the remainder of BB and its successor edges to exitMBB.
3728 exitMBB->splice(exitMBB->begin(), BB,
3729 llvm::next(MachineBasicBlock::iterator(MI)),
3730 BB->end());
3731 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003732
3733 // thisMBB:
3734 // ...
3735 // fallthrough --> loop1MBB
3736 BB->addSuccessor(loop1MBB);
3737
3738 // loop1MBB:
3739 // ldrex dest, [ptr]
3740 // cmp dest, oldval
3741 // bne exitMBB
3742 BB = loop1MBB;
3743 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003744 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003745 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003746 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3747 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003748 BB->addSuccessor(loop2MBB);
3749 BB->addSuccessor(exitMBB);
3750
3751 // loop2MBB:
3752 // strex scratch, newval, [ptr]
3753 // cmp scratch, #0
3754 // bne loop1MBB
3755 BB = loop2MBB;
3756 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3757 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003758 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003759 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003760 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3761 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003762 BB->addSuccessor(loop1MBB);
3763 BB->addSuccessor(exitMBB);
3764
3765 // exitMBB:
3766 // ...
3767 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003768
Dan Gohman14152b42010-07-06 20:24:04 +00003769 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003770
Jim Grosbach5278eb82009-12-11 01:42:04 +00003771 return BB;
3772}
3773
3774MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003775ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3776 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003777 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3778 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3779
3780 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003781 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003782 MachineFunction::iterator It = BB;
3783 ++It;
3784
3785 unsigned dest = MI->getOperand(0).getReg();
3786 unsigned ptr = MI->getOperand(1).getReg();
3787 unsigned incr = MI->getOperand(2).getReg();
3788 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003789
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003790 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003791 unsigned ldrOpc, strOpc;
3792 switch (Size) {
3793 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003794 case 1:
3795 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003796 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003797 break;
3798 case 2:
3799 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3800 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3801 break;
3802 case 4:
3803 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3804 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3805 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003806 }
3807
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003808 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3809 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3810 MF->insert(It, loopMBB);
3811 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003812
3813 // Transfer the remainder of BB and its successor edges to exitMBB.
3814 exitMBB->splice(exitMBB->begin(), BB,
3815 llvm::next(MachineBasicBlock::iterator(MI)),
3816 BB->end());
3817 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003818
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003819 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003820 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3821 unsigned scratch2 = (!BinOpcode) ? incr :
3822 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3823
3824 // thisMBB:
3825 // ...
3826 // fallthrough --> loopMBB
3827 BB->addSuccessor(loopMBB);
3828
3829 // loopMBB:
3830 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003831 // <binop> scratch2, dest, incr
3832 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003833 // cmp scratch, #0
3834 // bne- loopMBB
3835 // fallthrough --> exitMBB
3836 BB = loopMBB;
3837 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003838 if (BinOpcode) {
3839 // operand order needs to go the other way for NAND
3840 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3841 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3842 addReg(incr).addReg(dest)).addReg(0);
3843 else
3844 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3845 addReg(dest).addReg(incr)).addReg(0);
3846 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003847
3848 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3849 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003850 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003851 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003852 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3853 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003854
3855 BB->addSuccessor(loopMBB);
3856 BB->addSuccessor(exitMBB);
3857
3858 // exitMBB:
3859 // ...
3860 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003861
Dan Gohman14152b42010-07-06 20:24:04 +00003862 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003863
Jim Grosbachc3c23542009-12-14 04:22:04 +00003864 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003865}
3866
Evan Cheng218977b2010-07-13 19:27:42 +00003867static
3868MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3869 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3870 E = MBB->succ_end(); I != E; ++I)
3871 if (*I != Succ)
3872 return *I;
3873 llvm_unreachable("Expecting a BB with two successors!");
3874}
3875
Jim Grosbache801dc42009-12-12 01:40:06 +00003876MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003877ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003878 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003879 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003880 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003881 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003882 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003883 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003884 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003885 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003886
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003887 case ARM::ATOMIC_LOAD_ADD_I8:
3888 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3889 case ARM::ATOMIC_LOAD_ADD_I16:
3890 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3891 case ARM::ATOMIC_LOAD_ADD_I32:
3892 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003893
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003894 case ARM::ATOMIC_LOAD_AND_I8:
3895 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3896 case ARM::ATOMIC_LOAD_AND_I16:
3897 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3898 case ARM::ATOMIC_LOAD_AND_I32:
3899 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003900
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003901 case ARM::ATOMIC_LOAD_OR_I8:
3902 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3903 case ARM::ATOMIC_LOAD_OR_I16:
3904 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3905 case ARM::ATOMIC_LOAD_OR_I32:
3906 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003907
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003908 case ARM::ATOMIC_LOAD_XOR_I8:
3909 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3910 case ARM::ATOMIC_LOAD_XOR_I16:
3911 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3912 case ARM::ATOMIC_LOAD_XOR_I32:
3913 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003914
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003915 case ARM::ATOMIC_LOAD_NAND_I8:
3916 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3917 case ARM::ATOMIC_LOAD_NAND_I16:
3918 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3919 case ARM::ATOMIC_LOAD_NAND_I32:
3920 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003921
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003922 case ARM::ATOMIC_LOAD_SUB_I8:
3923 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3924 case ARM::ATOMIC_LOAD_SUB_I16:
3925 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3926 case ARM::ATOMIC_LOAD_SUB_I32:
3927 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003928
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003929 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3930 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3931 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003932
3933 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3934 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3935 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003936
Evan Cheng007ea272009-08-12 05:17:19 +00003937 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003938 // To "insert" a SELECT_CC instruction, we actually have to insert the
3939 // diamond control-flow pattern. The incoming instruction knows the
3940 // destination vreg to set, the condition code register to branch on, the
3941 // true/false values to select between, and a branch opcode to use.
3942 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003943 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003944 ++It;
3945
3946 // thisMBB:
3947 // ...
3948 // TrueVal = ...
3949 // cmpTY ccX, r1, r2
3950 // bCC copy1MBB
3951 // fallthrough --> copy0MBB
3952 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003953 MachineFunction *F = BB->getParent();
3954 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3955 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003956 F->insert(It, copy0MBB);
3957 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003958
3959 // Transfer the remainder of BB and its successor edges to sinkMBB.
3960 sinkMBB->splice(sinkMBB->begin(), BB,
3961 llvm::next(MachineBasicBlock::iterator(MI)),
3962 BB->end());
3963 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3964
Dan Gohman258c58c2010-07-06 15:49:48 +00003965 BB->addSuccessor(copy0MBB);
3966 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003967
Dan Gohman14152b42010-07-06 20:24:04 +00003968 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3969 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3970
Evan Chenga8e29892007-01-19 07:51:42 +00003971 // copy0MBB:
3972 // %FalseValue = ...
3973 // # fallthrough to sinkMBB
3974 BB = copy0MBB;
3975
3976 // Update machine-CFG edges
3977 BB->addSuccessor(sinkMBB);
3978
3979 // sinkMBB:
3980 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3981 // ...
3982 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003983 BuildMI(*BB, BB->begin(), dl,
3984 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003985 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3986 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3987
Dan Gohman14152b42010-07-06 20:24:04 +00003988 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003989 return BB;
3990 }
Evan Cheng86198642009-08-07 00:34:42 +00003991
Evan Cheng218977b2010-07-13 19:27:42 +00003992 case ARM::BCCi64:
3993 case ARM::BCCZi64: {
3994 // Compare both parts that make up the double comparison separately for
3995 // equality.
3996 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
3997
3998 unsigned LHS1 = MI->getOperand(1).getReg();
3999 unsigned LHS2 = MI->getOperand(2).getReg();
4000 if (RHSisZero) {
4001 AddDefaultPred(BuildMI(BB, dl,
4002 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4003 .addReg(LHS1).addImm(0));
4004 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4005 .addReg(LHS2).addImm(0)
4006 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4007 } else {
4008 unsigned RHS1 = MI->getOperand(3).getReg();
4009 unsigned RHS2 = MI->getOperand(4).getReg();
4010 AddDefaultPred(BuildMI(BB, dl,
4011 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4012 .addReg(LHS1).addReg(RHS1));
4013 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4014 .addReg(LHS2).addReg(RHS2)
4015 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4016 }
4017
4018 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4019 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4020 if (MI->getOperand(0).getImm() == ARMCC::NE)
4021 std::swap(destMBB, exitMBB);
4022
4023 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4024 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4025 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4026 .addMBB(exitMBB);
4027
4028 MI->eraseFromParent(); // The pseudo instruction is gone now.
4029 return BB;
4030 }
4031
Evan Cheng86198642009-08-07 00:34:42 +00004032 case ARM::tANDsp:
4033 case ARM::tADDspr_:
4034 case ARM::tSUBspi_:
4035 case ARM::t2SUBrSPi_:
4036 case ARM::t2SUBrSPi12_:
4037 case ARM::t2SUBrSPs_: {
4038 MachineFunction *MF = BB->getParent();
4039 unsigned DstReg = MI->getOperand(0).getReg();
4040 unsigned SrcReg = MI->getOperand(1).getReg();
4041 bool DstIsDead = MI->getOperand(0).isDead();
4042 bool SrcIsKill = MI->getOperand(1).isKill();
4043
4044 if (SrcReg != ARM::SP) {
4045 // Copy the source to SP from virtual register.
4046 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
4047 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4048 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004049 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00004050 .addReg(SrcReg, getKillRegState(SrcIsKill));
4051 }
4052
4053 unsigned OpOpc = 0;
4054 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
4055 switch (MI->getOpcode()) {
4056 default:
4057 llvm_unreachable("Unexpected pseudo instruction!");
4058 case ARM::tANDsp:
4059 OpOpc = ARM::tAND;
4060 NeedPred = true;
4061 break;
4062 case ARM::tADDspr_:
4063 OpOpc = ARM::tADDspr;
4064 break;
4065 case ARM::tSUBspi_:
4066 OpOpc = ARM::tSUBspi;
4067 break;
4068 case ARM::t2SUBrSPi_:
4069 OpOpc = ARM::t2SUBrSPi;
4070 NeedPred = true; NeedCC = true;
4071 break;
4072 case ARM::t2SUBrSPi12_:
4073 OpOpc = ARM::t2SUBrSPi12;
4074 NeedPred = true;
4075 break;
4076 case ARM::t2SUBrSPs_:
4077 OpOpc = ARM::t2SUBrSPs;
4078 NeedPred = true; NeedCC = true; NeedOp3 = true;
4079 break;
4080 }
Dan Gohman14152b42010-07-06 20:24:04 +00004081 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00004082 if (OpOpc == ARM::tAND)
4083 AddDefaultT1CC(MIB);
4084 MIB.addReg(ARM::SP);
4085 MIB.addOperand(MI->getOperand(2));
4086 if (NeedOp3)
4087 MIB.addOperand(MI->getOperand(3));
4088 if (NeedPred)
4089 AddDefaultPred(MIB);
4090 if (NeedCC)
4091 AddDefaultCC(MIB);
4092
4093 // Copy the result from SP to virtual register.
4094 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
4095 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4096 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004097 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00004098 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
4099 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00004100 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00004101 return BB;
4102 }
Evan Chenga8e29892007-01-19 07:51:42 +00004103 }
4104}
4105
4106//===----------------------------------------------------------------------===//
4107// ARM Optimization Hooks
4108//===----------------------------------------------------------------------===//
4109
Chris Lattnerd1980a52009-03-12 06:52:53 +00004110static
4111SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4112 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004113 SelectionDAG &DAG = DCI.DAG;
4114 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004115 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004116 unsigned Opc = N->getOpcode();
4117 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4118 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4119 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4120 ISD::CondCode CC = ISD::SETCC_INVALID;
4121
4122 if (isSlctCC) {
4123 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4124 } else {
4125 SDValue CCOp = Slct.getOperand(0);
4126 if (CCOp.getOpcode() == ISD::SETCC)
4127 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4128 }
4129
4130 bool DoXform = false;
4131 bool InvCC = false;
4132 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4133 "Bad input!");
4134
4135 if (LHS.getOpcode() == ISD::Constant &&
4136 cast<ConstantSDNode>(LHS)->isNullValue()) {
4137 DoXform = true;
4138 } else if (CC != ISD::SETCC_INVALID &&
4139 RHS.getOpcode() == ISD::Constant &&
4140 cast<ConstantSDNode>(RHS)->isNullValue()) {
4141 std::swap(LHS, RHS);
4142 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004143 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004144 Op0.getOperand(0).getValueType();
4145 bool isInt = OpVT.isInteger();
4146 CC = ISD::getSetCCInverse(CC, isInt);
4147
4148 if (!TLI.isCondCodeLegal(CC, OpVT))
4149 return SDValue(); // Inverse operator isn't legal.
4150
4151 DoXform = true;
4152 InvCC = true;
4153 }
4154
4155 if (DoXform) {
4156 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4157 if (isSlctCC)
4158 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4159 Slct.getOperand(0), Slct.getOperand(1), CC);
4160 SDValue CCOp = Slct.getOperand(0);
4161 if (InvCC)
4162 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4163 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4164 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4165 CCOp, OtherOp, Result);
4166 }
4167 return SDValue();
4168}
4169
4170/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4171static SDValue PerformADDCombine(SDNode *N,
4172 TargetLowering::DAGCombinerInfo &DCI) {
4173 // added by evan in r37685 with no testcase.
4174 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004175
Chris Lattnerd1980a52009-03-12 06:52:53 +00004176 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4177 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4178 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4179 if (Result.getNode()) return Result;
4180 }
4181 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4182 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4183 if (Result.getNode()) return Result;
4184 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004185
Chris Lattnerd1980a52009-03-12 06:52:53 +00004186 return SDValue();
4187}
4188
4189/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4190static SDValue PerformSUBCombine(SDNode *N,
4191 TargetLowering::DAGCombinerInfo &DCI) {
4192 // added by evan in r37685 with no testcase.
4193 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004194
Chris Lattnerd1980a52009-03-12 06:52:53 +00004195 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4196 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4197 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4198 if (Result.getNode()) return Result;
4199 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004200
Chris Lattnerd1980a52009-03-12 06:52:53 +00004201 return SDValue();
4202}
4203
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004204static SDValue PerformMULCombine(SDNode *N,
4205 TargetLowering::DAGCombinerInfo &DCI,
4206 const ARMSubtarget *Subtarget) {
4207 SelectionDAG &DAG = DCI.DAG;
4208
4209 if (Subtarget->isThumb1Only())
4210 return SDValue();
4211
4212 if (DAG.getMachineFunction().
4213 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4214 return SDValue();
4215
4216 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4217 return SDValue();
4218
4219 EVT VT = N->getValueType(0);
4220 if (VT != MVT::i32)
4221 return SDValue();
4222
4223 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4224 if (!C)
4225 return SDValue();
4226
4227 uint64_t MulAmt = C->getZExtValue();
4228 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4229 ShiftAmt = ShiftAmt & (32 - 1);
4230 SDValue V = N->getOperand(0);
4231 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004232
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004233 SDValue Res;
4234 MulAmt >>= ShiftAmt;
4235 if (isPowerOf2_32(MulAmt - 1)) {
4236 // (mul x, 2^N + 1) => (add (shl x, N), x)
4237 Res = DAG.getNode(ISD::ADD, DL, VT,
4238 V, DAG.getNode(ISD::SHL, DL, VT,
4239 V, DAG.getConstant(Log2_32(MulAmt-1),
4240 MVT::i32)));
4241 } else if (isPowerOf2_32(MulAmt + 1)) {
4242 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4243 Res = DAG.getNode(ISD::SUB, DL, VT,
4244 DAG.getNode(ISD::SHL, DL, VT,
4245 V, DAG.getConstant(Log2_32(MulAmt+1),
4246 MVT::i32)),
4247 V);
4248 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004249 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004250
4251 if (ShiftAmt != 0)
4252 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4253 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004254
4255 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004256 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004257 return SDValue();
4258}
4259
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004260/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4261static SDValue PerformORCombine(SDNode *N,
4262 TargetLowering::DAGCombinerInfo &DCI,
4263 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004264 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4265 // reasonable.
4266
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004267 // BFI is only available on V6T2+
4268 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4269 return SDValue();
4270
4271 SelectionDAG &DAG = DCI.DAG;
4272 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004273 DebugLoc DL = N->getDebugLoc();
4274 // 1) or (and A, mask), val => ARMbfi A, val, mask
4275 // iff (val & mask) == val
4276 //
4277 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4278 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4279 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4280 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4281 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4282 // (i.e., copy a bitfield value into another bitfield of the same width)
4283 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004284 return SDValue();
4285
4286 EVT VT = N->getValueType(0);
4287 if (VT != MVT::i32)
4288 return SDValue();
4289
Jim Grosbach54238562010-07-17 03:30:54 +00004290
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004291 // The value and the mask need to be constants so we can verify this is
4292 // actually a bitfield set. If the mask is 0xffff, we can do better
4293 // via a movt instruction, so don't use BFI in that case.
4294 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4295 if (!C)
4296 return SDValue();
4297 unsigned Mask = C->getZExtValue();
4298 if (Mask == 0xffff)
4299 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004300 SDValue Res;
4301 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4302 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4303 unsigned Val = C->getZExtValue();
4304 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4305 return SDValue();
4306 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004307
Jim Grosbach54238562010-07-17 03:30:54 +00004308 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4309 DAG.getConstant(Val, MVT::i32),
4310 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004311
Jim Grosbach54238562010-07-17 03:30:54 +00004312 // Do not add new nodes to DAG combiner worklist.
4313 DCI.CombineTo(N, Res, false);
4314 } else if (N1.getOpcode() == ISD::AND) {
4315 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4316 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4317 if (!C)
4318 return SDValue();
4319 unsigned Mask2 = C->getZExtValue();
4320
4321 if (ARM::isBitFieldInvertedMask(Mask) &&
4322 ARM::isBitFieldInvertedMask(~Mask2) &&
4323 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4324 // The pack halfword instruction works better for masks that fit it,
4325 // so use that when it's available.
4326 if (Subtarget->hasT2ExtractPack() &&
4327 (Mask == 0xffff || Mask == 0xffff0000))
4328 return SDValue();
4329 // 2a
4330 unsigned lsb = CountTrailingZeros_32(Mask2);
4331 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4332 DAG.getConstant(lsb, MVT::i32));
4333 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4334 DAG.getConstant(Mask, MVT::i32));
4335 // Do not add new nodes to DAG combiner worklist.
4336 DCI.CombineTo(N, Res, false);
4337 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4338 ARM::isBitFieldInvertedMask(Mask2) &&
4339 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4340 // The pack halfword instruction works better for masks that fit it,
4341 // so use that when it's available.
4342 if (Subtarget->hasT2ExtractPack() &&
4343 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4344 return SDValue();
4345 // 2b
4346 unsigned lsb = CountTrailingZeros_32(Mask);
4347 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4348 DAG.getConstant(lsb, MVT::i32));
4349 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4350 DAG.getConstant(Mask2, MVT::i32));
4351 // Do not add new nodes to DAG combiner worklist.
4352 DCI.CombineTo(N, Res, false);
4353 }
4354 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004355
4356 return SDValue();
4357}
4358
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004359/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4360/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004361static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004362 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004363 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004364 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004365 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004366 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004367 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004368}
4369
Bob Wilson9e82bf12010-07-14 01:22:12 +00004370/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4371/// ARMISD::VDUPLANE.
4372static SDValue PerformVDUPLANECombine(SDNode *N,
4373 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004374 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4375 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004376 SDValue Op = N->getOperand(0);
4377 EVT VT = N->getValueType(0);
4378
4379 // Ignore bit_converts.
4380 while (Op.getOpcode() == ISD::BIT_CONVERT)
4381 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004382 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004383 return SDValue();
4384
4385 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4386 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4387 // The canonical VMOV for a zero vector uses a 32-bit element size.
4388 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4389 unsigned EltBits;
4390 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4391 EltSize = 8;
4392 if (EltSize > VT.getVectorElementType().getSizeInBits())
4393 return SDValue();
4394
4395 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4396 return DCI.CombineTo(N, Res, false);
4397}
4398
Bob Wilson5bafff32009-06-22 23:27:02 +00004399/// getVShiftImm - Check if this is a valid build_vector for the immediate
4400/// operand of a vector shift operation, where all the elements of the
4401/// build_vector must have the same constant integer value.
4402static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4403 // Ignore bit_converts.
4404 while (Op.getOpcode() == ISD::BIT_CONVERT)
4405 Op = Op.getOperand(0);
4406 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4407 APInt SplatBits, SplatUndef;
4408 unsigned SplatBitSize;
4409 bool HasAnyUndefs;
4410 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4411 HasAnyUndefs, ElementBits) ||
4412 SplatBitSize > ElementBits)
4413 return false;
4414 Cnt = SplatBits.getSExtValue();
4415 return true;
4416}
4417
4418/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4419/// operand of a vector shift left operation. That value must be in the range:
4420/// 0 <= Value < ElementBits for a left shift; or
4421/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004422static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004423 assert(VT.isVector() && "vector shift count is not a vector type");
4424 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4425 if (! getVShiftImm(Op, ElementBits, Cnt))
4426 return false;
4427 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4428}
4429
4430/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4431/// operand of a vector shift right operation. For a shift opcode, the value
4432/// is positive, but for an intrinsic the value count must be negative. The
4433/// absolute value must be in the range:
4434/// 1 <= |Value| <= ElementBits for a right shift; or
4435/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004436static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004437 int64_t &Cnt) {
4438 assert(VT.isVector() && "vector shift count is not a vector type");
4439 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4440 if (! getVShiftImm(Op, ElementBits, Cnt))
4441 return false;
4442 if (isIntrinsic)
4443 Cnt = -Cnt;
4444 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4445}
4446
4447/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4448static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4449 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4450 switch (IntNo) {
4451 default:
4452 // Don't do anything for most intrinsics.
4453 break;
4454
4455 // Vector shifts: check for immediate versions and lower them.
4456 // Note: This is done during DAG combining instead of DAG legalizing because
4457 // the build_vectors for 64-bit vector element shift counts are generally
4458 // not legal, and it is hard to see their values after they get legalized to
4459 // loads from a constant pool.
4460 case Intrinsic::arm_neon_vshifts:
4461 case Intrinsic::arm_neon_vshiftu:
4462 case Intrinsic::arm_neon_vshiftls:
4463 case Intrinsic::arm_neon_vshiftlu:
4464 case Intrinsic::arm_neon_vshiftn:
4465 case Intrinsic::arm_neon_vrshifts:
4466 case Intrinsic::arm_neon_vrshiftu:
4467 case Intrinsic::arm_neon_vrshiftn:
4468 case Intrinsic::arm_neon_vqshifts:
4469 case Intrinsic::arm_neon_vqshiftu:
4470 case Intrinsic::arm_neon_vqshiftsu:
4471 case Intrinsic::arm_neon_vqshiftns:
4472 case Intrinsic::arm_neon_vqshiftnu:
4473 case Intrinsic::arm_neon_vqshiftnsu:
4474 case Intrinsic::arm_neon_vqrshiftns:
4475 case Intrinsic::arm_neon_vqrshiftnu:
4476 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004477 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004478 int64_t Cnt;
4479 unsigned VShiftOpc = 0;
4480
4481 switch (IntNo) {
4482 case Intrinsic::arm_neon_vshifts:
4483 case Intrinsic::arm_neon_vshiftu:
4484 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4485 VShiftOpc = ARMISD::VSHL;
4486 break;
4487 }
4488 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4489 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4490 ARMISD::VSHRs : ARMISD::VSHRu);
4491 break;
4492 }
4493 return SDValue();
4494
4495 case Intrinsic::arm_neon_vshiftls:
4496 case Intrinsic::arm_neon_vshiftlu:
4497 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4498 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004499 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004500
4501 case Intrinsic::arm_neon_vrshifts:
4502 case Intrinsic::arm_neon_vrshiftu:
4503 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4504 break;
4505 return SDValue();
4506
4507 case Intrinsic::arm_neon_vqshifts:
4508 case Intrinsic::arm_neon_vqshiftu:
4509 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4510 break;
4511 return SDValue();
4512
4513 case Intrinsic::arm_neon_vqshiftsu:
4514 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4515 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004516 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004517
4518 case Intrinsic::arm_neon_vshiftn:
4519 case Intrinsic::arm_neon_vrshiftn:
4520 case Intrinsic::arm_neon_vqshiftns:
4521 case Intrinsic::arm_neon_vqshiftnu:
4522 case Intrinsic::arm_neon_vqshiftnsu:
4523 case Intrinsic::arm_neon_vqrshiftns:
4524 case Intrinsic::arm_neon_vqrshiftnu:
4525 case Intrinsic::arm_neon_vqrshiftnsu:
4526 // Narrowing shifts require an immediate right shift.
4527 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4528 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004529 llvm_unreachable("invalid shift count for narrowing vector shift "
4530 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004531
4532 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004533 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004534 }
4535
4536 switch (IntNo) {
4537 case Intrinsic::arm_neon_vshifts:
4538 case Intrinsic::arm_neon_vshiftu:
4539 // Opcode already set above.
4540 break;
4541 case Intrinsic::arm_neon_vshiftls:
4542 case Intrinsic::arm_neon_vshiftlu:
4543 if (Cnt == VT.getVectorElementType().getSizeInBits())
4544 VShiftOpc = ARMISD::VSHLLi;
4545 else
4546 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4547 ARMISD::VSHLLs : ARMISD::VSHLLu);
4548 break;
4549 case Intrinsic::arm_neon_vshiftn:
4550 VShiftOpc = ARMISD::VSHRN; break;
4551 case Intrinsic::arm_neon_vrshifts:
4552 VShiftOpc = ARMISD::VRSHRs; break;
4553 case Intrinsic::arm_neon_vrshiftu:
4554 VShiftOpc = ARMISD::VRSHRu; break;
4555 case Intrinsic::arm_neon_vrshiftn:
4556 VShiftOpc = ARMISD::VRSHRN; break;
4557 case Intrinsic::arm_neon_vqshifts:
4558 VShiftOpc = ARMISD::VQSHLs; break;
4559 case Intrinsic::arm_neon_vqshiftu:
4560 VShiftOpc = ARMISD::VQSHLu; break;
4561 case Intrinsic::arm_neon_vqshiftsu:
4562 VShiftOpc = ARMISD::VQSHLsu; break;
4563 case Intrinsic::arm_neon_vqshiftns:
4564 VShiftOpc = ARMISD::VQSHRNs; break;
4565 case Intrinsic::arm_neon_vqshiftnu:
4566 VShiftOpc = ARMISD::VQSHRNu; break;
4567 case Intrinsic::arm_neon_vqshiftnsu:
4568 VShiftOpc = ARMISD::VQSHRNsu; break;
4569 case Intrinsic::arm_neon_vqrshiftns:
4570 VShiftOpc = ARMISD::VQRSHRNs; break;
4571 case Intrinsic::arm_neon_vqrshiftnu:
4572 VShiftOpc = ARMISD::VQRSHRNu; break;
4573 case Intrinsic::arm_neon_vqrshiftnsu:
4574 VShiftOpc = ARMISD::VQRSHRNsu; break;
4575 }
4576
4577 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004578 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004579 }
4580
4581 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004582 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004583 int64_t Cnt;
4584 unsigned VShiftOpc = 0;
4585
4586 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4587 VShiftOpc = ARMISD::VSLI;
4588 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4589 VShiftOpc = ARMISD::VSRI;
4590 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004591 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004592 }
4593
4594 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4595 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004596 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004597 }
4598
4599 case Intrinsic::arm_neon_vqrshifts:
4600 case Intrinsic::arm_neon_vqrshiftu:
4601 // No immediate versions of these to check for.
4602 break;
4603 }
4604
4605 return SDValue();
4606}
4607
4608/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4609/// lowers them. As with the vector shift intrinsics, this is done during DAG
4610/// combining instead of DAG legalizing because the build_vectors for 64-bit
4611/// vector element shift counts are generally not legal, and it is hard to see
4612/// their values after they get legalized to loads from a constant pool.
4613static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4614 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004615 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004616
4617 // Nothing to be done for scalar shifts.
4618 if (! VT.isVector())
4619 return SDValue();
4620
4621 assert(ST->hasNEON() && "unexpected vector shift");
4622 int64_t Cnt;
4623
4624 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004625 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004626
4627 case ISD::SHL:
4628 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4629 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004631 break;
4632
4633 case ISD::SRA:
4634 case ISD::SRL:
4635 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4636 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4637 ARMISD::VSHRs : ARMISD::VSHRu);
4638 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004640 }
4641 }
4642 return SDValue();
4643}
4644
4645/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4646/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4647static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4648 const ARMSubtarget *ST) {
4649 SDValue N0 = N->getOperand(0);
4650
4651 // Check for sign- and zero-extensions of vector extract operations of 8-
4652 // and 16-bit vector elements. NEON supports these directly. They are
4653 // handled during DAG combining because type legalization will promote them
4654 // to 32-bit types and it is messy to recognize the operations after that.
4655 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4656 SDValue Vec = N0.getOperand(0);
4657 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004658 EVT VT = N->getValueType(0);
4659 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004660 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4661
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 if (VT == MVT::i32 &&
4663 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004664 TLI.isTypeLegal(Vec.getValueType())) {
4665
4666 unsigned Opc = 0;
4667 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004668 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004669 case ISD::SIGN_EXTEND:
4670 Opc = ARMISD::VGETLANEs;
4671 break;
4672 case ISD::ZERO_EXTEND:
4673 case ISD::ANY_EXTEND:
4674 Opc = ARMISD::VGETLANEu;
4675 break;
4676 }
4677 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4678 }
4679 }
4680
4681 return SDValue();
4682}
4683
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004684/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4685/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4686static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4687 const ARMSubtarget *ST) {
4688 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004689 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004690 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4691 // a NaN; only do the transformation when it matches that behavior.
4692
4693 // For now only do this when using NEON for FP operations; if using VFP, it
4694 // is not obvious that the benefit outweighs the cost of switching to the
4695 // NEON pipeline.
4696 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4697 N->getValueType(0) != MVT::f32)
4698 return SDValue();
4699
4700 SDValue CondLHS = N->getOperand(0);
4701 SDValue CondRHS = N->getOperand(1);
4702 SDValue LHS = N->getOperand(2);
4703 SDValue RHS = N->getOperand(3);
4704 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4705
4706 unsigned Opcode = 0;
4707 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004708 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004709 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004710 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004711 IsReversed = true ; // x CC y ? y : x
4712 } else {
4713 return SDValue();
4714 }
4715
Bob Wilsone742bb52010-02-24 22:15:53 +00004716 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004717 switch (CC) {
4718 default: break;
4719 case ISD::SETOLT:
4720 case ISD::SETOLE:
4721 case ISD::SETLT:
4722 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004723 case ISD::SETULT:
4724 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004725 // If LHS is NaN, an ordered comparison will be false and the result will
4726 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4727 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4728 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4729 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4730 break;
4731 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4732 // will return -0, so vmin can only be used for unsafe math or if one of
4733 // the operands is known to be nonzero.
4734 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4735 !UnsafeFPMath &&
4736 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4737 break;
4738 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004739 break;
4740
4741 case ISD::SETOGT:
4742 case ISD::SETOGE:
4743 case ISD::SETGT:
4744 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004745 case ISD::SETUGT:
4746 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004747 // If LHS is NaN, an ordered comparison will be false and the result will
4748 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4749 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4750 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4751 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4752 break;
4753 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4754 // will return +0, so vmax can only be used for unsafe math or if one of
4755 // the operands is known to be nonzero.
4756 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4757 !UnsafeFPMath &&
4758 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4759 break;
4760 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004761 break;
4762 }
4763
4764 if (!Opcode)
4765 return SDValue();
4766 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4767}
4768
Dan Gohman475871a2008-07-27 21:46:04 +00004769SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004770 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004771 switch (N->getOpcode()) {
4772 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004773 case ISD::ADD: return PerformADDCombine(N, DCI);
4774 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004775 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004776 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004777 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004778 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004779 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004780 case ISD::SHL:
4781 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004782 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004783 case ISD::SIGN_EXTEND:
4784 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004785 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4786 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004787 }
Dan Gohman475871a2008-07-27 21:46:04 +00004788 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004789}
4790
Bill Wendlingaf566342009-08-15 21:21:19 +00004791bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4792 if (!Subtarget->hasV6Ops())
4793 // Pre-v6 does not support unaligned mem access.
4794 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004795
4796 // v6+ may or may not support unaligned mem access depending on the system
4797 // configuration.
4798 // FIXME: This is pretty conservative. Should we provide cmdline option to
4799 // control the behaviour?
4800 if (!Subtarget->isTargetDarwin())
4801 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004802
4803 switch (VT.getSimpleVT().SimpleTy) {
4804 default:
4805 return false;
4806 case MVT::i8:
4807 case MVT::i16:
4808 case MVT::i32:
4809 return true;
4810 // FIXME: VLD1 etc with standard alignment is legal.
4811 }
4812}
4813
Evan Chenge6c835f2009-08-14 20:09:37 +00004814static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4815 if (V < 0)
4816 return false;
4817
4818 unsigned Scale = 1;
4819 switch (VT.getSimpleVT().SimpleTy) {
4820 default: return false;
4821 case MVT::i1:
4822 case MVT::i8:
4823 // Scale == 1;
4824 break;
4825 case MVT::i16:
4826 // Scale == 2;
4827 Scale = 2;
4828 break;
4829 case MVT::i32:
4830 // Scale == 4;
4831 Scale = 4;
4832 break;
4833 }
4834
4835 if ((V & (Scale - 1)) != 0)
4836 return false;
4837 V /= Scale;
4838 return V == (V & ((1LL << 5) - 1));
4839}
4840
4841static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4842 const ARMSubtarget *Subtarget) {
4843 bool isNeg = false;
4844 if (V < 0) {
4845 isNeg = true;
4846 V = - V;
4847 }
4848
4849 switch (VT.getSimpleVT().SimpleTy) {
4850 default: return false;
4851 case MVT::i1:
4852 case MVT::i8:
4853 case MVT::i16:
4854 case MVT::i32:
4855 // + imm12 or - imm8
4856 if (isNeg)
4857 return V == (V & ((1LL << 8) - 1));
4858 return V == (V & ((1LL << 12) - 1));
4859 case MVT::f32:
4860 case MVT::f64:
4861 // Same as ARM mode. FIXME: NEON?
4862 if (!Subtarget->hasVFP2())
4863 return false;
4864 if ((V & 3) != 0)
4865 return false;
4866 V >>= 2;
4867 return V == (V & ((1LL << 8) - 1));
4868 }
4869}
4870
Evan Chengb01fad62007-03-12 23:30:29 +00004871/// isLegalAddressImmediate - Return true if the integer value can be used
4872/// as the offset of the target addressing mode for load / store of the
4873/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004874static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004875 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004876 if (V == 0)
4877 return true;
4878
Evan Cheng65011532009-03-09 19:15:00 +00004879 if (!VT.isSimple())
4880 return false;
4881
Evan Chenge6c835f2009-08-14 20:09:37 +00004882 if (Subtarget->isThumb1Only())
4883 return isLegalT1AddressImmediate(V, VT);
4884 else if (Subtarget->isThumb2())
4885 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004886
Evan Chenge6c835f2009-08-14 20:09:37 +00004887 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004888 if (V < 0)
4889 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004891 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004892 case MVT::i1:
4893 case MVT::i8:
4894 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004895 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004896 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004898 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004899 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004900 case MVT::f32:
4901 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004902 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004903 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004904 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004905 return false;
4906 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004907 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004908 }
Evan Chenga8e29892007-01-19 07:51:42 +00004909}
4910
Evan Chenge6c835f2009-08-14 20:09:37 +00004911bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4912 EVT VT) const {
4913 int Scale = AM.Scale;
4914 if (Scale < 0)
4915 return false;
4916
4917 switch (VT.getSimpleVT().SimpleTy) {
4918 default: return false;
4919 case MVT::i1:
4920 case MVT::i8:
4921 case MVT::i16:
4922 case MVT::i32:
4923 if (Scale == 1)
4924 return true;
4925 // r + r << imm
4926 Scale = Scale & ~1;
4927 return Scale == 2 || Scale == 4 || Scale == 8;
4928 case MVT::i64:
4929 // r + r
4930 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4931 return true;
4932 return false;
4933 case MVT::isVoid:
4934 // Note, we allow "void" uses (basically, uses that aren't loads or
4935 // stores), because arm allows folding a scale into many arithmetic
4936 // operations. This should be made more precise and revisited later.
4937
4938 // Allow r << imm, but the imm has to be a multiple of two.
4939 if (Scale & 1) return false;
4940 return isPowerOf2_32(Scale);
4941 }
4942}
4943
Chris Lattner37caf8c2007-04-09 23:33:39 +00004944/// isLegalAddressingMode - Return true if the addressing mode represented
4945/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004946bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004947 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004948 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004949 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004950 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004951
Chris Lattner37caf8c2007-04-09 23:33:39 +00004952 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004953 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004954 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004955
Chris Lattner37caf8c2007-04-09 23:33:39 +00004956 switch (AM.Scale) {
4957 case 0: // no scale reg, must be "r+i" or "r", or "i".
4958 break;
4959 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004960 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004961 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004962 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004963 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004964 // ARM doesn't support any R+R*scale+imm addr modes.
4965 if (AM.BaseOffs)
4966 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004967
Bob Wilson2c7dab12009-04-08 17:55:28 +00004968 if (!VT.isSimple())
4969 return false;
4970
Evan Chenge6c835f2009-08-14 20:09:37 +00004971 if (Subtarget->isThumb2())
4972 return isLegalT2ScaledAddressingMode(AM, VT);
4973
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004974 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004975 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004976 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004977 case MVT::i1:
4978 case MVT::i8:
4979 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004980 if (Scale < 0) Scale = -Scale;
4981 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004982 return true;
4983 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004984 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004986 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004987 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004988 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004989 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004990 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004991
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004993 // Note, we allow "void" uses (basically, uses that aren't loads or
4994 // stores), because arm allows folding a scale into many arithmetic
4995 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004996
Chris Lattner37caf8c2007-04-09 23:33:39 +00004997 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004998 if (Scale & 1) return false;
4999 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005000 }
5001 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005002 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005003 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005004}
5005
Evan Cheng77e47512009-11-11 19:05:52 +00005006/// isLegalICmpImmediate - Return true if the specified immediate is legal
5007/// icmp immediate, that is the target has icmp instructions which can compare
5008/// a register against the immediate without having to materialize the
5009/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005010bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005011 if (!Subtarget->isThumb())
5012 return ARM_AM::getSOImmVal(Imm) != -1;
5013 if (Subtarget->isThumb2())
5014 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005015 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005016}
5017
Owen Andersone50ed302009-08-10 22:56:29 +00005018static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005019 bool isSEXTLoad, SDValue &Base,
5020 SDValue &Offset, bool &isInc,
5021 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005022 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5023 return false;
5024
Owen Anderson825b72b2009-08-11 20:47:22 +00005025 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005026 // AddressingMode 3
5027 Base = Ptr->getOperand(0);
5028 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005029 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005030 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005031 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005032 isInc = false;
5033 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5034 return true;
5035 }
5036 }
5037 isInc = (Ptr->getOpcode() == ISD::ADD);
5038 Offset = Ptr->getOperand(1);
5039 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005040 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005041 // AddressingMode 2
5042 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005043 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005044 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005045 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005046 isInc = false;
5047 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5048 Base = Ptr->getOperand(0);
5049 return true;
5050 }
5051 }
5052
5053 if (Ptr->getOpcode() == ISD::ADD) {
5054 isInc = true;
5055 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5056 if (ShOpcVal != ARM_AM::no_shift) {
5057 Base = Ptr->getOperand(1);
5058 Offset = Ptr->getOperand(0);
5059 } else {
5060 Base = Ptr->getOperand(0);
5061 Offset = Ptr->getOperand(1);
5062 }
5063 return true;
5064 }
5065
5066 isInc = (Ptr->getOpcode() == ISD::ADD);
5067 Base = Ptr->getOperand(0);
5068 Offset = Ptr->getOperand(1);
5069 return true;
5070 }
5071
Jim Grosbache5165492009-11-09 00:11:35 +00005072 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005073 return false;
5074}
5075
Owen Andersone50ed302009-08-10 22:56:29 +00005076static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005077 bool isSEXTLoad, SDValue &Base,
5078 SDValue &Offset, bool &isInc,
5079 SelectionDAG &DAG) {
5080 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5081 return false;
5082
5083 Base = Ptr->getOperand(0);
5084 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5085 int RHSC = (int)RHS->getZExtValue();
5086 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5087 assert(Ptr->getOpcode() == ISD::ADD);
5088 isInc = false;
5089 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5090 return true;
5091 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5092 isInc = Ptr->getOpcode() == ISD::ADD;
5093 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5094 return true;
5095 }
5096 }
5097
5098 return false;
5099}
5100
Evan Chenga8e29892007-01-19 07:51:42 +00005101/// getPreIndexedAddressParts - returns true by value, base pointer and
5102/// offset pointer and addressing mode by reference if the node's address
5103/// can be legally represented as pre-indexed load / store address.
5104bool
Dan Gohman475871a2008-07-27 21:46:04 +00005105ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5106 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005107 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005108 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005109 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005110 return false;
5111
Owen Andersone50ed302009-08-10 22:56:29 +00005112 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005113 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005114 bool isSEXTLoad = false;
5115 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5116 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005117 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005118 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5119 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5120 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005121 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005122 } else
5123 return false;
5124
5125 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005126 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005127 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005128 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5129 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005130 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005131 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005132 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005133 if (!isLegal)
5134 return false;
5135
5136 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5137 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005138}
5139
5140/// getPostIndexedAddressParts - returns true by value, base pointer and
5141/// offset pointer and addressing mode by reference if this node can be
5142/// combined with a load / store to form a post-indexed load / store.
5143bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005144 SDValue &Base,
5145 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005146 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005147 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005148 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005149 return false;
5150
Owen Andersone50ed302009-08-10 22:56:29 +00005151 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005152 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005153 bool isSEXTLoad = false;
5154 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005155 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005156 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005157 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5158 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005159 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005160 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005161 } else
5162 return false;
5163
5164 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005165 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005166 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005167 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005168 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005169 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005170 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5171 isInc, DAG);
5172 if (!isLegal)
5173 return false;
5174
Evan Cheng28dad2a2010-05-18 21:31:17 +00005175 if (Ptr != Base) {
5176 // Swap base ptr and offset to catch more post-index load / store when
5177 // it's legal. In Thumb2 mode, offset must be an immediate.
5178 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5179 !Subtarget->isThumb2())
5180 std::swap(Base, Offset);
5181
5182 // Post-indexed load / store update the base pointer.
5183 if (Ptr != Base)
5184 return false;
5185 }
5186
Evan Chenge88d5ce2009-07-02 07:28:31 +00005187 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5188 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005189}
5190
Dan Gohman475871a2008-07-27 21:46:04 +00005191void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005192 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005193 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005194 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005195 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005196 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005197 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005198 switch (Op.getOpcode()) {
5199 default: break;
5200 case ARMISD::CMOV: {
5201 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005202 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005203 if (KnownZero == 0 && KnownOne == 0) return;
5204
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005205 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005206 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5207 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005208 KnownZero &= KnownZeroRHS;
5209 KnownOne &= KnownOneRHS;
5210 return;
5211 }
5212 }
5213}
5214
5215//===----------------------------------------------------------------------===//
5216// ARM Inline Assembly Support
5217//===----------------------------------------------------------------------===//
5218
5219/// getConstraintType - Given a constraint letter, return the type of
5220/// constraint it is for this target.
5221ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005222ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5223 if (Constraint.size() == 1) {
5224 switch (Constraint[0]) {
5225 default: break;
5226 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005227 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005228 }
Evan Chenga8e29892007-01-19 07:51:42 +00005229 }
Chris Lattner4234f572007-03-25 02:14:49 +00005230 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005231}
5232
Bob Wilson2dc4f542009-03-20 22:42:55 +00005233std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005234ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005235 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005236 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005237 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005238 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005239 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005240 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005241 return std::make_pair(0U, ARM::tGPRRegisterClass);
5242 else
5243 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005244 case 'r':
5245 return std::make_pair(0U, ARM::GPRRegisterClass);
5246 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005248 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005249 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005250 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005251 if (VT.getSizeInBits() == 128)
5252 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005253 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005254 }
5255 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005256 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005257 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005258
Evan Chenga8e29892007-01-19 07:51:42 +00005259 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5260}
5261
5262std::vector<unsigned> ARMTargetLowering::
5263getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005264 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005265 if (Constraint.size() != 1)
5266 return std::vector<unsigned>();
5267
5268 switch (Constraint[0]) { // GCC ARM Constraint Letters
5269 default: break;
5270 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005271 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5272 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5273 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005274 case 'r':
5275 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5276 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5277 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5278 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005279 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005281 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5282 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5283 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5284 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5285 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5286 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5287 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5288 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005289 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005290 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5291 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5292 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5293 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005294 if (VT.getSizeInBits() == 128)
5295 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5296 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005297 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005298 }
5299
5300 return std::vector<unsigned>();
5301}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005302
5303/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5304/// vector. If it is invalid, don't add anything to Ops.
5305void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5306 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005307 std::vector<SDValue>&Ops,
5308 SelectionDAG &DAG) const {
5309 SDValue Result(0, 0);
5310
5311 switch (Constraint) {
5312 default: break;
5313 case 'I': case 'J': case 'K': case 'L':
5314 case 'M': case 'N': case 'O':
5315 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5316 if (!C)
5317 return;
5318
5319 int64_t CVal64 = C->getSExtValue();
5320 int CVal = (int) CVal64;
5321 // None of these constraints allow values larger than 32 bits. Check
5322 // that the value fits in an int.
5323 if (CVal != CVal64)
5324 return;
5325
5326 switch (Constraint) {
5327 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005328 if (Subtarget->isThumb1Only()) {
5329 // This must be a constant between 0 and 255, for ADD
5330 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005331 if (CVal >= 0 && CVal <= 255)
5332 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005333 } else if (Subtarget->isThumb2()) {
5334 // A constant that can be used as an immediate value in a
5335 // data-processing instruction.
5336 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5337 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005338 } else {
5339 // A constant that can be used as an immediate value in a
5340 // data-processing instruction.
5341 if (ARM_AM::getSOImmVal(CVal) != -1)
5342 break;
5343 }
5344 return;
5345
5346 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005347 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005348 // This must be a constant between -255 and -1, for negated ADD
5349 // immediates. This can be used in GCC with an "n" modifier that
5350 // prints the negated value, for use with SUB instructions. It is
5351 // not useful otherwise but is implemented for compatibility.
5352 if (CVal >= -255 && CVal <= -1)
5353 break;
5354 } else {
5355 // This must be a constant between -4095 and 4095. It is not clear
5356 // what this constraint is intended for. Implemented for
5357 // compatibility with GCC.
5358 if (CVal >= -4095 && CVal <= 4095)
5359 break;
5360 }
5361 return;
5362
5363 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005364 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005365 // A 32-bit value where only one byte has a nonzero value. Exclude
5366 // zero to match GCC. This constraint is used by GCC internally for
5367 // constants that can be loaded with a move/shift combination.
5368 // It is not useful otherwise but is implemented for compatibility.
5369 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5370 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005371 } else if (Subtarget->isThumb2()) {
5372 // A constant whose bitwise inverse can be used as an immediate
5373 // value in a data-processing instruction. This can be used in GCC
5374 // with a "B" modifier that prints the inverted value, for use with
5375 // BIC and MVN instructions. It is not useful otherwise but is
5376 // implemented for compatibility.
5377 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5378 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005379 } else {
5380 // A constant whose bitwise inverse can be used as an immediate
5381 // value in a data-processing instruction. This can be used in GCC
5382 // with a "B" modifier that prints the inverted value, for use with
5383 // BIC and MVN instructions. It is not useful otherwise but is
5384 // implemented for compatibility.
5385 if (ARM_AM::getSOImmVal(~CVal) != -1)
5386 break;
5387 }
5388 return;
5389
5390 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005391 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005392 // This must be a constant between -7 and 7,
5393 // for 3-operand ADD/SUB immediate instructions.
5394 if (CVal >= -7 && CVal < 7)
5395 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005396 } else if (Subtarget->isThumb2()) {
5397 // A constant whose negation can be used as an immediate value in a
5398 // data-processing instruction. This can be used in GCC with an "n"
5399 // modifier that prints the negated value, for use with SUB
5400 // instructions. It is not useful otherwise but is implemented for
5401 // compatibility.
5402 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5403 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005404 } else {
5405 // A constant whose negation can be used as an immediate value in a
5406 // data-processing instruction. This can be used in GCC with an "n"
5407 // modifier that prints the negated value, for use with SUB
5408 // instructions. It is not useful otherwise but is implemented for
5409 // compatibility.
5410 if (ARM_AM::getSOImmVal(-CVal) != -1)
5411 break;
5412 }
5413 return;
5414
5415 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005416 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005417 // This must be a multiple of 4 between 0 and 1020, for
5418 // ADD sp + immediate.
5419 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5420 break;
5421 } else {
5422 // A power of two or a constant between 0 and 32. This is used in
5423 // GCC for the shift amount on shifted register operands, but it is
5424 // useful in general for any shift amounts.
5425 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5426 break;
5427 }
5428 return;
5429
5430 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005431 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005432 // This must be a constant between 0 and 31, for shift amounts.
5433 if (CVal >= 0 && CVal <= 31)
5434 break;
5435 }
5436 return;
5437
5438 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005439 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005440 // This must be a multiple of 4 between -508 and 508, for
5441 // ADD/SUB sp = sp + immediate.
5442 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5443 break;
5444 }
5445 return;
5446 }
5447 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5448 break;
5449 }
5450
5451 if (Result.getNode()) {
5452 Ops.push_back(Result);
5453 return;
5454 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005455 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005456}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005457
5458bool
5459ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5460 // The ARM target isn't yet aware of offsets.
5461 return false;
5462}
Evan Cheng39382422009-10-28 01:44:26 +00005463
5464int ARM::getVFPf32Imm(const APFloat &FPImm) {
5465 APInt Imm = FPImm.bitcastToAPInt();
5466 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5467 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5468 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5469
5470 // We can handle 4 bits of mantissa.
5471 // mantissa = (16+UInt(e:f:g:h))/16.
5472 if (Mantissa & 0x7ffff)
5473 return -1;
5474 Mantissa >>= 19;
5475 if ((Mantissa & 0xf) != Mantissa)
5476 return -1;
5477
5478 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5479 if (Exp < -3 || Exp > 4)
5480 return -1;
5481 Exp = ((Exp+3) & 0x7) ^ 4;
5482
5483 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5484}
5485
5486int ARM::getVFPf64Imm(const APFloat &FPImm) {
5487 APInt Imm = FPImm.bitcastToAPInt();
5488 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5489 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5490 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5491
5492 // We can handle 4 bits of mantissa.
5493 // mantissa = (16+UInt(e:f:g:h))/16.
5494 if (Mantissa & 0xffffffffffffLL)
5495 return -1;
5496 Mantissa >>= 48;
5497 if ((Mantissa & 0xf) != Mantissa)
5498 return -1;
5499
5500 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5501 if (Exp < -3 || Exp > 4)
5502 return -1;
5503 Exp = ((Exp+3) & 0x7) ^ 4;
5504
5505 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5506}
5507
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005508bool ARM::isBitFieldInvertedMask(unsigned v) {
5509 if (v == 0xffffffff)
5510 return 0;
5511 // there can be 1's on either or both "outsides", all the "inside"
5512 // bits must be 0's
5513 unsigned int lsb = 0, msb = 31;
5514 while (v & (1 << msb)) --msb;
5515 while (v & (1 << lsb)) ++lsb;
5516 for (unsigned int i = lsb; i <= msb; ++i) {
5517 if (v & (1 << i))
5518 return 0;
5519 }
5520 return 1;
5521}
5522
Evan Cheng39382422009-10-28 01:44:26 +00005523/// isFPImmLegal - Returns true if the target can instruction select the
5524/// specified FP immediate natively. If false, the legalizer will
5525/// materialize the FP immediate as a load from a constant pool.
5526bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5527 if (!Subtarget->hasVFP3())
5528 return false;
5529 if (VT == MVT::f32)
5530 return ARM::getVFPf32Imm(Imm) != -1;
5531 if (VT == MVT::f64)
5532 return ARM::getVFPf64Imm(Imm) != -1;
5533 return false;
5534}