blob: 179642e38e3ac04896e4dc223532e465eec4b2d0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
43 bool write);
44static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
45 uint64_t offset,
46 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000048static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
49 unsigned alignment,
50 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000051static void i915_gem_clear_fence_reg(struct drm_device *dev,
52 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000053static int i915_gem_phys_pwrite(struct drm_device *dev,
54 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100055 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000056 struct drm_file *file);
57static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070058
Chris Wilson17250b72010-10-28 12:51:39 +010059static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070060 struct shrink_control *sc);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson73aa8082010-09-30 11:46:12 +010062/* some bookkeeping */
63static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
64 size_t size)
65{
66 dev_priv->mm.object_count++;
67 dev_priv->mm.object_memory += size;
68}
69
70static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
71 size_t size)
72{
73 dev_priv->mm.object_count--;
74 dev_priv->mm.object_memory -= size;
75}
76
Chris Wilson21dd3732011-01-26 15:55:56 +000077static int
78i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010079{
80 struct drm_i915_private *dev_priv = dev->dev_private;
81 struct completion *x = &dev_priv->error_completion;
82 unsigned long flags;
83 int ret;
84
85 if (!atomic_read(&dev_priv->mm.wedged))
86 return 0;
87
88 ret = wait_for_completion_interruptible(x);
89 if (ret)
90 return ret;
91
Chris Wilson21dd3732011-01-26 15:55:56 +000092 if (atomic_read(&dev_priv->mm.wedged)) {
93 /* GPU is hung, bump the completion count to account for
94 * the token we just consumed so that we never hit zero and
95 * end up waiting upon a subsequent completion event that
96 * will never happen.
97 */
98 spin_lock_irqsave(&x->wait.lock, flags);
99 x->done++;
100 spin_unlock_irqrestore(&x->wait.lock, flags);
101 }
102 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100103}
104
Chris Wilson54cf91d2010-11-25 18:00:26 +0000105int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100106{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100107 int ret;
108
Chris Wilson21dd3732011-01-26 15:55:56 +0000109 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100110 if (ret)
111 return ret;
112
113 ret = mutex_lock_interruptible(&dev->struct_mutex);
114 if (ret)
115 return ret;
116
Chris Wilson23bc5982010-09-29 16:10:57 +0100117 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 return 0;
119}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100120
Chris Wilson7d1c4802010-08-07 21:45:03 +0100121static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000122i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100123{
Chris Wilson05394f32010-11-08 19:18:58 +0000124 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100125}
126
Chris Wilson20217462010-11-23 15:26:33 +0000127void i915_gem_do_init(struct drm_device *dev,
128 unsigned long start,
129 unsigned long mappable_end,
130 unsigned long end)
Jesse Barnes79e53942008-11-07 14:24:08 -0800131{
132 drm_i915_private_t *dev_priv = dev->dev_private;
133
Chris Wilsonbee4a182011-01-21 10:54:32 +0000134 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Chris Wilsonbee4a182011-01-21 10:54:32 +0000136 dev_priv->mm.gtt_start = start;
137 dev_priv->mm.gtt_mappable_end = mappable_end;
138 dev_priv->mm.gtt_end = end;
Chris Wilson73aa8082010-09-30 11:46:12 +0100139 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200140 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000141
142 /* Take over this portion of the GTT */
143 intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800144}
Keith Packard6dbe2772008-10-14 21:41:13 -0700145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
147i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700149{
Eric Anholt673a3942008-07-30 12:06:12 -0700150 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000151
152 if (args->gtt_start >= args->gtt_end ||
153 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
154 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700155
156 mutex_lock(&dev->struct_mutex);
Chris Wilson20217462010-11-23 15:26:33 +0000157 i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700158 mutex_unlock(&dev->struct_mutex);
159
Chris Wilson20217462010-11-23 15:26:33 +0000160 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700161}
162
Eric Anholt5a125c32008-10-22 21:40:13 -0700163int
164i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700166{
Chris Wilson73aa8082010-09-30 11:46:12 +0100167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700168 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000169 struct drm_i915_gem_object *obj;
170 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700171
172 if (!(dev->driver->driver_features & DRIVER_GEM))
173 return -ENODEV;
174
Chris Wilson6299f992010-11-24 12:23:44 +0000175 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000177 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
178 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100179 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700180
Chris Wilson6299f992010-11-24 12:23:44 +0000181 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400182 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000183
Eric Anholt5a125c32008-10-22 21:40:13 -0700184 return 0;
185}
186
Dave Airlieff72145b2011-02-07 12:16:14 +1000187static int
188i915_gem_create(struct drm_file *file,
189 struct drm_device *dev,
190 uint64_t size,
191 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700192{
Chris Wilson05394f32010-11-08 19:18:58 +0000193 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300194 int ret;
195 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700196
Dave Airlieff72145b2011-02-07 12:16:14 +1000197 size = roundup(size, PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -0700198
199 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000200 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700201 if (obj == NULL)
202 return -ENOMEM;
203
Chris Wilson05394f32010-11-08 19:18:58 +0000204 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100205 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000206 drm_gem_object_release(&obj->base);
207 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100208 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700209 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100210 }
211
Chris Wilson202f2fe2010-10-14 13:20:40 +0100212 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000213 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100214 trace_i915_gem_object_create(obj);
215
Dave Airlieff72145b2011-02-07 12:16:14 +1000216 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700217 return 0;
218}
219
Dave Airlieff72145b2011-02-07 12:16:14 +1000220int
221i915_gem_dumb_create(struct drm_file *file,
222 struct drm_device *dev,
223 struct drm_mode_create_dumb *args)
224{
225 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000226 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 args->size = args->pitch * args->height;
228 return i915_gem_create(file, dev,
229 args->size, &args->handle);
230}
231
232int i915_gem_dumb_destroy(struct drm_file *file,
233 struct drm_device *dev,
234 uint32_t handle)
235{
236 return drm_gem_handle_delete(file, handle);
237}
238
239/**
240 * Creates a new mm object and returns a handle to it.
241 */
242int
243i915_gem_create_ioctl(struct drm_device *dev, void *data,
244 struct drm_file *file)
245{
246 struct drm_i915_gem_create *args = data;
247 return i915_gem_create(file, dev,
248 args->size, &args->handle);
249}
250
Chris Wilson05394f32010-11-08 19:18:58 +0000251static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700252{
Chris Wilson05394f32010-11-08 19:18:58 +0000253 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700254
255 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000256 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700257}
258
Chris Wilson99a03df2010-05-27 14:15:34 +0100259static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700260slow_shmem_copy(struct page *dst_page,
261 int dst_offset,
262 struct page *src_page,
263 int src_offset,
264 int length)
265{
266 char *dst_vaddr, *src_vaddr;
267
Chris Wilson99a03df2010-05-27 14:15:34 +0100268 dst_vaddr = kmap(dst_page);
269 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700270
271 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
272
Chris Wilson99a03df2010-05-27 14:15:34 +0100273 kunmap(src_page);
274 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700275}
276
Chris Wilson99a03df2010-05-27 14:15:34 +0100277static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700278slow_shmem_bit17_copy(struct page *gpu_page,
279 int gpu_offset,
280 struct page *cpu_page,
281 int cpu_offset,
282 int length,
283 int is_read)
284{
285 char *gpu_vaddr, *cpu_vaddr;
286
287 /* Use the unswizzled path if this page isn't affected. */
288 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
289 if (is_read)
290 return slow_shmem_copy(cpu_page, cpu_offset,
291 gpu_page, gpu_offset, length);
292 else
293 return slow_shmem_copy(gpu_page, gpu_offset,
294 cpu_page, cpu_offset, length);
295 }
296
Chris Wilson99a03df2010-05-27 14:15:34 +0100297 gpu_vaddr = kmap(gpu_page);
298 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700299
300 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
301 * XORing with the other bits (A9 for Y, A9 and A10 for X)
302 */
303 while (length > 0) {
304 int cacheline_end = ALIGN(gpu_offset + 1, 64);
305 int this_length = min(cacheline_end - gpu_offset, length);
306 int swizzled_gpu_offset = gpu_offset ^ 64;
307
308 if (is_read) {
309 memcpy(cpu_vaddr + cpu_offset,
310 gpu_vaddr + swizzled_gpu_offset,
311 this_length);
312 } else {
313 memcpy(gpu_vaddr + swizzled_gpu_offset,
314 cpu_vaddr + cpu_offset,
315 this_length);
316 }
317 cpu_offset += this_length;
318 gpu_offset += this_length;
319 length -= this_length;
320 }
321
Chris Wilson99a03df2010-05-27 14:15:34 +0100322 kunmap(cpu_page);
323 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700324}
325
Eric Anholt673a3942008-07-30 12:06:12 -0700326/**
Eric Anholteb014592009-03-10 11:44:52 -0700327 * This is the fast shmem pread path, which attempts to copy_from_user directly
328 * from the backing pages of the object to the user's address space. On a
329 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
330 */
331static int
Chris Wilson05394f32010-11-08 19:18:58 +0000332i915_gem_shmem_pread_fast(struct drm_device *dev,
333 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700334 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000335 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700336{
Chris Wilson05394f32010-11-08 19:18:58 +0000337 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700338 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100339 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700340 char __user *user_data;
341 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700342
343 user_data = (char __user *) (uintptr_t) args->data_ptr;
344 remain = args->size;
345
Eric Anholteb014592009-03-10 11:44:52 -0700346 offset = args->offset;
347
348 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100349 struct page *page;
350 char *vaddr;
351 int ret;
352
Eric Anholteb014592009-03-10 11:44:52 -0700353 /* Operation in this page
354 *
Eric Anholteb014592009-03-10 11:44:52 -0700355 * page_offset = offset within page
356 * page_length = bytes to copy for this page
357 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100358 page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700359 page_length = remain;
360 if ((page_offset + remain) > PAGE_SIZE)
361 page_length = PAGE_SIZE - page_offset;
362
Hugh Dickins5949eac2011-06-27 16:18:18 -0700363 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100364 if (IS_ERR(page))
365 return PTR_ERR(page);
366
367 vaddr = kmap_atomic(page);
368 ret = __copy_to_user_inatomic(user_data,
369 vaddr + page_offset,
370 page_length);
371 kunmap_atomic(vaddr);
372
373 mark_page_accessed(page);
374 page_cache_release(page);
375 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100376 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700377
378 remain -= page_length;
379 user_data += page_length;
380 offset += page_length;
381 }
382
Chris Wilson4f27b752010-10-14 15:26:45 +0100383 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700384}
385
386/**
387 * This is the fallback shmem pread path, which allocates temporary storage
388 * in kernel space to copy_to_user into outside of the struct_mutex, so we
389 * can copy out of the object's backing pages while holding the struct mutex
390 * and not take page faults.
391 */
392static int
Chris Wilson05394f32010-11-08 19:18:58 +0000393i915_gem_shmem_pread_slow(struct drm_device *dev,
394 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700395 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700397{
Chris Wilson05394f32010-11-08 19:18:58 +0000398 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700399 struct mm_struct *mm = current->mm;
400 struct page **user_pages;
401 ssize_t remain;
402 loff_t offset, pinned_pages, i;
403 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100404 int shmem_page_offset;
405 int data_page_index, data_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700406 int page_length;
407 int ret;
408 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700409 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700410
411 remain = args->size;
412
413 /* Pin the user pages containing the data. We can't fault while
414 * holding the struct mutex, yet we want to hold it while
415 * dereferencing the user data.
416 */
417 first_data_page = data_ptr / PAGE_SIZE;
418 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
419 num_pages = last_data_page - first_data_page + 1;
420
Chris Wilson4f27b752010-10-14 15:26:45 +0100421 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700422 if (user_pages == NULL)
423 return -ENOMEM;
424
Chris Wilson4f27b752010-10-14 15:26:45 +0100425 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700426 down_read(&mm->mmap_sem);
427 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700428 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700429 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100430 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700431 if (pinned_pages < num_pages) {
432 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100433 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700434 }
435
Chris Wilson4f27b752010-10-14 15:26:45 +0100436 ret = i915_gem_object_set_cpu_read_domain_range(obj,
437 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700438 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100439 if (ret)
440 goto out;
441
442 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700443
Eric Anholteb014592009-03-10 11:44:52 -0700444 offset = args->offset;
445
446 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100447 struct page *page;
448
Eric Anholteb014592009-03-10 11:44:52 -0700449 /* Operation in this page
450 *
Eric Anholteb014592009-03-10 11:44:52 -0700451 * shmem_page_offset = offset within page in shmem file
452 * data_page_index = page number in get_user_pages return
453 * data_page_offset = offset with data_page_index page.
454 * page_length = bytes to copy for this page
455 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100456 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700457 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100458 data_page_offset = offset_in_page(data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700459
460 page_length = remain;
461 if ((shmem_page_offset + page_length) > PAGE_SIZE)
462 page_length = PAGE_SIZE - shmem_page_offset;
463 if ((data_page_offset + page_length) > PAGE_SIZE)
464 page_length = PAGE_SIZE - data_page_offset;
465
Hugh Dickins5949eac2011-06-27 16:18:18 -0700466 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Jesper Juhlb65552f2011-06-12 20:53:44 +0000467 if (IS_ERR(page)) {
468 ret = PTR_ERR(page);
469 goto out;
470 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100471
Eric Anholt280b7132009-03-12 16:56:27 -0700472 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100473 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700474 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100475 user_pages[data_page_index],
476 data_page_offset,
477 page_length,
478 1);
479 } else {
480 slow_shmem_copy(user_pages[data_page_index],
481 data_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100482 page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100483 shmem_page_offset,
484 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700485 }
Eric Anholteb014592009-03-10 11:44:52 -0700486
Chris Wilsone5281cc2010-10-28 13:45:36 +0100487 mark_page_accessed(page);
488 page_cache_release(page);
489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
491 data_ptr += page_length;
492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Eric Anholteb014592009-03-10 11:44:52 -0700496 for (i = 0; i < pinned_pages; i++) {
497 SetPageDirty(user_pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100498 mark_page_accessed(user_pages[i]);
Eric Anholteb014592009-03-10 11:44:52 -0700499 page_cache_release(user_pages[i]);
500 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700501 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700502
503 return ret;
504}
505
Eric Anholt673a3942008-07-30 12:06:12 -0700506/**
507 * Reads data from the object referenced by handle.
508 *
509 * On error, the contents of *data are undefined.
510 */
511int
512i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000513 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700514{
515 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000516 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100517 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700518
Chris Wilson51311d02010-11-17 09:10:42 +0000519 if (args->size == 0)
520 return 0;
521
522 if (!access_ok(VERIFY_WRITE,
523 (char __user *)(uintptr_t)args->data_ptr,
524 args->size))
525 return -EFAULT;
526
527 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
528 args->size);
529 if (ret)
530 return -EFAULT;
531
Chris Wilson4f27b752010-10-14 15:26:45 +0100532 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100533 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100534 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700535
Chris Wilson05394f32010-11-08 19:18:58 +0000536 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000537 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100538 ret = -ENOENT;
539 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100540 }
Eric Anholt673a3942008-07-30 12:06:12 -0700541
Chris Wilson7dcd2492010-09-26 20:21:44 +0100542 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000543 if (args->offset > obj->base.size ||
544 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100545 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100546 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100547 }
548
Chris Wilsondb53a302011-02-03 11:57:46 +0000549 trace_i915_gem_object_pread(obj, args->offset, args->size);
550
Chris Wilson4f27b752010-10-14 15:26:45 +0100551 ret = i915_gem_object_set_cpu_read_domain_range(obj,
552 args->offset,
553 args->size);
554 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100555 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100556
557 ret = -EFAULT;
558 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000559 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100560 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000561 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700562
Chris Wilson35b62a82010-09-26 20:23:38 +0100563out:
Chris Wilson05394f32010-11-08 19:18:58 +0000564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100565unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100566 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700567 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700568}
569
Keith Packard0839ccb2008-10-30 19:38:48 -0700570/* This is the fast write path which cannot handle
571 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700573
Keith Packard0839ccb2008-10-30 19:38:48 -0700574static inline int
575fast_user_write(struct io_mapping *mapping,
576 loff_t page_base, int page_offset,
577 char __user *user_data,
578 int length)
579{
580 char *vaddr_atomic;
581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700584 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
585 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700586 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100587 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700588}
589
590/* Here's the write path which can sleep for
591 * page faults
592 */
593
Chris Wilsonab34c222010-05-27 14:15:35 +0100594static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700595slow_kernel_write(struct io_mapping *mapping,
596 loff_t gtt_base, int gtt_offset,
597 struct page *user_page, int user_offset,
598 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700599{
Chris Wilsonab34c222010-05-27 14:15:35 +0100600 char __iomem *dst_vaddr;
601 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700602
Chris Wilsonab34c222010-05-27 14:15:35 +0100603 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
604 src_vaddr = kmap(user_page);
605
606 memcpy_toio(dst_vaddr + gtt_offset,
607 src_vaddr + user_offset,
608 length);
609
610 kunmap(user_page);
611 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700612}
613
Eric Anholt3de09aa2009-03-09 09:42:23 -0700614/**
615 * This is the fast pwrite path, where we copy the data directly from the
616 * user into the GTT, uncached.
617 */
Eric Anholt673a3942008-07-30 12:06:12 -0700618static int
Chris Wilson05394f32010-11-08 19:18:58 +0000619i915_gem_gtt_pwrite_fast(struct drm_device *dev,
620 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700621 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000622 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700623{
Keith Packard0839ccb2008-10-30 19:38:48 -0700624 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700625 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700626 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700627 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700629
630 user_data = (char __user *) (uintptr_t) args->data_ptr;
631 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700632
Chris Wilson05394f32010-11-08 19:18:58 +0000633 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700634
635 while (remain > 0) {
636 /* Operation in this page
637 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 * page_base = page offset within aperture
639 * page_offset = offset within page
640 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700641 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100642 page_base = offset & PAGE_MASK;
643 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700644 page_length = remain;
645 if ((page_offset + remain) > PAGE_SIZE)
646 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700649 * source page isn't available. Return the error and we'll
650 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700651 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100652 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
653 page_offset, user_data, page_length))
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100654 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700655
Keith Packard0839ccb2008-10-30 19:38:48 -0700656 remain -= page_length;
657 user_data += page_length;
658 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700659 }
Eric Anholt673a3942008-07-30 12:06:12 -0700660
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100661 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700662}
663
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664/**
665 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
666 * the memory and maps it using kmap_atomic for copying.
667 *
668 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
669 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
670 */
Eric Anholt3043c602008-10-02 12:24:47 -0700671static int
Chris Wilson05394f32010-11-08 19:18:58 +0000672i915_gem_gtt_pwrite_slow(struct drm_device *dev,
673 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000675 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700676{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677 drm_i915_private_t *dev_priv = dev->dev_private;
678 ssize_t remain;
679 loff_t gtt_page_base, offset;
680 loff_t first_data_page, last_data_page, num_pages;
681 loff_t pinned_pages, i;
682 struct page **user_pages;
683 struct mm_struct *mm = current->mm;
684 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700685 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700686 uint64_t data_ptr = args->data_ptr;
687
688 remain = args->size;
689
690 /* Pin the user pages containing the data. We can't fault while
691 * holding the struct mutex, and all of the pwrite implementations
692 * want to hold it while dereferencing the user data.
693 */
694 first_data_page = data_ptr / PAGE_SIZE;
695 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
696 num_pages = last_data_page - first_data_page + 1;
697
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100698 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700699 if (user_pages == NULL)
700 return -ENOMEM;
701
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100702 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700703 down_read(&mm->mmap_sem);
704 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
705 num_pages, 0, 0, user_pages, NULL);
706 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100707 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700708 if (pinned_pages < num_pages) {
709 ret = -EFAULT;
710 goto out_unpin_pages;
711 }
712
Chris Wilsond9e86c02010-11-10 16:40:20 +0000713 ret = i915_gem_object_set_to_gtt_domain(obj, true);
714 if (ret)
715 goto out_unpin_pages;
716
717 ret = i915_gem_object_put_fence(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700718 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100719 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700720
Chris Wilson05394f32010-11-08 19:18:58 +0000721 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700722
723 while (remain > 0) {
724 /* Operation in this page
725 *
726 * gtt_page_base = page offset within aperture
727 * gtt_page_offset = offset within page in aperture
728 * data_page_index = page number in get_user_pages return
729 * data_page_offset = offset with data_page_index page.
730 * page_length = bytes to copy for this page
731 */
732 gtt_page_base = offset & PAGE_MASK;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100733 gtt_page_offset = offset_in_page(offset);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700734 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100735 data_page_offset = offset_in_page(data_ptr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700736
737 page_length = remain;
738 if ((gtt_page_offset + page_length) > PAGE_SIZE)
739 page_length = PAGE_SIZE - gtt_page_offset;
740 if ((data_page_offset + page_length) > PAGE_SIZE)
741 page_length = PAGE_SIZE - data_page_offset;
742
Chris Wilsonab34c222010-05-27 14:15:35 +0100743 slow_kernel_write(dev_priv->mm.gtt_mapping,
744 gtt_page_base, gtt_page_offset,
745 user_pages[data_page_index],
746 data_page_offset,
747 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700748
749 remain -= page_length;
750 offset += page_length;
751 data_ptr += page_length;
752 }
753
Eric Anholt3de09aa2009-03-09 09:42:23 -0700754out_unpin_pages:
755 for (i = 0; i < pinned_pages; i++)
756 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700757 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758
759 return ret;
760}
761
Eric Anholt40123c12009-03-09 13:42:30 -0700762/**
763 * This is the fast shmem pwrite path, which attempts to directly
764 * copy_from_user into the kmapped pages backing the object.
765 */
Eric Anholt673a3942008-07-30 12:06:12 -0700766static int
Chris Wilson05394f32010-11-08 19:18:58 +0000767i915_gem_shmem_pwrite_fast(struct drm_device *dev,
768 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700769 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000770 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700771{
Chris Wilson05394f32010-11-08 19:18:58 +0000772 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700773 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100774 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700775 char __user *user_data;
776 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 user_data = (char __user *) (uintptr_t) args->data_ptr;
779 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700780
Eric Anholt673a3942008-07-30 12:06:12 -0700781 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000782 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700783
Eric Anholt40123c12009-03-09 13:42:30 -0700784 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100785 struct page *page;
786 char *vaddr;
787 int ret;
788
Eric Anholt40123c12009-03-09 13:42:30 -0700789 /* Operation in this page
790 *
Eric Anholt40123c12009-03-09 13:42:30 -0700791 * page_offset = offset within page
792 * page_length = bytes to copy for this page
793 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100794 page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700795 page_length = remain;
796 if ((page_offset + remain) > PAGE_SIZE)
797 page_length = PAGE_SIZE - page_offset;
798
Hugh Dickins5949eac2011-06-27 16:18:18 -0700799 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100800 if (IS_ERR(page))
801 return PTR_ERR(page);
802
803 vaddr = kmap_atomic(page, KM_USER0);
804 ret = __copy_from_user_inatomic(vaddr + page_offset,
805 user_data,
806 page_length);
807 kunmap_atomic(vaddr, KM_USER0);
808
809 set_page_dirty(page);
810 mark_page_accessed(page);
811 page_cache_release(page);
812
813 /* If we get a fault while copying data, then (presumably) our
814 * source page isn't available. Return the error and we'll
815 * retry in the slow path.
816 */
817 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100818 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700819
820 remain -= page_length;
821 user_data += page_length;
822 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700823 }
824
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100825 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700826}
827
828/**
829 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
830 * the memory and maps it using kmap_atomic for copying.
831 *
832 * This avoids taking mmap_sem for faulting on the user's address while the
833 * struct_mutex is held.
834 */
835static int
Chris Wilson05394f32010-11-08 19:18:58 +0000836i915_gem_shmem_pwrite_slow(struct drm_device *dev,
837 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700838 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000839 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700840{
Chris Wilson05394f32010-11-08 19:18:58 +0000841 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700842 struct mm_struct *mm = current->mm;
843 struct page **user_pages;
844 ssize_t remain;
845 loff_t offset, pinned_pages, i;
846 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100847 int shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700848 int data_page_index, data_page_offset;
849 int page_length;
850 int ret;
851 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700852 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700853
854 remain = args->size;
855
856 /* Pin the user pages containing the data. We can't fault while
857 * holding the struct mutex, and all of the pwrite implementations
858 * want to hold it while dereferencing the user data.
859 */
860 first_data_page = data_ptr / PAGE_SIZE;
861 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
862 num_pages = last_data_page - first_data_page + 1;
863
Chris Wilson4f27b752010-10-14 15:26:45 +0100864 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700865 if (user_pages == NULL)
866 return -ENOMEM;
867
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100868 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700869 down_read(&mm->mmap_sem);
870 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
871 num_pages, 0, 0, user_pages, NULL);
872 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100873 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700874 if (pinned_pages < num_pages) {
875 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100876 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700877 }
878
Eric Anholt40123c12009-03-09 13:42:30 -0700879 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100880 if (ret)
881 goto out;
882
883 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Eric Anholt40123c12009-03-09 13:42:30 -0700885 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000886 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700887
888 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100889 struct page *page;
890
Eric Anholt40123c12009-03-09 13:42:30 -0700891 /* Operation in this page
892 *
Eric Anholt40123c12009-03-09 13:42:30 -0700893 * shmem_page_offset = offset within page in shmem file
894 * data_page_index = page number in get_user_pages return
895 * data_page_offset = offset with data_page_index page.
896 * page_length = bytes to copy for this page
897 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100898 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700899 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100900 data_page_offset = offset_in_page(data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700901
902 page_length = remain;
903 if ((shmem_page_offset + page_length) > PAGE_SIZE)
904 page_length = PAGE_SIZE - shmem_page_offset;
905 if ((data_page_offset + page_length) > PAGE_SIZE)
906 page_length = PAGE_SIZE - data_page_offset;
907
Hugh Dickins5949eac2011-06-27 16:18:18 -0700908 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100909 if (IS_ERR(page)) {
910 ret = PTR_ERR(page);
911 goto out;
912 }
913
Eric Anholt280b7132009-03-12 16:56:27 -0700914 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100915 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700916 shmem_page_offset,
917 user_pages[data_page_index],
918 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100919 page_length,
920 0);
921 } else {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100922 slow_shmem_copy(page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100923 shmem_page_offset,
924 user_pages[data_page_index],
925 data_page_offset,
926 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700927 }
Eric Anholt40123c12009-03-09 13:42:30 -0700928
Chris Wilsone5281cc2010-10-28 13:45:36 +0100929 set_page_dirty(page);
930 mark_page_accessed(page);
931 page_cache_release(page);
932
Eric Anholt40123c12009-03-09 13:42:30 -0700933 remain -= page_length;
934 data_ptr += page_length;
935 offset += page_length;
936 }
937
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100938out:
Eric Anholt40123c12009-03-09 13:42:30 -0700939 for (i = 0; i < pinned_pages; i++)
940 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700941 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700942
943 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700944}
945
946/**
947 * Writes data to the object referenced by handle.
948 *
949 * On error, the contents of the buffer that were to be modified are undefined.
950 */
951int
952i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100953 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700954{
955 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000956 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000957 int ret;
958
959 if (args->size == 0)
960 return 0;
961
962 if (!access_ok(VERIFY_READ,
963 (char __user *)(uintptr_t)args->data_ptr,
964 args->size))
965 return -EFAULT;
966
967 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
968 args->size);
969 if (ret)
970 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700971
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100972 ret = i915_mutex_lock_interruptible(dev);
973 if (ret)
974 return ret;
975
Chris Wilson05394f32010-11-08 19:18:58 +0000976 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000977 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100978 ret = -ENOENT;
979 goto unlock;
980 }
Eric Anholt673a3942008-07-30 12:06:12 -0700981
Chris Wilson7dcd2492010-09-26 20:21:44 +0100982 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000983 if (args->offset > obj->base.size ||
984 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100985 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100986 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100987 }
988
Chris Wilsondb53a302011-02-03 11:57:46 +0000989 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
990
Eric Anholt673a3942008-07-30 12:06:12 -0700991 /* We can only do the GTT pwrite on untiled buffers, as otherwise
992 * it would end up going through the fenced access, and we'll get
993 * different detiling behavior between reading and writing.
994 * pread/pwrite currently are reading and writing from the CPU
995 * perspective, requiring manual detiling by the client.
996 */
Chris Wilson05394f32010-11-08 19:18:58 +0000997 if (obj->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100998 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Chris Wilsond9e86c02010-11-10 16:40:20 +0000999 else if (obj->gtt_space &&
Chris Wilson05394f32010-11-08 19:18:58 +00001000 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001001 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001002 if (ret)
1003 goto out;
1004
Chris Wilsond9e86c02010-11-10 16:40:20 +00001005 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1006 if (ret)
1007 goto out_unpin;
1008
1009 ret = i915_gem_object_put_fence(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001010 if (ret)
1011 goto out_unpin;
1012
1013 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1014 if (ret == -EFAULT)
1015 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1016
1017out_unpin:
1018 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001019 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001020 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1021 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001022 goto out;
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001023
1024 ret = -EFAULT;
1025 if (!i915_gem_object_needs_bit17_swizzle(obj))
1026 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1027 if (ret == -EFAULT)
1028 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
Eric Anholt40123c12009-03-09 13:42:30 -07001029 }
Eric Anholt673a3942008-07-30 12:06:12 -07001030
Chris Wilson35b62a82010-09-26 20:23:38 +01001031out:
Chris Wilson05394f32010-11-08 19:18:58 +00001032 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001033unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001034 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001035 return ret;
1036}
1037
1038/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001039 * Called when user space prepares to use an object with the CPU, either
1040 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001041 */
1042int
1043i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001044 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001045{
1046 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001047 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001048 uint32_t read_domains = args->read_domains;
1049 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001050 int ret;
1051
1052 if (!(dev->driver->driver_features & DRIVER_GEM))
1053 return -ENODEV;
1054
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001055 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001056 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001057 return -EINVAL;
1058
Chris Wilson21d509e2009-06-06 09:46:02 +01001059 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001060 return -EINVAL;
1061
1062 /* Having something in the write domain implies it's in the read
1063 * domain, and only that read domain. Enforce that in the request.
1064 */
1065 if (write_domain != 0 && read_domains != write_domain)
1066 return -EINVAL;
1067
Chris Wilson76c1dec2010-09-25 11:22:51 +01001068 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001070 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001071
Chris Wilson05394f32010-11-08 19:18:58 +00001072 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001073 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001074 ret = -ENOENT;
1075 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001076 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001077
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001078 if (read_domains & I915_GEM_DOMAIN_GTT) {
1079 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001080
1081 /* Silently promote "you're not bound, there was nothing to do"
1082 * to success, since the client was just asking us to
1083 * make sure everything was done.
1084 */
1085 if (ret == -EINVAL)
1086 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001087 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001088 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001089 }
1090
Chris Wilson05394f32010-11-08 19:18:58 +00001091 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001092unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001093 mutex_unlock(&dev->struct_mutex);
1094 return ret;
1095}
1096
1097/**
1098 * Called when user space has done writes to this buffer
1099 */
1100int
1101i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001102 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001103{
1104 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001105 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001106 int ret = 0;
1107
1108 if (!(dev->driver->driver_features & DRIVER_GEM))
1109 return -ENODEV;
1110
Chris Wilson76c1dec2010-09-25 11:22:51 +01001111 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001112 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001113 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001114
Chris Wilson05394f32010-11-08 19:18:58 +00001115 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001116 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001117 ret = -ENOENT;
1118 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001119 }
1120
Eric Anholt673a3942008-07-30 12:06:12 -07001121 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001122 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001123 i915_gem_object_flush_cpu_write_domain(obj);
1124
Chris Wilson05394f32010-11-08 19:18:58 +00001125 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001126unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001127 mutex_unlock(&dev->struct_mutex);
1128 return ret;
1129}
1130
1131/**
1132 * Maps the contents of an object, returning the address it is mapped
1133 * into.
1134 *
1135 * While the mapping holds a reference on the contents of the object, it doesn't
1136 * imply a ref on the object itself.
1137 */
1138int
1139i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001140 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001141{
Chris Wilsonda761a62010-10-27 17:37:08 +01001142 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001143 struct drm_i915_gem_mmap *args = data;
1144 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001145 unsigned long addr;
1146
1147 if (!(dev->driver->driver_features & DRIVER_GEM))
1148 return -ENODEV;
1149
Chris Wilson05394f32010-11-08 19:18:58 +00001150 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001151 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001152 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001153
Chris Wilsonda761a62010-10-27 17:37:08 +01001154 if (obj->size > dev_priv->mm.gtt_mappable_end) {
1155 drm_gem_object_unreference_unlocked(obj);
1156 return -E2BIG;
1157 }
1158
Eric Anholt673a3942008-07-30 12:06:12 -07001159 down_write(&current->mm->mmap_sem);
1160 addr = do_mmap(obj->filp, 0, args->size,
1161 PROT_READ | PROT_WRITE, MAP_SHARED,
1162 args->offset);
1163 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001164 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001165 if (IS_ERR((void *)addr))
1166 return addr;
1167
1168 args->addr_ptr = (uint64_t) addr;
1169
1170 return 0;
1171}
1172
Jesse Barnesde151cf2008-11-12 10:03:55 -08001173/**
1174 * i915_gem_fault - fault a page into the GTT
1175 * vma: VMA in question
1176 * vmf: fault info
1177 *
1178 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1179 * from userspace. The fault handler takes care of binding the object to
1180 * the GTT (if needed), allocating and programming a fence register (again,
1181 * only if needed based on whether the old reg is still valid or the object
1182 * is tiled) and inserting a new PTE into the faulting process.
1183 *
1184 * Note that the faulting process may involve evicting existing objects
1185 * from the GTT and/or fence registers to make room. So performance may
1186 * suffer if the GTT working set is large or there are few fence registers
1187 * left.
1188 */
1189int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1190{
Chris Wilson05394f32010-11-08 19:18:58 +00001191 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1192 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001193 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001194 pgoff_t page_offset;
1195 unsigned long pfn;
1196 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001197 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001198
1199 /* We don't use vmf->pgoff since that has the fake offset */
1200 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1201 PAGE_SHIFT;
1202
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001203 ret = i915_mutex_lock_interruptible(dev);
1204 if (ret)
1205 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001206
Chris Wilsondb53a302011-02-03 11:57:46 +00001207 trace_i915_gem_object_fault(obj, page_offset, true, write);
1208
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001209 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001210 if (!obj->map_and_fenceable) {
1211 ret = i915_gem_object_unbind(obj);
1212 if (ret)
1213 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001214 }
Chris Wilson05394f32010-11-08 19:18:58 +00001215 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001216 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001217 if (ret)
1218 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001219
Eric Anholte92d03b2011-06-14 16:43:09 -07001220 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1221 if (ret)
1222 goto unlock;
1223 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001224
Chris Wilsond9e86c02010-11-10 16:40:20 +00001225 if (obj->tiling_mode == I915_TILING_NONE)
1226 ret = i915_gem_object_put_fence(obj);
1227 else
Chris Wilsonce453d82011-02-21 14:43:56 +00001228 ret = i915_gem_object_get_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001229 if (ret)
1230 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001231
Chris Wilson05394f32010-11-08 19:18:58 +00001232 if (i915_gem_object_is_inactive(obj))
1233 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001234
Chris Wilson6299f992010-11-24 12:23:44 +00001235 obj->fault_mappable = true;
1236
Chris Wilson05394f32010-11-08 19:18:58 +00001237 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001238 page_offset;
1239
1240 /* Finally, remap it using the new GTT offset */
1241 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001242unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001243 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001244out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001245 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001246 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001247 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001248 /* Give the error handler a chance to run and move the
1249 * objects off the GPU active list. Next time we service the
1250 * fault, we should be able to transition the page into the
1251 * GTT without touching the GPU (and so avoid further
1252 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1253 * with coherency, just lost writes.
1254 */
Chris Wilson045e7692010-11-07 09:18:22 +00001255 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001256 case 0:
1257 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001258 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001259 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001260 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001261 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001262 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001263 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 }
1265}
1266
1267/**
1268 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1269 * @obj: obj in question
1270 *
1271 * GEM memory mapping works by handing back to userspace a fake mmap offset
1272 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1273 * up the object based on the offset and sets up the various memory mapping
1274 * structures.
1275 *
1276 * This routine allocates and attaches a fake offset for @obj.
1277 */
1278static int
Chris Wilson05394f32010-11-08 19:18:58 +00001279i915_gem_create_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001280{
Chris Wilson05394f32010-11-08 19:18:58 +00001281 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001282 struct drm_gem_mm *mm = dev->mm_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001283 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001284 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001285 int ret = 0;
1286
1287 /* Set the object up for mmap'ing */
Chris Wilson05394f32010-11-08 19:18:58 +00001288 list = &obj->base.map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001289 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001290 if (!list->map)
1291 return -ENOMEM;
1292
1293 map = list->map;
1294 map->type = _DRM_GEM;
Chris Wilson05394f32010-11-08 19:18:58 +00001295 map->size = obj->base.size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001296 map->handle = obj;
1297
1298 /* Get a DRM GEM mmap offset allocated... */
1299 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
Chris Wilson05394f32010-11-08 19:18:58 +00001300 obj->base.size / PAGE_SIZE,
1301 0, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001302 if (!list->file_offset_node) {
Chris Wilson05394f32010-11-08 19:18:58 +00001303 DRM_ERROR("failed to allocate offset for bo %d\n",
1304 obj->base.name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001305 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306 goto out_free_list;
1307 }
1308
1309 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
Chris Wilson05394f32010-11-08 19:18:58 +00001310 obj->base.size / PAGE_SIZE,
1311 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001312 if (!list->file_offset_node) {
1313 ret = -ENOMEM;
1314 goto out_free_list;
1315 }
1316
1317 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001318 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1319 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001320 DRM_ERROR("failed to add to map hash\n");
1321 goto out_free_mm;
1322 }
1323
Jesse Barnesde151cf2008-11-12 10:03:55 -08001324 return 0;
1325
1326out_free_mm:
1327 drm_mm_put_block(list->file_offset_node);
1328out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001329 kfree(list->map);
Chris Wilson39a01d12010-10-28 13:03:06 +01001330 list->map = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331
1332 return ret;
1333}
1334
Chris Wilson901782b2009-07-10 08:18:50 +01001335/**
1336 * i915_gem_release_mmap - remove physical page mappings
1337 * @obj: obj in question
1338 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001339 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001340 * relinquish ownership of the pages back to the system.
1341 *
1342 * It is vital that we remove the page mapping if we have mapped a tiled
1343 * object through the GTT and then lose the fence register due to
1344 * resource pressure. Similarly if the object has been moved out of the
1345 * aperture, than pages mapped into userspace must be revoked. Removing the
1346 * mapping will then trigger a page fault on the next user access, allowing
1347 * fixup by i915_gem_fault().
1348 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001349void
Chris Wilson05394f32010-11-08 19:18:58 +00001350i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001351{
Chris Wilson6299f992010-11-24 12:23:44 +00001352 if (!obj->fault_mappable)
1353 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001354
Chris Wilsonf6e47882011-03-20 21:09:12 +00001355 if (obj->base.dev->dev_mapping)
1356 unmap_mapping_range(obj->base.dev->dev_mapping,
1357 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1358 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001359
Chris Wilson6299f992010-11-24 12:23:44 +00001360 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001361}
1362
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001363static void
Chris Wilson05394f32010-11-08 19:18:58 +00001364i915_gem_free_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001365{
Chris Wilson05394f32010-11-08 19:18:58 +00001366 struct drm_device *dev = obj->base.dev;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001367 struct drm_gem_mm *mm = dev->mm_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001368 struct drm_map_list *list = &obj->base.map_list;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001369
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001370 drm_ht_remove_item(&mm->offset_hash, &list->hash);
Chris Wilson39a01d12010-10-28 13:03:06 +01001371 drm_mm_put_block(list->file_offset_node);
1372 kfree(list->map);
1373 list->map = NULL;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001374}
1375
Chris Wilson92b88ae2010-11-09 11:47:32 +00001376static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001377i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001378{
Chris Wilsone28f8712011-07-18 13:11:49 -07001379 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001380
1381 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001382 tiling_mode == I915_TILING_NONE)
1383 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001384
1385 /* Previous chips need a power-of-two fence region when tiling */
1386 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001387 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001388 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001389 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001390
Chris Wilsone28f8712011-07-18 13:11:49 -07001391 while (gtt_size < size)
1392 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001393
Chris Wilsone28f8712011-07-18 13:11:49 -07001394 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001395}
1396
Jesse Barnesde151cf2008-11-12 10:03:55 -08001397/**
1398 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1399 * @obj: object to check
1400 *
1401 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001402 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403 */
1404static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001405i915_gem_get_gtt_alignment(struct drm_device *dev,
1406 uint32_t size,
1407 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001408{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 /*
1410 * Minimum alignment is 4k (GTT page size), but might be greater
1411 * if a fence register is needed for the object.
1412 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001413 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001414 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001415 return 4096;
1416
1417 /*
1418 * Previous chips need to be aligned to the size of the smallest
1419 * fence register that can contain the object.
1420 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001421 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001422}
1423
Daniel Vetter5e783302010-11-14 22:32:36 +01001424/**
1425 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1426 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001427 * @dev: the device
1428 * @size: size of the object
1429 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001430 *
1431 * Return the required GTT alignment for an object, only taking into account
1432 * unfenced tiled surface requirements.
1433 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001434uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001435i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1436 uint32_t size,
1437 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001438{
Daniel Vetter5e783302010-11-14 22:32:36 +01001439 /*
1440 * Minimum alignment is 4k (GTT page size) for sane hw.
1441 */
1442 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001443 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001444 return 4096;
1445
Chris Wilsone28f8712011-07-18 13:11:49 -07001446 /* Previous hardware however needs to be aligned to a power-of-two
1447 * tile height. The simplest method for determining this is to reuse
1448 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001449 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001451}
1452
Jesse Barnesde151cf2008-11-12 10:03:55 -08001453int
Dave Airlieff72145b2011-02-07 12:16:14 +10001454i915_gem_mmap_gtt(struct drm_file *file,
1455 struct drm_device *dev,
1456 uint32_t handle,
1457 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458{
Chris Wilsonda761a62010-10-27 17:37:08 +01001459 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001460 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001461 int ret;
1462
1463 if (!(dev->driver->driver_features & DRIVER_GEM))
1464 return -ENODEV;
1465
Chris Wilson76c1dec2010-09-25 11:22:51 +01001466 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001467 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001468 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469
Dave Airlieff72145b2011-02-07 12:16:14 +10001470 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001471 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001472 ret = -ENOENT;
1473 goto unlock;
1474 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475
Chris Wilson05394f32010-11-08 19:18:58 +00001476 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001477 ret = -E2BIG;
1478 goto unlock;
1479 }
1480
Chris Wilson05394f32010-11-08 19:18:58 +00001481 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001482 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001483 ret = -EINVAL;
1484 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001485 }
1486
Chris Wilson05394f32010-11-08 19:18:58 +00001487 if (!obj->base.map_list.map) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001488 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001489 if (ret)
1490 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001491 }
1492
Dave Airlieff72145b2011-02-07 12:16:14 +10001493 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001494
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001495out:
Chris Wilson05394f32010-11-08 19:18:58 +00001496 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001497unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001498 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001499 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001500}
1501
Dave Airlieff72145b2011-02-07 12:16:14 +10001502/**
1503 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1504 * @dev: DRM device
1505 * @data: GTT mapping ioctl data
1506 * @file: GEM object info
1507 *
1508 * Simply returns the fake offset to userspace so it can mmap it.
1509 * The mmap call will end up in drm_gem_mmap(), which will set things
1510 * up so we can get faults in the handler above.
1511 *
1512 * The fault handler will take care of binding the object into the GTT
1513 * (since it may have been evicted to make room for something), allocating
1514 * a fence register, and mapping the appropriate aperture address into
1515 * userspace.
1516 */
1517int
1518i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1519 struct drm_file *file)
1520{
1521 struct drm_i915_gem_mmap_gtt *args = data;
1522
1523 if (!(dev->driver->driver_features & DRIVER_GEM))
1524 return -ENODEV;
1525
1526 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1527}
1528
1529
Chris Wilsone5281cc2010-10-28 13:45:36 +01001530static int
Chris Wilson05394f32010-11-08 19:18:58 +00001531i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001532 gfp_t gfpmask)
1533{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001534 int page_count, i;
1535 struct address_space *mapping;
1536 struct inode *inode;
1537 struct page *page;
1538
1539 /* Get the list of pages out of our struct file. They'll be pinned
1540 * at this point until we release them.
1541 */
Chris Wilson05394f32010-11-08 19:18:58 +00001542 page_count = obj->base.size / PAGE_SIZE;
1543 BUG_ON(obj->pages != NULL);
1544 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1545 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001546 return -ENOMEM;
1547
Chris Wilson05394f32010-11-08 19:18:58 +00001548 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001549 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001550 gfpmask |= mapping_gfp_mask(mapping);
1551
Chris Wilsone5281cc2010-10-28 13:45:36 +01001552 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001553 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001554 if (IS_ERR(page))
1555 goto err_pages;
1556
Chris Wilson05394f32010-11-08 19:18:58 +00001557 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001558 }
1559
Chris Wilson05394f32010-11-08 19:18:58 +00001560 if (obj->tiling_mode != I915_TILING_NONE)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001561 i915_gem_object_do_bit_17_swizzle(obj);
1562
1563 return 0;
1564
1565err_pages:
1566 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001567 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001568
Chris Wilson05394f32010-11-08 19:18:58 +00001569 drm_free_large(obj->pages);
1570 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001571 return PTR_ERR(page);
1572}
1573
Chris Wilson5cdf5882010-09-27 15:51:07 +01001574static void
Chris Wilson05394f32010-11-08 19:18:58 +00001575i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001576{
Chris Wilson05394f32010-11-08 19:18:58 +00001577 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001578 int i;
1579
Chris Wilson05394f32010-11-08 19:18:58 +00001580 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001581
Chris Wilson05394f32010-11-08 19:18:58 +00001582 if (obj->tiling_mode != I915_TILING_NONE)
Eric Anholt280b7132009-03-12 16:56:27 -07001583 i915_gem_object_save_bit_17_swizzle(obj);
1584
Chris Wilson05394f32010-11-08 19:18:58 +00001585 if (obj->madv == I915_MADV_DONTNEED)
1586 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001587
1588 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001589 if (obj->dirty)
1590 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001591
Chris Wilson05394f32010-11-08 19:18:58 +00001592 if (obj->madv == I915_MADV_WILLNEED)
1593 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001594
Chris Wilson05394f32010-11-08 19:18:58 +00001595 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001596 }
Chris Wilson05394f32010-11-08 19:18:58 +00001597 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001598
Chris Wilson05394f32010-11-08 19:18:58 +00001599 drm_free_large(obj->pages);
1600 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001601}
1602
Chris Wilson54cf91d2010-11-25 18:00:26 +00001603void
Chris Wilson05394f32010-11-08 19:18:58 +00001604i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001605 struct intel_ring_buffer *ring,
1606 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001607{
Chris Wilson05394f32010-11-08 19:18:58 +00001608 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001609 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001610
Zou Nan hai852835f2010-05-21 09:08:56 +08001611 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001612 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001613
1614 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001615 if (!obj->active) {
1616 drm_gem_object_reference(&obj->base);
1617 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001618 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001619
Eric Anholt673a3942008-07-30 12:06:12 -07001620 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001621 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1622 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001623
Chris Wilson05394f32010-11-08 19:18:58 +00001624 obj->last_rendering_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001625 if (obj->fenced_gpu_access) {
1626 struct drm_i915_fence_reg *reg;
1627
1628 BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);
1629
1630 obj->last_fenced_seqno = seqno;
1631 obj->last_fenced_ring = ring;
1632
1633 reg = &dev_priv->fence_regs[obj->fence_reg];
1634 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
1635 }
1636}
1637
1638static void
1639i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1640{
1641 list_del_init(&obj->ring_list);
1642 obj->last_rendering_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001643}
1644
Eric Anholtce44b0e2008-11-06 16:00:31 -08001645static void
Chris Wilson05394f32010-11-08 19:18:58 +00001646i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001647{
Chris Wilson05394f32010-11-08 19:18:58 +00001648 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001649 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 BUG_ON(!obj->active);
1652 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001653
1654 i915_gem_object_move_off_active(obj);
1655}
1656
1657static void
1658i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1659{
1660 struct drm_device *dev = obj->base.dev;
1661 struct drm_i915_private *dev_priv = dev->dev_private;
1662
1663 if (obj->pin_count != 0)
1664 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1665 else
1666 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1667
1668 BUG_ON(!list_empty(&obj->gpu_write_list));
1669 BUG_ON(!obj->active);
1670 obj->ring = NULL;
1671
1672 i915_gem_object_move_off_active(obj);
1673 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001674
1675 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001676 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001677 drm_gem_object_unreference(&obj->base);
1678
1679 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001680}
Eric Anholt673a3942008-07-30 12:06:12 -07001681
Chris Wilson963b4832009-09-20 23:03:54 +01001682/* Immediately discard the backing storage */
1683static void
Chris Wilson05394f32010-11-08 19:18:58 +00001684i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001685{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001686 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001687
Chris Wilsonae9fed62010-08-07 11:01:30 +01001688 /* Our goal here is to return as much of the memory as
1689 * is possible back to the system as we are called from OOM.
1690 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001691 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001692 */
Chris Wilson05394f32010-11-08 19:18:58 +00001693 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001694 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001695
Chris Wilson05394f32010-11-08 19:18:58 +00001696 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001697}
1698
1699static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001700i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001701{
Chris Wilson05394f32010-11-08 19:18:58 +00001702 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001703}
1704
Eric Anholt673a3942008-07-30 12:06:12 -07001705static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001706i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1707 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001708{
Chris Wilson05394f32010-11-08 19:18:58 +00001709 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001710
Chris Wilson05394f32010-11-08 19:18:58 +00001711 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001712 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001713 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001714 if (obj->base.write_domain & flush_domains) {
1715 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001716
Chris Wilson05394f32010-11-08 19:18:58 +00001717 obj->base.write_domain = 0;
1718 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001719 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001720 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001721
Daniel Vetter63560392010-02-19 11:51:59 +01001722 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001723 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001724 old_write_domain);
1725 }
1726 }
1727}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001728
Chris Wilson3cce4692010-10-27 16:11:02 +01001729int
Chris Wilsondb53a302011-02-03 11:57:46 +00001730i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001731 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001732 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001733{
Chris Wilsondb53a302011-02-03 11:57:46 +00001734 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001735 uint32_t seqno;
1736 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001737 int ret;
1738
1739 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001740
Chris Wilson3cce4692010-10-27 16:11:02 +01001741 ret = ring->add_request(ring, &seqno);
1742 if (ret)
1743 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001744
Chris Wilsondb53a302011-02-03 11:57:46 +00001745 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001746
1747 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001748 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001749 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001750 was_empty = list_empty(&ring->request_list);
1751 list_add_tail(&request->list, &ring->request_list);
1752
Chris Wilsondb53a302011-02-03 11:57:46 +00001753 if (file) {
1754 struct drm_i915_file_private *file_priv = file->driver_priv;
1755
Chris Wilson1c255952010-09-26 11:03:27 +01001756 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001757 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001758 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001759 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001760 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001761 }
Eric Anholt673a3942008-07-30 12:06:12 -07001762
Chris Wilsondb53a302011-02-03 11:57:46 +00001763 ring->outstanding_lazy_request = false;
1764
Ben Gamarif65d9422009-09-14 17:48:44 -04001765 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001766 if (i915_enable_hangcheck) {
1767 mod_timer(&dev_priv->hangcheck_timer,
1768 jiffies +
1769 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1770 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001771 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001772 queue_delayed_work(dev_priv->wq,
1773 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001774 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001775 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001776}
1777
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001778static inline void
1779i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001780{
Chris Wilson1c255952010-09-26 11:03:27 +01001781 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001782
Chris Wilson1c255952010-09-26 11:03:27 +01001783 if (!file_priv)
1784 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001785
Chris Wilson1c255952010-09-26 11:03:27 +01001786 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001787 if (request->file_priv) {
1788 list_del(&request->client_list);
1789 request->file_priv = NULL;
1790 }
Chris Wilson1c255952010-09-26 11:03:27 +01001791 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001792}
1793
Chris Wilsondfaae392010-09-22 10:31:52 +01001794static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1795 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001796{
Chris Wilsondfaae392010-09-22 10:31:52 +01001797 while (!list_empty(&ring->request_list)) {
1798 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001799
Chris Wilsondfaae392010-09-22 10:31:52 +01001800 request = list_first_entry(&ring->request_list,
1801 struct drm_i915_gem_request,
1802 list);
1803
1804 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001805 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001806 kfree(request);
1807 }
1808
1809 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001810 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001811
Chris Wilson05394f32010-11-08 19:18:58 +00001812 obj = list_first_entry(&ring->active_list,
1813 struct drm_i915_gem_object,
1814 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001815
Chris Wilson05394f32010-11-08 19:18:58 +00001816 obj->base.write_domain = 0;
1817 list_del_init(&obj->gpu_write_list);
1818 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001819 }
Eric Anholt673a3942008-07-30 12:06:12 -07001820}
1821
Chris Wilson312817a2010-11-22 11:50:11 +00001822static void i915_gem_reset_fences(struct drm_device *dev)
1823{
1824 struct drm_i915_private *dev_priv = dev->dev_private;
1825 int i;
1826
1827 for (i = 0; i < 16; i++) {
1828 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001829 struct drm_i915_gem_object *obj = reg->obj;
1830
1831 if (!obj)
1832 continue;
1833
1834 if (obj->tiling_mode)
1835 i915_gem_release_mmap(obj);
1836
Chris Wilsond9e86c02010-11-10 16:40:20 +00001837 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1838 reg->obj->fenced_gpu_access = false;
1839 reg->obj->last_fenced_seqno = 0;
1840 reg->obj->last_fenced_ring = NULL;
1841 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001842 }
1843}
1844
Chris Wilson069efc12010-09-30 16:53:18 +01001845void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001846{
Chris Wilsondfaae392010-09-22 10:31:52 +01001847 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001848 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001849 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001850
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001851 for (i = 0; i < I915_NUM_RINGS; i++)
1852 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001853
1854 /* Remove anything from the flushing lists. The GPU cache is likely
1855 * to be lost on reset along with the data, so simply move the
1856 * lost bo to the inactive list.
1857 */
1858 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001859 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001860 struct drm_i915_gem_object,
1861 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001862
Chris Wilson05394f32010-11-08 19:18:58 +00001863 obj->base.write_domain = 0;
1864 list_del_init(&obj->gpu_write_list);
1865 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001866 }
Chris Wilson9375e442010-09-19 12:21:28 +01001867
Chris Wilsondfaae392010-09-22 10:31:52 +01001868 /* Move everything out of the GPU domains to ensure we do any
1869 * necessary invalidation upon reuse.
1870 */
Chris Wilson05394f32010-11-08 19:18:58 +00001871 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001872 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001873 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001874 {
Chris Wilson05394f32010-11-08 19:18:58 +00001875 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001876 }
Chris Wilson069efc12010-09-30 16:53:18 +01001877
1878 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001879 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001880}
1881
1882/**
1883 * This function clears the request list as sequence numbers are passed.
1884 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001885static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001886i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001887{
Eric Anholt673a3942008-07-30 12:06:12 -07001888 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001889 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001890
Chris Wilsondb53a302011-02-03 11:57:46 +00001891 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001892 return;
1893
Chris Wilsondb53a302011-02-03 11:57:46 +00001894 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001895
Chris Wilson78501ea2010-10-27 12:18:21 +01001896 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001897
Chris Wilson076e2c02011-01-21 10:07:18 +00001898 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001899 if (seqno >= ring->sync_seqno[i])
1900 ring->sync_seqno[i] = 0;
1901
Zou Nan hai852835f2010-05-21 09:08:56 +08001902 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001903 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001904
Zou Nan hai852835f2010-05-21 09:08:56 +08001905 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001906 struct drm_i915_gem_request,
1907 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001908
Chris Wilsondfaae392010-09-22 10:31:52 +01001909 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001910 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001911
Chris Wilsondb53a302011-02-03 11:57:46 +00001912 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001913
1914 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001915 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001916 kfree(request);
1917 }
1918
1919 /* Move any buffers on the active list that are no longer referenced
1920 * by the ringbuffer to the flushing/inactive lists as appropriate.
1921 */
1922 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001923 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001924
Akshay Joshi0206e352011-08-16 15:34:10 -04001925 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001926 struct drm_i915_gem_object,
1927 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001928
Chris Wilson05394f32010-11-08 19:18:58 +00001929 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001930 break;
1931
Chris Wilson05394f32010-11-08 19:18:58 +00001932 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001933 i915_gem_object_move_to_flushing(obj);
1934 else
1935 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001936 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001937
Chris Wilsondb53a302011-02-03 11:57:46 +00001938 if (unlikely(ring->trace_irq_seqno &&
1939 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001940 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001941 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001942 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001943
Chris Wilsondb53a302011-02-03 11:57:46 +00001944 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001945}
1946
1947void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001948i915_gem_retire_requests(struct drm_device *dev)
1949{
1950 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001951 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001952
Chris Wilsonbe726152010-07-23 23:18:50 +01001953 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001954 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001955
1956 /* We must be careful that during unbind() we do not
1957 * accidentally infinitely recurse into retire requests.
1958 * Currently:
1959 * retire -> free -> unbind -> wait -> retire_ring
1960 */
Chris Wilson05394f32010-11-08 19:18:58 +00001961 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001962 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001963 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001964 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001965 }
1966
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001967 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001968 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001969}
1970
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001971static void
Eric Anholt673a3942008-07-30 12:06:12 -07001972i915_gem_retire_work_handler(struct work_struct *work)
1973{
1974 drm_i915_private_t *dev_priv;
1975 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001976 bool idle;
1977 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001978
1979 dev_priv = container_of(work, drm_i915_private_t,
1980 mm.retire_work.work);
1981 dev = dev_priv->dev;
1982
Chris Wilson891b48c2010-09-29 12:26:37 +01001983 /* Come back later if the device is busy... */
1984 if (!mutex_trylock(&dev->struct_mutex)) {
1985 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1986 return;
1987 }
1988
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001989 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001990
Chris Wilson0a587052011-01-09 21:05:44 +00001991 /* Send a periodic flush down the ring so we don't hold onto GEM
1992 * objects indefinitely.
1993 */
1994 idle = true;
1995 for (i = 0; i < I915_NUM_RINGS; i++) {
1996 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1997
1998 if (!list_empty(&ring->gpu_write_list)) {
1999 struct drm_i915_gem_request *request;
2000 int ret;
2001
Chris Wilsondb53a302011-02-03 11:57:46 +00002002 ret = i915_gem_flush_ring(ring,
2003 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00002004 request = kzalloc(sizeof(*request), GFP_KERNEL);
2005 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00002006 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00002007 kfree(request);
2008 }
2009
2010 idle &= list_empty(&ring->request_list);
2011 }
2012
2013 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002014 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00002015
Eric Anholt673a3942008-07-30 12:06:12 -07002016 mutex_unlock(&dev->struct_mutex);
2017}
2018
Chris Wilsondb53a302011-02-03 11:57:46 +00002019/**
2020 * Waits for a sequence number to be signaled, and cleans up the
2021 * request and object lists appropriately for that event.
2022 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002023int
Chris Wilsondb53a302011-02-03 11:57:46 +00002024i915_wait_request(struct intel_ring_buffer *ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002025 uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002026{
Chris Wilsondb53a302011-02-03 11:57:46 +00002027 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002028 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07002029 int ret = 0;
2030
2031 BUG_ON(seqno == 0);
2032
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002033 if (atomic_read(&dev_priv->mm.wedged)) {
2034 struct completion *x = &dev_priv->error_completion;
2035 bool recovery_complete;
2036 unsigned long flags;
2037
2038 /* Give the error handler a chance to run. */
2039 spin_lock_irqsave(&x->wait.lock, flags);
2040 recovery_complete = x->done > 0;
2041 spin_unlock_irqrestore(&x->wait.lock, flags);
2042
2043 return recovery_complete ? -EIO : -EAGAIN;
2044 }
Ben Gamariffed1d02009-09-14 17:48:41 -04002045
Chris Wilson5d97eb62010-11-10 20:40:02 +00002046 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01002047 struct drm_i915_gem_request *request;
2048
2049 request = kzalloc(sizeof(*request), GFP_KERNEL);
2050 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002051 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01002052
Chris Wilsondb53a302011-02-03 11:57:46 +00002053 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01002054 if (ret) {
2055 kfree(request);
2056 return ret;
2057 }
2058
2059 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002060 }
2061
Chris Wilson78501ea2010-10-27 12:18:21 +01002062 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002063 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002064 ier = I915_READ(DEIER) | I915_READ(GTIER);
2065 else
2066 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002067 if (!ier) {
2068 DRM_ERROR("something (likely vbetool) disabled "
2069 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01002070 ring->dev->driver->irq_preinstall(ring->dev);
2071 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002072 }
2073
Chris Wilsondb53a302011-02-03 11:57:46 +00002074 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002075
Chris Wilsonb2223492010-10-27 15:27:33 +01002076 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002077 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002078 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002079 ret = wait_event_interruptible(ring->irq_queue,
2080 i915_seqno_passed(ring->get_seqno(ring), seqno)
2081 || atomic_read(&dev_priv->mm.wedged));
2082 else
2083 wait_event(ring->irq_queue,
2084 i915_seqno_passed(ring->get_seqno(ring), seqno)
2085 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002086
Chris Wilsonb13c2b92010-12-13 16:54:50 +00002087 ring->irq_put(ring);
Chris Wilsonb5ba1772010-12-14 12:17:15 +00002088 } else if (wait_for(i915_seqno_passed(ring->get_seqno(ring),
2089 seqno) ||
2090 atomic_read(&dev_priv->mm.wedged), 3000))
2091 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01002092 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002093
Chris Wilsondb53a302011-02-03 11:57:46 +00002094 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002095 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002096 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002097 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002098
2099 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002100 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01002101 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002102 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002103
2104 /* Directly dispatch request retiring. While we have the work queue
2105 * to handle this, the waiter on a request often wants an associated
2106 * buffer to have made it to the inactive list, and we would need
2107 * a separate wait queue to handle that.
2108 */
2109 if (ret == 0)
Chris Wilsondb53a302011-02-03 11:57:46 +00002110 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002111
2112 return ret;
2113}
2114
Daniel Vetter48764bf2009-09-15 22:57:32 +02002115/**
Eric Anholt673a3942008-07-30 12:06:12 -07002116 * Ensures that all rendering to the object has completed and the object is
2117 * safe to unbind from the GTT or access from the CPU.
2118 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00002119int
Chris Wilsonce453d82011-02-21 14:43:56 +00002120i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002121{
Eric Anholt673a3942008-07-30 12:06:12 -07002122 int ret;
2123
Eric Anholte47c68e2008-11-14 13:35:19 -08002124 /* This function only exists to support waiting for existing rendering,
2125 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002126 */
Chris Wilson05394f32010-11-08 19:18:58 +00002127 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002128
2129 /* If there is rendering queued on the buffer being evicted, wait for
2130 * it.
2131 */
Chris Wilson05394f32010-11-08 19:18:58 +00002132 if (obj->active) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002133 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002134 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002135 return ret;
2136 }
2137
2138 return 0;
2139}
2140
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002141static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2142{
2143 u32 old_write_domain, old_read_domains;
2144
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002145 /* Act a barrier for all accesses through the GTT */
2146 mb();
2147
2148 /* Force a pagefault for domain tracking on next user access */
2149 i915_gem_release_mmap(obj);
2150
Keith Packardb97c3d92011-06-24 21:02:59 -07002151 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2152 return;
2153
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002154 old_read_domains = obj->base.read_domains;
2155 old_write_domain = obj->base.write_domain;
2156
2157 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2158 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2159
2160 trace_i915_gem_object_change_domain(obj,
2161 old_read_domains,
2162 old_write_domain);
2163}
2164
Eric Anholt673a3942008-07-30 12:06:12 -07002165/**
2166 * Unbinds an object from the GTT aperture.
2167 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002168int
Chris Wilson05394f32010-11-08 19:18:58 +00002169i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002170{
Eric Anholt673a3942008-07-30 12:06:12 -07002171 int ret = 0;
2172
Chris Wilson05394f32010-11-08 19:18:58 +00002173 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002174 return 0;
2175
Chris Wilson05394f32010-11-08 19:18:58 +00002176 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002177 DRM_ERROR("Attempting to unbind pinned buffer\n");
2178 return -EINVAL;
2179 }
2180
Chris Wilsona8198ee2011-04-13 22:04:09 +01002181 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002182 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002183 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002184 /* Continue on if we fail due to EIO, the GPU is hung so we
2185 * should be safe and we need to cleanup or else we might
2186 * cause memory corruption through use-after-free.
2187 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002188
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002189 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002190
2191 /* Move the object to the CPU domain to ensure that
2192 * any possible CPU writes while it's not in the GTT
2193 * are flushed when we go to remap it.
2194 */
2195 if (ret == 0)
2196 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2197 if (ret == -ERESTARTSYS)
2198 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002199 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002200 /* In the event of a disaster, abandon all caches and
2201 * hope for the best.
2202 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002203 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002204 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002205 }
Eric Anholt673a3942008-07-30 12:06:12 -07002206
Daniel Vetter96b47b62009-12-15 17:50:00 +01002207 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002208 ret = i915_gem_object_put_fence(obj);
2209 if (ret == -ERESTARTSYS)
2210 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002211
Chris Wilsondb53a302011-02-03 11:57:46 +00002212 trace_i915_gem_object_unbind(obj);
2213
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002214 i915_gem_gtt_unbind_object(obj);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002215 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002216
Chris Wilson6299f992010-11-24 12:23:44 +00002217 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002218 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002219 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002220 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002221
Chris Wilson05394f32010-11-08 19:18:58 +00002222 drm_mm_put_block(obj->gtt_space);
2223 obj->gtt_space = NULL;
2224 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002225
Chris Wilson05394f32010-11-08 19:18:58 +00002226 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002227 i915_gem_object_truncate(obj);
2228
Chris Wilson8dc17752010-07-23 23:18:51 +01002229 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002230}
2231
Chris Wilson88241782011-01-07 17:09:48 +00002232int
Chris Wilsondb53a302011-02-03 11:57:46 +00002233i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002234 uint32_t invalidate_domains,
2235 uint32_t flush_domains)
2236{
Chris Wilson88241782011-01-07 17:09:48 +00002237 int ret;
2238
Chris Wilson36d527d2011-03-19 22:26:49 +00002239 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2240 return 0;
2241
Chris Wilsondb53a302011-02-03 11:57:46 +00002242 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2243
Chris Wilson88241782011-01-07 17:09:48 +00002244 ret = ring->flush(ring, invalidate_domains, flush_domains);
2245 if (ret)
2246 return ret;
2247
Chris Wilson36d527d2011-03-19 22:26:49 +00002248 if (flush_domains & I915_GEM_GPU_DOMAINS)
2249 i915_gem_process_flushing_list(ring, flush_domains);
2250
Chris Wilson88241782011-01-07 17:09:48 +00002251 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002252}
2253
Chris Wilsondb53a302011-02-03 11:57:46 +00002254static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002255{
Chris Wilson88241782011-01-07 17:09:48 +00002256 int ret;
2257
Chris Wilson395b70b2010-10-28 21:28:46 +01002258 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002259 return 0;
2260
Chris Wilson88241782011-01-07 17:09:48 +00002261 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002262 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002263 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002264 if (ret)
2265 return ret;
2266 }
2267
Chris Wilsonce453d82011-02-21 14:43:56 +00002268 return i915_wait_request(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002269}
2270
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002271int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002272i915_gpu_idle(struct drm_device *dev)
2273{
2274 drm_i915_private_t *dev_priv = dev->dev_private;
2275 bool lists_empty;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002276 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002277
Zou Nan haid1b851f2010-05-21 09:08:57 +08002278 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson395b70b2010-10-28 21:28:46 +01002279 list_empty(&dev_priv->mm.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002280 if (lists_empty)
2281 return 0;
2282
2283 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002284 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002285 ret = i915_ring_idle(&dev_priv->ring[i]);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002286 if (ret)
2287 return ret;
2288 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002289
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002290 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002291}
2292
Daniel Vetterc6642782010-11-12 13:46:18 +00002293static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2294 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002295{
Chris Wilson05394f32010-11-08 19:18:58 +00002296 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002297 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002298 u32 size = obj->gtt_space->size;
2299 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002300 uint64_t val;
2301
Chris Wilson05394f32010-11-08 19:18:58 +00002302 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002303 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002304 val |= obj->gtt_offset & 0xfffff000;
2305 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002306 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2307
Chris Wilson05394f32010-11-08 19:18:58 +00002308 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002309 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2310 val |= I965_FENCE_REG_VALID;
2311
Daniel Vetterc6642782010-11-12 13:46:18 +00002312 if (pipelined) {
2313 int ret = intel_ring_begin(pipelined, 6);
2314 if (ret)
2315 return ret;
2316
2317 intel_ring_emit(pipelined, MI_NOOP);
2318 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2319 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2320 intel_ring_emit(pipelined, (u32)val);
2321 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2322 intel_ring_emit(pipelined, (u32)(val >> 32));
2323 intel_ring_advance(pipelined);
2324 } else
2325 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2326
2327 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002328}
2329
Daniel Vetterc6642782010-11-12 13:46:18 +00002330static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2331 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002332{
Chris Wilson05394f32010-11-08 19:18:58 +00002333 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002334 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002335 u32 size = obj->gtt_space->size;
2336 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002337 uint64_t val;
2338
Chris Wilson05394f32010-11-08 19:18:58 +00002339 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002340 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002341 val |= obj->gtt_offset & 0xfffff000;
2342 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2343 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002344 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2345 val |= I965_FENCE_REG_VALID;
2346
Daniel Vetterc6642782010-11-12 13:46:18 +00002347 if (pipelined) {
2348 int ret = intel_ring_begin(pipelined, 6);
2349 if (ret)
2350 return ret;
2351
2352 intel_ring_emit(pipelined, MI_NOOP);
2353 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2354 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2355 intel_ring_emit(pipelined, (u32)val);
2356 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2357 intel_ring_emit(pipelined, (u32)(val >> 32));
2358 intel_ring_advance(pipelined);
2359 } else
2360 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2361
2362 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002363}
2364
Daniel Vetterc6642782010-11-12 13:46:18 +00002365static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2366 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002367{
Chris Wilson05394f32010-11-08 19:18:58 +00002368 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002369 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002370 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002371 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002372 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002373
Daniel Vetterc6642782010-11-12 13:46:18 +00002374 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2375 (size & -size) != size ||
2376 (obj->gtt_offset & (size - 1)),
2377 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2378 obj->gtt_offset, obj->map_and_fenceable, size))
2379 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002380
Daniel Vetterc6642782010-11-12 13:46:18 +00002381 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002382 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002383 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002384 tile_width = 512;
2385
2386 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002387 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002388 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002389
Chris Wilson05394f32010-11-08 19:18:58 +00002390 val = obj->gtt_offset;
2391 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002392 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002393 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002394 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2395 val |= I830_FENCE_REG_VALID;
2396
Chris Wilson05394f32010-11-08 19:18:58 +00002397 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002398 if (fence_reg < 8)
2399 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002400 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002401 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002402
2403 if (pipelined) {
2404 int ret = intel_ring_begin(pipelined, 4);
2405 if (ret)
2406 return ret;
2407
2408 intel_ring_emit(pipelined, MI_NOOP);
2409 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2410 intel_ring_emit(pipelined, fence_reg);
2411 intel_ring_emit(pipelined, val);
2412 intel_ring_advance(pipelined);
2413 } else
2414 I915_WRITE(fence_reg, val);
2415
2416 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002417}
2418
Daniel Vetterc6642782010-11-12 13:46:18 +00002419static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2420 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002421{
Chris Wilson05394f32010-11-08 19:18:58 +00002422 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002423 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002424 u32 size = obj->gtt_space->size;
2425 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002426 uint32_t val;
2427 uint32_t pitch_val;
2428
Daniel Vetterc6642782010-11-12 13:46:18 +00002429 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2430 (size & -size) != size ||
2431 (obj->gtt_offset & (size - 1)),
2432 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2433 obj->gtt_offset, size))
2434 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002435
Chris Wilson05394f32010-11-08 19:18:58 +00002436 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002437 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002438
Chris Wilson05394f32010-11-08 19:18:58 +00002439 val = obj->gtt_offset;
2440 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002441 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002442 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002443 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2444 val |= I830_FENCE_REG_VALID;
2445
Daniel Vetterc6642782010-11-12 13:46:18 +00002446 if (pipelined) {
2447 int ret = intel_ring_begin(pipelined, 4);
2448 if (ret)
2449 return ret;
2450
2451 intel_ring_emit(pipelined, MI_NOOP);
2452 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2453 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2454 intel_ring_emit(pipelined, val);
2455 intel_ring_advance(pipelined);
2456 } else
2457 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2458
2459 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002460}
2461
Chris Wilsond9e86c02010-11-10 16:40:20 +00002462static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2463{
2464 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2465}
2466
2467static int
2468i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002469 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002470{
2471 int ret;
2472
2473 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002474 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002475 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002476 0, obj->base.write_domain);
2477 if (ret)
2478 return ret;
2479 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002480
2481 obj->fenced_gpu_access = false;
2482 }
2483
2484 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2485 if (!ring_passed_seqno(obj->last_fenced_ring,
2486 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002487 ret = i915_wait_request(obj->last_fenced_ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002488 obj->last_fenced_seqno);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002489 if (ret)
2490 return ret;
2491 }
2492
2493 obj->last_fenced_seqno = 0;
2494 obj->last_fenced_ring = NULL;
2495 }
2496
Chris Wilson63256ec2011-01-04 18:42:07 +00002497 /* Ensure that all CPU reads are completed before installing a fence
2498 * and all writes before removing the fence.
2499 */
2500 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2501 mb();
2502
Chris Wilsond9e86c02010-11-10 16:40:20 +00002503 return 0;
2504}
2505
2506int
2507i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2508{
2509 int ret;
2510
2511 if (obj->tiling_mode)
2512 i915_gem_release_mmap(obj);
2513
Chris Wilsonce453d82011-02-21 14:43:56 +00002514 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002515 if (ret)
2516 return ret;
2517
2518 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2519 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2520 i915_gem_clear_fence_reg(obj->base.dev,
2521 &dev_priv->fence_regs[obj->fence_reg]);
2522
2523 obj->fence_reg = I915_FENCE_REG_NONE;
2524 }
2525
2526 return 0;
2527}
2528
2529static struct drm_i915_fence_reg *
2530i915_find_fence_reg(struct drm_device *dev,
2531 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002532{
Daniel Vetterae3db242010-02-19 11:51:58 +01002533 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002534 struct drm_i915_fence_reg *reg, *first, *avail;
2535 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002536
2537 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002538 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002539 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2540 reg = &dev_priv->fence_regs[i];
2541 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002542 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002543
Chris Wilson05394f32010-11-08 19:18:58 +00002544 if (!reg->obj->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002545 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002546 }
2547
Chris Wilsond9e86c02010-11-10 16:40:20 +00002548 if (avail == NULL)
2549 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002550
2551 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002552 avail = first = NULL;
2553 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2554 if (reg->obj->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002555 continue;
2556
Chris Wilsond9e86c02010-11-10 16:40:20 +00002557 if (first == NULL)
2558 first = reg;
2559
2560 if (!pipelined ||
2561 !reg->obj->last_fenced_ring ||
2562 reg->obj->last_fenced_ring == pipelined) {
2563 avail = reg;
2564 break;
2565 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002566 }
2567
Chris Wilsond9e86c02010-11-10 16:40:20 +00002568 if (avail == NULL)
2569 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002570
Chris Wilsona00b10c2010-09-24 21:15:47 +01002571 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002572}
2573
Jesse Barnesde151cf2008-11-12 10:03:55 -08002574/**
Chris Wilsond9e86c02010-11-10 16:40:20 +00002575 * i915_gem_object_get_fence - set up a fence reg for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002576 * @obj: object to map through a fence reg
Chris Wilsond9e86c02010-11-10 16:40:20 +00002577 * @pipelined: ring on which to queue the change, or NULL for CPU access
2578 * @interruptible: must we wait uninterruptibly for the register to retire?
Jesse Barnesde151cf2008-11-12 10:03:55 -08002579 *
2580 * When mapping objects through the GTT, userspace wants to be able to write
2581 * to them without having to worry about swizzling if the object is tiled.
2582 *
2583 * This function walks the fence regs looking for a free one for @obj,
2584 * stealing one if it can't find any.
2585 *
2586 * It then sets up the reg based on the object's properties: address, pitch
2587 * and tiling format.
2588 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002589int
Chris Wilsond9e86c02010-11-10 16:40:20 +00002590i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002591 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002592{
Chris Wilson05394f32010-11-08 19:18:58 +00002593 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002594 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002595 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002596 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002597
Chris Wilson6bda10d2010-12-05 21:04:18 +00002598 /* XXX disable pipelining. There are bugs. Shocking. */
2599 pipelined = NULL;
2600
Chris Wilsond9e86c02010-11-10 16:40:20 +00002601 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002602 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2603 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002604 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002605
Chris Wilson29c5a582011-03-17 15:23:22 +00002606 if (obj->tiling_changed) {
2607 ret = i915_gem_object_flush_fence(obj, pipelined);
2608 if (ret)
2609 return ret;
2610
2611 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2612 pipelined = NULL;
2613
2614 if (pipelined) {
2615 reg->setup_seqno =
2616 i915_gem_next_request_seqno(pipelined);
2617 obj->last_fenced_seqno = reg->setup_seqno;
2618 obj->last_fenced_ring = pipelined;
2619 }
2620
2621 goto update;
2622 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002623
2624 if (!pipelined) {
2625 if (reg->setup_seqno) {
2626 if (!ring_passed_seqno(obj->last_fenced_ring,
2627 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002628 ret = i915_wait_request(obj->last_fenced_ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00002629 reg->setup_seqno);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002630 if (ret)
2631 return ret;
2632 }
2633
2634 reg->setup_seqno = 0;
2635 }
2636 } else if (obj->last_fenced_ring &&
2637 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002638 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002639 if (ret)
2640 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002641 }
2642
Eric Anholta09ba7f2009-08-29 12:49:51 -07002643 return 0;
2644 }
2645
Chris Wilsond9e86c02010-11-10 16:40:20 +00002646 reg = i915_find_fence_reg(dev, pipelined);
2647 if (reg == NULL)
2648 return -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002649
Chris Wilsonce453d82011-02-21 14:43:56 +00002650 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002651 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002652 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002653
Chris Wilsond9e86c02010-11-10 16:40:20 +00002654 if (reg->obj) {
2655 struct drm_i915_gem_object *old = reg->obj;
2656
2657 drm_gem_object_reference(&old->base);
2658
2659 if (old->tiling_mode)
2660 i915_gem_release_mmap(old);
2661
Chris Wilsonce453d82011-02-21 14:43:56 +00002662 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002663 if (ret) {
2664 drm_gem_object_unreference(&old->base);
2665 return ret;
2666 }
2667
2668 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2669 pipelined = NULL;
2670
2671 old->fence_reg = I915_FENCE_REG_NONE;
2672 old->last_fenced_ring = pipelined;
2673 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002674 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002675
2676 drm_gem_object_unreference(&old->base);
2677 } else if (obj->last_fenced_seqno == 0)
2678 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002679
Jesse Barnesde151cf2008-11-12 10:03:55 -08002680 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002681 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2682 obj->fence_reg = reg - dev_priv->fence_regs;
2683 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002684
Chris Wilsond9e86c02010-11-10 16:40:20 +00002685 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002686 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002687 obj->last_fenced_seqno = reg->setup_seqno;
2688
2689update:
2690 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002691 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002692 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002693 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002694 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002695 break;
2696 case 5:
2697 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002698 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002699 break;
2700 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002701 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002702 break;
2703 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002704 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002705 break;
2706 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002707
Daniel Vetterc6642782010-11-12 13:46:18 +00002708 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002709}
2710
2711/**
2712 * i915_gem_clear_fence_reg - clear out fence register info
2713 * @obj: object to clear
2714 *
2715 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002716 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002717 */
2718static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002719i915_gem_clear_fence_reg(struct drm_device *dev,
2720 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002721{
Jesse Barnes79e53942008-11-07 14:24:08 -08002722 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002723 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002724
Chris Wilsone259bef2010-09-17 00:32:02 +01002725 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002726 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002727 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002728 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002729 break;
2730 case 5:
2731 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002732 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002733 break;
2734 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002735 if (fence_reg >= 8)
2736 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002737 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002738 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002739 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002740
2741 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002742 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002743 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002744
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002745 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002746 reg->obj = NULL;
2747 reg->setup_seqno = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002748}
2749
2750/**
Eric Anholt673a3942008-07-30 12:06:12 -07002751 * Finds free space in the GTT aperture and binds the object there.
2752 */
2753static int
Chris Wilson05394f32010-11-08 19:18:58 +00002754i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002755 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002756 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002757{
Chris Wilson05394f32010-11-08 19:18:58 +00002758 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002759 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002760 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002761 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002762 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002763 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002764 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002765
Chris Wilson05394f32010-11-08 19:18:58 +00002766 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002767 DRM_ERROR("Attempting to bind a purgeable object\n");
2768 return -EINVAL;
2769 }
2770
Chris Wilsone28f8712011-07-18 13:11:49 -07002771 fence_size = i915_gem_get_gtt_size(dev,
2772 obj->base.size,
2773 obj->tiling_mode);
2774 fence_alignment = i915_gem_get_gtt_alignment(dev,
2775 obj->base.size,
2776 obj->tiling_mode);
2777 unfenced_alignment =
2778 i915_gem_get_unfenced_gtt_alignment(dev,
2779 obj->base.size,
2780 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002781
Eric Anholt673a3942008-07-30 12:06:12 -07002782 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002783 alignment = map_and_fenceable ? fence_alignment :
2784 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002785 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002786 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2787 return -EINVAL;
2788 }
2789
Chris Wilson05394f32010-11-08 19:18:58 +00002790 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002791
Chris Wilson654fc602010-05-27 13:18:21 +01002792 /* If the object is bigger than the entire aperture, reject it early
2793 * before evicting everything in a vain attempt to find space.
2794 */
Chris Wilson05394f32010-11-08 19:18:58 +00002795 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002796 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002797 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2798 return -E2BIG;
2799 }
2800
Eric Anholt673a3942008-07-30 12:06:12 -07002801 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002802 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002803 free_space =
2804 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002805 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002806 dev_priv->mm.gtt_mappable_end,
2807 0);
2808 else
2809 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002810 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002811
2812 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002813 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002814 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002815 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002816 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002817 dev_priv->mm.gtt_mappable_end,
2818 0);
2819 else
Chris Wilson05394f32010-11-08 19:18:58 +00002820 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002821 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002822 }
Chris Wilson05394f32010-11-08 19:18:58 +00002823 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002824 /* If the gtt is empty and we're still having trouble
2825 * fitting our object in, we're out of memory.
2826 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002827 ret = i915_gem_evict_something(dev, size, alignment,
2828 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002829 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002830 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002831
Eric Anholt673a3942008-07-30 12:06:12 -07002832 goto search_free;
2833 }
2834
Chris Wilsone5281cc2010-10-28 13:45:36 +01002835 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002836 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002837 drm_mm_put_block(obj->gtt_space);
2838 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002839
2840 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002841 /* first try to reclaim some memory by clearing the GTT */
2842 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002843 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002844 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002845 if (gfpmask) {
2846 gfpmask = 0;
2847 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002848 }
2849
Chris Wilson809b6332011-01-10 17:33:15 +00002850 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002851 }
2852
2853 goto search_free;
2854 }
2855
Eric Anholt673a3942008-07-30 12:06:12 -07002856 return ret;
2857 }
2858
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002859 ret = i915_gem_gtt_bind_object(obj);
2860 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002861 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002862 drm_mm_put_block(obj->gtt_space);
2863 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002864
Chris Wilson809b6332011-01-10 17:33:15 +00002865 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002866 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002867
2868 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002869 }
Eric Anholt673a3942008-07-30 12:06:12 -07002870
Chris Wilson6299f992010-11-24 12:23:44 +00002871 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002872 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002873
Eric Anholt673a3942008-07-30 12:06:12 -07002874 /* Assert that the object is not currently in any GPU domain. As it
2875 * wasn't in the GTT, there shouldn't be any way it could have been in
2876 * a GPU cache
2877 */
Chris Wilson05394f32010-11-08 19:18:58 +00002878 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2879 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002880
Chris Wilson6299f992010-11-24 12:23:44 +00002881 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002882
Daniel Vetter75e9e912010-11-04 17:11:09 +01002883 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002884 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002885 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002886
Daniel Vetter75e9e912010-11-04 17:11:09 +01002887 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002888 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002889
Chris Wilson05394f32010-11-08 19:18:58 +00002890 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002891
Chris Wilsondb53a302011-02-03 11:57:46 +00002892 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002893 return 0;
2894}
2895
2896void
Chris Wilson05394f32010-11-08 19:18:58 +00002897i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002898{
Eric Anholt673a3942008-07-30 12:06:12 -07002899 /* If we don't have a page list set up, then we're not pinned
2900 * to GPU, and we can ignore the cache flush because it'll happen
2901 * again at bind time.
2902 */
Chris Wilson05394f32010-11-08 19:18:58 +00002903 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002904 return;
2905
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002906 /* If the GPU is snooping the contents of the CPU cache,
2907 * we do not need to manually clear the CPU cache lines. However,
2908 * the caches are only snooped when the render cache is
2909 * flushed/invalidated. As we always have to emit invalidations
2910 * and flushes when moving into and out of the RENDER domain, correct
2911 * snooping behaviour occurs naturally as the result of our domain
2912 * tracking.
2913 */
2914 if (obj->cache_level != I915_CACHE_NONE)
2915 return;
2916
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002917 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002918
Chris Wilson05394f32010-11-08 19:18:58 +00002919 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002920}
2921
Eric Anholte47c68e2008-11-14 13:35:19 -08002922/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002923static int
Chris Wilson3619df02010-11-28 15:37:17 +00002924i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002925{
Chris Wilson05394f32010-11-08 19:18:58 +00002926 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002927 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002928
2929 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002930 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002931}
2932
2933/** Flushes the GTT write domain for the object if it's dirty. */
2934static void
Chris Wilson05394f32010-11-08 19:18:58 +00002935i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002936{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002937 uint32_t old_write_domain;
2938
Chris Wilson05394f32010-11-08 19:18:58 +00002939 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002940 return;
2941
Chris Wilson63256ec2011-01-04 18:42:07 +00002942 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002943 * to it immediately go to main memory as far as we know, so there's
2944 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002945 *
2946 * However, we do have to enforce the order so that all writes through
2947 * the GTT land before any writes to the device, such as updates to
2948 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002949 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002950 wmb();
2951
Chris Wilson05394f32010-11-08 19:18:58 +00002952 old_write_domain = obj->base.write_domain;
2953 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002954
2955 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002956 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002957 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002958}
2959
2960/** Flushes the CPU write domain for the object if it's dirty. */
2961static void
Chris Wilson05394f32010-11-08 19:18:58 +00002962i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002963{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002964 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002965
Chris Wilson05394f32010-11-08 19:18:58 +00002966 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002967 return;
2968
2969 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002970 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002971 old_write_domain = obj->base.write_domain;
2972 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002973
2974 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002975 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002976 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002977}
2978
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002979/**
2980 * Moves a single object to the GTT read, and possibly write domain.
2981 *
2982 * This function returns when the move is complete, including waiting on
2983 * flushes to occur.
2984 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002985int
Chris Wilson20217462010-11-23 15:26:33 +00002986i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002987{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002988 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002989 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002990
Eric Anholt02354392008-11-26 13:58:13 -08002991 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002992 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002993 return -EINVAL;
2994
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002995 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2996 return 0;
2997
Chris Wilson88241782011-01-07 17:09:48 +00002998 ret = i915_gem_object_flush_gpu_write_domain(obj);
2999 if (ret)
3000 return ret;
3001
Chris Wilson87ca9c82010-12-02 09:42:56 +00003002 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00003003 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00003004 if (ret)
3005 return ret;
3006 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01003007
Chris Wilson72133422010-09-13 23:56:38 +01003008 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003009
Chris Wilson05394f32010-11-08 19:18:58 +00003010 old_write_domain = obj->base.write_domain;
3011 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003012
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003013 /* It should now be out of any other write domains, and we can update
3014 * the domain values for our changes.
3015 */
Chris Wilson05394f32010-11-08 19:18:58 +00003016 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3017 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003018 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003019 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3020 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3021 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003022 }
3023
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003024 trace_i915_gem_object_change_domain(obj,
3025 old_read_domains,
3026 old_write_domain);
3027
Eric Anholte47c68e2008-11-14 13:35:19 -08003028 return 0;
3029}
3030
Chris Wilsone4ffd172011-04-04 09:44:39 +01003031int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3032 enum i915_cache_level cache_level)
3033{
3034 int ret;
3035
3036 if (obj->cache_level == cache_level)
3037 return 0;
3038
3039 if (obj->pin_count) {
3040 DRM_DEBUG("can not change the cache level of pinned objects\n");
3041 return -EBUSY;
3042 }
3043
3044 if (obj->gtt_space) {
3045 ret = i915_gem_object_finish_gpu(obj);
3046 if (ret)
3047 return ret;
3048
3049 i915_gem_object_finish_gtt(obj);
3050
3051 /* Before SandyBridge, you could not use tiling or fence
3052 * registers with snooped memory, so relinquish any fences
3053 * currently pointing to our region in the aperture.
3054 */
3055 if (INTEL_INFO(obj->base.dev)->gen < 6) {
3056 ret = i915_gem_object_put_fence(obj);
3057 if (ret)
3058 return ret;
3059 }
3060
3061 i915_gem_gtt_rebind_object(obj, cache_level);
3062 }
3063
3064 if (cache_level == I915_CACHE_NONE) {
3065 u32 old_read_domains, old_write_domain;
3066
3067 /* If we're coming from LLC cached, then we haven't
3068 * actually been tracking whether the data is in the
3069 * CPU cache or not, since we only allow one bit set
3070 * in obj->write_domain and have been skipping the clflushes.
3071 * Just set it to the CPU cache for now.
3072 */
3073 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3074 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3075
3076 old_read_domains = obj->base.read_domains;
3077 old_write_domain = obj->base.write_domain;
3078
3079 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3080 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3081
3082 trace_i915_gem_object_change_domain(obj,
3083 old_read_domains,
3084 old_write_domain);
3085 }
3086
3087 obj->cache_level = cache_level;
3088 return 0;
3089}
3090
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003091/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003092 * Prepare buffer for display plane (scanout, cursors, etc).
3093 * Can be called from an uninterruptible phase (modesetting) and allows
3094 * any flushes to be pipelined (for pageflips).
3095 *
3096 * For the display plane, we want to be in the GTT but out of any write
3097 * domains. So in many ways this looks like set_to_gtt_domain() apart from the
3098 * ability to pipeline the waits, pinning and any additional subtleties
3099 * that may differentiate the display plane from ordinary buffers.
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003100 */
3101int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003102i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3103 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003104 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003105{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003106 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003107 int ret;
3108
Chris Wilson88241782011-01-07 17:09:48 +00003109 ret = i915_gem_object_flush_gpu_write_domain(obj);
3110 if (ret)
3111 return ret;
3112
Chris Wilson0be73282010-12-06 14:36:27 +00003113 if (pipelined != obj->ring) {
Chris Wilsonce453d82011-02-21 14:43:56 +00003114 ret = i915_gem_object_wait_rendering(obj);
Keith Packardf0b69ef2011-07-19 16:21:40 -07003115 if (ret == -ERESTARTSYS)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003116 return ret;
3117 }
3118
Eric Anholta7ef0642011-03-29 16:59:54 -07003119 /* The display engine is not coherent with the LLC cache on gen6. As
3120 * a result, we make sure that the pinning that is about to occur is
3121 * done with uncached PTEs. This is lowest common denominator for all
3122 * chipsets.
3123 *
3124 * However for gen6+, we could do better by using the GFDT bit instead
3125 * of uncaching, which would allow us to flush all the LLC-cached data
3126 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3127 */
3128 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3129 if (ret)
3130 return ret;
3131
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003132 /* As the user may map the buffer once pinned in the display plane
3133 * (e.g. libkms for the bootup splash), we have to ensure that we
3134 * always use map_and_fenceable for all scanout buffers.
3135 */
3136 ret = i915_gem_object_pin(obj, alignment, true);
3137 if (ret)
3138 return ret;
3139
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003140 i915_gem_object_flush_cpu_write_domain(obj);
3141
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003142 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003143 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003144
3145 /* It should now be out of any other write domains, and we can update
3146 * the domain values for our changes.
3147 */
3148 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003149 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003150
3151 trace_i915_gem_object_change_domain(obj,
3152 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003153 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003154
3155 return 0;
3156}
3157
Chris Wilson85345512010-11-13 09:49:11 +00003158int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003159i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003160{
Chris Wilson88241782011-01-07 17:09:48 +00003161 int ret;
3162
Chris Wilsona8198ee2011-04-13 22:04:09 +01003163 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003164 return 0;
3165
Chris Wilson88241782011-01-07 17:09:48 +00003166 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003167 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003168 if (ret)
3169 return ret;
3170 }
Chris Wilson85345512010-11-13 09:49:11 +00003171
Chris Wilsona8198ee2011-04-13 22:04:09 +01003172 /* Ensure that we invalidate the GPU's caches and TLBs. */
3173 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
3174
Chris Wilsonce453d82011-02-21 14:43:56 +00003175 return i915_gem_object_wait_rendering(obj);
Chris Wilson85345512010-11-13 09:49:11 +00003176}
3177
Eric Anholte47c68e2008-11-14 13:35:19 -08003178/**
3179 * Moves a single object to the CPU read, and possibly write domain.
3180 *
3181 * This function returns when the move is complete, including waiting on
3182 * flushes to occur.
3183 */
3184static int
Chris Wilson919926a2010-11-12 13:42:53 +00003185i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003186{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003187 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003188 int ret;
3189
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003190 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3191 return 0;
3192
Chris Wilson88241782011-01-07 17:09:48 +00003193 ret = i915_gem_object_flush_gpu_write_domain(obj);
3194 if (ret)
3195 return ret;
3196
Chris Wilsonce453d82011-02-21 14:43:56 +00003197 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003198 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003199 return ret;
3200
3201 i915_gem_object_flush_gtt_write_domain(obj);
3202
3203 /* If we have a partially-valid cache of the object in the CPU,
3204 * finish invalidating it and free the per-page flags.
3205 */
3206 i915_gem_object_set_to_full_cpu_read_domain(obj);
3207
Chris Wilson05394f32010-11-08 19:18:58 +00003208 old_write_domain = obj->base.write_domain;
3209 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003210
Eric Anholte47c68e2008-11-14 13:35:19 -08003211 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003212 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003213 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003214
Chris Wilson05394f32010-11-08 19:18:58 +00003215 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003216 }
3217
3218 /* It should now be out of any other write domains, and we can update
3219 * the domain values for our changes.
3220 */
Chris Wilson05394f32010-11-08 19:18:58 +00003221 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003222
3223 /* If we're writing through the CPU, then the GPU read domains will
3224 * need to be invalidated at next use.
3225 */
3226 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003227 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3228 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003229 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003230
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003231 trace_i915_gem_object_change_domain(obj,
3232 old_read_domains,
3233 old_write_domain);
3234
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003235 return 0;
3236}
3237
Eric Anholt673a3942008-07-30 12:06:12 -07003238/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003239 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003240 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003241 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3242 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3243 */
3244static void
Chris Wilson05394f32010-11-08 19:18:58 +00003245i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003246{
Chris Wilson05394f32010-11-08 19:18:58 +00003247 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003248 return;
3249
3250 /* If we're partially in the CPU read domain, finish moving it in.
3251 */
Chris Wilson05394f32010-11-08 19:18:58 +00003252 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003253 int i;
3254
Chris Wilson05394f32010-11-08 19:18:58 +00003255 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3256 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003257 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003258 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003259 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003260 }
3261
3262 /* Free the page_cpu_valid mappings which are now stale, whether
3263 * or not we've got I915_GEM_DOMAIN_CPU.
3264 */
Chris Wilson05394f32010-11-08 19:18:58 +00003265 kfree(obj->page_cpu_valid);
3266 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003267}
3268
3269/**
3270 * Set the CPU read domain on a range of the object.
3271 *
3272 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3273 * not entirely valid. The page_cpu_valid member of the object flags which
3274 * pages have been flushed, and will be respected by
3275 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3276 * of the whole object.
3277 *
3278 * This function returns when the move is complete, including waiting on
3279 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003280 */
3281static int
Chris Wilson05394f32010-11-08 19:18:58 +00003282i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003283 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003284{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003285 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003286 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003287
Chris Wilson05394f32010-11-08 19:18:58 +00003288 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003289 return i915_gem_object_set_to_cpu_domain(obj, 0);
3290
Chris Wilson88241782011-01-07 17:09:48 +00003291 ret = i915_gem_object_flush_gpu_write_domain(obj);
3292 if (ret)
3293 return ret;
3294
Chris Wilsonce453d82011-02-21 14:43:56 +00003295 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003296 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003297 return ret;
Daniel Vetterde18a292010-11-27 22:30:41 +01003298
Eric Anholte47c68e2008-11-14 13:35:19 -08003299 i915_gem_object_flush_gtt_write_domain(obj);
3300
3301 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003302 if (obj->page_cpu_valid == NULL &&
3303 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003304 return 0;
3305
Eric Anholte47c68e2008-11-14 13:35:19 -08003306 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3307 * newly adding I915_GEM_DOMAIN_CPU
3308 */
Chris Wilson05394f32010-11-08 19:18:58 +00003309 if (obj->page_cpu_valid == NULL) {
3310 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3311 GFP_KERNEL);
3312 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003313 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003314 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3315 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003316
3317 /* Flush the cache on any pages that are still invalid from the CPU's
3318 * perspective.
3319 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003320 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3321 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003322 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003323 continue;
3324
Chris Wilson05394f32010-11-08 19:18:58 +00003325 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003326
Chris Wilson05394f32010-11-08 19:18:58 +00003327 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003328 }
3329
Eric Anholte47c68e2008-11-14 13:35:19 -08003330 /* It should now be out of any other write domains, and we can update
3331 * the domain values for our changes.
3332 */
Chris Wilson05394f32010-11-08 19:18:58 +00003333 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003334
Chris Wilson05394f32010-11-08 19:18:58 +00003335 old_read_domains = obj->base.read_domains;
3336 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003337
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003338 trace_i915_gem_object_change_domain(obj,
3339 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003340 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003341
Eric Anholt673a3942008-07-30 12:06:12 -07003342 return 0;
3343}
3344
Eric Anholt673a3942008-07-30 12:06:12 -07003345/* Throttle our rendering by waiting until the ring has completed our requests
3346 * emitted over 20 msec ago.
3347 *
Eric Anholtb9624422009-06-03 07:27:35 +00003348 * Note that if we were to use the current jiffies each time around the loop,
3349 * we wouldn't escape the function with any frames outstanding if the time to
3350 * render a frame was over 20ms.
3351 *
Eric Anholt673a3942008-07-30 12:06:12 -07003352 * This should get us reasonable parallelism between CPU and GPU but also
3353 * relatively low latency when blocking on a particular request to finish.
3354 */
3355static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003356i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003357{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003358 struct drm_i915_private *dev_priv = dev->dev_private;
3359 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003360 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003361 struct drm_i915_gem_request *request;
3362 struct intel_ring_buffer *ring = NULL;
3363 u32 seqno = 0;
3364 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003365
Chris Wilsone110e8d2011-01-26 15:39:14 +00003366 if (atomic_read(&dev_priv->mm.wedged))
3367 return -EIO;
3368
Chris Wilson1c255952010-09-26 11:03:27 +01003369 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003370 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003371 if (time_after_eq(request->emitted_jiffies, recent_enough))
3372 break;
3373
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003374 ring = request->ring;
3375 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003376 }
Chris Wilson1c255952010-09-26 11:03:27 +01003377 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003378
3379 if (seqno == 0)
3380 return 0;
3381
3382 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003383 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003384 /* And wait for the seqno passing without holding any locks and
3385 * causing extra latency for others. This is safe as the irq
3386 * generation is designed to be run atomically and so is
3387 * lockless.
3388 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003389 if (ring->irq_get(ring)) {
3390 ret = wait_event_interruptible(ring->irq_queue,
3391 i915_seqno_passed(ring->get_seqno(ring), seqno)
3392 || atomic_read(&dev_priv->mm.wedged));
3393 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003394
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003395 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3396 ret = -EIO;
3397 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003398 }
3399
3400 if (ret == 0)
3401 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003402
Eric Anholt673a3942008-07-30 12:06:12 -07003403 return ret;
3404}
3405
Eric Anholt673a3942008-07-30 12:06:12 -07003406int
Chris Wilson05394f32010-11-08 19:18:58 +00003407i915_gem_object_pin(struct drm_i915_gem_object *obj,
3408 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003409 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003410{
Chris Wilson05394f32010-11-08 19:18:58 +00003411 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003412 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003413 int ret;
3414
Chris Wilson05394f32010-11-08 19:18:58 +00003415 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003416 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003417
Chris Wilson05394f32010-11-08 19:18:58 +00003418 if (obj->gtt_space != NULL) {
3419 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3420 (map_and_fenceable && !obj->map_and_fenceable)) {
3421 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003422 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003423 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3424 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003425 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003426 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003427 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003428 ret = i915_gem_object_unbind(obj);
3429 if (ret)
3430 return ret;
3431 }
3432 }
3433
Chris Wilson05394f32010-11-08 19:18:58 +00003434 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003435 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003436 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003437 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003438 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003439 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003440
Chris Wilson05394f32010-11-08 19:18:58 +00003441 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003442 if (!obj->active)
3443 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003444 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003445 }
Chris Wilson6299f992010-11-24 12:23:44 +00003446 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003447
Chris Wilson23bc5982010-09-29 16:10:57 +01003448 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003449 return 0;
3450}
3451
3452void
Chris Wilson05394f32010-11-08 19:18:58 +00003453i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003454{
Chris Wilson05394f32010-11-08 19:18:58 +00003455 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003456 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003457
Chris Wilson23bc5982010-09-29 16:10:57 +01003458 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003459 BUG_ON(obj->pin_count == 0);
3460 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003461
Chris Wilson05394f32010-11-08 19:18:58 +00003462 if (--obj->pin_count == 0) {
3463 if (!obj->active)
3464 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003465 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003466 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003467 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003468 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003469}
3470
3471int
3472i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003473 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003474{
3475 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003476 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003477 int ret;
3478
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003479 ret = i915_mutex_lock_interruptible(dev);
3480 if (ret)
3481 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003482
Chris Wilson05394f32010-11-08 19:18:58 +00003483 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003484 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003485 ret = -ENOENT;
3486 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003487 }
Eric Anholt673a3942008-07-30 12:06:12 -07003488
Chris Wilson05394f32010-11-08 19:18:58 +00003489 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003490 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003491 ret = -EINVAL;
3492 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003493 }
3494
Chris Wilson05394f32010-11-08 19:18:58 +00003495 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003496 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3497 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003498 ret = -EINVAL;
3499 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003500 }
3501
Chris Wilson05394f32010-11-08 19:18:58 +00003502 obj->user_pin_count++;
3503 obj->pin_filp = file;
3504 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003505 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003506 if (ret)
3507 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003508 }
3509
3510 /* XXX - flush the CPU caches for pinned objects
3511 * as the X server doesn't manage domains yet
3512 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003513 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003514 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003515out:
Chris Wilson05394f32010-11-08 19:18:58 +00003516 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003517unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003518 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003519 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003520}
3521
3522int
3523i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003524 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003525{
3526 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003527 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003528 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003529
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003530 ret = i915_mutex_lock_interruptible(dev);
3531 if (ret)
3532 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003533
Chris Wilson05394f32010-11-08 19:18:58 +00003534 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003535 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003536 ret = -ENOENT;
3537 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003538 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003539
Chris Wilson05394f32010-11-08 19:18:58 +00003540 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003541 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3542 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003543 ret = -EINVAL;
3544 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003545 }
Chris Wilson05394f32010-11-08 19:18:58 +00003546 obj->user_pin_count--;
3547 if (obj->user_pin_count == 0) {
3548 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003549 i915_gem_object_unpin(obj);
3550 }
Eric Anholt673a3942008-07-30 12:06:12 -07003551
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003552out:
Chris Wilson05394f32010-11-08 19:18:58 +00003553 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003554unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003555 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003556 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003557}
3558
3559int
3560i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003561 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003562{
3563 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003564 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003565 int ret;
3566
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003567 ret = i915_mutex_lock_interruptible(dev);
3568 if (ret)
3569 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003570
Chris Wilson05394f32010-11-08 19:18:58 +00003571 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003572 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003573 ret = -ENOENT;
3574 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003575 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003576
Chris Wilson0be555b2010-08-04 15:36:30 +01003577 /* Count all active objects as busy, even if they are currently not used
3578 * by the gpu. Users of this interface expect objects to eventually
3579 * become non-busy without any further actions, therefore emit any
3580 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003581 */
Chris Wilson05394f32010-11-08 19:18:58 +00003582 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003583 if (args->busy) {
3584 /* Unconditionally flush objects, even when the gpu still uses this
3585 * object. Userspace calling this function indicates that it wants to
3586 * use this buffer rather sooner than later, so issuing the required
3587 * flush earlier is beneficial.
3588 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003589 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003590 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003591 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003592 } else if (obj->ring->outstanding_lazy_request ==
3593 obj->last_rendering_seqno) {
3594 struct drm_i915_gem_request *request;
3595
Chris Wilson7a194872010-12-07 10:38:40 +00003596 /* This ring is not being cleared by active usage,
3597 * so emit a request to do so.
3598 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003599 request = kzalloc(sizeof(*request), GFP_KERNEL);
3600 if (request)
Akshay Joshi0206e352011-08-16 15:34:10 -04003601 ret = i915_add_request(obj->ring, NULL, request);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003602 else
Chris Wilson7a194872010-12-07 10:38:40 +00003603 ret = -ENOMEM;
3604 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003605
3606 /* Update the active list for the hardware's current position.
3607 * Otherwise this only updates on a delayed timer or when irqs
3608 * are actually unmasked, and our working set ends up being
3609 * larger than required.
3610 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003611 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003612
Chris Wilson05394f32010-11-08 19:18:58 +00003613 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003614 }
Eric Anholt673a3942008-07-30 12:06:12 -07003615
Chris Wilson05394f32010-11-08 19:18:58 +00003616 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003617unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003618 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003619 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003620}
3621
3622int
3623i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3624 struct drm_file *file_priv)
3625{
Akshay Joshi0206e352011-08-16 15:34:10 -04003626 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003627}
3628
Chris Wilson3ef94da2009-09-14 16:50:29 +01003629int
3630i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3631 struct drm_file *file_priv)
3632{
3633 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003634 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003635 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003636
3637 switch (args->madv) {
3638 case I915_MADV_DONTNEED:
3639 case I915_MADV_WILLNEED:
3640 break;
3641 default:
3642 return -EINVAL;
3643 }
3644
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003645 ret = i915_mutex_lock_interruptible(dev);
3646 if (ret)
3647 return ret;
3648
Chris Wilson05394f32010-11-08 19:18:58 +00003649 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003650 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003651 ret = -ENOENT;
3652 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003653 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003654
Chris Wilson05394f32010-11-08 19:18:58 +00003655 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003656 ret = -EINVAL;
3657 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003658 }
3659
Chris Wilson05394f32010-11-08 19:18:58 +00003660 if (obj->madv != __I915_MADV_PURGED)
3661 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003662
Chris Wilson2d7ef392009-09-20 23:13:10 +01003663 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003664 if (i915_gem_object_is_purgeable(obj) &&
3665 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003666 i915_gem_object_truncate(obj);
3667
Chris Wilson05394f32010-11-08 19:18:58 +00003668 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003669
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003670out:
Chris Wilson05394f32010-11-08 19:18:58 +00003671 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003672unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003673 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003674 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003675}
3676
Chris Wilson05394f32010-11-08 19:18:58 +00003677struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3678 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003679{
Chris Wilson73aa8082010-09-30 11:46:12 +01003680 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003681 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003682 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003683
3684 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3685 if (obj == NULL)
3686 return NULL;
3687
3688 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3689 kfree(obj);
3690 return NULL;
3691 }
3692
Hugh Dickins5949eac2011-06-27 16:18:18 -07003693 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3694 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3695
Chris Wilson73aa8082010-09-30 11:46:12 +01003696 i915_gem_info_add_obj(dev_priv, size);
3697
Daniel Vetterc397b902010-04-09 19:05:07 +00003698 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3699 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3700
Eric Anholta1871112011-03-29 16:59:55 -07003701 if (IS_GEN6(dev)) {
3702 /* On Gen6, we can have the GPU use the LLC (the CPU
3703 * cache) for about a 10% performance improvement
3704 * compared to uncached. Graphics requests other than
3705 * display scanout are coherent with the CPU in
3706 * accessing this cache. This means in this mode we
3707 * don't need to clflush on the CPU side, and on the
3708 * GPU side we only need to flush internal caches to
3709 * get data visible to the CPU.
3710 *
3711 * However, we maintain the display planes as UC, and so
3712 * need to rebind when first used as such.
3713 */
3714 obj->cache_level = I915_CACHE_LLC;
3715 } else
3716 obj->cache_level = I915_CACHE_NONE;
3717
Daniel Vetter62b8b212010-04-09 19:05:08 +00003718 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003719 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003720 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003721 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003722 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003723 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003724 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003725 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003726 /* Avoid an unnecessary call to unbind on the first bind. */
3727 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003728
Chris Wilson05394f32010-11-08 19:18:58 +00003729 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003730}
3731
Eric Anholt673a3942008-07-30 12:06:12 -07003732int i915_gem_init_object(struct drm_gem_object *obj)
3733{
Daniel Vetterc397b902010-04-09 19:05:07 +00003734 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003735
Eric Anholt673a3942008-07-30 12:06:12 -07003736 return 0;
3737}
3738
Chris Wilson05394f32010-11-08 19:18:58 +00003739static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003740{
Chris Wilson05394f32010-11-08 19:18:58 +00003741 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003742 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003743 int ret;
3744
3745 ret = i915_gem_object_unbind(obj);
3746 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003747 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003748 &dev_priv->mm.deferred_free_list);
3749 return;
3750 }
3751
Chris Wilson26e12f892011-03-20 11:20:19 +00003752 trace_i915_gem_object_destroy(obj);
3753
Chris Wilson05394f32010-11-08 19:18:58 +00003754 if (obj->base.map_list.map)
Chris Wilsonbe726152010-07-23 23:18:50 +01003755 i915_gem_free_mmap_offset(obj);
3756
Chris Wilson05394f32010-11-08 19:18:58 +00003757 drm_gem_object_release(&obj->base);
3758 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003759
Chris Wilson05394f32010-11-08 19:18:58 +00003760 kfree(obj->page_cpu_valid);
3761 kfree(obj->bit_17);
3762 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003763}
3764
Chris Wilson05394f32010-11-08 19:18:58 +00003765void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003766{
Chris Wilson05394f32010-11-08 19:18:58 +00003767 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3768 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003769
Chris Wilson05394f32010-11-08 19:18:58 +00003770 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003771 i915_gem_object_unpin(obj);
3772
Chris Wilson05394f32010-11-08 19:18:58 +00003773 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003774 i915_gem_detach_phys_object(dev, obj);
3775
Chris Wilsonbe726152010-07-23 23:18:50 +01003776 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003777}
3778
Jesse Barnes5669fca2009-02-17 15:13:31 -08003779int
Eric Anholt673a3942008-07-30 12:06:12 -07003780i915_gem_idle(struct drm_device *dev)
3781{
3782 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003783 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003784
Keith Packard6dbe2772008-10-14 21:41:13 -07003785 mutex_lock(&dev->struct_mutex);
3786
Chris Wilson87acb0a2010-10-19 10:13:00 +01003787 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003788 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003789 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003790 }
Eric Anholt673a3942008-07-30 12:06:12 -07003791
Chris Wilson29105cc2010-01-07 10:39:13 +00003792 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003793 if (ret) {
3794 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003795 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003796 }
Eric Anholt673a3942008-07-30 12:06:12 -07003797
Chris Wilson29105cc2010-01-07 10:39:13 +00003798 /* Under UMS, be paranoid and evict. */
3799 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003800 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003801 if (ret) {
3802 mutex_unlock(&dev->struct_mutex);
3803 return ret;
3804 }
3805 }
3806
Chris Wilson312817a2010-11-22 11:50:11 +00003807 i915_gem_reset_fences(dev);
3808
Chris Wilson29105cc2010-01-07 10:39:13 +00003809 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3810 * We need to replace this with a semaphore, or something.
3811 * And not confound mm.suspended!
3812 */
3813 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003814 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003815
3816 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003817 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003818
Keith Packard6dbe2772008-10-14 21:41:13 -07003819 mutex_unlock(&dev->struct_mutex);
3820
Chris Wilson29105cc2010-01-07 10:39:13 +00003821 /* Cancel the retire work handler, which should be idle now. */
3822 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3823
Eric Anholt673a3942008-07-30 12:06:12 -07003824 return 0;
3825}
3826
Eric Anholt673a3942008-07-30 12:06:12 -07003827int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003828i915_gem_init_ringbuffer(struct drm_device *dev)
3829{
3830 drm_i915_private_t *dev_priv = dev->dev_private;
3831 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003832
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003833 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003834 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003835 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003836
3837 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003838 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003839 if (ret)
3840 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003841 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003842
Chris Wilson549f7362010-10-19 11:19:32 +01003843 if (HAS_BLT(dev)) {
3844 ret = intel_init_blt_ring_buffer(dev);
3845 if (ret)
3846 goto cleanup_bsd_ring;
3847 }
3848
Chris Wilson6f392d5482010-08-07 11:01:22 +01003849 dev_priv->next_seqno = 1;
3850
Chris Wilson68f95ba2010-05-27 13:18:22 +01003851 return 0;
3852
Chris Wilson549f7362010-10-19 11:19:32 +01003853cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003854 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003855cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003856 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003857 return ret;
3858}
3859
3860void
3861i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3862{
3863 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003864 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003865
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003866 for (i = 0; i < I915_NUM_RINGS; i++)
3867 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003868}
3869
3870int
Eric Anholt673a3942008-07-30 12:06:12 -07003871i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3872 struct drm_file *file_priv)
3873{
3874 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003875 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003876
Jesse Barnes79e53942008-11-07 14:24:08 -08003877 if (drm_core_check_feature(dev, DRIVER_MODESET))
3878 return 0;
3879
Ben Gamariba1234d2009-09-14 17:48:47 -04003880 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003881 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003882 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003883 }
3884
Eric Anholt673a3942008-07-30 12:06:12 -07003885 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003886 dev_priv->mm.suspended = 0;
3887
3888 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003889 if (ret != 0) {
3890 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003891 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003892 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003893
Chris Wilson69dc4982010-10-19 10:36:51 +01003894 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003895 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3896 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003897 for (i = 0; i < I915_NUM_RINGS; i++) {
3898 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3899 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3900 }
Eric Anholt673a3942008-07-30 12:06:12 -07003901 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003902
Chris Wilson5f353082010-06-07 14:03:03 +01003903 ret = drm_irq_install(dev);
3904 if (ret)
3905 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003906
Eric Anholt673a3942008-07-30 12:06:12 -07003907 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003908
3909cleanup_ringbuffer:
3910 mutex_lock(&dev->struct_mutex);
3911 i915_gem_cleanup_ringbuffer(dev);
3912 dev_priv->mm.suspended = 1;
3913 mutex_unlock(&dev->struct_mutex);
3914
3915 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003916}
3917
3918int
3919i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3920 struct drm_file *file_priv)
3921{
Jesse Barnes79e53942008-11-07 14:24:08 -08003922 if (drm_core_check_feature(dev, DRIVER_MODESET))
3923 return 0;
3924
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003925 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003926 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003927}
3928
3929void
3930i915_gem_lastclose(struct drm_device *dev)
3931{
3932 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003933
Eric Anholte806b492009-01-22 09:56:58 -08003934 if (drm_core_check_feature(dev, DRIVER_MODESET))
3935 return;
3936
Keith Packard6dbe2772008-10-14 21:41:13 -07003937 ret = i915_gem_idle(dev);
3938 if (ret)
3939 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003940}
3941
Chris Wilson64193402010-10-24 12:38:05 +01003942static void
3943init_ring_lists(struct intel_ring_buffer *ring)
3944{
3945 INIT_LIST_HEAD(&ring->active_list);
3946 INIT_LIST_HEAD(&ring->request_list);
3947 INIT_LIST_HEAD(&ring->gpu_write_list);
3948}
3949
Eric Anholt673a3942008-07-30 12:06:12 -07003950void
3951i915_gem_load(struct drm_device *dev)
3952{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003953 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003954 drm_i915_private_t *dev_priv = dev->dev_private;
3955
Chris Wilson69dc4982010-10-19 10:36:51 +01003956 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003957 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3958 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003959 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003960 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003961 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003962 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003963 for (i = 0; i < I915_NUM_RINGS; i++)
3964 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003965 for (i = 0; i < 16; i++)
3966 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003967 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3968 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003969 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003970
Dave Airlie94400122010-07-20 13:15:31 +10003971 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3972 if (IS_GEN3(dev)) {
3973 u32 tmp = I915_READ(MI_ARB_STATE);
3974 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3975 /* arb state is a masked write, so set bit + bit in mask */
3976 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3977 I915_WRITE(MI_ARB_STATE, tmp);
3978 }
3979 }
3980
Chris Wilson72bfa192010-12-19 11:42:05 +00003981 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3982
Jesse Barnesde151cf2008-11-12 10:03:55 -08003983 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003984 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3985 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003986
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003987 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003988 dev_priv->num_fence_regs = 16;
3989 else
3990 dev_priv->num_fence_regs = 8;
3991
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003992 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003993 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3994 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003995 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003996
Eric Anholt673a3942008-07-30 12:06:12 -07003997 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003998 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003999
Chris Wilsonce453d82011-02-21 14:43:56 +00004000 dev_priv->mm.interruptible = true;
4001
Chris Wilson17250b72010-10-28 12:51:39 +01004002 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4003 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4004 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004005}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004006
4007/*
4008 * Create a physically contiguous memory object for this object
4009 * e.g. for cursor + overlay regs
4010 */
Chris Wilson995b6762010-08-20 13:23:26 +01004011static int i915_gem_init_phys_object(struct drm_device *dev,
4012 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004013{
4014 drm_i915_private_t *dev_priv = dev->dev_private;
4015 struct drm_i915_gem_phys_object *phys_obj;
4016 int ret;
4017
4018 if (dev_priv->mm.phys_objs[id - 1] || !size)
4019 return 0;
4020
Eric Anholt9a298b22009-03-24 12:23:04 -07004021 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004022 if (!phys_obj)
4023 return -ENOMEM;
4024
4025 phys_obj->id = id;
4026
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004027 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004028 if (!phys_obj->handle) {
4029 ret = -ENOMEM;
4030 goto kfree_obj;
4031 }
4032#ifdef CONFIG_X86
4033 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4034#endif
4035
4036 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4037
4038 return 0;
4039kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004040 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004041 return ret;
4042}
4043
Chris Wilson995b6762010-08-20 13:23:26 +01004044static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004045{
4046 drm_i915_private_t *dev_priv = dev->dev_private;
4047 struct drm_i915_gem_phys_object *phys_obj;
4048
4049 if (!dev_priv->mm.phys_objs[id - 1])
4050 return;
4051
4052 phys_obj = dev_priv->mm.phys_objs[id - 1];
4053 if (phys_obj->cur_obj) {
4054 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4055 }
4056
4057#ifdef CONFIG_X86
4058 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4059#endif
4060 drm_pci_free(dev, phys_obj->handle);
4061 kfree(phys_obj);
4062 dev_priv->mm.phys_objs[id - 1] = NULL;
4063}
4064
4065void i915_gem_free_all_phys_object(struct drm_device *dev)
4066{
4067 int i;
4068
Dave Airlie260883c2009-01-22 17:58:49 +10004069 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004070 i915_gem_free_phys_object(dev, i);
4071}
4072
4073void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004074 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004075{
Chris Wilson05394f32010-11-08 19:18:58 +00004076 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004077 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004078 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004079 int page_count;
4080
Chris Wilson05394f32010-11-08 19:18:58 +00004081 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004082 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004083 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004084
Chris Wilson05394f32010-11-08 19:18:58 +00004085 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004086 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004087 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004088 if (!IS_ERR(page)) {
4089 char *dst = kmap_atomic(page);
4090 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4091 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004092
Chris Wilsone5281cc2010-10-28 13:45:36 +01004093 drm_clflush_pages(&page, 1);
4094
4095 set_page_dirty(page);
4096 mark_page_accessed(page);
4097 page_cache_release(page);
4098 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004099 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004100 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004101
Chris Wilson05394f32010-11-08 19:18:58 +00004102 obj->phys_obj->cur_obj = NULL;
4103 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004104}
4105
4106int
4107i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004108 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004109 int id,
4110 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004111{
Chris Wilson05394f32010-11-08 19:18:58 +00004112 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004113 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004114 int ret = 0;
4115 int page_count;
4116 int i;
4117
4118 if (id > I915_MAX_PHYS_OBJECT)
4119 return -EINVAL;
4120
Chris Wilson05394f32010-11-08 19:18:58 +00004121 if (obj->phys_obj) {
4122 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004123 return 0;
4124 i915_gem_detach_phys_object(dev, obj);
4125 }
4126
Dave Airlie71acb5e2008-12-30 20:31:46 +10004127 /* create a new object */
4128 if (!dev_priv->mm.phys_objs[id - 1]) {
4129 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004130 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004131 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004132 DRM_ERROR("failed to init phys object %d size: %zu\n",
4133 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004134 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004135 }
4136 }
4137
4138 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004139 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4140 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004141
Chris Wilson05394f32010-11-08 19:18:58 +00004142 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004143
4144 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004145 struct page *page;
4146 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004147
Hugh Dickins5949eac2011-06-27 16:18:18 -07004148 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004149 if (IS_ERR(page))
4150 return PTR_ERR(page);
4151
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004152 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004153 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004154 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004155 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004156
4157 mark_page_accessed(page);
4158 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004159 }
4160
4161 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004162}
4163
4164static int
Chris Wilson05394f32010-11-08 19:18:58 +00004165i915_gem_phys_pwrite(struct drm_device *dev,
4166 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004167 struct drm_i915_gem_pwrite *args,
4168 struct drm_file *file_priv)
4169{
Chris Wilson05394f32010-11-08 19:18:58 +00004170 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004171 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004172
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004173 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4174 unsigned long unwritten;
4175
4176 /* The physical object once assigned is fixed for the lifetime
4177 * of the obj, so we can safely drop the lock and continue
4178 * to access vaddr.
4179 */
4180 mutex_unlock(&dev->struct_mutex);
4181 unwritten = copy_from_user(vaddr, user_data, args->size);
4182 mutex_lock(&dev->struct_mutex);
4183 if (unwritten)
4184 return -EFAULT;
4185 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004186
Daniel Vetter40ce6572010-11-05 18:12:18 +01004187 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004188 return 0;
4189}
Eric Anholtb9624422009-06-03 07:27:35 +00004190
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004191void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004192{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004193 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004194
4195 /* Clean up our request list when the client is going away, so that
4196 * later retire_requests won't dereference our soon-to-be-gone
4197 * file_priv.
4198 */
Chris Wilson1c255952010-09-26 11:03:27 +01004199 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004200 while (!list_empty(&file_priv->mm.request_list)) {
4201 struct drm_i915_gem_request *request;
4202
4203 request = list_first_entry(&file_priv->mm.request_list,
4204 struct drm_i915_gem_request,
4205 client_list);
4206 list_del(&request->client_list);
4207 request->file_priv = NULL;
4208 }
Chris Wilson1c255952010-09-26 11:03:27 +01004209 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004210}
Chris Wilson31169712009-09-14 16:50:28 +01004211
Chris Wilson31169712009-09-14 16:50:28 +01004212static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004213i915_gpu_is_active(struct drm_device *dev)
4214{
4215 drm_i915_private_t *dev_priv = dev->dev_private;
4216 int lists_empty;
4217
Chris Wilson1637ef42010-04-20 17:10:35 +01004218 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004219 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004220
4221 return !lists_empty;
4222}
4223
4224static int
Ying Han1495f232011-05-24 17:12:27 -07004225i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004226{
Chris Wilson17250b72010-10-28 12:51:39 +01004227 struct drm_i915_private *dev_priv =
4228 container_of(shrinker,
4229 struct drm_i915_private,
4230 mm.inactive_shrinker);
4231 struct drm_device *dev = dev_priv->dev;
4232 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004233 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004234 int cnt;
4235
4236 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004237 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004238
4239 /* "fast-path" to count number of available objects */
4240 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004241 cnt = 0;
4242 list_for_each_entry(obj,
4243 &dev_priv->mm.inactive_list,
4244 mm_list)
4245 cnt++;
4246 mutex_unlock(&dev->struct_mutex);
4247 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004248 }
4249
Chris Wilson1637ef42010-04-20 17:10:35 +01004250rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004251 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004252 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004253
Chris Wilson17250b72010-10-28 12:51:39 +01004254 list_for_each_entry_safe(obj, next,
4255 &dev_priv->mm.inactive_list,
4256 mm_list) {
4257 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004258 if (i915_gem_object_unbind(obj) == 0 &&
4259 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004260 break;
Chris Wilson31169712009-09-14 16:50:28 +01004261 }
Chris Wilson31169712009-09-14 16:50:28 +01004262 }
4263
4264 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004265 cnt = 0;
4266 list_for_each_entry_safe(obj, next,
4267 &dev_priv->mm.inactive_list,
4268 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004269 if (nr_to_scan &&
4270 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004271 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004272 else
Chris Wilson17250b72010-10-28 12:51:39 +01004273 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004274 }
4275
Chris Wilson17250b72010-10-28 12:51:39 +01004276 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004277 /*
4278 * We are desperate for pages, so as a last resort, wait
4279 * for the GPU to finish and discard whatever we can.
4280 * This has a dramatic impact to reduce the number of
4281 * OOM-killer events whilst running the GPU aggressively.
4282 */
Chris Wilson17250b72010-10-28 12:51:39 +01004283 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004284 goto rescan;
4285 }
Chris Wilson17250b72010-10-28 12:51:39 +01004286 mutex_unlock(&dev->struct_mutex);
4287 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004288}